blob: 3134acff071dadd98617c4331c2dc03d12f52b39 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000050static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000051 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Evan Cheng752195e2009-09-14 21:33:42 +000053STATISTIC(numIntervals , "Number of original intervals");
54STATISTIC(numFolds , "Number of loads/stores folded into instructions");
55STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056
Devang Patel19974732007-05-03 01:11:54 +000057char LiveIntervals::ID = 0;
Owen Andersond13db2c2010-07-21 22:09:45 +000058INITIALIZE_PASS(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000059 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000060
Chris Lattnerf7da2c72006-08-24 22:43:55 +000061void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000062 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000063 AU.addRequired<AliasAnalysis>();
64 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000066 AU.addPreserved<LiveVariables>();
67 AU.addRequired<MachineLoopInfo>();
68 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000070
Owen Anderson95dad832008-10-07 20:22:28 +000071 if (!StrongPHIElim) {
72 AU.addPreservedID(PHIEliminationID);
73 AU.addRequiredID(PHIEliminationID);
74 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000075
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000077 AU.addPreserved<ProcessImplicitDefs>();
78 AU.addRequired<ProcessImplicitDefs>();
79 AU.addPreserved<SlotIndexes>();
80 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000081 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000082}
83
Chris Lattnerf7da2c72006-08-24 22:43:55 +000084void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000085 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000086 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000087 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000088 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000089
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000091
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000092 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
93 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000094 while (!CloneMIs.empty()) {
95 MachineInstr *MI = CloneMIs.back();
96 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000097 mf_->DeleteMachineInstr(MI);
98 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000099}
100
Owen Anderson80b3ce62008-05-28 20:54:50 +0000101/// runOnMachineFunction - Register allocate the whole function
102///
103bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
104 mf_ = &fn;
105 mri_ = &mf_->getRegInfo();
106 tm_ = &fn.getTarget();
107 tri_ = tm_->getRegisterInfo();
108 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000109 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000111 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000112 allocatableRegs_ = tri_->getAllocatableSet(fn);
113
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000114 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000115
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000116 numIntervals += getNumIntervals();
117
Chris Lattner70ca3582004-09-30 15:59:17 +0000118 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000119 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000120}
121
Chris Lattner70ca3582004-09-30 15:59:17 +0000122/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000123void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000124 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000125 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000126 I->second->print(OS, tri_);
127 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000128 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000129
Evan Cheng752195e2009-09-14 21:33:42 +0000130 printInstrs(OS);
131}
132
133void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000134 OS << "********** MACHINEINSTRS **********\n";
135
Chris Lattner3380d5c2009-07-21 21:12:58 +0000136 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
137 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000138 OS << "BB#" << mbbi->getNumber()
139 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000140 for (MachineBasicBlock::iterator mii = mbbi->begin(),
141 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000142 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000143 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000144 else
145 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000146 }
147 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000148}
149
Evan Cheng752195e2009-09-14 21:33:42 +0000150void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000151 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000152}
153
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000154bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
155 VirtRegMap &vrm, unsigned reg) {
156 // We don't handle fancy stuff crossing basic block boundaries
157 if (li.ranges.size() != 1)
158 return true;
159 const LiveRange &range = li.ranges.front();
160 SlotIndex idx = range.start.getBaseIndex();
161 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000162
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000163 // Skip deleted instructions
164 MachineInstr *firstMI = getInstructionFromIndex(idx);
165 while (!firstMI && idx != end) {
166 idx = idx.getNextIndex();
167 firstMI = getInstructionFromIndex(idx);
168 }
169 if (!firstMI)
170 return false;
171
172 // Find last instruction in range
173 SlotIndex lastIdx = end.getPrevIndex();
174 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
175 while (!lastMI && lastIdx != idx) {
176 lastIdx = lastIdx.getPrevIndex();
177 lastMI = getInstructionFromIndex(lastIdx);
178 }
179 if (!lastMI)
180 return false;
181
182 // Range cannot cross basic block boundaries or terminators
183 MachineBasicBlock *MBB = firstMI->getParent();
184 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
185 return true;
186
187 MachineBasicBlock::const_iterator E = lastMI;
188 ++E;
189 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
190 const MachineInstr &MI = *I;
191
192 // Allow copies to and from li.reg
Jakob Stoklund Olesen8ea32402010-07-09 20:55:49 +0000193 if (MI.isCopy())
194 if (MI.getOperand(0).getReg() == li.reg ||
195 MI.getOperand(1).getReg() == li.reg)
196 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000197
198 // Check for operands using reg
199 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
200 const MachineOperand& mop = MI.getOperand(i);
201 if (!mop.isReg())
202 continue;
203 unsigned PhysReg = mop.getReg();
204 if (PhysReg == 0 || PhysReg == li.reg)
205 continue;
206 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
207 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000208 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000209 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000210 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000211 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
212 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000213 }
214 }
215
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000216 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000217 return false;
218}
219
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000220bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000221 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
222 for (LiveInterval::Ranges::const_iterator
223 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000224 for (SlotIndex index = I->start.getBaseIndex(),
225 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
226 index != end;
227 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000228 MachineInstr *MI = getInstructionFromIndex(index);
229 if (!MI)
230 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000231
232 if (JoinedCopies.count(MI))
233 continue;
234 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
235 MachineOperand& MO = MI->getOperand(i);
236 if (!MO.isReg())
237 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000238 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000239 if (PhysReg == 0 || PhysReg == Reg ||
240 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000241 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000242 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000243 return true;
244 }
245 }
246 }
247
248 return false;
249}
250
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000251#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000252static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000253 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000254 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000255 else
David Greene8a342292010-01-04 22:49:02 +0000256 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000257}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000258#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000259
Evan Chengafff40a2010-05-04 20:26:52 +0000260static
Evan Cheng37499432010-05-05 18:27:40 +0000261bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000262 unsigned Reg = MI.getOperand(MOIdx).getReg();
263 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
264 const MachineOperand &MO = MI.getOperand(i);
265 if (!MO.isReg())
266 continue;
267 if (MO.getReg() == Reg && MO.isDef()) {
268 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
269 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000270 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000271 return true;
272 }
273 }
274 return false;
275}
276
Evan Cheng37499432010-05-05 18:27:40 +0000277/// isPartialRedef - Return true if the specified def at the specific index is
278/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000279/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000280bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
281 LiveInterval &interval) {
282 if (!MO.getSubReg() || MO.isEarlyClobber())
283 return false;
284
285 SlotIndex RedefIndex = MIIdx.getDefIndex();
286 const LiveRange *OldLR =
287 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Lang Hames6e2968c2010-09-25 12:04:16 +0000288 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
289 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000290 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
291 }
292 return false;
293}
294
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000295void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000296 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000297 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000298 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000299 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000301 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000302 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000303 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000304 });
Evan Cheng419852c2008-04-03 16:39:43 +0000305
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000306 // Virtual registers may be defined multiple times (due to phi
307 // elimination and 2-addr elimination). Much of what we do only has to be
308 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000310 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 if (interval.empty()) {
312 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000313 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000314 // Earlyclobbers move back one, so that they overlap the live range
315 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000316 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000317 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000318
319 // Make sure the first definition is not a partial redefinition. Add an
320 // <imp-def> of the full register.
321 if (MO.getSubReg())
322 mi->addRegisterDefined(interval.reg);
323
Evan Chengc8d044e2008-02-15 18:24:29 +0000324 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000325 if (mi->isCopyLike()) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000326 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000327 }
328
Lang Hames6e2968c2010-09-25 12:04:16 +0000329 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000330 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000331
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 // Loop over all of the blocks that the vreg is defined in. There are
333 // two cases we have to handle here. The most common case is a vreg
334 // whose lifetime is contained within a basic block. In this case there
335 // will be a single kill, in MBB, which comes after the definition.
336 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
337 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000338 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000340 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 else
Lang Hames233a60e2009-11-03 23:52:08 +0000342 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000343
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 // If the kill happens after the definition, we have an intra-block
345 // live range.
346 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000347 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000349 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000351 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 return;
353 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000354 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000355
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 // The other case we handle is when a virtual register lives to the end
357 // of the defining block, potentially live across some blocks, then is
358 // live into some number of blocks, but gets killed. Start by adding a
359 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000360 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000361 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000362 interval.addRange(NewLR);
363
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000364 bool PHIJoin = lv_->isPHIJoin(interval.reg);
365
366 if (PHIJoin) {
367 // A phi join register is killed at the end of the MBB and revived as a new
368 // valno in the killing blocks.
369 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
370 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000371 ValNo->setHasPHIKill(true);
372 } else {
373 // Iterate over all of the blocks that the variable is completely
374 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
375 // live interval.
376 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
377 E = vi.AliveBlocks.end(); I != E; ++I) {
378 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
379 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
380 interval.addRange(LR);
381 DEBUG(dbgs() << " +" << LR);
382 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000383 }
384
385 // Finally, this virtual register is live from the start of any killing
386 // block to the 'use' slot of the killing instruction.
387 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
388 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000389 SlotIndex Start = getMBBStartIdx(Kill->getParent());
390 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
391
392 // Create interval with one of a NEW value number. Note that this value
393 // number isn't actually defined by an instruction, weird huh? :)
394 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000395 assert(getInstructionFromIndex(Start) == 0 &&
396 "PHI def index points at actual instruction.");
397 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000398 ValNo->setIsPHIDef(true);
399 }
400 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000401 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000402 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 }
404
405 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000406 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000407 // Multiple defs of the same virtual register by the same instruction.
408 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000409 // This is likely due to elimination of REG_SEQUENCE instructions. Return
410 // here since there is nothing to do.
411 return;
412
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 // If this is the second time we see a virtual register definition, it
414 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000415 // the result of two address elimination, then the vreg is one of the
416 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000417
418 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000419 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
420 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000421 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
422 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000423 // If this is a two-address definition, then we have already processed
424 // the live range. The only problem is that we didn't realize there
425 // are actually two values in the live interval. Because of this we
426 // need to take the LiveRegion that defines this register and split it
427 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000428 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000429 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000430 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431
Lang Hames35f291d2009-09-12 03:34:03 +0000432 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000433 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000434 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000435 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000436
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000437 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000438 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000440
Chris Lattner91725b72006-08-31 05:54:43 +0000441 // The new value number (#1) is defined by the instruction we claimed
442 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000443 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000444
Chris Lattner91725b72006-08-31 05:54:43 +0000445 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000446 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000447 OldValNo->setCopy(0);
448
449 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000450 if (PartReDef && mi->isCopyLike())
Evan Chengad6c5a22010-05-17 01:47:47 +0000451 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000452
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000453 // Add the new live interval which replaces the range for the input copy.
454 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000455 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000456 interval.addRange(LR);
457
458 // If this redefinition is dead, we need to add a dummy unit live
459 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000460 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000461 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
462 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463
Bill Wendling8e6179f2009-08-22 20:18:03 +0000464 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000465 dbgs() << " RESULT: ";
466 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000467 });
Evan Cheng37499432010-05-05 18:27:40 +0000468 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000469 // In the case of PHI elimination, each variable definition is only
470 // live until the end of the block. We've already taken care of the
471 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000472
Lang Hames233a60e2009-11-03 23:52:08 +0000473 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000474 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000475 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000476
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000477 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000478 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000479 if (mi->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000480 CopyMI = mi;
Lang Hames6e2968c2010-09-25 12:04:16 +0000481 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000482
Lang Hames74ab5ee2009-12-22 00:11:50 +0000483 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000484 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000486 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000487 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000488 } else {
489 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 }
491 }
492
David Greene8a342292010-01-04 22:49:02 +0000493 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000494}
495
Chris Lattnerf35fef72004-07-23 21:24:19 +0000496void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000497 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000498 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000499 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000500 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000501 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502 // A physical register cannot be live across basic block, so its
503 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000504 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000505 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000506 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000507 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000508
Lang Hames233a60e2009-11-03 23:52:08 +0000509 SlotIndex baseIndex = MIIdx;
510 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000511 // Earlyclobbers move back one.
512 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000513 start = MIIdx.getUseIndex();
514 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000515
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516 // If it is not used after definition, it is considered dead at
517 // the instruction defining it. Hence its interval is:
518 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000519 // For earlyclobbers, the defSlot was pushed back one; the extra
520 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000521 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000522 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000523 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000524 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 }
526
527 // If it is not dead on definition, it must be killed by a
528 // subsequent instruction. Hence its interval is:
529 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000530 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000531 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000532
Dale Johannesenbd635202010-02-10 00:55:42 +0000533 if (mi->isDebugValue())
534 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000535 if (getInstructionFromIndex(baseIndex) == 0)
536 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
537
Evan Cheng6130f662008-03-05 00:59:57 +0000538 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000539 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000540 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000541 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000542 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000543 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000544 if (DefIdx != -1) {
545 if (mi->isRegTiedToUseOperand(DefIdx)) {
546 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000547 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000548 } else {
549 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000550 // Then the register is essentially dead at the instruction that
551 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000552 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000553 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000554 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000555 }
556 goto exit;
557 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000558 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000559
Lang Hames233a60e2009-11-03 23:52:08 +0000560 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000561 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000562
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000563 // The only case we should have a dead physreg here without a killing or
564 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000565 // and never used. Another possible case is the implicit use of the
566 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000567 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000568
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000569exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000571
Evan Cheng24a3cc42007-04-25 07:30:23 +0000572 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000573 VNInfo *ValNo = interval.getVNInfoAt(start);
574 bool Extend = ValNo != 0;
575 if (!Extend)
576 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
577 if (Extend && MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000578 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000579 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000580 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000581 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000582}
583
Chris Lattnerf35fef72004-07-23 21:24:19 +0000584void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
585 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000586 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000587 MachineOperand& MO,
588 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000589 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000590 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000591 getOrCreateInterval(MO.getReg()));
592 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000593 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000594 if (MI->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000595 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000596 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000597 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000598 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000599 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000600 // If MI also modifies the sub-register explicitly, avoid processing it
601 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000602 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000603 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000604 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000605 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000606}
607
Evan Chengb371f452007-02-19 21:49:54 +0000608void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000609 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000610 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000611 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000612 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000613 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000614 });
Evan Chengb371f452007-02-19 21:49:54 +0000615
616 // Look for kills, if it reaches a def before it's killed, then it shouldn't
617 // be considered a livein.
618 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000619 MachineBasicBlock::iterator E = MBB->end();
620 // Skip over DBG_VALUE at the start of the MBB.
621 if (mi != E && mi->isDebugValue()) {
622 while (++mi != E && mi->isDebugValue())
623 ;
624 if (mi == E)
625 // MBB is empty except for DBG_VALUE's.
626 return;
627 }
628
Lang Hames233a60e2009-11-03 23:52:08 +0000629 SlotIndex baseIndex = MIIdx;
630 SlotIndex start = baseIndex;
631 if (getInstructionFromIndex(baseIndex) == 0)
632 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
633
634 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000635 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000636
Dale Johannesenbd635202010-02-10 00:55:42 +0000637 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000638 if (mi->killsRegister(interval.reg, tri_)) {
639 DEBUG(dbgs() << " killed");
640 end = baseIndex.getDefIndex();
641 SeenDefUse = true;
642 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000643 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000644 // Another instruction redefines the register before it is ever read.
645 // Then the register is essentially dead at the instruction that defines
646 // it. Hence its interval is:
647 // [defSlot(def), defSlot(def)+1)
648 DEBUG(dbgs() << " dead");
649 end = start.getStoreIndex();
650 SeenDefUse = true;
651 break;
652 }
653
Evan Cheng4507f082010-03-16 21:51:27 +0000654 while (++mi != E && mi->isDebugValue())
655 // Skip over DBG_VALUE.
656 ;
657 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000658 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000659 }
660
Evan Cheng75611fb2007-06-27 01:16:36 +0000661 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000662 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000663 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000664 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000665 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000666 } else {
David Greene8a342292010-01-04 22:49:02 +0000667 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000668 end = baseIndex;
669 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000670 }
671
Lang Hames6e2968c2010-09-25 12:04:16 +0000672 SlotIndex defIdx = getMBBStartIdx(MBB);
673 assert(getInstructionFromIndex(defIdx) == 0 &&
674 "PHI def index points at actual instruction.");
Lang Hames10382fb2009-06-19 02:17:53 +0000675 VNInfo *vni =
Lang Hames6e2968c2010-09-25 12:04:16 +0000676 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000677 vni->setIsPHIDef(true);
678 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000679
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000680 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000681 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000682}
683
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000684/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000685/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000686/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000688void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000689 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000690 << "********** Function: "
691 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000692
693 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000694 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
695 MBBI != E; ++MBBI) {
696 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000697 if (MBB->empty())
698 continue;
699
Owen Anderson134eb732008-09-21 20:43:24 +0000700 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000701 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000702 DEBUG(dbgs() << "BB#" << MBB->getNumber()
703 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000704
Dan Gohmancb406c22007-10-03 19:26:29 +0000705 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000706 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000707 LE = MBB->livein_end(); LI != LE; ++LI) {
708 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
709 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000710 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000711 if (!hasInterval(*AS))
712 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
713 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000714 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000715
Owen Anderson99500ae2008-09-15 22:00:38 +0000716 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000717 if (getInstructionFromIndex(MIIndex) == 0)
718 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000719
Dale Johannesen1caedd02010-01-22 22:38:21 +0000720 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
721 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000722 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000723 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000724 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000725
Evan Cheng438f7bc2006-11-10 08:43:01 +0000726 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000727 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
728 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000729 if (!MO.isReg() || !MO.getReg())
730 continue;
731
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000732 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000733 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000734 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000735 else if (MO.isUndef())
736 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000737 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000738
Lang Hames233a60e2009-11-03 23:52:08 +0000739 // Move to the next instr slot.
740 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000741 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000742 }
Evan Chengd129d732009-07-17 19:43:40 +0000743
744 // Create empty intervals for registers defined by implicit_def's (except
745 // for those implicit_def that define values which are liveout of their
746 // blocks.
747 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
748 unsigned UndefReg = UndefUses[i];
749 (void)getOrCreateInterval(UndefReg);
750 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000751}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000752
Owen Anderson03857b22008-08-13 21:49:13 +0000753LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000754 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000755 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000756}
Evan Chengf2fbca62007-11-12 06:35:08 +0000757
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000758/// dupInterval - Duplicate a live interval. The caller is responsible for
759/// managing the allocated memory.
760LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
761 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000762 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000763 return NewLI;
764}
765
Evan Chengf2fbca62007-11-12 06:35:08 +0000766//===----------------------------------------------------------------------===//
767// Register allocator hooks.
768//
769
Evan Chengd70dbb52008-02-22 09:24:50 +0000770/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
771/// allow one) virtual register operand, then its uses are implicitly using
772/// the register. Returns the virtual register.
773unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
774 MachineInstr *MI) const {
775 unsigned RegOp = 0;
776 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
777 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000778 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000779 continue;
780 unsigned Reg = MO.getReg();
781 if (Reg == 0 || Reg == li.reg)
782 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000783
Chris Lattner1873d0c2009-06-27 04:06:41 +0000784 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
785 !allocatableRegs_[Reg])
786 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000787 // FIXME: For now, only remat MI with at most one register operand.
788 assert(!RegOp &&
789 "Can't rematerialize instruction with multiple register operand!");
790 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000791#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000792 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000793#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000794 }
795 return RegOp;
796}
797
798/// isValNoAvailableAt - Return true if the val# of the specified interval
799/// which reaches the given instruction also reaches the specified use index.
800bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000801 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000802 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
803 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000804}
805
Evan Chengf2fbca62007-11-12 06:35:08 +0000806/// isReMaterializable - Returns true if the definition MI of the specified
807/// val# of the specified interval is re-materializable.
808bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000809 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000810 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000811 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000812 if (DisableReMat)
813 return false;
814
Dan Gohmana70dca12009-10-09 23:27:56 +0000815 if (!tii_->isTriviallyReMaterializable(MI, aa_))
816 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000817
Dan Gohmana70dca12009-10-09 23:27:56 +0000818 // Target-specific code can mark an instruction as being rematerializable
819 // if it has one virtual reg use, though it had better be something like
820 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000821 unsigned ImpUse = getReMatImplicitUse(li, MI);
822 if (ImpUse) {
823 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000824 for (MachineRegisterInfo::use_nodbg_iterator
825 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
826 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000827 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000828 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000829 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +0000830 continue;
831 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
832 return false;
833 }
Evan Chengdc377862008-09-30 15:44:16 +0000834
835 // If a register operand of the re-materialized instruction is going to
836 // be spilled next, then it's not legal to re-materialize this instruction.
837 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
838 if (ImpUse == SpillIs[i]->reg)
839 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000840 }
841 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000842}
843
Evan Cheng06587492008-10-24 02:05:00 +0000844/// isReMaterializable - Returns true if the definition MI of the specified
845/// val# of the specified interval is re-materializable.
846bool LiveIntervals::isReMaterializable(const LiveInterval &li,
847 const VNInfo *ValNo, MachineInstr *MI) {
848 SmallVector<LiveInterval*, 4> Dummy1;
849 bool Dummy2;
850 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
851}
852
Evan Cheng5ef3a042007-12-06 00:01:56 +0000853/// isReMaterializable - Returns true if every definition of MI of every
854/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000855bool LiveIntervals::isReMaterializable(const LiveInterval &li,
856 SmallVectorImpl<LiveInterval*> &SpillIs,
857 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000858 isLoad = false;
859 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
860 i != e; ++i) {
861 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000862 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000863 continue; // Dead val#.
864 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000865 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +0000866 if (!ReMatDefMI)
867 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000868 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000869 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000870 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000871 return false;
872 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000873 }
874 return true;
875}
876
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000877/// FilterFoldedOps - Filter out two-address use operands. Return
878/// true if it finds any issue with the operands that ought to prevent
879/// folding.
880static bool FilterFoldedOps(MachineInstr *MI,
881 SmallVector<unsigned, 2> &Ops,
882 unsigned &MRInfo,
883 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000884 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000885 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
886 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000887 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000888 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000889 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000890 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000891 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000892 MRInfo |= (unsigned)VirtRegMap::isMod;
893 else {
894 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000895 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000896 MRInfo = VirtRegMap::isModRef;
897 continue;
898 }
899 MRInfo |= (unsigned)VirtRegMap::isRef;
900 }
901 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000902 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000903 return false;
904}
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000905
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000906
907/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
908/// slot / to reg or any rematerialized load into ith operand of specified
909/// MI. If it is successul, MI is updated with the newly created MI and
910/// returns true.
911bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
912 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000913 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000914 SmallVector<unsigned, 2> &Ops,
915 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000916 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000917 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000918 RemoveMachineInstrFromMaps(MI);
919 vrm.RemoveMachineInstrFromMaps(MI);
920 MI->eraseFromParent();
921 ++numFolds;
922 return true;
923 }
924
925 // Filter the list of operand indexes that are to be folded. Abort if
926 // any operand will prevent folding.
927 unsigned MRInfo = 0;
928 SmallVector<unsigned, 2> FoldOps;
929 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
930 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000931
Evan Cheng427f4c12008-03-31 23:19:51 +0000932 // The only time it's safe to fold into a two address instruction is when
933 // it's folding reload and spill from / into a spill stack slot.
934 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000935 return false;
936
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000937 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
938 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000939 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000940 // Remember this instruction uses the spill slot.
941 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
942
Evan Chengf2fbca62007-11-12 06:35:08 +0000943 // Attempt to fold the memory reference into the instruction. If
944 // we can do this, we don't need to insert spill code.
Evan Cheng84802932008-01-10 08:24:38 +0000945 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000946 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000947 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000948 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000949 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000950 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000951 MI->eraseFromParent();
952 MI = fmi;
Evan Cheng0cbb1162007-11-29 01:06:25 +0000953 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000954 return true;
955 }
956 return false;
957}
958
Evan Cheng018f9b02007-12-05 03:22:34 +0000959/// canFoldMemoryOperand - Returns true if the specified load / store
960/// folding is possible.
961bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000962 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000963 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000964 // Filter the list of operand indexes that are to be folded. Abort if
965 // any operand will prevent folding.
966 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000967 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000968 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
969 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000970
Evan Cheng3c75ba82008-04-01 21:37:32 +0000971 // It's only legal to remat for a use, not a def.
972 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000973 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000974
Evan Chengd70dbb52008-02-22 09:24:50 +0000975 return tii_->canFoldMemoryOperand(MI, FoldOps);
976}
977
Evan Cheng81a03822007-11-17 00:40:40 +0000978bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000979 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
980
981 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
982
983 if (mbb == 0)
984 return false;
985
986 for (++itr; itr != li.ranges.end(); ++itr) {
987 MachineBasicBlock *mbb2 =
988 indexes_->getMBBCoveringRange(itr->start, itr->end);
989
990 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000991 return false;
992 }
Lang Hames233a60e2009-11-03 23:52:08 +0000993
Evan Cheng81a03822007-11-17 00:40:40 +0000994 return true;
995}
996
Evan Chengd70dbb52008-02-22 09:24:50 +0000997/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
998/// interval on to-be re-materialized operands of MI) with new register.
999void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1000 MachineInstr *MI, unsigned NewVReg,
1001 VirtRegMap &vrm) {
1002 // There is an implicit use. That means one of the other operand is
1003 // being remat'ed and the remat'ed instruction has li.reg as an
1004 // use operand. Make sure we rewrite that as well.
1005 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1006 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001007 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001008 continue;
1009 unsigned Reg = MO.getReg();
1010 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1011 continue;
1012 if (!vrm.isReMaterialized(Reg))
1013 continue;
1014 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001015 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1016 if (UseMO)
1017 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001018 }
1019}
1020
Evan Chengf2fbca62007-11-12 06:35:08 +00001021/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1022/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001023bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001024rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001025 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001026 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001027 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001028 unsigned Slot, int LdSlot,
1029 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001030 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001031 const TargetRegisterClass* rc,
1032 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001033 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001034 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001035 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001036 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001037 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001038 RestartInstruction:
1039 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1040 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001041 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001042 continue;
1043 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001044 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001045 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001046 if (Reg != li.reg)
1047 continue;
1048
1049 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001050 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001051 int FoldSlot = Slot;
1052 if (DefIsReMat) {
1053 // If this is the rematerializable definition MI itself and
1054 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001055 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001056 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001057 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001058 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001059 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001060 MI->eraseFromParent();
1061 break;
1062 }
1063
1064 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001065 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001066 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001067 if (isLoad) {
1068 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1069 FoldSS = isLoadSS;
1070 FoldSlot = LdSlot;
1071 }
1072 }
1073
Evan Chengf2fbca62007-11-12 06:35:08 +00001074 // Scan all of the operands of this instruction rewriting operands
1075 // to use NewVReg instead of li.reg as appropriate. We do this for
1076 // two reasons:
1077 //
1078 // 1. If the instr reads the same spilled vreg multiple times, we
1079 // want to reuse the NewVReg.
1080 // 2. If the instr is a two-addr instruction, we are required to
1081 // keep the src/dst regs pinned.
1082 //
1083 // Keep track of whether we replace a use and/or def so that we can
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001084 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001085 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001086 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001087
David Greene26b86a02008-10-27 17:38:59 +00001088 // Create a new virtual register for the spill interval.
1089 // Create the new register now so we can map the fold instruction
1090 // to the new register so when it is unfolded we get the correct
1091 // answer.
1092 bool CreatedNewVReg = false;
1093 if (NewVReg == 0) {
1094 NewVReg = mri_->createVirtualRegister(rc);
1095 vrm.grow();
1096 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001097
1098 // The new virtual register should get the same allocation hints as the
1099 // old one.
1100 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1101 if (Hint.first || Hint.second)
1102 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001103 }
1104
Evan Cheng9c3c2212008-06-06 07:54:39 +00001105 if (!TryFold)
1106 CanFold = false;
1107 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001108 // Do not fold load / store here if we are splitting. We'll find an
1109 // optimal point to insert a load / store later.
1110 if (!TrySplit) {
1111 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001112 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001113 // Folding the load/store can completely change the instruction in
1114 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001115
1116 if (FoldSS) {
1117 // We need to give the new vreg the same stack slot as the
1118 // spilled interval.
1119 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1120 }
1121
Evan Cheng018f9b02007-12-05 03:22:34 +00001122 HasUse = false;
1123 HasDef = false;
1124 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001125 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001126 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001127 goto RestartInstruction;
1128 }
1129 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001130 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001131 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001132 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001133 }
Evan Chengcddbb832007-11-30 21:23:43 +00001134
Evan Chengcddbb832007-11-30 21:23:43 +00001135 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001136 if (mop.isImplicit())
1137 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001138
1139 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001140 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1141 MachineOperand &mopj = MI->getOperand(Ops[j]);
1142 mopj.setReg(NewVReg);
1143 if (mopj.isImplicit())
1144 rewriteImplicitOps(li, MI, NewVReg, vrm);
1145 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001146
Evan Cheng81a03822007-11-17 00:40:40 +00001147 if (CreatedNewVReg) {
1148 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001149 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001150 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001151 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001152 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001153 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001154 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001155 }
1156 if (!CanDelete || (HasUse && HasDef)) {
1157 // If this is a two-addr instruction then its use operands are
1158 // rematerializable but its def is not. It should be assigned a
1159 // stack slot.
1160 vrm.assignVirt2StackSlot(NewVReg, Slot);
1161 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001162 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001163 vrm.assignVirt2StackSlot(NewVReg, Slot);
1164 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001165 } else if (HasUse && HasDef &&
1166 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1167 // If this interval hasn't been assigned a stack slot (because earlier
1168 // def is a deleted remat def), do it now.
1169 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1170 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001171 }
1172
Evan Cheng313d4b82008-02-23 00:33:04 +00001173 // Re-matting an instruction with virtual register use. Add the
1174 // register as an implicit use on the use MI.
1175 if (DefIsReMat && ImpUse)
1176 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1177
Evan Cheng5b69eba2009-04-21 22:46:52 +00001178 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001179 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001180 if (CreatedNewVReg) {
1181 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001182 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001183 if (TrySplit)
1184 vrm.setIsSplitFromReg(NewVReg, li.reg);
1185 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001186
1187 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001188 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001189 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001190 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001191 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001192 nI.addRange(LR);
1193 } else {
1194 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001195 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001196 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1197 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001198 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001199 nI.addRange(LR);
1200 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001201 }
1202 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001203 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001204 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001205 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001206 nI.addRange(LR);
1207 }
Evan Cheng81a03822007-11-17 00:40:40 +00001208
Bill Wendling8e6179f2009-08-22 20:18:03 +00001209 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001210 dbgs() << "\t\t\t\tAdded new interval: ";
1211 nI.print(dbgs(), tri_);
1212 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001213 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001214 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001215 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001216}
Evan Cheng81a03822007-11-17 00:40:40 +00001217bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001218 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001219 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001220 SlotIndex Idx) const {
Jakob Stoklund Olesen15a57142010-06-25 22:53:05 +00001221 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng81a03822007-11-17 00:40:40 +00001222}
1223
Evan Cheng063284c2008-02-21 00:34:19 +00001224/// RewriteInfo - Keep track of machine instrs that will be rewritten
1225/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001226namespace {
1227 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001228 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001229 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001230 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001231 };
Evan Cheng063284c2008-02-21 00:34:19 +00001232
Dan Gohman844731a2008-05-13 00:00:25 +00001233 struct RewriteInfoCompare {
1234 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1235 return LHS.Index < RHS.Index;
1236 }
1237 };
1238}
Evan Cheng063284c2008-02-21 00:34:19 +00001239
Evan Chengf2fbca62007-11-12 06:35:08 +00001240void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001241rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001242 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001243 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001244 unsigned Slot, int LdSlot,
1245 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001246 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001247 const TargetRegisterClass* rc,
1248 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001249 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001250 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001251 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001252 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001253 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1254 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001255 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001256 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001257 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001258 SlotIndex start = I->start.getBaseIndex();
1259 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001260
Evan Cheng063284c2008-02-21 00:34:19 +00001261 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001262 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001263 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001264 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1265 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001266 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001267 MachineOperand &O = ri.getOperand();
1268 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001269 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001270 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001271 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001272 uint64_t Offset = MI->getOperand(1).getImm();
1273 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1274 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001275 int FI = isLoadSS ? LdSlot : (int)Slot;
1276 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001277 Offset, MDPtr, DL)) {
1278 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1279 ReplaceMachineInstrInMaps(MI, NewDV);
1280 MachineBasicBlock *MBB = MI->getParent();
1281 MBB->insert(MBB->erase(MI), NewDV);
1282 continue;
1283 }
Evan Cheng962021b2010-04-26 07:38:55 +00001284 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001285
1286 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1287 RemoveMachineInstrFromMaps(MI);
1288 vrm.RemoveMachineInstrFromMaps(MI);
1289 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001290 continue;
1291 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001292 assert(!(O.isImplicit() && O.isUse()) &&
1293 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001294 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001295 if (index < start || index >= end)
1296 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001297
1298 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001299 // Must be defined by an implicit def. It should not be spilled. Note,
1300 // this is for correctness reason. e.g.
1301 // 8 %reg1024<def> = IMPLICIT_DEF
1302 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1303 // The live range [12, 14) are not part of the r1024 live interval since
1304 // it's defined by an implicit def. It will not conflicts with live
1305 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001306 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001307 // the INSERT_SUBREG and both target registers that would overlap.
1308 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001309 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001310 }
1311 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1312
Evan Cheng313d4b82008-02-23 00:33:04 +00001313 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001314 // Now rewrite the defs and uses.
1315 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1316 RewriteInfo &rwi = RewriteMIs[i];
1317 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001318 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001319 MachineInstr *MI = rwi.MI;
1320 // If MI def and/or use the same register multiple times, then there
1321 // are multiple entries.
1322 while (i != e && RewriteMIs[i].MI == MI) {
1323 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001324 ++i;
1325 }
Evan Cheng81a03822007-11-17 00:40:40 +00001326 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001327
Evan Cheng0a891ed2008-05-23 23:00:04 +00001328 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001329 // Re-matting an instruction with virtual register use. Prevent interval
1330 // from being spilled.
1331 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001332 }
1333
Evan Cheng063284c2008-02-21 00:34:19 +00001334 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001335 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001336 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001337 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001338 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001339 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001340 // One common case:
1341 // x = use
1342 // ...
1343 // ...
1344 // def = ...
1345 // = use
1346 // It's better to start a new interval to avoid artifically
1347 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001348 if (MI->readsWritesVirtualRegister(li.reg) ==
1349 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001350 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001351 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001352 }
1353 }
Evan Chengcada2452007-11-28 01:28:46 +00001354 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001355
1356 bool IsNew = ThisVReg == 0;
1357 if (IsNew) {
1358 // This ends the previous live interval. If all of its def / use
1359 // can be folded, give it a low spill weight.
1360 if (NewVReg && TrySplit && AllCanFold) {
1361 LiveInterval &nI = getOrCreateInterval(NewVReg);
1362 nI.weight /= 10.0F;
1363 }
1364 AllCanFold = true;
1365 }
1366 NewVReg = ThisVReg;
1367
Evan Cheng81a03822007-11-17 00:40:40 +00001368 bool HasDef = false;
1369 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001370 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001371 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1372 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1373 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001374 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001375 if (!HasDef && !HasUse)
1376 continue;
1377
Evan Cheng018f9b02007-12-05 03:22:34 +00001378 AllCanFold &= CanFold;
1379
Evan Cheng81a03822007-11-17 00:40:40 +00001380 // Update weight of spill interval.
1381 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001382 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001383 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001384 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001385 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001386 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001387
1388 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001389 if (HasDef) {
1390 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001391 bool HasKill = false;
1392 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001393 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001394 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001395 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001396 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001397 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001398 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001399 }
Owen Anderson28998312008-08-13 22:28:50 +00001400 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001401 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001402 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001403 if (SII == SpillIdxes.end()) {
1404 std::vector<SRInfo> S;
1405 S.push_back(SRInfo(index, NewVReg, true));
1406 SpillIdxes.insert(std::make_pair(MBBId, S));
1407 } else if (SII->second.back().vreg != NewVReg) {
1408 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001409 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001410 // If there is an earlier def and this is a two-address
1411 // instruction, then it's not possible to fold the store (which
1412 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001413 SRInfo &Info = SII->second.back();
1414 Info.index = index;
1415 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001416 }
1417 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001418 } else if (SII != SpillIdxes.end() &&
1419 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001420 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001421 // There is an earlier def that's not killed (must be two-address).
1422 // The spill is no longer needed.
1423 SII->second.pop_back();
1424 if (SII->second.empty()) {
1425 SpillIdxes.erase(MBBId);
1426 SpillMBBs.reset(MBBId);
1427 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001428 }
1429 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001430 }
1431
1432 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001433 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001434 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001435 if (SII != SpillIdxes.end() &&
1436 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001437 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001438 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001439 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001440 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001441 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001442 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001443 // If we are splitting live intervals, only fold if it's the first
1444 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001445 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001446 else if (IsNew) {
1447 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001448 if (RII == RestoreIdxes.end()) {
1449 std::vector<SRInfo> Infos;
1450 Infos.push_back(SRInfo(index, NewVReg, true));
1451 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1452 } else {
1453 RII->second.push_back(SRInfo(index, NewVReg, true));
1454 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 RestoreMBBs.set(MBBId);
1456 }
1457 }
1458
1459 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001460 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001461 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001462 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001463
1464 if (NewVReg && TrySplit && AllCanFold) {
1465 // If all of its def / use can be folded, give it a low spill weight.
1466 LiveInterval &nI = getOrCreateInterval(NewVReg);
1467 nI.weight /= 10.0F;
1468 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001469}
1470
Lang Hames233a60e2009-11-03 23:52:08 +00001471bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001472 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001473 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001474 if (!RestoreMBBs[Id])
1475 return false;
1476 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1477 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1478 if (Restores[i].index == index &&
1479 Restores[i].vreg == vr &&
1480 Restores[i].canFold)
1481 return true;
1482 return false;
1483}
1484
Lang Hames233a60e2009-11-03 23:52:08 +00001485void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001486 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001487 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001488 if (!RestoreMBBs[Id])
1489 return;
1490 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1491 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1492 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001493 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001494}
Evan Cheng81a03822007-11-17 00:40:40 +00001495
Evan Cheng4cce6b42008-04-11 17:53:36 +00001496/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1497/// spilled and create empty intervals for their uses.
1498void
1499LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1500 const TargetRegisterClass* rc,
1501 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001502 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1503 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001504 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001505 MachineInstr *MI = &*ri;
1506 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001507 if (MI->isDebugValue()) {
1508 // Remove debug info for now.
1509 O.setReg(0U);
1510 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1511 continue;
1512 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001513 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001514 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001515 "Register def was not rewritten?");
1516 RemoveMachineInstrFromMaps(MI);
1517 vrm.RemoveMachineInstrFromMaps(MI);
1518 MI->eraseFromParent();
1519 } else {
1520 // This must be an use of an implicit_def so it's not part of the live
1521 // interval. Create a new empty live interval for it.
1522 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1523 unsigned NewVReg = mri_->createVirtualRegister(rc);
1524 vrm.grow();
1525 vrm.setIsImplicitlyDefined(NewVReg);
1526 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1527 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1528 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001529 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001530 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001531 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001532 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001533 }
1534 }
Evan Cheng419852c2008-04-03 16:39:43 +00001535 }
1536}
1537
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001538float
1539LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1540 // Limit the loop depth ridiculousness.
1541 if (loopDepth > 200)
1542 loopDepth = 200;
1543
1544 // The loop depth is used to roughly estimate the number of times the
1545 // instruction is executed. Something like 10^d is simple, but will quickly
1546 // overflow a float. This expression behaves like 10^d for small d, but is
1547 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1548 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001549 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001550
1551 return (isDef + isUse) * lc;
1552}
1553
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001554void
1555LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1556 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1557 normalizeSpillWeight(*NewLIs[i]);
1558}
1559
Evan Chengf2fbca62007-11-12 06:35:08 +00001560std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001561addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001562 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001563 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001564 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001565
Bill Wendling8e6179f2009-08-22 20:18:03 +00001566 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001567 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1568 li.print(dbgs(), tri_);
1569 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001570 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001571
Evan Cheng72eeb942008-12-05 17:00:16 +00001572 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001573 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001574 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001575 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001576 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1577 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001578 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001579 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001580
1581 unsigned NumValNums = li.getNumValNums();
1582 SmallVector<MachineInstr*, 4> ReMatDefs;
1583 ReMatDefs.resize(NumValNums, NULL);
1584 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1585 ReMatOrigDefs.resize(NumValNums, NULL);
1586 SmallVector<int, 4> ReMatIds;
1587 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1588 BitVector ReMatDelete(NumValNums);
1589 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1590
Evan Cheng81a03822007-11-17 00:40:40 +00001591 // Spilling a split live interval. It cannot be split any further. Also,
1592 // it's also guaranteed to be a single val# / range interval.
1593 if (vrm.getPreSplitReg(li.reg)) {
1594 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001595 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001596 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1597 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001598 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1599 assert(KillMI && "Last use disappeared?");
1600 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1601 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001602 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001603 }
Evan Chengadf85902007-12-05 09:51:10 +00001604 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001605 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1606 Slot = vrm.getStackSlot(li.reg);
1607 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1608 MachineInstr *ReMatDefMI = DefIsReMat ?
1609 vrm.getReMaterializedMI(li.reg) : NULL;
1610 int LdSlot = 0;
1611 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1612 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001613 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001614 bool IsFirstRange = true;
1615 for (LiveInterval::Ranges::const_iterator
1616 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1617 // If this is a split live interval with multiple ranges, it means there
1618 // are two-address instructions that re-defined the value. Only the
1619 // first def can be rematerialized!
1620 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001621 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001622 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1623 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001624 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001625 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001626 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001627 } else {
1628 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1629 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001630 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001631 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001632 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001633 }
1634 IsFirstRange = false;
1635 }
Evan Cheng419852c2008-04-03 16:39:43 +00001636
Evan Cheng4cce6b42008-04-11 17:53:36 +00001637 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001638 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001639 return NewLIs;
1640 }
1641
Evan Cheng752195e2009-09-14 21:33:42 +00001642 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001643 if (TrySplit)
1644 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001645 bool NeedStackSlot = false;
1646 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1647 i != e; ++i) {
1648 const VNInfo *VNI = *i;
1649 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001650 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001651 continue; // Dead val#.
1652 // Is the def for the val# rematerializable?
Lang Hames6e2968c2010-09-25 12:04:16 +00001653 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001654 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001655 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001656 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001657 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001658 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001659 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001660 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001661 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001662
1663 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001664 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001665 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001666 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001667 CanDelete = false;
1668 // Need a stack slot if there is any live range where uses cannot be
1669 // rematerialized.
1670 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001671 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001672 if (CanDelete)
1673 ReMatDelete.set(VN);
1674 } else {
1675 // Need a stack slot if there is any live range where uses cannot be
1676 // rematerialized.
1677 NeedStackSlot = true;
1678 }
1679 }
1680
1681 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001682 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1683 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1684 Slot = vrm.assignVirt2StackSlot(li.reg);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001685
Owen Andersonb98bbb72009-03-26 18:53:38 +00001686 // This case only occurs when the prealloc splitter has already assigned
1687 // a stack slot to this vreg.
1688 else
1689 Slot = vrm.getStackSlot(li.reg);
1690 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001691
1692 // Create new intervals and rewrite defs and uses.
1693 for (LiveInterval::Ranges::const_iterator
1694 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001695 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1696 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1697 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001698 bool CanDelete = ReMatDelete[I->valno->id];
1699 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001700 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001701 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001702 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001703 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001704 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001705 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001706 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001707 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001708 }
1709
Evan Cheng0cbb1162007-11-29 01:06:25 +00001710 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001711 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001712 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001713 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001714 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001715 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001716
Evan Chengb50bb8c2007-12-05 08:16:32 +00001717 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001718 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001719 if (NeedStackSlot) {
1720 int Id = SpillMBBs.find_first();
1721 while (Id != -1) {
1722 std::vector<SRInfo> &spills = SpillIdxes[Id];
1723 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001724 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001725 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001726 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001727 bool isReMat = vrm.isReMaterialized(VReg);
1728 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001729 bool CanFold = false;
1730 bool FoundUse = false;
1731 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001732 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001733 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001734 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1735 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001736 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001737 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001738
1739 Ops.push_back(j);
1740 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001741 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001742 if (isReMat ||
Evan Chengaee4af62007-12-02 08:30:39 +00001743 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1744 RestoreMBBs, RestoreIdxes))) {
1745 // MI has two-address uses of the same register. If the use
1746 // isn't the first and only use in the BB, then we can't fold
1747 // it. FIXME: Move this to rewriteInstructionsForSpills.
1748 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001749 break;
1750 }
Evan Chengaee4af62007-12-02 08:30:39 +00001751 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001752 }
1753 }
1754 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001755 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001756 if (CanFold && !Ops.empty()) {
1757 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001758 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001759 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001760 // Also folded uses, do not issue a load.
1761 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001762 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001763 }
Lang Hames233a60e2009-11-03 23:52:08 +00001764 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001765 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001766 }
1767
Evan Cheng7e073ba2008-04-09 20:57:25 +00001768 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001769 if (!Folded) {
1770 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001771 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001772 if (!MI->registerDefIsDead(nI.reg))
1773 // No need to spill a dead def.
1774 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001775 if (isKill)
1776 AddedKill.insert(&nI);
1777 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001778 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001779 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001780 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001781 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001782
Evan Cheng1953d0c2007-11-29 10:12:14 +00001783 int Id = RestoreMBBs.find_first();
1784 while (Id != -1) {
1785 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1786 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001787 SlotIndex index = restores[i].index;
1788 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001789 continue;
1790 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001791 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001792 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001793 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001794 bool CanFold = false;
1795 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001796 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001797 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001798 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1799 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001800 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001801 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001802
Evan Cheng0cbb1162007-11-29 01:06:25 +00001803 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001804 // If this restore were to be folded, it would have been folded
1805 // already.
1806 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001807 break;
1808 }
Evan Chengaee4af62007-12-02 08:30:39 +00001809 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001810 }
1811 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001812
1813 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001814 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001815 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001816 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001817 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1818 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001819 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1820 int LdSlot = 0;
1821 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1822 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001823 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001824 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1825 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001826 if (!Folded) {
1827 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1828 if (ImpUse) {
1829 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001830 // register as an implicit use on the use MI and mark the register
1831 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001832 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001833 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001834 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1835 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001836 }
Evan Chengaee4af62007-12-02 08:30:39 +00001837 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001838 }
1839 // If folding is not possible / failed, then tell the spiller to issue a
1840 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001841 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001842 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001843 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001844 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001845 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001846 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001847 }
1848
Evan Chengb50bb8c2007-12-05 08:16:32 +00001849 // Finalize intervals: add kills, finalize spill weights, and filter out
1850 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001851 std::vector<LiveInterval*> RetNewLIs;
1852 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1853 LiveInterval *LI = NewLIs[i];
1854 if (!LI->empty()) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001855 if (!AddedKill.count(LI)) {
1856 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001857 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001858 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001859 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001860 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001861 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001862 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001863 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001864 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001865 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001866 RetNewLIs.push_back(LI);
1867 }
1868 }
Evan Cheng81a03822007-11-17 00:40:40 +00001869
Evan Cheng4cce6b42008-04-11 17:53:36 +00001870 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001871 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001872 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001873}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001874
1875/// hasAllocatableSuperReg - Return true if the specified physical register has
1876/// any super register that's allocatable.
1877bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1878 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1879 if (allocatableRegs_[*AS] && hasInterval(*AS))
1880 return true;
1881 return false;
1882}
1883
1884/// getRepresentativeReg - Find the largest super register of the specified
1885/// physical register.
1886unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001887 // Find the largest super-register that is allocatable.
Evan Cheng676dd7c2008-03-11 07:19:34 +00001888 unsigned BestReg = Reg;
1889 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1890 unsigned SuperReg = *AS;
1891 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1892 BestReg = SuperReg;
1893 break;
1894 }
1895 }
1896 return BestReg;
1897}
1898
1899/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1900/// specified interval that conflicts with the specified physical register.
1901unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1902 unsigned PhysReg) const {
1903 unsigned NumConflicts = 0;
1904 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1905 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1906 E = mri_->reg_end(); I != E; ++I) {
1907 MachineOperand &O = I.getOperand();
1908 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001909 if (MI->isDebugValue())
1910 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00001911 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001912 if (pli.liveAt(Index))
1913 ++NumConflicts;
1914 }
1915 return NumConflicts;
1916}
1917
1918/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00001919/// around all defs and uses of the specified interval. Return true if it
1920/// was able to cut its interval.
1921bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00001922 unsigned PhysReg, VirtRegMap &vrm) {
1923 unsigned SpillReg = getRepresentativeReg(PhysReg);
1924
1925 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1926 // If there are registers which alias PhysReg, but which are not a
1927 // sub-register of the chosen representative super register. Assert
1928 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00001929 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00001930 tri_->isSuperRegister(*AS, SpillReg));
1931
Evan Cheng2824a652009-03-23 18:24:37 +00001932 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00001933 SmallVector<unsigned, 4> PRegs;
1934 if (hasInterval(SpillReg))
1935 PRegs.push_back(SpillReg);
1936 else {
1937 SmallSet<unsigned, 4> Added;
1938 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
1939 if (Added.insert(*AS) && hasInterval(*AS)) {
1940 PRegs.push_back(*AS);
1941 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
1942 Added.insert(*ASS);
1943 }
1944 }
1945
Evan Cheng676dd7c2008-03-11 07:19:34 +00001946 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1947 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1948 E = mri_->reg_end(); I != E; ++I) {
1949 MachineOperand &O = I.getOperand();
1950 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001951 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00001952 continue;
1953 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001954 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00001955 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
1956 unsigned PReg = PRegs[i];
1957 LiveInterval &pli = getInterval(PReg);
1958 if (!pli.liveAt(Index))
1959 continue;
1960 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001961 SlotIndex StartIdx = Index.getLoadIndex();
1962 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00001963 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001964 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00001965 Cut = true;
1966 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001967 std::string msg;
1968 raw_string_ostream Msg(msg);
1969 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00001970 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001971 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00001972 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00001973 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001974 }
Chris Lattner75361b62010-04-07 22:58:41 +00001975 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001976 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00001977 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00001978 if (!hasInterval(*AS))
1979 continue;
1980 LiveInterval &spli = getInterval(*AS);
1981 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00001982 spli.removeRange(Index.getLoadIndex(),
1983 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00001984 }
1985 }
1986 }
Evan Cheng2824a652009-03-23 18:24:37 +00001987 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001988}
Owen Andersonc4dc1322008-06-05 17:15:43 +00001989
1990LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001991 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001992 LiveInterval& Interval = getOrCreateInterval(reg);
1993 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00001994 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames6e2968c2010-09-25 12:04:16 +00001995 startInst, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001996 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001997 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00001998 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001999 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002000 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00002001
Owen Andersonc4dc1322008-06-05 17:15:43 +00002002 return LR;
2003}
David Greeneb5257662009-08-03 21:55:09 +00002004