blob: f4d453966b8eebdcbcdfe9b54b28459be1881c08 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/FastISel.h"
15#include "llvm/CodeGen/MachineInstrBuilder.h"
16#include "llvm/CodeGen/MachineRegisterInfo.h"
17#include "llvm/Target/TargetInstrInfo.h"
18using namespace llvm;
19
20BasicBlock::iterator
21FastISel::SelectInstructions(BasicBlock::iterator Begin, BasicBlock::iterator End,
22 DenseMap<const Value*, unsigned> &ValueMap) {
23 BasicBlock::iterator I = Begin;
24
25 for (; I != End; ++I) {
26 switch (I->getOpcode()) {
27 case Instruction::Add: {
28 unsigned Op0 = ValueMap[I->getOperand(0)];
29 unsigned Op1 = ValueMap[I->getOperand(1)];
30 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
31 if (VT == MVT::Other || !VT.isSimple()) {
32 // Unhandled type. Halt "fast" selection and bail.
33 return I;
34 }
35 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), ISD::ADD, Op0, Op1);
36 ValueMap[I] = ResultReg;
37 break;
38 }
39 default:
40 // Unhandled instruction. Halt "fast" selection and bail.
41 return I;
42 }
43 }
44
45 return I;
46}
47
Dan Gohmane285a742008-08-14 21:51:29 +000048FastISel::~FastISel() {}
49
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050unsigned FastISel::FastEmit_(MVT::SimpleValueType, ISD::NodeType) {
51 return 0;
52}
53
54unsigned FastISel::FastEmit_r(MVT::SimpleValueType, ISD::NodeType,
55 unsigned /*Op0*/) {
56 return 0;
57}
58
59unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, ISD::NodeType,
60 unsigned /*Op0*/, unsigned /*Op0*/) {
61 return 0;
62}
63
64unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
65 const TargetRegisterClass* RC) {
66 MachineRegisterInfo &MRI = MF->getRegInfo();
67 const TargetInstrDesc &II = TII->get(MachineInstOpcode);
68 MachineInstr *MI = BuildMI(*MF, II);
69 unsigned ResultReg = MRI.createVirtualRegister(RC);
70
71 MI->addOperand(MachineOperand::CreateReg(ResultReg, true));
72
73 MBB->push_back(MI);
74 return ResultReg;
75}
76
77unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
78 const TargetRegisterClass *RC,
79 unsigned Op0) {
80 MachineRegisterInfo &MRI = MF->getRegInfo();
81 const TargetInstrDesc &II = TII->get(MachineInstOpcode);
82 MachineInstr *MI = BuildMI(*MF, II);
83 unsigned ResultReg = MRI.createVirtualRegister(RC);
84
85 MI->addOperand(MachineOperand::CreateReg(ResultReg, true));
86 MI->addOperand(MachineOperand::CreateReg(Op0, false));
87
88 MBB->push_back(MI);
89 return ResultReg;
90}
91
92unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
93 const TargetRegisterClass *RC,
94 unsigned Op0, unsigned Op1) {
95 MachineRegisterInfo &MRI = MF->getRegInfo();
96 const TargetInstrDesc &II = TII->get(MachineInstOpcode);
97 MachineInstr *MI = BuildMI(*MF, II);
98 unsigned ResultReg = MRI.createVirtualRegister(RC);
99
100 MI->addOperand(MachineOperand::CreateReg(ResultReg, true));
101 MI->addOperand(MachineOperand::CreateReg(Op0, false));
102 MI->addOperand(MachineOperand::CreateReg(Op1, false));
103
104 MBB->push_back(MI);
105 return ResultReg;
106}