Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/Passes.h" |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/ProcessImplicitDefs.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
| 34 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 35 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/CommandLine.h" |
| 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
| 39 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/DepthFirstIterator.h" |
| 41 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/Statistic.h" |
| 43 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 44 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 45 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 46 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | using namespace llvm; |
| 48 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 49 | // Hidden options for help debugging. |
| 50 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 51 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 52 | |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 53 | static cl::opt<bool> EnableFastSpilling("fast-spill", |
| 54 | cl::init(false), cl::Hidden); |
| 55 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 56 | STATISTIC(numIntervals , "Number of original intervals"); |
| 57 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 58 | STATISTIC(numSplits , "Number of intervals split"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 59 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 60 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 61 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 62 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 63 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 64 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 65 | AU.addRequired<AliasAnalysis>(); |
| 66 | AU.addPreserved<AliasAnalysis>(); |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 67 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 68 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 69 | AU.addPreservedID(MachineLoopInfoID); |
| 70 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 71 | |
| 72 | if (!StrongPHIElim) { |
| 73 | AU.addPreservedID(PHIEliminationID); |
| 74 | AU.addRequiredID(PHIEliminationID); |
| 75 | } |
| 76 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 77 | AU.addRequiredID(TwoAddressInstructionPassID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 78 | AU.addPreserved<ProcessImplicitDefs>(); |
| 79 | AU.addRequired<ProcessImplicitDefs>(); |
| 80 | AU.addPreserved<SlotIndexes>(); |
| 81 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 82 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 85 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 86 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 87 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 88 | E = r2iMap_.end(); I != E; ++I) |
| 89 | delete I->second; |
| 90 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 91 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 92 | |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 93 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 94 | VNInfoAllocator.Reset(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 95 | while (!CloneMIs.empty()) { |
| 96 | MachineInstr *MI = CloneMIs.back(); |
| 97 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 98 | mf_->DeleteMachineInstr(MI); |
| 99 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 102 | /// runOnMachineFunction - Register allocate the whole function |
| 103 | /// |
| 104 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 105 | mf_ = &fn; |
| 106 | mri_ = &mf_->getRegInfo(); |
| 107 | tm_ = &fn.getTarget(); |
| 108 | tri_ = tm_->getRegisterInfo(); |
| 109 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 110 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 111 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 112 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 113 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 114 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 115 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 116 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 117 | numIntervals += getNumIntervals(); |
| 118 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 119 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 120 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 123 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 124 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 125 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 126 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 127 | I->second->print(OS, tri_); |
| 128 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 129 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 130 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 131 | printInstrs(OS); |
| 132 | } |
| 133 | |
| 134 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 135 | OS << "********** MACHINEINSTRS **********\n"; |
| 136 | |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 137 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 138 | mbbi != mbbe; ++mbbi) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 139 | OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 140 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 141 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 142 | OS << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 143 | } |
| 144 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 147 | void LiveIntervals::dumpInstrs() const { |
| 148 | printInstrs(errs()); |
| 149 | } |
| 150 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 151 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 152 | /// is defined during the duration of the specified interval. |
| 153 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 154 | VirtRegMap &vrm, unsigned reg) { |
| 155 | for (LiveInterval::Ranges::const_iterator |
| 156 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 157 | for (SlotIndex index = I->start.getBaseIndex(), |
| 158 | end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
| 159 | index != end; |
| 160 | index = index.getNextIndex()) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 161 | // skip deleted instructions |
| 162 | while (index != end && !getInstructionFromIndex(index)) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 163 | index = index.getNextIndex(); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 164 | if (index == end) break; |
| 165 | |
| 166 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 167 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 168 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 169 | if (SrcReg == li.reg || DstReg == li.reg) |
| 170 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 171 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 172 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 173 | if (!mop.isReg()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 174 | continue; |
| 175 | unsigned PhysReg = mop.getReg(); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 176 | if (PhysReg == 0 || PhysReg == li.reg) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 177 | continue; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 178 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 179 | if (!vrm.hasPhys(PhysReg)) |
| 180 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 181 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 182 | } |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 183 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 184 | return true; |
| 185 | } |
| 186 | } |
| 187 | } |
| 188 | |
| 189 | return false; |
| 190 | } |
| 191 | |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 192 | /// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except |
| 193 | /// it can check use as well. |
| 194 | bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li, |
| 195 | unsigned Reg, bool CheckUse, |
| 196 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 197 | for (LiveInterval::Ranges::const_iterator |
| 198 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 199 | for (SlotIndex index = I->start.getBaseIndex(), |
| 200 | end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
| 201 | index != end; |
| 202 | index = index.getNextIndex()) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 203 | // Skip deleted instructions. |
| 204 | MachineInstr *MI = 0; |
| 205 | while (index != end) { |
| 206 | MI = getInstructionFromIndex(index); |
| 207 | if (MI) |
| 208 | break; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 209 | index = index.getNextIndex(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 210 | } |
| 211 | if (index == end) break; |
| 212 | |
| 213 | if (JoinedCopies.count(MI)) |
| 214 | continue; |
| 215 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 216 | MachineOperand& MO = MI->getOperand(i); |
| 217 | if (!MO.isReg()) |
| 218 | continue; |
| 219 | if (MO.isUse() && !CheckUse) |
| 220 | continue; |
| 221 | unsigned PhysReg = MO.getReg(); |
| 222 | if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg)) |
| 223 | continue; |
| 224 | if (tri_->isSubRegister(Reg, PhysReg)) |
| 225 | return true; |
| 226 | } |
| 227 | } |
| 228 | } |
| 229 | |
| 230 | return false; |
| 231 | } |
| 232 | |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 233 | #ifndef NDEBUG |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 234 | static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 235 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 236 | errs() << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 237 | else |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 238 | errs() << "%reg" << reg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 239 | } |
Daniel Dunbar | 504f9a6 | 2009-09-15 20:31:12 +0000 | [diff] [blame] | 240 | #endif |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 241 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 242 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 243 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 244 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 245 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 246 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 247 | LiveInterval &interval) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 248 | DEBUG({ |
| 249 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 250 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 251 | }); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 252 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 253 | // Virtual registers may be defined multiple times (due to phi |
| 254 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 255 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 256 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 257 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 258 | if (interval.empty()) { |
| 259 | // Get the Idx of the defining instructions. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 260 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 261 | // Earlyclobbers move back one, so that they overlap the live range |
| 262 | // of inputs. |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 263 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 264 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 265 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 266 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 267 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 268 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 269 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 270 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 271 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 272 | CopyMI = mi; |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 273 | // Earlyclobbers move back one. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 274 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 275 | |
| 276 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 277 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | // Loop over all of the blocks that the vreg is defined in. There are |
| 279 | // two cases we have to handle here. The most common case is a vreg |
| 280 | // whose lifetime is contained within a basic block. In this case there |
| 281 | // will be a single kill, in MBB, which comes after the definition. |
| 282 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 283 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 284 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 285 | if (vi.Kills[0] != mi) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 286 | killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 287 | else |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 288 | killIdx = defIndex.getStoreIndex(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 289 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 290 | // If the kill happens after the definition, we have an intra-block |
| 291 | // live range. |
| 292 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 293 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 294 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 295 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 296 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 297 | DEBUG(errs() << " +" << LR << "\n"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 298 | ValNo->addKill(killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 299 | return; |
| 300 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 301 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 302 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 303 | // The other case we handle is when a virtual register lives to the end |
| 304 | // of the defining block, potentially live across some blocks, then is |
| 305 | // live into some number of blocks, but gets killed. Start by adding a |
| 306 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 307 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb).getNextIndex().getLoadIndex(), |
| 308 | ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 309 | DEBUG(errs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 310 | interval.addRange(NewLR); |
| 311 | |
| 312 | // Iterate over all of the blocks that the variable is completely |
| 313 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 314 | // live interval. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 315 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 316 | E = vi.AliveBlocks.end(); I != E; ++I) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 317 | LiveRange LR( |
| 318 | getMBBStartIdx(mf_->getBlockNumbered(*I)), |
| 319 | getMBBEndIdx(mf_->getBlockNumbered(*I)).getNextIndex().getLoadIndex(), |
| 320 | ValNo); |
Dan Gohman | 4a829ec | 2008-11-13 16:31:27 +0000 | [diff] [blame] | 321 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 322 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | // Finally, this virtual register is live from the start of any killing |
| 326 | // block to the 'use' slot of the killing instruction. |
| 327 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 328 | MachineInstr *Kill = vi.Kills[i]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 329 | SlotIndex killIdx = |
| 330 | getInstructionIndex(Kill).getDefIndex(); |
Evan Cheng | b0f5973 | 2009-09-21 04:32:32 +0000 | [diff] [blame] | 331 | LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 332 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 333 | ValNo->addKill(killIdx); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 334 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 335 | } |
| 336 | |
| 337 | } else { |
| 338 | // If this is the second time we see a virtual register definition, it |
| 339 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 340 | // the result of two address elimination, then the vreg is one of the |
| 341 | // def-and-use register operand. |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 342 | if (mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 343 | // If this is a two-address definition, then we have already processed |
| 344 | // the live range. The only problem is that we didn't realize there |
| 345 | // are actually two values in the live interval. Because of this we |
| 346 | // need to take the LiveRegion that defines this register and split it |
| 347 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 348 | assert(interval.containsOneValue()); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 349 | SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex(); |
| 350 | SlotIndex RedefIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 351 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 352 | RedefIndex = MIIdx.getUseIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 353 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 354 | const LiveRange *OldLR = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 355 | interval.getLiveRangeContaining(RedefIndex.getUseIndex()); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 356 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 357 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 358 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 359 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 360 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 361 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 362 | // Two-address vregs should always only be redefined once. This means |
| 363 | // that at this point, there should be exactly one value number in it. |
| 364 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 365 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 366 | // The new value number (#1) is defined by the instruction we claimed |
| 367 | // defined value #0. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 368 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(), |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 369 | false, // update at * |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 370 | VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 371 | ValNo->setFlags(OldValNo->getFlags()); // * <- updating here |
| 372 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 373 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 374 | OldValNo->def = RedefIndex; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 375 | OldValNo->setCopy(0); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 376 | if (MO.isEarlyClobber()) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 377 | OldValNo->setHasRedefByEC(true); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 378 | |
| 379 | // Add the new live interval which replaces the range for the input copy. |
| 380 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 381 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 382 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 383 | ValNo->addKill(RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 384 | |
| 385 | // If this redefinition is dead, we need to add a dummy unit live |
| 386 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 387 | if (MO.isDead()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 388 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(), |
| 389 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 390 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 391 | DEBUG({ |
| 392 | errs() << " RESULT: "; |
| 393 | interval.print(errs(), tri_); |
| 394 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 395 | } else { |
| 396 | // Otherwise, this must be because of phi elimination. If this is the |
| 397 | // first redefinition of the vreg that we have seen, go back and change |
| 398 | // the live range in the PHI block to be a different value number. |
| 399 | if (interval.containsOneValue()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 400 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 401 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 402 | MachineInstr *Killer = vi.Kills[0]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 403 | SlotIndex Start = getMBBStartIdx(Killer->getParent()); |
| 404 | SlotIndex End = getInstructionIndex(Killer).getDefIndex(); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 405 | DEBUG({ |
| 406 | errs() << " Removing [" << Start << "," << End << "] from: "; |
| 407 | interval.print(errs(), tri_); |
| 408 | errs() << "\n"; |
| 409 | }); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 410 | interval.removeRange(Start, End); |
| 411 | assert(interval.ranges.size() == 1 && |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 412 | "Newly discovered PHI interval has >1 ranges."); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 413 | MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex()); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 414 | VNI->addKill(indexes_->getTerminatorGap(killMBB)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 415 | VNI->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 416 | DEBUG({ |
| 417 | errs() << " RESULT: "; |
| 418 | interval.print(errs(), tri_); |
| 419 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 420 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 421 | // Replace the interval with one of a NEW value number. Note that this |
| 422 | // value number isn't actually defined by an instruction, weird huh? :) |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 423 | LiveRange LR(Start, End, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 424 | interval.getNextValue(SlotIndex(getMBBStartIdx(mbb), true), |
| 425 | 0, false, VNInfoAllocator)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 426 | LR.valno->setIsPHIDef(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 427 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 428 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 429 | LR.valno->addKill(End); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 430 | DEBUG({ |
| 431 | errs() << " RESULT: "; |
| 432 | interval.print(errs(), tri_); |
| 433 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | // In the case of PHI elimination, each variable definition is only |
| 437 | // live until the end of the block. We've already taken care of the |
| 438 | // rest of the live range. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 439 | SlotIndex defIndex = MIIdx.getDefIndex(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 440 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 441 | defIndex = MIIdx.getUseIndex(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 442 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 443 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 444 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 445 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 446 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 447 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 448 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 449 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 450 | CopyMI = mi; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 451 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 452 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 453 | SlotIndex killIndex = getMBBEndIdx(mbb).getNextIndex().getLoadIndex(); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 454 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 455 | interval.addRange(LR); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 456 | ValNo->addKill(indexes_->getTerminatorGap(mbb)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 457 | ValNo->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 458 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 459 | } |
| 460 | } |
| 461 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 462 | DEBUG(errs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 463 | } |
| 464 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 465 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 466 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 467 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 468 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 469 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 470 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 471 | // A physical register cannot be live across basic block, so its |
| 472 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 473 | DEBUG({ |
| 474 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 475 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 476 | }); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 477 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 478 | SlotIndex baseIndex = MIIdx; |
| 479 | SlotIndex start = baseIndex.getDefIndex(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 480 | // Earlyclobbers move back one. |
| 481 | if (MO.isEarlyClobber()) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 482 | start = MIIdx.getUseIndex(); |
| 483 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 484 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 485 | // If it is not used after definition, it is considered dead at |
| 486 | // the instruction defining it. Hence its interval is: |
| 487 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 488 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 489 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 490 | if (MO.isDead()) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 491 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 492 | end = start.getStoreIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 493 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 494 | } |
| 495 | |
| 496 | // If it is not dead on definition, it must be killed by a |
| 497 | // subsequent instruction. Hence its interval is: |
| 498 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 499 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 500 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 501 | |
| 502 | if (getInstructionFromIndex(baseIndex) == 0) |
| 503 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 504 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 505 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 506 | DEBUG(errs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 507 | end = baseIndex.getDefIndex(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 508 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 509 | } else { |
| 510 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_); |
| 511 | if (DefIdx != -1) { |
| 512 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 513 | // Two-address instruction. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 514 | end = baseIndex.getDefIndex(); |
| 515 | assert(!mi->getOperand(DefIdx).isEarlyClobber() && |
| 516 | "Two address instruction is an early clobber?"); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 517 | } else { |
| 518 | // Another instruction redefines the register before it is ever read. |
| 519 | // Then the register is essentially dead at the instruction that defines |
| 520 | // it. Hence its interval is: |
| 521 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 522 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 523 | end = start.getStoreIndex(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 524 | } |
| 525 | goto exit; |
| 526 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 527 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 528 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 529 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 530 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 531 | |
| 532 | // The only case we should have a dead physreg here without a killing or |
| 533 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 534 | // and never used. Another possible case is the implicit use of the |
| 535 | // physical register has been deleted by two-address pass. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 536 | end = start.getStoreIndex(); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 537 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 538 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 539 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 540 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 541 | // Already exists? Extend old live interval. |
| 542 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 543 | bool Extend = OldLR != interval.end(); |
| 544 | VNInfo *ValNo = Extend |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 545 | ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 546 | if (MO.isEarlyClobber() && Extend) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 547 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 548 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 549 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 550 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 551 | DEBUG(errs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 552 | } |
| 553 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 554 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 555 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 556 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 557 | MachineOperand& MO, |
| 558 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 559 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 560 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 561 | getOrCreateInterval(MO.getReg())); |
| 562 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 563 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 564 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 565 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 566 | MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 567 | MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 568 | tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 569 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 570 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 571 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 572 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 573 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 574 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 575 | // more than once. Do not pass in TRI here so it checks for exact match. |
| 576 | if (!MI->modifiesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 577 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 578 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 579 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 582 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 583 | SlotIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 584 | LiveInterval &interval, bool isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 585 | DEBUG({ |
| 586 | errs() << "\t\tlivein register: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 587 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 588 | }); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 589 | |
| 590 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 591 | // be considered a livein. |
| 592 | MachineBasicBlock::iterator mi = MBB->begin(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 593 | SlotIndex baseIndex = MIIdx; |
| 594 | SlotIndex start = baseIndex; |
| 595 | if (getInstructionFromIndex(baseIndex) == 0) |
| 596 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 597 | |
| 598 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 599 | bool SeenDefUse = false; |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 600 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 601 | while (mi != MBB->end()) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 602 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 603 | DEBUG(errs() << " killed"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 604 | end = baseIndex.getDefIndex(); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 605 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 606 | break; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 607 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 608 | // Another instruction redefines the register before it is ever read. |
| 609 | // Then the register is essentially dead at the instruction that defines |
| 610 | // it. Hence its interval is: |
| 611 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 612 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 613 | end = start.getStoreIndex(); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 614 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 615 | break; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 618 | ++mi; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 619 | if (mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 620 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 621 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 622 | } |
| 623 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 624 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 625 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 626 | if (isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 627 | DEBUG(errs() << " dead"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 628 | end = MIIdx.getStoreIndex(); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 629 | } else { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 630 | DEBUG(errs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 631 | end = baseIndex; |
| 632 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 635 | VNInfo *vni = |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 636 | interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 637 | 0, false, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 638 | vni->setIsPHIDef(true); |
| 639 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 640 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 641 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 642 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 643 | DEBUG(errs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 644 | } |
| 645 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 646 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 647 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 648 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 649 | /// which a variable is live |
Dale Johannesen | 91aac10 | 2008-09-17 21:13:11 +0000 | [diff] [blame] | 650 | void LiveIntervals::computeIntervals() { |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 651 | DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 652 | << "********** Function: " |
| 653 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 654 | |
| 655 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 656 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 657 | MBBI != E; ++MBBI) { |
| 658 | MachineBasicBlock *MBB = MBBI; |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 659 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 660 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 661 | DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 662 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 663 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 664 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 665 | // Create intervals for live-ins to this BB first. |
| 666 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 667 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 668 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 669 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 670 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 671 | if (!hasInterval(*AS)) |
| 672 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 673 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 674 | } |
| 675 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 676 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 677 | if (getInstructionFromIndex(MIIndex) == 0) |
| 678 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 679 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 680 | for (; MI != miEnd; ++MI) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 681 | DEBUG(errs() << MIIndex << "\t" << *MI); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 682 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 683 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 684 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 685 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 686 | if (!MO.isReg() || !MO.getReg()) |
| 687 | continue; |
| 688 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 689 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 690 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 691 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 692 | else if (MO.isUndef()) |
| 693 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 694 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 695 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 696 | // Move to the next instr slot. |
| 697 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 698 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 699 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 700 | |
| 701 | // Create empty intervals for registers defined by implicit_def's (except |
| 702 | // for those implicit_def that define values which are liveout of their |
| 703 | // blocks. |
| 704 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 705 | unsigned UndefReg = UndefUses[i]; |
| 706 | (void)getOrCreateInterval(UndefReg); |
| 707 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 708 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 709 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 710 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 711 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 712 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 713 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 714 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 715 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 716 | /// managing the allocated memory. |
| 717 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 718 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 719 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 720 | return NewLI; |
| 721 | } |
| 722 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 723 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 724 | /// copy field and returns the source register that defines it. |
| 725 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 726 | if (!VNI->getCopy()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 727 | return 0; |
| 728 | |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 729 | if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 730 | // If it's extracting out of a physical register, return the sub-register. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 731 | unsigned Reg = VNI->getCopy()->getOperand(1).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 732 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 733 | Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm()); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 734 | return Reg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 735 | } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
| 736 | VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) |
| 737 | return VNI->getCopy()->getOperand(2).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 738 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 739 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 740 | if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 741 | return SrcReg; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 742 | llvm_unreachable("Unrecognized copy instruction!"); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 743 | return 0; |
| 744 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 745 | |
| 746 | //===----------------------------------------------------------------------===// |
| 747 | // Register allocator hooks. |
| 748 | // |
| 749 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 750 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 751 | /// allow one) virtual register operand, then its uses are implicitly using |
| 752 | /// the register. Returns the virtual register. |
| 753 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 754 | MachineInstr *MI) const { |
| 755 | unsigned RegOp = 0; |
| 756 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 757 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 758 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 759 | continue; |
| 760 | unsigned Reg = MO.getReg(); |
| 761 | if (Reg == 0 || Reg == li.reg) |
| 762 | continue; |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 763 | |
| 764 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 765 | !allocatableRegs_[Reg]) |
| 766 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 767 | // FIXME: For now, only remat MI with at most one register operand. |
| 768 | assert(!RegOp && |
| 769 | "Can't rematerialize instruction with multiple register operand!"); |
| 770 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 771 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 772 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 773 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 774 | } |
| 775 | return RegOp; |
| 776 | } |
| 777 | |
| 778 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 779 | /// which reaches the given instruction also reaches the specified use index. |
| 780 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 781 | SlotIndex UseIdx) const { |
| 782 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 783 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 784 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 785 | return UI != li.end() && UI->valno == ValNo; |
| 786 | } |
| 787 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 788 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 789 | /// val# of the specified interval is re-materializable. |
| 790 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 791 | const VNInfo *ValNo, MachineInstr *MI, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 792 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 793 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 794 | if (DisableReMat) |
| 795 | return false; |
| 796 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 797 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 798 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 799 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 800 | // Target-specific code can mark an instruction as being rematerializable |
| 801 | // if it has one virtual reg use, though it had better be something like |
| 802 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 803 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 804 | if (ImpUse) { |
| 805 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 806 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 807 | re = mri_->use_end(); ri != re; ++ri) { |
| 808 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 809 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 810 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 811 | continue; |
| 812 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 813 | return false; |
| 814 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 815 | |
| 816 | // If a register operand of the re-materialized instruction is going to |
| 817 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 818 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 819 | if (ImpUse == SpillIs[i]->reg) |
| 820 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 821 | } |
| 822 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 823 | } |
| 824 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 825 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 826 | /// val# of the specified interval is re-materializable. |
| 827 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 828 | const VNInfo *ValNo, MachineInstr *MI) { |
| 829 | SmallVector<LiveInterval*, 4> Dummy1; |
| 830 | bool Dummy2; |
| 831 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 832 | } |
| 833 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 834 | /// isReMaterializable - Returns true if every definition of MI of every |
| 835 | /// val# of the specified interval is re-materializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 836 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 837 | SmallVectorImpl<LiveInterval*> &SpillIs, |
| 838 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 839 | isLoad = false; |
| 840 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 841 | i != e; ++i) { |
| 842 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 843 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 844 | continue; // Dead val#. |
| 845 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 846 | if (!VNI->isDefAccurate()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 847 | return false; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 848 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 849 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 850 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 851 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 852 | return false; |
| 853 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 854 | } |
| 855 | return true; |
| 856 | } |
| 857 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 858 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 859 | /// true if it finds any issue with the operands that ought to prevent |
| 860 | /// folding. |
| 861 | static bool FilterFoldedOps(MachineInstr *MI, |
| 862 | SmallVector<unsigned, 2> &Ops, |
| 863 | unsigned &MRInfo, |
| 864 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 865 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 866 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 867 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 868 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 869 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 870 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 871 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 872 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 873 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 874 | else { |
| 875 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 876 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 877 | MRInfo = VirtRegMap::isModRef; |
| 878 | continue; |
| 879 | } |
| 880 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 881 | } |
| 882 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 883 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 884 | return false; |
| 885 | } |
| 886 | |
| 887 | |
| 888 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 889 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 890 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 891 | /// returns true. |
| 892 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 893 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 894 | SlotIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 895 | SmallVector<unsigned, 2> &Ops, |
| 896 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 897 | // If it is an implicit def instruction, just delete it. |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 898 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 899 | RemoveMachineInstrFromMaps(MI); |
| 900 | vrm.RemoveMachineInstrFromMaps(MI); |
| 901 | MI->eraseFromParent(); |
| 902 | ++numFolds; |
| 903 | return true; |
| 904 | } |
| 905 | |
| 906 | // Filter the list of operand indexes that are to be folded. Abort if |
| 907 | // any operand will prevent folding. |
| 908 | unsigned MRInfo = 0; |
| 909 | SmallVector<unsigned, 2> FoldOps; |
| 910 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 911 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 912 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 913 | // The only time it's safe to fold into a two address instruction is when |
| 914 | // it's folding reload and spill from / into a spill stack slot. |
| 915 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 916 | return false; |
| 917 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 918 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 919 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 920 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 921 | // Remember this instruction uses the spill slot. |
| 922 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 923 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 924 | // Attempt to fold the memory reference into the instruction. If |
| 925 | // we can do this, we don't need to insert spill code. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 926 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 927 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 928 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 929 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 930 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 931 | vrm.transferEmergencySpills(MI, fmi); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 932 | ReplaceMachineInstrInMaps(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 933 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 934 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 935 | return true; |
| 936 | } |
| 937 | return false; |
| 938 | } |
| 939 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 940 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 941 | /// folding is possible. |
| 942 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 943 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 944 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 945 | // Filter the list of operand indexes that are to be folded. Abort if |
| 946 | // any operand will prevent folding. |
| 947 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 948 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 949 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 950 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 951 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 952 | // It's only legal to remat for a use, not a def. |
| 953 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 954 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 955 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 956 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 957 | } |
| 958 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 959 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 960 | LiveInterval::Ranges::const_iterator itr = li.ranges.begin(); |
| 961 | |
| 962 | MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 963 | |
| 964 | if (mbb == 0) |
| 965 | return false; |
| 966 | |
| 967 | for (++itr; itr != li.ranges.end(); ++itr) { |
| 968 | MachineBasicBlock *mbb2 = |
| 969 | indexes_->getMBBCoveringRange(itr->start, itr->end); |
| 970 | |
| 971 | if (mbb2 != mbb) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 972 | return false; |
| 973 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 974 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 975 | return true; |
| 976 | } |
| 977 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 978 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 979 | /// interval on to-be re-materialized operands of MI) with new register. |
| 980 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 981 | MachineInstr *MI, unsigned NewVReg, |
| 982 | VirtRegMap &vrm) { |
| 983 | // There is an implicit use. That means one of the other operand is |
| 984 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 985 | // use operand. Make sure we rewrite that as well. |
| 986 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 987 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 988 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 989 | continue; |
| 990 | unsigned Reg = MO.getReg(); |
| 991 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 992 | continue; |
| 993 | if (!vrm.isReMaterialized(Reg)) |
| 994 | continue; |
| 995 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 996 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 997 | if (UseMO) |
| 998 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 999 | } |
| 1000 | } |
| 1001 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1002 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1003 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1004 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1005 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1006 | bool TrySplit, SlotIndex index, SlotIndex end, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1007 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1008 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1009 | unsigned Slot, int LdSlot, |
| 1010 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1011 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1012 | const TargetRegisterClass* rc, |
| 1013 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1014 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1015 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1016 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1017 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1018 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1019 | RestartInstruction: |
| 1020 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1021 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1022 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1023 | continue; |
| 1024 | unsigned Reg = mop.getReg(); |
| 1025 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1026 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1027 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1028 | if (Reg != li.reg) |
| 1029 | continue; |
| 1030 | |
| 1031 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1032 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1033 | int FoldSlot = Slot; |
| 1034 | if (DefIsReMat) { |
| 1035 | // If this is the rematerializable definition MI itself and |
| 1036 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1037 | if (MI == ReMatOrigDefMI && CanDelete) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1038 | DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: " |
| 1039 | << MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1040 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1041 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1042 | MI->eraseFromParent(); |
| 1043 | break; |
| 1044 | } |
| 1045 | |
| 1046 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1047 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1048 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1049 | if (isLoad) { |
| 1050 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1051 | FoldSS = isLoadSS; |
| 1052 | FoldSlot = LdSlot; |
| 1053 | } |
| 1054 | } |
| 1055 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1056 | // Scan all of the operands of this instruction rewriting operands |
| 1057 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1058 | // two reasons: |
| 1059 | // |
| 1060 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1061 | // want to reuse the NewVReg. |
| 1062 | // 2. If the instr is a two-addr instruction, we are required to |
| 1063 | // keep the src/dst regs pinned. |
| 1064 | // |
| 1065 | // Keep track of whether we replace a use and/or def so that we can |
| 1066 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1067 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1068 | HasUse = mop.isUse(); |
| 1069 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1070 | SmallVector<unsigned, 2> Ops; |
| 1071 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1072 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1073 | const MachineOperand &MOj = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1074 | if (!MOj.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1075 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1076 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1077 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1078 | continue; |
| 1079 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1080 | Ops.push_back(j); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1081 | if (!MOj.isUndef()) { |
| 1082 | HasUse |= MOj.isUse(); |
| 1083 | HasDef |= MOj.isDef(); |
| 1084 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1085 | } |
| 1086 | } |
| 1087 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1088 | // Create a new virtual register for the spill interval. |
| 1089 | // Create the new register now so we can map the fold instruction |
| 1090 | // to the new register so when it is unfolded we get the correct |
| 1091 | // answer. |
| 1092 | bool CreatedNewVReg = false; |
| 1093 | if (NewVReg == 0) { |
| 1094 | NewVReg = mri_->createVirtualRegister(rc); |
| 1095 | vrm.grow(); |
| 1096 | CreatedNewVReg = true; |
| 1097 | } |
| 1098 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1099 | if (!TryFold) |
| 1100 | CanFold = false; |
| 1101 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1102 | // Do not fold load / store here if we are splitting. We'll find an |
| 1103 | // optimal point to insert a load / store later. |
| 1104 | if (!TrySplit) { |
| 1105 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1106 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1107 | // Folding the load/store can completely change the instruction in |
| 1108 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1109 | |
| 1110 | if (FoldSS) { |
| 1111 | // We need to give the new vreg the same stack slot as the |
| 1112 | // spilled interval. |
| 1113 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1114 | } |
| 1115 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1116 | HasUse = false; |
| 1117 | HasDef = false; |
| 1118 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1119 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1120 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1121 | goto RestartInstruction; |
| 1122 | } |
| 1123 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1124 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1125 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1126 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1127 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1128 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1129 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1130 | if (mop.isImplicit()) |
| 1131 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1132 | |
| 1133 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1134 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1135 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1136 | mopj.setReg(NewVReg); |
| 1137 | if (mopj.isImplicit()) |
| 1138 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1139 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1140 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1141 | if (CreatedNewVReg) { |
| 1142 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1143 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1144 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1145 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1146 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1147 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1148 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1149 | } |
| 1150 | if (!CanDelete || (HasUse && HasDef)) { |
| 1151 | // If this is a two-addr instruction then its use operands are |
| 1152 | // rematerializable but its def is not. It should be assigned a |
| 1153 | // stack slot. |
| 1154 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1155 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1156 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1157 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1158 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1159 | } else if (HasUse && HasDef && |
| 1160 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1161 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1162 | // def is a deleted remat def), do it now. |
| 1163 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1164 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1165 | } |
| 1166 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1167 | // Re-matting an instruction with virtual register use. Add the |
| 1168 | // register as an implicit use on the use MI. |
| 1169 | if (DefIsReMat && ImpUse) |
| 1170 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1171 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1172 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1173 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1174 | if (CreatedNewVReg) { |
| 1175 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1176 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1177 | if (TrySplit) |
| 1178 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1179 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1180 | |
| 1181 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1182 | if (CreatedNewVReg) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1183 | LiveRange LR(index.getLoadIndex(), index.getDefIndex(), |
| 1184 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1185 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1186 | nI.addRange(LR); |
| 1187 | } else { |
| 1188 | // Extend the split live interval to this def / use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1189 | SlotIndex End = index.getDefIndex(); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1190 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1191 | nI.getValNumInfo(nI.getNumValNums()-1)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1192 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1193 | nI.addRange(LR); |
| 1194 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1195 | } |
| 1196 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1197 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1198 | nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1199 | DEBUG(errs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1200 | nI.addRange(LR); |
| 1201 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1202 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1203 | DEBUG({ |
| 1204 | errs() << "\t\t\t\tAdded new interval: "; |
| 1205 | nI.print(errs(), tri_); |
| 1206 | errs() << '\n'; |
| 1207 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1208 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1209 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1210 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1211 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1212 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1213 | MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1214 | SlotIndex Idx) const { |
| 1215 | SlotIndex End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1216 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1217 | if (VNI->kills[j].isPHI()) |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 1218 | continue; |
| 1219 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1220 | SlotIndex KillIdx = VNI->kills[j]; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1221 | if (KillIdx > Idx && KillIdx < End) |
| 1222 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1223 | } |
| 1224 | return false; |
| 1225 | } |
| 1226 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1227 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1228 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1229 | namespace { |
| 1230 | struct RewriteInfo { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1231 | SlotIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1232 | MachineInstr *MI; |
| 1233 | bool HasUse; |
| 1234 | bool HasDef; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1235 | RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d) |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1236 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1237 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1238 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1239 | struct RewriteInfoCompare { |
| 1240 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1241 | return LHS.Index < RHS.Index; |
| 1242 | } |
| 1243 | }; |
| 1244 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1245 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1246 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1247 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1248 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1249 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1250 | unsigned Slot, int LdSlot, |
| 1251 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1252 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1253 | const TargetRegisterClass* rc, |
| 1254 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1255 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1256 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1257 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1258 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1259 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1260 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1261 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1262 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1263 | unsigned NewVReg = 0; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1264 | SlotIndex start = I->start.getBaseIndex(); |
| 1265 | SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex(); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1266 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1267 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1268 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1269 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1270 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1271 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1272 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1273 | MachineOperand &O = ri.getOperand(); |
| 1274 | ++ri; |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1275 | assert(!O.isImplicit() && "Spilling register that's used as implicit use?"); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1276 | SlotIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1277 | if (index < start || index >= end) |
| 1278 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1279 | |
| 1280 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1281 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1282 | // this is for correctness reason. e.g. |
| 1283 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1284 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1285 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1286 | // it's defined by an implicit def. It will not conflicts with live |
| 1287 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1288 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1289 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1290 | continue; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1291 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1292 | } |
| 1293 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1294 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1295 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1296 | // Now rewrite the defs and uses. |
| 1297 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1298 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1299 | ++i; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1300 | SlotIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1301 | bool MIHasUse = rwi.HasUse; |
| 1302 | bool MIHasDef = rwi.HasDef; |
| 1303 | MachineInstr *MI = rwi.MI; |
| 1304 | // If MI def and/or use the same register multiple times, then there |
| 1305 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1306 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1307 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1308 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1309 | bool isUse = RewriteMIs[i].HasUse; |
| 1310 | if (isUse) ++NumUses; |
| 1311 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1312 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1313 | ++i; |
| 1314 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1315 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1316 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1317 | if (ImpUse && MI != ReMatDefMI) { |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1318 | // Re-matting an instruction with virtual register use. Update the |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1319 | // register interval's spill weight to HUGE_VALF to prevent it from |
| 1320 | // being spilled. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1321 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1322 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1323 | } |
| 1324 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1325 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1326 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1327 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1328 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1329 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1330 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1331 | // One common case: |
| 1332 | // x = use |
| 1333 | // ... |
| 1334 | // ... |
| 1335 | // def = ... |
| 1336 | // = use |
| 1337 | // It's better to start a new interval to avoid artifically |
| 1338 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1339 | if (MIHasDef && !MIHasUse) { |
| 1340 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1341 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1342 | } |
| 1343 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1344 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1345 | |
| 1346 | bool IsNew = ThisVReg == 0; |
| 1347 | if (IsNew) { |
| 1348 | // This ends the previous live interval. If all of its def / use |
| 1349 | // can be folded, give it a low spill weight. |
| 1350 | if (NewVReg && TrySplit && AllCanFold) { |
| 1351 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1352 | nI.weight /= 10.0F; |
| 1353 | } |
| 1354 | AllCanFold = true; |
| 1355 | } |
| 1356 | NewVReg = ThisVReg; |
| 1357 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1358 | bool HasDef = false; |
| 1359 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1360 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1361 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 1362 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 1363 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1364 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1365 | if (!HasDef && !HasUse) |
| 1366 | continue; |
| 1367 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1368 | AllCanFold &= CanFold; |
| 1369 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1370 | // Update weight of spill interval. |
| 1371 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1372 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1373 | // The spill weight is now infinity as it cannot be spilled again. |
| 1374 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1375 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1376 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1377 | |
| 1378 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1379 | if (HasDef) { |
| 1380 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1381 | bool HasKill = false; |
| 1382 | if (!HasUse) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1383 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1384 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1385 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1386 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1387 | if (VNI) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1388 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex()); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1389 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1390 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1391 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1392 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1393 | if (SII == SpillIdxes.end()) { |
| 1394 | std::vector<SRInfo> S; |
| 1395 | S.push_back(SRInfo(index, NewVReg, true)); |
| 1396 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 1397 | } else if (SII->second.back().vreg != NewVReg) { |
| 1398 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1399 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1400 | // If there is an earlier def and this is a two-address |
| 1401 | // instruction, then it's not possible to fold the store (which |
| 1402 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1403 | SRInfo &Info = SII->second.back(); |
| 1404 | Info.index = index; |
| 1405 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1406 | } |
| 1407 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1408 | } else if (SII != SpillIdxes.end() && |
| 1409 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1410 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 1411 | // There is an earlier def that's not killed (must be two-address). |
| 1412 | // The spill is no longer needed. |
| 1413 | SII->second.pop_back(); |
| 1414 | if (SII->second.empty()) { |
| 1415 | SpillIdxes.erase(MBBId); |
| 1416 | SpillMBBs.reset(MBBId); |
| 1417 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1418 | } |
| 1419 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1420 | } |
| 1421 | |
| 1422 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1423 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1424 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1425 | if (SII != SpillIdxes.end() && |
| 1426 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1427 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1428 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1429 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1430 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1431 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1432 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1433 | // If we are splitting live intervals, only fold if it's the first |
| 1434 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1435 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1436 | else if (IsNew) { |
| 1437 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1438 | if (RII == RestoreIdxes.end()) { |
| 1439 | std::vector<SRInfo> Infos; |
| 1440 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 1441 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 1442 | } else { |
| 1443 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 1444 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1445 | RestoreMBBs.set(MBBId); |
| 1446 | } |
| 1447 | } |
| 1448 | |
| 1449 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1450 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 1451 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1452 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1453 | |
| 1454 | if (NewVReg && TrySplit && AllCanFold) { |
| 1455 | // If all of its def / use can be folded, give it a low spill weight. |
| 1456 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 1457 | nI.weight /= 10.0F; |
| 1458 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1459 | } |
| 1460 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1461 | bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1462 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1463 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1464 | if (!RestoreMBBs[Id]) |
| 1465 | return false; |
| 1466 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1467 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1468 | if (Restores[i].index == index && |
| 1469 | Restores[i].vreg == vr && |
| 1470 | Restores[i].canFold) |
| 1471 | return true; |
| 1472 | return false; |
| 1473 | } |
| 1474 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1475 | void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1476 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1477 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1478 | if (!RestoreMBBs[Id]) |
| 1479 | return; |
| 1480 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 1481 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 1482 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1483 | Restores[i].index = SlotIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1484 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1485 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1486 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 1487 | /// spilled and create empty intervals for their uses. |
| 1488 | void |
| 1489 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 1490 | const TargetRegisterClass* rc, |
| 1491 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1492 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1493 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1494 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1495 | MachineInstr *MI = &*ri; |
| 1496 | ++ri; |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1497 | if (O.isDef()) { |
| 1498 | assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF && |
| 1499 | "Register def was not rewritten?"); |
| 1500 | RemoveMachineInstrFromMaps(MI); |
| 1501 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1502 | MI->eraseFromParent(); |
| 1503 | } else { |
| 1504 | // This must be an use of an implicit_def so it's not part of the live |
| 1505 | // interval. Create a new empty live interval for it. |
| 1506 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 1507 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 1508 | vrm.grow(); |
| 1509 | vrm.setIsImplicitlyDefined(NewVReg); |
| 1510 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 1511 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1512 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1513 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1514 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1515 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 1516 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1517 | } |
| 1518 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1519 | } |
| 1520 | } |
| 1521 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1522 | std::vector<LiveInterval*> LiveIntervals:: |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1523 | addIntervalsForSpillsFast(const LiveInterval &li, |
| 1524 | const MachineLoopInfo *loopInfo, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1525 | VirtRegMap &vrm) { |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1526 | unsigned slot = vrm.assignVirt2StackSlot(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1527 | |
| 1528 | std::vector<LiveInterval*> added; |
| 1529 | |
| 1530 | assert(li.weight != HUGE_VALF && |
| 1531 | "attempt to spill already spilled interval!"); |
| 1532 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1533 | DEBUG({ |
| 1534 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1535 | li.dump(); |
| 1536 | errs() << '\n'; |
| 1537 | }); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1538 | |
| 1539 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
| 1540 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1541 | MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg); |
| 1542 | while (RI != mri_->reg_end()) { |
| 1543 | MachineInstr* MI = &*RI; |
| 1544 | |
| 1545 | SmallVector<unsigned, 2> Indices; |
| 1546 | bool HasUse = false; |
| 1547 | bool HasDef = false; |
| 1548 | |
| 1549 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1550 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1551 | if (!mop.isReg() || mop.getReg() != li.reg) continue; |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1552 | |
| 1553 | HasUse |= MI->getOperand(i).isUse(); |
| 1554 | HasDef |= MI->getOperand(i).isDef(); |
| 1555 | |
| 1556 | Indices.push_back(i); |
| 1557 | } |
| 1558 | |
| 1559 | if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI), |
| 1560 | Indices, true, slot, li.reg)) { |
| 1561 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1562 | vrm.grow(); |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1563 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 1564 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1565 | // create a new register for this spill |
| 1566 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1567 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1568 | // the spill weight is now infinity as it |
| 1569 | // cannot be spilled again |
| 1570 | nI.weight = HUGE_VALF; |
| 1571 | |
| 1572 | // Rewrite register operands to use the new vreg. |
| 1573 | for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(), |
| 1574 | E = Indices.end(); I != E; ++I) { |
| 1575 | MI->getOperand(*I).setReg(NewVReg); |
| 1576 | |
| 1577 | if (MI->getOperand(*I).isUse()) |
| 1578 | MI->getOperand(*I).setIsKill(true); |
| 1579 | } |
| 1580 | |
| 1581 | // Fill in the new live interval. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1582 | SlotIndex index = getInstructionIndex(MI); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1583 | if (HasUse) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1584 | LiveRange LR(index.getLoadIndex(), index.getUseIndex(), |
| 1585 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1586 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1587 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1588 | nI.addRange(LR); |
| 1589 | vrm.addRestorePoint(NewVReg, MI); |
| 1590 | } |
| 1591 | if (HasDef) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1592 | LiveRange LR(index.getDefIndex(), index.getStoreIndex(), |
| 1593 | nI.getNextValue(SlotIndex(), 0, false, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1594 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1595 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1596 | nI.addRange(LR); |
| 1597 | vrm.addSpillPoint(NewVReg, true, MI); |
| 1598 | } |
| 1599 | |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 1600 | added.push_back(&nI); |
Owen Anderson | 8dc2cbe | 2008-08-18 18:38:12 +0000 | [diff] [blame] | 1601 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1602 | DEBUG({ |
| 1603 | errs() << "\t\t\t\tadded new interval: "; |
| 1604 | nI.dump(); |
| 1605 | errs() << '\n'; |
| 1606 | }); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1607 | } |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1608 | |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 1609 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 1610 | RI = mri_->reg_begin(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1611 | } |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 1612 | |
| 1613 | return added; |
| 1614 | } |
| 1615 | |
| 1616 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1617 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1618 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1619 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1620 | |
| 1621 | if (EnableFastSpilling) |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1622 | return addIntervalsForSpillsFast(li, loopInfo, vrm); |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 1623 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1624 | assert(li.weight != HUGE_VALF && |
| 1625 | "attempt to spill already spilled interval!"); |
| 1626 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1627 | DEBUG({ |
| 1628 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 1629 | li.print(errs(), tri_); |
| 1630 | errs() << '\n'; |
| 1631 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1632 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 1633 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1634 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1635 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1636 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1637 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 1638 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1639 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1640 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1641 | |
| 1642 | unsigned NumValNums = li.getNumValNums(); |
| 1643 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 1644 | ReMatDefs.resize(NumValNums, NULL); |
| 1645 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 1646 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 1647 | SmallVector<int, 4> ReMatIds; |
| 1648 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 1649 | BitVector ReMatDelete(NumValNums); |
| 1650 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 1651 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1652 | // Spilling a split live interval. It cannot be split any further. Also, |
| 1653 | // it's also guaranteed to be a single val# / range interval. |
| 1654 | if (vrm.getPreSplitReg(li.reg)) { |
| 1655 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1656 | // Unset the split kill marker on the last use. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1657 | SlotIndex KillIdx = vrm.getKillPoint(li.reg); |
| 1658 | if (KillIdx != SlotIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1659 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 1660 | assert(KillMI && "Last use disappeared?"); |
| 1661 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 1662 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 1663 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1664 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1665 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1666 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 1667 | Slot = vrm.getStackSlot(li.reg); |
| 1668 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 1669 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 1670 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 1671 | int LdSlot = 0; |
| 1672 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1673 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1674 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1675 | bool IsFirstRange = true; |
| 1676 | for (LiveInterval::Ranges::const_iterator |
| 1677 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1678 | // If this is a split live interval with multiple ranges, it means there |
| 1679 | // are two-address instructions that re-defined the value. Only the |
| 1680 | // first def can be rematerialized! |
| 1681 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1682 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1683 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 1684 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1685 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1686 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1687 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1688 | } else { |
| 1689 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 1690 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1691 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1692 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1693 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1694 | } |
| 1695 | IsFirstRange = false; |
| 1696 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1697 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1698 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1699 | return NewLIs; |
| 1700 | } |
| 1701 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1702 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1703 | if (TrySplit) |
| 1704 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1705 | bool NeedStackSlot = false; |
| 1706 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1707 | i != e; ++i) { |
| 1708 | const VNInfo *VNI = *i; |
| 1709 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1710 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1711 | continue; // Dead val#. |
| 1712 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1713 | MachineInstr *ReMatDefMI = VNI->isDefAccurate() |
| 1714 | ? getInstructionFromIndex(VNI->def) : 0; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1715 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1716 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1717 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1718 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 1719 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1720 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1721 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 1722 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1723 | |
| 1724 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1725 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1726 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1727 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 1728 | CanDelete = false; |
| 1729 | // Need a stack slot if there is any live range where uses cannot be |
| 1730 | // rematerialized. |
| 1731 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1732 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1733 | if (CanDelete) |
| 1734 | ReMatDelete.set(VN); |
| 1735 | } else { |
| 1736 | // Need a stack slot if there is any live range where uses cannot be |
| 1737 | // rematerialized. |
| 1738 | NeedStackSlot = true; |
| 1739 | } |
| 1740 | } |
| 1741 | |
| 1742 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 1743 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 1744 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 1745 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 1746 | |
| 1747 | // This case only occurs when the prealloc splitter has already assigned |
| 1748 | // a stack slot to this vreg. |
| 1749 | else |
| 1750 | Slot = vrm.getStackSlot(li.reg); |
| 1751 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1752 | |
| 1753 | // Create new intervals and rewrite defs and uses. |
| 1754 | for (LiveInterval::Ranges::const_iterator |
| 1755 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1756 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 1757 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 1758 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1759 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 1760 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1761 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1762 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1763 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1764 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1765 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1766 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1767 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1768 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1769 | } |
| 1770 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1771 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1772 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1773 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1774 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1775 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1776 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1777 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1778 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1779 | if (NeedStackSlot) { |
| 1780 | int Id = SpillMBBs.find_first(); |
| 1781 | while (Id != -1) { |
| 1782 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 1783 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1784 | SlotIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1785 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1786 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1787 | bool isReMat = vrm.isReMaterialized(VReg); |
| 1788 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1789 | bool CanFold = false; |
| 1790 | bool FoundUse = false; |
| 1791 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1792 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1793 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1794 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1795 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1796 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1797 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1798 | |
| 1799 | Ops.push_back(j); |
| 1800 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1801 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1802 | if (isReMat || |
| 1803 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 1804 | RestoreMBBs, RestoreIdxes))) { |
| 1805 | // MI has two-address uses of the same register. If the use |
| 1806 | // isn't the first and only use in the BB, then we can't fold |
| 1807 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 1808 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1809 | break; |
| 1810 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1811 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1812 | } |
| 1813 | } |
| 1814 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1815 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1816 | if (CanFold && !Ops.empty()) { |
| 1817 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1818 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 1819 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1820 | // Also folded uses, do not issue a load. |
| 1821 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1822 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 1823 | } |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1824 | nI.removeRange(index.getDefIndex(), index.getStoreIndex()); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1825 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1826 | } |
| 1827 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1828 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1829 | if (!Folded) { |
| 1830 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1831 | bool isKill = LR->end == index.getStoreIndex(); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 1832 | if (!MI->registerDefIsDead(nI.reg)) |
| 1833 | // No need to spill a dead def. |
| 1834 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1835 | if (isKill) |
| 1836 | AddedKill.insert(&nI); |
| 1837 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1838 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1839 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1840 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1841 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1842 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1843 | int Id = RestoreMBBs.find_first(); |
| 1844 | while (Id != -1) { |
| 1845 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 1846 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1847 | SlotIndex index = restores[i].index; |
| 1848 | if (index == SlotIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1849 | continue; |
| 1850 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1851 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1852 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1853 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1854 | bool CanFold = false; |
| 1855 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1856 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1857 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1858 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 1859 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1860 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1861 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1862 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1863 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1864 | // If this restore were to be folded, it would have been folded |
| 1865 | // already. |
| 1866 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1867 | break; |
| 1868 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1869 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1870 | } |
| 1871 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1872 | |
| 1873 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1874 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1875 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1876 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1877 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 1878 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1879 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 1880 | int LdSlot = 0; |
| 1881 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 1882 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1883 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1884 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 1885 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 1886 | if (!Folded) { |
| 1887 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 1888 | if (ImpUse) { |
| 1889 | // Re-matting an instruction with virtual register use. Add the |
| 1890 | // register as an implicit use on the use MI and update the register |
| 1891 | // interval's spill weight to HUGE_VALF to prevent it from being |
| 1892 | // spilled. |
| 1893 | LiveInterval &ImpLi = getInterval(ImpUse); |
| 1894 | ImpLi.weight = HUGE_VALF; |
| 1895 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1896 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1897 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1898 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1899 | } |
| 1900 | // If folding is not possible / failed, then tell the spiller to issue a |
| 1901 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1902 | if (Folded) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1903 | nI.removeRange(index.getLoadIndex(), index.getDefIndex()); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1904 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1905 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1906 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1907 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1908 | } |
| 1909 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1910 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 1911 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1912 | std::vector<LiveInterval*> RetNewLIs; |
| 1913 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 1914 | LiveInterval *LI = NewLIs[i]; |
| 1915 | if (!LI->empty()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1916 | LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1917 | if (!AddedKill.count(LI)) { |
| 1918 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1919 | SlotIndex LastUseIdx = LR->end.getBaseIndex(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1920 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1921 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1922 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1923 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1924 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 1925 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 1926 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1927 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1928 | RetNewLIs.push_back(LI); |
| 1929 | } |
| 1930 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1931 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1932 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 1933 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1934 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1935 | |
| 1936 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 1937 | /// any super register that's allocatable. |
| 1938 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 1939 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 1940 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 1941 | return true; |
| 1942 | return false; |
| 1943 | } |
| 1944 | |
| 1945 | /// getRepresentativeReg - Find the largest super register of the specified |
| 1946 | /// physical register. |
| 1947 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 1948 | // Find the largest super-register that is allocatable. |
| 1949 | unsigned BestReg = Reg; |
| 1950 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 1951 | unsigned SuperReg = *AS; |
| 1952 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 1953 | BestReg = SuperReg; |
| 1954 | break; |
| 1955 | } |
| 1956 | } |
| 1957 | return BestReg; |
| 1958 | } |
| 1959 | |
| 1960 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 1961 | /// specified interval that conflicts with the specified physical register. |
| 1962 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 1963 | unsigned PhysReg) const { |
| 1964 | unsigned NumConflicts = 0; |
| 1965 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 1966 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 1967 | E = mri_->reg_end(); I != E; ++I) { |
| 1968 | MachineOperand &O = I.getOperand(); |
| 1969 | MachineInstr *MI = O.getParent(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 1970 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1971 | if (pli.liveAt(Index)) |
| 1972 | ++NumConflicts; |
| 1973 | } |
| 1974 | return NumConflicts; |
| 1975 | } |
| 1976 | |
| 1977 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 1978 | /// around all defs and uses of the specified interval. Return true if it |
| 1979 | /// was able to cut its interval. |
| 1980 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1981 | unsigned PhysReg, VirtRegMap &vrm) { |
| 1982 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 1983 | |
| 1984 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 1985 | // If there are registers which alias PhysReg, but which are not a |
| 1986 | // sub-register of the chosen representative super register. Assert |
| 1987 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 1988 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1989 | tri_->isSuperRegister(*AS, SpillReg)); |
| 1990 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 1991 | bool Cut = false; |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 1992 | SmallVector<unsigned, 4> PRegs; |
| 1993 | if (hasInterval(SpillReg)) |
| 1994 | PRegs.push_back(SpillReg); |
| 1995 | else { |
| 1996 | SmallSet<unsigned, 4> Added; |
| 1997 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) |
| 1998 | if (Added.insert(*AS) && hasInterval(*AS)) { |
| 1999 | PRegs.push_back(*AS); |
| 2000 | for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS) |
| 2001 | Added.insert(*ASS); |
| 2002 | } |
| 2003 | } |
| 2004 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2005 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2006 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2007 | E = mri_->reg_end(); I != E; ++I) { |
| 2008 | MachineOperand &O = I.getOperand(); |
| 2009 | MachineInstr *MI = O.getParent(); |
| 2010 | if (SeenMIs.count(MI)) |
| 2011 | continue; |
| 2012 | SeenMIs.insert(MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2013 | SlotIndex Index = getInstructionIndex(MI); |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2014 | for (unsigned i = 0, e = PRegs.size(); i != e; ++i) { |
| 2015 | unsigned PReg = PRegs[i]; |
| 2016 | LiveInterval &pli = getInterval(PReg); |
| 2017 | if (!pli.liveAt(Index)) |
| 2018 | continue; |
| 2019 | vrm.addEmergencySpill(PReg, MI); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2020 | SlotIndex StartIdx = Index.getLoadIndex(); |
| 2021 | SlotIndex EndIdx = Index.getNextIndex().getBaseIndex(); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2022 | if (pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2023 | pli.removeRange(StartIdx, EndIdx); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2024 | Cut = true; |
| 2025 | } else { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2026 | std::string msg; |
| 2027 | raw_string_ostream Msg(msg); |
| 2028 | Msg << "Ran out of registers during register allocation!"; |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2029 | if (MI->getOpcode() == TargetInstrInfo::INLINEASM) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2030 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2031 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2032 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2033 | } |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2034 | llvm_report_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2035 | } |
Evan Cheng | 0222a8c | 2009-10-20 01:31:09 +0000 | [diff] [blame] | 2036 | for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) { |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2037 | if (!hasInterval(*AS)) |
| 2038 | continue; |
| 2039 | LiveInterval &spli = getInterval(*AS); |
| 2040 | if (spli.liveAt(Index)) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2041 | spli.removeRange(Index.getLoadIndex(), |
| 2042 | Index.getNextIndex().getBaseIndex()); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2043 | } |
| 2044 | } |
| 2045 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2046 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2047 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2048 | |
| 2049 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2050 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2051 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2052 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2053 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2054 | startInst, true, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2055 | VN->setHasPHIKill(true); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2056 | VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent())); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2057 | LiveRange LR( |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 2058 | SlotIndex(getInstructionIndex(startInst).getDefIndex()), |
| 2059 | getMBBEndIdx(startInst->getParent()).getNextIndex().getBaseIndex(), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2060 | Interval.addRange(LR); |
| 2061 | |
| 2062 | return LR; |
| 2063 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2064 | |