Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 1 | //===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Alkis Evlogimenos | 50c047d | 2004-01-04 23:09:24 +0000 | [diff] [blame] | 10 | // This file implements the TwoAddress instruction pass which is used |
| 11 | // by most register allocators. Two-Address instructions are rewritten |
| 12 | // from: |
| 13 | // |
| 14 | // A = B op C |
| 15 | // |
| 16 | // to: |
| 17 | // |
| 18 | // A = B |
Alkis Evlogimenos | 14be640 | 2004-02-04 22:17:40 +0000 | [diff] [blame] | 19 | // A op= C |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 20 | // |
Alkis Evlogimenos | 14be640 | 2004-02-04 22:17:40 +0000 | [diff] [blame] | 21 | // Note that if a register allocator chooses to use this pass, that it |
| 22 | // has to be capable of handling the non-SSA nature of these rewritten |
| 23 | // virtual registers. |
| 24 | // |
| 25 | // It is also worth noting that the duplicate operand of the two |
| 26 | // address instruction is removed. |
Chris Lattner | bd91c1c | 2004-01-31 21:07:15 +0000 | [diff] [blame] | 27 | // |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 28 | //===----------------------------------------------------------------------===// |
| 29 | |
| 30 | #define DEBUG_TYPE "twoaddrinstr" |
Chris Lattner | bd91c1c | 2004-01-31 21:07:15 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/Passes.h" |
Chris Lattner | 1e31363 | 2004-07-21 23:17:57 +0000 | [diff] [blame] | 32 | #include "llvm/Function.h" |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/LiveVariables.h" |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 35 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetInstrInfo.h" |
| 39 | #include "llvm/Target/TargetMachine.h" |
Bill Wendling | a16157a | 2008-05-26 05:49:49 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 41 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 42 | #include "llvm/Support/Debug.h" |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/BitVector.h" |
| 44 | #include "llvm/ADT/DenseMap.h" |
Bill Wendling | 48f7f23 | 2008-05-26 05:18:34 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/SmallPtrSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 46 | #include "llvm/ADT/Statistic.h" |
| 47 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 48 | using namespace llvm; |
| 49 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 50 | STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions"); |
| 51 | STATISTIC(NumCommuted , "Number of instructions commuted to coalesce"); |
| 52 | STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address"); |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 53 | STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk"); |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 54 | STATISTIC(NumReMats, "Number of instructions re-materialized"); |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 55 | |
Bill Wendling | a16157a | 2008-05-26 05:49:49 +0000 | [diff] [blame] | 56 | static cl::opt<bool> |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 57 | EnableReMat("two-addr-remat", cl::init(false), cl::Hidden, |
Bill Wendling | a16157a | 2008-05-26 05:49:49 +0000 | [diff] [blame] | 58 | cl::desc("Two-addr conversion should remat when possible.")); |
| 59 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 60 | namespace { |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 61 | class VISIBILITY_HIDDEN TwoAddressInstructionPass |
| 62 | : public MachineFunctionPass { |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 63 | const TargetInstrInfo *TII; |
| 64 | const TargetRegisterInfo *TRI; |
| 65 | MachineRegisterInfo *MRI; |
| 66 | LiveVariables *LV; |
| 67 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 68 | bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI, |
| 69 | unsigned Reg, |
| 70 | MachineBasicBlock::iterator OldPos); |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 71 | |
| 72 | bool isSafeToReMat(unsigned DstReg, MachineInstr *MI); |
| 73 | bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC, |
| 74 | MachineInstr *MI, unsigned Loc, |
| 75 | MachineInstr *DefMI, MachineBasicBlock *MBB, |
| 76 | DenseMap<MachineInstr*, unsigned> &DistanceMap); |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 77 | public: |
Nick Lewycky | ecd94c8 | 2007-05-06 13:37:16 +0000 | [diff] [blame] | 78 | static char ID; // Pass identification, replacement for typeid |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 79 | TwoAddressInstructionPass() : MachineFunctionPass((intptr_t)&ID) {} |
| 80 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 81 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 82 | AU.addRequired<LiveVariables>(); |
| 83 | AU.addPreserved<LiveVariables>(); |
| 84 | AU.addPreservedID(MachineLoopInfoID); |
| 85 | AU.addPreservedID(MachineDominatorsID); |
| 86 | AU.addPreservedID(PHIEliminationID); |
| 87 | MachineFunctionPass::getAnalysisUsage(AU); |
| 88 | } |
Alkis Evlogimenos | 4c08086 | 2003-12-18 22:40:24 +0000 | [diff] [blame] | 89 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 90 | /// runOnMachineFunction - Pass entry point. |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 91 | bool runOnMachineFunction(MachineFunction&); |
| 92 | }; |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 93 | } |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 94 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 95 | char TwoAddressInstructionPass::ID = 0; |
| 96 | static RegisterPass<TwoAddressInstructionPass> |
| 97 | X("twoaddressinstruction", "Two-Address instruction pass"); |
| 98 | |
Dan Gohman | 6ddba2b | 2008-05-13 02:05:11 +0000 | [diff] [blame] | 99 | const PassInfo *const llvm::TwoAddressInstructionPassID = &X; |
Alkis Evlogimenos | 4c08086 | 2003-12-18 22:40:24 +0000 | [diff] [blame] | 100 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 101 | /// Sink3AddrInstruction - A two-address instruction has been converted to a |
| 102 | /// three-address instruction to avoid clobbering a register. Try to sink it |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 103 | /// past the instruction that would kill the above mentioned register to reduce |
| 104 | /// register pressure. |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 105 | bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB, |
| 106 | MachineInstr *MI, unsigned SavedReg, |
| 107 | MachineBasicBlock::iterator OldPos) { |
| 108 | // Check if it's safe to move this instruction. |
| 109 | bool SeenStore = true; // Be conservative. |
| 110 | if (!MI->isSafeToMove(TII, SeenStore)) |
| 111 | return false; |
| 112 | |
| 113 | unsigned DefReg = 0; |
| 114 | SmallSet<unsigned, 4> UseRegs; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 115 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 116 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 117 | const MachineOperand &MO = MI->getOperand(i); |
| 118 | if (!MO.isRegister()) |
| 119 | continue; |
| 120 | unsigned MOReg = MO.getReg(); |
| 121 | if (!MOReg) |
| 122 | continue; |
| 123 | if (MO.isUse() && MOReg != SavedReg) |
| 124 | UseRegs.insert(MO.getReg()); |
| 125 | if (!MO.isDef()) |
| 126 | continue; |
| 127 | if (MO.isImplicit()) |
| 128 | // Don't try to move it if it implicitly defines a register. |
| 129 | return false; |
| 130 | if (DefReg) |
| 131 | // For now, don't move any instructions that define multiple registers. |
| 132 | return false; |
| 133 | DefReg = MO.getReg(); |
| 134 | } |
| 135 | |
| 136 | // Find the instruction that kills SavedReg. |
| 137 | MachineInstr *KillMI = NULL; |
| 138 | for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SavedReg), |
| 139 | UE = MRI->use_end(); UI != UE; ++UI) { |
| 140 | MachineOperand &UseMO = UI.getOperand(); |
| 141 | if (!UseMO.isKill()) |
| 142 | continue; |
| 143 | KillMI = UseMO.getParent(); |
| 144 | break; |
| 145 | } |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 146 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 147 | if (!KillMI || KillMI->getParent() != MBB) |
| 148 | return false; |
| 149 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 150 | // If any of the definitions are used by another instruction between the |
| 151 | // position and the kill use, then it's not safe to sink it. |
| 152 | // |
| 153 | // FIXME: This can be sped up if there is an easy way to query whether an |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 154 | // instruction is before or after another instruction. Then we can use |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 155 | // MachineRegisterInfo def / use instead. |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 156 | MachineOperand *KillMO = NULL; |
| 157 | MachineBasicBlock::iterator KillPos = KillMI; |
| 158 | ++KillPos; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 159 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 160 | unsigned NumVisited = 0; |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 161 | for (MachineBasicBlock::iterator I = next(OldPos); I != KillPos; ++I) { |
| 162 | MachineInstr *OtherMI = I; |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 163 | if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost. |
| 164 | return false; |
| 165 | ++NumVisited; |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 166 | for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) { |
| 167 | MachineOperand &MO = OtherMI->getOperand(i); |
| 168 | if (!MO.isRegister()) |
| 169 | continue; |
| 170 | unsigned MOReg = MO.getReg(); |
| 171 | if (!MOReg) |
| 172 | continue; |
| 173 | if (DefReg == MOReg) |
| 174 | return false; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 175 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 176 | if (MO.isKill()) { |
| 177 | if (OtherMI == KillMI && MOReg == SavedReg) |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 178 | // Save the operand that kills the register. We want to unset the kill |
| 179 | // marker if we can sink MI past it. |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 180 | KillMO = &MO; |
| 181 | else if (UseRegs.count(MOReg)) |
| 182 | // One of the uses is killed before the destination. |
| 183 | return false; |
| 184 | } |
| 185 | } |
| 186 | } |
| 187 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 188 | // Update kill and LV information. |
| 189 | KillMO->setIsKill(false); |
| 190 | KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI); |
| 191 | KillMO->setIsKill(true); |
| 192 | LiveVariables::VarInfo& VarInfo = LV->getVarInfo(SavedReg); |
| 193 | VarInfo.removeKill(KillMI); |
| 194 | VarInfo.Kills.push_back(MI); |
| 195 | |
| 196 | // Move instruction to its destination. |
| 197 | MBB->remove(MI); |
| 198 | MBB->insert(KillPos, MI); |
| 199 | |
| 200 | ++Num3AddrSunk; |
| 201 | return true; |
| 202 | } |
| 203 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 204 | /// isSafeToReMat - Return true if it's safe to rematerialize the specified |
| 205 | /// instruction which defined the specified register instead of copying it. |
| 206 | bool |
| 207 | TwoAddressInstructionPass::isSafeToReMat(unsigned DstReg, MachineInstr *MI) { |
| 208 | const TargetInstrDesc &TID = MI->getDesc(); |
| 209 | if (!TID.isAsCheapAsAMove()) |
| 210 | return false; |
| 211 | bool SawStore = false; |
| 212 | if (!MI->isSafeToMove(TII, SawStore)) |
| 213 | return false; |
| 214 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 215 | MachineOperand &MO = MI->getOperand(i); |
| 216 | if (!MO.isRegister()) |
| 217 | continue; |
| 218 | // FIXME: For now, do not remat any instruction with register operands. |
| 219 | // Later on, we can loosen the restriction is the register operands have |
| 220 | // not been modified between the def and use. Note, this is different from |
| 221 | // MachineSink because the code in no longer in two-address form (at least |
| 222 | // partially). |
| 223 | if (MO.isUse()) |
| 224 | return false; |
| 225 | else if (!MO.isDead() && MO.getReg() != DstReg) |
| 226 | return false; |
| 227 | } |
| 228 | return true; |
| 229 | } |
| 230 | |
| 231 | /// isTwoAddrUse - Return true if the specified MI is using the specified |
| 232 | /// register as a two-address operand. |
| 233 | static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) { |
| 234 | const TargetInstrDesc &TID = UseMI->getDesc(); |
| 235 | for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) { |
| 236 | MachineOperand &MO = UseMI->getOperand(i); |
Evan Cheng | 32a3ac7 | 2008-06-19 06:17:19 +0000 | [diff] [blame^] | 237 | if (MO.isRegister() && MO.getReg() == Reg && |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 238 | (MO.isDef() || TID.getOperandConstraint(i, TOI::TIED_TO) != -1)) |
| 239 | // Earlier use is a two-address one. |
| 240 | return true; |
| 241 | } |
| 242 | return false; |
| 243 | } |
| 244 | |
| 245 | /// isProfitableToReMat - Return true if the heuristics determines it is likely |
| 246 | /// to be profitable to re-materialize the definition of Reg rather than copy |
| 247 | /// the register. |
| 248 | bool |
| 249 | TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg, |
| 250 | const TargetRegisterClass *RC, |
| 251 | MachineInstr *MI, unsigned Loc, |
| 252 | MachineInstr *DefMI, MachineBasicBlock *MBB, |
| 253 | DenseMap<MachineInstr*, unsigned> &DistanceMap) { |
| 254 | if (DefMI->getParent() != MBB) |
| 255 | return true; |
| 256 | // If earlier uses in MBB are not two-address uses, then don't remat. |
| 257 | bool OtherUse = false; |
| 258 | for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg), |
| 259 | UE = MRI->use_end(); UI != UE; ++UI) { |
| 260 | MachineOperand &UseMO = UI.getOperand(); |
| 261 | if (!UseMO.isUse()) |
| 262 | continue; |
| 263 | MachineInstr *UseMI = UseMO.getParent(); |
| 264 | if (UseMI->getParent() != MBB) |
| 265 | continue; |
| 266 | DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI); |
| 267 | if (DI != DistanceMap.end() && DI->second == Loc) |
| 268 | continue; // Current use. |
| 269 | OtherUse = true; |
| 270 | // There is at least one other use in the MBB that will clobber the |
| 271 | // register. |
| 272 | if (isTwoAddrUse(UseMI, Reg)) |
| 273 | return true; |
| 274 | } |
| 275 | return !OtherUse; |
| 276 | } |
| 277 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 278 | /// runOnMachineFunction - Reduce two-address instructions to two operands. |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 279 | /// |
Chris Lattner | 163c1e7 | 2004-01-31 21:14:04 +0000 | [diff] [blame] | 280 | bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) { |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 281 | DOUT << "Machine Function\n"; |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 282 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 283 | MRI = &MF.getRegInfo(); |
| 284 | TII = TM.getInstrInfo(); |
| 285 | TRI = TM.getRegisterInfo(); |
| 286 | LV = &getAnalysis<LiveVariables>(); |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 287 | |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 288 | bool MadeChange = false; |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 289 | |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 290 | DOUT << "********** REWRITING TWO-ADDR INSTRS **********\n"; |
| 291 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
Alkis Evlogimenos | 3a9986f | 2004-02-18 00:35:06 +0000 | [diff] [blame] | 292 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 293 | // ReMatRegs - Keep track of the registers whose def's are remat'ed. |
| 294 | BitVector ReMatRegs; |
| 295 | ReMatRegs.resize(MRI->getLastVirtReg()+1); |
| 296 | |
| 297 | // DistanceMap - Keep track the distance of a MI from the start of the |
| 298 | // current basic block. |
| 299 | DenseMap<MachineInstr*, unsigned> DistanceMap; |
Bill Wendling | 48f7f23 | 2008-05-26 05:18:34 +0000 | [diff] [blame] | 300 | |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 301 | for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end(); |
| 302 | mbbi != mbbe; ++mbbi) { |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 303 | unsigned Dist = 0; |
| 304 | DistanceMap.clear(); |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 305 | for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end(); |
Evan Cheng | 7a963fa | 2008-03-27 01:27:25 +0000 | [diff] [blame] | 306 | mi != me; ) { |
| 307 | MachineBasicBlock::iterator nmi = next(mi); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 308 | const TargetInstrDesc &TID = mi->getDesc(); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 309 | bool FirstTied = true; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 310 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 311 | DistanceMap.insert(std::make_pair(mi, ++Dist)); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 312 | for (unsigned si = 1, e = TID.getNumOperands(); si < e; ++si) { |
| 313 | int ti = TID.getOperandConstraint(si, TOI::TIED_TO); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 314 | if (ti == -1) |
| 315 | continue; |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 316 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 317 | if (FirstTied) { |
| 318 | ++NumTwoAddressInstrs; |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 319 | DOUT << '\t'; DEBUG(mi->print(*cerr.stream(), &TM)); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 320 | } |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 321 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 322 | FirstTied = false; |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 323 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 324 | assert(mi->getOperand(si).isRegister() && mi->getOperand(si).getReg() && |
| 325 | mi->getOperand(si).isUse() && "two address instruction invalid"); |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 326 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 327 | // If the two operands are the same we just remove the use |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 328 | // and mark the def as def&use, otherwise we have to insert a copy. |
| 329 | if (mi->getOperand(ti).getReg() != mi->getOperand(si).getReg()) { |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 330 | // Rewrite: |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 331 | // a = b op c |
| 332 | // to: |
| 333 | // a = b |
| 334 | // a = a op c |
| 335 | unsigned regA = mi->getOperand(ti).getReg(); |
| 336 | unsigned regB = mi->getOperand(si).getReg(); |
| 337 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 338 | assert(TargetRegisterInfo::isVirtualRegister(regA) && |
| 339 | TargetRegisterInfo::isVirtualRegister(regB) && |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 340 | "cannot update physical register live information"); |
Chris Lattner | 6b50767 | 2004-01-31 21:21:43 +0000 | [diff] [blame] | 341 | |
Chris Lattner | 1e31363 | 2004-07-21 23:17:57 +0000 | [diff] [blame] | 342 | #ifndef NDEBUG |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 343 | // First, verify that we don't have a use of a in the instruction (a = |
| 344 | // b + a for example) because our transformation will not work. This |
| 345 | // should never occur because we are in SSA form. |
| 346 | for (unsigned i = 0; i != mi->getNumOperands(); ++i) |
| 347 | assert((int)i == ti || |
| 348 | !mi->getOperand(i).isRegister() || |
| 349 | mi->getOperand(i).getReg() != regA); |
Chris Lattner | 1e31363 | 2004-07-21 23:17:57 +0000 | [diff] [blame] | 350 | #endif |
Alkis Evlogimenos | 14be640 | 2004-02-04 22:17:40 +0000 | [diff] [blame] | 351 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 352 | // If this instruction is not the killing user of B, see if we can |
| 353 | // rearrange the code to make it so. Making it the killing user will |
| 354 | // allow us to coalesce A and B together, eliminating the copy we are |
| 355 | // about to insert. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 356 | if (!mi->killsRegister(regB)) { |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 357 | // If this instruction is commutative, check to see if C dies. If |
| 358 | // so, swap the B and C operands. This makes the live ranges of A |
| 359 | // and C joinable. |
| 360 | // FIXME: This code also works for A := B op C instructions. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 361 | if (TID.isCommutable() && mi->getNumOperands() >= 3) { |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 362 | assert(mi->getOperand(3-si).isRegister() && |
| 363 | "Not a proper commutative instruction!"); |
| 364 | unsigned regC = mi->getOperand(3-si).getReg(); |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 365 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 366 | if (mi->killsRegister(regC)) { |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 367 | DOUT << "2addr: COMMUTING : " << *mi; |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 368 | MachineInstr *NewMI = TII->commuteInstruction(mi); |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 369 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 370 | if (NewMI == 0) { |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 371 | DOUT << "2addr: COMMUTING FAILED!\n"; |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 372 | } else { |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 373 | DOUT << "2addr: COMMUTED TO: " << *NewMI; |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 374 | // If the instruction changed to commute it, update livevar. |
| 375 | if (NewMI != mi) { |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 376 | LV->instructionChanged(mi, NewMI); // Update live variables |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 377 | mbbi->insert(mi, NewMI); // Insert the new inst |
| 378 | mbbi->erase(mi); // Nuke the old inst. |
| 379 | mi = NewMI; |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 380 | DistanceMap.insert(std::make_pair(NewMI, Dist)); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 381 | } |
| 382 | |
| 383 | ++NumCommuted; |
| 384 | regB = regC; |
| 385 | goto InstructionRearranged; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 386 | } |
Chris Lattner | c71d694 | 2005-01-19 07:08:42 +0000 | [diff] [blame] | 387 | } |
Chris Lattner | cfa0f2e | 2005-01-02 02:34:12 +0000 | [diff] [blame] | 388 | } |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 389 | |
| 390 | // If this instruction is potentially convertible to a true |
| 391 | // three-address instruction, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 392 | if (TID.isConvertibleTo3Addr()) { |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 393 | // FIXME: This assumes there are no more operands which are tied |
| 394 | // to another register. |
| 395 | #ifndef NDEBUG |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 396 | for (unsigned i = si + 1, e = TID.getNumOperands(); i < e; ++i) |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 397 | assert(TID.getOperandConstraint(i, TOI::TIED_TO) == -1); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 398 | #endif |
| 399 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 400 | MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, *LV); |
| 401 | if (NewMI) { |
Bill Wendling | a09362e | 2006-11-28 22:48:48 +0000 | [diff] [blame] | 402 | DOUT << "2addr: CONVERTING 2-ADDR: " << *mi; |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 403 | DOUT << "2addr: TO 3-ADDR: " << *NewMI; |
Evan Cheng | 0099ae2 | 2008-03-13 07:56:58 +0000 | [diff] [blame] | 404 | bool Sunk = false; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 405 | |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 406 | if (NewMI->findRegisterUseOperand(regB, false, TRI)) |
Evan Cheng | 0099ae2 | 2008-03-13 07:56:58 +0000 | [diff] [blame] | 407 | // FIXME: Temporary workaround. If the new instruction doesn't |
| 408 | // uses regB, convertToThreeAddress must have created more |
| 409 | // then one instruction. |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 410 | Sunk = Sink3AddrInstruction(mbbi, NewMI, regB, mi); |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 411 | |
| 412 | mbbi->erase(mi); // Nuke the old inst. |
| 413 | |
Evan Cheng | 7a963fa | 2008-03-27 01:27:25 +0000 | [diff] [blame] | 414 | if (!Sunk) { |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 415 | DistanceMap.insert(std::make_pair(NewMI, Dist)); |
| 416 | mi = NewMI; |
Evan Cheng | 7a963fa | 2008-03-27 01:27:25 +0000 | [diff] [blame] | 417 | nmi = next(mi); |
| 418 | } |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 419 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 420 | ++NumConvertedTo3Addr; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 421 | break; // Done with this instruction. |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 422 | } |
Evan Cheng | b9d5e7c | 2007-10-20 04:01:47 +0000 | [diff] [blame] | 423 | } |
Chris Lattner | cfa0f2e | 2005-01-02 02:34:12 +0000 | [diff] [blame] | 424 | } |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 425 | |
| 426 | InstructionRearranged: |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 427 | const TargetRegisterClass* rc = MRI->getRegClass(regA); |
| 428 | MachineInstr *DefMI = MRI->getVRegDef(regB); |
| 429 | // If it's safe and profitable, remat the definition instead of |
| 430 | // copying it. |
| 431 | if (EnableReMat && DefMI && |
| 432 | isSafeToReMat(regB, DefMI) && |
| 433 | isProfitableToReMat(regB, rc, mi, Dist, DefMI, mbbi,DistanceMap)){ |
| 434 | DEBUG(cerr << "2addr: REMATTING : " << *DefMI << "\n"); |
| 435 | TII->reMaterialize(*mbbi, mi, regA, DefMI); |
| 436 | ReMatRegs.set(regB); |
| 437 | ++NumReMats; |
Bill Wendling | 48f7f23 | 2008-05-26 05:18:34 +0000 | [diff] [blame] | 438 | } else { |
| 439 | TII->copyRegToReg(*mbbi, mi, regA, regB, rc, rc); |
| 440 | } |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 441 | |
| 442 | MachineBasicBlock::iterator prevMi = prior(mi); |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 443 | DOUT << "\t\tprepend:\t"; DEBUG(prevMi->print(*cerr.stream(), &TM)); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 444 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 445 | // Update live variables for regB. |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 446 | LiveVariables::VarInfo& varInfoB = LV->getVarInfo(regB); |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 447 | |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 448 | // regB is used in this BB. |
| 449 | varInfoB.UsedBlocks[mbbi->getNumber()] = true; |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 450 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 451 | if (LV->removeVirtualRegisterKilled(regB, mbbi, mi)) |
| 452 | LV->addVirtualRegisterKilled(regB, prevMi); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 453 | |
Evan Cheng | 875357d | 2008-03-13 06:37:55 +0000 | [diff] [blame] | 454 | if (LV->removeVirtualRegisterDead(regB, mbbi, mi)) |
| 455 | LV->addVirtualRegisterDead(regB, prevMi); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 456 | |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 457 | // Replace all occurences of regB with regA. |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 458 | for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) { |
| 459 | if (mi->getOperand(i).isRegister() && |
| 460 | mi->getOperand(i).getReg() == regB) |
| 461 | mi->getOperand(i).setReg(regA); |
| 462 | } |
Chris Lattner | cfa0f2e | 2005-01-02 02:34:12 +0000 | [diff] [blame] | 463 | } |
Alkis Evlogimenos | 14be640 | 2004-02-04 22:17:40 +0000 | [diff] [blame] | 464 | |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 465 | assert(mi->getOperand(ti).isDef() && mi->getOperand(si).isUse()); |
| 466 | mi->getOperand(ti).setReg(mi->getOperand(si).getReg()); |
| 467 | MadeChange = true; |
Alkis Evlogimenos | 14be640 | 2004-02-04 22:17:40 +0000 | [diff] [blame] | 468 | |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 469 | DOUT << "\t\trewrite to:\t"; DEBUG(mi->print(*cerr.stream(), &TM)); |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 470 | } |
Bill Wendling | 637980e | 2008-05-10 00:12:52 +0000 | [diff] [blame] | 471 | |
Evan Cheng | 7a963fa | 2008-03-27 01:27:25 +0000 | [diff] [blame] | 472 | mi = nmi; |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 473 | } |
| 474 | } |
| 475 | |
Bill Wendling | a16157a | 2008-05-26 05:49:49 +0000 | [diff] [blame] | 476 | if (EnableReMat) { |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 477 | // Some remat'ed instructions are dead. |
| 478 | int VReg = ReMatRegs.find_first(); |
| 479 | while (VReg != -1) { |
| 480 | if (MRI->use_empty(VReg)) { |
| 481 | MachineInstr *DefMI = MRI->getVRegDef(VReg); |
| 482 | DefMI->eraseFromParent(); |
Bill Wendling | 48f7f23 | 2008-05-26 05:18:34 +0000 | [diff] [blame] | 483 | } |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 484 | VReg = ReMatRegs.find_next(VReg); |
Bill Wendling | a16157a | 2008-05-26 05:49:49 +0000 | [diff] [blame] | 485 | } |
Evan Cheng | 7543e58 | 2008-06-18 07:49:14 +0000 | [diff] [blame] | 486 | |
Bill Wendling | 48f7f23 | 2008-05-26 05:18:34 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Misha Brukman | 75fa4e4 | 2004-07-22 15:26:23 +0000 | [diff] [blame] | 489 | return MadeChange; |
Alkis Evlogimenos | 71499de | 2003-12-18 13:06:04 +0000 | [diff] [blame] | 490 | } |