blob: f8dfbe3efaabd9459fd79662aa1b5f1adf3ceab4 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===-- SparcISelDAGToDAG.cpp - A dag to dag inst selector for Sparc ------===//
Chris Lattner6c18b102005-12-17 07:47:01 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner6c18b102005-12-17 07:47:01 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file defines an instruction selector for the SPARC target.
Chris Lattner6c18b102005-12-17 07:47:01 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "Sparc.h"
15#include "SparcTargetMachine.h"
Chris Lattner384e5ef2005-12-18 13:33:06 +000016#include "llvm/DerivedTypes.h"
Chris Lattnera01b7572005-12-17 08:03:24 +000017#include "llvm/Function.h"
Chris Lattner420736d2006-03-25 06:47:10 +000018#include "llvm/Intrinsics.h"
Chris Lattner8fa54dc2005-12-18 06:59:57 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnera01b7572005-12-17 08:03:24 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner33084492005-12-18 08:13:54 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner6c18b102005-12-17 07:47:01 +000023#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/Target/TargetLowering.h"
26#include "llvm/Support/Debug.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000027#include <queue>
Evan Cheng900c8262006-02-05 06:51:51 +000028#include <set>
Chris Lattner6c18b102005-12-17 07:47:01 +000029using namespace llvm;
30
31//===----------------------------------------------------------------------===//
32// TargetLowering Implementation
33//===----------------------------------------------------------------------===//
34
Chris Lattner7c90f732006-02-05 05:50:24 +000035namespace SPISD {
Chris Lattner4d55aca2005-12-18 01:20:35 +000036 enum {
Chris Lattner7c90f732006-02-05 05:50:24 +000037 FIRST_NUMBER = ISD::BUILTIN_OP_END+SP::INSTRUCTION_LIST_END,
Chris Lattner9072c052006-01-30 06:14:02 +000038 CMPICC, // Compare two GPR operands, set icc.
39 CMPFCC, // Compare two FP operands, set fcc.
40 BRICC, // Branch to dest on icc condition
41 BRFCC, // Branch to dest on fcc condition
42 SELECT_ICC, // Select between two values using the current ICC flags.
43 SELECT_FCC, // Select between two values using the current FCC flags.
Chris Lattnere3572462005-12-18 02:10:39 +000044
Chris Lattner9072c052006-01-30 06:14:02 +000045 Hi, Lo, // Hi/Lo operations, typically on a global address.
Chris Lattner8fa54dc2005-12-18 06:59:57 +000046
Chris Lattner9072c052006-01-30 06:14:02 +000047 FTOI, // FP to Int within a FP register.
48 ITOF, // Int to FP within a FP register.
49
Chris Lattner7c90f732006-02-05 05:50:24 +000050 CALL, // A call instruction.
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000051 RET_FLAG // Return with a flag operand.
Chris Lattner4d55aca2005-12-18 01:20:35 +000052 };
53}
54
Chris Lattner3772bcb2006-01-30 07:43:04 +000055/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
56/// condition.
Chris Lattner7c90f732006-02-05 05:50:24 +000057static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
Chris Lattner3772bcb2006-01-30 07:43:04 +000058 switch (CC) {
59 default: assert(0 && "Unknown integer condition code!");
Chris Lattner7c90f732006-02-05 05:50:24 +000060 case ISD::SETEQ: return SPCC::ICC_E;
61 case ISD::SETNE: return SPCC::ICC_NE;
62 case ISD::SETLT: return SPCC::ICC_L;
63 case ISD::SETGT: return SPCC::ICC_G;
64 case ISD::SETLE: return SPCC::ICC_LE;
65 case ISD::SETGE: return SPCC::ICC_GE;
66 case ISD::SETULT: return SPCC::ICC_CS;
67 case ISD::SETULE: return SPCC::ICC_LEU;
68 case ISD::SETUGT: return SPCC::ICC_GU;
69 case ISD::SETUGE: return SPCC::ICC_CC;
Chris Lattner3772bcb2006-01-30 07:43:04 +000070 }
71}
72
73/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
74/// FCC condition.
Chris Lattner7c90f732006-02-05 05:50:24 +000075static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
Chris Lattner3772bcb2006-01-30 07:43:04 +000076 switch (CC) {
77 default: assert(0 && "Unknown fp condition code!");
Chris Lattner8b5fbc52006-05-25 22:26:02 +000078 case ISD::SETEQ:
79 case ISD::SETOEQ: return SPCC::FCC_E;
80 case ISD::SETNE:
81 case ISD::SETUNE: return SPCC::FCC_NE;
82 case ISD::SETLT:
83 case ISD::SETOLT: return SPCC::FCC_L;
84 case ISD::SETGT:
85 case ISD::SETOGT: return SPCC::FCC_G;
86 case ISD::SETLE:
87 case ISD::SETOLE: return SPCC::FCC_LE;
88 case ISD::SETGE:
89 case ISD::SETOGE: return SPCC::FCC_GE;
Chris Lattner7c90f732006-02-05 05:50:24 +000090 case ISD::SETULT: return SPCC::FCC_UL;
91 case ISD::SETULE: return SPCC::FCC_ULE;
92 case ISD::SETUGT: return SPCC::FCC_UG;
93 case ISD::SETUGE: return SPCC::FCC_UGE;
94 case ISD::SETUO: return SPCC::FCC_U;
95 case ISD::SETO: return SPCC::FCC_O;
96 case ISD::SETONE: return SPCC::FCC_LG;
97 case ISD::SETUEQ: return SPCC::FCC_UE;
Chris Lattner3772bcb2006-01-30 07:43:04 +000098 }
99}
Chris Lattner3772bcb2006-01-30 07:43:04 +0000100
Chris Lattner6c18b102005-12-17 07:47:01 +0000101namespace {
Chris Lattner7c90f732006-02-05 05:50:24 +0000102 class SparcTargetLowering : public TargetLowering {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000103 int VarArgsFrameOffset; // Frame offset to start of varargs area.
Chris Lattner6c18b102005-12-17 07:47:01 +0000104 public:
Chris Lattner7c90f732006-02-05 05:50:24 +0000105 SparcTargetLowering(TargetMachine &TM);
Chris Lattner4d55aca2005-12-18 01:20:35 +0000106 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Chris Lattner4a397e02006-01-30 03:51:45 +0000107
Nate Begeman368e18d2006-02-16 21:11:51 +0000108 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
109 /// in Mask are known to be either zero or one and return them in the
110 /// KnownZero/KnownOne bitsets.
111 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
112 uint64_t Mask,
113 uint64_t &KnownZero,
114 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000115 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000116 unsigned Depth = 0) const;
Chris Lattner4a397e02006-01-30 03:51:45 +0000117
Chris Lattner6c18b102005-12-17 07:47:01 +0000118 virtual std::vector<SDOperand>
119 LowerArguments(Function &F, SelectionDAG &DAG);
120 virtual std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000121 LowerCallTo(SDOperand Chain, const Type *RetTy, bool RetTyIsSigned,
122 bool isVarArg, unsigned CC, bool isTailCall, SDOperand Callee,
123 ArgListTy &Args, SelectionDAG &DAG);
Evan Chengff9b3732008-01-30 18:18:23 +0000124 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
125 MachineBasicBlock *MBB);
Chris Lattner72878a42006-01-12 07:31:15 +0000126
127 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattner6c18b102005-12-17 07:47:01 +0000128 };
129}
130
Chris Lattner7c90f732006-02-05 05:50:24 +0000131SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner6c18b102005-12-17 07:47:01 +0000132 : TargetLowering(TM) {
133
134 // Set up the register classes.
Chris Lattner7c90f732006-02-05 05:50:24 +0000135 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
136 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
137 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
Chris Lattner9a60ff62005-12-17 20:50:42 +0000138
Evan Chengc5484282006-10-04 00:56:09 +0000139 // Turn FP extload into load/fextend
140 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000141
142 // Sparc doesn't have i1 sign extending load
143 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
144
Chris Lattnere3572462005-12-18 02:10:39 +0000145 // Custom legalize GlobalAddress nodes into LO/HI parts.
146 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000147 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Chris Lattner76acc872005-12-18 02:37:35 +0000148 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Chris Lattnere3572462005-12-18 02:10:39 +0000149
Chris Lattner9a60ff62005-12-17 20:50:42 +0000150 // Sparc doesn't have sext_inreg, replace them with shl/sra
Chris Lattner33084492005-12-18 08:13:54 +0000151 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
152 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
153 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner7087e572005-12-17 22:39:19 +0000154
Chris Lattner85d0aaa2007-10-10 18:10:57 +0000155 // Sparc has no REM or DIVREM operations.
Chris Lattner7087e572005-12-17 22:39:19 +0000156 setOperationAction(ISD::UREM, MVT::i32, Expand);
157 setOperationAction(ISD::SREM, MVT::i32, Expand);
Chris Lattner85d0aaa2007-10-10 18:10:57 +0000158 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
159 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000160
161 // Custom expand fp<->sint
162 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
163 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
164
165 // Expand fp<->uint
166 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
167 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Chris Lattner6c18b102005-12-17 07:47:01 +0000168
Chris Lattner53e88452005-12-23 05:13:35 +0000169 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
170 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
171
Chris Lattner4d55aca2005-12-18 01:20:35 +0000172 // Sparc has no select or setcc: expand to SELECT_CC.
173 setOperationAction(ISD::SELECT, MVT::i32, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
176 setOperationAction(ISD::SETCC, MVT::i32, Expand);
177 setOperationAction(ISD::SETCC, MVT::f32, Expand);
178 setOperationAction(ISD::SETCC, MVT::f64, Expand);
179
180 // Sparc doesn't have BRCOND either, it has BR_CC.
181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182 setOperationAction(ISD::BRIND, MVT::Other, Expand);
183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner4d55aca2005-12-18 01:20:35 +0000184 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
185 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
186 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
187
Chris Lattner33084492005-12-18 08:13:54 +0000188 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
189 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
190 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
191
Chris Lattner7c90f732006-02-05 05:50:24 +0000192 // SPARC has no intrinsics for these particular operations.
Chris Lattnere90ac3a2005-12-18 23:00:27 +0000193 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
194 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
195 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
196
Chris Lattner61772c22005-12-19 01:39:40 +0000197 setOperationAction(ISD::FSIN , MVT::f64, Expand);
198 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner8dc4b592007-07-13 16:24:10 +0000199 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner61772c22005-12-19 01:39:40 +0000200 setOperationAction(ISD::FSIN , MVT::f32, Expand);
201 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner8dc4b592007-07-13 16:24:10 +0000202 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner61772c22005-12-19 01:39:40 +0000203 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
204 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
205 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000206 setOperationAction(ISD::ROTL , MVT::i32, Expand);
207 setOperationAction(ISD::ROTR , MVT::i32, Expand);
Nate Begemand88fc032006-01-14 03:14:10 +0000208 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000209 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
210 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000211 setOperationAction(ISD::FPOW , MVT::f64, Expand);
212 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner61772c22005-12-19 01:39:40 +0000213
214 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
215 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
216 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Jim Laskeye81aecb2005-12-21 20:51:37 +0000217
218 // We don't have line number support yet.
219 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000220 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +0000221 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskeye81aecb2005-12-21 20:51:37 +0000222
Nate Begemanee625572006-01-27 21:09:22 +0000223 // RET must be custom lowered, to meet ABI requirements
224 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000225
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Nate Begemanacc398c2006-01-25 18:21:52 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000228 // VAARG needs to be lowered to not do unaligned accesses for doubles.
229 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000230
231 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000232 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
233 setOperationAction(ISD::VAEND , MVT::Other, Expand);
234 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
235 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
Chris Lattner6fa1f572006-02-15 06:41:34 +0000236 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner934ea492006-01-15 08:55:25 +0000237
Chris Lattner2adc05c2006-01-30 22:20:49 +0000238 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
239 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
240
Chris Lattner7c90f732006-02-05 05:50:24 +0000241 setStackPointerRegisterToSaveRestore(SP::O6);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000242
Chris Lattner7c90f732006-02-05 05:50:24 +0000243 if (TM.getSubtarget<SparcSubtarget>().isV9()) {
Chris Lattner9072c052006-01-30 06:14:02 +0000244 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
245 }
246
Chris Lattner6c18b102005-12-17 07:47:01 +0000247 computeRegisterProperties();
248}
249
Chris Lattner7c90f732006-02-05 05:50:24 +0000250const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
Chris Lattner72878a42006-01-12 07:31:15 +0000251 switch (Opcode) {
Chris Lattner138d3222006-01-12 07:38:04 +0000252 default: return 0;
Chris Lattner7c90f732006-02-05 05:50:24 +0000253 case SPISD::CMPICC: return "SPISD::CMPICC";
254 case SPISD::CMPFCC: return "SPISD::CMPFCC";
255 case SPISD::BRICC: return "SPISD::BRICC";
256 case SPISD::BRFCC: return "SPISD::BRFCC";
257 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
258 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
259 case SPISD::Hi: return "SPISD::Hi";
260 case SPISD::Lo: return "SPISD::Lo";
261 case SPISD::FTOI: return "SPISD::FTOI";
262 case SPISD::ITOF: return "SPISD::ITOF";
263 case SPISD::CALL: return "SPISD::CALL";
264 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Chris Lattner72878a42006-01-12 07:31:15 +0000265 }
266}
267
Chris Lattner4a397e02006-01-30 03:51:45 +0000268/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
269/// be zero. Op is expected to be a target specific node. Used by DAG
270/// combiner.
Nate Begeman368e18d2006-02-16 21:11:51 +0000271void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
272 uint64_t Mask,
273 uint64_t &KnownZero,
274 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000275 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +0000276 unsigned Depth) const {
277 uint64_t KnownZero2, KnownOne2;
278 KnownZero = KnownOne = 0; // Don't know anything.
279
Chris Lattner4a397e02006-01-30 03:51:45 +0000280 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000281 default: break;
Chris Lattner7c90f732006-02-05 05:50:24 +0000282 case SPISD::SELECT_ICC:
283 case SPISD::SELECT_FCC:
Dan Gohmanea859be2007-06-22 14:59:07 +0000284 DAG.ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne,
285 Depth+1);
286 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2,
287 Depth+1);
Nate Begeman368e18d2006-02-16 21:11:51 +0000288 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
289 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
290
291 // Only known if known in both the LHS and RHS.
292 KnownOne &= KnownOne2;
293 KnownZero &= KnownZero2;
294 break;
Chris Lattner4a397e02006-01-30 03:51:45 +0000295 }
296}
297
Chris Lattner384e5ef2005-12-18 13:33:06 +0000298/// LowerArguments - V8 uses a very simple ABI, where all values are passed in
299/// either one or two GPRs, including FP values. TODO: we should pass FP values
300/// in FP registers for fastcc functions.
Chris Lattner6c18b102005-12-17 07:47:01 +0000301std::vector<SDOperand>
Chris Lattner7c90f732006-02-05 05:50:24 +0000302SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattnera01b7572005-12-17 08:03:24 +0000303 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +0000304 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnera01b7572005-12-17 08:03:24 +0000305 std::vector<SDOperand> ArgValues;
306
Chris Lattner384e5ef2005-12-18 13:33:06 +0000307 static const unsigned ArgRegs[] = {
Chris Lattner7c90f732006-02-05 05:50:24 +0000308 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
Chris Lattnera01b7572005-12-17 08:03:24 +0000309 };
Chris Lattner384e5ef2005-12-18 13:33:06 +0000310
311 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
312 unsigned ArgOffset = 68;
313
314 SDOperand Root = DAG.getRoot();
315 std::vector<SDOperand> OutChains;
316
Chris Lattnera01b7572005-12-17 08:03:24 +0000317 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
318 MVT::ValueType ObjectVT = getValueType(I->getType());
Chris Lattnera01b7572005-12-17 08:03:24 +0000319
320 switch (ObjectVT) {
321 default: assert(0 && "Unhandled argument type!");
Chris Lattnera01b7572005-12-17 08:03:24 +0000322 case MVT::i1:
323 case MVT::i8:
324 case MVT::i16:
Chris Lattner384e5ef2005-12-18 13:33:06 +0000325 case MVT::i32:
326 if (I->use_empty()) { // Argument is dead.
327 if (CurArgReg < ArgRegEnd) ++CurArgReg;
328 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
329 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner84bc5422007-12-31 04:13:23 +0000330 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
331 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000332 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
333 if (ObjectVT != MVT::i32) {
Reid Spencer47857812006-12-31 05:55:36 +0000334 unsigned AssertOp = ISD::AssertSext;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000335 Arg = DAG.getNode(AssertOp, MVT::i32, Arg,
336 DAG.getValueType(ObjectVT));
337 Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg);
338 }
339 ArgValues.push_back(Arg);
340 } else {
341 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
342 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
343 SDOperand Load;
344 if (ObjectVT == MVT::i32) {
Evan Cheng466685d2006-10-09 20:57:25 +0000345 Load = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000346 } else {
Reid Spencer47857812006-12-31 05:55:36 +0000347 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000348
Chris Lattner99cf5092006-01-16 01:40:00 +0000349 // Sparc is big endian, so add an offset based on the ObjectVT.
350 unsigned Offset = 4-std::max(1U, MVT::getSizeInBits(ObjectVT)/8);
351 FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr,
352 DAG.getConstant(Offset, MVT::i32));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000353 Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000354 NULL, 0, ObjectVT);
Chris Lattnerf7511b42006-01-15 22:22:01 +0000355 Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000356 }
357 ArgValues.push_back(Load);
Chris Lattnera01b7572005-12-17 08:03:24 +0000358 }
Chris Lattner384e5ef2005-12-18 13:33:06 +0000359
360 ArgOffset += 4;
Chris Lattner217aabf2005-12-17 20:59:06 +0000361 break;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000362 case MVT::f32:
363 if (I->use_empty()) { // Argument is dead.
364 if (CurArgReg < ArgRegEnd) ++CurArgReg;
365 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
366 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
367 // FP value is passed in an integer register.
Chris Lattner84bc5422007-12-31 04:13:23 +0000368 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
369 MF.getRegInfo().addLiveIn(*CurArgReg++, VReg);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000370 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
371
Chris Lattnera01874f2005-12-23 02:31:39 +0000372 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg);
373 ArgValues.push_back(Arg);
Chris Lattner46030a62006-01-19 07:22:29 +0000374 } else {
375 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
376 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000377 SDOperand Load = DAG.getLoad(MVT::f32, Root, FIPtr, NULL, 0);
Chris Lattner46030a62006-01-19 07:22:29 +0000378 ArgValues.push_back(Load);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000379 }
380 ArgOffset += 4;
Chris Lattner217aabf2005-12-17 20:59:06 +0000381 break;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000382
383 case MVT::i64:
384 case MVT::f64:
385 if (I->use_empty()) { // Argument is dead.
386 if (CurArgReg < ArgRegEnd) ++CurArgReg;
387 if (CurArgReg < ArgRegEnd) ++CurArgReg;
388 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
Chris Lattnerb7163432006-01-31 02:45:52 +0000389 } else if (/* FIXME: Apparently this isn't safe?? */
390 0 && CurArgReg == ArgRegEnd && ObjectVT == MVT::f64 &&
Chris Lattner384e5ef2005-12-18 13:33:06 +0000391 ((CurArgReg-ArgRegs) & 1) == 0) {
392 // If this is a double argument and the whole thing lives on the stack,
393 // and the argument is aligned, load the double straight from the stack.
394 // We can't do a load in cases like void foo([6ints], int,double),
395 // because the double wouldn't be aligned!
396 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset);
397 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000398 ArgValues.push_back(DAG.getLoad(MVT::f64, Root, FIPtr, NULL, 0));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000399 } else {
400 SDOperand HiVal;
401 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner84bc5422007-12-31 04:13:23 +0000402 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
403 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegHi);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000404 HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32);
405 } else {
406 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
407 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000408 HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000409 }
410
411 SDOperand LoVal;
412 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner84bc5422007-12-31 04:13:23 +0000413 unsigned VRegLo = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
414 MF.getRegInfo().addLiveIn(*CurArgReg++, VRegLo);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000415 LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32);
416 } else {
417 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
418 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000419 LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000420 }
421
422 // Compose the two halves together into an i64 unit.
423 SDOperand WholeValue =
424 DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal);
Chris Lattnera01874f2005-12-23 02:31:39 +0000425
426 // If we want a double, do a bit convert.
427 if (ObjectVT == MVT::f64)
428 WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue);
429
430 ArgValues.push_back(WholeValue);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000431 }
432 ArgOffset += 8;
433 break;
Chris Lattnera01b7572005-12-17 08:03:24 +0000434 }
435 }
436
Chris Lattner384e5ef2005-12-18 13:33:06 +0000437 // Store remaining ArgRegs to the stack if this is a varargs function.
438 if (F.getFunctionType()->isVarArg()) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000439 // Remember the vararg offset for the va_start implementation.
440 VarArgsFrameOffset = ArgOffset;
441
Chris Lattner384e5ef2005-12-18 13:33:06 +0000442 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000443 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
444 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000445 SDOperand Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
446
447 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
448 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
449
Evan Cheng8b2794a2006-10-13 21:14:26 +0000450 OutChains.push_back(DAG.getStore(DAG.getRoot(), Arg, FIPtr, NULL, 0));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000451 ArgOffset += 4;
452 }
453 }
454
455 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000456 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
457 &OutChains[0], OutChains.size()));
Chris Lattnera01b7572005-12-17 08:03:24 +0000458
459 // Finally, inform the code generator which regs we return values in.
460 switch (getValueType(F.getReturnType())) {
461 default: assert(0 && "Unknown type!");
462 case MVT::isVoid: break;
463 case MVT::i1:
464 case MVT::i8:
465 case MVT::i16:
466 case MVT::i32:
Chris Lattner84bc5422007-12-31 04:13:23 +0000467 MF.getRegInfo().addLiveOut(SP::I0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000468 break;
469 case MVT::i64:
Chris Lattner84bc5422007-12-31 04:13:23 +0000470 MF.getRegInfo().addLiveOut(SP::I0);
471 MF.getRegInfo().addLiveOut(SP::I1);
Chris Lattnera01b7572005-12-17 08:03:24 +0000472 break;
473 case MVT::f32:
Chris Lattner84bc5422007-12-31 04:13:23 +0000474 MF.getRegInfo().addLiveOut(SP::F0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000475 break;
476 case MVT::f64:
Chris Lattner84bc5422007-12-31 04:13:23 +0000477 MF.getRegInfo().addLiveOut(SP::D0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000478 break;
479 }
480
481 return ArgValues;
Chris Lattner6c18b102005-12-17 07:47:01 +0000482}
483
484std::pair<SDOperand, SDOperand>
Chris Lattner7c90f732006-02-05 05:50:24 +0000485SparcTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
Reid Spencer47857812006-12-31 05:55:36 +0000486 bool RetTyIsSigned, bool isVarArg, unsigned CC,
Chris Lattner7c90f732006-02-05 05:50:24 +0000487 bool isTailCall, SDOperand Callee,
488 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000489 // Count the size of the outgoing arguments.
490 unsigned ArgsSize = 0;
491 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +0000492 switch (getValueType(Args[i].Ty)) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000493 default: assert(0 && "Unknown value type!");
494 case MVT::i1:
495 case MVT::i8:
496 case MVT::i16:
497 case MVT::i32:
498 case MVT::f32:
499 ArgsSize += 4;
500 break;
501 case MVT::i64:
502 case MVT::f64:
503 ArgsSize += 8;
504 break;
505 }
506 }
507 if (ArgsSize > 4*6)
508 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
509 else
510 ArgsSize = 0;
511
Chris Lattner6554bef2005-12-19 01:15:13 +0000512 // Keep stack frames 8-byte aligned.
513 ArgsSize = (ArgsSize+7) & ~7;
514
Chris Lattner94dd2922006-02-13 09:00:43 +0000515 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(ArgsSize, getPointerTy()));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000516
Evan Cheng8b2794a2006-10-13 21:14:26 +0000517 SDOperand StackPtr;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000518 std::vector<SDOperand> Stores;
519 std::vector<SDOperand> RegValuesToPass;
520 unsigned ArgOffset = 68;
521 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +0000522 SDOperand Val = Args[i].Node;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000523 MVT::ValueType ObjectVT = Val.getValueType();
Chris Lattnercb833742006-01-06 17:56:38 +0000524 SDOperand ValToStore(0, 0);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000525 unsigned ObjSize;
526 switch (ObjectVT) {
527 default: assert(0 && "Unhandled argument type!");
528 case MVT::i1:
529 case MVT::i8:
Reid Spencer47857812006-12-31 05:55:36 +0000530 case MVT::i16: {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000531 // Promote the integer to 32-bits. If the input type is signed, use a
532 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000533 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
534 if (Args[i].isSExt)
Reid Spencer47857812006-12-31 05:55:36 +0000535 ExtendKind = ISD::SIGN_EXTEND;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000536 else if (Args[i].isZExt)
537 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer47857812006-12-31 05:55:36 +0000538 Val = DAG.getNode(ExtendKind, MVT::i32, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000539 // FALL THROUGH
Reid Spencer47857812006-12-31 05:55:36 +0000540 }
Chris Lattner2db3ff62005-12-18 15:55:15 +0000541 case MVT::i32:
542 ObjSize = 4;
543
544 if (RegValuesToPass.size() >= 6) {
545 ValToStore = Val;
546 } else {
547 RegValuesToPass.push_back(Val);
548 }
549 break;
550 case MVT::f32:
551 ObjSize = 4;
552 if (RegValuesToPass.size() >= 6) {
553 ValToStore = Val;
554 } else {
555 // Convert this to a FP value in an int reg.
Chris Lattnera01874f2005-12-23 02:31:39 +0000556 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000557 RegValuesToPass.push_back(Val);
558 }
559 break;
Chris Lattnera01874f2005-12-23 02:31:39 +0000560 case MVT::f64:
Chris Lattner2db3ff62005-12-18 15:55:15 +0000561 ObjSize = 8;
562 // If we can store this directly into the outgoing slot, do so. We can
563 // do this when all ArgRegs are used and if the outgoing slot is aligned.
Chris Lattner7f9975a2006-01-15 19:15:46 +0000564 // FIXME: McGill/misr fails with this.
565 if (0 && RegValuesToPass.size() >= 6 && ((ArgOffset-68) & 7) == 0) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000566 ValToStore = Val;
567 break;
568 }
569
570 // Otherwise, convert this to a FP value in int regs.
Chris Lattnera01874f2005-12-23 02:31:39 +0000571 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000572 // FALL THROUGH
573 case MVT::i64:
574 ObjSize = 8;
575 if (RegValuesToPass.size() >= 6) {
576 ValToStore = Val; // Whole thing is passed in memory.
577 break;
578 }
579
580 // Split the value into top and bottom part. Top part goes in a reg.
Evan Chenga7dc4a52006-06-15 08:18:06 +0000581 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000582 DAG.getConstant(1, MVT::i32));
Evan Chenga7dc4a52006-06-15 08:18:06 +0000583 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000584 DAG.getConstant(0, MVT::i32));
585 RegValuesToPass.push_back(Hi);
586
587 if (RegValuesToPass.size() >= 6) {
588 ValToStore = Lo;
Chris Lattner7c423b42005-12-19 07:57:53 +0000589 ArgOffset += 4;
590 ObjSize = 4;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000591 } else {
592 RegValuesToPass.push_back(Lo);
593 }
594 break;
595 }
596
597 if (ValToStore.Val) {
598 if (!StackPtr.Val) {
Chris Lattner7c90f732006-02-05 05:50:24 +0000599 StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000600 }
601 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
602 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000603 Stores.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000604 }
605 ArgOffset += ObjSize;
606 }
607
608 // Emit all stores, make sure the occur before any copies into physregs.
609 if (!Stores.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000610 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Stores[0],Stores.size());
Chris Lattner2db3ff62005-12-18 15:55:15 +0000611
612 static const unsigned ArgRegs[] = {
Chris Lattner7c90f732006-02-05 05:50:24 +0000613 SP::O0, SP::O1, SP::O2, SP::O3, SP::O4, SP::O5
Chris Lattner2db3ff62005-12-18 15:55:15 +0000614 };
615
616 // Build a sequence of copy-to-reg nodes chained together with token chain
617 // and flag operands which copy the outgoing args into O[0-5].
618 SDOperand InFlag;
619 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
620 Chain = DAG.getCopyToReg(Chain, ArgRegs[i], RegValuesToPass[i], InFlag);
621 InFlag = Chain.getValue(1);
622 }
623
Chris Lattner2db3ff62005-12-18 15:55:15 +0000624 // If the callee is a GlobalAddress node (quite common, every direct call is)
625 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000626 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner2db3ff62005-12-18 15:55:15 +0000627 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
628 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000629 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
630 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000631
632 std::vector<MVT::ValueType> NodeTys;
633 NodeTys.push_back(MVT::Other); // Returns a chain
634 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000635 SDOperand Ops[] = { Chain, Callee, InFlag };
636 Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops, InFlag.Val ? 3 : 2);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000637 InFlag = Chain.getValue(1);
638
639 MVT::ValueType RetTyVT = getValueType(RetTy);
640 SDOperand RetVal;
641 if (RetTyVT != MVT::isVoid) {
642 switch (RetTyVT) {
643 default: assert(0 && "Unknown value type to return!");
644 case MVT::i1:
645 case MVT::i8:
Reid Spencer47857812006-12-31 05:55:36 +0000646 case MVT::i16: {
Chris Lattner7c90f732006-02-05 05:50:24 +0000647 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000648 Chain = RetVal.getValue(1);
649
650 // Add a note to keep track of whether it is sign or zero extended.
Reid Spencer47857812006-12-31 05:55:36 +0000651 ISD::NodeType AssertKind = ISD::AssertZext;
652 if (RetTyIsSigned)
653 AssertKind = ISD::AssertSext;
654 RetVal = DAG.getNode(AssertKind, MVT::i32, RetVal,
655 DAG.getValueType(RetTyVT));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000656 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
657 break;
Reid Spencer47857812006-12-31 05:55:36 +0000658 }
Chris Lattner2db3ff62005-12-18 15:55:15 +0000659 case MVT::i32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000660 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000661 Chain = RetVal.getValue(1);
662 break;
663 case MVT::f32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000664 RetVal = DAG.getCopyFromReg(Chain, SP::F0, MVT::f32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000665 Chain = RetVal.getValue(1);
666 break;
667 case MVT::f64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000668 RetVal = DAG.getCopyFromReg(Chain, SP::D0, MVT::f64, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000669 Chain = RetVal.getValue(1);
670 break;
671 case MVT::i64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000672 SDOperand Lo = DAG.getCopyFromReg(Chain, SP::O1, MVT::i32, InFlag);
673 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), SP::O0, MVT::i32,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000674 Lo.getValue(2));
675 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
676 Chain = Hi.getValue(1);
677 break;
678 }
679 }
680
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000681 Chain = DAG.getCALLSEQ_END(Chain,
682 DAG.getConstant(ArgsSize, getPointerTy()),
683 DAG.getConstant(0, getPointerTy()),
684 SDOperand());
Chris Lattner2db3ff62005-12-18 15:55:15 +0000685 return std::make_pair(RetVal, Chain);
Chris Lattner6c18b102005-12-17 07:47:01 +0000686}
687
Chris Lattner7c90f732006-02-05 05:50:24 +0000688// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
689// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Chris Lattner86638b92006-01-31 05:05:52 +0000690static void LookThroughSetCC(SDOperand &LHS, SDOperand &RHS,
Chris Lattner7c90f732006-02-05 05:50:24 +0000691 ISD::CondCode CC, unsigned &SPCC) {
Chris Lattner86638b92006-01-31 05:05:52 +0000692 if (isa<ConstantSDNode>(RHS) && cast<ConstantSDNode>(RHS)->getValue() == 0 &&
693 CC == ISD::SETNE &&
Chris Lattner7c90f732006-02-05 05:50:24 +0000694 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
695 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
696 (LHS.getOpcode() == SPISD::SELECT_FCC &&
697 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
Chris Lattner86638b92006-01-31 05:05:52 +0000698 isa<ConstantSDNode>(LHS.getOperand(0)) &&
699 isa<ConstantSDNode>(LHS.getOperand(1)) &&
700 cast<ConstantSDNode>(LHS.getOperand(0))->getValue() == 1 &&
701 cast<ConstantSDNode>(LHS.getOperand(1))->getValue() == 0) {
702 SDOperand CMPCC = LHS.getOperand(3);
Chris Lattner7c90f732006-02-05 05:50:24 +0000703 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getValue();
Chris Lattner86638b92006-01-31 05:05:52 +0000704 LHS = CMPCC.getOperand(0);
705 RHS = CMPCC.getOperand(1);
706 }
707}
708
709
Chris Lattner7c90f732006-02-05 05:50:24 +0000710SDOperand SparcTargetLowering::
Chris Lattner4d55aca2005-12-18 01:20:35 +0000711LowerOperation(SDOperand Op, SelectionDAG &DAG) {
712 switch (Op.getOpcode()) {
713 default: assert(0 && "Should not custom lower this!");
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000714 case ISD::GlobalTLSAddress:
715 assert(0 && "TLS not implemented for Sparc.");
Chris Lattnere3572462005-12-18 02:10:39 +0000716 case ISD::GlobalAddress: {
717 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
718 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner7c90f732006-02-05 05:50:24 +0000719 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA);
720 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA);
Chris Lattnere3572462005-12-18 02:10:39 +0000721 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
722 }
Chris Lattner76acc872005-12-18 02:37:35 +0000723 case ISD::ConstantPool: {
Evan Chengc356a572006-09-12 21:04:05 +0000724 Constant *C = cast<ConstantPoolSDNode>(Op)->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000725 SDOperand CP = DAG.getTargetConstantPool(C, MVT::i32,
726 cast<ConstantPoolSDNode>(Op)->getAlignment());
Chris Lattner7c90f732006-02-05 05:50:24 +0000727 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP);
728 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP);
Chris Lattner76acc872005-12-18 02:37:35 +0000729 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
730 }
Chris Lattner3cb71872005-12-23 05:00:16 +0000731 case ISD::FP_TO_SINT:
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000732 // Convert the fp value to integer in an FP register.
Chris Lattner3cb71872005-12-23 05:00:16 +0000733 assert(Op.getValueType() == MVT::i32);
Chris Lattner7c90f732006-02-05 05:50:24 +0000734 Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0));
Chris Lattner3cb71872005-12-23 05:00:16 +0000735 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000736 case ISD::SINT_TO_FP: {
Chris Lattner3cb71872005-12-23 05:00:16 +0000737 assert(Op.getOperand(0).getValueType() == MVT::i32);
Chris Lattner3fbb7262006-01-11 07:27:40 +0000738 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000739 // Convert the int value to FP in an FP register.
Chris Lattner7c90f732006-02-05 05:50:24 +0000740 return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000741 }
Chris Lattner33084492005-12-18 08:13:54 +0000742 case ISD::BR_CC: {
743 SDOperand Chain = Op.getOperand(0);
Chris Lattner3772bcb2006-01-30 07:43:04 +0000744 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Chris Lattner33084492005-12-18 08:13:54 +0000745 SDOperand LHS = Op.getOperand(2);
746 SDOperand RHS = Op.getOperand(3);
747 SDOperand Dest = Op.getOperand(4);
Chris Lattner7c90f732006-02-05 05:50:24 +0000748 unsigned Opc, SPCC = ~0U;
Chris Lattner86638b92006-01-31 05:05:52 +0000749
750 // If this is a br_cc of a "setcc", and if the setcc got lowered into
751 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
Chris Lattner7c90f732006-02-05 05:50:24 +0000752 LookThroughSetCC(LHS, RHS, CC, SPCC);
Chris Lattner33084492005-12-18 08:13:54 +0000753
754 // Get the condition flag.
Chris Lattner86638b92006-01-31 05:05:52 +0000755 SDOperand CompareFlag;
Chris Lattner33084492005-12-18 08:13:54 +0000756 if (LHS.getValueType() == MVT::i32) {
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000757 std::vector<MVT::ValueType> VTs;
758 VTs.push_back(MVT::i32);
759 VTs.push_back(MVT::Flag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000760 SDOperand Ops[2] = { LHS, RHS };
761 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner7c90f732006-02-05 05:50:24 +0000762 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
763 Opc = SPISD::BRICC;
Chris Lattner33084492005-12-18 08:13:54 +0000764 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +0000765 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
766 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
767 Opc = SPISD::BRFCC;
Chris Lattner33084492005-12-18 08:13:54 +0000768 }
Chris Lattner86638b92006-01-31 05:05:52 +0000769 return DAG.getNode(Opc, MVT::Other, Chain, Dest,
Chris Lattner7c90f732006-02-05 05:50:24 +0000770 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner33084492005-12-18 08:13:54 +0000771 }
772 case ISD::SELECT_CC: {
773 SDOperand LHS = Op.getOperand(0);
774 SDOperand RHS = Op.getOperand(1);
Chris Lattner3772bcb2006-01-30 07:43:04 +0000775 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Chris Lattner33084492005-12-18 08:13:54 +0000776 SDOperand TrueVal = Op.getOperand(2);
777 SDOperand FalseVal = Op.getOperand(3);
Chris Lattner7c90f732006-02-05 05:50:24 +0000778 unsigned Opc, SPCC = ~0U;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000779
Chris Lattnerdea95282006-01-30 04:34:44 +0000780 // If this is a select_cc of a "setcc", and if the setcc got lowered into
781 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
Chris Lattner7c90f732006-02-05 05:50:24 +0000782 LookThroughSetCC(LHS, RHS, CC, SPCC);
Chris Lattnerdea95282006-01-30 04:34:44 +0000783
Chris Lattner4bb91022006-01-12 17:05:32 +0000784 SDOperand CompareFlag;
Chris Lattner4bb91022006-01-12 17:05:32 +0000785 if (LHS.getValueType() == MVT::i32) {
786 std::vector<MVT::ValueType> VTs;
787 VTs.push_back(LHS.getValueType()); // subcc returns a value
788 VTs.push_back(MVT::Flag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000789 SDOperand Ops[2] = { LHS, RHS };
790 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner7c90f732006-02-05 05:50:24 +0000791 Opc = SPISD::SELECT_ICC;
792 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Chris Lattner4bb91022006-01-12 17:05:32 +0000793 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +0000794 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
795 Opc = SPISD::SELECT_FCC;
796 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
Chris Lattner4bb91022006-01-12 17:05:32 +0000797 }
Chris Lattner33084492005-12-18 08:13:54 +0000798 return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal,
Chris Lattner7c90f732006-02-05 05:50:24 +0000799 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner33084492005-12-18 08:13:54 +0000800 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000801 case ISD::VASTART: {
802 // vastart just stores the address of the VarArgsFrameIndex slot into the
803 // memory location argument.
804 SDOperand Offset = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner7c90f732006-02-05 05:50:24 +0000805 DAG.getRegister(SP::I6, MVT::i32),
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000806 DAG.getConstant(VarArgsFrameOffset, MVT::i32));
Evan Cheng334dc1f2008-01-31 21:00:00 +0000807 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
808 return DAG.getStore(Op.getOperand(0), Offset,
809 Op.getOperand(1), SV->getValue(), SV->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000810 }
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000811 case ISD::VAARG: {
812 SDNode *Node = Op.Val;
813 MVT::ValueType VT = Node->getValueType(0);
814 SDOperand InChain = Node->getOperand(0);
815 SDOperand VAListPtr = Node->getOperand(1);
Evan Cheng334dc1f2008-01-31 21:00:00 +0000816 SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
817 SDOperand VAList = DAG.getLoad(getPointerTy(), InChain, VAListPtr,
818 SV->getValue(), SV->getOffset());
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000819 // Increment the pointer, VAList, to the next vaarg
820 SDOperand NextPtr = DAG.getNode(ISD::ADD, getPointerTy(), VAList,
821 DAG.getConstant(MVT::getSizeInBits(VT)/8,
822 getPointerTy()));
823 // Store the incremented VAList to the legalized pointer
Evan Cheng786225a2006-10-05 23:01:46 +0000824 InChain = DAG.getStore(VAList.getValue(1), NextPtr,
Evan Cheng334dc1f2008-01-31 21:00:00 +0000825 VAListPtr, SV->getValue(), SV->getOffset());
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000826 // Load the actual argument out of the pointer VAList, unless this is an
827 // f64 load.
828 if (VT != MVT::f64) {
Evan Cheng466685d2006-10-09 20:57:25 +0000829 return DAG.getLoad(VT, InChain, VAList, NULL, 0);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000830 } else {
831 // Otherwise, load it as i64, then do a bitconvert.
Evan Cheng466685d2006-10-09 20:57:25 +0000832 SDOperand V = DAG.getLoad(MVT::i64, InChain, VAList, NULL, 0);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000833 std::vector<MVT::ValueType> Tys;
834 Tys.push_back(MVT::f64);
835 Tys.push_back(MVT::Other);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000836 // Bit-Convert the value to f64.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000837 SDOperand Ops[2] = { DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V),
838 V.getValue(1) };
839 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000840 }
841 }
Chris Lattner6fa1f572006-02-15 06:41:34 +0000842 case ISD::DYNAMIC_STACKALLOC: {
843 SDOperand Chain = Op.getOperand(0); // Legalize the chain.
844 SDOperand Size = Op.getOperand(1); // Legalize the size.
845
846 unsigned SPReg = SP::O6;
847 SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, MVT::i32);
848 SDOperand NewSP = DAG.getNode(ISD::SUB, MVT::i32, SP, Size); // Value
849 Chain = DAG.getCopyToReg(SP.getValue(1), SPReg, NewSP); // Output chain
850
851 // The resultant pointer is actually 16 words from the bottom of the stack,
852 // to provide a register spill area.
853 SDOperand NewVal = DAG.getNode(ISD::ADD, MVT::i32, NewSP,
854 DAG.getConstant(96, MVT::i32));
855 std::vector<MVT::ValueType> Tys;
856 Tys.push_back(MVT::i32);
857 Tys.push_back(MVT::Other);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000858 SDOperand Ops[2] = { NewVal, Chain };
859 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattner6fa1f572006-02-15 06:41:34 +0000860 }
Nate Begemanee625572006-01-27 21:09:22 +0000861 case ISD::RET: {
862 SDOperand Copy;
863
864 switch(Op.getNumOperands()) {
865 default:
866 assert(0 && "Do not know how to return this many arguments!");
867 abort();
868 case 1:
869 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +0000870 case 3: {
Nate Begemanee625572006-01-27 21:09:22 +0000871 unsigned ArgReg;
872 switch(Op.getOperand(1).getValueType()) {
873 default: assert(0 && "Unknown type to return!");
Chris Lattner7c90f732006-02-05 05:50:24 +0000874 case MVT::i32: ArgReg = SP::I0; break;
875 case MVT::f32: ArgReg = SP::F0; break;
876 case MVT::f64: ArgReg = SP::D0; break;
Nate Begemanee625572006-01-27 21:09:22 +0000877 }
878 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
879 SDOperand());
880 break;
881 }
Evan Cheng6848be12006-05-26 23:10:12 +0000882 case 5:
883 Copy = DAG.getCopyToReg(Op.getOperand(0), SP::I0, Op.getOperand(3),
Nate Begemanee625572006-01-27 21:09:22 +0000884 SDOperand());
Chris Lattner7c90f732006-02-05 05:50:24 +0000885 Copy = DAG.getCopyToReg(Copy, SP::I1, Op.getOperand(1), Copy.getValue(1));
Nate Begemanee625572006-01-27 21:09:22 +0000886 break;
887 }
Chris Lattner7c90f732006-02-05 05:50:24 +0000888 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Nate Begemanee625572006-01-27 21:09:22 +0000889 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000890 // Frame & Return address. Currently unimplemented
891 case ISD::RETURNADDR: break;
892 case ISD::FRAMEADDR: break;
Chris Lattnerbce88872006-01-15 08:43:57 +0000893 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000894 return SDOperand();
Chris Lattner4d55aca2005-12-18 01:20:35 +0000895}
896
Chris Lattner33084492005-12-18 08:13:54 +0000897MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +0000898SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
899 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000900 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
Chris Lattner33084492005-12-18 08:13:54 +0000901 unsigned BROpcode;
Chris Lattner7a4d2912006-01-31 06:56:30 +0000902 unsigned CC;
Chris Lattner33084492005-12-18 08:13:54 +0000903 // Figure out the conditional branch opcode to use for this select_cc.
904 switch (MI->getOpcode()) {
905 default: assert(0 && "Unknown SELECT_CC!");
Chris Lattner7c90f732006-02-05 05:50:24 +0000906 case SP::SELECT_CC_Int_ICC:
907 case SP::SELECT_CC_FP_ICC:
908 case SP::SELECT_CC_DFP_ICC:
909 BROpcode = SP::BCOND;
Chris Lattnerc03468b2006-01-31 17:20:06 +0000910 break;
Chris Lattner7c90f732006-02-05 05:50:24 +0000911 case SP::SELECT_CC_Int_FCC:
912 case SP::SELECT_CC_FP_FCC:
913 case SP::SELECT_CC_DFP_FCC:
914 BROpcode = SP::FBCOND;
Chris Lattner33084492005-12-18 08:13:54 +0000915 break;
916 }
Chris Lattner7a4d2912006-01-31 06:56:30 +0000917
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000918 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Chris Lattner33084492005-12-18 08:13:54 +0000919
920 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
921 // control-flow pattern. The incoming instruction knows the destination vreg
922 // to set, the condition code register to branch on, the true/false values to
923 // select between, and a branch opcode to use.
924 const BasicBlock *LLVM_BB = BB->getBasicBlock();
925 ilist<MachineBasicBlock>::iterator It = BB;
926 ++It;
927
928 // thisMBB:
929 // ...
930 // TrueVal = ...
931 // [f]bCC copy1MBB
932 // fallthrough --> copy0MBB
933 MachineBasicBlock *thisMBB = BB;
934 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
935 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000936 BuildMI(BB, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Chris Lattner33084492005-12-18 08:13:54 +0000937 MachineFunction *F = BB->getParent();
938 F->getBasicBlockList().insert(It, copy0MBB);
939 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +0000940 // Update machine-CFG edges by first adding all successors of the current
941 // block to the new block which will contain the Phi node for the select.
942 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
943 e = BB->succ_end(); i != e; ++i)
944 sinkMBB->addSuccessor(*i);
945 // Next, remove all successors of the current block, and add the true
946 // and fallthrough blocks as its successors.
947 while(!BB->succ_empty())
948 BB->removeSuccessor(BB->succ_begin());
Chris Lattner33084492005-12-18 08:13:54 +0000949 BB->addSuccessor(copy0MBB);
950 BB->addSuccessor(sinkMBB);
951
952 // copy0MBB:
953 // %FalseValue = ...
954 // # fallthrough to sinkMBB
955 BB = copy0MBB;
956
957 // Update machine-CFG edges
958 BB->addSuccessor(sinkMBB);
959
960 // sinkMBB:
961 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
962 // ...
963 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000964 BuildMI(BB, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner33084492005-12-18 08:13:54 +0000965 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
966 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
967
968 delete MI; // The pseudo instruction is gone now.
969 return BB;
970}
971
Chris Lattner6c18b102005-12-17 07:47:01 +0000972//===----------------------------------------------------------------------===//
973// Instruction Selector Implementation
974//===----------------------------------------------------------------------===//
975
976//===--------------------------------------------------------------------===//
Chris Lattner7c90f732006-02-05 05:50:24 +0000977/// SparcDAGToDAGISel - SPARC specific code to select SPARC machine
Chris Lattner6c18b102005-12-17 07:47:01 +0000978/// instructions for SelectionDAG operations.
979///
980namespace {
Chris Lattner7c90f732006-02-05 05:50:24 +0000981class SparcDAGToDAGISel : public SelectionDAGISel {
982 SparcTargetLowering Lowering;
Chris Lattner76afdc92006-01-30 05:35:57 +0000983
984 /// Subtarget - Keep a pointer to the Sparc Subtarget around so that we can
985 /// make the right decision when generating code for different targets.
Chris Lattner7c90f732006-02-05 05:50:24 +0000986 const SparcSubtarget &Subtarget;
Chris Lattner6c18b102005-12-17 07:47:01 +0000987public:
Chris Lattner7c90f732006-02-05 05:50:24 +0000988 SparcDAGToDAGISel(TargetMachine &TM)
989 : SelectionDAGISel(Lowering), Lowering(TM),
990 Subtarget(TM.getSubtarget<SparcSubtarget>()) {
Chris Lattner76afdc92006-01-30 05:35:57 +0000991 }
Chris Lattner6c18b102005-12-17 07:47:01 +0000992
Evan Cheng9ade2182006-08-26 05:34:46 +0000993 SDNode *Select(SDOperand Op);
Chris Lattner6c18b102005-12-17 07:47:01 +0000994
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000995 // Complex Pattern Selectors.
Evan Cheng0d538262006-11-08 20:34:28 +0000996 bool SelectADDRrr(SDOperand Op, SDOperand N, SDOperand &R1, SDOperand &R2);
997 bool SelectADDRri(SDOperand Op, SDOperand N, SDOperand &Base,
998 SDOperand &Offset);
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000999
Chris Lattner6c18b102005-12-17 07:47:01 +00001000 /// InstructionSelectBasicBlock - This callback is invoked by
1001 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
1002 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
1003
1004 virtual const char *getPassName() const {
Chris Lattner7c90f732006-02-05 05:50:24 +00001005 return "SPARC DAG->DAG Pattern Instruction Selection";
Chris Lattner6c18b102005-12-17 07:47:01 +00001006 }
1007
1008 // Include the pieces autogenerated from the target description.
Chris Lattner7c90f732006-02-05 05:50:24 +00001009#include "SparcGenDAGISel.inc"
Chris Lattner6c18b102005-12-17 07:47:01 +00001010};
1011} // end anonymous namespace
1012
1013/// InstructionSelectBasicBlock - This callback is invoked by
1014/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattner7c90f732006-02-05 05:50:24 +00001015void SparcDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattner6c18b102005-12-17 07:47:01 +00001016 DEBUG(BB->dump());
1017
1018 // Select target instructions for the DAG.
Evan Cheng900c8262006-02-05 06:51:51 +00001019 DAG.setRoot(SelectRoot(DAG.getRoot()));
Chris Lattner6c18b102005-12-17 07:47:01 +00001020 DAG.RemoveDeadNodes();
1021
1022 // Emit machine code to BB.
1023 ScheduleAndEmitDAG(DAG);
1024}
1025
Evan Cheng0d538262006-11-08 20:34:28 +00001026bool SparcDAGToDAGISel::SelectADDRri(SDOperand Op, SDOperand Addr,
1027 SDOperand &Base, SDOperand &Offset) {
Chris Lattnerd5aae052005-12-18 07:09:06 +00001028 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
1029 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001030 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1031 return true;
1032 }
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001033 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1034 Addr.getOpcode() == ISD::TargetGlobalAddress)
1035 return false; // direct calls.
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001036
1037 if (Addr.getOpcode() == ISD::ADD) {
1038 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) {
1039 if (Predicate_simm13(CN)) {
Chris Lattnerd5aae052005-12-18 07:09:06 +00001040 if (FrameIndexSDNode *FIN =
1041 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001042 // Constant offset from frame ref.
Chris Lattnerd5aae052005-12-18 07:09:06 +00001043 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001044 } else {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001045 Base = Addr.getOperand(0);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001046 }
1047 Offset = CurDAG->getTargetConstant(CN->getValue(), MVT::i32);
1048 return true;
1049 }
1050 }
Chris Lattner7c90f732006-02-05 05:50:24 +00001051 if (Addr.getOperand(0).getOpcode() == SPISD::Lo) {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001052 Base = Addr.getOperand(1);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001053 Offset = Addr.getOperand(0).getOperand(0);
1054 return true;
1055 }
Chris Lattner7c90f732006-02-05 05:50:24 +00001056 if (Addr.getOperand(1).getOpcode() == SPISD::Lo) {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001057 Base = Addr.getOperand(0);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001058 Offset = Addr.getOperand(1).getOperand(0);
1059 return true;
1060 }
1061 }
Chris Lattnerc26017a2006-02-05 08:35:50 +00001062 Base = Addr;
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001063 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1064 return true;
1065}
1066
Evan Cheng0d538262006-11-08 20:34:28 +00001067bool SparcDAGToDAGISel::SelectADDRrr(SDOperand Op, SDOperand Addr,
1068 SDOperand &R1, SDOperand &R2) {
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001069 if (Addr.getOpcode() == ISD::FrameIndex) return false;
1070 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1071 Addr.getOpcode() == ISD::TargetGlobalAddress)
1072 return false; // direct calls.
1073
Chris Lattner9034b882005-12-17 21:25:27 +00001074 if (Addr.getOpcode() == ISD::ADD) {
1075 if (isa<ConstantSDNode>(Addr.getOperand(1)) &&
1076 Predicate_simm13(Addr.getOperand(1).Val))
1077 return false; // Let the reg+imm pattern catch this!
Chris Lattner7c90f732006-02-05 05:50:24 +00001078 if (Addr.getOperand(0).getOpcode() == SPISD::Lo ||
1079 Addr.getOperand(1).getOpcode() == SPISD::Lo)
Chris Lattnere1389ad2005-12-18 02:27:00 +00001080 return false; // Let the reg+imm pattern catch this!
Chris Lattnerc26017a2006-02-05 08:35:50 +00001081 R1 = Addr.getOperand(0);
1082 R2 = Addr.getOperand(1);
Chris Lattner9034b882005-12-17 21:25:27 +00001083 return true;
1084 }
1085
Chris Lattnerc26017a2006-02-05 08:35:50 +00001086 R1 = Addr;
Chris Lattner7c90f732006-02-05 05:50:24 +00001087 R2 = CurDAG->getRegister(SP::G0, MVT::i32);
Chris Lattnerbc83fd92005-12-17 20:04:49 +00001088 return true;
1089}
1090
Evan Cheng9ade2182006-08-26 05:34:46 +00001091SDNode *SparcDAGToDAGISel::Select(SDOperand Op) {
Chris Lattner6c18b102005-12-17 07:47:01 +00001092 SDNode *N = Op.Val;
Chris Lattner4d55aca2005-12-18 01:20:35 +00001093 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng9ade2182006-08-26 05:34:46 +00001094 N->getOpcode() < SPISD::FIRST_NUMBER)
Evan Cheng64a752f2006-08-11 09:08:15 +00001095 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001096
Chris Lattner6c18b102005-12-17 07:47:01 +00001097 switch (N->getOpcode()) {
1098 default: break;
Chris Lattner7087e572005-12-17 22:39:19 +00001099 case ISD::SDIV:
1100 case ISD::UDIV: {
1101 // FIXME: should use a custom expander to expose the SRA to the dag.
Evan Cheng6da2f322006-08-26 01:07:58 +00001102 SDOperand DivLHS = N->getOperand(0);
1103 SDOperand DivRHS = N->getOperand(1);
1104 AddToISelQueue(DivLHS);
1105 AddToISelQueue(DivRHS);
Chris Lattner7087e572005-12-17 22:39:19 +00001106
1107 // Set the Y register to the high-part.
1108 SDOperand TopPart;
1109 if (N->getOpcode() == ISD::SDIV) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001110 TopPart = SDOperand(CurDAG->getTargetNode(SP::SRAri, MVT::i32, DivLHS,
1111 CurDAG->getTargetConstant(31, MVT::i32)), 0);
Chris Lattner7087e572005-12-17 22:39:19 +00001112 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +00001113 TopPart = CurDAG->getRegister(SP::G0, MVT::i32);
Chris Lattner7087e572005-12-17 22:39:19 +00001114 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001115 TopPart = SDOperand(CurDAG->getTargetNode(SP::WRYrr, MVT::Flag, TopPart,
1116 CurDAG->getRegister(SP::G0, MVT::i32)), 0);
Chris Lattner7087e572005-12-17 22:39:19 +00001117
1118 // FIXME: Handle div by immediate.
Chris Lattner7c90f732006-02-05 05:50:24 +00001119 unsigned Opcode = N->getOpcode() == ISD::SDIV ? SP::SDIVrr : SP::UDIVrr;
Evan Cheng23329f52006-08-16 07:30:09 +00001120 return CurDAG->SelectNodeTo(N, Opcode, MVT::i32, DivLHS, DivRHS,
Evan Cheng95514ba2006-08-26 08:00:10 +00001121 TopPart);
Chris Lattner7087e572005-12-17 22:39:19 +00001122 }
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001123 case ISD::MULHU:
1124 case ISD::MULHS: {
Chris Lattner7087e572005-12-17 22:39:19 +00001125 // FIXME: Handle mul by immediate.
Evan Cheng6da2f322006-08-26 01:07:58 +00001126 SDOperand MulLHS = N->getOperand(0);
1127 SDOperand MulRHS = N->getOperand(1);
1128 AddToISelQueue(MulLHS);
1129 AddToISelQueue(MulRHS);
Chris Lattner7c90f732006-02-05 05:50:24 +00001130 unsigned Opcode = N->getOpcode() == ISD::MULHU ? SP::UMULrr : SP::SMULrr;
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001131 SDNode *Mul = CurDAG->getTargetNode(Opcode, MVT::i32, MVT::Flag,
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001132 MulLHS, MulRHS);
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001133 // The high part is in the Y register.
Evan Cheng95514ba2006-08-26 08:00:10 +00001134 return CurDAG->SelectNodeTo(N, SP::RDY, MVT::i32, SDOperand(Mul, 1));
Evan Cheng64a752f2006-08-11 09:08:15 +00001135 return NULL;
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001136 }
Chris Lattner6c18b102005-12-17 07:47:01 +00001137 }
1138
Evan Cheng9ade2182006-08-26 05:34:46 +00001139 return SelectCode(Op);
Chris Lattner6c18b102005-12-17 07:47:01 +00001140}
1141
1142
Chris Lattner7c90f732006-02-05 05:50:24 +00001143/// createSparcISelDag - This pass converts a legalized DAG into a
Chris Lattner4dcfaac2006-01-26 07:22:22 +00001144/// SPARC-specific DAG, ready for instruction scheduling.
Chris Lattner6c18b102005-12-17 07:47:01 +00001145///
Chris Lattner7c90f732006-02-05 05:50:24 +00001146FunctionPass *llvm::createSparcISelDag(TargetMachine &TM) {
1147 return new SparcDAGToDAGISel(TM);
Chris Lattner6c18b102005-12-17 07:47:01 +00001148}