blob: aee2b1f4e09500d5409a408c4b7152d2418b61b8 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Misha Brukman08a6c762004-09-03 18:25:53 +000036#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000037#include <iostream>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000038using namespace llvm;
39
40namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000041 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000042
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000043 static Statistic<> numIntervals
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000044 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000045
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000046 static Statistic<> numIntervalsAfter
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000047 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static Statistic<> numJoins
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000050 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000051
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000052 static Statistic<> numPeep
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000053 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000054
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000055 static Statistic<> numFolded
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000056 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000057
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000058 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000059 EnableJoining("join-liveintervals",
Chris Lattner428b92e2006-09-15 03:57:23 +000060 cl::desc("Coallesce copies (default=true)"),
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000062}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addRequired<LiveVariables>();
66 AU.addPreservedID(PHIEliminationID);
67 AU.addRequiredID(PHIEliminationID);
68 AU.addRequiredID(TwoAddressInstructionPassID);
69 AU.addRequired<LoopInfo>();
70 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Chris Lattnerf7da2c72006-08-24 22:43:55 +000073void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 mi2iMap_.clear();
75 i2miMap_.clear();
76 r2iMap_.clear();
77 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078}
79
80
Evan Cheng99314142006-05-11 07:29:24 +000081static bool isZeroLengthInterval(LiveInterval *li) {
82 for (LiveInterval::Ranges::const_iterator
83 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
84 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
85 return false;
86 return true;
87}
88
89
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000090/// runOnMachineFunction - Register allocate the whole function
91///
92bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000093 mf_ = &fn;
94 tm_ = &fn.getTarget();
95 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000096 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000097 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000098 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000099 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000100
Chris Lattner799a9192005-04-09 16:17:50 +0000101 // If this function has any live ins, insert a dummy instruction at the
102 // beginning of the function that we will pretend "defines" the values. This
103 // is to make the interval analysis simpler by providing a number.
104 if (fn.livein_begin() != fn.livein_end()) {
Chris Lattner712ad0c2005-05-13 07:08:07 +0000105 unsigned FirstLiveIn = fn.livein_begin()->first;
Chris Lattner799a9192005-04-09 16:17:50 +0000106
107 // Find a reg class that contains this live in.
108 const TargetRegisterClass *RC = 0;
109 for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(),
110 E = mri_->regclass_end(); RCI != E; ++RCI)
111 if ((*RCI)->contains(FirstLiveIn)) {
112 RC = *RCI;
113 break;
114 }
115
116 MachineInstr *OldFirstMI = fn.begin()->begin();
117 mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(),
118 FirstLiveIn, FirstLiveIn, RC);
119 assert(OldFirstMI != fn.begin()->begin() &&
120 "copyRetToReg didn't insert anything!");
121 }
122
Chris Lattner428b92e2006-09-15 03:57:23 +0000123 // Number MachineInstrs and MachineBasicBlocks.
124 // Initialize MBB indexes to a sentinal.
125 MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
126
127 unsigned MIIndex = 0;
128 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
129 MBB != E; ++MBB) {
130 // Set the MBB2IdxMap entry for this MBB.
131 MBB2IdxMap[MBB->getNumber()] = MIIndex;
132
133 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
134 I != E; ++I) {
135 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000137 i2miMap_.push_back(I);
138 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000139 }
Chris Lattner428b92e2006-09-15 03:57:23 +0000140 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000141
Chris Lattner799a9192005-04-09 16:17:50 +0000142 // Note intervals due to live-in values.
143 if (fn.livein_begin() != fn.livein_end()) {
144 MachineBasicBlock *Entry = fn.begin();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000145 for (MachineFunction::livein_iterator I = fn.livein_begin(),
Chris Lattner799a9192005-04-09 16:17:50 +0000146 E = fn.livein_end(); I != E; ++I) {
Chris Lattner6b128bd2006-09-03 08:07:11 +0000147 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000148 getOrCreateInterval(I->first), 0);
Chris Lattner712ad0c2005-05-13 07:08:07 +0000149 for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000150 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000151 getOrCreateInterval(*AS), 0);
Chris Lattner799a9192005-04-09 16:17:50 +0000152 }
153 }
154
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000155 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000156
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000157 numIntervals += getNumIntervals();
158
Chris Lattner38135af2005-05-14 05:34:15 +0000159 DEBUG(std::cerr << "********** INTERVALS **********\n";
160 for (iterator I = begin(), E = end(); I != E; ++I) {
161 I->second.print(std::cerr, mri_);
162 std::cerr << "\n";
163 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000164
Chris Lattner428b92e2006-09-15 03:57:23 +0000165 // Join (coallesce) intervals if requested.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166 if (EnableJoining) joinIntervals();
167
168 numIntervalsAfter += getNumIntervals();
Chris Lattner428b92e2006-09-15 03:57:23 +0000169
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000170
171 // perform a final pass over the instructions and compute spill
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000172 // weights, coalesce virtual registers and remove identity moves.
Chris Lattner428b92e2006-09-15 03:57:23 +0000173 const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000174
175 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
176 mbbi != mbbe; ++mbbi) {
177 MachineBasicBlock* mbb = mbbi;
178 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
179
180 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
181 mii != mie; ) {
182 // if the move will be an identity move delete it
183 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000184 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000185 (RegRep = rep(srcReg)) == rep(dstReg)) {
186 // remove from def list
187 LiveInterval &interval = getOrCreateInterval(RegRep);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000188 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000189 mii = mbbi->erase(mii);
190 ++numPeep;
191 }
192 else {
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000193 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
194 const MachineOperand &mop = mii->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000195 if (mop.isRegister() && mop.getReg() &&
196 MRegisterInfo::isVirtualRegister(mop.getReg())) {
197 // replace register with representative register
198 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000199 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000200
201 LiveInterval &RegInt = getInterval(reg);
202 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000203 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000204 }
205 }
206 ++mii;
207 }
208 }
209 }
210
Evan Cheng99314142006-05-11 07:29:24 +0000211 for (iterator I = begin(), E = end(); I != E; ++I) {
212 LiveInterval &li = I->second;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000213 if (MRegisterInfo::isVirtualRegister(li.reg)) {
214 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000215 // range the use follows def immediately, it doesn't make sense to spill
216 // it and hope it will be easier to allocate for this li.
217 if (isZeroLengthInterval(&li))
218 li.weight = float(HUGE_VAL);
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000219 }
Evan Cheng99314142006-05-11 07:29:24 +0000220 }
221
Chris Lattner70ca3582004-09-30 15:59:17 +0000222 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000223 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000224}
225
Chris Lattner70ca3582004-09-30 15:59:17 +0000226/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000227void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000228 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000229 for (const_iterator I = begin(), E = end(); I != E; ++I) {
230 I->second.print(std::cerr, mri_);
231 std::cerr << "\n";
232 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000233
234 O << "********** MACHINEINSTRS **********\n";
235 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
236 mbbi != mbbe; ++mbbi) {
237 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
238 for (MachineBasicBlock::iterator mii = mbbi->begin(),
239 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000240 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000241 }
242 }
243}
244
Chris Lattner70ca3582004-09-30 15:59:17 +0000245std::vector<LiveInterval*> LiveIntervals::
246addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000247 // since this is called after the analysis is done we don't know if
248 // LiveVariables is available
249 lv_ = getAnalysisToUpdate<LiveVariables>();
250
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000252
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000253 assert(li.weight != HUGE_VAL &&
254 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000255
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000256 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: ";
257 li.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000258
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 for (LiveInterval::Ranges::const_iterator
262 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
263 unsigned index = getBaseIndex(i->start);
264 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
265 for (; index != end; index += InstrSlots::NUM) {
266 // skip deleted instructions
267 while (index != end && !getInstructionFromIndex(index))
268 index += InstrSlots::NUM;
269 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000270
Chris Lattner3b9db832006-01-03 07:41:37 +0000271 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000272
Chris Lattner29268692006-09-05 02:12:02 +0000273 RestartInstruction:
Chris Lattner3b9db832006-01-03 07:41:37 +0000274 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
275 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000276 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattner29268692006-09-05 02:12:02 +0000277 if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000278 // Attempt to fold the memory reference into the instruction. If we
279 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000280 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000281 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000282 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000283 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000284 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000285 i2miMap_[index/InstrSlots::NUM] = fmi;
286 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000287 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000288 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000289 // Folding the load/store can completely change the instruction in
290 // unpredictable ways, rescan it from the beginning.
Chris Lattner29268692006-09-05 02:12:02 +0000291 goto RestartInstruction;
Chris Lattner477e4552004-09-30 16:10:45 +0000292 } else {
Chris Lattner29268692006-09-05 02:12:02 +0000293 // Create a new virtual register for the spill interval.
294 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
295
296 // Scan all of the operands of this instruction rewriting operands
297 // to use NewVReg instead of li.reg as appropriate. We do this for
298 // two reasons:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 //
Chris Lattner29268692006-09-05 02:12:02 +0000300 // 1. If the instr reads the same spilled vreg multiple times, we
301 // want to reuse the NewVReg.
302 // 2. If the instr is a two-addr instruction, we are required to
303 // keep the src/dst regs pinned.
304 //
305 // Keep track of whether we replace a use and/or def so that we can
306 // create the spill interval with the appropriate range.
307 mop.setReg(NewVReg);
308
309 bool HasUse = mop.isUse();
310 bool HasDef = mop.isDef();
311 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
312 if (MI->getOperand(j).isReg() &&
313 MI->getOperand(j).getReg() == li.reg) {
314 MI->getOperand(j).setReg(NewVReg);
315 HasUse |= MI->getOperand(j).isUse();
316 HasDef |= MI->getOperand(j).isDef();
317 }
318 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000319
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 // create a new register for this spill
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321 vrm.grow();
Chris Lattner29268692006-09-05 02:12:02 +0000322 vrm.assignVirt2StackSlot(NewVReg, slot);
323 LiveInterval &nI = getOrCreateInterval(NewVReg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000325
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326 // the spill weight is now infinity as it
327 // cannot be spilled again
Chris Lattner28696be2005-01-08 19:55:00 +0000328 nI.weight = float(HUGE_VAL);
Chris Lattner29268692006-09-05 02:12:02 +0000329
330 if (HasUse) {
331 LiveRange LR(getLoadIndex(index), getUseIndex(index),
332 nI.getNextValue(~0U, 0));
333 DEBUG(std::cerr << " +" << LR);
334 nI.addRange(LR);
335 }
336 if (HasDef) {
337 LiveRange LR(getDefIndex(index), getStoreIndex(index),
338 nI.getNextValue(~0U, 0));
339 DEBUG(std::cerr << " +" << LR);
340 nI.addRange(LR);
341 }
342
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000344
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000345 // update live variables if it is available
346 if (lv_)
Chris Lattner29268692006-09-05 02:12:02 +0000347 lv_->addVirtualRegisterKilled(NewVReg, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000348
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000349 DEBUG(std::cerr << "\t\t\t\tadded new interval: ";
350 nI.print(std::cerr, mri_); std::cerr << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000352 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000354 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000356
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000358}
359
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000360void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 if (MRegisterInfo::isPhysicalRegister(reg))
362 std::cerr << mri_->getName(reg);
363 else
364 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000365}
366
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000367void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000368 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000369 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000370 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
372 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000373
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000374 // Virtual registers may be defined multiple times (due to phi
375 // elimination and 2-addr elimination). Much of what we do only has to be
376 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 // time we see a vreg.
378 if (interval.empty()) {
379 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000380 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner6097d132004-07-19 02:15:56 +0000381
Chris Lattner91725b72006-08-31 05:54:43 +0000382 unsigned ValNum;
383 unsigned SrcReg, DstReg;
384 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
385 ValNum = interval.getNextValue(~0U, 0);
386 else
387 ValNum = interval.getNextValue(defIndex, SrcReg);
388
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000389 assert(ValNum == 0 && "First value in interval is not 0?");
390 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000391
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000392 // Loop over all of the blocks that the vreg is defined in. There are
393 // two cases we have to handle here. The most common case is a vreg
394 // whose lifetime is contained within a basic block. In this case there
395 // will be a single kill, in MBB, which comes after the definition.
396 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
397 // FIXME: what about dead vars?
398 unsigned killIdx;
399 if (vi.Kills[0] != mi)
400 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
401 else
402 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000403
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000404 // If the kill happens after the definition, we have an intra-block
405 // live range.
406 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000407 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408 "Shouldn't be alive across any blocks!");
409 LiveRange LR(defIndex, killIdx, ValNum);
410 interval.addRange(LR);
411 DEBUG(std::cerr << " +" << LR << "\n");
412 return;
413 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000414 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // The other case we handle is when a virtual register lives to the end
417 // of the defining block, potentially live across some blocks, then is
418 // live into some number of blocks, but gets killed. Start by adding a
419 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000420 LiveRange NewLR(defIndex,
421 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
422 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000423 DEBUG(std::cerr << " +" << NewLR);
424 interval.addRange(NewLR);
425
426 // Iterate over all of the blocks that the variable is completely
427 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
428 // live interval.
429 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
430 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000431 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
432 if (!MBB->empty()) {
433 LiveRange LR(getMBBStartIdx(i),
434 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 ValNum);
436 interval.addRange(LR);
437 DEBUG(std::cerr << " +" << LR);
438 }
439 }
440 }
441
442 // Finally, this virtual register is live from the start of any killing
443 // block to the 'use' slot of the killing instruction.
444 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
445 MachineInstr *Kill = vi.Kills[i];
Chris Lattner428b92e2006-09-15 03:57:23 +0000446 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000447 getUseIndex(getInstructionIndex(Kill))+1,
448 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 interval.addRange(LR);
450 DEBUG(std::cerr << " +" << LR);
451 }
452
453 } else {
454 // If this is the second time we see a virtual register definition, it
455 // must be due to phi elimination or two addr elimination. If this is
456 // the result of two address elimination, then the vreg is the first
457 // operand, and is a def-and-use.
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000458 if (mi->getOperand(0).isRegister() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000459 mi->getOperand(0).getReg() == interval.reg &&
Chris Lattner29268692006-09-05 02:12:02 +0000460 mi->getNumOperands() > 1 && mi->getOperand(1).isRegister() &&
461 mi->getOperand(1).getReg() == interval.reg &&
462 mi->getOperand(0).isDef() && mi->getOperand(1).isUse()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 // If this is a two-address definition, then we have already processed
464 // the live range. The only problem is that we didn't realize there
465 // are actually two values in the live interval. Because of this we
466 // need to take the LiveRegion that defines this register and split it
467 // into two values.
468 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000469 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470
471 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000472 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000474
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000475 // Two-address vregs should always only be redefined once. This means
476 // that at this point, there should be exactly one value number in it.
477 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
478
Chris Lattner91725b72006-08-31 05:54:43 +0000479 // The new value number (#1) is defined by the instruction we claimed
480 // defined value #0.
481 unsigned ValNo = interval.getNextValue(0, 0);
482 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000483
Chris Lattner91725b72006-08-31 05:54:43 +0000484 // Value#0 is now defined by the 2-addr instruction.
485 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000486
487 // Add the new live interval which replaces the range for the input copy.
488 LiveRange LR(DefIndex, RedefIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 DEBUG(std::cerr << " replace range with " << LR);
490 interval.addRange(LR);
491
492 // If this redefinition is dead, we need to add a dummy unit live
493 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000494 if (lv_->RegisterDefIsDead(mi, interval.reg))
495 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000496
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000497 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498
499 } else {
500 // Otherwise, this must be because of phi elimination. If this is the
501 // first redefinition of the vreg that we have seen, go back and change
502 // the live range in the PHI block to be a different value number.
503 if (interval.containsOneValue()) {
504 assert(vi.Kills.size() == 1 &&
505 "PHI elimination vreg should have one kill, the PHI itself!");
506
507 // Remove the old range that we now know has an incorrect number.
508 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000509 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000511 DEBUG(std::cerr << "Removing [" << Start << "," << End << "] from: ";
512 interval.print(std::cerr, mri_); std::cerr << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513 interval.removeRange(Start, End);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000514 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000516 // Replace the interval with one of a NEW value number. Note that this
517 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000518 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000519 DEBUG(std::cerr << " replace range with " << LR);
520 interval.addRange(LR);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000521 DEBUG(std::cerr << "RESULT: "; interval.print(std::cerr, mri_));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 }
523
524 // In the case of PHI elimination, each variable definition is only
525 // live until the end of the block. We've already taken care of the
526 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000527 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000528
529 unsigned ValNum;
530 unsigned SrcReg, DstReg;
531 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
532 ValNum = interval.getNextValue(~0U, 0);
533 else
534 ValNum = interval.getNextValue(defIndex, SrcReg);
535
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000536 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000537 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 interval.addRange(LR);
539 DEBUG(std::cerr << " +" << LR);
540 }
541 }
542
543 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000544}
545
Chris Lattnerf35fef72004-07-23 21:24:19 +0000546void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000547 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000548 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000549 LiveInterval &interval,
550 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000551 // A physical register cannot be live across basic block, so its
552 // lifetime must end somewhere in its defining basic block.
553 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
554 typedef LiveVariables::killed_iterator KillIter;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000555
Chris Lattner6b128bd2006-09-03 08:07:11 +0000556 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000557 unsigned start = getDefIndex(baseIndex);
558 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000559
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000560 // If it is not used after definition, it is considered dead at
561 // the instruction defining it. Hence its interval is:
562 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000563 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
564 DEBUG(std::cerr << " dead");
565 end = getDefIndex(start) + 1;
566 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 }
568
569 // If it is not dead on definition, it must be killed by a
570 // subsequent instruction. Hence its interval is:
571 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000572 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000573 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000574 if (lv_->KillsRegister(mi, interval.reg)) {
575 DEBUG(std::cerr << " killed");
576 end = getUseIndex(baseIndex) + 1;
577 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000578 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000580
581 // The only case we should have a dead physreg here without a killing or
582 // instruction where we know it's dead is if it is live-in to the function
583 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000584 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000585 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000586
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000587exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000589
Chris Lattner91725b72006-08-31 05:54:43 +0000590 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
591 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592 interval.addRange(LR);
593 DEBUG(std::cerr << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000594}
595
Chris Lattnerf35fef72004-07-23 21:24:19 +0000596void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
597 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000598 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000599 unsigned reg) {
600 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000601 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000602 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000603 unsigned SrcReg, DstReg;
604 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
605 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000606 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000607 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000608 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000609 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000610}
611
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000612/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000613/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000614/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000615/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000616void LiveIntervals::computeIntervals() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000617 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
618 DEBUG(std::cerr << "********** Function: "
619 << ((Value*)mf_->getFunction())->getName() << '\n');
Chris Lattner799a9192005-04-09 16:17:50 +0000620 bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000621
Chris Lattner6b128bd2006-09-03 08:07:11 +0000622 // Track the index of the current machine instr.
623 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000624 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
625 MBBI != E; ++MBBI) {
626 MachineBasicBlock *MBB = MBBI;
627 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000628
Chris Lattner428b92e2006-09-15 03:57:23 +0000629 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000630 if (IgnoreFirstInstr) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000631 ++MI;
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000632 IgnoreFirstInstr = false;
633 MIIndex += InstrSlots::NUM;
634 }
635
Chris Lattner428b92e2006-09-15 03:57:23 +0000636 for (; MI != miEnd; ++MI) {
637 const TargetInstrDescriptor &TID = tii_->get(MI->getOpcode());
638 DEBUG(std::cerr << MIIndex << "\t" << *MI);
639
640 // Handle implicit defs.
641 if (TID.ImplicitDefs) {
642 for (const unsigned *ImpDef = TID.ImplicitDefs; *ImpDef; ++ImpDef)
643 handleRegisterDef(MBB, MI, MIIndex, *ImpDef);
Jim Laskeycd4317e2006-07-21 21:15:20 +0000644 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000645
Chris Lattner428b92e2006-09-15 03:57:23 +0000646 // Handle explicit defs.
647 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
648 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000649 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000650 if (MO.isRegister() && MO.getReg() && MO.isDef())
651 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000652 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000653
654 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000655 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000656 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000657}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000658
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000659/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
660/// being the source and IntB being the dest, thus this defines a value number
661/// in IntB. If the source value number (in IntA) is defined by a copy from B,
662/// see if we can merge these two pieces of B into a single value number,
663/// eliminating a copy. For example:
664///
665/// A3 = B0
666/// ...
667/// B1 = A3 <- this copy
668///
669/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
670/// value number to be replaced with B0 (which simplifies the B liveinterval).
671///
672/// This returns true if an interval was modified.
673///
674bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000675 MachineInstr *CopyMI) {
676 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
677
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000678 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
679 // the example above.
680 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
681 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000682
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000683 // Get the location that B is defined at. Two options: either this value has
684 // an unknown definition point or it is defined at CopyIdx. If unknown, we
685 // can't process it.
686 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
687 if (BValNoDefIdx == ~0U) return false;
688 assert(BValNoDefIdx == CopyIdx &&
689 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000690
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000691 // AValNo is the value number in A that defines the copy, A0 in the example.
692 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
693 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000694
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000695 // If AValNo is defined as a copy from IntB, we can potentially process this.
696
697 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000698 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
699 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000700
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000701 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000702
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000703 // If the source register comes from an interval other than IntB, we can't
704 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000705 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000706
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000707 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000708 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000709 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
710
711 // Make sure that the end of the live range is inside the same block as
712 // CopyMI.
713 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000714 if (!ValLREndInst ||
715 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000716
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000717 // Okay, we now know that ValLR ends in the same block that the CopyMI
718 // live-range starts. If there are no intervening live ranges between them in
719 // IntB, we can merge them.
720 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000721
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000722 DEBUG(std::cerr << "\nExtending: "; IntB.print(std::cerr, mri_));
Chris Lattnerba256032006-08-30 23:02:29 +0000723
724 // We are about to delete CopyMI, so need to remove it as the 'instruction
725 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000726 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000727
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000728 // Okay, we can merge them. We need to insert a new liverange:
729 // [ValLR.end, BLR.begin) of either value number, then we merge the
730 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000731 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
732 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
733
734 // If the IntB live range is assigned to a physical register, and if that
735 // physreg has aliases,
736 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
737 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
738 LiveInterval &AliasLI = getInterval(*AS);
739 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000740 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000741 }
742 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000743
744 // Okay, merge "B1" into the same value number as "B0".
745 if (BValNo != ValLR->ValId)
746 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
747 DEBUG(std::cerr << " result = "; IntB.print(std::cerr, mri_);
748 std::cerr << "\n");
Chris Lattneraa51a482005-10-21 06:49:50 +0000749
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000750 // Finally, delete the copy instruction.
751 RemoveMachineInstrFromMaps(CopyMI);
752 CopyMI->eraseFromParent();
753 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000754 return true;
755}
756
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000757
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000758/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
759/// which are the src/dst of the copy instruction CopyMI. This returns true
760/// if the copy was successfully coallesced away, or if it is never possible
761/// to coallesce these this copy, due to register constraints. It returns
762/// false if it is not currently possible to coallesce this interval, but
763/// it may be possible if other things get coallesced.
764bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
765 unsigned SrcReg, unsigned DstReg) {
766
767
768 DEBUG(std::cerr << getInstructionIndex(CopyMI) << '\t' << *CopyMI);
769
770 // Get representative registers.
771 SrcReg = rep(SrcReg);
772 DstReg = rep(DstReg);
773
774 // If they are already joined we continue.
775 if (SrcReg == DstReg) {
776 DEBUG(std::cerr << "\tCopy already coallesced.\n");
777 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000778 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000779
780 // If they are both physical registers, we cannot join them.
781 if (MRegisterInfo::isPhysicalRegister(SrcReg) &&
782 MRegisterInfo::isPhysicalRegister(DstReg)) {
783 DEBUG(std::cerr << "\tCan not coallesce physregs.\n");
784 return true; // Not coallescable.
785 }
786
787 // We only join virtual registers with allocatable physical registers.
788 if (MRegisterInfo::isPhysicalRegister(SrcReg) && !allocatableRegs_[SrcReg]){
789 DEBUG(std::cerr << "\tSrc reg is unallocatable physreg.\n");
790 return true; // Not coallescable.
791 }
792 if (MRegisterInfo::isPhysicalRegister(DstReg) && !allocatableRegs_[DstReg]){
793 DEBUG(std::cerr << "\tDst reg is unallocatable physreg.\n");
794 return true; // Not coallescable.
795 }
796
797 // If they are not of the same register class, we cannot join them.
798 if (differingRegisterClasses(SrcReg, DstReg)) {
799 DEBUG(std::cerr << "\tSrc/Dest are different register classes.\n");
800 return true; // Not coallescable.
801 }
802
803 LiveInterval &SrcInt = getInterval(SrcReg);
804 LiveInterval &DestInt = getInterval(DstReg);
805 assert(SrcInt.reg == SrcReg && DestInt.reg == DstReg &&
806 "Register mapping is horribly broken!");
807
808 DEBUG(std::cerr << "\t\tInspecting "; SrcInt.print(std::cerr, mri_);
809 std::cerr << " and "; DestInt.print(std::cerr, mri_);
810 std::cerr << ": ");
811
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000812 // Okay, attempt to join these two intervals. On failure, this returns false.
813 // Otherwise, if one of the intervals being joined is a physreg, this method
814 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
815 // been modified, so we can use this information below to update aliases.
816 if (!JoinIntervals(DestInt, SrcInt)) {
817 // Coallescing failed.
818
819 // If we can eliminate the copy without merging the live ranges, do so now.
820 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
821 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000822
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000823 // Otherwise, we are unable to join the intervals.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000824 DEBUG(std::cerr << "Interference!\n");
825 return false;
826 }
827
Chris Lattnere7f729b2006-08-26 01:28:16 +0000828 bool Swapped = SrcReg == DestInt.reg;
829 if (Swapped)
830 std::swap(SrcReg, DstReg);
831 assert(MRegisterInfo::isVirtualRegister(SrcReg) &&
832 "LiveInterval::join didn't work right!");
833
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000834 // If we're about to merge live ranges into a physical register live range,
835 // we have to update any aliased register's live ranges to indicate that they
836 // have clobbered values for this range.
Chris Lattnere7f729b2006-08-26 01:28:16 +0000837 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
838 for (const unsigned *AS = mri_->getAliasSet(DstReg); *AS; ++AS)
839 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000840 }
841
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000842 DEBUG(std::cerr << "\n\t\tJoined. Result = "; DestInt.print(std::cerr, mri_);
843 std::cerr << "\n");
Chris Lattnere7f729b2006-08-26 01:28:16 +0000844
845 // If the intervals were swapped by Join, swap them back so that the register
846 // mapping (in the r2i map) is correct.
847 if (Swapped) SrcInt.swap(DestInt);
848 r2iMap_.erase(SrcReg);
849 r2rMap_[SrcReg] = DstReg;
850
Chris Lattnerbfe180a2006-08-31 05:58:59 +0000851 // Finally, delete the copy instruction.
852 RemoveMachineInstrFromMaps(CopyMI);
853 CopyMI->eraseFromParent();
854 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000855 ++numJoins;
856 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000857}
858
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000859/// ComputeUltimateVN - Assuming we are going to join two live intervals,
860/// compute what the resultant value numbers for each value in the input two
861/// ranges will be. This is complicated by copies between the two which can
862/// and will commonly cause multiple value numbers to be merged into one.
863///
864/// VN is the value number that we're trying to resolve. InstDefiningValue
865/// keeps track of the new InstDefiningValue assignment for the result
866/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
867/// whether a value in this or other is a copy from the opposite set.
868/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
869/// already been assigned.
870///
871/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
872/// contains the value number the copy is from.
873///
874static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +0000875 SmallVector<std::pair<unsigned,
876 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000877 SmallVector<int, 16> &ThisFromOther,
878 SmallVector<int, 16> &OtherFromThis,
879 SmallVector<int, 16> &ThisValNoAssignments,
880 SmallVector<int, 16> &OtherValNoAssignments,
881 LiveInterval &ThisLI, LiveInterval &OtherLI) {
882 // If the VN has already been computed, just return it.
883 if (ThisValNoAssignments[VN] >= 0)
884 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000885// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000886
887 // If this val is not a copy from the other val, then it must be a new value
888 // number in the destination.
889 int OtherValNo = ThisFromOther[VN];
890 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +0000891 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
892 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000893 }
894
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000895 // Otherwise, this *is* a copy from the RHS. If the other side has already
896 // been computed, return it.
897 if (OtherValNoAssignments[OtherValNo] >= 0)
898 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
899
900 // Mark this value number as currently being computed, then ask what the
901 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000902 ThisValNoAssignments[VN] = -2;
903 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +0000904 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000905 OtherFromThis, ThisFromOther,
906 OtherValNoAssignments, ThisValNoAssignments,
907 OtherLI, ThisLI);
908 return ThisValNoAssignments[VN] = UltimateVN;
909}
910
Chris Lattnerf21f0202006-09-02 05:26:59 +0000911static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
912 return std::find(V.begin(), V.end(), Val) != V.end();
913}
914
915/// SimpleJoin - Attempt to joint the specified interval into this one. The
916/// caller of this method must guarantee that the RHS only contains a single
917/// value number and that the RHS is not defined by a copy from this
918/// interval. This returns false if the intervals are not joinable, or it
919/// joins them and returns true.
920bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
921 assert(RHS.containsOneValue());
922
923 // Some number (potentially more than one) value numbers in the current
924 // interval may be defined as copies from the RHS. Scan the overlapping
925 // portions of the LHS and RHS, keeping track of this and looking for
926 // overlapping live ranges that are NOT defined as copies. If these exist, we
927 // cannot coallesce.
928
929 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
930 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
931
932 if (LHSIt->start < RHSIt->start) {
933 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
934 if (LHSIt != LHS.begin()) --LHSIt;
935 } else if (RHSIt->start < LHSIt->start) {
936 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
937 if (RHSIt != RHS.begin()) --RHSIt;
938 }
939
940 SmallVector<unsigned, 8> EliminatedLHSVals;
941
942 while (1) {
943 // Determine if these live intervals overlap.
944 bool Overlaps = false;
945 if (LHSIt->start <= RHSIt->start)
946 Overlaps = LHSIt->end > RHSIt->start;
947 else
948 Overlaps = RHSIt->end > LHSIt->start;
949
950 // If the live intervals overlap, there are two interesting cases: if the
951 // LHS interval is defined by a copy from the RHS, it's ok and we record
952 // that the LHS value # is the same as the RHS. If it's not, then we cannot
953 // coallesce these live ranges and we bail out.
954 if (Overlaps) {
955 // If we haven't already recorded that this value # is safe, check it.
956 if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
957 // Copy from the RHS?
958 unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
959 if (rep(SrcReg) != RHS.reg)
960 return false; // Nope, bail out.
961
962 EliminatedLHSVals.push_back(LHSIt->ValId);
963 }
964
965 // We know this entire LHS live range is okay, so skip it now.
966 if (++LHSIt == LHSEnd) break;
967 continue;
968 }
969
970 if (LHSIt->end < RHSIt->end) {
971 if (++LHSIt == LHSEnd) break;
972 } else {
973 // One interesting case to check here. It's possible that we have
974 // something like "X3 = Y" which defines a new value number in the LHS,
975 // and is the last use of this liverange of the RHS. In this case, we
976 // want to notice this copy (so that it gets coallesced away) even though
977 // the live ranges don't actually overlap.
978 if (LHSIt->start == RHSIt->end) {
979 if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
980 // We already know that this value number is going to be merged in
981 // if coallescing succeeds. Just skip the liverange.
982 if (++LHSIt == LHSEnd) break;
983 } else {
984 // Otherwise, if this is a copy from the RHS, mark it as being merged
985 // in.
986 if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
987 EliminatedLHSVals.push_back(LHSIt->ValId);
988
989 // We know this entire LHS live range is okay, so skip it now.
990 if (++LHSIt == LHSEnd) break;
991 }
992 }
993 }
994
995 if (++RHSIt == RHSEnd) break;
996 }
997 }
998
999 // If we got here, we know that the coallescing will be successful and that
1000 // the value numbers in EliminatedLHSVals will all be merged together. Since
1001 // the most common case is that EliminatedLHSVals has a single number, we
1002 // optimize for it: if there is more than one value, we merge them all into
1003 // the lowest numbered one, then handle the interval as if we were merging
1004 // with one value number.
1005 unsigned LHSValNo;
1006 if (EliminatedLHSVals.size() > 1) {
1007 // Loop through all the equal value numbers merging them into the smallest
1008 // one.
1009 unsigned Smallest = EliminatedLHSVals[0];
1010 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
1011 if (EliminatedLHSVals[i] < Smallest) {
1012 // Merge the current notion of the smallest into the smaller one.
1013 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1014 Smallest = EliminatedLHSVals[i];
1015 } else {
1016 // Merge into the smallest.
1017 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1018 }
1019 }
1020 LHSValNo = Smallest;
1021 } else {
1022 assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
1023 LHSValNo = EliminatedLHSVals[0];
1024 }
1025
1026 // Okay, now that there is a single LHS value number that we're merging the
1027 // RHS into, update the value number info for the LHS to indicate that the
1028 // value number is defined where the RHS value number was.
1029 LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
1030
1031 // Okay, the final step is to loop over the RHS live intervals, adding them to
1032 // the LHS.
1033 LHS.MergeRangesInAsValue(RHS, LHSValNo);
1034 LHS.weight += RHS.weight;
1035
1036 return true;
1037}
1038
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001039/// JoinIntervals - Attempt to join these two intervals. On failure, this
1040/// returns false. Otherwise, if one of the intervals being joined is a
1041/// physreg, this method always canonicalizes LHS to be it. The output
1042/// "RHS" will not have been modified, so we can use this information
1043/// below to update aliases.
1044bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001045 // Compute the final value assignment, assuming that the live ranges can be
1046 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001047 SmallVector<int, 16> LHSValNoAssignments;
1048 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +00001049 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner238416c2006-09-01 06:10:18 +00001050
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001051 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001052 if (RHS.containsOneValue()) {
1053 // Copies from a liveinterval with a single value are simple to handle and
1054 // very common, handle the special case here. This is important, because
1055 // often RHS is small and LHS is large (e.g. a physreg).
1056
1057 // Find out if the RHS is defined as a copy from some value in the LHS.
1058 int RHSValID = -1;
1059 std::pair<unsigned,unsigned> RHSValNoInfo;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001060 unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
1061 if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
1062 // If RHS is not defined as a copy from the LHS, we can use simpler and
1063 // faster checks to see if the live ranges are coallescable. This joiner
1064 // can't swap the LHS/RHS intervals though.
1065 if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
1066 return SimpleJoin(LHS, RHS);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001067 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001068 RHSValNoInfo = RHS.getValNumInfo(0);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001069 }
1070 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001071 // It was defined as a copy from the LHS, find out what value # it is.
1072 unsigned ValInst = RHS.getInstForValNum(0);
1073 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1074 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001075 }
1076
Chris Lattnerf21f0202006-09-02 05:26:59 +00001077 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1078 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001079 ValueNumberInfo.resize(LHS.getNumValNums());
1080
1081 // Okay, *all* of the values in LHS that are defined as a copy from RHS
1082 // should now get updated.
1083 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1084 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
1085 if (rep(LHSSrcReg) != RHS.reg) {
1086 // If this is not a copy from the RHS, its value number will be
1087 // unmodified by the coallescing.
1088 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1089 LHSValNoAssignments[VN] = VN;
1090 } else if (RHSValID == -1) {
1091 // Otherwise, it is a copy from the RHS, and we don't already have a
1092 // value# for it. Keep the current value number, but remember it.
1093 LHSValNoAssignments[VN] = RHSValID = VN;
1094 ValueNumberInfo[VN] = RHSValNoInfo;
1095 } else {
1096 // Otherwise, use the specified value #.
1097 LHSValNoAssignments[VN] = RHSValID;
1098 if (VN != (unsigned)RHSValID)
1099 ValueNumberInfo[VN].first = ~1U;
1100 else
1101 ValueNumberInfo[VN] = RHSValNoInfo;
1102 }
1103 } else {
1104 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1105 LHSValNoAssignments[VN] = VN;
1106 }
1107 }
1108
1109 assert(RHSValID != -1 && "Didn't find value #?");
1110 RHSValNoAssignments[0] = RHSValID;
1111
1112 } else {
Chris Lattner238416c2006-09-01 06:10:18 +00001113 // Loop over the value numbers of the LHS, seeing if any are defined from
1114 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001115 SmallVector<int, 16> LHSValsDefinedFromRHS;
1116 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
1117 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1118 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
1119 if (ValSrcReg == 0) // Src not defined by a copy?
1120 continue;
1121
Chris Lattner238416c2006-09-01 06:10:18 +00001122 // DstReg is known to be a register in the LHS interval. If the src is
1123 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001124 if (rep(ValSrcReg) != RHS.reg)
1125 continue;
1126
1127 // Figure out the value # from the RHS.
1128 unsigned ValInst = LHS.getInstForValNum(VN);
1129 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
1130 }
1131
Chris Lattner238416c2006-09-01 06:10:18 +00001132 // Loop over the value numbers of the RHS, seeing if any are defined from
1133 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001134 SmallVector<int, 16> RHSValsDefinedFromLHS;
1135 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
1136 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
1137 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
1138 if (ValSrcReg == 0) // Src not defined by a copy?
1139 continue;
1140
Chris Lattner238416c2006-09-01 06:10:18 +00001141 // DstReg is known to be a register in the RHS interval. If the src is
1142 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001143 if (rep(ValSrcReg) != LHS.reg)
1144 continue;
1145
1146 // Figure out the value # from the LHS.
1147 unsigned ValInst = RHS.getInstForValNum(VN);
1148 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1149 }
1150
Chris Lattnerf21f0202006-09-02 05:26:59 +00001151 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1152 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
1153 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
1154
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001155 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001156 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
1157 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001158 ComputeUltimateVN(VN, ValueNumberInfo,
1159 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1160 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1161 }
1162 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001163 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1164 continue;
1165 // If this value number isn't a copy from the LHS, it's a new number.
1166 if (RHSValsDefinedFromLHS[VN] == -1) {
1167 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1168 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1169 continue;
1170 }
1171
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001172 ComputeUltimateVN(VN, ValueNumberInfo,
1173 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1174 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1175 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001176 }
1177
1178 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1179 // interval lists to see if these intervals are coallescable.
1180 LiveInterval::const_iterator I = LHS.begin();
1181 LiveInterval::const_iterator IE = LHS.end();
1182 LiveInterval::const_iterator J = RHS.begin();
1183 LiveInterval::const_iterator JE = RHS.end();
1184
1185 // Skip ahead until the first place of potential sharing.
1186 if (I->start < J->start) {
1187 I = std::upper_bound(I, IE, J->start);
1188 if (I != LHS.begin()) --I;
1189 } else if (J->start < I->start) {
1190 J = std::upper_bound(J, JE, I->start);
1191 if (J != RHS.begin()) --J;
1192 }
1193
1194 while (1) {
1195 // Determine if these two live ranges overlap.
1196 bool Overlaps;
1197 if (I->start < J->start) {
1198 Overlaps = I->end > J->start;
1199 } else {
1200 Overlaps = J->end > I->start;
1201 }
1202
1203 // If so, check value # info to determine if they are really different.
1204 if (Overlaps) {
1205 // If the live range overlap will map to the same value number in the
1206 // result liverange, we can still coallesce them. If not, we can't.
1207 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1208 return false;
1209 }
1210
1211 if (I->end < J->end) {
1212 ++I;
1213 if (I == IE) break;
1214 } else {
1215 ++J;
1216 if (J == JE) break;
1217 }
1218 }
1219
1220 // If we get here, we know that we can coallesce the live ranges. Ask the
1221 // intervals to coallesce themselves now.
1222 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001223 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001224 return true;
1225}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001226
1227
Chris Lattnercc0d1562004-07-19 14:40:29 +00001228namespace {
1229 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1230 // depth of the basic block (the unsigned), and then on the MBB number.
1231 struct DepthMBBCompare {
1232 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1233 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1234 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001235 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001236 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001237 }
1238 };
1239}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001240
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001241
Chris Lattner1acb17c2006-09-02 05:32:53 +00001242void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
1243 std::vector<CopyRec> &TryAgain) {
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001244 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
1245
1246 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1247 MII != E;) {
1248 MachineInstr *Inst = MII++;
1249
1250 // If this isn't a copy, we can't join intervals.
1251 unsigned SrcReg, DstReg;
1252 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1253
Chris Lattner1acb17c2006-09-02 05:32:53 +00001254 if (!JoinCopy(Inst, SrcReg, DstReg))
1255 TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001256 }
1257}
1258
1259
Chris Lattnercc0d1562004-07-19 14:40:29 +00001260void LiveIntervals::joinIntervals() {
1261 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
1262
Chris Lattner1acb17c2006-09-02 05:32:53 +00001263 std::vector<CopyRec> TryAgainList;
1264
Chris Lattnercc0d1562004-07-19 14:40:29 +00001265 const LoopInfo &LI = getAnalysis<LoopInfo>();
1266 if (LI.begin() == LI.end()) {
1267 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001268 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1269 I != E; ++I)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001270 CopyCoallesceInMBB(I, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001271 } else {
1272 // Otherwise, join intervals in inner loops before other intervals.
1273 // Unfortunately we can't just iterate over loop hierarchy here because
1274 // there may be more MBB's than BB's. Collect MBB's for sorting.
1275 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1276 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1277 I != E; ++I)
1278 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1279
1280 // Sort by loop depth.
1281 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1282
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001283 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001284 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001285 CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
1286 }
1287
1288 // Joining intervals can allow other intervals to be joined. Iteratively join
1289 // until we make no progress.
1290 bool ProgressMade = true;
1291 while (ProgressMade) {
1292 ProgressMade = false;
1293
1294 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1295 CopyRec &TheCopy = TryAgainList[i];
1296 if (TheCopy.MI &&
1297 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1298 TheCopy.MI = 0; // Mark this one as done.
1299 ProgressMade = true;
1300 }
1301 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001302 }
1303
Chris Lattnerc83e40d2004-07-25 03:24:11 +00001304 DEBUG(std::cerr << "*** Register mapping ***\n");
Alkis Evlogimenos5d0d1e32004-09-08 03:01:50 +00001305 DEBUG(for (int i = 0, e = r2rMap_.size(); i != e; ++i)
Chris Lattner7c10b0d2006-08-21 22:56:29 +00001306 if (r2rMap_[i]) {
1307 std::cerr << " reg " << i << " -> ";
1308 printRegName(r2rMap_[i]);
1309 std::cerr << "\n";
1310 });
Chris Lattner1c5c0442004-07-19 14:08:10 +00001311}
1312
Evan Cheng647c15e2006-05-12 06:06:34 +00001313/// Return true if the two specified registers belong to different register
1314/// classes. The registers may be either phys or virt regs.
1315bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1316 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001317
Chris Lattner7ac2d312004-07-24 02:59:07 +00001318 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001319 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001320 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001321 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001322 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001323 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001324
1325 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001326 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1327 if (MRegisterInfo::isVirtualRegister(RegB))
1328 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1329 else
1330 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001331}
1332
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001333LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001334 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Chris Lattnerc9d94d12006-08-27 12:47:48 +00001335 (float)HUGE_VAL : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001336 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001337}