blob: d3e38d043ad02918fa8ca33a915c352ee6b75304 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng04d9d0b2008-02-06 08:00:32 +000021#include "llvm/CodeGen/Passes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/Compiler.h"
Owen Anderson8050fa12008-07-10 01:56:35 +000028#include "llvm/ADT/DenseMap.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/ADT/IndexedMap.h"
30#include "llvm/ADT/SmallVector.h"
31#include "llvm/ADT/Statistic.h"
Evan Chenga1d9dfb2008-02-06 19:16:53 +000032#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include <algorithm>
Evan Cheng0d34ac92008-04-02 17:23:50 +000034#include <map>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035using namespace llvm;
36
37STATISTIC(NumStores, "Number of stores added");
38STATISTIC(NumLoads , "Number of loads added");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
Dan Gohman089efff2008-05-13 00:00:25 +000040static RegisterRegAlloc
41 localRegAlloc("local", " local register allocator",
42 createLocalRegisterAllocator);
43
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 class VISIBILITY_HIDDEN RALocal : public MachineFunctionPass {
46 public:
47 static char ID;
48 RALocal() : MachineFunctionPass((intptr_t)&ID) {}
49 private:
50 const TargetMachine *TM;
51 MachineFunction *MF;
Dan Gohman1e57df32008-02-10 18:45:23 +000052 const TargetRegisterInfo *TRI;
Owen Andersonbf15ae22008-01-07 01:35:56 +000053 const TargetInstrInfo *TII;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
56 // values are spilled.
57 std::map<unsigned, int> StackSlotForVirtReg;
58
59 // Virt2PhysRegMap - This map contains entries for each virtual register
60 // that is currently available in a physical register.
61 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
62
63 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
64 return Virt2PhysRegMap[VirtReg];
65 }
66
67 // PhysRegsUsed - This array is effectively a map, containing entries for
68 // each physical register that currently has a value (ie, it is in
69 // Virt2PhysRegMap). The value mapped to is the virtual register
70 // corresponding to the physical register (the inverse of the
71 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
72 // because it is used by a future instruction, and to -2 if it is not
73 // allocatable. If the entry for a physical register is -1, then the
74 // physical register is "not in the map".
75 //
76 std::vector<int> PhysRegsUsed;
77
78 // PhysRegsUseOrder - This contains a list of the physical registers that
79 // currently have a virtual register value in them. This list provides an
80 // ordering of registers, imposing a reallocation order. This list is only
81 // used if all registers are allocated and we have to spill one, in which
82 // case we spill the least recently used register. Entries at the front of
83 // the list are the least recently used registers, entries at the back are
84 // the most recently used.
85 //
86 std::vector<unsigned> PhysRegsUseOrder;
87
Evan Chenga94efbd2008-01-17 02:08:17 +000088 // Virt2LastUseMap - This maps each virtual register to its last use
89 // (MachineInstr*, operand index pair).
90 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
91 Virt2LastUseMap;
92
93 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman1e57df32008-02-10 18:45:23 +000094 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Chenga94efbd2008-01-17 02:08:17 +000095 return Virt2LastUseMap[Reg];
96 }
97
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 // VirtRegModified - This bitset contains information about which virtual
99 // registers need to be spilled back to memory when their registers are
100 // scavenged. If a virtual register has simply been rematerialized, there
101 // is no reason to spill it to memory when we need the register back.
102 //
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000103 BitVector VirtRegModified;
Owen Anderson9196a392008-07-08 22:24:50 +0000104
105 // UsedInMultipleBlocks - Tracks whether a particular register is used in
106 // more than one block.
107 BitVector UsedInMultipleBlocks;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000110 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
111 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000112 if (Val)
113 VirtRegModified.set(Reg);
114 else
115 VirtRegModified.reset(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 }
117
118 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000119 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
120 assert(Reg - TargetRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 && "Illegal virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +0000122 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 }
124
125 void AddToPhysRegsUseOrder(unsigned Reg) {
126 std::vector<unsigned>::iterator It =
127 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
128 if (It != PhysRegsUseOrder.end())
129 PhysRegsUseOrder.erase(It);
130 PhysRegsUseOrder.push_back(Reg);
131 }
132
133 void MarkPhysRegRecentlyUsed(unsigned Reg) {
134 if (PhysRegsUseOrder.empty() ||
135 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
136
137 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
138 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
139 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
140 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
141 // Add it to the end of the list
142 PhysRegsUseOrder.push_back(RegMatch);
143 if (RegMatch == Reg)
144 return; // Found an exact match, exit early
145 }
146 }
147
148 public:
149 virtual const char *getPassName() const {
150 return "Local Register Allocator";
151 }
152
153 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 AU.addRequiredID(PHIEliminationID);
155 AU.addRequiredID(TwoAddressInstructionPassID);
156 MachineFunctionPass::getAnalysisUsage(AU);
157 }
158
159 private:
160 /// runOnMachineFunction - Register allocate the whole function
161 bool runOnMachineFunction(MachineFunction &Fn);
162
163 /// AllocateBasicBlock - Register allocate the specified basic block.
164 void AllocateBasicBlock(MachineBasicBlock &MBB);
165
166
167 /// areRegsEqual - This method returns true if the specified registers are
168 /// related to each other. To do this, it checks to see if they are equal
169 /// or if the first register is in the alias set of the second register.
170 ///
171 bool areRegsEqual(unsigned R1, unsigned R2) const {
172 if (R1 == R2) return true;
Dan Gohman1e57df32008-02-10 18:45:23 +0000173 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 *AliasSet; ++AliasSet) {
175 if (*AliasSet == R1) return true;
176 }
177 return false;
178 }
179
180 /// getStackSpaceFor - This returns the frame index of the specified virtual
181 /// register on the stack, allocating space if necessary.
182 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
183
184 /// removePhysReg - This method marks the specified physical register as no
185 /// longer being in use.
186 ///
187 void removePhysReg(unsigned PhysReg);
188
189 /// spillVirtReg - This method spills the value specified by PhysReg into
190 /// the virtual register slot specified by VirtReg. It then updates the RA
191 /// data structures to indicate the fact that PhysReg is now available.
192 ///
193 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
194 unsigned VirtReg, unsigned PhysReg);
195
196 /// spillPhysReg - This method spills the specified physical register into
197 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
198 /// true, then the request is ignored if the physical register does not
199 /// contain a virtual register.
200 ///
201 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
202 unsigned PhysReg, bool OnlyVirtRegs = false);
203
204 /// assignVirtToPhysReg - This method updates local state so that we know
205 /// that PhysReg is the proper container for VirtReg now. The physical
206 /// register must not be used for anything else when this is called.
207 ///
208 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
209
210 /// isPhysRegAvailable - Return true if the specified physical register is
211 /// free and available for use. This also includes checking to see if
212 /// aliased registers are all free...
213 ///
214 bool isPhysRegAvailable(unsigned PhysReg) const;
215
216 /// getFreeReg - Look to see if there is a free register available in the
217 /// specified register class. If not, return 0.
218 ///
219 unsigned getFreeReg(const TargetRegisterClass *RC);
220
221 /// getReg - Find a physical register to hold the specified virtual
222 /// register. If all compatible physical registers are used, this method
223 /// spills the last used virtual register to the stack, and uses that
224 /// register.
225 ///
226 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
227 unsigned VirtReg);
228
229 /// reloadVirtReg - This method transforms the specified specified virtual
230 /// register use to refer to a physical register. This method may do this
231 /// in one of several ways: if the register is available in a physical
232 /// register already, it uses that physical register. If the value is not
233 /// in a physical register, and if there are physical registers available,
234 /// it loads it into a register. If register pressure is high, and it is
235 /// possible, it tries to fold the load of the virtual register into the
236 /// instruction itself. It avoids doing this if register pressure is low to
237 /// improve the chance that subsequent instructions can use the reloaded
238 /// value. This method returns the modified instruction.
239 ///
240 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
241 unsigned OpNum);
242
Owen Andersonff01ccf2008-07-09 20:14:53 +0000243 /// ComputeLocalLiveness - Computes liveness of registers within a basic
244 /// block, setting the killed/dead flags as appropriate.
245 void ComputeLocalLiveness(MachineBasicBlock& MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246
247 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
248 unsigned PhysReg);
249 };
250 char RALocal::ID = 0;
251}
252
253/// getStackSpaceFor - This allocates space for the specified virtual register
254/// to be held on the stack.
255int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
256 // Find the location Reg would belong...
Dan Gohman7fb3d542008-07-09 19:51:00 +0000257 std::map<unsigned, int>::iterator I = StackSlotForVirtReg.find(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
Dan Gohman7fb3d542008-07-09 19:51:00 +0000259 if (I != StackSlotForVirtReg.end())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 return I->second; // Already has space allocated?
261
262 // Allocate a new stack object for this spill location...
263 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
264 RC->getAlignment());
265
266 // Assign the slot...
267 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
268 return FrameIdx;
269}
270
271
272/// removePhysReg - This method marks the specified physical register as no
273/// longer being in use.
274///
275void RALocal::removePhysReg(unsigned PhysReg) {
276 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
277
278 std::vector<unsigned>::iterator It =
279 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
280 if (It != PhysRegsUseOrder.end())
281 PhysRegsUseOrder.erase(It);
282}
283
284
285/// spillVirtReg - This method spills the value specified by PhysReg into the
286/// virtual register slot specified by VirtReg. It then updates the RA data
287/// structures to indicate the fact that PhysReg is now available.
288///
289void RALocal::spillVirtReg(MachineBasicBlock &MBB,
290 MachineBasicBlock::iterator I,
291 unsigned VirtReg, unsigned PhysReg) {
292 assert(VirtReg && "Spilling a physical register is illegal!"
293 " Must not have appropriate kill for the register or use exists beyond"
294 " the intended one.");
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000295 DOUT << " Spilling register " << TRI->getName(PhysReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 << " containing %reg" << VirtReg;
Owen Anderson81875432008-01-01 21:11:32 +0000297
Evan Chenga94efbd2008-01-17 02:08:17 +0000298 if (!isVirtRegModified(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 DOUT << " which has not been modified, so no store necessary!";
Evan Chenga94efbd2008-01-17 02:08:17 +0000300 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
301 if (LastUse.first)
302 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000303 } else {
304 // Otherwise, there is a virtual register corresponding to this physical
305 // register. We only need to spill it into its stack slot if it has been
306 // modified.
Chris Lattner1b989192007-12-31 04:13:23 +0000307 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 int FrameIndex = getStackSpaceFor(VirtReg, RC);
309 DOUT << " to stack slot #" << FrameIndex;
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000310 // If the instruction reads the register that's spilled, (e.g. this can
311 // happen if it is a move to a physical register), then the spill
312 // instruction is not a kill.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000313 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Evan Chengb4272522008-02-11 08:30:52 +0000314 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 ++NumStores; // Update statistics
316 }
317
318 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
319
320 DOUT << "\n";
321 removePhysReg(PhysReg);
322}
323
324
325/// spillPhysReg - This method spills the specified physical register into the
326/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
327/// then the request is ignored if the physical register does not contain a
328/// virtual register.
329///
330void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
331 unsigned PhysReg, bool OnlyVirtRegs) {
332 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
333 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
334 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
335 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
336 } else {
337 // If the selected register aliases any other registers, we must make
338 // sure that one of the aliases isn't alive.
Dan Gohman1e57df32008-02-10 18:45:23 +0000339 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 *AliasSet; ++AliasSet)
341 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
342 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
343 if (PhysRegsUsed[*AliasSet])
344 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
345 }
346}
347
348
349/// assignVirtToPhysReg - This method updates local state so that we know
350/// that PhysReg is the proper container for VirtReg now. The physical
351/// register must not be used for anything else when this is called.
352///
353void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
354 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
355 // Update information to note the fact that this register was just used, and
356 // it holds VirtReg.
357 PhysRegsUsed[PhysReg] = VirtReg;
358 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
359 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
360}
361
362
363/// isPhysRegAvailable - Return true if the specified physical register is free
364/// and available for use. This also includes checking to see if aliased
365/// registers are all free...
366///
367bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
368 if (PhysRegsUsed[PhysReg] != -1) return false;
369
370 // If the selected register aliases any other allocated registers, it is
371 // not free!
Dan Gohman1e57df32008-02-10 18:45:23 +0000372 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 *AliasSet; ++AliasSet)
Evan Chengf90128d2008-02-22 20:30:53 +0000374 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 return false; // Can't use this reg then.
376 return true;
377}
378
379
380/// getFreeReg - Look to see if there is a free register available in the
381/// specified register class. If not, return 0.
382///
383unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
384 // Get iterators defining the range of registers that are valid to allocate in
385 // this class, which also specifies the preferred allocation order.
386 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
387 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
388
389 for (; RI != RE; ++RI)
390 if (isPhysRegAvailable(*RI)) { // Is reg unused?
391 assert(*RI != 0 && "Cannot use register!");
392 return *RI; // Found an unused register!
393 }
394 return 0;
395}
396
397
398/// getReg - Find a physical register to hold the specified virtual
399/// register. If all compatible physical registers are used, this method spills
400/// the last used virtual register to the stack, and uses that register.
401///
402unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
403 unsigned VirtReg) {
Chris Lattner1b989192007-12-31 04:13:23 +0000404 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405
406 // First check to see if we have a free register of the requested type...
407 unsigned PhysReg = getFreeReg(RC);
408
409 // If we didn't find an unused register, scavenge one now!
410 if (PhysReg == 0) {
411 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
412
413 // Loop over all of the preallocated registers from the least recently used
414 // to the most recently used. When we find one that is capable of holding
415 // our register, use it.
416 for (unsigned i = 0; PhysReg == 0; ++i) {
417 assert(i != PhysRegsUseOrder.size() &&
418 "Couldn't find a register of the appropriate class!");
419
420 unsigned R = PhysRegsUseOrder[i];
421
422 // We can only use this register if it holds a virtual register (ie, it
423 // can be spilled). Do not use it if it is an explicitly allocated
424 // physical register!
425 assert(PhysRegsUsed[R] != -1 &&
426 "PhysReg in PhysRegsUseOrder, but is not allocated?");
427 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
428 // If the current register is compatible, use it.
429 if (RC->contains(R)) {
430 PhysReg = R;
431 break;
432 } else {
433 // If one of the registers aliased to the current register is
434 // compatible, use it.
Dan Gohman1e57df32008-02-10 18:45:23 +0000435 for (const unsigned *AliasIt = TRI->getAliasSet(R);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 *AliasIt; ++AliasIt) {
437 if (RC->contains(*AliasIt) &&
438 // If this is pinned down for some reason, don't use it. For
439 // example, if CL is pinned, and we run across CH, don't use
440 // CH as justification for using scavenging ECX (which will
441 // fail).
442 PhysRegsUsed[*AliasIt] != 0 &&
443
444 // Make sure the register is allocatable. Don't allocate SIL on
445 // x86-32.
446 PhysRegsUsed[*AliasIt] != -2) {
447 PhysReg = *AliasIt; // Take an aliased register
448 break;
449 }
450 }
451 }
452 }
453 }
454
455 assert(PhysReg && "Physical register not assigned!?!?");
456
457 // At this point PhysRegsUseOrder[i] is the least recently used register of
458 // compatible register class. Spill it to memory and reap its remains.
459 spillPhysReg(MBB, I, PhysReg);
460 }
461
462 // Now that we know which register we need to assign this to, do it now!
463 assignVirtToPhysReg(VirtReg, PhysReg);
464 return PhysReg;
465}
466
467
468/// reloadVirtReg - This method transforms the specified specified virtual
469/// register use to refer to a physical register. This method may do this in
470/// one of several ways: if the register is available in a physical register
471/// already, it uses that physical register. If the value is not in a physical
472/// register, and if there are physical registers available, it loads it into a
473/// register. If register pressure is high, and it is possible, it tries to
474/// fold the load of the virtual register into the instruction itself. It
475/// avoids doing this if register pressure is low to improve the chance that
476/// subsequent instructions can use the reloaded value. This method returns the
477/// modified instruction.
478///
479MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
480 unsigned OpNum) {
481 unsigned VirtReg = MI->getOperand(OpNum).getReg();
482
483 // If the virtual register is already available, just update the instruction
484 // and return.
485 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Bill Wendlingf49e8392008-02-29 18:52:01 +0000486 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Bill Wendlingf49e8392008-02-29 18:52:01 +0000488 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 return MI;
490 }
491
492 // Otherwise, we need to fold it into the current instruction, or reload it.
493 // If we have registers available to hold the value, use them.
Chris Lattner1b989192007-12-31 04:13:23 +0000494 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 unsigned PhysReg = getFreeReg(RC);
496 int FrameIndex = getStackSpaceFor(VirtReg, RC);
497
498 if (PhysReg) { // Register is available, allocate it!
499 assignVirtToPhysReg(VirtReg, PhysReg);
500 } else { // No registers available.
Evan Cheng71f91ed2008-02-07 19:46:55 +0000501 // Force some poor hapless value out of the register file to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 // make room for the new register, and reload it.
503 PhysReg = getReg(MBB, MI, VirtReg);
504 }
505
506 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
507
508 DOUT << " Reloading %reg" << VirtReg << " into "
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000509 << TRI->getName(PhysReg) << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
511 // Add move instruction(s)
Owen Anderson81875432008-01-01 21:11:32 +0000512 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 ++NumLoads; // Update statistics
514
Chris Lattner1b989192007-12-31 04:13:23 +0000515 MF->getRegInfo().setPhysRegUsed(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Chenga94efbd2008-01-17 02:08:17 +0000517 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 return MI;
519}
520
521/// isReadModWriteImplicitKill - True if this is an implicit kill for a
522/// read/mod/write register, i.e. update partial register.
523static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
524 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
525 MachineOperand& MO = MI->getOperand(i);
526 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
527 MO.isDef() && !MO.isDead())
528 return true;
529 }
530 return false;
531}
532
533/// isReadModWriteImplicitDef - True if this is an implicit def for a
534/// read/mod/write register, i.e. update partial register.
535static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
536 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
537 MachineOperand& MO = MI->getOperand(i);
538 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
539 !MO.isDef() && MO.isKill())
540 return true;
541 }
542 return false;
543}
544
Owen Anderson9196a392008-07-08 22:24:50 +0000545// precedes - Helper function to determine with MachineInstr A
546// precedes MachineInstr B within the same MBB.
547static bool precedes(MachineBasicBlock::iterator A,
548 MachineBasicBlock::iterator B) {
549 if (A == B)
550 return false;
551
552 MachineBasicBlock::iterator I = A->getParent()->begin();
553 while (I != A->getParent()->end()) {
554 if (I == A)
555 return true;
556 else if (I == B)
557 return false;
558
559 ++I;
560 }
561
562 return false;
563}
564
Owen Anderson8050fa12008-07-10 01:56:35 +0000565namespace llvm {
566 template<> struct DenseMapInfo<uint32_t> {
567 static inline uint32_t getEmptyKey() { return ~0; }
568 static inline uint32_t getTombstoneKey() { return ~0 - 1; }
569 static unsigned getHashValue(const uint32_t& Val) { return Val * 37; }
570 static bool isPod() { return true; }
571 static bool isEqual(const uint32_t& LHS, const uint32_t& RHS) {
572 return LHS == RHS;
573 }
574 };
575}
576
Owen Andersonff01ccf2008-07-09 20:14:53 +0000577/// ComputeLocalLiveness - Computes liveness of registers within a basic
578/// block, setting the killed/dead flags as appropriate.
579void RALocal::ComputeLocalLiveness(MachineBasicBlock& MBB) {
Owen Anderson9196a392008-07-08 22:24:50 +0000580 MachineRegisterInfo& MRI = MBB.getParent()->getRegInfo();
581 // Keep track of the most recently seen previous use or def of each reg,
582 // so that we can update them with dead/kill markers.
Owen Anderson8050fa12008-07-10 01:56:35 +0000583 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> > LastUseDef;
Owen Anderson9196a392008-07-08 22:24:50 +0000584 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
585 I != E; ++I) {
586 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
587 MachineOperand& MO = I->getOperand(i);
588 // Uses don't trigger any flags, but we need to save
589 // them for later. Also, we have to process these
590 // _before_ processing the defs, since an instr
591 // uses regs before it defs them.
592 if (MO.isReg() && MO.getReg() && MO.isUse())
593 LastUseDef[MO.getReg()] = std::make_pair(I, i);
594 }
595
596 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
597 MachineOperand& MO = I->getOperand(i);
598 // Defs others than 2-addr redefs _do_ trigger flag changes:
599 // - A def followed by a def is dead
600 // - A use followed by a def is a kill
Owen Anderson77162402008-07-09 21:15:10 +0000601 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Owen Anderson8050fa12008-07-10 01:56:35 +0000602 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Owen Anderson9196a392008-07-08 22:24:50 +0000603 last = LastUseDef.find(MO.getReg());
604 if (last != LastUseDef.end()) {
Owen Anderson348946a2008-07-10 01:53:01 +0000605 // Check if this is a two address instruction. If so, then
606 // the def does not kill the use.
Evan Chengf1107fd2008-07-10 07:35:43 +0000607 if (last->second.first == I &&
608 I->isRegReDefinedByTwoAddr(MO.getReg(), i))
609 continue;
Owen Anderson77162402008-07-09 21:15:10 +0000610
Owen Anderson9196a392008-07-08 22:24:50 +0000611 MachineOperand& lastUD =
612 last->second.first->getOperand(last->second.second);
613 if (lastUD.isDef())
614 lastUD.setIsDead(true);
Evan Chengf1107fd2008-07-10 07:35:43 +0000615 else
Owen Anderson9196a392008-07-08 22:24:50 +0000616 lastUD.setIsKill(true);
617 }
618
619 LastUseDef[MO.getReg()] = std::make_pair(I, i);
620 }
621 }
622 }
623
624 // Live-out (of the function) registers contain return values of the function,
625 // so we need to make sure they are alive at return time.
626 if (!MBB.empty() && MBB.back().getDesc().isReturn()) {
627 MachineInstr* Ret = &MBB.back();
628 for (MachineRegisterInfo::liveout_iterator
629 I = MF->getRegInfo().liveout_begin(),
630 E = MF->getRegInfo().liveout_end(); I != E; ++I)
631 if (!Ret->readsRegister(*I)) {
632 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
633 LastUseDef[*I] = std::make_pair(Ret, Ret->getNumOperands()-1);
634 }
635 }
636
637 // Finally, loop over the final use/def of each reg
638 // in the block and determine if it is dead.
Owen Anderson8050fa12008-07-10 01:56:35 +0000639 for (DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Owen Anderson9196a392008-07-08 22:24:50 +0000640 I = LastUseDef.begin(), E = LastUseDef.end(); I != E; ++I) {
641 MachineInstr* MI = I->second.first;
642 unsigned idx = I->second.second;
643 MachineOperand& MO = MI->getOperand(idx);
644
645 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(MO.getReg());
646
647 // A crude approximation of "live-out" calculation
648 bool usedOutsideBlock = isPhysReg ? false :
649 UsedInMultipleBlocks.test(MO.getReg() -
650 TargetRegisterInfo::FirstVirtualRegister);
651 if (!isPhysReg && !usedOutsideBlock)
652 for (MachineRegisterInfo::reg_iterator UI = MRI.reg_begin(MO.getReg()),
653 UE = MRI.reg_end(); UI != UE; ++UI)
654 // Two cases:
655 // - used in another block
656 // - used in the same block before it is defined (loop)
657 if (UI->getParent() != &MBB ||
Owen Anderson074e69a2008-07-08 23:36:37 +0000658 (MO.isDef() && UI.getOperand().isUse() && precedes(&*UI, MI))) {
Owen Anderson9196a392008-07-08 22:24:50 +0000659 UsedInMultipleBlocks.set(MO.getReg() -
660 TargetRegisterInfo::FirstVirtualRegister);
661 usedOutsideBlock = true;
662 break;
663 }
664
665 // Physical registers and those that are not live-out of the block
666 // are killed/dead at their last use/def within this block.
667 if (isPhysReg || !usedOutsideBlock) {
668 if (MO.isUse())
669 MO.setIsKill(true);
Evan Chengf1107fd2008-07-10 07:35:43 +0000670 else
Owen Anderson9196a392008-07-08 22:24:50 +0000671 MO.setIsDead(true);
672 }
673 }
Owen Andersonff01ccf2008-07-09 20:14:53 +0000674}
675
676void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
677 // loop over each instruction
678 MachineBasicBlock::iterator MII = MBB.begin();
679
680 DEBUG(const BasicBlock *LBB = MBB.getBasicBlock();
681 if (LBB) DOUT << "\nStarting RegAlloc of BB: " << LBB->getName());
682
683 // If this is the first basic block in the machine function, add live-in
684 // registers as active.
685 if (&MBB == &*MF->begin() || MBB.isLandingPad()) {
686 for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(),
687 E = MBB.livein_end(); I != E; ++I) {
688 unsigned Reg = *I;
689 MF->getRegInfo().setPhysRegUsed(Reg);
690 PhysRegsUsed[Reg] = 0; // It is free and reserved now
691 AddToPhysRegsUseOrder(Reg);
692 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
693 *AliasSet; ++AliasSet) {
694 if (PhysRegsUsed[*AliasSet] != -2) {
695 AddToPhysRegsUseOrder(*AliasSet);
696 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
697 MF->getRegInfo().setPhysRegUsed(*AliasSet);
698 }
699 }
700 }
701 }
702
703 ComputeLocalLiveness(MBB);
Owen Anderson9196a392008-07-08 22:24:50 +0000704
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 // Otherwise, sequentially allocate each instruction in the MBB.
706 while (MII != MBB.end()) {
707 MachineInstr *MI = MII++;
Chris Lattner5b930372008-01-07 07:27:27 +0000708 const TargetInstrDesc &TID = MI->getDesc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 DEBUG(DOUT << "\nStarting RegAlloc of: " << *MI;
710 DOUT << " Regs have values: ";
Dan Gohman1e57df32008-02-10 18:45:23 +0000711 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000713 DOUT << "[" << TRI->getName(i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 << ",%reg" << PhysRegsUsed[i] << "] ";
715 DOUT << "\n");
716
717 // Loop over the implicit uses, making sure that they are at the head of the
718 // use order list, so they don't get reallocated.
719 if (TID.ImplicitUses) {
720 for (const unsigned *ImplicitUses = TID.ImplicitUses;
721 *ImplicitUses; ++ImplicitUses)
722 MarkPhysRegRecentlyUsed(*ImplicitUses);
723 }
724
725 SmallVector<unsigned, 8> Kills;
726 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
727 MachineOperand& MO = MI->getOperand(i);
728 if (MO.isRegister() && MO.isKill()) {
729 if (!MO.isImplicit())
730 Kills.push_back(MO.getReg());
731 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
732 // These are extra physical register kills when a sub-register
733 // is defined (def of a sub-register is a read/mod/write of the
734 // larger registers). Ignore.
735 Kills.push_back(MO.getReg());
736 }
737 }
738
739 // Get the used operands into registers. This has the potential to spill
740 // incoming values if we are out of registers. Note that we completely
741 // ignore physical register uses here. We assume that if an explicit
742 // physical register is referenced by the instruction, that it is guaranteed
743 // to be live-in, or the input is badly hosed.
744 //
745 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
746 MachineOperand& MO = MI->getOperand(i);
747 // here we are looking for only used operands (never def&use)
748 if (MO.isRegister() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000749 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 MI = reloadVirtReg(MBB, MI, i);
751 }
752
753 // If this instruction is the last user of this register, kill the
754 // value, freeing the register being used, so it doesn't need to be
755 // spilled to memory.
756 //
757 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
758 unsigned VirtReg = Kills[i];
759 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000760 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 // If the virtual register was never materialized into a register, it
762 // might not be in the map, but it won't hurt to zero it out anyway.
763 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
764 PhysReg = PhysRegSlot;
765 PhysRegSlot = 0;
766 } else if (PhysRegsUsed[PhysReg] == -2) {
767 // Unallocatable register dead, ignore.
768 continue;
769 } else {
Evan Cheng358d8dd2007-10-22 19:42:28 +0000770 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 "Silently clearing a virtual register?");
772 }
773
774 if (PhysReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000775 DOUT << " Last use of " << TRI->getName(PhysReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 << "[%reg" << VirtReg <<"], removing it from live set\n";
777 removePhysReg(PhysReg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000778 for (const unsigned *AliasSet = TRI->getSubRegisters(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 *AliasSet; ++AliasSet) {
780 if (PhysRegsUsed[*AliasSet] != -2) {
781 DOUT << " Last use of "
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000782 << TRI->getName(*AliasSet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 << "[%reg" << VirtReg <<"], removing it from live set\n";
784 removePhysReg(*AliasSet);
785 }
786 }
787 }
788 }
789
790 // Loop over all of the operands of the instruction, spilling registers that
791 // are defined, and marking explicit destinations in the PhysRegsUsed map.
792 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
793 MachineOperand& MO = MI->getOperand(i);
794 if (MO.isRegister() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000795 TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 unsigned Reg = MO.getReg();
797 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
798 // These are extra physical register defs when a sub-register
799 // is defined (def of a sub-register is a read/mod/write of the
800 // larger registers). Ignore.
801 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
802
Chris Lattner1b989192007-12-31 04:13:23 +0000803 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
805 PhysRegsUsed[Reg] = 0; // It is free and reserved now
806 AddToPhysRegsUseOrder(Reg);
807
Dan Gohman1e57df32008-02-10 18:45:23 +0000808 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 *AliasSet; ++AliasSet) {
810 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattner1b989192007-12-31 04:13:23 +0000811 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
813 AddToPhysRegsUseOrder(*AliasSet);
814 }
815 }
816 }
817 }
818
819 // Loop over the implicit defs, spilling them as well.
820 if (TID.ImplicitDefs) {
821 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
822 *ImplicitDefs; ++ImplicitDefs) {
823 unsigned Reg = *ImplicitDefs;
824 if (PhysRegsUsed[Reg] != -2) {
825 spillPhysReg(MBB, MI, Reg, true);
826 AddToPhysRegsUseOrder(Reg);
827 PhysRegsUsed[Reg] = 0; // It is free and reserved now
828 }
Chris Lattner1b989192007-12-31 04:13:23 +0000829 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000830 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 *AliasSet; ++AliasSet) {
832 if (PhysRegsUsed[*AliasSet] != -2) {
833 AddToPhysRegsUseOrder(*AliasSet);
834 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner1b989192007-12-31 04:13:23 +0000835 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 }
837 }
838 }
839 }
840
841 SmallVector<unsigned, 8> DeadDefs;
842 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
843 MachineOperand& MO = MI->getOperand(i);
844 if (MO.isRegister() && MO.isDead())
845 DeadDefs.push_back(MO.getReg());
846 }
847
848 // Okay, we have allocated all of the source operands and spilled any values
849 // that would be destroyed by defs of this instruction. Loop over the
850 // explicit defs and assign them to a register, spilling incoming values if
851 // we need to scavenge a register.
852 //
853 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
854 MachineOperand& MO = MI->getOperand(i);
855 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000856 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 unsigned DestVirtReg = MO.getReg();
858 unsigned DestPhysReg;
859
860 // If DestVirtReg already has a value, use it.
861 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
862 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner1b989192007-12-31 04:13:23 +0000863 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 markVirtRegModified(DestVirtReg);
Evan Chenga94efbd2008-01-17 02:08:17 +0000865 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000866 DOUT << " Assigning " << TRI->getName(DestPhysReg)
Evan Chengd409cdf2008-02-22 19:57:06 +0000867 << " to %reg" << DestVirtReg << "\n";
Dan Gohman7f31037a2008-07-09 20:12:26 +0000868 MO.setReg(DestPhysReg); // Assign the output register
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 }
870 }
871
872 // If this instruction defines any registers that are immediately dead,
873 // kill them now.
874 //
875 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
876 unsigned VirtReg = DeadDefs[i];
877 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000878 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
880 PhysReg = PhysRegSlot;
881 assert(PhysReg != 0);
882 PhysRegSlot = 0;
883 } else if (PhysRegsUsed[PhysReg] == -2) {
884 // Unallocatable register dead, ignore.
885 continue;
886 }
887
888 if (PhysReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000889 DOUT << " Register " << TRI->getName(PhysReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 << " [%reg" << VirtReg
891 << "] is never used, removing it frame live list\n";
892 removePhysReg(PhysReg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000893 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 *AliasSet; ++AliasSet) {
895 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000896 DOUT << " Register " << TRI->getName(*AliasSet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 << " [%reg" << *AliasSet
898 << "] is never used, removing it frame live list\n";
899 removePhysReg(*AliasSet);
900 }
901 }
902 }
903 }
904
905 // Finally, if this is a noop copy instruction, zap it.
906 unsigned SrcReg, DstReg;
Dan Gohman245462c2008-07-09 19:55:19 +0000907 if (TII->isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 MBB.erase(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 }
910
911 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
912
913 // Spill all physical registers holding virtual registers now.
Dan Gohman1e57df32008-02-10 18:45:23 +0000914 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000915 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 if (unsigned VirtReg = PhysRegsUsed[i])
917 spillVirtReg(MBB, MI, VirtReg, i);
918 else
919 removePhysReg(i);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000920 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921
922#if 0
923 // This checking code is very expensive.
924 bool AllOk = true;
Dan Gohman1e57df32008-02-10 18:45:23 +0000925 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +0000926 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 if (unsigned PR = Virt2PhysRegMap[i]) {
928 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
929 AllOk = false;
930 }
931 assert(AllOk && "Virtual registers still in phys regs?");
932#endif
933
934 // Clear any physical register which appear live at the end of the basic
935 // block, but which do not hold any virtual registers. e.g., the stack
936 // pointer.
937 PhysRegsUseOrder.clear();
938}
939
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940/// runOnMachineFunction - Register allocate the whole function
941///
942bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
943 DOUT << "Machine Function " << "\n";
944 MF = &Fn;
945 TM = &Fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000946 TRI = TM->getRegisterInfo();
Owen Andersonbf15ae22008-01-07 01:35:56 +0000947 TII = TM->getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
Dan Gohman1e57df32008-02-10 18:45:23 +0000949 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950
951 // At various places we want to efficiently check to see whether a register
952 // is allocatable. To handle this, we mark all unallocatable registers as
953 // being pinned down, permanently.
954 {
Dan Gohman1e57df32008-02-10 18:45:23 +0000955 BitVector Allocable = TRI->getAllocatableSet(Fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
957 if (!Allocable[i])
958 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
959 }
960
961 // initialize the virtual->physical register map to have a 'null'
962 // mapping for all virtual registers
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000963 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
964 Virt2PhysRegMap.grow(LastVirtReg);
Evan Chenga94efbd2008-01-17 02:08:17 +0000965 Virt2LastUseMap.grow(LastVirtReg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000966 VirtRegModified.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
Owen Anderson9196a392008-07-08 22:24:50 +0000967 UsedInMultipleBlocks.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
968
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 // Loop over all of the basic blocks, eliminating virtual register references
970 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
971 MBB != MBBe; ++MBB)
972 AllocateBasicBlock(*MBB);
973
974 StackSlotForVirtReg.clear();
975 PhysRegsUsed.clear();
976 VirtRegModified.clear();
Owen Anderson9196a392008-07-08 22:24:50 +0000977 UsedInMultipleBlocks.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 Virt2PhysRegMap.clear();
Evan Chenga94efbd2008-01-17 02:08:17 +0000979 Virt2LastUseMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 return true;
981}
982
983FunctionPass *llvm::createLocalRegisterAllocator() {
984 return new RALocal();
985}