blob: ca70882e92d08a16e0c54e6c837e9426acc242f7 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner26689592005-10-14 23:51:18 +000015#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000016#include "PPCTargetMachine.h"
17#include "PPCISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000029#include <iostream>
Evan Chengba2f0a92006-02-05 06:46:41 +000030#include <set>
Chris Lattnera5a91b12005-08-17 19:33:03 +000031using namespace llvm;
32
33namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000034 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35
36 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000037 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000038 /// instructions for SelectionDAG operations.
39 ///
Nate Begeman1d9d7422005-10-18 00:28:58 +000040 class PPCDAGToDAGISel : public SelectionDAGISel {
Nate Begeman21e463b2005-10-16 05:39:50 +000041 PPCTargetLowering PPCLowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000042 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000043 public:
Nate Begeman1d9d7422005-10-18 00:28:58 +000044 PPCDAGToDAGISel(TargetMachine &TM)
Nate Begeman21e463b2005-10-16 05:39:50 +000045 : SelectionDAGISel(PPCLowering), PPCLowering(TM) {}
Chris Lattnera5a91b12005-08-17 19:33:03 +000046
Chris Lattner4416f1a2005-08-19 22:38:53 +000047 virtual bool runOnFunction(Function &Fn) {
48 // Make sure we re-emit a set of the global base reg if necessary
49 GlobalBaseReg = 0;
50 return SelectionDAGISel::runOnFunction(Fn);
51 }
52
Chris Lattnera5a91b12005-08-17 19:33:03 +000053 /// getI32Imm - Return a target constant with the specified value, of type
54 /// i32.
55 inline SDOperand getI32Imm(unsigned Imm) {
56 return CurDAG->getTargetConstant(Imm, MVT::i32);
57 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000058
59 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
60 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000061 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000062
63 // Select - Convert the specified operand from a target-independent to a
64 // target-specific node if it hasn't already been changed.
65 SDOperand Select(SDOperand Op);
66
Nate Begeman02b88a42005-08-19 00:38:14 +000067 SDNode *SelectBitfieldInsert(SDNode *N);
68
Chris Lattner2fbb4572005-08-21 18:50:37 +000069 /// SelectCC - Select a comparison of the specified values with the
70 /// specified condition code, returning the CR# of the expression.
71 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
72
Nate Begeman7fd1edd2005-12-19 23:25:09 +000073 /// SelectAddrImm - Returns true if the address N can be represented by
74 /// a base register plus a signed 16-bit displacement [r+imm].
75 bool SelectAddrImm(SDOperand N, SDOperand &Disp, SDOperand &Base);
76
77 /// SelectAddrIdx - Given the specified addressed, check to see if it can be
78 /// represented as an indexed [r+r] operation. Returns false if it can
79 /// be represented by [r+imm], which are preferred.
80 bool SelectAddrIdx(SDOperand N, SDOperand &Base, SDOperand &Index);
Nate Begemanf43a3ca2005-11-30 08:22:07 +000081
Nate Begeman7fd1edd2005-12-19 23:25:09 +000082 /// SelectAddrIdxOnly - Given the specified addressed, force it to be
83 /// represented as an indexed [r+r] operation.
84 bool SelectAddrIdxOnly(SDOperand N, SDOperand &Base, SDOperand &Index);
Chris Lattner9944b762005-08-21 22:31:09 +000085
Chris Lattner047b9522005-08-25 22:04:30 +000086 SDOperand BuildSDIVSequence(SDNode *N);
87 SDOperand BuildUDIVSequence(SDNode *N);
88
Chris Lattnera5a91b12005-08-17 19:33:03 +000089 /// InstructionSelectBasicBlock - This callback is invoked by
90 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattnerbd937b92005-10-06 18:45:51 +000091 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
92
Chris Lattnera5a91b12005-08-17 19:33:03 +000093 virtual const char *getPassName() const {
94 return "PowerPC DAG->DAG Pattern Instruction Selection";
95 }
Chris Lattneraf165382005-09-13 22:03:06 +000096
97// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +000098#include "PPCGenDAGISel.inc"
Chris Lattnerbd937b92005-10-06 18:45:51 +000099
100private:
Chris Lattner222adac2005-10-06 19:03:35 +0000101 SDOperand SelectADD_PARTS(SDOperand Op);
102 SDOperand SelectSUB_PARTS(SDOperand Op);
103 SDOperand SelectSETCC(SDOperand Op);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000104 SDOperand SelectCALL(SDOperand Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000105 };
106}
107
Chris Lattnerbd937b92005-10-06 18:45:51 +0000108/// InstructionSelectBasicBlock - This callback is invoked by
109/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000110void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattnerbd937b92005-10-06 18:45:51 +0000111 DEBUG(BB->dump());
112
113 // The selection process is inherently a bottom-up recursive process (users
114 // select their uses before themselves). Given infinite stack space, we
115 // could just start selecting on the root and traverse the whole graph. In
116 // practice however, this causes us to run out of stack space on large basic
117 // blocks. To avoid this problem, select the entry node, then all its uses,
118 // iteratively instead of recursively.
119 std::vector<SDOperand> Worklist;
120 Worklist.push_back(DAG.getEntryNode());
121
122 // Note that we can do this in the PPC target (scanning forward across token
123 // chain edges) because no nodes ever get folded across these edges. On a
124 // target like X86 which supports load/modify/store operations, this would
125 // have to be more careful.
126 while (!Worklist.empty()) {
127 SDOperand Node = Worklist.back();
128 Worklist.pop_back();
129
Chris Lattnercf01a702005-10-07 22:10:27 +0000130 // Chose from the least deep of the top two nodes.
131 if (!Worklist.empty() &&
132 Worklist.back().Val->getNodeDepth() < Node.Val->getNodeDepth())
133 std::swap(Worklist.back(), Node);
134
Chris Lattnerbd937b92005-10-06 18:45:51 +0000135 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
136 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
137 CodeGenMap.count(Node)) continue;
138
139 for (SDNode::use_iterator UI = Node.Val->use_begin(),
140 E = Node.Val->use_end(); UI != E; ++UI) {
141 // Scan the values. If this use has a value that is a token chain, add it
142 // to the worklist.
143 SDNode *User = *UI;
144 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
145 if (User->getValueType(i) == MVT::Other) {
146 Worklist.push_back(SDOperand(User, i));
147 break;
148 }
149 }
150
151 // Finally, legalize this node.
152 Select(Node);
153 }
Chris Lattnercf01a702005-10-07 22:10:27 +0000154
Chris Lattnerbd937b92005-10-06 18:45:51 +0000155 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000156 DAG.setRoot(SelectRoot(DAG.getRoot()));
Chris Lattnerbd937b92005-10-06 18:45:51 +0000157 CodeGenMap.clear();
158 DAG.RemoveDeadNodes();
159
160 // Emit machine code to BB.
161 ScheduleAndEmitDAG(DAG);
162}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000163
Chris Lattner4416f1a2005-08-19 22:38:53 +0000164/// getGlobalBaseReg - Output the instructions required to put the
165/// base address to use for accessing globals into a register.
166///
Nate Begeman1d9d7422005-10-18 00:28:58 +0000167SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000168 if (!GlobalBaseReg) {
169 // Insert the set of GlobalBaseReg into the first MBB of the function
170 MachineBasicBlock &FirstMBB = BB->getParent()->front();
171 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
172 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Nate Begeman1d9d7422005-10-18 00:28:58 +0000173 // FIXME: when we get to LP64, we will need to create the appropriate
174 // type of register here.
175 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000176 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
177 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
178 }
Chris Lattner9944b762005-08-21 22:31:09 +0000179 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000180}
181
182
Nate Begeman0f3257a2005-08-18 05:00:13 +0000183// isIntImmediate - This method tests to see if a constant operand.
184// If so Imm will receive the 32 bit value.
185static bool isIntImmediate(SDNode *N, unsigned& Imm) {
186 if (N->getOpcode() == ISD::Constant) {
187 Imm = cast<ConstantSDNode>(N)->getValue();
188 return true;
189 }
190 return false;
191}
192
Nate Begemancffc32b2005-08-18 07:30:46 +0000193// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
194// any number of 0s on either side. The 1s are allowed to wrap from LSB to
195// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
196// not, since all 1s are not contiguous.
197static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
198 if (isShiftedMask_32(Val)) {
199 // look for the first non-zero bit
200 MB = CountLeadingZeros_32(Val);
201 // look for the first zero bit after the run of ones
202 ME = CountLeadingZeros_32((Val - 1) ^ Val);
203 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000204 } else {
205 Val = ~Val; // invert mask
206 if (isShiftedMask_32(Val)) {
207 // effectively look for the first zero bit
208 ME = CountLeadingZeros_32(Val) - 1;
209 // effectively look for the first one bit after the run of zeros
210 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
211 return true;
212 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000213 }
214 // no run present
215 return false;
216}
217
Chris Lattner65a419a2005-10-09 05:36:17 +0000218// isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
Nate Begemancffc32b2005-08-18 07:30:46 +0000219// and mask opcode and mask operation.
220static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
221 unsigned &SH, unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000222 // Don't even go down this path for i64, since different logic will be
223 // necessary for rldicl/rldicr/rldimi.
224 if (N->getValueType(0) != MVT::i32)
225 return false;
226
Nate Begemancffc32b2005-08-18 07:30:46 +0000227 unsigned Shift = 32;
228 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
229 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000230 if (N->getNumOperands() != 2 ||
231 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000232 return false;
233
234 if (Opcode == ISD::SHL) {
235 // apply shift left to mask if it comes first
236 if (IsShiftMask) Mask = Mask << Shift;
237 // determine which bits are made indeterminant by shift
238 Indeterminant = ~(0xFFFFFFFFu << Shift);
Chris Lattner651dea72005-10-15 21:40:12 +0000239 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000240 // apply shift right to mask if it comes first
241 if (IsShiftMask) Mask = Mask >> Shift;
242 // determine which bits are made indeterminant by shift
243 Indeterminant = ~(0xFFFFFFFFu >> Shift);
244 // adjust for the left rotate
245 Shift = 32 - Shift;
246 } else {
247 return false;
248 }
249
250 // if the mask doesn't intersect any Indeterminant bits
251 if (Mask && !(Mask & Indeterminant)) {
252 SH = Shift;
253 // make sure the mask is still a mask (wrap arounds may not be)
254 return isRunOfOnes(Mask, MB, ME);
255 }
256 return false;
257}
258
Nate Begeman0f3257a2005-08-18 05:00:13 +0000259// isOpcWithIntImmediate - This method tests to see if the node is a specific
260// opcode and that it has a immediate integer right operand.
261// If so Imm will receive the 32 bit value.
262static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
263 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
264}
265
Chris Lattnera5a91b12005-08-17 19:33:03 +0000266// isIntImmediate - This method tests to see if a constant operand.
267// If so Imm will receive the 32 bit value.
268static bool isIntImmediate(SDOperand N, unsigned& Imm) {
269 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
270 Imm = (unsigned)CN->getSignExtended();
271 return true;
272 }
273 return false;
274}
275
Nate Begeman02b88a42005-08-19 00:38:14 +0000276/// SelectBitfieldInsert - turn an or of two masked values into
277/// the rotate left word immediate then mask insert (rlwimi) instruction.
278/// Returns true on success, false if the caller still needs to select OR.
279///
280/// Patterns matched:
281/// 1. or shl, and 5. or and, and
282/// 2. or and, shl 6. or shl, shr
283/// 3. or shr, and 7. or shr, shl
284/// 4. or and, shr
Nate Begeman1d9d7422005-10-18 00:28:58 +0000285SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Nate Begeman02b88a42005-08-19 00:38:14 +0000286 bool IsRotate = false;
287 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
288 unsigned Value;
289
290 SDOperand Op0 = N->getOperand(0);
291 SDOperand Op1 = N->getOperand(1);
292
293 unsigned Op0Opc = Op0.getOpcode();
294 unsigned Op1Opc = Op1.getOpcode();
295
296 // Verify that we have the correct opcodes
297 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
298 return false;
299 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
300 return false;
301
302 // Generate Mask value for Target
303 if (isIntImmediate(Op0.getOperand(1), Value)) {
304 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000305 case ISD::SHL: TgtMask <<= Value; break;
306 case ISD::SRL: TgtMask >>= Value; break;
307 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000308 }
309 } else {
310 return 0;
311 }
312
313 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000314 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000315 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000316
317 switch(Op1Opc) {
318 case ISD::SHL:
319 SH = Value;
320 InsMask <<= SH;
321 if (Op0Opc == ISD::SRL) IsRotate = true;
322 break;
323 case ISD::SRL:
324 SH = Value;
325 InsMask >>= SH;
326 SH = 32-SH;
327 if (Op0Opc == ISD::SHL) IsRotate = true;
328 break;
329 case ISD::AND:
330 InsMask &= Value;
331 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000332 }
333
334 // If both of the inputs are ANDs and one of them has a logical shift by
335 // constant as its input, make that AND the inserted value so that we can
336 // combine the shift into the rotate part of the rlwimi instruction
337 bool IsAndWithShiftOp = false;
338 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
339 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
340 Op1.getOperand(0).getOpcode() == ISD::SRL) {
341 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
342 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
343 IsAndWithShiftOp = true;
344 }
345 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
346 Op0.getOperand(0).getOpcode() == ISD::SRL) {
347 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
348 std::swap(Op0, Op1);
349 std::swap(TgtMask, InsMask);
350 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
351 IsAndWithShiftOp = true;
352 }
353 }
354 }
355
356 // Verify that the Target mask and Insert mask together form a full word mask
357 // and that the Insert mask is a run of set bits (which implies both are runs
358 // of set bits). Given that, Select the arguments and generate the rlwimi
359 // instruction.
360 unsigned MB, ME;
361 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
362 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
363 bool Op0IsAND = Op0Opc == ISD::AND;
364 // Check for rotlwi / rotrwi here, a special case of bitfield insert
365 // where both bitfield halves are sourced from the same value.
366 if (IsRotate && fullMask &&
367 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
368 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
369 Select(N->getOperand(0).getOperand(0)),
370 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
371 return Op0.Val;
372 }
373 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
374 : Select(Op0);
375 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
376 : Select(Op1.getOperand(0));
377 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
378 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
379 return Op0.Val;
380 }
381 return 0;
382}
383
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384/// SelectAddrImm - Returns true if the address N can be represented by
385/// a base register plus a signed 16-bit displacement [r+imm].
386bool PPCDAGToDAGISel::SelectAddrImm(SDOperand N, SDOperand &Disp,
387 SDOperand &Base) {
388 if (N.getOpcode() == ISD::ADD) {
389 unsigned imm = 0;
390 if (isIntImmediate(N.getOperand(1), imm) && isInt16(imm)) {
Chris Lattner17e82d22006-01-12 01:54:15 +0000391 Disp = getI32Imm(imm & 0xFFFF);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000392 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
393 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000394 } else {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000395 Base = N.getOperand(0);
Chris Lattner9944b762005-08-21 22:31:09 +0000396 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000397 return true; // [r+i]
398 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000399 // Match LOAD (ADD (X, Lo(G))).
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000400 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000401 && "Cannot handle constant offsets yet!");
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000402 Disp = N.getOperand(1).getOperand(0); // The global address.
403 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
404 Disp.getOpcode() == ISD::TargetConstantPool);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000405 Base = N.getOperand(0);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000406 return true; // [&g+r]
Chris Lattner9944b762005-08-21 22:31:09 +0000407 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000408 return false; // [r+r]
Chris Lattner9944b762005-08-21 22:31:09 +0000409 }
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000410 Disp = getI32Imm(0);
411 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
412 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Nate Begeman28a6b022005-12-10 02:36:00 +0000413 else
Evan Cheng7564e0b2006-02-05 08:45:01 +0000414 Base = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000415 return true; // [r+0]
Chris Lattner9944b762005-08-21 22:31:09 +0000416}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000417
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000418/// SelectAddrIdx - Given the specified addressed, check to see if it can be
419/// represented as an indexed [r+r] operation. Returns false if it can
420/// be represented by [r+imm], which are preferred.
421bool PPCDAGToDAGISel::SelectAddrIdx(SDOperand N, SDOperand &Base,
422 SDOperand &Index) {
423 // Check to see if we can represent this as an [r+imm] address instead,
424 // which will fail if the address is more profitably represented as an
425 // [r+r] address.
426 if (SelectAddrImm(N, Base, Index))
427 return false;
428
429 if (N.getOpcode() == ISD::ADD) {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000430 Base = N.getOperand(0);
431 Index = N.getOperand(1);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000432 return true;
433 }
434
Nate Begeman88276b82005-12-19 23:40:42 +0000435 Base = CurDAG->getRegister(PPC::R0, MVT::i32);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000436 Index = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000437 return true;
438}
439
440/// SelectAddrIdxOnly - Given the specified addressed, force it to be
441/// represented as an indexed [r+r] operation.
442bool PPCDAGToDAGISel::SelectAddrIdxOnly(SDOperand N, SDOperand &Base,
443 SDOperand &Index) {
444 if (N.getOpcode() == ISD::ADD) {
Evan Cheng7564e0b2006-02-05 08:45:01 +0000445 Base = N.getOperand(0);
446 Index = N.getOperand(1);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000447 return true;
Nate Begemanf43a3ca2005-11-30 08:22:07 +0000448 }
449
Nate Begeman88276b82005-12-19 23:40:42 +0000450 Base = CurDAG->getRegister(PPC::R0, MVT::i32);
Evan Cheng7564e0b2006-02-05 08:45:01 +0000451 Index = N;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000452 return true;
Nate Begemanf43a3ca2005-11-30 08:22:07 +0000453}
454
Chris Lattner2fbb4572005-08-21 18:50:37 +0000455/// SelectCC - Select a comparison of the specified values with the specified
456/// condition code, returning the CR# of the expression.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000457SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
458 ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000459 // Always select the LHS.
460 LHS = Select(LHS);
461
462 // Use U to determine whether the SETCC immediate range is signed or not.
463 if (MVT::isInteger(LHS.getValueType())) {
464 bool U = ISD::isUnsignedIntSetCC(CC);
465 unsigned Imm;
466 if (isIntImmediate(RHS, Imm) &&
467 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
468 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
Chris Lattner17e82d22006-01-12 01:54:15 +0000469 LHS, getI32Imm(Imm & 0xFFFF));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000470 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
471 LHS, Select(RHS));
Chris Lattner919c0322005-10-01 01:35:02 +0000472 } else if (LHS.getValueType() == MVT::f32) {
473 return CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000474 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000475 return CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000476 }
477}
478
479/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
480/// to Condition.
481static unsigned getBCCForSetCC(ISD::CondCode CC) {
482 switch (CC) {
483 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000484 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000485 case ISD::SETEQ: return PPC::BEQ;
Chris Lattnered048c02005-10-28 20:49:47 +0000486 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000487 case ISD::SETNE: return PPC::BNE;
Chris Lattnered048c02005-10-28 20:49:47 +0000488 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000489 case ISD::SETULT:
490 case ISD::SETLT: return PPC::BLT;
Chris Lattnered048c02005-10-28 20:49:47 +0000491 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000492 case ISD::SETULE:
493 case ISD::SETLE: return PPC::BLE;
Chris Lattnered048c02005-10-28 20:49:47 +0000494 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000495 case ISD::SETUGT:
496 case ISD::SETGT: return PPC::BGT;
Chris Lattnered048c02005-10-28 20:49:47 +0000497 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000498 case ISD::SETUGE:
499 case ISD::SETGE: return PPC::BGE;
Chris Lattner6df25072005-10-28 20:32:44 +0000500
501 case ISD::SETO: return PPC::BUN;
502 case ISD::SETUO: return PPC::BNU;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000503 }
504 return 0;
505}
506
Chris Lattner64906a02005-08-25 20:08:18 +0000507/// getCRIdxForSetCC - Return the index of the condition register field
508/// associated with the SetCC condition, and whether or not the field is
509/// treated as inverted. That is, lt = 0; ge = 0 inverted.
510static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
511 switch (CC) {
512 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000513 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000514 case ISD::SETULT:
515 case ISD::SETLT: Inv = false; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000516 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000517 case ISD::SETUGE:
518 case ISD::SETGE: Inv = true; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000519 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000520 case ISD::SETUGT:
521 case ISD::SETGT: Inv = false; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000522 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000523 case ISD::SETULE:
524 case ISD::SETLE: Inv = true; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000525 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000526 case ISD::SETEQ: Inv = false; return 2;
Chris Lattnered048c02005-10-28 20:49:47 +0000527 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000528 case ISD::SETNE: Inv = true; return 2;
Chris Lattner6df25072005-10-28 20:32:44 +0000529 case ISD::SETO: Inv = true; return 3;
530 case ISD::SETUO: Inv = false; return 3;
Chris Lattner64906a02005-08-25 20:08:18 +0000531 }
532 return 0;
533}
Chris Lattner9944b762005-08-21 22:31:09 +0000534
Chris Lattnerbd937b92005-10-06 18:45:51 +0000535
Nate Begeman1d9d7422005-10-18 00:28:58 +0000536SDOperand PPCDAGToDAGISel::SelectADD_PARTS(SDOperand Op) {
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000537 SDNode *N = Op.Val;
538 SDOperand LHSL = Select(N->getOperand(0));
539 SDOperand LHSH = Select(N->getOperand(1));
540
541 unsigned Imm;
542 bool ME = false, ZE = false;
543 if (isIntImmediate(N->getOperand(3), Imm)) {
544 ME = (signed)Imm == -1;
545 ZE = Imm == 0;
546 }
547
548 std::vector<SDOperand> Result;
549 SDOperand CarryFromLo;
550 if (isIntImmediate(N->getOperand(2), Imm) &&
551 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
552 // Codegen the low 32 bits of the add. Interestingly, there is no
553 // shifted form of add immediate carrying.
554 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
555 LHSL, getI32Imm(Imm));
556 } else {
557 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
558 LHSL, Select(N->getOperand(2)));
559 }
560 CarryFromLo = CarryFromLo.getValue(1);
561
562 // Codegen the high 32 bits, adding zero, minus one, or the full value
563 // along with the carry flag produced by addc/addic.
564 SDOperand ResultHi;
565 if (ZE)
566 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
567 else if (ME)
568 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
569 else
570 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
571 Select(N->getOperand(3)), CarryFromLo);
572 Result.push_back(CarryFromLo.getValue(0));
573 Result.push_back(ResultHi);
574
575 CodeGenMap[Op.getValue(0)] = Result[0];
576 CodeGenMap[Op.getValue(1)] = Result[1];
577 return Result[Op.ResNo];
578}
Nate Begeman1d9d7422005-10-18 00:28:58 +0000579SDOperand PPCDAGToDAGISel::SelectSUB_PARTS(SDOperand Op) {
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000580 SDNode *N = Op.Val;
581 SDOperand LHSL = Select(N->getOperand(0));
582 SDOperand LHSH = Select(N->getOperand(1));
583 SDOperand RHSL = Select(N->getOperand(2));
584 SDOperand RHSH = Select(N->getOperand(3));
585
586 std::vector<SDOperand> Result;
587 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
588 RHSL, LHSL));
589 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
590 Result[0].getValue(1)));
591 CodeGenMap[Op.getValue(0)] = Result[0];
592 CodeGenMap[Op.getValue(1)] = Result[1];
593 return Result[Op.ResNo];
594}
595
Nate Begeman1d9d7422005-10-18 00:28:58 +0000596SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
Chris Lattner222adac2005-10-06 19:03:35 +0000597 SDNode *N = Op.Val;
598 unsigned Imm;
599 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
600 if (isIntImmediate(N->getOperand(1), Imm)) {
601 // We can codegen setcc op, imm very efficiently compared to a brcond.
602 // Check for those cases here.
603 // setcc op, 0
604 if (Imm == 0) {
605 SDOperand Op = Select(N->getOperand(0));
606 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000607 default: break;
608 case ISD::SETEQ:
609 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner71d3d502005-11-30 22:53:06 +0000610 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
611 getI32Imm(5), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000612 case ISD::SETNE: {
613 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
614 Op, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +0000615 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
616 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000617 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000618 case ISD::SETLT:
Chris Lattner71d3d502005-11-30 22:53:06 +0000619 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
620 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000621 case ISD::SETGT: {
622 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
623 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner71d3d502005-11-30 22:53:06 +0000624 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
625 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000626 }
627 }
Chris Lattner222adac2005-10-06 19:03:35 +0000628 } else if (Imm == ~0U) { // setcc op, -1
629 SDOperand Op = Select(N->getOperand(0));
630 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000631 default: break;
632 case ISD::SETEQ:
633 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
634 Op, getI32Imm(1));
Chris Lattner71d3d502005-11-30 22:53:06 +0000635 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
636 CurDAG->getTargetNode(PPC::LI, MVT::i32,
637 getI32Imm(0)),
638 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000639 case ISD::SETNE: {
640 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
641 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
642 Op, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +0000643 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
644 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000645 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000646 case ISD::SETLT: {
647 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
648 getI32Imm(1));
649 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner71d3d502005-11-30 22:53:06 +0000650 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
651 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000652 }
653 case ISD::SETGT:
654 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
655 getI32Imm(31), getI32Imm(31));
Chris Lattner71d3d502005-11-30 22:53:06 +0000656 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000657 }
Chris Lattner222adac2005-10-06 19:03:35 +0000658 }
659 }
660
661 bool Inv;
662 unsigned Idx = getCRIdxForSetCC(CC, Inv);
663 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
664 SDOperand IntCR;
665
666 // Force the ccreg into CR7.
667 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
668
Chris Lattner85961d52005-12-06 20:56:18 +0000669 SDOperand InFlag(0, 0); // Null incoming flag value.
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000670 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg,
671 InFlag).getValue(1);
Chris Lattner222adac2005-10-06 19:03:35 +0000672
673 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
674 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
675 else
676 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
677
678 if (!Inv) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000679 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
680 getI32Imm((32-(3-Idx)) & 31),
681 getI32Imm(31), getI32Imm(31));
Chris Lattner222adac2005-10-06 19:03:35 +0000682 } else {
683 SDOperand Tmp =
684 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner7d7b9672005-10-28 22:58:07 +0000685 getI32Imm((32-(3-Idx)) & 31),
686 getI32Imm(31),getI32Imm(31));
Chris Lattner71d3d502005-11-30 22:53:06 +0000687 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000688 }
Chris Lattner222adac2005-10-06 19:03:35 +0000689}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000690
Nate Begeman422b0ce2005-11-16 00:48:01 +0000691/// isCallCompatibleAddress - Return true if the specified 32-bit value is
692/// representable in the immediate field of a Bx instruction.
693static bool isCallCompatibleAddress(ConstantSDNode *C) {
694 int Addr = C->getValue();
695 if (Addr & 3) return false; // Low 2 bits are implicitly zero.
696 return (Addr << 6 >> 6) == Addr; // Top 6 bits have to be sext of immediate.
697}
698
Nate Begeman1d9d7422005-10-18 00:28:58 +0000699SDOperand PPCDAGToDAGISel::SelectCALL(SDOperand Op) {
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000700 SDNode *N = Op.Val;
701 SDOperand Chain = Select(N->getOperand(0));
702
703 unsigned CallOpcode;
704 std::vector<SDOperand> CallOperands;
705
706 if (GlobalAddressSDNode *GASD =
707 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000708 CallOpcode = PPC::BL;
Chris Lattner2823b3e2005-11-17 05:56:14 +0000709 CallOperands.push_back(N->getOperand(1));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000710 } else if (ExternalSymbolSDNode *ESSDN =
711 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000712 CallOpcode = PPC::BL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000713 CallOperands.push_back(N->getOperand(1));
Nate Begeman422b0ce2005-11-16 00:48:01 +0000714 } else if (isa<ConstantSDNode>(N->getOperand(1)) &&
715 isCallCompatibleAddress(cast<ConstantSDNode>(N->getOperand(1)))) {
716 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(1));
717 CallOpcode = PPC::BLA;
718 CallOperands.push_back(getI32Imm((int)C->getValue() >> 2));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000719 } else {
720 // Copy the callee address into the CTR register.
721 SDOperand Callee = Select(N->getOperand(1));
722 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
723
724 // Copy the callee address into R12 on darwin.
725 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
726 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000727
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000728 CallOperands.push_back(R12);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000729 CallOpcode = PPC::BCTRL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000730 }
731
732 unsigned GPR_idx = 0, FPR_idx = 0;
733 static const unsigned GPR[] = {
734 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
735 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
736 };
737 static const unsigned FPR[] = {
738 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
739 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
740 };
741
742 SDOperand InFlag; // Null incoming flag value.
743
744 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
745 unsigned DestReg = 0;
746 MVT::ValueType RegTy = N->getOperand(i).getValueType();
747 if (RegTy == MVT::i32) {
748 assert(GPR_idx < 8 && "Too many int args");
749 DestReg = GPR[GPR_idx++];
750 } else {
751 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
752 "Unpromoted integer arg?");
753 assert(FPR_idx < 13 && "Too many fp args");
754 DestReg = FPR[FPR_idx++];
755 }
756
757 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
758 SDOperand Val = Select(N->getOperand(i));
759 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
760 InFlag = Chain.getValue(1);
761 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
762 }
763 }
764
765 // Finally, once everything is in registers to pass to the call, emit the
766 // call itself.
767 if (InFlag.Val)
768 CallOperands.push_back(InFlag); // Strong dep on register copies.
769 else
770 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
771 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
772 CallOperands);
773
774 std::vector<SDOperand> CallResults;
775
776 // If the call has results, copy the values out of the ret val registers.
777 switch (N->getValueType(0)) {
778 default: assert(0 && "Unexpected ret value!");
779 case MVT::Other: break;
780 case MVT::i32:
781 if (N->getValueType(1) == MVT::i32) {
782 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
783 Chain.getValue(1)).getValue(1);
784 CallResults.push_back(Chain.getValue(0));
785 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
786 Chain.getValue(2)).getValue(1);
787 CallResults.push_back(Chain.getValue(0));
788 } else {
789 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
790 Chain.getValue(1)).getValue(1);
791 CallResults.push_back(Chain.getValue(0));
792 }
793 break;
794 case MVT::f32:
795 case MVT::f64:
796 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
797 Chain.getValue(1)).getValue(1);
798 CallResults.push_back(Chain.getValue(0));
799 break;
800 }
801
802 CallResults.push_back(Chain);
803 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
804 CodeGenMap[Op.getValue(i)] = CallResults[i];
805 return CallResults[Op.ResNo];
806}
807
Chris Lattnera5a91b12005-08-17 19:33:03 +0000808// Select - Convert the specified operand from a target-independent to a
809// target-specific node if it hasn't already been changed.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000810SDOperand PPCDAGToDAGISel::Select(SDOperand Op) {
Chris Lattnera5a91b12005-08-17 19:33:03 +0000811 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000812 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
813 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000814 return Op; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000815
816 // If this has already been converted, use it.
817 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
818 if (CGMI != CodeGenMap.end()) return CGMI->second;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000819
820 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000821 default: break;
Chris Lattner222adac2005-10-06 19:03:35 +0000822 case ISD::ADD_PARTS: return SelectADD_PARTS(Op);
823 case ISD::SUB_PARTS: return SelectSUB_PARTS(Op);
824 case ISD::SETCC: return SelectSETCC(Op);
Chris Lattner281b55e2006-01-27 23:34:02 +0000825 case PPCISD::CALL: return SelectCALL(Op);
Chris Lattner860e8862005-11-17 07:30:41 +0000826 case PPCISD::GlobalBaseReg: return getGlobalBaseReg();
827
Chris Lattnere28e40a2005-08-25 00:45:43 +0000828 case ISD::FrameIndex: {
829 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner71d3d502005-11-30 22:53:06 +0000830 if (N->hasOneUse())
831 return CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
832 CurDAG->getTargetFrameIndex(FI, MVT::i32),
833 getI32Imm(0));
Chris Lattner05f56a52005-12-01 18:09:22 +0000834 return CodeGenMap[Op] =
835 CurDAG->getTargetNode(PPC::ADDI, MVT::i32,
836 CurDAG->getTargetFrameIndex(FI, MVT::i32),
837 getI32Imm(0));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000838 }
Chris Lattner88add102005-09-28 22:50:24 +0000839 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +0000840 // FIXME: since this depends on the setting of the carry flag from the srawi
841 // we should really be making notes about that for the scheduler.
842 // FIXME: It sure would be nice if we could cheaply recognize the
843 // srl/add/sra pattern the dag combiner will generate for this as
844 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +0000845 unsigned Imm;
846 if (isIntImmediate(N->getOperand(1), Imm)) {
847 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
848 SDOperand Op =
849 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
850 Select(N->getOperand(0)),
851 getI32Imm(Log2_32(Imm)));
Chris Lattner71d3d502005-11-30 22:53:06 +0000852 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
853 Op.getValue(0), Op.getValue(1));
Chris Lattner8784a232005-08-25 17:50:06 +0000854 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
855 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000856 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000857 Select(N->getOperand(0)),
858 getI32Imm(Log2_32(-Imm)));
859 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000860 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
861 Op.getValue(1));
Chris Lattner71d3d502005-11-30 22:53:06 +0000862 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000863 }
864 }
Chris Lattner047b9522005-08-25 22:04:30 +0000865
Chris Lattner237733e2005-09-29 23:33:31 +0000866 // Other cases are autogenerated.
867 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000868 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000869 case ISD::AND: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000870 unsigned Imm, Imm2;
Nate Begemancffc32b2005-08-18 07:30:46 +0000871 // If this is an and of a value rotated between 0 and 31 bits and then and'd
872 // with a mask, emit rlwinm
873 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
874 isShiftedMask_32(~Imm))) {
875 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000876 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000877 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
878 Val = Select(N->getOperand(0).getOperand(0));
Chris Lattner3393e802005-10-25 19:32:37 +0000879 } else if (Imm == 0) {
880 // AND X, 0 -> 0, not "rlwinm 32".
881 return Select(N->getOperand(1));
882 } else {
Nate Begemancffc32b2005-08-18 07:30:46 +0000883 Val = Select(N->getOperand(0));
884 isRunOfOnes(Imm, MB, ME);
885 SH = 0;
886 }
Chris Lattner71d3d502005-11-30 22:53:06 +0000887 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
888 getI32Imm(MB), getI32Imm(ME));
Nate Begemancffc32b2005-08-18 07:30:46 +0000889 }
Nate Begeman50fb3c42005-12-24 01:00:15 +0000890 // ISD::OR doesn't get all the bitfield insertion fun.
891 // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert
892 if (isIntImmediate(N->getOperand(1), Imm) &&
893 N->getOperand(0).getOpcode() == ISD::OR &&
894 isIntImmediate(N->getOperand(0).getOperand(1), Imm2)) {
Chris Lattnerc9a5ef52006-01-05 18:32:49 +0000895 unsigned MB, ME;
Nate Begeman50fb3c42005-12-24 01:00:15 +0000896 Imm = ~(Imm^Imm2);
897 if (isRunOfOnes(Imm, MB, ME)) {
898 SDOperand Tmp1 = Select(N->getOperand(0).getOperand(0));
899 SDOperand Tmp2 = Select(N->getOperand(0).getOperand(1));
900 return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
Chris Lattnerc9a5ef52006-01-05 18:32:49 +0000901 getI32Imm(0), getI32Imm(MB), getI32Imm(ME));
Nate Begeman50fb3c42005-12-24 01:00:15 +0000902 }
903 }
Chris Lattner237733e2005-09-29 23:33:31 +0000904
905 // Other cases are autogenerated.
906 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000907 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000908 case ISD::OR:
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000909 if (SDNode *I = SelectBitfieldInsert(N))
910 return CodeGenMap[Op] = SDOperand(I, 0);
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000911
Chris Lattner237733e2005-09-29 23:33:31 +0000912 // Other cases are autogenerated.
913 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000914 case ISD::SHL: {
915 unsigned Imm, SH, MB, ME;
916 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000917 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000918 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
919 Select(N->getOperand(0).getOperand(0)),
920 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
Nate Begeman8d948322005-10-19 01:12:32 +0000921 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000922
923 // Other cases are autogenerated.
924 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000925 }
926 case ISD::SRL: {
927 unsigned Imm, SH, MB, ME;
928 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000929 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000930 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
931 Select(N->getOperand(0).getOperand(0)),
932 getI32Imm(SH & 0x1F), getI32Imm(MB),
933 getI32Imm(ME));
Nate Begeman8d948322005-10-19 01:12:32 +0000934 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000935
936 // Other cases are autogenerated.
937 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000938 }
Chris Lattner13794f52005-08-26 18:46:49 +0000939 case ISD::SELECT_CC: {
940 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
941
942 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
943 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
944 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
945 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
946 if (N1C->isNullValue() && N3C->isNullValue() &&
947 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
948 SDOperand LHS = Select(N->getOperand(0));
949 SDOperand Tmp =
950 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
951 LHS, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +0000952 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
953 Tmp.getValue(1));
Chris Lattner13794f52005-08-26 18:46:49 +0000954 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000955
Chris Lattner50ff55c2005-09-01 19:20:44 +0000956 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000957 unsigned BROpc = getBCCForSetCC(CC);
958
959 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
Chris Lattner919c0322005-10-01 01:35:02 +0000960 unsigned SelectCCOp;
961 if (MVT::isInteger(N->getValueType(0)))
962 SelectCCOp = PPC::SELECT_CC_Int;
963 else if (N->getValueType(0) == MVT::f32)
964 SelectCCOp = PPC::SELECT_CC_F4;
965 else
966 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner71d3d502005-11-30 22:53:06 +0000967 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
968 Select(N->getOperand(2)),
969 Select(N->getOperand(3)),
970 getI32Imm(BROpc));
Chris Lattner13794f52005-08-26 18:46:49 +0000971 }
Chris Lattner2fbb4572005-08-21 18:50:37 +0000972 case ISD::BR_CC:
973 case ISD::BRTWOWAY_CC: {
974 SDOperand Chain = Select(N->getOperand(0));
975 MachineBasicBlock *Dest =
976 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
977 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
978 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000979
980 // If this is a two way branch, then grab the fallthrough basic block
981 // argument and build a PowerPC branch pseudo-op, suitable for long branch
982 // conversion if necessary by the branch selection pass. Otherwise, emit a
983 // standard conditional branch.
984 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
Chris Lattnerca0a4772005-10-01 23:06:26 +0000985 SDOperand CondTrueBlock = N->getOperand(4);
986 SDOperand CondFalseBlock = N->getOperand(5);
987
988 // If the false case is the current basic block, then this is a self loop.
989 // We do not want to emit "Loop: ... brcond Out; br Loop", as it adds an
990 // extra dispatch group to the loop. Instead, invert the condition and
991 // emit "Loop: ... br!cond Loop; br Out
992 if (cast<BasicBlockSDNode>(CondFalseBlock)->getBasicBlock() == BB) {
993 std::swap(CondTrueBlock, CondFalseBlock);
994 CC = getSetCCInverse(CC,
995 MVT::isInteger(N->getOperand(2).getValueType()));
996 }
997
998 unsigned Opc = getBCCForSetCC(CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +0000999 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1000 CondCode, getI32Imm(Opc),
Chris Lattnerca0a4772005-10-01 23:06:26 +00001001 CondTrueBlock, CondFalseBlock,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001002 Chain);
Chris Lattner71d3d502005-11-30 22:53:06 +00001003 return CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001004 } else {
1005 // Iterate to the next basic block
1006 ilist<MachineBasicBlock>::iterator It = BB;
1007 ++It;
1008
1009 // If the fallthrough path is off the end of the function, which would be
1010 // undefined behavior, set it to be the same as the current block because
1011 // we have nothing better to set it to, and leaving it alone will cause
1012 // the PowerPC Branch Selection pass to crash.
1013 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner71d3d502005-11-30 22:53:06 +00001014 return CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
1015 getI32Imm(getBCCForSetCC(CC)),
1016 N->getOperand(4), CurDAG->getBasicBlock(It),
1017 Chain);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001018 }
Chris Lattner2fbb4572005-08-21 18:50:37 +00001019 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001020 }
Chris Lattner25dae722005-09-03 00:53:47 +00001021
Chris Lattner19c09072005-09-07 23:45:15 +00001022 return SelectCode(Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001023}
1024
1025
Nate Begeman1d9d7422005-10-18 00:28:58 +00001026/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001027/// PowerPC-specific DAG, ready for instruction scheduling.
1028///
Nate Begeman1d9d7422005-10-18 00:28:58 +00001029FunctionPass *llvm::createPPCISelDag(TargetMachine &TM) {
1030 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001031}
1032