blob: b3e79a19e1e10b458e49d7fdbdda35a816e06bce [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000051#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000054#include "llvm/Target/TargetMachine.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000055#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056using namespace llvm;
57
Dan Gohman3df24e62008-09-03 23:12:08 +000058unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000059 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000060 // Don't handle non-simple values in FastISel.
61 if (!RealVT.isSimple())
62 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000063
64 // Ignore illegal types. We must do this before looking up the value
65 // in ValueMap because Arguments are given virtual registers regardless
66 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000067 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000068 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000069 // Promote MVT::i1 to a legal type though, because it's common and easy.
70 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000071 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000072 else
73 return 0;
74 }
75
Dan Gohman104e4ce2008-09-03 23:32:19 +000076 // Look up the value to see if we already have a register for it. We
77 // cache values defined by Instructions across blocks, and other values
78 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000079 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000080 if (ValueMap.count(V))
81 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000082 unsigned Reg = LocalValueMap[V];
83 if (Reg != 0)
84 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000085
Dan Gohmanad368ac2008-08-27 18:10:19 +000086 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 if (CI->getValue().getActiveBits() <= 64)
88 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000089 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000090 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000091 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000092 // Translate this as an integer zero so that it can be
93 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000094 Reg =
95 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Owen Andersone922c022009-07-22 00:24:57 +0000111 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000112 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Chris Lattner518bb532010-02-09 19:54:29 +0000122 BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000177 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000178 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000179 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 return IdxN;
184}
185
Dan Gohmanbdedd442008-08-20 00:11:48 +0000186/// SelectBinaryOp - Select and emit code for a binary operator instruction,
187/// which has an opcode which directly corresponds to the given ISD opcode.
188///
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000189bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000190 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 // Unhandled type. Halt "fast" selection and bail.
193 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000194
Dan Gohmanb71fea22008-08-26 20:52:40 +0000195 // We only handle legal types. For example, on x86-32 the instruction
196 // selector contains all of the 64-bit instructions from x86-64,
197 // under the assumption that i64 won't be used if the target doesn't
198 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000199 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000201 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000203 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
204 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000205 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000206 else
207 return false;
208 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000209
Dan Gohman3df24e62008-09-03 23:12:08 +0000210 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000211 if (Op0 == 0)
212 // Unhandled operand. Halt "fast" selection and bail.
213 return false;
214
215 // Check if the second operand is a constant and handle it appropriately.
216 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000217 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
218 ISDOpcode, Op0, CI->getZExtValue());
219 if (ResultReg != 0) {
220 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000221 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000222 return true;
223 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000224 }
225
Dan Gohman10df0fa2008-08-27 01:09:54 +0000226 // Check if the second operand is a constant float.
227 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000228 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
229 ISDOpcode, Op0, CF);
230 if (ResultReg != 0) {
231 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000232 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000233 return true;
234 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000235 }
236
Dan Gohman3df24e62008-09-03 23:12:08 +0000237 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000238 if (Op1 == 0)
239 // Unhandled operand. Halt "fast" selection and bail.
240 return false;
241
Dan Gohmanad368ac2008-08-27 18:10:19 +0000242 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000243 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
244 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000245 if (ResultReg == 0)
246 // Target-specific code wasn't able to find a machine opcode for
247 // the given ISD opcode and type. Halt "fast" selection and bail.
248 return false;
249
Dan Gohman8014e862008-08-20 00:23:20 +0000250 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000251 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000252 return true;
253}
254
Dan Gohman40b189e2008-09-05 18:18:20 +0000255bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000256 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000257 if (N == 0)
258 // Unhandled operand. Halt "fast" selection and bail.
259 return false;
260
261 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000263 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
264 OI != E; ++OI) {
265 Value *Idx = *OI;
266 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
267 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
268 if (Field) {
269 // N = N + Offset
270 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
271 // FIXME: This can be optimized by combining the add with a
272 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000273 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000274 if (N == 0)
275 // Unhandled operand. Halt "fast" selection and bail.
276 return false;
277 }
278 Ty = StTy->getElementType(Field);
279 } else {
280 Ty = cast<SequentialType>(Ty)->getElementType();
281
282 // If this is a constant subscript, handle it quickly.
283 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
284 if (CI->getZExtValue() == 0) continue;
285 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000286 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000287 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000288 if (N == 0)
289 // Unhandled operand. Halt "fast" selection and bail.
290 return false;
291 continue;
292 }
293
294 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000295 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000296 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000297 if (IdxN == 0)
298 // Unhandled operand. Halt "fast" selection and bail.
299 return false;
300
Dan Gohman80bc6e22008-08-26 20:57:08 +0000301 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000302 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (IdxN == 0)
304 // Unhandled operand. Halt "fast" selection and bail.
305 return false;
306 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000307 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 if (N == 0)
309 // Unhandled operand. Halt "fast" selection and bail.
310 return false;
311 }
312 }
313
314 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000315 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000316 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000317}
318
Dan Gohman33134c42008-09-25 17:05:24 +0000319bool FastISel::SelectCall(User *I) {
320 Function *F = cast<CallInst>(I)->getCalledFunction();
321 if (!F) return false;
322
323 unsigned IID = F->getIntrinsicID();
324 switch (IID) {
325 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000326 case Intrinsic::dbg_declare: {
327 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerd850ac72010-04-05 02:19:28 +0000328 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None) ||
Chris Lattnered3a8062010-04-05 06:05:26 +0000329 !MF.getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000330 return true;
331
Devang Patel7e1e31f2009-07-02 22:43:26 +0000332 Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000333 if (!Address)
334 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000335 if (isa<UndefValue>(Address))
336 return true;
Devang Patel7e1e31f2009-07-02 22:43:26 +0000337 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
338 // Don't handle byval struct arguments or VLAs, for example.
339 if (!AI) break;
340 DenseMap<const AllocaInst*, int>::iterator SI =
341 StaticAllocaMap.find(AI);
342 if (SI == StaticAllocaMap.end()) break; // VLAs.
343 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +0000344 if (!DI->getDebugLoc().isUnknown())
Chris Lattnered3a8062010-04-05 06:05:26 +0000345 MF.getMMI().setVariableDbgInfo(DI->getVariable(), FI, DI->getDebugLoc());
Chris Lattner870cfcf2010-03-31 03:34:40 +0000346
Dale Johannesen10fedd22010-02-10 00:11:11 +0000347 // Building the map above is target independent. Generating DBG_VALUE
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000348 // inline is target dependent; do this now.
349 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000350 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000351 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000352 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000353 // This form of DBG_VALUE is target-independent.
Dale Johannesen45df7612010-02-26 20:01:55 +0000354 DbgValueInst *DI = cast<DbgValueInst>(I);
355 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
356 Value *V = DI->getValue();
357 if (!V) {
358 // Currently the optimizer can produce this; insert an undef to
359 // help debugging. Probably the optimizer should not do this.
360 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
361 addMetadata(DI->getVariable());
362 } else if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
363 BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()).
364 addMetadata(DI->getVariable());
365 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
366 BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()).
367 addMetadata(DI->getVariable());
368 } else if (unsigned Reg = lookUpRegForValue(V)) {
369 BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()).
370 addMetadata(DI->getVariable());
371 } else {
372 // We can't yet handle anything else here because it would require
373 // generating code, thus altering codegen because of debug info.
374 // Insert an undef so we can see what we dropped.
375 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
376 addMetadata(DI->getVariable());
377 }
378 return true;
379 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000380 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000381 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000382 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
383 default: break;
384 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000385 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000386 unsigned Reg = TLI.getExceptionAddressRegister();
387 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
388 unsigned ResultReg = createResultReg(RC);
389 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
390 Reg, RC, RC);
391 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000392 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000393 UpdateValueMap(I, ResultReg);
394 return true;
395 }
396 }
397 break;
398 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000399 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000400 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000401 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
402 default: break;
403 case TargetLowering::Expand: {
Chris Lattnered3a8062010-04-05 06:05:26 +0000404 if (MBB->isLandingPad())
405 AddCatchInfo(*cast<CallInst>(I), &MF.getMMI(), MBB);
406 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000407#ifndef NDEBUG
Chris Lattnered3a8062010-04-05 06:05:26 +0000408 CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000409#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000410 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000411 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattnered3a8062010-04-05 06:05:26 +0000412 if (Reg) MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000413 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000414
415 unsigned Reg = TLI.getExceptionSelectorRegister();
416 EVT SrcVT = TLI.getPointerTy();
417 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
418 unsigned ResultReg = createResultReg(RC);
419 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
420 RC, RC);
421 assert(InsertedCopy && "Can't copy address registers!");
422 InsertedCopy = InsertedCopy;
423
424 // Cast the register to the type of the selector.
425 if (SrcVT.bitsGT(MVT::i32))
426 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
427 ResultReg);
428 else if (SrcVT.bitsLT(MVT::i32))
429 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
430 ISD::SIGN_EXTEND, ResultReg);
431 if (ResultReg == 0)
432 // Unhandled operand. Halt "fast" selection and bail.
433 return false;
434
435 UpdateValueMap(I, ResultReg);
436
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000437 return true;
438 }
439 }
440 break;
441 }
Dan Gohman33134c42008-09-25 17:05:24 +0000442 }
443 return false;
444}
445
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000446bool FastISel::SelectCast(User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000447 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
448 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000449
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
451 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000452 // Unhandled type. Halt "fast" selection and bail.
453 return false;
454
Dan Gohman474d3b32009-03-13 23:53:06 +0000455 // Check if the destination type is legal. Or as a special case,
456 // it may be i1 if we're doing a truncate because that's
457 // easy and somewhat common.
458 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000460 // Unhandled type. Halt "fast" selection and bail.
461 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000462
463 // Check if the source operand is legal. Or as a special case,
464 // it may be i1 if we're doing zero-extension because that's
465 // easy and somewhat common.
466 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000468 // Unhandled type. Halt "fast" selection and bail.
469 return false;
470
Dan Gohman3df24e62008-09-03 23:12:08 +0000471 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000472 if (!InputReg)
473 // Unhandled operand. Halt "fast" selection and bail.
474 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000475
476 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000478 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000479 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
480 if (!InputReg)
481 return false;
482 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000483 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000485 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000486
Owen Andersond0533c92008-08-26 23:46:32 +0000487 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
488 DstVT.getSimpleVT(),
489 Opcode,
490 InputReg);
491 if (!ResultReg)
492 return false;
493
Dan Gohman3df24e62008-09-03 23:12:08 +0000494 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000495 return true;
496}
497
Dan Gohman40b189e2008-09-05 18:18:20 +0000498bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000499 // If the bitcast doesn't change the type, just use the operand value.
500 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000501 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000502 if (Reg == 0)
503 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000504 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000505 return true;
506 }
507
508 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000509 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
510 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000511
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
513 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000514 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
515 // Unhandled type. Halt "fast" selection and bail.
516 return false;
517
Dan Gohman3df24e62008-09-03 23:12:08 +0000518 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000519 if (Op0 == 0)
520 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000521 return false;
522
Dan Gohmanad368ac2008-08-27 18:10:19 +0000523 // First, try to perform the bitcast by inserting a reg-reg copy.
524 unsigned ResultReg = 0;
525 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
526 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
527 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
528 ResultReg = createResultReg(DstClass);
529
530 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
531 Op0, DstClass, SrcClass);
532 if (!InsertedCopy)
533 ResultReg = 0;
534 }
535
536 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
537 if (!ResultReg)
538 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
539 ISD::BIT_CONVERT, Op0);
540
541 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000542 return false;
543
Dan Gohman3df24e62008-09-03 23:12:08 +0000544 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000545 return true;
546}
547
Dan Gohman3df24e62008-09-03 23:12:08 +0000548bool
549FastISel::SelectInstruction(Instruction *I) {
Dan Gohman6e3ff372009-12-05 01:27:58 +0000550 // First, try doing target-independent selection.
551 if (SelectOperator(I, I->getOpcode()))
552 return true;
553
554 // Next, try calling the target to attempt to handle the instruction.
555 if (TargetSelectInstruction(I))
556 return true;
557
558 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000559}
560
Dan Gohmand98d6202008-10-02 22:15:21 +0000561/// FastEmitBranch - Emit an unconditional branch to the given block,
562/// unless it is the immediate (fall-through) successor, and update
563/// the CFG.
564void
565FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000566 if (MBB->isLayoutSuccessor(MSucc)) {
567 // The unconditional fall-through case, which needs no instructions.
568 } else {
569 // The unconditional branch case.
570 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
571 }
572 MBB->addSuccessor(MSucc);
573}
574
Dan Gohman3d45a852009-09-03 22:53:57 +0000575/// SelectFNeg - Emit an FNeg operation.
576///
577bool
578FastISel::SelectFNeg(User *I) {
579 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
580 if (OpReg == 0) return false;
581
Dan Gohman4a215a12009-09-11 00:36:43 +0000582 // If the target has ISD::FNEG, use it.
583 EVT VT = TLI.getValueType(I->getType());
584 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
585 ISD::FNEG, OpReg);
586 if (ResultReg != 0) {
587 UpdateValueMap(I, ResultReg);
588 return true;
589 }
590
Dan Gohman5e5abb72009-09-11 00:34:46 +0000591 // Bitcast the value to integer, twiddle the sign bit with xor,
592 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000593 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000594 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
595 if (!TLI.isTypeLegal(IntVT))
596 return false;
597
598 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
599 ISD::BIT_CONVERT, OpReg);
600 if (IntReg == 0)
601 return false;
602
603 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
604 UINT64_C(1) << (VT.getSizeInBits()-1),
605 IntVT.getSimpleVT());
606 if (IntResultReg == 0)
607 return false;
608
609 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
610 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000611 if (ResultReg == 0)
612 return false;
613
614 UpdateValueMap(I, ResultReg);
615 return true;
616}
617
Dan Gohman40b189e2008-09-05 18:18:20 +0000618bool
619FastISel::SelectOperator(User *I, unsigned Opcode) {
620 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000621 case Instruction::Add:
622 return SelectBinaryOp(I, ISD::ADD);
623 case Instruction::FAdd:
624 return SelectBinaryOp(I, ISD::FADD);
625 case Instruction::Sub:
626 return SelectBinaryOp(I, ISD::SUB);
627 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000628 // FNeg is currently represented in LLVM IR as a special case of FSub.
629 if (BinaryOperator::isFNeg(I))
630 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000631 return SelectBinaryOp(I, ISD::FSUB);
632 case Instruction::Mul:
633 return SelectBinaryOp(I, ISD::MUL);
634 case Instruction::FMul:
635 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000636 case Instruction::SDiv:
637 return SelectBinaryOp(I, ISD::SDIV);
638 case Instruction::UDiv:
639 return SelectBinaryOp(I, ISD::UDIV);
640 case Instruction::FDiv:
641 return SelectBinaryOp(I, ISD::FDIV);
642 case Instruction::SRem:
643 return SelectBinaryOp(I, ISD::SREM);
644 case Instruction::URem:
645 return SelectBinaryOp(I, ISD::UREM);
646 case Instruction::FRem:
647 return SelectBinaryOp(I, ISD::FREM);
648 case Instruction::Shl:
649 return SelectBinaryOp(I, ISD::SHL);
650 case Instruction::LShr:
651 return SelectBinaryOp(I, ISD::SRL);
652 case Instruction::AShr:
653 return SelectBinaryOp(I, ISD::SRA);
654 case Instruction::And:
655 return SelectBinaryOp(I, ISD::AND);
656 case Instruction::Or:
657 return SelectBinaryOp(I, ISD::OR);
658 case Instruction::Xor:
659 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000660
Dan Gohman3df24e62008-09-03 23:12:08 +0000661 case Instruction::GetElementPtr:
662 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000663
Dan Gohman3df24e62008-09-03 23:12:08 +0000664 case Instruction::Br: {
665 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000666
Dan Gohman3df24e62008-09-03 23:12:08 +0000667 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000668 BasicBlock *LLVMSucc = BI->getSuccessor(0);
669 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000670 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000671 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000672 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000673
674 // Conditional branches are not handed yet.
675 // Halt "fast" selection and bail.
676 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000677 }
678
Dan Gohman087c8502008-09-05 01:08:41 +0000679 case Instruction::Unreachable:
680 // Nothing to emit.
681 return true;
682
Dan Gohman3df24e62008-09-03 23:12:08 +0000683 case Instruction::PHI:
684 // PHI nodes are already emitted.
685 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000686
687 case Instruction::Alloca:
688 // FunctionLowering has the static-sized case covered.
689 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
690 return true;
691
692 // Dynamic-sized alloca is not handled yet.
693 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000694
Dan Gohman33134c42008-09-25 17:05:24 +0000695 case Instruction::Call:
696 return SelectCall(I);
697
Dan Gohman3df24e62008-09-03 23:12:08 +0000698 case Instruction::BitCast:
699 return SelectBitCast(I);
700
701 case Instruction::FPToSI:
702 return SelectCast(I, ISD::FP_TO_SINT);
703 case Instruction::ZExt:
704 return SelectCast(I, ISD::ZERO_EXTEND);
705 case Instruction::SExt:
706 return SelectCast(I, ISD::SIGN_EXTEND);
707 case Instruction::Trunc:
708 return SelectCast(I, ISD::TRUNCATE);
709 case Instruction::SIToFP:
710 return SelectCast(I, ISD::SINT_TO_FP);
711
712 case Instruction::IntToPtr: // Deliberate fall-through.
713 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000714 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
715 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000716 if (DstVT.bitsGT(SrcVT))
717 return SelectCast(I, ISD::ZERO_EXTEND);
718 if (DstVT.bitsLT(SrcVT))
719 return SelectCast(I, ISD::TRUNCATE);
720 unsigned Reg = getRegForValue(I->getOperand(0));
721 if (Reg == 0) return false;
722 UpdateValueMap(I, Reg);
723 return true;
724 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000725
Dan Gohman3df24e62008-09-03 23:12:08 +0000726 default:
727 // Unhandled instruction. Halt "fast" selection and bail.
728 return false;
729 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000730}
731
Dan Gohman3df24e62008-09-03 23:12:08 +0000732FastISel::FastISel(MachineFunction &mf,
733 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000734 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000735 DenseMap<const AllocaInst *, int> &am
736#ifndef NDEBUG
737 , SmallSet<Instruction*, 8> &cil
738#endif
739 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000740 : MBB(0),
741 ValueMap(vm),
742 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000743 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000744#ifndef NDEBUG
745 CatchInfoLost(cil),
746#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000747 MF(mf),
748 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000749 MFI(*MF.getFrameInfo()),
750 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000751 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000752 TD(*TM.getTargetData()),
753 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000754 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000755}
756
Dan Gohmane285a742008-08-14 21:51:29 +0000757FastISel::~FastISel() {}
758
Owen Anderson825b72b2009-08-11 20:47:22 +0000759unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000760 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000761 return 0;
762}
763
Owen Anderson825b72b2009-08-11 20:47:22 +0000764unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000765 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000766 return 0;
767}
768
Owen Anderson825b72b2009-08-11 20:47:22 +0000769unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000770 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000771 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000772 return 0;
773}
774
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000775unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000776 return 0;
777}
778
Owen Anderson825b72b2009-08-11 20:47:22 +0000779unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000780 unsigned, ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000781 return 0;
782}
783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000785 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000786 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000787 return 0;
788}
789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000791 unsigned, unsigned /*Op0*/,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000792 ConstantFP * /*FPImm*/) {
793 return 0;
794}
795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000797 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000798 unsigned /*Op0*/, unsigned /*Op1*/,
799 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000800 return 0;
801}
802
803/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
804/// to emit an instruction with an immediate operand using FastEmit_ri.
805/// If that fails, it materializes the immediate into a register and try
806/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000807unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000808 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000810 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000811 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000812 if (ResultReg != 0)
813 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000814 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000815 if (MaterialReg == 0)
816 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000817 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000818}
819
Dan Gohman10df0fa2008-08-27 01:09:54 +0000820/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
821/// to emit an instruction with a floating-point immediate operand using
822/// FastEmit_rf. If that fails, it materializes the immediate into a register
823/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000824unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000825 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000827 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000828 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000829 if (ResultReg != 0)
830 return ResultReg;
831
832 // Materialize the constant in a register.
833 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
834 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000835 // If the target doesn't have a way to directly enter a floating-point
836 // value into a register, use an alternate approach.
837 // TODO: The current approach only supports floating-point constants
838 // that can be constructed by conversion from integer values. This should
839 // be replaced by code that creates a load from a constant-pool entry,
840 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000841 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000842 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000843
844 uint64_t x[2];
845 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000846 bool isExact;
847 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
848 APFloat::rmTowardZero, &isExact);
849 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000850 return 0;
851 APInt IntVal(IntBitWidth, 2, x);
852
853 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
854 ISD::Constant, IntVal.getZExtValue());
855 if (IntegerReg == 0)
856 return 0;
857 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
858 ISD::SINT_TO_FP, IntegerReg);
859 if (MaterialReg == 0)
860 return 0;
861 }
862 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
863}
864
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000865unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
866 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000867}
868
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000869unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000870 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000871 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000872 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000873
Bill Wendling9bc96a52009-02-03 00:55:04 +0000874 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000875 return ResultReg;
876}
877
878unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
879 const TargetRegisterClass *RC,
880 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000881 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000882 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000883
Evan Cheng5960e4e2008-09-08 08:38:20 +0000884 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000885 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000886 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000887 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000888 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
889 II.ImplicitDefs[0], RC, RC);
890 if (!InsertedCopy)
891 ResultReg = 0;
892 }
893
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000894 return ResultReg;
895}
896
897unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
898 const TargetRegisterClass *RC,
899 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000900 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000901 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000902
Evan Cheng5960e4e2008-09-08 08:38:20 +0000903 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000904 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000905 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000906 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000907 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
908 II.ImplicitDefs[0], RC, RC);
909 if (!InsertedCopy)
910 ResultReg = 0;
911 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000912 return ResultReg;
913}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000914
915unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
916 const TargetRegisterClass *RC,
917 unsigned Op0, uint64_t Imm) {
918 unsigned ResultReg = createResultReg(RC);
919 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
920
Evan Cheng5960e4e2008-09-08 08:38:20 +0000921 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000922 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000924 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000925 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
926 II.ImplicitDefs[0], RC, RC);
927 if (!InsertedCopy)
928 ResultReg = 0;
929 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000930 return ResultReg;
931}
932
Dan Gohman10df0fa2008-08-27 01:09:54 +0000933unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
934 const TargetRegisterClass *RC,
935 unsigned Op0, ConstantFP *FPImm) {
936 unsigned ResultReg = createResultReg(RC);
937 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
938
Evan Cheng5960e4e2008-09-08 08:38:20 +0000939 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000940 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000942 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000943 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
944 II.ImplicitDefs[0], RC, RC);
945 if (!InsertedCopy)
946 ResultReg = 0;
947 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000948 return ResultReg;
949}
950
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000951unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
952 const TargetRegisterClass *RC,
953 unsigned Op0, unsigned Op1, uint64_t Imm) {
954 unsigned ResultReg = createResultReg(RC);
955 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
956
Evan Cheng5960e4e2008-09-08 08:38:20 +0000957 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000958 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000960 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000961 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
962 II.ImplicitDefs[0], RC, RC);
963 if (!InsertedCopy)
964 ResultReg = 0;
965 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000966 return ResultReg;
967}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000968
969unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
970 const TargetRegisterClass *RC,
971 uint64_t Imm) {
972 unsigned ResultReg = createResultReg(RC);
973 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
974
Evan Cheng5960e4e2008-09-08 08:38:20 +0000975 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000976 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000978 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000979 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
980 II.ImplicitDefs[0], RC, RC);
981 if (!InsertedCopy)
982 ResultReg = 0;
983 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000984 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000985}
Owen Anderson8970f002008-08-27 22:30:02 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000988 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000989 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000990
Evan Cheng536ab132009-01-22 09:10:11 +0000991 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Chris Lattner518bb532010-02-09 19:54:29 +0000992 const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG);
Owen Anderson8970f002008-08-27 22:30:02 +0000993
Evan Cheng5960e4e2008-09-08 08:38:20 +0000994 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000995 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000996 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000997 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000998 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
999 II.ImplicitDefs[0], RC, RC);
1000 if (!InsertedCopy)
1001 ResultReg = 0;
1002 }
Owen Anderson8970f002008-08-27 22:30:02 +00001003 return ResultReg;
1004}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001005
1006/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1007/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001008unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001009 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1010}