blob: 616d6ca9fd95f5f813e94ef58ba7ead42a13aef2 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000023#include "llvm/CallingConv.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/Constants.h"
37#include "llvm/DataLayout.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000038#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/DerivedTypes.h"
40#include "llvm/Function.h"
41#include "llvm/GlobalVariable.h"
42#include "llvm/InlineAsm.h"
43#include "llvm/Instructions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/IntrinsicInst.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000045#include "llvm/Intrinsics.h"
Chris Lattner6129c372010-04-08 00:09:16 +000046#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000047#include "llvm/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +000092 EVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000101 unsigned NumParts, EVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +0000222 EVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglund1d367e92012-12-11 10:16:19 +0000230 EVT IntermediateVT;
231 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund1d367e92012-12-11 10:16:19 +0000238 assert(RegisterVT == PartVT.getSimpleVT() &&
239 "Part type doesn't match vector breakdown!");
240 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000242
Chris Lattner3ac18842010-08-24 23:20:40 +0000243 // Assemble the parts into intermediate operands.
244 SmallVector<SDValue, 8> Ops(NumIntermediates);
245 if (NumIntermediates == NumParts) {
246 // If the register was not expanded, truncate or copy the value,
247 // as appropriate.
248 for (unsigned i = 0; i != NumParts; ++i)
249 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000250 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000251 } else if (NumParts > 0) {
252 // If the intermediate type was expanded, build the intermediate
253 // operands from the parts.
254 assert(NumParts % NumIntermediates == 0 &&
255 "Must expand into a divisible number of parts!");
256 unsigned Factor = NumParts / NumIntermediates;
257 for (unsigned i = 0; i != NumIntermediates; ++i)
258 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000259 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000261
Chris Lattner3ac18842010-08-24 23:20:40 +0000262 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
263 // intermediate operands.
264 Val = DAG.getNode(IntermediateVT.isVector() ?
265 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
266 ValueVT, &Ops[0], NumIntermediates);
267 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattner3ac18842010-08-24 23:20:40 +0000269 // There is now one part, held in Val. Correct it to match ValueVT.
270 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000271
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 if (PartVT == ValueVT)
273 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000274
Chris Lattnere6f7c262010-08-25 22:49:25 +0000275 if (PartVT.isVector()) {
276 // If the element type of the source/dest vectors are the same, but the
277 // parts vector has more elements than the value vector, then we have a
278 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
279 // elements we want.
280 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
281 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
282 "Cannot narrow, it would be a lossy transformation");
283 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
284 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000285 }
286
Chris Lattnere6f7c262010-08-25 22:49:25 +0000287 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000288 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
289 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
290
291 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
292 "Cannot handle this kind of promotion");
293 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000294 bool Smaller = ValueVT.bitsLE(PartVT);
295 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
296 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000297
Chris Lattnere6f7c262010-08-25 22:49:25 +0000298 }
Eric Christopher471e4222011-06-08 23:55:35 +0000299
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000300 // Trivial bitcast if the types are the same size and the destination
301 // vector type is legal.
302 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
303 TLI.isTypeLegal(ValueVT))
304 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000305
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000306 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000307 if (ValueVT.getVectorNumElements() != 1) {
308 LLVMContext &Ctx = *DAG.getContext();
309 Twine ErrMsg("non-trivial scalar-to-vector conversion");
310 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
311 if (const CallInst *CI = dyn_cast<CallInst>(I))
312 if (isa<InlineAsm>(CI->getCalledValue()))
313 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
314 Ctx.emitError(I, ErrMsg);
315 } else {
316 Ctx.emitError(ErrMsg);
317 }
318 report_fatal_error("Cannot handle scalar-to-vector conversion!");
319 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000320
321 if (ValueVT.getVectorNumElements() == 1 &&
322 ValueVT.getVectorElementType() != PartVT) {
323 bool Smaller = ValueVT.bitsLE(PartVT);
324 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
325 DL, ValueVT.getScalarType(), Val);
326 }
327
Chris Lattner3ac18842010-08-24 23:20:40 +0000328 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
329}
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
332 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000333 EVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335/// getCopyToParts - Create a series of nodes that contain the specified value
336/// split into legal parts. If the parts contain more bits than Val, then, for
337/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000338static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000339 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000340 EVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000342 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000343
Chris Lattnera13b8602010-08-24 23:10:06 +0000344 // Handle the vector case separately.
345 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000346 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000347
Chris Lattnera13b8602010-08-24 23:10:06 +0000348 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000349 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000350 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000351 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
352
Chris Lattnera13b8602010-08-24 23:10:06 +0000353 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 return;
355
Chris Lattnera13b8602010-08-24 23:10:06 +0000356 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
357 if (PartVT == ValueVT) {
358 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 Parts[0] = Val;
360 return;
361 }
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
364 // If the parts cover more bits than the value has, promote the value.
365 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
366 assert(NumParts == 1 && "Do not know what to promote to!");
367 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
368 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000371 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377 } else if (PartBits == ValueVT.getSizeInBits()) {
378 // Different types of the same size.
379 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
382 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 "Unknown mismatch!");
386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 }
391
392 // The value may have changed - recompute ValueVT.
393 ValueVT = Val.getValueType();
394 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
395 "Failed to tile the value with PartVT!");
396
397 if (NumParts == 1) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000398 if (PartVT != ValueVT) {
399 LLVMContext &Ctx = *DAG.getContext();
400 Twine ErrMsg("scalar-to-vector conversion failed");
401 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
402 if (const CallInst *CI = dyn_cast<CallInst>(I))
403 if (isa<InlineAsm>(CI->getCalledValue()))
404 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
405 Ctx.emitError(I, ErrMsg);
406 } else {
407 Ctx.emitError(ErrMsg);
408 }
409 }
410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
469static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
470 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000471 EVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000477 if (PartVT == ValueVT) {
478 // Nothing to do.
479 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
480 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000481 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
485 EVT ElementVT = PartVT.getVectorElementType();
486 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
487 // undef elements.
488 SmallVector<SDValue, 16> Ops;
489 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
490 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
491 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnere6f7c262010-08-25 22:49:25 +0000493 for (unsigned i = ValueVT.getVectorNumElements(),
494 e = PartVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getUNDEF(ElementVT));
496
497 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
498
499 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000500
Chris Lattnere6f7c262010-08-25 22:49:25 +0000501 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
502 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000503 } else if (PartVT.isVector() &&
504 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000505 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000506 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
507
508 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000509 bool Smaller = PartVT.bitsLE(ValueVT);
510 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
511 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000512 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000513 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000514 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000515 "Only trivial vector-to-scalar conversions should get here!");
516 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
517 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000518
519 bool Smaller = ValueVT.bitsLE(PartVT);
520 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
521 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000522 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000523
Chris Lattnera13b8602010-08-24 23:10:06 +0000524 Parts[0] = Val;
525 return;
526 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000528 // Handle a multi-element vector.
Patrik Hagglund1d367e92012-12-11 10:16:19 +0000529 EVT IntermediateVT;
530 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000531 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000532 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000533 IntermediateVT,
534 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000537 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
538 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund1d367e92012-12-11 10:16:19 +0000539 assert(RegisterVT == PartVT.getSimpleVT() &&
540 "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000548 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000551 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000552 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000554 // Split the intermediate operands into legal parts.
555 if (NumParts == NumIntermediates) {
556 // If the register was not expanded, promote or copy the value,
557 // as appropriate.
558 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000559 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 } else if (NumParts > 0) {
561 // If the intermediate type was expanded, split each the value into
562 // legal parts.
563 assert(NumParts % NumIntermediates == 0 &&
564 "Must expand into a divisible number of parts!");
565 unsigned Factor = NumParts / NumIntermediates;
566 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000568 }
569}
570
Dan Gohman462f6b52010-05-29 17:53:24 +0000571namespace {
572 /// RegsForValue - This struct represents the registers (physical or virtual)
573 /// that a particular set of values is assigned, and the type information
574 /// about the value. The most common situation is to represent one value at a
575 /// time, but struct or array values are handled element-wise as multiple
576 /// values. The splitting of aggregates is performed recursively, so that we
577 /// never have aggregate-typed registers. The values at this point do not
578 /// necessarily have legal types, so each value may require one or more
579 /// registers of some legal type.
580 ///
581 struct RegsForValue {
582 /// ValueVTs - The value types of the values, which may not be legal, and
583 /// may need be promoted or synthesized from one or more registers.
584 ///
585 SmallVector<EVT, 4> ValueVTs;
586
587 /// RegVTs - The value types of the registers. This is the same size as
588 /// ValueVTs and it records, for each value, what the type of the assigned
589 /// register or registers are. (Individual values are never synthesized
590 /// from more than one type of register.)
591 ///
592 /// With virtual registers, the contents of RegVTs is redundant with TLI's
593 /// getRegisterType member function, however when with physical registers
594 /// it is necessary to have a separate record of the types.
595 ///
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000596 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000597
598 /// Regs - This list holds the registers assigned to the values.
599 /// Each legal or promoted value requires one register, and each
600 /// expanded value requires multiple registers.
601 ///
602 SmallVector<unsigned, 4> Regs;
603
604 RegsForValue() {}
605
606 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000607 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
609
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000611 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 ComputeValueVTs(tli, Ty, ValueVTs);
613
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT ValueVT = ValueVTs[Value];
616 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglund2d916232012-12-11 10:09:23 +0000617 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 for (unsigned i = 0; i != NumRegs; ++i)
619 Regs.push_back(Reg + i);
620 RegVTs.push_back(RegisterVT);
621 Reg += NumRegs;
622 }
623 }
624
625 /// areValueTypesLegal - Return true if types of all the values are legal.
626 bool areValueTypesLegal(const TargetLowering &TLI) {
627 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000629 if (!TLI.isTypeLegal(RegisterVT))
630 return false;
631 }
632 return true;
633 }
634
635 /// append - Add the specified values to this one.
636 void append(const RegsForValue &RHS) {
637 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
638 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
639 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
640 }
641
642 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643 /// this value and returns the result as a ValueVTs value. This uses
644 /// Chain/Flag as the input and updates them for the output Chain/Flag.
645 /// If the Flag pointer is NULL, no flag is used.
646 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
647 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000648 SDValue &Chain, SDValue *Flag,
649 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
652 /// specified value into the registers specified by this object. This uses
653 /// Chain/Flag as the input and updates them for the output Chain/Flag.
654 /// If the Flag pointer is NULL, no flag is used.
655 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000656 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
674 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
695 if (Flag == 0) {
696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund05749cf2012-12-11 10:24:48 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
847 }
848 }
849}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
852 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 AA = &aa;
854 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000855 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000856 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000857 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000858 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859}
860
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000861/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000862/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863/// for a new block. This doesn't clear out information about
864/// additional blocks that are needed to complete switch lowering
865/// or PHI node updating; that information is cleared out as it is
866/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000867void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000869 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 PendingLoads.clear();
871 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000872 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874}
875
Devang Patel23385752011-05-23 17:44:13 +0000876/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000877/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000878/// information that is dangling in a basic block can be properly
879/// resolved in a different basic block. This allows the
880/// SelectionDAG to resolve dangling debug information attached
881/// to PHI nodes.
882void SelectionDAGBuilder::clearDanglingDebugInfo() {
883 DanglingDebugInfoMap.clear();
884}
885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886/// getRoot - Return the current virtual root of the Selection DAG,
887/// flushing any PendingLoad items. This must be done before emitting
888/// a store or any other node that may need to be ordered after any
889/// prior load instructions.
890///
Dan Gohman2048b852009-11-23 18:04:58 +0000891SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 if (PendingLoads.empty())
893 return DAG.getRoot();
894
895 if (PendingLoads.size() == 1) {
896 SDValue Root = PendingLoads[0];
897 DAG.setRoot(Root);
898 PendingLoads.clear();
899 return Root;
900 }
901
902 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingLoads[0], PendingLoads.size());
905 PendingLoads.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
910/// getControlRoot - Similar to getRoot, but instead of flushing all the
911/// PendingLoad items, flush all the PendingExports items. It is necessary
912/// to do this before emitting a terminator instruction.
913///
Dan Gohman2048b852009-11-23 18:04:58 +0000914SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 SDValue Root = DAG.getRoot();
916
917 if (PendingExports.empty())
918 return Root;
919
920 // Turn all of the CopyToReg chains into one factored node.
921 if (Root.getOpcode() != ISD::EntryToken) {
922 unsigned i = 0, e = PendingExports.size();
923 for (; i != e; ++i) {
924 assert(PendingExports[i].getNode()->getNumOperands() > 1);
925 if (PendingExports[i].getNode()->getOperand(0) == Root)
926 break; // Don't add the root if we already indirectly depend on it.
927 }
928
929 if (i == e)
930 PendingExports.push_back(Root);
931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 &PendingExports[0],
935 PendingExports.size());
936 PendingExports.clear();
937 DAG.setRoot(Root);
938 return Root;
939}
940
Bill Wendling4533cac2010-01-28 21:51:40 +0000941void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
942 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
943 DAG.AssignOrdering(Node, SDNodeOrder);
944
945 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
946 AssignOrderingToNode(Node->getOperand(I).getNode());
947}
948
Dan Gohman46510a72010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000954 CurDebugLoc = I.getDebugLoc();
955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957
Dan Gohman92884f72010-04-20 15:03:56 +0000958 if (!isa<TerminatorInst>(&I) && !HasTailCall)
959 CopyToExportRegsIfNeeded(&I);
960
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000961 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962}
963
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000964void SelectionDAGBuilder::visitPHI(const PHINode &) {
965 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
966}
967
Dan Gohman46510a72010-04-15 01:51:59 +0000968void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Note: this doesn't use InstVisitor, because it has to work with
970 // ConstantExpr's in addition to instructions.
971 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000972 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // Build the switch statement using the Instruction.def file.
974#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000975 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976#include "llvm/Instruction.def"
977 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000978
979 // Assign the ordering to the freshly created DAG nodes.
980 if (NodeMap.count(&I)) {
981 ++SDNodeOrder;
982 AssignOrderingToNode(getValue(&I).getNode());
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
996 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1001 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1002 DAG.AddDbgValue(SDV, Val.getNode(), false);
1003 }
Owen Anderson95771af2011-02-25 21:41:48 +00001004 } else
Eric Christopher0822e012012-02-23 03:39:43 +00001005 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001006 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1007 }
1008}
1009
Nick Lewycky8de34002011-09-30 22:19:53 +00001010/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001011SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001012 // If we already have an SDValue for this value, use it. It's important
1013 // to do this first, so that we don't create a CopyFromReg if we already
1014 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 SDValue &N = NodeMap[V];
1016 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman28a17352010-07-01 01:59:43 +00001018 // If there's a virtual register allocated and initialized for this
1019 // value, use it.
1020 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1021 if (It != FuncInfo.ValueMap.end()) {
1022 unsigned InReg = It->second;
1023 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1024 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001025 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001026 resolveDanglingDebugInfo(V, N);
1027 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001028 }
1029
1030 // Otherwise create a new SDValue and remember it.
1031 SDValue Val = getValueImpl(V);
1032 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001033 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return Val;
1035}
1036
1037/// getNonRegisterValue - Return an SDValue for the given Value, but
1038/// don't look in FuncInfo.ValueMap for a virtual register.
1039SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1040 // If we already have an SDValue for this value, use it.
1041 SDValue &N = NodeMap[V];
1042 if (N.getNode()) return N;
1043
1044 // Otherwise create a new SDValue and remember it.
1045 SDValue Val = getValueImpl(V);
1046 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return Val;
1049}
1050
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001051/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001052/// Create an SDValue for the given value.
1053SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001061 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001064 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman383b5f62010-04-17 15:32:28 +00001066 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001067 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Nate Begeman9008ca62009-04-27 18:41:29 +00001069 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071
Dan Gohman383b5f62010-04-17 15:32:28 +00001072 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 visit(CE->getOpcode(), *CE);
1074 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001075 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 return N1;
1077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1080 SmallVector<SDValue, 4> Constants;
1081 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1082 OI != OE; ++OI) {
1083 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001084 // If the operand is an empty aggregate, there are no values.
1085 if (!Val) continue;
1086 // Add each leaf value from the operand to the Constants list
1087 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1089 Constants.push_back(SDValue(Val, i));
1090 }
Bill Wendling87710f02009-12-21 23:47:40 +00001091
Bill Wendling4533cac2010-01-28 21:51:40 +00001092 return DAG.getMergeValues(&Constants[0], Constants.size(),
1093 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001095
1096 if (const ConstantDataSequential *CDS =
1097 dyn_cast<ConstantDataSequential>(C)) {
1098 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001099 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001100 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Ops.push_back(SDValue(Val, i));
1105 }
1106
1107 if (isa<ArrayType>(CDS->getType()))
1108 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
1111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Duncan Sands1df98592010-02-16 11:11:14 +00001113 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1115 "Unknown struct or array constant!");
1116
Owen Andersone50ed302009-08-10 22:56:29 +00001117 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1119 unsigned NumElts = ValueVTs.size();
1120 if (NumElts == 0)
1121 return SDValue(); // empty struct
1122 SmallVector<SDValue, 4> Constants(NumElts);
1123 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001126 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 else if (EltVT.isFloatingPoint())
1128 Constants[i] = DAG.getConstantFP(0, EltVT);
1129 else
1130 Constants[i] = DAG.getConstant(0, EltVT);
1131 }
Bill Wendling87710f02009-12-21 23:47:40 +00001132
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return DAG.getMergeValues(&Constants[0], NumElts,
1134 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
1136
Dan Gohman383b5f62010-04-17 15:32:28 +00001137 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001138 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001140 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 // Now that we know the number and type of the elements, get that number of
1144 // elements into the Ops array based on what kind of constant it is.
1145 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001146 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001152
1153 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001154 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 Op = DAG.getConstantFP(0, EltVT);
1156 else
1157 Op = DAG.getConstant(0, EltVT);
1158 Ops.assign(NumElements, Op);
1159 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001162 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1163 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
1172 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1178 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1179 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 SDValue Chain = getControlRoot();
1188 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001190
Dan Gohman7451d3e2010-05-29 17:03:36 +00001191 if (!FuncInfo.CanLowerReturn) {
1192 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 const Function *F = I.getParent()->getParent();
1194
1195 // Emit a store of the return value through the virtual register.
1196 // Leave Outs empty so that LowerReturn won't try to load return
1197 // registers the usual way.
1198 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001199 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 PtrValueVTs);
1201
1202 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1203 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001204
Owen Andersone50ed302009-08-10 22:56:29 +00001205 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<uint64_t, 4> Offsets;
1207 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001208 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001210 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001211 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001212 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1213 RetPtr.getValueType(), RetPtr,
1214 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001215 Chains[i] =
1216 DAG.getStore(Chain, getCurDebugLoc(),
1217 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001218 // FIXME: better loc info would be nice.
1219 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001220 }
1221
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001222 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1223 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001224 } else if (I.getNumOperands() != 0) {
1225 SmallVector<EVT, 4> ValueVTs;
1226 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1227 unsigned NumValues = ValueVTs.size();
1228 if (NumValues) {
1229 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1231 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 const Function *F = I.getParent()->getParent();
Bill Wendling67658342012-10-09 07:45:08 +00001236 if (F->getRetAttributes().hasAttribute(Attributes::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001237 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling67658342012-10-09 07:45:08 +00001238 else if (F->getRetAttributes().hasAttribute(Attributes::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001239 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001241 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglund47fd10f2012-12-11 10:20:51 +00001242 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(),
1243 VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001244
1245 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglund2d916232012-12-11 10:09:23 +00001246 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001247 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001248 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001249 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001250 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001251
1252 // 'inreg' on function refers to return value
1253 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling67658342012-10-09 07:45:08 +00001254 if (F->getRetAttributes().hasAttribute(Attributes::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001255 Flags.setInReg();
1256
1257 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001258 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001259 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001260 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001261 Flags.setZExt();
1262
Dan Gohmanc9403652010-07-07 15:54:55 +00001263 for (unsigned i = 0; i < NumParts; ++i) {
1264 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001265 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001266 OutVals.push_back(Parts[i]);
1267 }
Evan Cheng3927f432009-03-25 20:20:11 +00001268 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 }
1270 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271
1272 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001273 CallingConv::ID CallConv =
1274 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001276 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001277
1278 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001280 "LowerReturn didn't return a valid chain!");
1281
1282 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284}
1285
Dan Gohmanad62f532009-04-23 23:13:24 +00001286/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1287/// created for it, emit nodes to copy the value into the virtual
1288/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001289void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001290 // Skip empty types
1291 if (V->getType()->isEmptyTy())
1292 return;
1293
Dan Gohman33b7a292010-04-16 17:15:02 +00001294 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1295 if (VMI != FuncInfo.ValueMap.end()) {
1296 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1297 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001298 }
1299}
1300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1302/// the current basic block, add it to ValueMap now so that we'll get a
1303/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001304void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 // No need to export constants.
1306 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 // Already exported?
1309 if (FuncInfo.isExportedInst(V)) return;
1310
1311 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1312 CopyValueToVirtualRegister(V, Reg);
1313}
1314
Dan Gohman46510a72010-04-15 01:51:59 +00001315bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001316 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // The operands of the setcc have to be in this block. We don't know
1318 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001319 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 // Can export from current BB.
1321 if (VI->getParent() == FromBB)
1322 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // Is already exported, noop.
1325 return FuncInfo.isExportedInst(V);
1326 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 // If this is an argument, we can export it if the BB is the entry block or
1329 // if it is already exported.
1330 if (isa<Argument>(V)) {
1331 if (FromBB == &FromBB->getParent()->getEntryBlock())
1332 return true;
1333
1334 // Otherwise, can only export this if it is already exported.
1335 return FuncInfo.isExportedInst(V);
1336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Otherwise, constants can always be exported.
1339 return true;
1340}
1341
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001342/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001343uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1344 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001345 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1346 if (!BPI)
1347 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001348 const BasicBlock *SrcBB = Src->getBasicBlock();
1349 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001350 return BPI->getEdgeWeight(SrcBB, DstBB);
1351}
1352
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001353void SelectionDAGBuilder::
1354addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1355 uint32_t Weight /* = 0 */) {
1356 if (!Weight)
1357 Weight = getEdgeWeight(Src, Dst);
1358 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001359}
1360
1361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362static bool InBlock(const Value *V, const BasicBlock *BB) {
1363 if (const Instruction *I = dyn_cast<Instruction>(V))
1364 return I->getParent() == BB;
1365 return true;
1366}
1367
Dan Gohmanc2277342008-10-17 21:16:08 +00001368/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1369/// This function emits a branch and is used at the leaves of an OR or an
1370/// AND operator tree.
1371///
1372void
Dan Gohman46510a72010-04-15 01:51:59 +00001373SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001374 MachineBasicBlock *TBB,
1375 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376 MachineBasicBlock *CurBB,
1377 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001378 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379
Dan Gohmanc2277342008-10-17 21:16:08 +00001380 // If the leaf of the tree is a comparison, merge the condition into
1381 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001382 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001383 // The operands of the cmp have to be in this block. We don't know
1384 // how to export them from some other block. If this is the first block
1385 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001386 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001387 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1388 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001390 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001391 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001392 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001393 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001394 if (TM.Options.NoNaNsFPMath)
1395 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 } else {
1397 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001398 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001400
1401 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1403 SwitchCases.push_back(CB);
1404 return;
1405 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001406 }
1407
1408 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001409 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001410 NULL, TBB, FBB, CurBB);
1411 SwitchCases.push_back(CB);
1412}
1413
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001415void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001416 MachineBasicBlock *TBB,
1417 MachineBasicBlock *FBB,
1418 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001420 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001421 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001422 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001423 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001424 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1425 BOp->getParent() != CurBB->getBasicBlock() ||
1426 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1427 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001428 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 return;
1430 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Create TmpBB after CurBB.
1433 MachineFunction::iterator BBI = CurBB;
1434 MachineFunction &MF = DAG.getMachineFunction();
1435 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1436 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 if (Opc == Instruction::Or) {
1439 // Codegen X | Y as:
1440 // jmp_if_X TBB
1441 // jmp TmpBB
1442 // TmpBB:
1443 // jmp_if_Y TBB
1444 // jmp FBB
1445 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001448 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 } else {
1453 assert(Opc == Instruction::And && "Unknown merge op!");
1454 // Codegen X & Y as:
1455 // jmp_if_X TmpBB
1456 // jmp FBB
1457 // TmpBB:
1458 // jmp_if_Y TBB
1459 // jmp FBB
1460 //
1461 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001464 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001467 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 }
1469}
1470
1471/// If the set of cases should be emitted as a series of branches, return true.
1472/// If we should emit this as a bunch of and/or'd together conditions, return
1473/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001474bool
Dan Gohman2048b852009-11-23 18:04:58 +00001475SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 // If this is two comparisons of the same values or'd or and'd together, they
1479 // will get folded into a single comparison, so don't emit two blocks.
1480 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1481 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1482 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1483 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1484 return false;
1485 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486
Chris Lattner133ce872010-01-02 00:00:03 +00001487 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1488 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1489 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1490 Cases[0].CC == Cases[1].CC &&
1491 isa<Constant>(Cases[0].CmpRHS) &&
1492 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1493 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1494 return false;
1495 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1496 return false;
1497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 return true;
1500}
1501
Dan Gohman46510a72010-04-15 01:51:59 +00001502void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001503 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Update machine-CFG edges.
1506 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1507
1508 // Figure out which block is immediately after the current one.
1509 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001510 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001511 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 NextBlock = BBI;
1513
1514 if (I.isUnconditional()) {
1515 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001516 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001519 if (Succ0MBB != NextBlock)
1520 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001522 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 return;
1525 }
1526
1527 // If this condition is one of the special cases we handle, do special stuff
1528 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001529 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1531
1532 // If this is a series of conditions that are or'd or and'd together, emit
1533 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001534 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // For example, instead of something like:
1536 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001537 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001539 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 // or C, F
1541 // jnz foo
1542 // Emit:
1543 // cmp A, B
1544 // je foo
1545 // cmp D, E
1546 // jle foo
1547 //
Dan Gohman46510a72010-04-15 01:51:59 +00001548 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001549 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001550 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 (BOp->getOpcode() == Instruction::And ||
1552 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1554 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // If the compares in later blocks need to use values not currently
1556 // exported from this block, export them now. This block should always
1557 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001558 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 // Allow some cases to be rejected.
1561 if (ShouldEmitAsBranches(SwitchCases)) {
1562 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1563 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1564 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1565 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001568 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 SwitchCases.erase(SwitchCases.begin());
1570 return;
1571 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // Okay, we decided not to do this, remove any inserted MBB's and clear
1574 // SwitchCases.
1575 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001576 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 SwitchCases.clear();
1579 }
1580 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001583 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 // Use visitSwitchCase to actually insert the fast branch sequence for this
1587 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001588 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589}
1590
1591/// visitSwitchCase - Emits the necessary code to represent a single node in
1592/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001593void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1594 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 SDValue Cond;
1596 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001597 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001598
1599 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600 if (CB.CmpMHS == NULL) {
1601 // Fold "(X == true)" to X and "(X == false)" to !X to
1602 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001603 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001604 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001606 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001607 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001609 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001613 assert(CB.CC == ISD::SETCC_INVALID &&
1614 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1617 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618
1619 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001620 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001621
1622 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001624 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001626 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001627 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 DAG.getConstant(High-Low, VT), ISD::SETULE);
1630 }
1631 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001632
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001634 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001635 // TrueBB and FalseBB are always different unless the incoming IR is
1636 // degenerate. This only happens when running llc on weird IR.
1637 if (CB.TrueBB != CB.FalseBB)
1638 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 // Set NextBlock to be the MBB immediately after the current one, if any.
1641 // This is used to avoid emitting unnecessary branches to the next block.
1642 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001643 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001644 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 // If the lhs block is the next block, invert the condition so that we can
1648 // fall through to the lhs instead of the rhs block.
1649 if (CB.TrueBB == NextBlock) {
1650 std::swap(CB.TrueBB, CB.FalseBB);
1651 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001652 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654
Dale Johannesenf5d97892009-02-04 01:48:28 +00001655 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001657 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001658
Evan Cheng266a99d2010-09-23 06:51:55 +00001659 // Insert the false branch. Do this even if it's a fall through branch,
1660 // this makes it easier to do DAG optimizations which require inverting
1661 // the branch condition.
1662 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1663 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001664
1665 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001666}
1667
1668/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001669void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 // Emit the code for the jump table
1671 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001672 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001673 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1674 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001676 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1677 MVT::Other, Index.getValue(1),
1678 Table, Index);
1679 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680}
1681
1682/// visitJumpTableHeader - This function emits necessary code to produce index
1683/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001684void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001685 JumpTableHeader &JTH,
1686 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001687 // Subtract the lowest switch case value from the value being switched on and
1688 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 // difference between smallest and largest cases.
1690 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001691 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001692 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001693 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001696 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001697 // can be used as an index into the jump table in a subsequent basic block.
1698 // This value may be smaller or larger than the target's pointer type, and
1699 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001700 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Dan Gohman89496d02010-07-02 00:10:16 +00001702 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001703 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1704 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705 JT.Reg = JumpTableReg;
1706
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001707 // Emit the range check for the jump table, and branch to the default block
1708 // for the switch statement if the value being switched on exceeds the largest
1709 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001710 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001711 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001712 DAG.getConstant(JTH.Last-JTH.First,VT),
1713 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714
1715 // Set NextBlock to be the MBB immediately after the current one, if any.
1716 // This is used to avoid emitting unnecessary branches to the next block.
1717 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001718 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001719
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001720 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 NextBlock = BBI;
1722
Dale Johannesen66978ee2009-01-31 02:22:37 +00001723 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001725 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726
Bill Wendling4533cac2010-01-28 21:51:40 +00001727 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001728 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1729 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001730
Bill Wendling87710f02009-12-21 23:47:40 +00001731 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732}
1733
1734/// visitBitTestHeader - This function emits necessary code to produce value
1735/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001736void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1737 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738 // Subtract the minimum value
1739 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund8163ca72012-12-11 09:10:33 +00001740 MVT VT = SwitchOp.getSimpleValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001741 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001742 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743
1744 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001745 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001746 TLI.getSetCCResultType(Sub.getValueType()),
1747 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001748 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 // Determine the type of the test operands.
1751 bool UsePtrType = false;
1752 if (!TLI.isTypeLegal(VT))
1753 UsePtrType = true;
1754 else {
1755 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001756 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 // Switch table case range are encoded into series of masks.
1758 // Just use pointer type, it's guaranteed to fit.
1759 UsePtrType = true;
1760 break;
1761 }
1762 }
1763 if (UsePtrType) {
1764 VT = TLI.getPointerTy();
1765 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1766 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767
Evan Chengd08e5b42011-01-06 01:02:44 +00001768 B.RegVT = VT;
1769 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001770 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001771 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772
1773 // Set NextBlock to be the MBB immediately after the current one, if any.
1774 // This is used to avoid emitting unnecessary branches to the next block.
1775 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001776 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001777 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001778 NextBlock = BBI;
1779
1780 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1781
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001782 addSuccessorWithWeight(SwitchBB, B.Default);
1783 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784
Dale Johannesen66978ee2009-01-31 02:22:37 +00001785 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001787 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001788
Evan Cheng8c1f4322010-09-23 18:32:19 +00001789 if (MBB != NextBlock)
1790 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1791 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001792
Bill Wendling87710f02009-12-21 23:47:40 +00001793 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794}
1795
1796/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001797void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1798 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001799 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001800 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 BitTestCase &B,
1802 MachineBasicBlock *SwitchBB) {
Patrik Hagglund05749cf2012-12-11 10:24:48 +00001803 MVT VT = BB.RegVT;
Evan Chengd08e5b42011-01-06 01:02:44 +00001804 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1805 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001806 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001807 unsigned PopCount = CountPopulation_64(B.Mask);
1808 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001809 // Testing for a single bit; just compare the shift count with what it
1810 // would need to be to shift a 1 bit in that position.
1811 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001812 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001813 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001814 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001815 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001816 } else if (PopCount == BB.Range) {
1817 // There is only one zero bit in the range, test for it directly.
1818 Cmp = DAG.getSetCC(getCurDebugLoc(),
1819 TLI.getSetCCResultType(VT),
1820 ShiftOp,
1821 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1822 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001823 } else {
1824 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001825 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1826 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827
Dan Gohman8e0163a2010-06-24 02:06:24 +00001828 // Emit bit tests and jumps
1829 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001830 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001831 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001832 TLI.getSetCCResultType(VT),
1833 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001834 ISD::SETNE);
1835 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836
Manman Ren1a710fd2012-08-24 18:14:27 +00001837 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1838 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1839 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1840 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001841
Dale Johannesen66978ee2009-01-31 02:22:37 +00001842 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001844 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845
1846 // Set NextBlock to be the MBB immediately after the current one, if any.
1847 // This is used to avoid emitting unnecessary branches to the next block.
1848 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001849 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001850 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 NextBlock = BBI;
1852
Evan Cheng8c1f4322010-09-23 18:32:19 +00001853 if (NextMBB != NextBlock)
1854 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1855 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001856
Bill Wendling87710f02009-12-21 23:47:40 +00001857 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858}
1859
Dan Gohman46510a72010-04-15 01:51:59 +00001860void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001861 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 // Retrieve successors.
1864 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1865 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1866
Gabor Greifb67e6b32009-01-15 11:10:44 +00001867 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001868 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001869 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001871 else if (Fn && Fn->isIntrinsic()) {
1872 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001873 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001874 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001875 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876
1877 // If the value of the invoke is used outside of its defining block, make it
1878 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001879 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880
1881 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001882 addSuccessorWithWeight(InvokeMBB, Return);
1883 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884
1885 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001886 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1887 MVT::Other, getControlRoot(),
1888 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889}
1890
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001891void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1892 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1893}
1894
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001895void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1896 assert(FuncInfo.MBB->isLandingPad() &&
1897 "Call to landingpad not in landing pad!");
1898
1899 MachineBasicBlock *MBB = FuncInfo.MBB;
1900 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1901 AddLandingPadInfo(LP, MMI, MBB);
1902
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001903 // If there aren't registers to copy the values into (e.g., during SjLj
1904 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001905 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001906 TLI.getExceptionSelectorRegister() == 0)
1907 return;
1908
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001909 SmallVector<EVT, 2> ValueVTs;
1910 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1911
1912 // Insert the EXCEPTIONADDR instruction.
1913 assert(FuncInfo.MBB->isLandingPad() &&
1914 "Call to eh.exception not in landing pad!");
1915 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1916 SDValue Ops[2];
1917 Ops[0] = DAG.getRoot();
1918 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1919 SDValue Chain = Op1.getValue(1);
1920
1921 // Insert the EHSELECTION instruction.
1922 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1923 Ops[0] = Op1;
1924 Ops[1] = Chain;
1925 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1926 Chain = Op2.getValue(1);
1927 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1928
1929 Ops[0] = Op1;
1930 Ops[1] = Op2;
1931 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1932 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1933 &Ops[0], 2);
1934
1935 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1936 setValue(&LP, RetPair.first);
1937 DAG.setRoot(RetPair.second);
1938}
1939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1941/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001942bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1943 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001944 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001945 MachineBasicBlock *Default,
1946 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950 return false;
1951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 // Get the MachineFunction which holds the current MBB. This is used when
1953 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001954 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955
1956 // Figure out which block is immediately after the current one.
1957 MachineBasicBlock *NextBlock = 0;
1958 MachineFunction::iterator BBI = CR.CaseBB;
1959
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001960 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 NextBlock = BBI;
1962
Manman Ren1a710fd2012-08-24 18:14:27 +00001963 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001964 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 // is the same as the other, but has one bit unset that the other has set,
1966 // use bit manipulation to do two compares at once. For example:
1967 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001968 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1969 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1970 if (Size == 2 && CR.CaseBB == SwitchBB) {
1971 Case &Small = *CR.Range.first;
1972 Case &Big = *(CR.Range.second-1);
1973
1974 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1975 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1976 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1977
1978 // Check that there is only one bit different.
1979 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1980 (SmallValue | BigValue) == BigValue) {
1981 // Isolate the common bit.
1982 APInt CommonBit = BigValue & ~SmallValue;
1983 assert((SmallValue | CommonBit) == BigValue &&
1984 CommonBit.countPopulation() == 1 && "Not a common bit?");
1985
1986 SDValue CondLHS = getValue(SV);
1987 EVT VT = CondLHS.getValueType();
1988 DebugLoc DL = getCurDebugLoc();
1989
1990 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1991 DAG.getConstant(CommonBit, VT));
1992 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1993 Or, DAG.getConstant(BigValue, VT),
1994 ISD::SETEQ);
1995
1996 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00001997 // Both Small and Big will jump to Small.BB, so we sum up the weights.
1998 addSuccessorWithWeight(SwitchBB, Small.BB,
1999 Small.ExtraWeight + Big.ExtraWeight);
2000 addSuccessorWithWeight(SwitchBB, Default,
2001 // The default destination is the first successor in IR.
2002 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002003
2004 // Insert the true branch.
2005 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2006 getControlRoot(), Cond,
2007 DAG.getBasicBlock(Small.BB));
2008
2009 // Insert the false branch.
2010 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2011 DAG.getBasicBlock(Default));
2012
2013 DAG.setRoot(BrCond);
2014 return true;
2015 }
2016 }
2017 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002019 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002020 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002021 if (BPI) {
2022 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002023 uint32_t IWeight = I->ExtraWeight;
2024 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002025 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002026 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002027 if (IWeight > JWeight)
2028 std::swap(*I, *J);
2029 }
2030 }
2031 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002033 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002034 if (Size > 1 &&
2035 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002036 // The last case block won't fall through into 'NextBlock' if we emit the
2037 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002038 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002039 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002040 if (I->BB == NextBlock) {
2041 std::swap(*I, BackCase);
2042 break;
2043 }
2044 }
2045 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 // Create a CaseBlock record representing a conditional branch to
2048 // the Case's target mbb if the value being switched on SV is equal
2049 // to C.
2050 MachineBasicBlock *CurBlock = CR.CaseBB;
2051 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2052 MachineBasicBlock *FallThrough;
2053 if (I != E-1) {
2054 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2055 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002056
2057 // Put SV in a virtual register to make it available from the new blocks.
2058 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 } else {
2060 // If the last case doesn't match, go to the default block.
2061 FallThrough = Default;
2062 }
2063
Dan Gohman46510a72010-04-15 01:51:59 +00002064 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 ISD::CondCode CC;
2066 if (I->High == I->Low) {
2067 // This is just small small case range :) containing exactly 1 case
2068 CC = ISD::SETEQ;
2069 LHS = SV; RHS = I->High; MHS = NULL;
2070 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002071 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 LHS = I->Low; MHS = SV; RHS = I->High;
2073 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002074
Manman Ren1a710fd2012-08-24 18:14:27 +00002075 // The false weight should be sum of all un-handled cases.
2076 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002077 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2078 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002079 /* trueweight */ I->ExtraWeight,
2080 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 // If emitting the first comparison, just call visitSwitchCase to emit the
2083 // code into the current block. Otherwise, push the CaseBlock onto the
2084 // vector to be later processed by SDISel, and insert the node's MBB
2085 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002086 if (CurBlock == SwitchBB)
2087 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 else
2089 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 CurBlock = FallThrough;
2092 }
2093
2094 return true;
2095}
2096
2097static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002098 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2100 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002103static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002104 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002105 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002106 return (LastExt - FirstExt + 1ULL);
2107}
2108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002110bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2111 CaseRecVector &WorkList,
2112 const Value *SV,
2113 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002114 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115 Case& FrontCase = *CR.Range.first;
2116 Case& BackCase = *(CR.Range.second-1);
2117
Chris Lattnere880efe2009-11-07 07:50:34 +00002118 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2119 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120
Chris Lattnere880efe2009-11-07 07:50:34 +00002121 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002122 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 TSize += I->size();
2124
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002125 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002128 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002129 // The density is TSize / Range. Require at least 40%.
2130 // It should not be possible for IntTSize to saturate for sane code, but make
2131 // sure we handle Range saturation correctly.
2132 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2133 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2134 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 return false;
2136
David Greene4b69d992010-01-05 01:24:57 +00002137 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002138 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002139 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140
2141 // Get the MachineFunction which holds the current MBB. This is used when
2142 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002143 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144
2145 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002147 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148
2149 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2150
2151 // Create a new basic block to hold the code for loading the address
2152 // of the jump table, and jumping to it. Update successor information;
2153 // we will either branch to the default case for the switch, or the jump
2154 // table.
2155 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2156 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002157
2158 addSuccessorWithWeight(CR.CaseBB, Default);
2159 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 // Build a vector of destination BBs, corresponding to each target
2162 // of the jump table. If the value of the jump table slot corresponds to
2163 // a case statement, push the case's BB onto the vector, otherwise, push
2164 // the default BB.
2165 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002168 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2169 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002171 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 DestBBs.push_back(I->BB);
2173 if (TEI==High)
2174 ++I;
2175 } else {
2176 DestBBs.push_back(Default);
2177 }
2178 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179
Manman Ren1a710fd2012-08-24 18:14:27 +00002180 // Calculate weight for each unique destination in CR.
2181 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2182 if (FuncInfo.BPI)
2183 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2184 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2185 DestWeights.find(I->BB);
2186 if (Itr != DestWeights.end())
2187 Itr->second += I->ExtraWeight;
2188 else
2189 DestWeights[I->BB] = I->ExtraWeight;
2190 }
2191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002193 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2194 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 E = DestBBs.end(); I != E; ++I) {
2196 if (!SuccsHandled[(*I)->getNumber()]) {
2197 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002198 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2199 DestWeights.find(*I);
2200 addSuccessorWithWeight(JumpTableBB, *I,
2201 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 }
2203 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002205 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002206 unsigned JTEncoding = TLI.getJumpTableEncoding();
2207 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002208 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 // Set the jump table information so that we can codegen it as a second
2211 // MachineBasicBlock
2212 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002213 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2214 if (CR.CaseBB == SwitchBB)
2215 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 return true;
2219}
2220
2221/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2222/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002223bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2224 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002225 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002226 MachineBasicBlock *Default,
2227 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 // Get the MachineFunction which holds the current MBB. This is used when
2229 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002230 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231
2232 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002234 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235
2236 Case& FrontCase = *CR.Range.first;
2237 Case& BackCase = *(CR.Range.second-1);
2238 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2239
2240 // Size is the number of Cases represented by this range.
2241 unsigned Size = CR.Range.second - CR.Range.first;
2242
Chris Lattnere880efe2009-11-07 07:50:34 +00002243 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2244 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 double FMetric = 0;
2246 CaseItr Pivot = CR.Range.first + Size/2;
2247
2248 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2249 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002250 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2252 I!=E; ++I)
2253 TSize += I->size();
2254
Chris Lattnere880efe2009-11-07 07:50:34 +00002255 APInt LSize = FrontCase.size();
2256 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002257 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002258 << "First: " << First << ", Last: " << Last <<'\n'
2259 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2261 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002262 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2263 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002264 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002265 assert((Range - 2ULL).isNonNegative() &&
2266 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002267 // Use volatile double here to avoid excess precision issues on some hosts,
2268 // e.g. that use 80-bit X87 registers.
2269 volatile double LDensity =
2270 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002271 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002272 volatile double RDensity =
2273 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002274 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002275 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002277 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002278 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2279 << "LDensity: " << LDensity
2280 << ", RDensity: " << RDensity << '\n'
2281 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 if (FMetric < Metric) {
2283 Pivot = J;
2284 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002285 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 }
2287
2288 LSize += J->size();
2289 RSize -= J->size();
2290 }
2291 if (areJTsAllowed(TLI)) {
2292 // If our case is dense we *really* should handle it earlier!
2293 assert((FMetric > 0) && "Should handle dense range earlier!");
2294 } else {
2295 Pivot = CR.Range.first + Size/2;
2296 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 CaseRange LHSR(CR.Range.first, Pivot);
2299 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002300 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002304 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002306 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 // Pivot's Value, then we can branch directly to the LHS's Target,
2308 // rather than creating a leaf node for it.
2309 if ((LHSR.second - LHSR.first) == 1 &&
2310 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311 cast<ConstantInt>(C)->getValue() ==
2312 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 TrueBB = LHSR.first->BB;
2314 } else {
2315 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2316 CurMF->insert(BBI, TrueBB);
2317 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002318
2319 // Put SV in a virtual register to make it available from the new blocks.
2320 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 // Similar to the optimization above, if the Value being switched on is
2324 // known to be less than the Constant CR.LT, and the current Case Value
2325 // is CR.LT - 1, then we can branch directly to the target block for
2326 // the current Case Value, rather than emitting a RHS leaf node for it.
2327 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002328 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2329 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 FalseBB = RHSR.first->BB;
2331 } else {
2332 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2333 CurMF->insert(BBI, FalseBB);
2334 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002335
2336 // Put SV in a virtual register to make it available from the new blocks.
2337 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 }
2339
2340 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002341 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002343 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344
Dan Gohman99be8ae2010-04-19 22:41:47 +00002345 if (CR.CaseBB == SwitchBB)
2346 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 else
2348 SwitchCases.push_back(CB);
2349
2350 return true;
2351}
2352
2353/// handleBitTestsSwitchCase - if current case range has few destination and
2354/// range span less, than machine word bitwidth, encode case range into series
2355/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002356bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2357 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002358 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002359 MachineBasicBlock* Default,
2360 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002361 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002362 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363
2364 Case& FrontCase = *CR.Range.first;
2365 Case& BackCase = *(CR.Range.second-1);
2366
2367 // Get the MachineFunction which holds the current MBB. This is used when
2368 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002369 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002371 // If target does not have legal shift left, do not emit bit tests at all.
2372 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2373 return false;
2374
Anton Korobeynikov23218582008-12-23 22:25:27 +00002375 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2377 I!=E; ++I) {
2378 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002379 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 // Count unique destinations
2383 SmallSet<MachineBasicBlock*, 4> Dests;
2384 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2385 Dests.insert(I->BB);
2386 if (Dests.size() > 3)
2387 // Don't bother the code below, if there are too much unique destinations
2388 return false;
2389 }
David Greene4b69d992010-01-05 01:24:57 +00002390 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002391 << Dests.size() << '\n'
2392 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2396 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002397 APInt cmpRange = maxValue - minValue;
2398
David Greene4b69d992010-01-05 01:24:57 +00002399 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002400 << "Low bound: " << minValue << '\n'
2401 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002402
Dan Gohmane0567812010-04-08 23:03:40 +00002403 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 (!(Dests.size() == 1 && numCmps >= 3) &&
2405 !(Dests.size() == 2 && numCmps >= 5) &&
2406 !(Dests.size() >= 3 && numCmps >= 6)))
2407 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002408
David Greene4b69d992010-01-05 01:24:57 +00002409 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002410 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 // Optimize the case where all the case values fit in a
2413 // word without having to subtract minValue. In this case,
2414 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002415 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002416 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002418 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 CaseBitsVector CasesBits;
2422 unsigned i, count = 0;
2423
2424 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2425 MachineBasicBlock* Dest = I->BB;
2426 for (i = 0; i < count; ++i)
2427 if (Dest == CasesBits[i].BB)
2428 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 if (i == count) {
2431 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002432 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 count++;
2434 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002435
2436 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2437 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2438
2439 uint64_t lo = (lowValue - lowBound).getZExtValue();
2440 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002441 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 for (uint64_t j = lo; j <= hi; j++) {
2444 CasesBits[i].Mask |= 1ULL << j;
2445 CasesBits[i].Bits++;
2446 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 }
2449 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 BitTestInfo BTC;
2452
2453 // Figure out which block is immediately after the current one.
2454 MachineFunction::iterator BBI = CR.CaseBB;
2455 ++BBI;
2456
2457 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2458
David Greene4b69d992010-01-05 01:24:57 +00002459 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002461 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002462 << ", Bits: " << CasesBits[i].Bits
2463 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464
2465 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2466 CurMF->insert(BBI, CaseBB);
2467 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2468 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002469 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002470
2471 // Put SV in a virtual register to make it available from the new blocks.
2472 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002474
2475 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002476 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 CR.CaseBB, Default, BTC);
2478
Dan Gohman99be8ae2010-04-19 22:41:47 +00002479 if (CR.CaseBB == SwitchBB)
2480 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 BitTestCases.push_back(BTB);
2483
2484 return true;
2485}
2486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002488size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2489 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002490
2491 /// Use a shorter form of declaration, and also
2492 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002493 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002494
2495 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496
Manman Ren1a710fd2012-08-24 18:14:27 +00002497 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002499 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002500 i != e; ++i) {
2501 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002502 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2503
Manman Ren1a710fd2012-08-24 18:14:27 +00002504 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2505 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002507
2508 TheClusterifier.optimize();
2509
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002510 size_t numCmps = 0;
2511 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2512 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002513 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002514 // Update edge weight for the cluster.
2515 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002517 // FIXME: Currently work with ConstantInt based numbers.
2518 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002519 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2520 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002521
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002522 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002523 // A range counts double, since it requires two compares.
2524 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525 }
2526
2527 return numCmps;
2528}
2529
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002530void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2531 MachineBasicBlock *Last) {
2532 // Update JTCases.
2533 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2534 if (JTCases[i].first.HeaderBB == First)
2535 JTCases[i].first.HeaderBB = Last;
2536
2537 // Update BitTestCases.
2538 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2539 if (BitTestCases[i].Parent == First)
2540 BitTestCases[i].Parent = Last;
2541}
2542
Dan Gohman46510a72010-04-15 01:51:59 +00002543void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002544 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 // Figure out which block is immediately after the current one.
2547 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2549
2550 // If there is only the default destination, branch to it if it is not the
2551 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002552 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 // Update machine-CFG edges.
2554
2555 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002556 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002557 if (Default != NextBlock)
2558 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2559 MVT::Other, getControlRoot(),
2560 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562 return;
2563 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002565 // If there are any non-default case statements, create a vector of Cases
2566 // representing each one, and sort the vector so that we can efficiently
2567 // create a binary search tree from them.
2568 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002569 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002570 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002571 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002572 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573
2574 // Get the Value to be switched on and default basic blocks, which will be
2575 // inserted into CaseBlock records, representing basic blocks in the binary
2576 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002577 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
2579 // Push the initial CaseRec onto the worklist
2580 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002581 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2582 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583
2584 while (!WorkList.empty()) {
2585 // Grab a record representing a case range to process off the worklist
2586 CaseRec CR = WorkList.back();
2587 WorkList.pop_back();
2588
Dan Gohman99be8ae2010-04-19 22:41:47 +00002589 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592 // If the range has few cases (two or less) emit a series of specific
2593 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002594 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002596
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002597 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002598 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002600 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002601 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2605 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002606 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 }
2608}
2609
Dan Gohman46510a72010-04-15 01:51:59 +00002610void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002611 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002612
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002613 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002614 SmallSet<BasicBlock*, 32> Done;
2615 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2616 BasicBlock *BB = I.getSuccessor(i);
2617 bool Inserted = Done.insert(BB);
2618 if (!Inserted)
2619 continue;
2620
2621 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002622 addSuccessorWithWeight(IndirectBrMBB, Succ);
2623 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002624
Bill Wendling4533cac2010-01-28 21:51:40 +00002625 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2626 MVT::Other, getControlRoot(),
2627 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002628}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629
Dan Gohman46510a72010-04-15 01:51:59 +00002630void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002632 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002633 if (isa<Constant>(I.getOperand(0)) &&
2634 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2635 SDValue Op2 = getValue(I.getOperand(1));
2636 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2637 Op2.getValueType(), Op2));
2638 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002640
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002641 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642}
2643
Dan Gohman46510a72010-04-15 01:51:59 +00002644void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 SDValue Op1 = getValue(I.getOperand(0));
2646 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002647 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2648 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649}
2650
Dan Gohman46510a72010-04-15 01:51:59 +00002651void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 SDValue Op1 = getValue(I.getOperand(0));
2653 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002654
2655 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2656
Chris Lattnerd3027732011-02-13 09:02:52 +00002657 // Coerce the shift amount to the right type if we can.
2658 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002659 unsigned ShiftSize = ShiftTy.getSizeInBits();
2660 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002661 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002662
Dan Gohman57fc82d2009-04-09 03:51:29 +00002663 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002664 if (ShiftSize > Op2Size)
2665 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002666
Dan Gohman57fc82d2009-04-09 03:51:29 +00002667 // If the operand is larger than the shift count type but the shift
2668 // count type has enough bits to represent any shift value, truncate
2669 // it now. This is a common case and it exposes the truncate to
2670 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002671 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2672 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2673 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002674 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002675 else
Chris Lattnere0751182011-02-13 19:09:16 +00002676 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002678
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2680 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Benjamin Kramer9c640302011-07-08 10:31:30 +00002683void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002684 SDValue Op1 = getValue(I.getOperand(0));
2685 SDValue Op2 = getValue(I.getOperand(1));
2686
2687 // Turn exact SDivs into multiplications.
2688 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2689 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002690 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2691 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002692 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2693 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2694 else
2695 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2696 Op1, Op2));
2697}
2698
Dan Gohman46510a72010-04-15 01:51:59 +00002699void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002701 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002703 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 predicate = ICmpInst::Predicate(IC->getPredicate());
2705 SDValue Op1 = getValue(I.getOperand(0));
2706 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002707 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002708
Owen Andersone50ed302009-08-10 22:56:29 +00002709 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002710 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711}
2712
Dan Gohman46510a72010-04-15 01:51:59 +00002713void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002715 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002717 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 predicate = FCmpInst::Predicate(FC->getPredicate());
2719 SDValue Op1 = getValue(I.getOperand(0));
2720 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002721 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002722 if (TM.Options.NoNaNsFPMath)
2723 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002724 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002725 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726}
2727
Dan Gohman46510a72010-04-15 01:51:59 +00002728void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002729 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002730 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2731 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002732 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002733
Bill Wendling49fcff82009-12-21 22:30:11 +00002734 SmallVector<SDValue, 4> Values(NumValues);
2735 SDValue Cond = getValue(I.getOperand(0));
2736 SDValue TrueVal = getValue(I.getOperand(1));
2737 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002738 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2739 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002740
Bill Wendling4533cac2010-01-28 21:51:40 +00002741 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002742 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2743 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002744 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002745 SDValue(TrueVal.getNode(),
2746 TrueVal.getResNo() + i),
2747 SDValue(FalseVal.getNode(),
2748 FalseVal.getResNo() + i));
2749
Bill Wendling4533cac2010-01-28 21:51:40 +00002750 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2751 DAG.getVTList(&ValueVTs[0], NumValues),
2752 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002753}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754
Dan Gohman46510a72010-04-15 01:51:59 +00002755void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2757 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002758 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002759 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760}
2761
Dan Gohman46510a72010-04-15 01:51:59 +00002762void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2764 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2765 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002766 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768}
2769
Dan Gohman46510a72010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2772 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2773 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002775 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776}
2777
Dan Gohman46510a72010-04-15 01:51:59 +00002778void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779 // FPTrunc is never a no-op cast, no need to check
2780 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002781 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002782 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002783 DestVT, N,
2784 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785}
2786
Dan Gohman46510a72010-04-15 01:51:59 +00002787void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002788 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002790 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792}
2793
Dan Gohman46510a72010-04-15 01:51:59 +00002794void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 // FPToUI is never a no-op cast, no need to check
2796 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002797 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002798 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799}
2800
Dan Gohman46510a72010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802 // FPToSI is never a no-op cast, no need to check
2803 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002804 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002805 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806}
2807
Dan Gohman46510a72010-04-15 01:51:59 +00002808void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 // UIToFP is never a no-op cast, no need to check
2810 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002811 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002812 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813}
2814
Dan Gohman46510a72010-04-15 01:51:59 +00002815void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002816 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002818 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002819 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820}
2821
Dan Gohman46510a72010-04-15 01:51:59 +00002822void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 // What to do depends on the size of the integer and the size of the pointer.
2824 // We can either truncate, zero extend, or no-op, accordingly.
2825 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002826 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002827 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828}
2829
Dan Gohman46510a72010-04-15 01:51:59 +00002830void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 // What to do depends on the size of the integer and the size of the pointer.
2832 // We can either truncate, zero extend, or no-op, accordingly.
2833 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002834 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002835 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836}
2837
Dan Gohman46510a72010-04-15 01:51:59 +00002838void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002840 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841
Bill Wendling49fcff82009-12-21 22:30:11 +00002842 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002843 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002844 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002846 DestVT, N)); // convert types.
2847 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002848 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849}
2850
Dan Gohman46510a72010-04-15 01:51:59 +00002851void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852 SDValue InVec = getValue(I.getOperand(0));
2853 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002854 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002855 TLI.getPointerTy(),
2856 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002857 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2858 TLI.getValueType(I.getType()),
2859 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860}
2861
Dan Gohman46510a72010-04-15 01:51:59 +00002862void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002864 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002865 TLI.getPointerTy(),
2866 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002867 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2868 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869}
2870
Craig Topper51578342012-01-04 09:23:09 +00002871// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002872// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002873// specified sequential range [L, L+Pos). or is undef.
2874static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002875 unsigned Pos, unsigned Size, int Low) {
2876 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002877 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002879 return true;
2880}
2881
Dan Gohman46510a72010-04-15 01:51:59 +00002882void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002883 SDValue Src1 = getValue(I.getOperand(0));
2884 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885
Chris Lattner56243b82012-01-26 02:51:13 +00002886 SmallVector<int, 8> Mask;
2887 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2888 unsigned MaskNumElts = Mask.size();
2889
Owen Andersone50ed302009-08-10 22:56:29 +00002890 EVT VT = TLI.getValueType(I.getType());
2891 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002892 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002893
Mon P Wangc7849c22008-11-16 05:06:27 +00002894 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002895 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2896 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002897 return;
2898 }
2899
2900 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002901 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2902 // Mask is longer than the source vectors and is a multiple of the source
2903 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002904 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002905 if (SrcNumElts*2 == MaskNumElts) {
2906 // First check for Src1 in low and Src2 in high
2907 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2908 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2909 // The shuffle is concatenating two vectors together.
2910 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2911 VT, Src1, Src2));
2912 return;
2913 }
2914 // Then check for Src2 in low and Src1 in high
2915 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2916 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2917 // The shuffle is concatenating two vectors together.
2918 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2919 VT, Src2, Src1));
2920 return;
2921 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002922 }
2923
Mon P Wangc7849c22008-11-16 05:06:27 +00002924 // Pad both vectors with undefs to make them the same length as the mask.
2925 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2927 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002928 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2931 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002932 MOps1[0] = Src1;
2933 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002934
2935 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2936 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 &MOps1[0], NumConcat);
2938 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002939 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002941
Mon P Wangaeb06d22008-11-10 04:46:22 +00002942 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002946 if (Idx >= (int)SrcNumElts)
2947 Idx -= SrcNumElts - MaskNumElts;
2948 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002949 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002950
Bill Wendling4533cac2010-01-28 21:51:40 +00002951 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2952 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 return;
2954 }
2955
Mon P Wangc7849c22008-11-16 05:06:27 +00002956 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002957 // Analyze the access pattern of the vector to see if we can extract
2958 // two subvectors and do the shuffle. The analysis is done by calculating
2959 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002960 int MinRange[2] = { static_cast<int>(SrcNumElts),
2961 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002962 int MaxRange[2] = {-1, -1};
2963
Nate Begeman5a5ca152009-04-29 05:20:52 +00002964 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002966 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 if (Idx < 0)
2968 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002969
Nate Begeman5a5ca152009-04-29 05:20:52 +00002970 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 Input = 1;
2972 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002973 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 if (Idx > MaxRange[Input])
2975 MaxRange[Input] = Idx;
2976 if (Idx < MinRange[Input])
2977 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002979
Mon P Wangc7849c22008-11-16 05:06:27 +00002980 // Check if the access is smaller than the vector size and can we find
2981 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002982 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2983 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002984 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002985 for (unsigned Input = 0; Input < 2; ++Input) {
2986 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002987 RangeUse[Input] = 0; // Unused
2988 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002989 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002990 }
Craig Topperf873dde2012-04-08 17:53:33 +00002991
2992 // Find a good start index that is a multiple of the mask length. Then
2993 // see if the rest of the elements are in range.
2994 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2995 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2996 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2997 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002998 }
2999
Bill Wendling636e2582009-08-21 18:16:06 +00003000 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003001 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003002 return;
3003 }
Craig Topper10612dc2012-04-08 23:15:04 +00003004 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003005 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003006 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003007 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003008 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003009 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003010 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00003011 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003012 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003013 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003014
Mon P Wangc7849c22008-11-16 05:06:27 +00003015 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003017 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003019 if (Idx >= 0) {
3020 if (Idx < (int)SrcNumElts)
3021 Idx -= StartIdx[0];
3022 else
3023 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3024 }
3025 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003026 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003027
Bill Wendling4533cac2010-01-28 21:51:40 +00003028 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3029 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003030 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003031 }
3032 }
3033
Mon P Wangc7849c22008-11-16 05:06:27 +00003034 // We can't use either concat vectors or extract subvectors so fall back to
3035 // replacing the shuffle with extract and build vector.
3036 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT EltVT = VT.getVectorElementType();
3038 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003039 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003040 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003041 int Idx = Mask[i];
3042 SDValue Res;
3043
3044 if (Idx < 0) {
3045 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003046 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003047 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3048 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003049
Craig Topper23de31b2012-04-11 03:06:35 +00003050 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3051 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003052 }
Craig Topper23de31b2012-04-11 03:06:35 +00003053
3054 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003055 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003056
Bill Wendling4533cac2010-01-28 21:51:40 +00003057 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3058 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059}
3060
Dan Gohman46510a72010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 const Value *Op0 = I.getOperand(0);
3063 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003064 Type *AggTy = I.getType();
3065 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 bool IntoUndef = isa<UndefValue>(Op0);
3067 bool FromUndef = isa<UndefValue>(Op1);
3068
Jay Foadfc6d3a42011-07-13 10:26:04 +00003069 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070
Owen Andersone50ed302009-08-10 22:56:29 +00003071 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003073 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3075
3076 unsigned NumAggValues = AggValueVTs.size();
3077 unsigned NumValValues = ValValueVTs.size();
3078 SmallVector<SDValue, 4> Values(NumAggValues);
3079
3080 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081 unsigned i = 0;
3082 // Copy the beginning value(s) from the original aggregate.
3083 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003084 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 SDValue(Agg.getNode(), Agg.getResNo() + i);
3086 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003087 if (NumValValues) {
3088 SDValue Val = getValue(Op1);
3089 for (; i != LinearIndex + NumValValues; ++i)
3090 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3091 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3092 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 // Copy remaining value(s) from the original aggregate.
3094 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003095 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 SDValue(Agg.getNode(), Agg.getResNo() + i);
3097
Bill Wendling4533cac2010-01-28 21:51:40 +00003098 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3099 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3100 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101}
3102
Dan Gohman46510a72010-04-15 01:51:59 +00003103void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003105 Type *AggTy = Op0->getType();
3106 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 bool OutOfUndef = isa<UndefValue>(Op0);
3108
Jay Foadfc6d3a42011-07-13 10:26:04 +00003109 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110
Owen Andersone50ed302009-08-10 22:56:29 +00003111 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3113
3114 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003115
3116 // Ignore a extractvalue that produces an empty object
3117 if (!NumValValues) {
3118 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3119 return;
3120 }
3121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 SmallVector<SDValue, 4> Values(NumValValues);
3123
3124 SDValue Agg = getValue(Op0);
3125 // Copy out the selected value(s).
3126 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3127 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003128 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003129 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003130 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131
Bill Wendling4533cac2010-01-28 21:51:40 +00003132 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3133 DAG.getVTList(&ValValueVTs[0], NumValValues),
3134 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135}
3136
Dan Gohman46510a72010-04-15 01:51:59 +00003137void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003139 // Note that the pointer operand may be a vector of pointers. Take the scalar
3140 // element which holds a pointer.
3141 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003142
Dan Gohman46510a72010-04-15 01:51:59 +00003143 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003145 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003146 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003147 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 if (Field) {
3149 // N = N + Offset
3150 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003151 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003152 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155 Ty = StTy->getElementType(Field);
3156 } else {
3157 Ty = cast<SequentialType>(Ty)->getElementType();
3158
3159 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003160 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003161 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003162 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003163 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003164 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003165 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003166 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003167 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003168 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3169 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003171 else
Evan Chengb1032a82009-02-09 20:54:38 +00003172 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003173
Dale Johannesen66978ee2009-01-31 02:22:37 +00003174 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003175 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 continue;
3177 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003180 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3181 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 SDValue IdxN = getValue(Idx);
3183
3184 // If the index is smaller or larger than intptr_t, truncate or extend
3185 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003186 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187
3188 // If this is a multiply by a power of two, turn it into a shl
3189 // immediately. This is a very common case.
3190 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003191 if (ElementSize.isPowerOf2()) {
3192 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003193 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003194 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003195 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003197 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Scott Michelfdc40a02009-02-17 22:15:04 +00003198 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003199 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 }
3201 }
3202
Scott Michelfdc40a02009-02-17 22:15:04 +00003203 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003204 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 }
3206 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003208 setValue(&I, N);
3209}
3210
Dan Gohman46510a72010-04-15 01:51:59 +00003211void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003212 // If this is a fixed sized alloca in the entry block of the function,
3213 // allocate it statically on the stack.
3214 if (FuncInfo.StaticAllocaMap.count(&I))
3215 return; // getValue will auto-populate this.
3216
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003217 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003218 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003219 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003220 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 I.getAlignment());
3222
3223 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003224
Owen Andersone50ed302009-08-10 22:56:29 +00003225 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003226 if (AllocSize.getValueType() != IntPtr)
3227 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3228
3229 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3230 AllocSize,
3231 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 // Handle alignment. If the requested alignment is less than or equal to
3234 // the stack alignment, ignore it. If the size is greater than or equal to
3235 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003236 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003237 if (Align <= StackAlign)
3238 Align = 0;
3239
3240 // Round the size of the allocation up to the stack alignment size
3241 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003242 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003243 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003247 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003248 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3250
3251 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003253 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003254 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 setValue(&I, DSA);
3256 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003258 // Inform the Frame Information that we have just allocated a variable-sized
3259 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003260 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003261}
3262
Dan Gohman46510a72010-04-15 01:51:59 +00003263void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003264 if (I.isAtomic())
3265 return visitAtomicLoad(I);
3266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 const Value *SV = I.getOperand(0);
3268 SDValue Ptr = getValue(SV);
3269
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003270 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003273 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003274 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003276 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003277 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278
Owen Andersone50ed302009-08-10 22:56:29 +00003279 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 SmallVector<uint64_t, 4> Offsets;
3281 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3282 unsigned NumValues = ValueVTs.size();
3283 if (NumValues == 0)
3284 return;
3285
3286 SDValue Root;
3287 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003288 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003289 // Serialize volatile loads with other side effects.
3290 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003291 else if (AA->pointsToConstantMemory(
3292 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003293 // Do not serialize (non-volatile) loads of constant memory with anything.
3294 Root = DAG.getEntryNode();
3295 ConstantMemory = true;
3296 } else {
3297 // Do not serialize non-volatile loads against each other.
3298 Root = DAG.getRoot();
3299 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003301 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003302 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3303 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003304 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003305 unsigned ChainI = 0;
3306 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3307 // Serializing loads here may result in excessive register pressure, and
3308 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3309 // could recover a bit by hoisting nodes upward in the chain by recognizing
3310 // they are side-effect free or do not alias. The optimizer should really
3311 // avoid this case by converting large object/array copies to llvm.memcpy
3312 // (MaxParallelChains should always remain as failsafe).
3313 if (ChainI == MaxParallelChains) {
3314 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3315 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3316 MVT::Other, &Chains[0], ChainI);
3317 Root = Chain;
3318 ChainI = 0;
3319 }
Bill Wendling856ff412009-12-22 00:12:37 +00003320 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3321 PtrVT, Ptr,
3322 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003323 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003324 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003325 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3326 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003328 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003329 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003330 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003332 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003333 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003334 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003335 if (isVolatile)
3336 DAG.setRoot(Chain);
3337 else
3338 PendingLoads.push_back(Chain);
3339 }
3340
Bill Wendling4533cac2010-01-28 21:51:40 +00003341 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3342 DAG.getVTList(&ValueVTs[0], NumValues),
3343 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003344}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003345
Dan Gohman46510a72010-04-15 01:51:59 +00003346void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003347 if (I.isAtomic())
3348 return visitAtomicStore(I);
3349
Dan Gohman46510a72010-04-15 01:51:59 +00003350 const Value *SrcV = I.getOperand(0);
3351 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003352
Owen Andersone50ed302009-08-10 22:56:29 +00003353 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003354 SmallVector<uint64_t, 4> Offsets;
3355 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3356 unsigned NumValues = ValueVTs.size();
3357 if (NumValues == 0)
3358 return;
3359
3360 // Get the lowered operands. Note that we do this after
3361 // checking if NumResults is zero, because with zero results
3362 // the operands won't have values in the map.
3363 SDValue Src = getValue(SrcV);
3364 SDValue Ptr = getValue(PtrV);
3365
3366 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003367 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3368 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003369 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003370 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003371 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003372 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003373 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003374
Andrew Trickde91f3c2010-11-12 17:50:46 +00003375 unsigned ChainI = 0;
3376 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3377 // See visitLoad comments.
3378 if (ChainI == MaxParallelChains) {
3379 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3380 MVT::Other, &Chains[0], ChainI);
3381 Root = Chain;
3382 ChainI = 0;
3383 }
Bill Wendling856ff412009-12-22 00:12:37 +00003384 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3385 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003386 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3387 SDValue(Src.getNode(), Src.getResNo() + i),
3388 Add, MachinePointerInfo(PtrV, Offsets[i]),
3389 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3390 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003391 }
3392
Devang Patel7e13efa2010-10-26 22:14:52 +00003393 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003394 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003395 ++SDNodeOrder;
3396 AssignOrderingToNode(StoreNode.getNode());
3397 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003398}
3399
Eli Friedman26689ac2011-08-03 21:06:02 +00003400static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003401 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003402 bool Before, DebugLoc dl,
3403 SelectionDAG &DAG,
3404 const TargetLowering &TLI) {
3405 // Fence, if necessary
3406 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003407 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003408 Order = Release;
3409 else if (Order == Acquire || Order == Monotonic)
3410 return Chain;
3411 } else {
3412 if (Order == AcquireRelease)
3413 Order = Acquire;
3414 else if (Order == Release || Order == Monotonic)
3415 return Chain;
3416 }
3417 SDValue Ops[3];
3418 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003419 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3420 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003421 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3422}
3423
Eli Friedmanff030482011-07-28 21:48:00 +00003424void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003425 DebugLoc dl = getCurDebugLoc();
3426 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003427 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003428
3429 SDValue InChain = getRoot();
3430
3431 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003432 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3433 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003434
Eli Friedman55ba8162011-07-29 03:05:32 +00003435 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003436 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003437 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003438 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003439 getValue(I.getPointerOperand()),
3440 getValue(I.getCompareOperand()),
3441 getValue(I.getNewValOperand()),
3442 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003443 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3444 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003445
3446 SDValue OutChain = L.getValue(1);
3447
3448 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003449 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3450 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003451
Eli Friedman55ba8162011-07-29 03:05:32 +00003452 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003453 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003454}
3455
3456void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003457 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003458 ISD::NodeType NT;
3459 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003460 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003461 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3462 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3463 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3464 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3465 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3466 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3467 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3468 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3469 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3470 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3471 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3472 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003473 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003474 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003475
3476 SDValue InChain = getRoot();
3477
3478 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003479 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3480 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003481
Eli Friedman55ba8162011-07-29 03:05:32 +00003482 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003483 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003484 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003485 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003486 getValue(I.getPointerOperand()),
3487 getValue(I.getValOperand()),
3488 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003489 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003490 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003491
3492 SDValue OutChain = L.getValue(1);
3493
3494 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003495 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3496 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003497
Eli Friedman55ba8162011-07-29 03:05:32 +00003498 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003499 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003500}
3501
Eli Friedman47f35132011-07-25 23:16:38 +00003502void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003503 DebugLoc dl = getCurDebugLoc();
3504 SDValue Ops[3];
3505 Ops[0] = getRoot();
3506 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3507 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3508 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003509}
3510
Eli Friedman327236c2011-08-24 20:50:09 +00003511void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3512 DebugLoc dl = getCurDebugLoc();
3513 AtomicOrdering Order = I.getOrdering();
3514 SynchronizationScope Scope = I.getSynchScope();
3515
3516 SDValue InChain = getRoot();
3517
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003518 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003519
Eli Friedman596f4472011-09-13 22:19:59 +00003520 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003521 report_fatal_error("Cannot generate unaligned atomic load");
3522
Eli Friedman327236c2011-08-24 20:50:09 +00003523 SDValue L =
3524 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3525 getValue(I.getPointerOperand()),
3526 I.getPointerOperand(), I.getAlignment(),
3527 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3528 Scope);
3529
3530 SDValue OutChain = L.getValue(1);
3531
3532 if (TLI.getInsertFencesForAtomic())
3533 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3534 DAG, TLI);
3535
3536 setValue(&I, L);
3537 DAG.setRoot(OutChain);
3538}
3539
3540void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3541 DebugLoc dl = getCurDebugLoc();
3542
3543 AtomicOrdering Order = I.getOrdering();
3544 SynchronizationScope Scope = I.getSynchScope();
3545
3546 SDValue InChain = getRoot();
3547
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003548 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003549
Eli Friedman596f4472011-09-13 22:19:59 +00003550 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003551 report_fatal_error("Cannot generate unaligned atomic store");
3552
Eli Friedman327236c2011-08-24 20:50:09 +00003553 if (TLI.getInsertFencesForAtomic())
3554 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3555 DAG, TLI);
3556
3557 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003558 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003559 InChain,
3560 getValue(I.getPointerOperand()),
3561 getValue(I.getValueOperand()),
3562 I.getPointerOperand(), I.getAlignment(),
3563 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3564 Scope);
3565
3566 if (TLI.getInsertFencesForAtomic())
3567 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3568 DAG, TLI);
3569
3570 DAG.setRoot(OutChain);
3571}
3572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003573/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3574/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003575void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003576 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003577 bool HasChain = !I.doesNotAccessMemory();
3578 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3579
3580 // Build the operand list.
3581 SmallVector<SDValue, 8> Ops;
3582 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3583 if (OnlyLoad) {
3584 // We don't need to serialize loads against other loads.
3585 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003586 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003587 Ops.push_back(getRoot());
3588 }
3589 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003590
3591 // Info is set by getTgtMemInstrinsic
3592 TargetLowering::IntrinsicInfo Info;
3593 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3594
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003595 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003596 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3597 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003598 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003599
3600 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003601 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3602 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003603 Ops.push_back(Op);
3604 }
3605
Owen Andersone50ed302009-08-10 22:56:29 +00003606 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003607 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003609 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003611
Bob Wilson8d919552009-07-31 22:41:21 +00003612 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003613
3614 // Create the node.
3615 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003616 if (IsTgtIntrinsic) {
3617 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003618 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003619 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003620 Info.memVT,
3621 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003622 Info.align, Info.vol,
3623 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003624 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003625 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003626 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003627 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003628 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003629 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003630 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003631 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003632 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003633 }
3634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003635 if (HasChain) {
3636 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3637 if (OnlyLoad)
3638 PendingLoads.push_back(Chain);
3639 else
3640 DAG.setRoot(Chain);
3641 }
Bill Wendling856ff412009-12-22 00:12:37 +00003642
Benjamin Kramerf0127052010-01-05 13:12:22 +00003643 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003644 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003645 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003646 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003647 }
Bill Wendling856ff412009-12-22 00:12:37 +00003648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003649 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003650 } else {
3651 // Assign order to result here. If the intrinsic does not produce a result,
3652 // it won't be mapped to a SDNode and visit() will not assign it an order
3653 // number.
3654 ++SDNodeOrder;
3655 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003656 }
3657}
3658
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659/// GetSignificand - Get the significand and build it into a floating-point
3660/// number with exponent of 1:
3661///
3662/// Op = (Op & 0x007fffff) | 0x3f800000;
3663///
3664/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003665static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003666GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3668 DAG.getConstant(0x007fffff, MVT::i32));
3669 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3670 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003671 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003672}
3673
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674/// GetExponent - Get the exponent:
3675///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003676/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677///
3678/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003679static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003680GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003681 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3683 DAG.getConstant(0x7f800000, MVT::i32));
3684 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003685 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3687 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003688 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003689}
3690
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691/// getF32Constant - Get 32-bit floating point constant.
3692static SDValue
3693getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695}
3696
Craig Topper538cd482012-11-24 18:52:06 +00003697/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003698/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00003699static SDValue expandExp(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3700 const TargetLowering &TLI) {
3701 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003702 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003703
3704 // Put the exponent in the right bit position for later addition to the
3705 // final result:
3706 //
3707 // #define LOG2OFe 1.4426950f
3708 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003712
3713 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3715 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003716
3717 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003719 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003720
Craig Topperb3157722012-11-24 08:22:37 +00003721 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003722 if (LimitFloatPrecision <= 6) {
3723 // For floating-point precision of 6:
3724 //
3725 // TwoToFractionalPartOfX =
3726 // 0.997535578f +
3727 // (0.735607626f + 0.252464424f * x) * x;
3728 //
3729 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003735 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3736 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003737 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003738 // For floating-point precision of 12:
3739 //
3740 // TwoToFractionalPartOfX =
3741 // 0.999892986f +
3742 // (0.696457318f +
3743 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3744 //
3745 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3751 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003754 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3755 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003756 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003757 // For floating-point precision of 18:
3758 //
3759 // TwoToFractionalPartOfX =
3760 // 0.999999982f +
3761 // (0.693148872f +
3762 // (0.240227044f +
3763 // (0.554906021e-1f +
3764 // (0.961591928e-2f +
3765 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3766 //
3767 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3773 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3776 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3779 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3782 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003785 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3786 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003787 }
Craig Topperb3157722012-11-24 08:22:37 +00003788
3789 // Add the exponent into the result in integer domain.
3790 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003791 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3792 DAG.getNode(ISD::ADD, dl, MVT::i32,
3793 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003794 }
3795
Craig Topper538cd482012-11-24 18:52:06 +00003796 // No special expansion.
3797 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003798}
3799
Craig Topper5d1e0892012-11-23 18:38:31 +00003800/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003801/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003802static SDValue expandLog(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3803 const TargetLowering &TLI) {
3804 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003805 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003806 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003807
3808 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003809 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003812
3813 // Get the significand and build it into a floating-point number with
3814 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003815 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003816
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003817 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003818 if (LimitFloatPrecision <= 6) {
3819 // For floating-point precision of 6:
3820 //
3821 // LogofMantissa =
3822 // -1.1609546f +
3823 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003824 //
Bill Wendling39150252008-09-09 20:39:27 +00003825 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003831 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3832 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003833 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003834 // For floating-point precision of 12:
3835 //
3836 // LogOfMantissa =
3837 // -1.7417939f +
3838 // (2.8212026f +
3839 // (-1.4699568f +
3840 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3841 //
3842 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003844 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003846 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3848 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3851 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003854 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3855 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003856 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003857 // For floating-point precision of 18:
3858 //
3859 // LogOfMantissa =
3860 // -2.1072184f +
3861 // (4.2372794f +
3862 // (-3.7029485f +
3863 // (2.2781945f +
3864 // (-0.87823314f +
3865 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3866 //
3867 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003869 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003871 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3873 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003874 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3876 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3879 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3882 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003885 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3886 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003887 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003888
Craig Topper5d1e0892012-11-23 18:38:31 +00003889 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003890 }
3891
Craig Topper5d1e0892012-11-23 18:38:31 +00003892 // No special expansion.
3893 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003894}
3895
Craig Topper5d1e0892012-11-23 18:38:31 +00003896/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003897/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003898static SDValue expandLog2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3899 const TargetLowering &TLI) {
3900 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003901 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003902 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003903
Bill Wendling39150252008-09-09 20:39:27 +00003904 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003905 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003906
Bill Wendling3eb59402008-09-09 00:28:24 +00003907 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003908 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003909 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003910
Bill Wendling3eb59402008-09-09 00:28:24 +00003911 // Different possible minimax approximations of significand in
3912 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003913 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003914 if (LimitFloatPrecision <= 6) {
3915 // For floating-point precision of 6:
3916 //
3917 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3918 //
3919 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003925 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3926 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003927 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003928 // For floating-point precision of 12:
3929 //
3930 // Log2ofMantissa =
3931 // -2.51285454f +
3932 // (4.07009056f +
3933 // (-2.12067489f +
3934 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003935 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003936 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3942 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3945 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003948 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3949 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003950 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003951 // For floating-point precision of 18:
3952 //
3953 // Log2ofMantissa =
3954 // -3.0400495f +
3955 // (6.1129976f +
3956 // (-5.3420409f +
3957 // (3.2865683f +
3958 // (-1.2669343f +
3959 // (0.27515199f -
3960 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3961 //
3962 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3968 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3971 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3974 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3977 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003978 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003980 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3981 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003982 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003983
Craig Topper5d1e0892012-11-23 18:38:31 +00003984 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003985 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003986
Craig Topper5d1e0892012-11-23 18:38:31 +00003987 // No special expansion.
3988 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003989}
3990
Craig Topper5d1e0892012-11-23 18:38:31 +00003991/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003992/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003993static SDValue expandLog10(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3994 const TargetLowering &TLI) {
3995 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003996 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003998
Bill Wendling39150252008-09-09 20:39:27 +00003999 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004000 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004003
4004 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004005 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004006 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004007
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004008 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004009 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004010 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004011 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004012 // Log10ofMantissa =
4013 // -0.50419619f +
4014 // (0.60948995f - 0.10380950f * x) * x;
4015 //
4016 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004022 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4023 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004024 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004025 // For floating-point precision of 12:
4026 //
4027 // Log10ofMantissa =
4028 // -0.64831180f +
4029 // (0.91751397f +
4030 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4031 //
4032 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004036 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4038 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004039 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004041 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4042 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004043 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004044 // For floating-point precision of 18:
4045 //
4046 // Log10ofMantissa =
4047 // -0.84299375f +
4048 // (1.5327582f +
4049 // (-1.0688956f +
4050 // (0.49102474f +
4051 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4052 //
4053 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4059 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4062 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4065 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004068 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4069 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004070 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004071
Craig Topper5d1e0892012-11-23 18:38:31 +00004072 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004073 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004074
Craig Topper5d1e0892012-11-23 18:38:31 +00004075 // No special expansion.
4076 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004077}
4078
Craig Topper538cd482012-11-24 18:52:06 +00004079/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004080/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00004081static SDValue expandExp2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4082 const TargetLowering &TLI) {
4083 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004084 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086
4087 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4089 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090
4091 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004093 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094
Craig Topperb3157722012-11-24 08:22:37 +00004095 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096 if (LimitFloatPrecision <= 6) {
4097 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004098 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004099 // TwoToFractionalPartOfX =
4100 // 0.997535578f +
4101 // (0.735607626f + 0.252464424f * x) * x;
4102 //
4103 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004105 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004107 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004109 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4110 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004111 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004112 // For floating-point precision of 12:
4113 //
4114 // TwoToFractionalPartOfX =
4115 // 0.999892986f +
4116 // (0.696457318f +
4117 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4118 //
4119 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004123 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4125 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004128 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4129 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004130 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004131 // For floating-point precision of 18:
4132 //
4133 // TwoToFractionalPartOfX =
4134 // 0.999999982f +
4135 // (0.693148872f +
4136 // (0.240227044f +
4137 // (0.554906021e-1f +
4138 // (0.961591928e-2f +
4139 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4140 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4146 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4149 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4152 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004153 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4155 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004156 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004158 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4159 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004160 }
Craig Topperb3157722012-11-24 08:22:37 +00004161
4162 // Add the exponent into the result in integer domain.
4163 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4164 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004165 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4166 DAG.getNode(ISD::ADD, dl, MVT::i32,
4167 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004168 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004169
Craig Topper538cd482012-11-24 18:52:06 +00004170 // No special expansion.
4171 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004172}
4173
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004174/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4175/// limited-precision mode with x == 10.0f.
Craig Topper327e4cb2012-11-25 08:08:58 +00004176static SDValue expandPow(DebugLoc dl, SDValue LHS, SDValue RHS,
4177 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004178 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004179 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004180 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004181 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4182 APFloat Ten(10.0f);
4183 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004184 }
4185 }
4186
Craig Topperc1aa6382012-11-25 00:48:58 +00004187 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004188 // Put the exponent in the right bit position for later addition to the
4189 // final result:
4190 //
4191 // #define LOG2OF10 3.3219281f
4192 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004193 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004194 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004196
4197 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4199 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004200
4201 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004203 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204
Craig Topper915562e2012-11-25 00:15:07 +00004205 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004206 if (LimitFloatPrecision <= 6) {
4207 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004208 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004209 // twoToFractionalPartOfX =
4210 // 0.997535578f +
4211 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004212 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004213 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004215 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004217 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004219 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4220 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004221 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004222 // For floating-point precision of 12:
4223 //
4224 // TwoToFractionalPartOfX =
4225 // 0.999892986f +
4226 // (0.696457318f +
4227 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4228 //
4229 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004231 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4235 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004238 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4239 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004240 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004241 // For floating-point precision of 18:
4242 //
4243 // TwoToFractionalPartOfX =
4244 // 0.999999982f +
4245 // (0.693148872f +
4246 // (0.240227044f +
4247 // (0.554906021e-1f +
4248 // (0.961591928e-2f +
4249 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4250 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4256 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4259 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004260 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4262 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004263 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4265 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004266 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004268 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4269 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004270 }
Craig Topper915562e2012-11-25 00:15:07 +00004271
4272 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004273 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4274 DAG.getNode(ISD::ADD, dl, MVT::i32,
4275 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004276 }
4277
Craig Topper327e4cb2012-11-25 08:08:58 +00004278 // No special expansion.
4279 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004280}
4281
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004282
4283/// ExpandPowI - Expand a llvm.powi intrinsic.
4284static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4285 SelectionDAG &DAG) {
4286 // If RHS is a constant, we can expand this out to a multiplication tree,
4287 // otherwise we end up lowering to a call to __powidf2 (for example). When
4288 // optimizing for size, we only want to do this if the expansion would produce
4289 // a small number of multiplies, otherwise we do the full expansion.
4290 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4291 // Get the exponent as a positive value.
4292 unsigned Val = RHSC->getSExtValue();
4293 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004294
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004295 // powi(x, 0) -> 1.0
4296 if (Val == 0)
4297 return DAG.getConstantFP(1.0, LHS.getValueType());
4298
Dan Gohmanae541aa2010-04-15 04:33:49 +00004299 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling67658342012-10-09 07:45:08 +00004300 if (!F->getFnAttributes().hasAttribute(Attributes::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004301 // If optimizing for size, don't insert too many multiplies. This
4302 // inserts up to 5 multiplies.
4303 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4304 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004305 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004306 // powi(x,15) generates one more multiply than it should), but this has
4307 // the benefit of being both really simple and much better than a libcall.
4308 SDValue Res; // Logically starts equal to 1.0
4309 SDValue CurSquare = LHS;
4310 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004311 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004312 if (Res.getNode())
4313 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4314 else
4315 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004316 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004317
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004318 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4319 CurSquare, CurSquare);
4320 Val >>= 1;
4321 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004322
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004323 // If the original was negative, invert the result, producing 1/(x*x*x).
4324 if (RHSC->getSExtValue() < 0)
4325 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4326 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4327 return Res;
4328 }
4329 }
4330
4331 // Otherwise, expand to a libcall.
4332 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4333}
4334
Devang Patel227dfdb2011-05-16 21:24:05 +00004335// getTruncatedArgReg - Find underlying register used for an truncated
4336// argument.
4337static unsigned getTruncatedArgReg(const SDValue &N) {
4338 if (N.getOpcode() != ISD::TRUNCATE)
4339 return 0;
4340
4341 const SDValue &Ext = N.getOperand(0);
4342 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4343 const SDValue &CFR = Ext.getOperand(0);
4344 if (CFR.getOpcode() == ISD::CopyFromReg)
4345 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004346 if (CFR.getOpcode() == ISD::TRUNCATE)
4347 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004348 }
4349 return 0;
4350}
4351
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004352/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4353/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4354/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004355bool
Devang Patel78a06e52010-08-25 20:39:26 +00004356SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004357 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004358 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004359 const Argument *Arg = dyn_cast<Argument>(V);
4360 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004361 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004362
Devang Patel719f6a92010-04-29 20:40:36 +00004363 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004364 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4365 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4366
Devang Patela83ce982010-04-29 18:50:36 +00004367 // Ignore inlined function arguments here.
4368 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004369 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004370 return false;
4371
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004372 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004373 // Some arguments' frame index is recorded during argument lowering.
4374 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4375 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004376 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004377
Devang Patel9aee3352011-09-08 22:59:09 +00004378 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004379 if (N.getOpcode() == ISD::CopyFromReg)
4380 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4381 else
4382 Reg = getTruncatedArgReg(N);
4383 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004384 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4385 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4386 if (PR)
4387 Reg = PR;
4388 }
4389 }
4390
Evan Chenga36acad2010-04-29 06:33:38 +00004391 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004392 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004393 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004394 if (VMI != FuncInfo.ValueMap.end())
4395 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004396 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004397
Devang Patel8bc9ef72010-11-02 17:19:03 +00004398 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004399 // Check if frame index is available.
4400 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004401 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004402 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4403 Reg = TRI->getFrameRegister(MF);
4404 Offset = FINode->getIndex();
4405 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004406 }
4407
4408 if (!Reg)
4409 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004410
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004411 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4412 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004413 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004414 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004415 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004416}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004417
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004418// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004419#if defined(_MSC_VER) && defined(setjmp) && \
4420 !defined(setjmp_undefined_for_msvc)
4421# pragma push_macro("setjmp")
4422# undef setjmp
4423# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004424#endif
4425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004426/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4427/// we want to emit this as a call to a named external function, return the name
4428/// otherwise lower it and return null.
4429const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004430SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004431 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004432 SDValue Res;
4433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004434 switch (Intrinsic) {
4435 default:
4436 // By default, turn this into a target intrinsic node.
4437 visitTargetIntrinsic(I, Intrinsic);
4438 return 0;
4439 case Intrinsic::vastart: visitVAStart(I); return 0;
4440 case Intrinsic::vaend: visitVAEnd(I); return 0;
4441 case Intrinsic::vacopy: visitVACopy(I); return 0;
4442 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004443 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004444 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004446 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004447 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004448 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004449 return 0;
4450 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004451 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004452 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004453 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004454 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004455 // Assert for address < 256 since we support only user defined address
4456 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004457 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004458 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004459 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004460 < 256 &&
4461 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004462 SDValue Op1 = getValue(I.getArgOperand(0));
4463 SDValue Op2 = getValue(I.getArgOperand(1));
4464 SDValue Op3 = getValue(I.getArgOperand(2));
4465 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4466 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004467 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004468 MachinePointerInfo(I.getArgOperand(0)),
4469 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 return 0;
4471 }
Chris Lattner824b9582008-11-21 16:42:48 +00004472 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004473 // Assert for address < 256 since we support only user defined address
4474 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004475 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004476 < 256 &&
4477 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004478 SDValue Op1 = getValue(I.getArgOperand(0));
4479 SDValue Op2 = getValue(I.getArgOperand(1));
4480 SDValue Op3 = getValue(I.getArgOperand(2));
4481 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4482 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004483 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004484 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 return 0;
4486 }
Chris Lattner824b9582008-11-21 16:42:48 +00004487 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004488 // Assert for address < 256 since we support only user defined address
4489 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004490 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004491 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004492 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004493 < 256 &&
4494 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004495 SDValue Op1 = getValue(I.getArgOperand(0));
4496 SDValue Op2 = getValue(I.getArgOperand(1));
4497 SDValue Op3 = getValue(I.getArgOperand(2));
4498 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4499 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004500 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004501 MachinePointerInfo(I.getArgOperand(0)),
4502 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 return 0;
4504 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004505 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004506 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004507 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004508 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004509 if (!Address || !DIVariable(Variable).Verify()) {
4510 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004511 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004512 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004513
4514 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4515 // but do not always have a corresponding SDNode built. The SDNodeOrder
4516 // absolute, but not relative, values are different depending on whether
4517 // debug info exists.
4518 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004519
4520 // Check if address has undef value.
4521 if (isa<UndefValue>(Address) ||
4522 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004523 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004524 return 0;
4525 }
4526
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004527 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004528 if (!N.getNode() && isa<Argument>(Address))
4529 // Check unused arguments map.
4530 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004531 SDDbgValue *SDV;
4532 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004533 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4534 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004535 // Parameters are handled specially.
4536 bool isParameter =
4537 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4538 isa<Argument>(Address));
4539
Devang Patel8e741ed2010-09-02 21:02:27 +00004540 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4541
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004542 if (isParameter && !AI) {
4543 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4544 if (FINode)
4545 // Byval parameter. We have a frame index at this point.
4546 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4547 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004548 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004549 // Address is an argument, so try to emit its dbg value using
4550 // virtual register info from the FuncInfo.ValueMap.
4551 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004552 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004553 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004554 } else if (AI)
4555 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4556 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004557 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004558 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004559 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004560 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4561 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004562 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004563 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004564 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4565 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004566 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004567 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004568 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004569 // If variable is pinned by a alloca in dominating bb then
4570 // use StaticAllocaMap.
4571 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004572 if (AI->getParent() != DI.getParent()) {
4573 DenseMap<const AllocaInst*, int>::iterator SI =
4574 FuncInfo.StaticAllocaMap.find(AI);
4575 if (SI != FuncInfo.StaticAllocaMap.end()) {
4576 SDV = DAG.getDbgValue(Variable, SI->second,
4577 0, dl, SDNodeOrder);
4578 DAG.AddDbgValue(SDV, 0, false);
4579 return 0;
4580 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004581 }
4582 }
Eric Christopher0822e012012-02-23 03:39:43 +00004583 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004584 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004586 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004587 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004588 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004589 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004590 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004591 return 0;
4592
4593 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004594 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004595 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004596 if (!V)
4597 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004598
4599 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4600 // but do not always have a corresponding SDNode built. The SDNodeOrder
4601 // absolute, but not relative, values are different depending on whether
4602 // debug info exists.
4603 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004604 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004605 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004606 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4607 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004608 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004609 // Do not use getValue() in here; we don't want to generate code at
4610 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004611 SDValue N = NodeMap[V];
4612 if (!N.getNode() && isa<Argument>(V))
4613 // Check unused arguments map.
4614 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004615 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004616 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004617 SDV = DAG.getDbgValue(Variable, N.getNode(),
4618 N.getResNo(), Offset, dl, SDNodeOrder);
4619 DAG.AddDbgValue(SDV, N.getNode(), false);
4620 }
Devang Patela778f5c2011-02-18 22:43:42 +00004621 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004622 // Do not call getValue(V) yet, as we don't want to generate code.
4623 // Remember it for later.
4624 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4625 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004626 } else {
Devang Patel00190342010-03-15 19:15:44 +00004627 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004628 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004629 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004630 }
Devang Patel00190342010-03-15 19:15:44 +00004631 }
4632
4633 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004634 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004635 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004636 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004637 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004638 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004639 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4640 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004641 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004642 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004643 DenseMap<const AllocaInst*, int>::iterator SI =
4644 FuncInfo.StaticAllocaMap.find(AI);
4645 if (SI == FuncInfo.StaticAllocaMap.end())
4646 return 0; // VLAs.
4647 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004648
Chris Lattner512063d2010-04-05 06:19:28 +00004649 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4650 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4651 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004652 return 0;
4653 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004655 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004656 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004657 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004658 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4659 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004660 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 return 0;
4662 }
4663
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004664 case Intrinsic::eh_return_i32:
4665 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004666 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4667 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4668 MVT::Other,
4669 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004670 getValue(I.getArgOperand(0)),
4671 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004673 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004674 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004675 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004676 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004677 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004678 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004679 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004680 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004681 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004682 TLI.getPointerTy()),
4683 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004684 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004685 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004686 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004687 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4688 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004689 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004690 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004691 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004692 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004693 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004694 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004695 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004696
Chris Lattner512063d2010-04-05 06:19:28 +00004697 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004698 return 0;
4699 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004700 case Intrinsic::eh_sjlj_functioncontext: {
4701 // Get and store the index of the function context.
4702 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004703 AllocaInst *FnCtx =
4704 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004705 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4706 MFI->setFunctionContextIndex(FI);
4707 return 0;
4708 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004709 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004710 SDValue Ops[2];
4711 Ops[0] = getRoot();
4712 Ops[1] = getValue(I.getArgOperand(0));
4713 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4714 DAG.getVTList(MVT::i32, MVT::Other),
4715 Ops, 2);
4716 setValue(&I, Op.getValue(0));
4717 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004718 return 0;
4719 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004720 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004721 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004722 getRoot(), getValue(I.getArgOperand(0))));
4723 return 0;
4724 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004725
Dale Johannesen0488fb62010-09-30 23:57:10 +00004726 case Intrinsic::x86_mmx_pslli_w:
4727 case Intrinsic::x86_mmx_pslli_d:
4728 case Intrinsic::x86_mmx_pslli_q:
4729 case Intrinsic::x86_mmx_psrli_w:
4730 case Intrinsic::x86_mmx_psrli_d:
4731 case Intrinsic::x86_mmx_psrli_q:
4732 case Intrinsic::x86_mmx_psrai_w:
4733 case Intrinsic::x86_mmx_psrai_d: {
4734 SDValue ShAmt = getValue(I.getArgOperand(1));
4735 if (isa<ConstantSDNode>(ShAmt)) {
4736 visitTargetIntrinsic(I, Intrinsic);
4737 return 0;
4738 }
4739 unsigned NewIntrinsic = 0;
4740 EVT ShAmtVT = MVT::v2i32;
4741 switch (Intrinsic) {
4742 case Intrinsic::x86_mmx_pslli_w:
4743 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4744 break;
4745 case Intrinsic::x86_mmx_pslli_d:
4746 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4747 break;
4748 case Intrinsic::x86_mmx_pslli_q:
4749 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4750 break;
4751 case Intrinsic::x86_mmx_psrli_w:
4752 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4753 break;
4754 case Intrinsic::x86_mmx_psrli_d:
4755 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4756 break;
4757 case Intrinsic::x86_mmx_psrli_q:
4758 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4759 break;
4760 case Intrinsic::x86_mmx_psrai_w:
4761 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4762 break;
4763 case Intrinsic::x86_mmx_psrai_d:
4764 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4765 break;
4766 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4767 }
4768
4769 // The vector shift intrinsics with scalars uses 32b shift amounts but
4770 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4771 // to be zero.
4772 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004773 SDValue ShOps[2];
4774 ShOps[0] = ShAmt;
4775 ShOps[1] = DAG.getConstant(0, MVT::i32);
4776 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4777 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004778 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004779 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4780 DAG.getConstant(NewIntrinsic, MVT::i32),
4781 getValue(I.getArgOperand(0)), ShAmt);
4782 setValue(&I, Res);
4783 return 0;
4784 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004785 case Intrinsic::x86_avx_vinsertf128_pd_256:
4786 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004787 case Intrinsic::x86_avx_vinsertf128_si_256:
4788 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004789 EVT DestVT = TLI.getValueType(I.getType());
4790 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4791 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4792 ElVT.getVectorNumElements();
4793 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4794 getValue(I.getArgOperand(0)),
4795 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004796 DAG.getIntPtrConstant(Idx));
4797 setValue(&I, Res);
4798 return 0;
4799 }
4800 case Intrinsic::x86_avx_vextractf128_pd_256:
4801 case Intrinsic::x86_avx_vextractf128_ps_256:
4802 case Intrinsic::x86_avx_vextractf128_si_256:
4803 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004804 EVT DestVT = TLI.getValueType(I.getType());
4805 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4806 DestVT.getVectorNumElements();
4807 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4808 getValue(I.getArgOperand(0)),
4809 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004810 setValue(&I, Res);
4811 return 0;
4812 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004813 case Intrinsic::convertff:
4814 case Intrinsic::convertfsi:
4815 case Intrinsic::convertfui:
4816 case Intrinsic::convertsif:
4817 case Intrinsic::convertuif:
4818 case Intrinsic::convertss:
4819 case Intrinsic::convertsu:
4820 case Intrinsic::convertus:
4821 case Intrinsic::convertuu: {
4822 ISD::CvtCode Code = ISD::CVT_INVALID;
4823 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004824 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004825 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4826 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4827 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4828 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4829 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4830 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4831 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4832 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4833 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4834 }
Owen Andersone50ed302009-08-10 22:56:29 +00004835 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004836 const Value *Op1 = I.getArgOperand(0);
Craig Topper134f78c2012-11-24 23:05:23 +00004837 Res = DAG.getConvertRndSat(DestVT, dl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004838 DAG.getValueType(DestVT),
4839 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004840 getValue(I.getArgOperand(1)),
4841 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004842 Code);
4843 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004844 return 0;
4845 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004847 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4848 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004850 case Intrinsic::log:
Craig Topper5d1e0892012-11-23 18:38:31 +00004851 setValue(&I, expandLog(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004852 return 0;
4853 case Intrinsic::log2:
Craig Topper5d1e0892012-11-23 18:38:31 +00004854 setValue(&I, expandLog2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004855 return 0;
4856 case Intrinsic::log10:
Craig Topper5d1e0892012-11-23 18:38:31 +00004857 setValue(&I, expandLog10(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004858 return 0;
4859 case Intrinsic::exp:
Craig Topper538cd482012-11-24 18:52:06 +00004860 setValue(&I, expandExp(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004861 return 0;
4862 case Intrinsic::exp2:
Craig Topper538cd482012-11-24 18:52:06 +00004863 setValue(&I, expandExp2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004864 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 case Intrinsic::pow:
Craig Topper327e4cb2012-11-25 08:08:58 +00004866 setValue(&I, expandPow(dl, getValue(I.getArgOperand(0)),
4867 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004868 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004869 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004870 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004871 case Intrinsic::sin:
4872 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004873 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004874 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004875 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004876 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004877 case Intrinsic::nearbyint: {
4878 unsigned Opcode;
4879 switch (Intrinsic) {
4880 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4881 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4882 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4883 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4884 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4885 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4886 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4887 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4888 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4889 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4890 }
4891
4892 setValue(&I, DAG.getNode(Opcode, dl,
Craig Topper49010472012-11-15 06:51:10 +00004893 getValue(I.getArgOperand(0)).getValueType(),
4894 getValue(I.getArgOperand(0))));
4895 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004896 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004897 case Intrinsic::fma:
4898 setValue(&I, DAG.getNode(ISD::FMA, dl,
4899 getValue(I.getArgOperand(0)).getValueType(),
4900 getValue(I.getArgOperand(0)),
4901 getValue(I.getArgOperand(1)),
4902 getValue(I.getArgOperand(2))));
4903 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004904 case Intrinsic::fmuladd: {
4905 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004906 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamesb47ec402012-11-22 03:31:45 +00004907 TLI.isOperationLegalOrCustom(ISD::FMA, VT) &&
Lang Hamese0231412012-06-22 01:09:09 +00004908 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004909 setValue(&I, DAG.getNode(ISD::FMA, dl,
4910 getValue(I.getArgOperand(0)).getValueType(),
4911 getValue(I.getArgOperand(0)),
4912 getValue(I.getArgOperand(1)),
4913 getValue(I.getArgOperand(2))));
4914 } else {
4915 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4916 getValue(I.getArgOperand(0)).getValueType(),
4917 getValue(I.getArgOperand(0)),
4918 getValue(I.getArgOperand(1)));
4919 SDValue Add = DAG.getNode(ISD::FADD, dl,
4920 getValue(I.getArgOperand(0)).getValueType(),
4921 Mul,
4922 getValue(I.getArgOperand(2)));
4923 setValue(&I, Add);
4924 }
4925 return 0;
4926 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004927 case Intrinsic::convert_to_fp16:
4928 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004929 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004930 return 0;
4931 case Intrinsic::convert_from_fp16:
4932 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004933 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004934 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004936 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004937 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 return 0;
4939 }
4940 case Intrinsic::readcyclecounter: {
4941 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004942 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4943 DAG.getVTList(MVT::i64, MVT::Other),
4944 &Op, 1);
4945 setValue(&I, Res);
4946 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 return 0;
4948 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004951 getValue(I.getArgOperand(0)).getValueType(),
4952 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 return 0;
4954 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004955 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004956 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004958 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4959 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
4962 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004963 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004964 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004965 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004966 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4967 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 return 0;
4969 }
4970 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004971 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004973 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 return 0;
4975 }
4976 case Intrinsic::stacksave: {
4977 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004978 Res = DAG.getNode(ISD::STACKSAVE, dl,
4979 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4980 setValue(&I, Res);
4981 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 return 0;
4983 }
4984 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004985 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004986 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987 return 0;
4988 }
Bill Wendling57344502008-11-18 11:01:33 +00004989 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004990 // Emit code into the DAG to store the stack guard onto the stack.
4991 MachineFunction &MF = DAG.getMachineFunction();
4992 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004993 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004994
Gabor Greif0635f352010-06-25 09:38:13 +00004995 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4996 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004997
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004998 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004999 MFI->setStackProtectorIndex(FI);
5000
5001 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5002
5003 // Store the stack protector onto the stack.
Craig Topper134f78c2012-11-24 23:05:23 +00005004 Res = DAG.getStore(getRoot(), dl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005005 MachinePointerInfo::getFixedStack(FI),
5006 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005007 setValue(&I, Res);
5008 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005009 return 0;
5010 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005011 case Intrinsic::objectsize: {
5012 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005013 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005014
5015 assert(CI && "Non-constant type in __builtin_object_size?");
5016
Gabor Greif0635f352010-06-25 09:38:13 +00005017 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005018 EVT Ty = Arg.getValueType();
5019
Dan Gohmane368b462010-06-18 14:22:04 +00005020 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005021 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005022 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005023 Res = DAG.getConstant(0, Ty);
5024
5025 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005026 return 0;
5027 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005028 case Intrinsic::var_annotation:
5029 // Discard annotate attributes
5030 return 0;
5031
5032 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005033 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034
5035 SDValue Ops[6];
5036 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005037 Ops[1] = getValue(I.getArgOperand(0));
5038 Ops[2] = getValue(I.getArgOperand(1));
5039 Ops[3] = getValue(I.getArgOperand(2));
5040 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 Ops[5] = DAG.getSrcValue(F);
5042
Duncan Sands4a544a72011-09-06 13:37:06 +00005043 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044
Duncan Sands4a544a72011-09-06 13:37:06 +00005045 DAG.setRoot(Res);
5046 return 0;
5047 }
5048 case Intrinsic::adjust_trampoline: {
5049 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5050 TLI.getPointerTy(),
5051 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 return 0;
5053 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 case Intrinsic::gcroot:
5055 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005056 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005057 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5060 GFI->addStackRoot(FI->getIndex(), TypeMap);
5061 }
5062 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 case Intrinsic::gcread:
5064 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005065 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005066 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005067 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005069
5070 case Intrinsic::expect: {
5071 // Just replace __builtin_expect(exp, c) with EXP.
5072 setValue(&I, getValue(I.getArgOperand(0)));
5073 return 0;
5074 }
5075
Shuxin Yang970755e2012-10-19 20:11:16 +00005076 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005077 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005078 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005079 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005080 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5081 ISD::TRAP : ISD::DEBUGTRAP;
5082 DAG.setRoot(DAG.getNode(Op, dl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005083 return 0;
5084 }
5085 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005086 TargetLowering::
5087 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005088 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005089 /*isTailCall=*/false,
5090 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005091 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Craig Topper134f78c2012-11-24 23:05:23 +00005092 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005093 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005094 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005096 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005097
Bill Wendlingef375462008-11-21 02:38:44 +00005098 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005099 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005100 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005101 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005102 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005103 case Intrinsic::smul_with_overflow: {
5104 ISD::NodeType Op;
5105 switch (Intrinsic) {
5106 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5107 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5108 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5109 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5110 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5111 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5112 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5113 }
5114 SDValue Op1 = getValue(I.getArgOperand(0));
5115 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005116
Craig Topperc42e6402012-04-11 04:34:11 +00005117 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Craig Topper134f78c2012-11-24 23:05:23 +00005118 setValue(&I, DAG.getNode(Op, dl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005119 return 0;
5120 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005121 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005122 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005123 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005125 Ops[1] = getValue(I.getArgOperand(0));
5126 Ops[2] = getValue(I.getArgOperand(1));
5127 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005128 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005129 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5130 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005131 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005132 EVT::getIntegerVT(*Context, 8),
5133 MachinePointerInfo(I.getArgOperand(0)),
5134 0, /* align */
5135 false, /* volatile */
5136 rw==0, /* read */
5137 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 return 0;
5139 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005140 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005141 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005142 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005143 // Stack coloring is not enabled in O0, discard region information.
5144 if (TM.getOptLevel() == CodeGenOpt::None)
5145 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005146
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005147 SmallVector<Value *, 4> Allocas;
5148 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5149
5150 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5151 E = Allocas.end(); Object != E; ++Object) {
5152 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5153
5154 // Could not find an Alloca.
5155 if (!LifetimeObject)
5156 continue;
5157
5158 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5159
5160 SDValue Ops[2];
5161 Ops[0] = getRoot();
5162 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5163 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5164
5165 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5166 DAG.setRoot(Res);
5167 }
Nadav Rotemc05d3062012-09-06 09:17:37 +00005168 }
5169 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005170 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005171 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005172 return 0;
5173 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005174 // Discard region information.
5175 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005176 case Intrinsic::donothing:
5177 // ignore
5178 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 }
5180}
5181
Dan Gohman46510a72010-04-15 01:51:59 +00005182void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005183 bool isTailCall,
5184 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005185 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5186 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5187 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005188 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005189 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190
5191 TargetLowering::ArgListTy Args;
5192 TargetLowering::ArgListEntry Entry;
5193 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005194
5195 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005196 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005197 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005198 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005199
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005200 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005201 DAG.getMachineFunction(),
5202 FTy->isVarArg(), Outs,
5203 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005204
5205 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005206 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005207
5208 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005209 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005210 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005211 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005212 FTy->getReturnType());
5213 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005214 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005215 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216
Chris Lattnerecf42c42010-09-21 16:36:31 +00005217 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005218 Entry.Node = DemoteStackSlot;
5219 Entry.Ty = StackSlotPtrType;
5220 Entry.isSExt = false;
5221 Entry.isZExt = false;
5222 Entry.isInReg = false;
5223 Entry.isSRet = true;
5224 Entry.isNest = false;
5225 Entry.isByVal = false;
5226 Entry.Alignment = Align;
5227 Args.push_back(Entry);
5228 RetTy = Type::getVoidTy(FTy->getContext());
5229 }
5230
Dan Gohman46510a72010-04-15 01:51:59 +00005231 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005232 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005233 const Value *V = *i;
5234
5235 // Skip empty types
5236 if (V->getType()->isEmptyTy())
5237 continue;
5238
5239 SDValue ArgNode = getValue(V);
5240 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241
5242 unsigned attrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00005243 Entry.isSExt = CS.paramHasAttr(attrInd, Attributes::SExt);
5244 Entry.isZExt = CS.paramHasAttr(attrInd, Attributes::ZExt);
5245 Entry.isInReg = CS.paramHasAttr(attrInd, Attributes::InReg);
5246 Entry.isSRet = CS.paramHasAttr(attrInd, Attributes::StructRet);
5247 Entry.isNest = CS.paramHasAttr(attrInd, Attributes::Nest);
5248 Entry.isByVal = CS.paramHasAttr(attrInd, Attributes::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 Entry.Alignment = CS.getParamAlignment(attrInd);
5250 Args.push_back(Entry);
5251 }
5252
Chris Lattner512063d2010-04-05 06:19:28 +00005253 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005254 // Insert a label before the invoke call to mark the try range. This can be
5255 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005256 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005257
Jim Grosbachca752c92010-01-28 01:45:32 +00005258 // For SjLj, keep track of which landing pads go with which invokes
5259 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005260 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005261 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005262 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005263 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005264
Jim Grosbachca752c92010-01-28 01:45:32 +00005265 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005266 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005267 }
5268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005269 // Both PendingLoads and PendingExports must be flushed here;
5270 // this call might not return.
5271 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005272 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 }
5274
Dan Gohman98ca4f22009-08-05 01:29:28 +00005275 // Check if target-independent constraints permit a tail call here.
5276 // Target-dependent constraints are checked within TLI.LowerCallTo.
5277 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005278 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005279 isTailCall = false;
5280
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005281 TargetLowering::
5282 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5283 getCurDebugLoc(), CS);
5284 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005285 assert((isTailCall || Result.second.getNode()) &&
5286 "Non-null chain expected with non-tail call!");
5287 assert((Result.second.getNode() || !Result.first.getNode()) &&
5288 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005289 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005291 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005292 // The instruction result is the result of loading from the
5293 // hidden sret parameter.
5294 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005295 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005296
5297 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5298 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5299 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005300
5301 SmallVector<EVT, 4> RetTys;
5302 SmallVector<uint64_t, 4> Offsets;
5303 RetTy = FTy->getReturnType();
5304 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5305
5306 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005307 SmallVector<SDValue, 4> Values(NumValues);
5308 SmallVector<SDValue, 4> Chains(NumValues);
5309
5310 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005311 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5312 DemoteStackSlot,
5313 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005314 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005315 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005316 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005317 Values[i] = L;
5318 Chains[i] = L.getValue(1);
5319 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005320
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005321 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5322 MVT::Other, &Chains[0], NumValues);
5323 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005324
Bill Wendling4533cac2010-01-28 21:51:40 +00005325 setValue(CS.getInstruction(),
5326 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5327 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005328 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005329 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005330
Evan Chengc249e482011-04-01 19:57:01 +00005331 // Assign order to nodes here. If the call does not produce a result, it won't
5332 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005333 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005334 // As a special case, a null chain means that a tail call has been emitted and
5335 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005336 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005337 ++SDNodeOrder;
5338 AssignOrderingToNode(DAG.getRoot().getNode());
5339 } else {
5340 DAG.setRoot(Result.second);
5341 ++SDNodeOrder;
5342 AssignOrderingToNode(Result.second.getNode());
5343 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005344
Chris Lattner512063d2010-04-05 06:19:28 +00005345 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 // Insert a label at the end of the invoke call to mark the try range. This
5347 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005348 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005349 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350
5351 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005352 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 }
5354}
5355
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5357/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005358static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5359 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005360 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005361 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005362 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005363 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005364 if (C->isNullValue())
5365 continue;
5366 // Unknown instruction.
5367 return false;
5368 }
5369 return true;
5370}
5371
Dan Gohman46510a72010-04-15 01:51:59 +00005372static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005373 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005375
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 // Check to see if this load can be trivially constant folded, e.g. if the
5377 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005378 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005380 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005381 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005382
Dan Gohman46510a72010-04-15 01:51:59 +00005383 if (const Constant *LoadCst =
5384 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5385 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005386 return Builder.getValue(LoadCst);
5387 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005388
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5390 // still constant memory, the input chain can be the entry node.
5391 SDValue Root;
5392 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005393
Chris Lattner8047d9a2009-12-24 00:37:38 +00005394 // Do not serialize (non-volatile) loads of constant memory with anything.
5395 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5396 Root = Builder.DAG.getEntryNode();
5397 ConstantMemory = true;
5398 } else {
5399 // Do not serialize non-volatile loads against each other.
5400 Root = Builder.DAG.getRoot();
5401 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005402
Chris Lattner8047d9a2009-12-24 00:37:38 +00005403 SDValue Ptr = Builder.getValue(PtrVal);
5404 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005405 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005406 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005407 false /*nontemporal*/,
5408 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005409
Chris Lattner8047d9a2009-12-24 00:37:38 +00005410 if (!ConstantMemory)
5411 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5412 return LoadVal;
5413}
5414
5415
5416/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5417/// If so, return true and lower it, otherwise return false and it will be
5418/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005419bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005420 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005421 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005422 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005423
Gabor Greif0635f352010-06-25 09:38:13 +00005424 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005425 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005426 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005427 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005428 return false;
5429
Gabor Greif0635f352010-06-25 09:38:13 +00005430 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005431
Chris Lattner8047d9a2009-12-24 00:37:38 +00005432 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5433 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005434 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5435 bool ActuallyDoIt = true;
5436 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005437 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005438 switch (Size->getZExtValue()) {
5439 default:
5440 LoadVT = MVT::Other;
5441 LoadTy = 0;
5442 ActuallyDoIt = false;
5443 break;
5444 case 2:
5445 LoadVT = MVT::i16;
5446 LoadTy = Type::getInt16Ty(Size->getContext());
5447 break;
5448 case 4:
5449 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005450 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005451 break;
5452 case 8:
5453 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005454 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005455 break;
5456 /*
5457 case 16:
5458 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005459 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005460 LoadTy = VectorType::get(LoadTy, 4);
5461 break;
5462 */
5463 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005464
Chris Lattner04b091a2009-12-24 01:07:17 +00005465 // This turns into unaligned loads. We only do this if the target natively
5466 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5467 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005468
Chris Lattner04b091a2009-12-24 01:07:17 +00005469 // Require that we can find a legal MVT, and only do this if the target
5470 // supports unaligned loads of that type. Expanding into byte loads would
5471 // bloat the code.
5472 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5473 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5474 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5475 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5476 ActuallyDoIt = false;
5477 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005478
Chris Lattner04b091a2009-12-24 01:07:17 +00005479 if (ActuallyDoIt) {
5480 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5481 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005482
Chris Lattner04b091a2009-12-24 01:07:17 +00005483 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5484 ISD::SETNE);
5485 EVT CallVT = TLI.getValueType(I.getType(), true);
5486 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5487 return true;
5488 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005489 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005490
5491
Chris Lattner8047d9a2009-12-24 00:37:38 +00005492 return false;
5493}
5494
Bob Wilson53624a22012-08-03 23:29:17 +00005495/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5496/// operation (as expected), translate it to an SDNode with the specified opcode
5497/// and return true.
5498bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5499 unsigned Opcode) {
5500 // Sanity check that it really is a unary floating-point call.
5501 if (I.getNumArgOperands() != 1 ||
5502 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5503 I.getType() != I.getArgOperand(0)->getType() ||
5504 !I.onlyReadsMemory())
5505 return false;
5506
5507 SDValue Tmp = getValue(I.getArgOperand(0));
5508 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5509 return true;
5510}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005511
Dan Gohman46510a72010-04-15 01:51:59 +00005512void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005513 // Handle inline assembly differently.
5514 if (isa<InlineAsm>(I.getCalledValue())) {
5515 visitInlineAsm(&I);
5516 return;
5517 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005518
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005519 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005520 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 const char *RenameFn = 0;
5523 if (Function *F = I.getCalledFunction()) {
5524 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005525 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005526 if (unsigned IID = II->getIntrinsicID(F)) {
5527 RenameFn = visitIntrinsicCall(I, IID);
5528 if (!RenameFn)
5529 return;
5530 }
5531 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 if (unsigned IID = F->getIntrinsicID()) {
5533 RenameFn = visitIntrinsicCall(I, IID);
5534 if (!RenameFn)
5535 return;
5536 }
5537 }
5538
5539 // Check for well-known libc/libm calls. If the function is internal, it
5540 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005541 LibFunc::Func Func;
5542 if (!F->hasLocalLinkage() && F->hasName() &&
5543 LibInfo->getLibFunc(F->getName(), Func) &&
5544 LibInfo->hasOptimizedCodeGen(Func)) {
5545 switch (Func) {
5546 default: break;
5547 case LibFunc::copysign:
5548 case LibFunc::copysignf:
5549 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005550 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005551 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5552 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005553 I.getType() == I.getArgOperand(1)->getType() &&
5554 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005555 SDValue LHS = getValue(I.getArgOperand(0));
5556 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005557 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5558 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 return;
5560 }
Bob Wilson982dc842012-08-03 21:26:24 +00005561 break;
5562 case LibFunc::fabs:
5563 case LibFunc::fabsf:
5564 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005565 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005567 break;
5568 case LibFunc::sin:
5569 case LibFunc::sinf:
5570 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005571 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005573 break;
5574 case LibFunc::cos:
5575 case LibFunc::cosf:
5576 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005577 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005579 break;
5580 case LibFunc::sqrt:
5581 case LibFunc::sqrtf:
5582 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005583 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005584 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005585 break;
5586 case LibFunc::floor:
5587 case LibFunc::floorf:
5588 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005589 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005590 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005591 break;
5592 case LibFunc::nearbyint:
5593 case LibFunc::nearbyintf:
5594 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005595 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005596 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005597 break;
5598 case LibFunc::ceil:
5599 case LibFunc::ceilf:
5600 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005601 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005602 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005603 break;
5604 case LibFunc::rint:
5605 case LibFunc::rintf:
5606 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005607 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005608 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005609 break;
5610 case LibFunc::trunc:
5611 case LibFunc::truncf:
5612 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005613 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005614 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005615 break;
5616 case LibFunc::log2:
5617 case LibFunc::log2f:
5618 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005619 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005620 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005621 break;
5622 case LibFunc::exp2:
5623 case LibFunc::exp2f:
5624 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005625 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005626 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005627 break;
5628 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005629 if (visitMemCmpCall(I))
5630 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005631 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632 }
5633 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005635
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636 SDValue Callee;
5637 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005638 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 else
Bill Wendling056292f2008-09-16 21:48:12 +00005640 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641
Bill Wendling0d580132009-12-23 01:28:19 +00005642 // Check if we can potentially perform a tail call. More detailed checking is
5643 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005644 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645}
5646
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005647namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649/// AsmOperandInfo - This contains information for each constraint that we are
5650/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005651class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005652public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 /// CallOperand - If this is the result output operand or a clobber
5654 /// this is null, otherwise it is the incoming operand to the CallInst.
5655 /// This gets modified as the asm is processed.
5656 SDValue CallOperand;
5657
5658 /// AssignedRegs - If this is a register or register class operand, this
5659 /// contains the set of register corresponding to the operand.
5660 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005661
John Thompsoneac6e1d2010-09-13 18:15:37 +00005662 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005665
Owen Andersone50ed302009-08-10 22:56:29 +00005666 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005667 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005669 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005670 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005671 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Chris Lattner81249c92008-10-17 17:05:25 +00005674 if (isa<BasicBlock>(CallOperandVal))
5675 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005676
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005677 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005678
Eric Christophercef81b72011-05-09 20:04:43 +00005679 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005680 // If this is an indirect operand, the operand is a pointer to the
5681 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005682 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005683 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005684 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005685 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005686 OpTy = PtrTy->getElementType();
5687 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005688
Eric Christophercef81b72011-05-09 20:04:43 +00005689 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005690 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005691 if (STy->getNumElements() == 1)
5692 OpTy = STy->getElementType(0);
5693
Chris Lattner81249c92008-10-17 17:05:25 +00005694 // If OpTy is not a single value, it may be a struct/union that we
5695 // can tile with integers.
5696 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5697 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5698 switch (BitSize) {
5699 default: break;
5700 case 1:
5701 case 8:
5702 case 16:
5703 case 32:
5704 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005705 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005706 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005707 break;
5708 }
5709 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
Chris Lattner81249c92008-10-17 17:05:25 +00005711 return TLI.getValueType(OpTy, true);
5712 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713};
Dan Gohman462f6b52010-05-29 17:53:24 +00005714
John Thompson44ab89e2010-10-29 17:29:13 +00005715typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5716
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005717} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719/// GetRegistersForValue - Assign registers (virtual or physical) for the
5720/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005721/// register allocator to handle the assignment process. However, if the asm
5722/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723/// allocation. This produces generally horrible, but correct, code.
5724///
5725/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005727static void GetRegistersForValue(SelectionDAG &DAG,
5728 const TargetLowering &TLI,
5729 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005730 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005731 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 MachineFunction &MF = DAG.getMachineFunction();
5734 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 // If this is a constraint for a single physreg, or a constraint for a
5737 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5740 OpInfo.ConstraintVT);
5741
5742 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005744 // If this is a FP input in an integer register (or visa versa) insert a bit
5745 // cast of the input value. More generally, handle any case where the input
5746 // value disagrees with the register class we plan to stick this in.
5747 if (OpInfo.Type == InlineAsm::isInput &&
5748 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005749 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005750 // types are identical size, use a bitcast to convert (e.g. two differing
5751 // vector types).
Patrik Hagglund05749cf2012-12-11 10:24:48 +00005752 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005753 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005754 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005755 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005756 OpInfo.ConstraintVT = RegVT;
5757 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5758 // If the input is a FP value and we want it in FP registers, do a
5759 // bitcast to the corresponding integer type. This turns an f64 value
5760 // into i64, which can be passed with two i32 values on a 32-bit
5761 // machine.
Patrik Hagglund05749cf2012-12-11 10:24:48 +00005762 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005763 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005764 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005765 OpInfo.ConstraintVT = RegVT;
5766 }
5767 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768
Owen Anderson23b9b192009-08-12 00:36:31 +00005769 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005770 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771
Patrik Hagglund05749cf2012-12-11 10:24:48 +00005772 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005773 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774
5775 // If this is a constraint for a specific physical register, like {r17},
5776 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005777 if (unsigned AssignedReg = PhysReg.first) {
5778 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005780 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005781
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 // Get the actual register value type. This is important, because the user
5783 // may have asked for (e.g.) the AX register in i32 type. We need to
5784 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005785 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005786
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005788 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789
5790 // If this is an expanded reference, add the rest of the regs to Regs.
5791 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005792 TargetRegisterClass::iterator I = RC->begin();
5793 for (; *I != AssignedReg; ++I)
5794 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005795
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 // Already added the first reg.
5797 --NumRegs; ++I;
5798 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005799 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 Regs.push_back(*I);
5801 }
5802 }
Bill Wendling651ad132009-12-22 01:25:10 +00005803
Dan Gohman7451d3e2010-05-29 17:03:36 +00005804 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 return;
5806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 // Otherwise, if this was a reference to an LLVM register class, create vregs
5809 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005810 if (const TargetRegisterClass *RC = PhysReg.second) {
5811 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005813 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814
Evan Chengfb112882009-03-23 08:01:15 +00005815 // Create the appropriate number of virtual registers.
5816 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5817 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005818 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005819
Dan Gohman7451d3e2010-05-29 17:03:36 +00005820 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005821 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 // Otherwise, we couldn't allocate enough registers for this.
5825}
5826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827/// visitInlineAsm - Handle a call to an InlineAsm object.
5828///
Dan Gohman46510a72010-04-15 01:51:59 +00005829void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5830 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831
5832 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005833 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005834
Evan Chengce1cdac2011-05-06 20:52:23 +00005835 TargetLowering::AsmOperandInfoVector
5836 TargetConstraints = TLI.ParseConstraints(CS);
5837
John Thompsoneac6e1d2010-09-13 18:15:37 +00005838 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5841 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005842 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5843 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005845
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847
5848 // Compute the value type for each operand.
5849 switch (OpInfo.Type) {
5850 case InlineAsm::isOutput:
5851 // Indirect outputs just consume an argument.
5852 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005853 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 break;
5855 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 // The return value of the call is this value. As such, there is no
5858 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005859 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005860 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5862 } else {
5863 assert(ResNo == 0 && "Asm only has one result!");
5864 OpVT = TLI.getValueType(CS.getType());
5865 }
5866 ++ResNo;
5867 break;
5868 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005869 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 break;
5871 case InlineAsm::isClobber:
5872 // Nothing to do.
5873 break;
5874 }
5875
5876 // If this is an input or an indirect output, process the call argument.
5877 // BasicBlocks are labels, currently appearing only in asm's.
5878 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005879 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005881 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884
Owen Anderson1d0be152009-08-13 21:58:54 +00005885 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005889
John Thompsoneac6e1d2010-09-13 18:15:37 +00005890 // Indirect operand accesses access memory.
5891 if (OpInfo.isIndirect)
5892 hasMemory = true;
5893 else {
5894 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005895 TargetLowering::ConstraintType
5896 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005897 if (CType == TargetLowering::C_Memory) {
5898 hasMemory = true;
5899 break;
5900 }
5901 }
5902 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
John Thompsoneac6e1d2010-09-13 18:15:37 +00005905 SDValue Chain, Flag;
5906
5907 // We won't need to flush pending loads if this asm doesn't touch
5908 // memory and is nonvolatile.
5909 if (hasMemory || IA->hasSideEffects())
5910 Chain = getRoot();
5911 else
5912 Chain = DAG.getRoot();
5913
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005914 // Second pass over the constraints: compute which constraint option to use
5915 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005916 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005917 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
John Thompson54584742010-09-24 22:24:05 +00005919 // If this is an output operand with a matching input operand, look up the
5920 // matching input. If their types mismatch, e.g. one is an integer, the
5921 // other is floating point, or their sizes are different, flag it as an
5922 // error.
5923 if (OpInfo.hasMatchingInput()) {
5924 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005925
John Thompson54584742010-09-24 22:24:05 +00005926 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005927 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5928 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005929 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005930 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5931 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005932 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005933 if ((OpInfo.ConstraintVT.isInteger() !=
5934 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005935 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005936 report_fatal_error("Unsupported asm: input constraint"
5937 " with a matching output constraint of"
5938 " incompatible type!");
5939 }
5940 Input.ConstraintVT = OpInfo.ConstraintVT;
5941 }
5942 }
5943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005945 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 // If this is a memory input, and if the operand is not indirect, do what we
5948 // need to to provide an address for the memory input.
5949 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5950 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005951 assert((OpInfo.isMultipleAlternative ||
5952 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005953 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // Memory operands really want the address of the value. If we don't have
5956 // an indirect input, put it in the constpool if we can, otherwise spill
5957 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005958 // TODO: This isn't quite right. We need to handle these according to
5959 // the addressing mode that the constraint wants. Also, this may take
5960 // an additional register for the computation and we don't want that
5961 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 // If the operand is a float, integer, or vector constant, spill to a
5964 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005965 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005967 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5969 TLI.getPointerTy());
5970 } else {
5971 // Otherwise, create a stack slot and emit a store to it before the
5972 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005973 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005974 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5975 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005977 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005979 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005980 OpInfo.CallOperand, StackSlot,
5981 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005982 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 OpInfo.CallOperand = StackSlot;
5984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // There is no longer a Value* corresponding to this operand.
5987 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // It is now an indirect operand.
5990 OpInfo.isIndirect = true;
5991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 // If this constraint is for a specific register, allocate it before
5994 // anything else.
5995 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005996 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006000 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6002 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 // C_Register operands have already been allocated, Other/Memory don't need
6005 // to be.
6006 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006007 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006008 }
6009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6011 std::vector<SDValue> AsmNodeOperands;
6012 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6013 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006014 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6015 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Chris Lattnerdecc2672010-04-07 05:20:54 +00006017 // If we have a !srcloc metadata node associated with it, we want to attach
6018 // this to the ultimately generated inline asm machineinstr. To do this, we
6019 // pass in the third operand as this (potentially null) inline asm MDNode.
6020 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6021 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Chad Rosier3d716882012-10-30 19:11:54 +00006023 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6024 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006025 unsigned ExtraInfo = 0;
6026 if (IA->hasSideEffects())
6027 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6028 if (IA->isAlignStack())
6029 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006030 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006031 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006032
6033 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6034 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6035 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6036
6037 // Compute the constraint code and ConstraintType to use.
6038 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6039
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006040 // Ideally, we would only check against memory constraints. However, the
6041 // meaning of an other constraint can be target-specific and we can't easily
6042 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6043 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006044 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6045 OpInfo.ConstraintType == TargetLowering::C_Other) {
6046 if (OpInfo.Type == InlineAsm::isInput)
6047 ExtraInfo |= InlineAsm::Extra_MayLoad;
6048 else if (OpInfo.Type == InlineAsm::isOutput)
6049 ExtraInfo |= InlineAsm::Extra_MayStore;
6050 }
6051 }
6052
Evan Chengc36b7062011-01-07 23:50:32 +00006053 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6054 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 // Loop over all of the inputs, copying the operand values into the
6057 // appropriate registers and processing the output regs.
6058 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6061 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6065
6066 switch (OpInfo.Type) {
6067 case InlineAsm::isOutput: {
6068 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6069 OpInfo.ConstraintType != TargetLowering::C_Register) {
6070 // Memory output, or 'other' output (e.g. 'X' constraint).
6071 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6072
6073 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006074 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6075 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 TLI.getPointerTy()));
6077 AsmNodeOperands.push_back(OpInfo.CallOperand);
6078 break;
6079 }
6080
6081 // Otherwise, this is a register or register class output.
6082
6083 // Copy the output from the appropriate register. Find a register that
6084 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006085 if (OpInfo.AssignedRegs.Regs.empty()) {
6086 LLVMContext &Ctx = *DAG.getContext();
6087 Ctx.emitError(CS.getInstruction(),
6088 "couldn't allocate output register for constraint '" +
6089 Twine(OpInfo.ConstraintCode) + "'");
6090 break;
6091 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092
6093 // If this is an indirect operand, store through the pointer after the
6094 // asm.
6095 if (OpInfo.isIndirect) {
6096 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6097 OpInfo.CallOperandVal));
6098 } else {
6099 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006100 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // Concatenate this output onto the outputs list.
6102 RetValRegs.append(OpInfo.AssignedRegs);
6103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 // Add information to the INLINEASM node to know that this register is
6106 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006107 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006108 InlineAsm::Kind_RegDefEarlyClobber :
6109 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006110 false,
6111 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006112 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006113 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 break;
6115 }
6116 case InlineAsm::isInput: {
6117 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006118
Chris Lattner6bdcda32008-10-17 16:47:46 +00006119 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // If this is required to match an output register we have already set,
6121 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006122 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // Scan until we find the definition we already emitted of this operand.
6125 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006126 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 for (; OperandNo; --OperandNo) {
6128 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006129 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006130 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006131 assert((InlineAsm::isRegDefKind(OpFlag) ||
6132 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6133 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006134 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 }
6136
Evan Cheng697cbbf2009-03-20 18:03:34 +00006137 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006138 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006139 if (InlineAsm::isRegDefKind(OpFlag) ||
6140 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006141 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006142 if (OpInfo.isIndirect) {
6143 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006144 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006145 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6146 " don't know how to handle tied "
6147 "indirect register inputs");
6148 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund8163ca72012-12-11 09:10:33 +00006152 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006153 MatchedRegs.RegVTs.push_back(RegVT);
6154 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006155 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006156 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006157 MatchedRegs.Regs.push_back
6158 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006159
6160 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006161 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006162 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006163 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006164 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006165 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006167 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006168
Chris Lattnerdecc2672010-04-07 05:20:54 +00006169 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6170 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6171 "Unexpected number of operands");
6172 // Add information to the INLINEASM node to know about this input.
6173 // See InlineAsm.h isUseOperandTiedToDef.
6174 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6175 OpInfo.getMatchedOperand());
6176 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6177 TLI.getPointerTy()));
6178 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6179 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006181
Dale Johannesenb5611a62010-07-13 20:17:05 +00006182 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006183 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6184 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006185 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006186
Dale Johannesenb5611a62010-07-13 20:17:05 +00006187 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006189 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006190 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006191 if (Ops.empty()) {
6192 LLVMContext &Ctx = *DAG.getContext();
6193 Ctx.emitError(CS.getInstruction(),
6194 "invalid operand for inline asm constraint '" +
6195 Twine(OpInfo.ConstraintCode) + "'");
6196 break;
6197 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006200 unsigned ResOpType =
6201 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006202 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 TLI.getPointerTy()));
6204 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6205 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006206 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006207
Chris Lattnerdecc2672010-04-07 05:20:54 +00006208 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6210 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6211 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006214 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006215 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 TLI.getPointerTy()));
6217 AsmNodeOperands.push_back(InOperandVal);
6218 break;
6219 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6222 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6223 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006224
6225 // TODO: Support this.
6226 if (OpInfo.isIndirect) {
6227 LLVMContext &Ctx = *DAG.getContext();
6228 Ctx.emitError(CS.getInstruction(),
6229 "Don't know how to handle indirect register inputs yet "
6230 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6231 break;
6232 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233
6234 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006235 if (OpInfo.AssignedRegs.Regs.empty()) {
6236 LLVMContext &Ctx = *DAG.getContext();
6237 Ctx.emitError(CS.getInstruction(),
6238 "couldn't allocate input reg for constraint '" +
6239 Twine(OpInfo.ConstraintCode) + "'");
6240 break;
6241 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242
Dale Johannesen66978ee2009-01-31 02:22:37 +00006243 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006244 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006245
Chris Lattnerdecc2672010-04-07 05:20:54 +00006246 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006247 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 break;
6249 }
6250 case InlineAsm::isClobber: {
6251 // Add the clobbered value to the operand list, so that the register
6252 // allocator is aware that the physreg got clobbered.
6253 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006254 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006255 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006256 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 break;
6258 }
6259 }
6260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Chris Lattnerdecc2672010-04-07 05:20:54 +00006262 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006263 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dale Johannesen66978ee2009-01-31 02:22:37 +00006266 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006267 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 &AsmNodeOperands[0], AsmNodeOperands.size());
6269 Flag = Chain.getValue(1);
6270
6271 // If this asm returns a register value, copy the result from that register
6272 // and set it as the value of the call.
6273 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006274 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006275 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006276
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006277 // FIXME: Why don't we do this for inline asms with MRVs?
6278 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006279 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006281 // If any of the results of the inline asm is a vector, it may have the
6282 // wrong width/num elts. This can happen for register classes that can
6283 // contain multiple different value types. The preg or vreg allocated may
6284 // not have the same VT as was expected. Convert it to the right type
6285 // with bit_convert.
6286 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006288 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006289
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 ResultType.isInteger() && Val.getValueType().isInteger()) {
6292 // If a result value was tied to an input value, the computed result may
6293 // have a wider width than the expected result. Extract the relevant
6294 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006295 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006297
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006298 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006299 }
Dan Gohman95915732008-10-18 01:03:45 +00006300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006302 // Don't need to use this as a chain in this case.
6303 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6304 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006306
Dan Gohman46510a72010-04-15 01:51:59 +00006307 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 // Process indirect outputs, first output all of the flagged copies out of
6310 // physregs.
6311 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6312 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006313 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006314 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006315 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Emit the non-flagged stores from the physregs.
6320 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006321 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6322 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6323 StoresToEmit[i].first,
6324 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006325 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006326 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006327 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006328 }
6329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 DAG.setRoot(Chain);
6335}
6336
Dan Gohman46510a72010-04-15 01:51:59 +00006337void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006338 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6339 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006340 getValue(I.getArgOperand(0)),
6341 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342}
6343
Dan Gohman46510a72010-04-15 01:51:59 +00006344void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006345 const DataLayout &TD = *TLI.getDataLayout();
Dale Johannesena04b7572009-02-03 23:04:43 +00006346 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6347 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006348 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006349 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 setValue(&I, V);
6351 DAG.setRoot(V.getValue(1));
6352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006355 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6356 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006357 getValue(I.getArgOperand(0)),
6358 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359}
6360
Dan Gohman46510a72010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006362 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6363 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 getValue(I.getArgOperand(1)),
6366 DAG.getSrcValue(I.getArgOperand(0)),
6367 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368}
6369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006371/// implementation, which just calls LowerCall.
6372/// FIXME: When all targets are
6373/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006375TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006377 CLI.Outs.clear();
6378 CLI.OutVals.clear();
6379 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006382 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6383 for (unsigned Value = 0, NumValues = ValueVTs.size();
6384 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006385 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006386 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006387 SDValue Op = SDValue(Args[i].Node.getNode(),
6388 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389 ISD::ArgFlagsTy Flags;
6390 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006391 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392
6393 if (Args[i].isZExt)
6394 Flags.setZExt();
6395 if (Args[i].isSExt)
6396 Flags.setSExt();
6397 if (Args[i].isInReg)
6398 Flags.setInReg();
6399 if (Args[i].isSRet)
6400 Flags.setSRet();
6401 if (Args[i].isByVal) {
6402 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006403 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6404 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006405 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 // For ByVal, alignment should come from FE. BE will guess if this
6407 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006408 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 if (Args[i].Alignment)
6410 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006411 else
6412 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 }
6415 if (Args[i].isNest)
6416 Flags.setNest();
6417 Flags.setOrigAlign(OriginalAlignment);
6418
Patrik Hagglund2d916232012-12-11 10:09:23 +00006419 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006420 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421 SmallVector<SDValue, 4> Parts(NumParts);
6422 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6423
6424 if (Args[i].isSExt)
6425 ExtendKind = ISD::SIGN_EXTEND;
6426 else if (Args[i].isZExt)
6427 ExtendKind = ISD::ZERO_EXTEND;
6428
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006429 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006430 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431
Dan Gohman98ca4f22009-08-05 01:29:28 +00006432 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006434 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006435 i < CLI.NumFixedArgs,
6436 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437 if (NumParts > 1 && j == 0)
6438 MyFlags.Flags.setSplit();
6439 else if (j != 0)
6440 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006442 CLI.Outs.push_back(MyFlags);
6443 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444 }
6445 }
6446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006447
Dan Gohman98ca4f22009-08-05 01:29:28 +00006448 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006449 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006450 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006451 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006453 EVT VT = RetTys[I];
Patrik Hagglund2d916232012-12-11 10:09:23 +00006454 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006455 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006456 for (unsigned i = 0; i != NumRegs; ++i) {
6457 ISD::InputArg MyFlags;
Patrik Hagglund2d916232012-12-11 10:09:23 +00006458 MyFlags.VT = RegisterVT;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006459 MyFlags.Used = CLI.IsReturnValueUsed;
6460 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006462 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006463 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006464 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006466 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006467 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469
Dan Gohman98ca4f22009-08-05 01:29:28 +00006470 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006471 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006472
6473 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006474 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006475 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006476 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006477 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006478 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006479 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480
6481 // For a tail call, the return value is merely live-out and there aren't
6482 // any nodes in the DAG representing it. Return a special value to
6483 // indicate that a tail call has been emitted and no more Instructions
6484 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006485 if (CLI.IsTailCall) {
6486 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006487 return std::make_pair(SDValue(), SDValue());
6488 }
6489
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006490 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006491 assert(InVals[i].getNode() &&
6492 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006493 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006494 "LowerCall emitted a value with the wrong type!");
6495 });
6496
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 // Collect the legal value parts into potentially illegal values
6498 // that correspond to the original function's return values.
6499 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006501 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006502 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006503 AssertOp = ISD::AssertZext;
6504 SmallVector<SDValue, 4> ReturnValues;
6505 unsigned CurReg = 0;
6506 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006507 EVT VT = RetTys[I];
Patrik Hagglund2d916232012-12-11 10:09:23 +00006508 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006509 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006510
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006511 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006512 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006513 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006514 CurReg += NumRegs;
6515 }
6516
6517 // For a function returning void, there is no return value. We can't create
6518 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006519 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006520 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006521 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006522
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006523 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6524 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006525 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006526 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006527}
6528
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006529void TargetLowering::LowerOperationWrapper(SDNode *N,
6530 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006531 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006532 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006533 if (Res.getNode())
6534 Results.push_back(Res);
6535}
6536
Dan Gohmand858e902010-04-17 15:26:15 +00006537SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006538 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006539}
6540
Dan Gohman46510a72010-04-15 01:51:59 +00006541void
6542SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006543 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006544 assert((Op.getOpcode() != ISD::CopyFromReg ||
6545 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6546 "Copy from a reg to the same reg!");
6547 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6548
Owen Anderson23b9b192009-08-12 00:36:31 +00006549 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550 SDValue Chain = DAG.getEntryNode();
Bill Wendlingf18eb582012-09-26 06:16:18 +00006551 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006552 PendingExports.push_back(Chain);
6553}
6554
6555#include "llvm/CodeGen/SelectionDAGISel.h"
6556
Eli Friedman23d32432011-05-05 16:53:34 +00006557/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6558/// entry block, return true. This includes arguments used by switches, since
6559/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006560static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006561 // With FastISel active, we may be splitting blocks, so force creation
6562 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006563 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006564 return A->use_empty();
6565
6566 const BasicBlock *Entry = A->getParent()->begin();
6567 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6568 UI != E; ++UI) {
6569 const User *U = *UI;
6570 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6571 return false; // Use not in entry block.
6572 }
6573 return true;
6574}
6575
Dan Gohman46510a72010-04-15 01:51:59 +00006576void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006578 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006579 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006580 DebugLoc dl = SDB->getCurDebugLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006581 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006582 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006584 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006585 SmallVector<ISD::OutputArg, 4> Outs;
6586 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6587 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006588
Dan Gohman7451d3e2010-05-29 17:03:36 +00006589 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006590 // Put in an sret pointer parameter before all the other parameters.
6591 SmallVector<EVT, 1> ValueVTs;
6592 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6593
6594 // NOTE: Assuming that a pointer will never break down to more than one VT
6595 // or one register.
6596 ISD::ArgFlagsTy Flags;
6597 Flags.setSRet();
Patrik Hagglund2d916232012-12-11 10:09:23 +00006598 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006599 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006600 Ins.push_back(RetArg);
6601 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006602
Dan Gohman98ca4f22009-08-05 01:29:28 +00006603 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006605 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006606 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006607 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006608 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6609 bool isArgValueUsed = !I->use_empty();
6610 for (unsigned Value = 0, NumValues = ValueVTs.size();
6611 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006613 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006614 ISD::ArgFlagsTy Flags;
6615 unsigned OriginalAlignment =
6616 TD->getABITypeAlignment(ArgTy);
6617
Bill Wendling67658342012-10-09 07:45:08 +00006618 if (F.getParamAttributes(Idx).hasAttribute(Attributes::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006619 Flags.setZExt();
Bill Wendling67658342012-10-09 07:45:08 +00006620 if (F.getParamAttributes(Idx).hasAttribute(Attributes::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006621 Flags.setSExt();
Bill Wendling67658342012-10-09 07:45:08 +00006622 if (F.getParamAttributes(Idx).hasAttribute(Attributes::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006623 Flags.setInReg();
Bill Wendling67658342012-10-09 07:45:08 +00006624 if (F.getParamAttributes(Idx).hasAttribute(Attributes::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006625 Flags.setSRet();
Bill Wendling67658342012-10-09 07:45:08 +00006626 if (F.getParamAttributes(Idx).hasAttribute(Attributes::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006627 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006628 PointerType *Ty = cast<PointerType>(I->getType());
6629 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006630 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 // For ByVal, alignment should be passed from FE. BE will guess if
6632 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006633 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 if (F.getParamAlignment(Idx))
6635 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006636 else
6637 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006639 }
Bill Wendling67658342012-10-09 07:45:08 +00006640 if (F.getParamAttributes(Idx).hasAttribute(Attributes::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006641 Flags.setNest();
6642 Flags.setOrigAlign(OriginalAlignment);
6643
Patrik Hagglund2d916232012-12-11 10:09:23 +00006644 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006645 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006646 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006647 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6648 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006649 if (NumRegs > 1 && i == 0)
6650 MyFlags.Flags.setSplit();
6651 // if it isn't first piece, alignment must be 1
6652 else if (i > 0)
6653 MyFlags.Flags.setOrigAlign(1);
6654 Ins.push_back(MyFlags);
6655 }
6656 }
6657 }
6658
6659 // Call the target to set up the argument values.
6660 SmallVector<SDValue, 8> InVals;
6661 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6662 F.isVarArg(), Ins,
6663 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006664
6665 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006667 "LowerFormalArguments didn't return a valid chain!");
6668 assert(InVals.size() == Ins.size() &&
6669 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006670 DEBUG({
6671 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6672 assert(InVals[i].getNode() &&
6673 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006674 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006675 "LowerFormalArguments emitted a value with the wrong type!");
6676 }
6677 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006678
Dan Gohman5e866062009-08-06 15:37:27 +00006679 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006680 DAG.setRoot(NewRoot);
6681
6682 // Set up the argument values.
6683 unsigned i = 0;
6684 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006685 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006686 // Create a virtual register for the sret pointer, and put in a copy
6687 // from the sret argument into it.
6688 SmallVector<EVT, 1> ValueVTs;
6689 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund8163ca72012-12-11 09:10:33 +00006690 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglund2d916232012-12-11 10:09:23 +00006691 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006692 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006693 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006694 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006695
Dan Gohman2048b852009-11-23 18:04:58 +00006696 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006697 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6698 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006699 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006700 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6701 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006702 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006703
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006704 // i indexes lowered arguments. Bump it past the hidden sret argument.
6705 // Idx indexes LLVM arguments. Don't touch it.
6706 ++i;
6707 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006708
Dan Gohman46510a72010-04-15 01:51:59 +00006709 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006710 ++I, ++Idx) {
6711 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006712 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006713 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006714 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006715
6716 // If this argument is unused then remember its value. It is used to generate
6717 // debugging information.
6718 if (I->use_empty() && NumValues)
6719 SDB->setUnusedArgValue(I, InVals[i]);
6720
Eli Friedman23d32432011-05-05 16:53:34 +00006721 for (unsigned Val = 0; Val != NumValues; ++Val) {
6722 EVT VT = ValueVTs[Val];
Patrik Hagglund2d916232012-12-11 10:09:23 +00006723 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006724 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006725
6726 if (!I->use_empty()) {
6727 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling67658342012-10-09 07:45:08 +00006728 if (F.getParamAttributes(Idx).hasAttribute(Attributes::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006729 AssertOp = ISD::AssertSext;
Bill Wendling67658342012-10-09 07:45:08 +00006730 else if (F.getParamAttributes(Idx).hasAttribute(Attributes::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006731 AssertOp = ISD::AssertZext;
6732
Bill Wendling46ada192010-03-02 01:55:18 +00006733 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006734 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006735 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Dan Gohman98ca4f22009-08-05 01:29:28 +00006738 i += NumParts;
6739 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006740
Eli Friedman23d32432011-05-05 16:53:34 +00006741 // We don't need to do anything else for unused arguments.
6742 if (ArgValues.empty())
6743 continue;
6744
Devang Patel9aee3352011-09-08 22:59:09 +00006745 // Note down frame index.
6746 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006747 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006748 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006749
Eli Friedman23d32432011-05-05 16:53:34 +00006750 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6751 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006752
Eli Friedman23d32432011-05-05 16:53:34 +00006753 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006754 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006755 if (LoadSDNode *LNode =
6756 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6757 if (FrameIndexSDNode *FI =
6758 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6759 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6760 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006761
Eli Friedman23d32432011-05-05 16:53:34 +00006762 // If this argument is live outside of the entry block, insert a copy from
6763 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006764 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006765 // If we can, though, try to skip creating an unnecessary vreg.
6766 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006767 // general. It's also subtly incompatible with the hacks FastISel
6768 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006769 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6770 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6771 FuncInfo->ValueMap[I] = Reg;
6772 continue;
6773 }
6774 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006775 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006776 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006777 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006778 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006779 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006780
Dan Gohman98ca4f22009-08-05 01:29:28 +00006781 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782
6783 // Finally, if the target has anything special to do, allow it to do so.
6784 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006785 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006786}
6787
6788/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6789/// ensure constants are generated when needed. Remember the virtual registers
6790/// that need to be added to the Machine PHI nodes as input. We cannot just
6791/// directly add them, because expansion might result in multiple MBB's for one
6792/// BB. As such, the start of the BB might correspond to a different MBB than
6793/// the end.
6794///
6795void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006796SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006797 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006798
6799 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6800
6801 // Check successor nodes' PHI nodes that expect a constant to be available
6802 // from this block.
6803 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006804 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006805 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006806 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006808 // If this terminator has multiple identical successors (common for
6809 // switches), only handle each succ once.
6810 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006812 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813
6814 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6815 // nodes and Machine PHI nodes, but the incoming operands have not been
6816 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006817 for (BasicBlock::const_iterator I = SuccBB->begin();
6818 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006819 // Ignore dead phi's.
6820 if (PN->use_empty()) continue;
6821
Rafael Espindola3fa82832011-05-13 15:18:06 +00006822 // Skip empty types
6823 if (PN->getType()->isEmptyTy())
6824 continue;
6825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006826 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006827 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006828
Dan Gohman46510a72010-04-15 01:51:59 +00006829 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006830 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006832 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006833 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006834 }
6835 Reg = RegOut;
6836 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006837 DenseMap<const Value *, unsigned>::iterator I =
6838 FuncInfo.ValueMap.find(PHIOp);
6839 if (I != FuncInfo.ValueMap.end())
6840 Reg = I->second;
6841 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006842 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006843 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006844 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006845 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006846 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847 }
6848 }
6849
6850 // Remember that this register needs to added to the machine PHI node as
6851 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006852 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6854 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006855 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006856 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006857 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006858 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006859 Reg += NumRegisters;
6860 }
6861 }
6862 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006863 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006864}