blob: a913664a1fea00371ebecf96aea8438df9646133 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn, ldstm_mode:$mode),
136 IIC_fpLoad_m, "",
137 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000138
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000139// Use VSTM to store a Q register as a D register pair.
140// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000141def VSTMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000142 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn, ldstm_mode:$mode),
143 IIC_fpStore_m, "",
144 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000145
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000146let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000147
Bob Wilsonffde0802010-09-02 16:00:54 +0000148// Classes for VLD* pseudo-instructions with multi-register operands.
149// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000150class VLDQPseudo<InstrItinClass itin>
151 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
152class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000155 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000156class VLDQQPseudo<InstrItinClass itin>
157 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
158class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000161 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000164 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000165 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000166
Bob Wilson205a5ca2009-07-08 18:11:30 +0000167// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000168class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000169 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000170 (ins addrmode6:$Rn), IIC_VLD1,
171 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
172 let Rm = 0b1111;
173 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174}
Bob Wilson621f1952010-03-23 05:25:43 +0000175class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000176 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000177 (ins addrmode6:$Rn), IIC_VLD1x2,
178 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
179 let Rm = 0b1111;
180 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000182
Owen Andersond9aa7d32010-11-02 00:05:05 +0000183def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
184def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
185def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
186def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
189def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
190def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
191def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000192
Evan Chengd2ca8132010-10-09 01:03:04 +0000193def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
195def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
196def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000197
Bob Wilson99493b22010-03-20 17:59:03 +0000198// ...with address register writeback:
199class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000200 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000201 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
202 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
203 "$Rn.addr = $wb", []> {
204 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000205}
Bob Wilson99493b22010-03-20 17:59:03 +0000206class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000207 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000208 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
209 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
210 "$Rn.addr = $wb", []> {
211 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000212}
Bob Wilson99493b22010-03-20 17:59:03 +0000213
Owen Andersone85bd772010-11-02 00:24:52 +0000214def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
215def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
216def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
217def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000218
Owen Andersone85bd772010-11-02 00:24:52 +0000219def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
220def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
221def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
222def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000223
Evan Chengd2ca8132010-10-09 01:03:04 +0000224def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
226def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
227def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000228
Bob Wilson052ba452010-03-22 18:22:06 +0000229// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000230class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000231 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000232 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
233 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
234 let Rm = 0b1111;
235 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000236}
Bob Wilson99493b22010-03-20 17:59:03 +0000237class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000238 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000239 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
240 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
241 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000242}
Bob Wilson052ba452010-03-22 18:22:06 +0000243
Owen Andersone85bd772010-11-02 00:24:52 +0000244def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
245def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
246def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
247def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000248
Owen Andersone85bd772010-11-02 00:24:52 +0000249def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
250def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
251def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
252def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000253
Evan Chengd2ca8132010-10-09 01:03:04 +0000254def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
255def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000256
Bob Wilson052ba452010-03-22 18:22:06 +0000257// ...with 4 registers (some of these are only for the disassembler):
258class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000259 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000260 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
261 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
262 let Rm = 0b1111;
263 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000264}
Bob Wilson99493b22010-03-20 17:59:03 +0000265class VLD1D4WB<bits<4> op7_4, string Dt>
266 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000267 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000268 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
269 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000270 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000271 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000272}
Johnny Chend7283d92010-02-23 20:51:23 +0000273
Owen Andersone85bd772010-11-02 00:24:52 +0000274def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
275def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
276def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
277def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000278
Owen Andersone85bd772010-11-02 00:24:52 +0000279def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
280def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
281def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
282def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000283
Evan Chengd2ca8132010-10-09 01:03:04 +0000284def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
285def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000286
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000287// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000288class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000289 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 (ins addrmode6:$Rn), IIC_VLD2,
291 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
292 let Rm = 0b1111;
293 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000294}
Bob Wilson95808322010-03-18 20:18:39 +0000295class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000297 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000298 (ins addrmode6:$Rn), IIC_VLD2x2,
299 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
300 let Rm = 0b1111;
301 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000302}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Owen Andersoncf667be2010-11-02 01:24:55 +0000304def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
305def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
306def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307
Owen Andersoncf667be2010-11-02 01:24:55 +0000308def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
309def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
310def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000311
Bob Wilson9d84fb32010-09-14 20:59:49 +0000312def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
313def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
314def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000315
Evan Chengd2ca8132010-10-09 01:03:04 +0000316def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
317def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
318def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000319
Bob Wilson92cb9322010-03-20 20:10:51 +0000320// ...with address register writeback:
321class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000322 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000323 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
324 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
325 "$Rn.addr = $wb", []> {
326 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000327}
Bob Wilson92cb9322010-03-20 20:10:51 +0000328class VLD2QWB<bits<4> op7_4, string Dt>
329 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000330 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000331 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
332 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000335}
Bob Wilson92cb9322010-03-20 20:10:51 +0000336
Owen Andersoncf667be2010-11-02 01:24:55 +0000337def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
338def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
339def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000340
Owen Andersoncf667be2010-11-02 01:24:55 +0000341def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
342def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
343def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000344
Evan Chengd2ca8132010-10-09 01:03:04 +0000345def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
346def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
347def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000348
Evan Chengd2ca8132010-10-09 01:03:04 +0000349def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
350def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
351def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000352
Bob Wilson00bf1d92010-03-20 18:14:26 +0000353// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000354def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
355def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
356def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
357def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
358def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
359def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000360
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000361// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000362class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000363 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000364 (ins addrmode6:$Rn), IIC_VLD3,
365 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
366 let Rm = 0b1111;
367 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000368}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000369
Owen Andersoncf667be2010-11-02 01:24:55 +0000370def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
371def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
372def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000373
Bob Wilson9d84fb32010-09-14 20:59:49 +0000374def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
375def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
376def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000377
Bob Wilson92cb9322010-03-20 20:10:51 +0000378// ...with address register writeback:
379class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
380 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000381 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
383 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
384 "$Rn.addr = $wb", []> {
385 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000386}
Bob Wilson92cb9322010-03-20 20:10:51 +0000387
Owen Andersoncf667be2010-11-02 01:24:55 +0000388def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
389def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
390def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000391
Evan Cheng84f69e82010-10-09 01:45:34 +0000392def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
393def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
394def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000395
Bob Wilson92cb9322010-03-20 20:10:51 +0000396// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000397def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
398def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
399def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
400def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
401def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
402def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000403
Evan Cheng84f69e82010-10-09 01:45:34 +0000404def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
405def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
406def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000407
Bob Wilson92cb9322010-03-20 20:10:51 +0000408// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000409def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
410def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
411def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000412
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000413// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
415 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000416 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000417 (ins addrmode6:$Rn), IIC_VLD4,
418 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
419 let Rm = 0b1111;
420 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000421}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000422
Owen Andersoncf667be2010-11-02 01:24:55 +0000423def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
424def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
425def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson9d84fb32010-09-14 20:59:49 +0000427def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
428def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
429def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000430
Bob Wilson92cb9322010-03-20 20:10:51 +0000431// ...with address register writeback:
432class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
433 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000434 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000435 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
436 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
437 "$Rn.addr = $wb", []> {
438 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000439}
Bob Wilson92cb9322010-03-20 20:10:51 +0000440
Owen Andersoncf667be2010-11-02 01:24:55 +0000441def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
442def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
443def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000444
Bob Wilson9d84fb32010-09-14 20:59:49 +0000445def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
446def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
447def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000448
Bob Wilson92cb9322010-03-20 20:10:51 +0000449// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000450def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
451def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
452def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
453def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
454def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
455def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000456
Bob Wilson9d84fb32010-09-14 20:59:49 +0000457def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
458def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
459def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000460
Bob Wilson92cb9322010-03-20 20:10:51 +0000461// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000462def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
463def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
464def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000465
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000466} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
467
Bob Wilson8466fa12010-09-13 23:01:35 +0000468// Classes for VLD*LN pseudo-instructions with multi-register operands.
469// These are expanded to real instructions after register allocation.
470class VLDQLNPseudo<InstrItinClass itin>
471 : PseudoNLdSt<(outs QPR:$dst),
472 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
473 itin, "$src = $dst">;
474class VLDQLNWBPseudo<InstrItinClass itin>
475 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
476 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
477 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
478class VLDQQLNPseudo<InstrItinClass itin>
479 : PseudoNLdSt<(outs QQPR:$dst),
480 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
481 itin, "$src = $dst">;
482class VLDQQLNWBPseudo<InstrItinClass itin>
483 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
484 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
485 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
486class VLDQQQQLNPseudo<InstrItinClass itin>
487 : PseudoNLdSt<(outs QQQQPR:$dst),
488 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
489 itin, "$src = $dst">;
490class VLDQQQQLNWBPseudo<InstrItinClass itin>
491 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
492 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
493 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
494
Bob Wilsonb07c1712009-10-07 21:53:04 +0000495// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000496class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
497 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000498 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
500 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000501 "$src = $Vd",
502 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000505 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000506}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000507class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
508 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
509 (i32 (LoadOp addrmode6:$addr)),
510 imm:$lane))];
511}
512
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000513def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
514 let Inst{7-5} = lane{2-0};
515}
516def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
517 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000519}
520def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
521 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 let Inst{5} = Rn{4};
523 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000524}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000525
526def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
527def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
528def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
529
530let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
531
532// ...with address register writeback:
533class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000534 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000535 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000536 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 "\\{$Vd[$lane]\\}, $Rn$Rm",
538 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000539
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000540def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
541 let Inst{7-5} = lane{2-0};
542}
543def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
544 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000546}
547def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
548 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 let Inst{5} = Rn{4};
550 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000551}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000552
553def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
554def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
555def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000556
Bob Wilson243fcc52009-09-01 04:26:28 +0000557// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000558class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000559 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000560 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
561 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000563 let Rm = 0b1111;
564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
Bob Wilson243fcc52009-09-01 04:26:28 +0000566
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000567def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
568 let Inst{7-5} = lane{2-0};
569}
570def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
571 let Inst{7-6} = lane{1-0};
572}
573def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
574 let Inst{7} = lane{0};
575}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000576
Evan Chengd2ca8132010-10-09 01:03:04 +0000577def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
578def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
579def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000580
Bob Wilson41315282010-03-20 20:39:53 +0000581// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000582def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
583 let Inst{7-6} = lane{1-0};
584}
585def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
586 let Inst{7} = lane{0};
587}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000588
Evan Chengd2ca8132010-10-09 01:03:04 +0000589def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
590def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000591
Bob Wilsona1023642010-03-20 20:47:18 +0000592// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000593class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000594 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000595 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000596 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000597 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
598 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
599 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600}
Bob Wilsona1023642010-03-20 20:47:18 +0000601
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000602def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
603 let Inst{7-5} = lane{2-0};
604}
605def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
606 let Inst{7-6} = lane{1-0};
607}
608def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
609 let Inst{7} = lane{0};
610}
Bob Wilsona1023642010-03-20 20:47:18 +0000611
Evan Chengd2ca8132010-10-09 01:03:04 +0000612def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
613def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
614def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000615
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000616def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
617 let Inst{7-6} = lane{1-0};
618}
619def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
620 let Inst{7} = lane{0};
621}
Bob Wilsona1023642010-03-20 20:47:18 +0000622
Evan Chengd2ca8132010-10-09 01:03:04 +0000623def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
624def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000625
Bob Wilson243fcc52009-09-01 04:26:28 +0000626// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000627class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000628 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000629 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000630 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634}
Bob Wilson243fcc52009-09-01 04:26:28 +0000635
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
637 let Inst{7-5} = lane{2-0};
638}
639def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
640 let Inst{7-6} = lane{1-0};
641}
642def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
643 let Inst{7} = lane{0};
644}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000645
Evan Cheng84f69e82010-10-09 01:45:34 +0000646def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
647def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
648def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000649
Bob Wilson41315282010-03-20 20:39:53 +0000650// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
652 let Inst{7-6} = lane{1-0};
653}
654def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
655 let Inst{7} = lane{0};
656}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000657
Evan Cheng84f69e82010-10-09 01:45:34 +0000658def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
659def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000660
Bob Wilsona1023642010-03-20 20:47:18 +0000661// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000662class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000663 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000664 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000666 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000667 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
669 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000670 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000671
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000672def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
673 let Inst{7-5} = lane{2-0};
674}
675def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
676 let Inst{7-6} = lane{1-0};
677}
678def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
679 let Inst{7} = lane{0};
680}
Bob Wilsona1023642010-03-20 20:47:18 +0000681
Evan Cheng84f69e82010-10-09 01:45:34 +0000682def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
683def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
684def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000685
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000686def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
687 let Inst{7-6} = lane{1-0};
688}
689def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
690 let Inst{7} = lane{0};
691}
Bob Wilsona1023642010-03-20 20:47:18 +0000692
Evan Cheng84f69e82010-10-09 01:45:34 +0000693def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
694def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000695
Bob Wilson243fcc52009-09-01 04:26:28 +0000696// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000697class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000698 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000700 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000701 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 let Rm = 0b1111;
705 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706}
Bob Wilson243fcc52009-09-01 04:26:28 +0000707
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
709 let Inst{7-5} = lane{2-0};
710}
711def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
712 let Inst{7-6} = lane{1-0};
713}
714def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
715 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000716 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000717}
Bob Wilson62e053e2009-10-08 22:53:57 +0000718
Evan Cheng10dc63f2010-10-09 04:07:58 +0000719def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
720def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
721def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000722
Bob Wilson41315282010-03-20 20:39:53 +0000723// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000724def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
725 let Inst{7-6} = lane{1-0};
726}
727def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
728 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000729 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730}
Bob Wilson62e053e2009-10-08 22:53:57 +0000731
Evan Cheng10dc63f2010-10-09 04:07:58 +0000732def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
733def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000734
Bob Wilsona1023642010-03-20 20:47:18 +0000735// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000736class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000737 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000738 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000739 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000740 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000741 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000742"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
743"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000744 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746}
Bob Wilsona1023642010-03-20 20:47:18 +0000747
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
749 let Inst{7-5} = lane{2-0};
750}
751def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
752 let Inst{7-6} = lane{1-0};
753}
754def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
755 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000756 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757}
Bob Wilsona1023642010-03-20 20:47:18 +0000758
Evan Cheng10dc63f2010-10-09 04:07:58 +0000759def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
760def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
761def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000762
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
764 let Inst{7-6} = lane{1-0};
765}
766def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
767 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000768 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000769}
Bob Wilsona1023642010-03-20 20:47:18 +0000770
Evan Cheng10dc63f2010-10-09 04:07:58 +0000771def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
772def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000773
Bob Wilsonb07c1712009-10-07 21:53:04 +0000774// VLD1DUP : Vector Load (single element to all lanes)
775// VLD2DUP : Vector Load (single 2-element structure to all lanes)
776// VLD3DUP : Vector Load (single 3-element structure to all lanes)
777// VLD4DUP : Vector Load (single 4-element structure to all lanes)
778// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000780
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000781let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000782
Bob Wilson709d5922010-08-25 23:27:42 +0000783// Classes for VST* pseudo-instructions with multi-register operands.
784// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000785class VSTQPseudo<InstrItinClass itin>
786 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
787class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000790 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000791class VSTQQPseudo<InstrItinClass itin>
792 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
793class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000794 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000796 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000797class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000798 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000799 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000800 "$addr.addr = $wb">;
801
Bob Wilson11d98992010-03-23 06:20:33 +0000802// VST1 : Vector Store (multiple single elements)
803class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
805 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
806 let Rm = 0b1111;
807 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000808}
Bob Wilson11d98992010-03-23 06:20:33 +0000809class VST1Q<bits<4> op7_4, string Dt>
810 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
812 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
813 let Rm = 0b1111;
814 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815}
Bob Wilson11d98992010-03-23 06:20:33 +0000816
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000817def VST1d8 : VST1D<{0,0,0,?}, "8">;
818def VST1d16 : VST1D<{0,1,0,?}, "16">;
819def VST1d32 : VST1D<{1,0,0,?}, "32">;
820def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000821
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000822def VST1q8 : VST1Q<{0,0,?,?}, "8">;
823def VST1q16 : VST1Q<{0,1,?,?}, "16">;
824def VST1q32 : VST1Q<{1,0,?,?}, "32">;
825def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000826
Evan Cheng60ff8792010-10-11 22:03:18 +0000827def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
829def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
830def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000831
Bob Wilson25eb5012010-03-20 20:54:36 +0000832// ...with address register writeback:
833class VST1DWB<bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000835 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
836 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
837 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000838}
Bob Wilson25eb5012010-03-20 20:54:36 +0000839class VST1QWB<bits<4> op7_4, string Dt>
840 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
842 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
843 "$Rn.addr = $wb", []> {
844 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845}
Bob Wilson25eb5012010-03-20 20:54:36 +0000846
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000847def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
848def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
849def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
850def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000851
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000852def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
853def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
854def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
855def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000856
Evan Cheng60ff8792010-10-11 22:03:18 +0000857def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
859def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
860def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000861
Bob Wilson052ba452010-03-22 18:22:06 +0000862// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000863class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000864 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000865 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
866 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
867 let Rm = 0b1111;
868 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000869}
Bob Wilson25eb5012010-03-20 20:54:36 +0000870class VST1D3WB<bits<4> op7_4, string Dt>
871 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000872 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000873 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000874 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
875 "$Rn.addr = $wb", []> {
876 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877}
Bob Wilson052ba452010-03-22 18:22:06 +0000878
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000879def VST1d8T : VST1D3<{0,0,0,?}, "8">;
880def VST1d16T : VST1D3<{0,1,0,?}, "16">;
881def VST1d32T : VST1D3<{1,0,0,?}, "32">;
882def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000883
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000884def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
885def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
886def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
887def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000888
Evan Cheng60ff8792010-10-11 22:03:18 +0000889def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
890def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000891
Bob Wilson052ba452010-03-22 18:22:06 +0000892// ...with 4 registers (some of these are only for the disassembler):
893class VST1D4<bits<4> op7_4, string Dt>
894 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000895 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
896 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000897 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
899 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000900}
Bob Wilson25eb5012010-03-20 20:54:36 +0000901class VST1D4WB<bits<4> op7_4, string Dt>
902 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000903 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000904 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000905 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
906 "$Rn.addr = $wb", []> {
907 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908}
Bob Wilson25eb5012010-03-20 20:54:36 +0000909
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000910def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
911def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
912def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
913def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000914
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000915def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
916def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
917def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
918def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000919
Evan Cheng60ff8792010-10-11 22:03:18 +0000920def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
921def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000922
Bob Wilsonb36ec862009-08-06 18:47:44 +0000923// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000924class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
925 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000926 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
927 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
928 let Rm = 0b1111;
929 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000930}
Bob Wilson95808322010-03-18 20:18:39 +0000931class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000932 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000933 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
934 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +0000935 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000936 let Rm = 0b1111;
937 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000938}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000939
Owen Andersond2f37942010-11-02 21:16:58 +0000940def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
941def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
942def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000943
Owen Andersond2f37942010-11-02 21:16:58 +0000944def VST2q8 : VST2Q<{0,0,?,?}, "8">;
945def VST2q16 : VST2Q<{0,1,?,?}, "16">;
946def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000947
Evan Cheng60ff8792010-10-11 22:03:18 +0000948def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
949def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
950def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000951
Evan Cheng60ff8792010-10-11 22:03:18 +0000952def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
953def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
954def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000955
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000956// ...with address register writeback:
957class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
958 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000959 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
960 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
961 "$Rn.addr = $wb", []> {
962 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000963}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000964class VST2QWB<bits<4> op7_4, string Dt>
965 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000966 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +0000967 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
969 "$Rn.addr = $wb", []> {
970 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000971}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000972
Owen Andersond2f37942010-11-02 21:16:58 +0000973def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
974def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
975def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000976
Owen Andersond2f37942010-11-02 21:16:58 +0000977def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
978def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
979def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000980
Evan Cheng60ff8792010-10-11 22:03:18 +0000981def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
982def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
983def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000984
Evan Cheng60ff8792010-10-11 22:03:18 +0000985def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
986def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
987def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000988
Bob Wilson068b18b2010-03-20 21:15:48 +0000989// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000990def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
991def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
992def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
993def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
994def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
995def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000996
Bob Wilsonb36ec862009-08-06 18:47:44 +0000997// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000998class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
999 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001000 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1001 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1002 let Rm = 0b1111;
1003 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001004}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001005
Owen Andersona1a45fd2010-11-02 21:47:03 +00001006def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1007def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1008def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001009
Evan Cheng60ff8792010-10-11 22:03:18 +00001010def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1011def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1012def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001013
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001014// ...with address register writeback:
1015class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1016 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001017 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001018 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1020 "$Rn.addr = $wb", []> {
1021 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001023
Owen Andersona1a45fd2010-11-02 21:47:03 +00001024def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1025def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1026def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001027
Evan Cheng60ff8792010-10-11 22:03:18 +00001028def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1029def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1030def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001031
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001032// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001033def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1034def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1035def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1036def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1037def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1038def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001039
Evan Cheng60ff8792010-10-11 22:03:18 +00001040def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1041def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1042def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001043
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001044// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001045def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1046def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1047def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001048
Bob Wilsonb36ec862009-08-06 18:47:44 +00001049// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001050class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1051 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1053 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001054 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001055 let Rm = 0b1111;
1056 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001057}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001058
Owen Andersona1a45fd2010-11-02 21:47:03 +00001059def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1060def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1061def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001062
Evan Cheng60ff8792010-10-11 22:03:18 +00001063def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1064def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1065def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001066
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001067// ...with address register writeback:
1068class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1069 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001071 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001072 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1073 "$Rn.addr = $wb", []> {
1074 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001076
Owen Andersona1a45fd2010-11-02 21:47:03 +00001077def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1078def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1079def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001080
Evan Cheng60ff8792010-10-11 22:03:18 +00001081def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1082def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1083def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001084
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001085// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001086def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1087def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1088def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1089def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1090def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1091def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001092
Evan Cheng60ff8792010-10-11 22:03:18 +00001093def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1094def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1095def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001096
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001097// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001098def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1099def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1100def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001101
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001102} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1103
Bob Wilson8466fa12010-09-13 23:01:35 +00001104// Classes for VST*LN pseudo-instructions with multi-register operands.
1105// These are expanded to real instructions after register allocation.
1106class VSTQLNPseudo<InstrItinClass itin>
1107 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1108 itin, "">;
1109class VSTQLNWBPseudo<InstrItinClass itin>
1110 : PseudoNLdSt<(outs GPR:$wb),
1111 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1112 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1113class VSTQQLNPseudo<InstrItinClass itin>
1114 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1115 itin, "">;
1116class VSTQQLNWBPseudo<InstrItinClass itin>
1117 : PseudoNLdSt<(outs GPR:$wb),
1118 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1119 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1120class VSTQQQQLNPseudo<InstrItinClass itin>
1121 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1122 itin, "">;
1123class VSTQQQQLNWBPseudo<InstrItinClass itin>
1124 : PseudoNLdSt<(outs GPR:$wb),
1125 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1126 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1127
Bob Wilsonb07c1712009-10-07 21:53:04 +00001128// VST1LN : Vector Store (single element from one lane)
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001129class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001130 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001131 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
1132 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", []> {
1133 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001134}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001135
Owen Andersone95c9462010-11-02 21:54:45 +00001136def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8"> {
1137 let Inst{7-5} = lane{2-0};
1138}
1139def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16"> {
1140 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001141 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001142}
1143def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32"> {
1144 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001146}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001147
1148def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1149def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1150def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1151
1152let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1153
1154// ...with address register writeback:
1155class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001156 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001157 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001158 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001159 "\\{$Vd[$lane]\\}, $Rn$Rm",
1160 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001161
Owen Andersone95c9462010-11-02 21:54:45 +00001162def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1163 let Inst{7-5} = lane{2-0};
1164}
1165def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1166 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001167 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001168}
1169def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1170 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001171 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001172}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001173
1174def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1175def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1176def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001177
Bob Wilson8a3198b2009-09-01 18:51:56 +00001178// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001179class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001180 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001181 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1182 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001183 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001184 let Rm = 0b1111;
1185 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001186}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001187
Owen Andersonb20594f2010-11-02 22:18:18 +00001188def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1189 let Inst{7-5} = lane{2-0};
1190}
1191def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1192 let Inst{7-6} = lane{1-0};
1193}
1194def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1195 let Inst{7} = lane{0};
1196}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001197
Evan Cheng60ff8792010-10-11 22:03:18 +00001198def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1199def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1200def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001201
Bob Wilson41315282010-03-20 20:39:53 +00001202// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001203def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1204 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001205 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001206}
1207def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1208 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001209 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001210}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001211
Evan Cheng60ff8792010-10-11 22:03:18 +00001212def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1213def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001214
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001215// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001216class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001217 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001218 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001219 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001220 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001221 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001222 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001223}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001224
Owen Andersonb20594f2010-11-02 22:18:18 +00001225def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1226 let Inst{7-5} = lane{2-0};
1227}
1228def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1229 let Inst{7-6} = lane{1-0};
1230}
1231def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1232 let Inst{7} = lane{0};
1233}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001234
Evan Cheng60ff8792010-10-11 22:03:18 +00001235def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1236def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1237def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001238
Owen Andersonb20594f2010-11-02 22:18:18 +00001239def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1240 let Inst{7-6} = lane{1-0};
1241}
1242def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1243 let Inst{7} = lane{0};
1244}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001245
Evan Cheng60ff8792010-10-11 22:03:18 +00001246def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1247def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001248
Bob Wilson8a3198b2009-09-01 18:51:56 +00001249// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001250class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001251 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001252 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001253 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001254 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1255 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001256}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001257
Owen Andersonb20594f2010-11-02 22:18:18 +00001258def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1259 let Inst{7-5} = lane{2-0};
1260}
1261def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1262 let Inst{7-6} = lane{1-0};
1263}
1264def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1265 let Inst{7} = lane{0};
1266}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001267
Evan Cheng60ff8792010-10-11 22:03:18 +00001268def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1269def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1270def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001271
Bob Wilson41315282010-03-20 20:39:53 +00001272// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001273def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1274 let Inst{7-6} = lane{1-0};
1275}
1276def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1277 let Inst{7} = lane{0};
1278}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001279
Evan Cheng60ff8792010-10-11 22:03:18 +00001280def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1281def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001282
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001283// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001284class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001285 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001286 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001287 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001288 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001289 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1290 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001291
Owen Andersonb20594f2010-11-02 22:18:18 +00001292def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1293 let Inst{7-5} = lane{2-0};
1294}
1295def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1296 let Inst{7-6} = lane{1-0};
1297}
1298def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1299 let Inst{7} = lane{0};
1300}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001301
Evan Cheng60ff8792010-10-11 22:03:18 +00001302def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1303def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1304def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001305
Owen Andersonb20594f2010-11-02 22:18:18 +00001306def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1307 let Inst{7-6} = lane{1-0};
1308}
1309def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1310 let Inst{7} = lane{0};
1311}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001312
Evan Cheng60ff8792010-10-11 22:03:18 +00001313def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1314def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001315
Bob Wilson8a3198b2009-09-01 18:51:56 +00001316// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001317class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001318 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001319 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001320 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001321 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001322 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001323 let Rm = 0b1111;
1324 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001325}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001326
Owen Andersonb20594f2010-11-02 22:18:18 +00001327def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1328 let Inst{7-5} = lane{2-0};
1329}
1330def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1331 let Inst{7-6} = lane{1-0};
1332}
1333def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1334 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001335 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001336}
Bob Wilson56311392009-10-09 00:01:36 +00001337
Evan Cheng60ff8792010-10-11 22:03:18 +00001338def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1339def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1340def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001341
Bob Wilson41315282010-03-20 20:39:53 +00001342// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001343def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1344 let Inst{7-6} = lane{1-0};
1345}
1346def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1347 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001348 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001349}
Bob Wilson56311392009-10-09 00:01:36 +00001350
Evan Cheng60ff8792010-10-11 22:03:18 +00001351def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1352def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001353
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001354// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001355class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001356 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001357 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001358 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001359 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001360 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1361 "$Rn.addr = $wb", []> {
1362 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001363}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001364
Owen Andersonb20594f2010-11-02 22:18:18 +00001365def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1366 let Inst{7-5} = lane{2-0};
1367}
1368def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1369 let Inst{7-6} = lane{1-0};
1370}
1371def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1372 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001374}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001375
Evan Cheng60ff8792010-10-11 22:03:18 +00001376def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1377def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1378def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001379
Owen Andersonb20594f2010-11-02 22:18:18 +00001380def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1381 let Inst{7-6} = lane{1-0};
1382}
1383def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1384 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001385 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001386}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001387
Evan Cheng60ff8792010-10-11 22:03:18 +00001388def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1389def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001390
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001391} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001392
Bob Wilson205a5ca2009-07-08 18:11:30 +00001393
Bob Wilson5bafff32009-06-22 23:27:02 +00001394//===----------------------------------------------------------------------===//
1395// NEON pattern fragments
1396//===----------------------------------------------------------------------===//
1397
1398// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001399def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001400 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1401 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001402}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001403def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001404 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1405 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001406}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001407def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001408 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1409 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001410}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001411def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001412 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1413 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001414}]>;
1415
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001416// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001417def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001418 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1419 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001420}]>;
1421
Bob Wilson5bafff32009-06-22 23:27:02 +00001422// Translate lane numbers from Q registers to D subregs.
1423def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001425}]>;
1426def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001428}]>;
1429def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001431}]>;
1432
1433//===----------------------------------------------------------------------===//
1434// Instruction Classes
1435//===----------------------------------------------------------------------===//
1436
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001437// Basic 2-register operations: single-, double- and quad-register.
1438class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1439 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1440 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001441 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1442 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1443 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001444class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001445 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1446 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001447 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1448 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1449 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001450class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001451 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1452 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001453 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1454 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1455 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001456
Bob Wilson69bfbd62010-02-17 22:42:54 +00001457// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001458class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001459 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001461 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1462 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001463 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001464 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1465class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001466 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001467 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001468 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1469 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001470 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001471 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1472
Bob Wilson973a0742010-08-30 20:02:30 +00001473// Narrow 2-register operations.
1474class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1475 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1476 InstrItinClass itin, string OpcodeStr, string Dt,
1477 ValueType TyD, ValueType TyQ, SDNode OpNode>
1478 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1479 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1480 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1481
Bob Wilson5bafff32009-06-22 23:27:02 +00001482// Narrow 2-register intrinsics.
1483class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1484 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001486 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001488 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001489 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1490
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001491// Long 2-register operations (currently only used for VMOVL).
1492class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1493 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1494 InstrItinClass itin, string OpcodeStr, string Dt,
1495 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001496 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001497 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001498 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001499
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001500// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001501class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001502 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001503 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001505 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001506class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001508 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001509 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001510 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001511
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001512// Basic 3-register operations: single-, double- and quad-register.
1513class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1514 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1515 SDNode OpNode, bit Commutable>
1516 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001517 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1518 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001519 let isCommutable = Commutable;
1520}
1521
Bob Wilson5bafff32009-06-22 23:27:02 +00001522class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001523 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001524 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001525 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001526 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1527 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1528 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001529 let isCommutable = Commutable;
1530}
1531// Same as N3VD but no data type.
1532class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1533 InstrItinClass itin, string OpcodeStr,
1534 ValueType ResTy, ValueType OpTy,
1535 SDNode OpNode, bit Commutable>
1536 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001537 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001538 OpcodeStr, "$dst, $src1, $src2", "",
1539 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001540 let isCommutable = Commutable;
1541}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001542
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001543class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 InstrItinClass itin, string OpcodeStr, string Dt,
1545 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001546 : N3V<0, 1, op21_20, op11_8, 1, 0,
1547 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1548 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1549 [(set (Ty DPR:$dst),
1550 (Ty (ShOp (Ty DPR:$src1),
1551 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001552 let isCommutable = 0;
1553}
1554class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001556 : N3V<0, 1, op21_20, op11_8, 1, 0,
1557 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1558 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1559 [(set (Ty DPR:$dst),
1560 (Ty (ShOp (Ty DPR:$src1),
1561 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001562 let isCommutable = 0;
1563}
1564
Bob Wilson5bafff32009-06-22 23:27:02 +00001565class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001566 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001567 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001569 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1570 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1571 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001572 let isCommutable = Commutable;
1573}
1574class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1575 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001576 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001577 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001578 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001579 OpcodeStr, "$dst, $src1, $src2", "",
1580 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 let isCommutable = Commutable;
1582}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001583class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001584 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001585 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001586 : N3V<1, 1, op21_20, op11_8, 1, 0,
1587 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1588 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1589 [(set (ResTy QPR:$dst),
1590 (ResTy (ShOp (ResTy QPR:$src1),
1591 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1592 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001593 let isCommutable = 0;
1594}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001595class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001597 : N3V<1, 1, op21_20, op11_8, 1, 0,
1598 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1599 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1600 [(set (ResTy QPR:$dst),
1601 (ResTy (ShOp (ResTy QPR:$src1),
1602 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1603 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001604 let isCommutable = 0;
1605}
Bob Wilson5bafff32009-06-22 23:27:02 +00001606
1607// Basic 3-register intrinsics, both double- and quad-register.
1608class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001609 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001610 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001611 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001612 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1613 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1614 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001615 let isCommutable = Commutable;
1616}
David Goodwin658ea602009-09-25 18:38:29 +00001617class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001619 : N3V<0, 1, op21_20, op11_8, 1, 0,
1620 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1621 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1622 [(set (Ty DPR:$dst),
1623 (Ty (IntOp (Ty DPR:$src1),
1624 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1625 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001626 let isCommutable = 0;
1627}
David Goodwin658ea602009-09-25 18:38:29 +00001628class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001630 : N3V<0, 1, op21_20, op11_8, 1, 0,
1631 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1632 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1633 [(set (Ty DPR:$dst),
1634 (Ty (IntOp (Ty DPR:$src1),
1635 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001636 let isCommutable = 0;
1637}
Owen Anderson3557d002010-10-26 20:56:57 +00001638class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1639 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001640 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001641 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1642 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1643 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1644 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001645 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001646}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001647
Bob Wilson5bafff32009-06-22 23:27:02 +00001648class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001649 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001650 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001651 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001652 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1653 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1654 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 let isCommutable = Commutable;
1656}
David Goodwin658ea602009-09-25 18:38:29 +00001657class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 string OpcodeStr, string Dt,
1659 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001660 : N3V<1, 1, op21_20, op11_8, 1, 0,
1661 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1662 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1663 [(set (ResTy QPR:$dst),
1664 (ResTy (IntOp (ResTy QPR:$src1),
1665 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1666 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001667 let isCommutable = 0;
1668}
David Goodwin658ea602009-09-25 18:38:29 +00001669class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001670 string OpcodeStr, string Dt,
1671 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001672 : N3V<1, 1, op21_20, op11_8, 1, 0,
1673 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1674 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1675 [(set (ResTy QPR:$dst),
1676 (ResTy (IntOp (ResTy QPR:$src1),
1677 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1678 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001679 let isCommutable = 0;
1680}
Owen Anderson3557d002010-10-26 20:56:57 +00001681class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1682 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001683 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001684 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1685 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1686 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1687 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001688 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001689}
Bob Wilson5bafff32009-06-22 23:27:02 +00001690
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001691// Multiply-Add/Sub operations: single-, double- and quad-register.
1692class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1693 InstrItinClass itin, string OpcodeStr, string Dt,
1694 ValueType Ty, SDNode MulOp, SDNode OpNode>
1695 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1696 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001697 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001698 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1699
Bob Wilson5bafff32009-06-22 23:27:02 +00001700class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001701 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001702 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001703 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001704 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1705 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1706 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1707 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1708
David Goodwin658ea602009-09-25 18:38:29 +00001709class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 string OpcodeStr, string Dt,
1711 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001712 : N3V<0, 1, op21_20, op11_8, 1, 0,
1713 (outs DPR:$dst),
1714 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1715 NVMulSLFrm, itin,
1716 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1717 [(set (Ty DPR:$dst),
1718 (Ty (ShOp (Ty DPR:$src1),
1719 (Ty (MulOp DPR:$src2,
1720 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1721 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001722class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 string OpcodeStr, string Dt,
1724 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001725 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001726 (outs DPR:$Vd),
1727 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001728 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001729 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1730 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001731 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001732 (Ty (MulOp DPR:$Vn,
1733 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001734 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735
Bob Wilson5bafff32009-06-22 23:27:02 +00001736class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001738 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001740 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1741 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1742 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1743 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001744class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001746 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001747 : N3V<1, 1, op21_20, op11_8, 1, 0,
1748 (outs QPR:$dst),
1749 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1750 NVMulSLFrm, itin,
1751 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1752 [(set (ResTy QPR:$dst),
1753 (ResTy (ShOp (ResTy QPR:$src1),
1754 (ResTy (MulOp QPR:$src2,
1755 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1756 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001757class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001758 string OpcodeStr, string Dt,
1759 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001760 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001761 : N3V<1, 1, op21_20, op11_8, 1, 0,
1762 (outs QPR:$dst),
1763 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1764 NVMulSLFrm, itin,
1765 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1766 [(set (ResTy QPR:$dst),
1767 (ResTy (ShOp (ResTy QPR:$src1),
1768 (ResTy (MulOp QPR:$src2,
1769 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1770 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001771
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001772// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1773class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1774 InstrItinClass itin, string OpcodeStr, string Dt,
1775 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1776 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001777 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1778 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1779 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1780 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001781class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1782 InstrItinClass itin, string OpcodeStr, string Dt,
1783 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1784 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001785 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1786 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1787 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1788 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001789
Bob Wilson5bafff32009-06-22 23:27:02 +00001790// Neon 3-argument intrinsics, both double- and quad-register.
1791// The destination register is also used as the first source operand register.
1792class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001794 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001795 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001796 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001797 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001798 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1799 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1800class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001801 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001802 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001803 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001804 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001805 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1807 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1808
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001809// Long Multiply-Add/Sub operations.
1810class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1811 InstrItinClass itin, string OpcodeStr, string Dt,
1812 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1813 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001814 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1815 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1816 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1817 (TyQ (MulOp (TyD DPR:$Vn),
1818 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001819class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1820 InstrItinClass itin, string OpcodeStr, string Dt,
1821 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1822 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1823 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1824 NVMulSLFrm, itin,
1825 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1826 [(set QPR:$dst,
1827 (OpNode (TyQ QPR:$src1),
1828 (TyQ (MulOp (TyD DPR:$src2),
1829 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1830 imm:$lane))))))]>;
1831class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1832 InstrItinClass itin, string OpcodeStr, string Dt,
1833 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1834 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1835 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1836 NVMulSLFrm, itin,
1837 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1838 [(set QPR:$dst,
1839 (OpNode (TyQ QPR:$src1),
1840 (TyQ (MulOp (TyD DPR:$src2),
1841 (TyD (NEONvduplane (TyD DPR_8:$src3),
1842 imm:$lane))))))]>;
1843
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001844// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1845class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1846 InstrItinClass itin, string OpcodeStr, string Dt,
1847 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1848 SDNode OpNode>
1849 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001850 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1851 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1852 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1853 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1854 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001855
Bob Wilson5bafff32009-06-22 23:27:02 +00001856// Neon Long 3-argument intrinsic. The destination register is
1857// a quad-register and is also used as the first source operand register.
1858class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001860 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001861 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001862 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1863 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1864 [(set QPR:$Vd,
1865 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001866class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 string OpcodeStr, string Dt,
1868 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001869 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1870 (outs QPR:$dst),
1871 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1872 NVMulSLFrm, itin,
1873 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1874 [(set (ResTy QPR:$dst),
1875 (ResTy (IntOp (ResTy QPR:$src1),
1876 (OpTy DPR:$src2),
1877 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1878 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001879class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1880 InstrItinClass itin, string OpcodeStr, string Dt,
1881 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001882 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1883 (outs QPR:$dst),
1884 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1885 NVMulSLFrm, itin,
1886 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1887 [(set (ResTy QPR:$dst),
1888 (ResTy (IntOp (ResTy QPR:$src1),
1889 (OpTy DPR:$src2),
1890 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1891 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001892
Bob Wilson5bafff32009-06-22 23:27:02 +00001893// Narrowing 3-register intrinsics.
1894class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 Intrinsic IntOp, bit Commutable>
1897 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001898 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001900 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1901 let isCommutable = Commutable;
1902}
1903
Bob Wilson04d6c282010-08-29 05:57:34 +00001904// Long 3-register operations.
1905class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1906 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001907 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1908 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1909 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1910 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1911 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1912 let isCommutable = Commutable;
1913}
1914class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1915 InstrItinClass itin, string OpcodeStr, string Dt,
1916 ValueType TyQ, ValueType TyD, SDNode OpNode>
1917 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1918 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1919 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1920 [(set QPR:$dst,
1921 (TyQ (OpNode (TyD DPR:$src1),
1922 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1923class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1924 InstrItinClass itin, string OpcodeStr, string Dt,
1925 ValueType TyQ, ValueType TyD, SDNode OpNode>
1926 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1927 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1928 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1929 [(set QPR:$dst,
1930 (TyQ (OpNode (TyD DPR:$src1),
1931 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1932
1933// Long 3-register operations with explicitly extended operands.
1934class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1935 InstrItinClass itin, string OpcodeStr, string Dt,
1936 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1937 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001938 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001939 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1940 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1941 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1942 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1943 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001944}
1945
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001946// Long 3-register intrinsics with explicit extend (VABDL).
1947class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1948 InstrItinClass itin, string OpcodeStr, string Dt,
1949 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1950 bit Commutable>
1951 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1952 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1953 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1954 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1955 (TyD DPR:$src2))))))]> {
1956 let isCommutable = Commutable;
1957}
1958
Bob Wilson5bafff32009-06-22 23:27:02 +00001959// Long 3-register intrinsics.
1960class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 InstrItinClass itin, string OpcodeStr, string Dt,
1962 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001963 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001964 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001966 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1967 let isCommutable = Commutable;
1968}
David Goodwin658ea602009-09-25 18:38:29 +00001969class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 string OpcodeStr, string Dt,
1971 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001972 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1973 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1974 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1975 [(set (ResTy QPR:$dst),
1976 (ResTy (IntOp (OpTy DPR:$src1),
1977 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1978 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001979class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1980 InstrItinClass itin, string OpcodeStr, string Dt,
1981 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001982 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1983 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1984 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1985 [(set (ResTy QPR:$dst),
1986 (ResTy (IntOp (OpTy DPR:$src1),
1987 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1988 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989
Bob Wilson04d6c282010-08-29 05:57:34 +00001990// Wide 3-register operations.
1991class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1992 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1993 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001994 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001995 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1996 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1997 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1998 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 let isCommutable = Commutable;
2000}
2001
2002// Pairwise long 2-register intrinsics, both double- and quad-register.
2003class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 bits<2> op17_16, bits<5> op11_7, bit op4,
2005 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2007 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002008 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002009 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2010class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 bits<2> op17_16, bits<5> op11_7, bit op4,
2012 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2014 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002015 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002016 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2017
2018// Pairwise long 2-register accumulate intrinsics,
2019// both double- and quad-register.
2020// The destination register is also used as the first source operand register.
2021class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002022 bits<2> op17_16, bits<5> op11_7, bit op4,
2023 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002024 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2025 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002026 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2027 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2028 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002029class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 bits<2> op17_16, bits<5> op11_7, bit op4,
2031 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002032 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2033 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002034 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2035 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2036 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
2038// Shift by immediate,
2039// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002040class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002041 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002042 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002043 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002044 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002045 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002047class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002048 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002049 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002050 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002051 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002052 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2054
Johnny Chen6c8648b2010-03-17 23:26:50 +00002055// Long shift by immediate.
2056class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2057 string OpcodeStr, string Dt,
2058 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2059 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002060 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002061 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002062 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2063 (i32 imm:$SIMM))))]>;
2064
Bob Wilson5bafff32009-06-22 23:27:02 +00002065// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002066class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002067 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002068 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002069 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002070 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2073 (i32 imm:$SIMM))))]>;
2074
2075// Shift right by immediate and accumulate,
2076// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002077class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002079 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2080 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2081 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2082 [(set DPR:$Vd, (Ty (add DPR:$src1,
2083 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002084class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002086 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2087 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2088 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2089 [(set QPR:$Vd, (Ty (add QPR:$src1,
2090 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092// Shift by immediate and insert,
2093// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002094class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002095 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002096 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2097 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2098 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2099 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002100class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002101 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002102 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2103 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2104 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2105 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002106
2107// Convert, with fractional bits immediate,
2108// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002109class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002112 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002113 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2114 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2115 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002116class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002119 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002120 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2121 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2122 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124//===----------------------------------------------------------------------===//
2125// Multiclasses
2126//===----------------------------------------------------------------------===//
2127
Bob Wilson916ac5b2009-10-03 04:44:16 +00002128// Abbreviations used in multiclass suffixes:
2129// Q = quarter int (8 bit) elements
2130// H = half int (16 bit) elements
2131// S = single int (32 bit) elements
2132// D = double int (64 bit) elements
2133
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002134// Neon 2-register vector operations -- for disassembly only.
2135
2136// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002137multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2138 bits<5> op11_7, bit op4, string opc, string Dt,
2139 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002140 // 64-bit vector types.
2141 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2142 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002143 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002144 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2145 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002146 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002147 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2148 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002149 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002150 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2151 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2152 opc, "f32", asm, "", []> {
2153 let Inst{10} = 1; // overwrite F = 1
2154 }
2155
2156 // 128-bit vector types.
2157 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2158 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002159 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002160 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2161 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002162 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002163 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2164 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002165 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002166 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2167 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2168 opc, "f32", asm, "", []> {
2169 let Inst{10} = 1; // overwrite F = 1
2170 }
2171}
2172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173// Neon 3-register vector operations.
2174
2175// First with only element sizes of 8, 16 and 32 bits:
2176multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002177 InstrItinClass itinD16, InstrItinClass itinD32,
2178 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 string OpcodeStr, string Dt,
2180 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002182 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002183 OpcodeStr, !strconcat(Dt, "8"),
2184 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002185 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002186 OpcodeStr, !strconcat(Dt, "16"),
2187 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002188 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 OpcodeStr, !strconcat(Dt, "32"),
2190 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002191
2192 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002193 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002194 OpcodeStr, !strconcat(Dt, "8"),
2195 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002196 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 OpcodeStr, !strconcat(Dt, "16"),
2198 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002199 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002200 OpcodeStr, !strconcat(Dt, "32"),
2201 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002202}
2203
Evan Chengf81bf152009-11-23 21:57:23 +00002204multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2205 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2206 v4i16, ShOp>;
2207 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002208 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002209 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002210 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002211 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002212 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002213}
2214
Bob Wilson5bafff32009-06-22 23:27:02 +00002215// ....then also with element size 64 bits:
2216multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002217 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002218 string OpcodeStr, string Dt,
2219 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002220 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002222 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 OpcodeStr, !strconcat(Dt, "64"),
2224 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002225 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002226 OpcodeStr, !strconcat(Dt, "64"),
2227 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228}
2229
2230
Bob Wilson973a0742010-08-30 20:02:30 +00002231// Neon Narrowing 2-register vector operations,
2232// source operand element sizes of 16, 32 and 64 bits:
2233multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2234 bits<5> op11_7, bit op6, bit op4,
2235 InstrItinClass itin, string OpcodeStr, string Dt,
2236 SDNode OpNode> {
2237 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2238 itin, OpcodeStr, !strconcat(Dt, "16"),
2239 v8i8, v8i16, OpNode>;
2240 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2241 itin, OpcodeStr, !strconcat(Dt, "32"),
2242 v4i16, v4i32, OpNode>;
2243 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2244 itin, OpcodeStr, !strconcat(Dt, "64"),
2245 v2i32, v2i64, OpNode>;
2246}
2247
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// Neon Narrowing 2-register vector intrinsics,
2249// source operand element sizes of 16, 32 and 64 bits:
2250multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002251 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 Intrinsic IntOp> {
2254 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 itin, OpcodeStr, !strconcat(Dt, "16"),
2256 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 itin, OpcodeStr, !strconcat(Dt, "32"),
2259 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 itin, OpcodeStr, !strconcat(Dt, "64"),
2262 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263}
2264
2265
2266// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2267// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002268multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2269 string OpcodeStr, string Dt, SDNode OpNode> {
2270 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2271 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2272 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2273 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2274 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2275 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002276}
2277
2278
2279// Neon 3-register vector intrinsics.
2280
2281// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002282multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002283 InstrItinClass itinD16, InstrItinClass itinD32,
2284 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002285 string OpcodeStr, string Dt,
2286 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002287 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002288 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002289 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002290 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002291 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002292 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 v2i32, v2i32, IntOp, Commutable>;
2294
2295 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002296 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002299 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002300 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 v4i32, v4i32, IntOp, Commutable>;
2302}
Owen Anderson3557d002010-10-26 20:56:57 +00002303multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2304 InstrItinClass itinD16, InstrItinClass itinD32,
2305 InstrItinClass itinQ16, InstrItinClass itinQ32,
2306 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002307 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002308 // 64-bit vector types.
2309 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2310 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002311 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002312 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2313 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002314 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002315
2316 // 128-bit vector types.
2317 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2318 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002319 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002320 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2321 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002322 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002323}
Bob Wilson5bafff32009-06-22 23:27:02 +00002324
David Goodwin658ea602009-09-25 18:38:29 +00002325multiclass N3VIntSL_HS<bits<4> op11_8,
2326 InstrItinClass itinD16, InstrItinClass itinD32,
2327 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002329 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002331 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002332 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002333 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002334 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002335 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002337}
2338
Bob Wilson5bafff32009-06-22 23:27:02 +00002339// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002340multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002341 InstrItinClass itinD16, InstrItinClass itinD32,
2342 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 string OpcodeStr, string Dt,
2344 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002345 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002347 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002348 OpcodeStr, !strconcat(Dt, "8"),
2349 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002350 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 OpcodeStr, !strconcat(Dt, "8"),
2352 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353}
Owen Anderson3557d002010-10-26 20:56:57 +00002354multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2355 InstrItinClass itinD16, InstrItinClass itinD32,
2356 InstrItinClass itinQ16, InstrItinClass itinQ32,
2357 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002358 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002359 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002360 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002361 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2362 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002363 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002364 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2365 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002366 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002367}
2368
Bob Wilson5bafff32009-06-22 23:27:02 +00002369
2370// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002371multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002372 InstrItinClass itinD16, InstrItinClass itinD32,
2373 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002374 string OpcodeStr, string Dt,
2375 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002376 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002377 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002378 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002379 OpcodeStr, !strconcat(Dt, "64"),
2380 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002381 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002382 OpcodeStr, !strconcat(Dt, "64"),
2383 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002384}
Owen Anderson3557d002010-10-26 20:56:57 +00002385multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2386 InstrItinClass itinD16, InstrItinClass itinD32,
2387 InstrItinClass itinQ16, InstrItinClass itinQ32,
2388 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002389 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002390 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002391 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002392 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2393 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002394 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002395 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2396 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002397 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002398}
Bob Wilson5bafff32009-06-22 23:27:02 +00002399
Bob Wilson5bafff32009-06-22 23:27:02 +00002400// Neon Narrowing 3-register vector intrinsics,
2401// source operand element sizes of 16, 32 and 64 bits:
2402multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 string OpcodeStr, string Dt,
2404 Intrinsic IntOp, bit Commutable = 0> {
2405 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2406 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002408 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2409 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002411 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2412 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002413 v2i32, v2i64, IntOp, Commutable>;
2414}
2415
2416
Bob Wilson04d6c282010-08-29 05:57:34 +00002417// Neon Long 3-register vector operations.
2418
2419multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2420 InstrItinClass itin16, InstrItinClass itin32,
2421 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002422 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002423 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2424 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002425 v8i16, v8i8, OpNode, Commutable>;
2426 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2427 OpcodeStr, !strconcat(Dt, "16"),
2428 v4i32, v4i16, OpNode, Commutable>;
2429 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2430 OpcodeStr, !strconcat(Dt, "32"),
2431 v2i64, v2i32, OpNode, Commutable>;
2432}
2433
2434multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2435 InstrItinClass itin, string OpcodeStr, string Dt,
2436 SDNode OpNode> {
2437 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2438 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2439 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2440 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2441}
2442
2443multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2444 InstrItinClass itin16, InstrItinClass itin32,
2445 string OpcodeStr, string Dt,
2446 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2447 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2448 OpcodeStr, !strconcat(Dt, "8"),
2449 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2450 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2451 OpcodeStr, !strconcat(Dt, "16"),
2452 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2453 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2454 OpcodeStr, !strconcat(Dt, "32"),
2455 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002456}
2457
Bob Wilson5bafff32009-06-22 23:27:02 +00002458// Neon Long 3-register vector intrinsics.
2459
2460// First with only element sizes of 16 and 32 bits:
2461multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002462 InstrItinClass itin16, InstrItinClass itin32,
2463 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002464 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002465 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 OpcodeStr, !strconcat(Dt, "16"),
2467 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002468 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002469 OpcodeStr, !strconcat(Dt, "32"),
2470 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002471}
2472
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002473multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002474 InstrItinClass itin, string OpcodeStr, string Dt,
2475 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002476 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002478 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002480}
2481
Bob Wilson5bafff32009-06-22 23:27:02 +00002482// ....then also with element size of 8 bits:
2483multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002484 InstrItinClass itin16, InstrItinClass itin32,
2485 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002486 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002487 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002489 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 OpcodeStr, !strconcat(Dt, "8"),
2491 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002492}
2493
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002494// ....with explicit extend (VABDL).
2495multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2496 InstrItinClass itin, string OpcodeStr, string Dt,
2497 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2498 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2499 OpcodeStr, !strconcat(Dt, "8"),
2500 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2501 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2502 OpcodeStr, !strconcat(Dt, "16"),
2503 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2504 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2505 OpcodeStr, !strconcat(Dt, "32"),
2506 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2507}
2508
Bob Wilson5bafff32009-06-22 23:27:02 +00002509
2510// Neon Wide 3-register vector intrinsics,
2511// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002512multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2513 string OpcodeStr, string Dt,
2514 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2515 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2516 OpcodeStr, !strconcat(Dt, "8"),
2517 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2518 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2519 OpcodeStr, !strconcat(Dt, "16"),
2520 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2521 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2522 OpcodeStr, !strconcat(Dt, "32"),
2523 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524}
2525
2526
2527// Neon Multiply-Op vector operations,
2528// element sizes of 8, 16 and 32 bits:
2529multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002530 InstrItinClass itinD16, InstrItinClass itinD32,
2531 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002534 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002536 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002538 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002539 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002540
2541 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002542 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002543 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002544 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002545 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002546 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002547 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002548}
2549
David Goodwin658ea602009-09-25 18:38:29 +00002550multiclass N3VMulOpSL_HS<bits<4> op11_8,
2551 InstrItinClass itinD16, InstrItinClass itinD32,
2552 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002554 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002556 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002558 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002559 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2560 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002561 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002562 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2563 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002564}
Bob Wilson5bafff32009-06-22 23:27:02 +00002565
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002566// Neon Intrinsic-Op vector operations,
2567// element sizes of 8, 16 and 32 bits:
2568multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2569 InstrItinClass itinD, InstrItinClass itinQ,
2570 string OpcodeStr, string Dt, Intrinsic IntOp,
2571 SDNode OpNode> {
2572 // 64-bit vector types.
2573 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2574 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2575 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2576 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2577 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2578 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2579
2580 // 128-bit vector types.
2581 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2582 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2583 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2584 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2585 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2586 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2587}
2588
Bob Wilson5bafff32009-06-22 23:27:02 +00002589// Neon 3-argument intrinsics,
2590// element sizes of 8, 16 and 32 bits:
2591multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002592 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002593 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002595 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002596 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002597 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002598 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002599 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002600 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002601
2602 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002603 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002604 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002605 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002606 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002607 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002608 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002609}
2610
2611
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002612// Neon Long Multiply-Op vector operations,
2613// element sizes of 8, 16 and 32 bits:
2614multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2615 InstrItinClass itin16, InstrItinClass itin32,
2616 string OpcodeStr, string Dt, SDNode MulOp,
2617 SDNode OpNode> {
2618 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2619 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2620 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2621 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2622 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2623 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2624}
2625
2626multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2627 string Dt, SDNode MulOp, SDNode OpNode> {
2628 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2629 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2630 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2631 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2632}
2633
2634
Bob Wilson5bafff32009-06-22 23:27:02 +00002635// Neon Long 3-argument intrinsics.
2636
2637// First with only element sizes of 16 and 32 bits:
2638multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002639 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002640 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002641 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002642 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002643 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645}
2646
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002647multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002649 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002651 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002652 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002653}
2654
Bob Wilson5bafff32009-06-22 23:27:02 +00002655// ....then also with element size of 8 bits:
2656multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002657 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002659 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2660 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662}
2663
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002664// ....with explicit extend (VABAL).
2665multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2666 InstrItinClass itin, string OpcodeStr, string Dt,
2667 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2668 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2669 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2670 IntOp, ExtOp, OpNode>;
2671 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2672 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2673 IntOp, ExtOp, OpNode>;
2674 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2675 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2676 IntOp, ExtOp, OpNode>;
2677}
2678
Bob Wilson5bafff32009-06-22 23:27:02 +00002679
2680// Neon 2-register vector intrinsics,
2681// element sizes of 8, 16 and 32 bits:
2682multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002683 bits<5> op11_7, bit op4,
2684 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002685 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002686 // 64-bit vector types.
2687 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002690 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002691 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002692 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002693
2694 // 128-bit vector types.
2695 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002700 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002701}
2702
2703
2704// Neon Pairwise long 2-register intrinsics,
2705// element sizes of 8, 16 and 32 bits:
2706multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2707 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002708 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002709 // 64-bit vector types.
2710 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717 // 128-bit vector types.
2718 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002724}
2725
2726
2727// Neon Pairwise long 2-register accumulate intrinsics,
2728// element sizes of 8, 16 and 32 bits:
2729multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2730 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002732 // 64-bit vector types.
2733 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002739
2740 // 128-bit vector types.
2741 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002747}
2748
2749
2750// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002751// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002752// element sizes of 8, 16, 32 and 64 bits:
2753multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002754 InstrItinClass itin, string OpcodeStr, string Dt,
2755 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002757 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002759 let Inst{21-19} = 0b001; // imm6 = 001xxx
2760 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002761 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002762 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002763 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2764 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002765 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002767 let Inst{21} = 0b1; // imm6 = 1xxxxx
2768 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002769 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002771 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002772
2773 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002774 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002776 let Inst{21-19} = 0b001; // imm6 = 001xxx
2777 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002778 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002780 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2781 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002782 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002784 let Inst{21} = 0b1; // imm6 = 1xxxxx
2785 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002786 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002788 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002789}
2790
Bob Wilson5bafff32009-06-22 23:27:02 +00002791// Neon Shift-Accumulate vector operations,
2792// element sizes of 8, 16, 32 and 64 bits:
2793multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002796 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002798 let Inst{21-19} = 0b001; // imm6 = 001xxx
2799 }
2800 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002801 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002802 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2803 }
2804 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002806 let Inst{21} = 0b1; // imm6 = 1xxxxx
2807 }
2808 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002809 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002810 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002811
2812 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002813 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002815 let Inst{21-19} = 0b001; // imm6 = 001xxx
2816 }
2817 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002819 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2820 }
2821 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002823 let Inst{21} = 0b1; // imm6 = 1xxxxx
2824 }
2825 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002827 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002828}
2829
2830
2831// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002832// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002833// element sizes of 8, 16, 32 and 64 bits:
2834multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002835 string OpcodeStr, SDNode ShOp,
2836 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002838 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002839 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002840 let Inst{21-19} = 0b001; // imm6 = 001xxx
2841 }
2842 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002843 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002844 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2845 }
2846 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002847 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002848 let Inst{21} = 0b1; // imm6 = 1xxxxx
2849 }
2850 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002851 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002852 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
2854 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002855 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002856 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002857 let Inst{21-19} = 0b001; // imm6 = 001xxx
2858 }
2859 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002860 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002861 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2862 }
2863 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002864 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002865 let Inst{21} = 0b1; // imm6 = 1xxxxx
2866 }
2867 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002868 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002869 // imm6 = xxxxxx
2870}
2871
2872// Neon Shift Long operations,
2873// element sizes of 8, 16, 32 bits:
2874multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002876 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002878 let Inst{21-19} = 0b001; // imm6 = 001xxx
2879 }
2880 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002882 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2883 }
2884 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002886 let Inst{21} = 0b1; // imm6 = 1xxxxx
2887 }
2888}
2889
2890// Neon Shift Narrow operations,
2891// element sizes of 16, 32, 64 bits:
2892multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002893 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002894 SDNode OpNode> {
2895 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002897 let Inst{21-19} = 0b001; // imm6 = 001xxx
2898 }
2899 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002901 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2902 }
2903 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002905 let Inst{21} = 0b1; // imm6 = 1xxxxx
2906 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002907}
2908
2909//===----------------------------------------------------------------------===//
2910// Instruction Definitions.
2911//===----------------------------------------------------------------------===//
2912
2913// Vector Add Operations.
2914
2915// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002916defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002917 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002918def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002919 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002920def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002921 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002922// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002923defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2924 "vaddl", "s", add, sext, 1>;
2925defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2926 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002927// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002928defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2929defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002931defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2932 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2933 "vhadd", "s", int_arm_neon_vhadds, 1>;
2934defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2935 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2936 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002937// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002938defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2939 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2940 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2941defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2942 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2943 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002945defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2946 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2947 "vqadd", "s", int_arm_neon_vqadds, 1>;
2948defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2949 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2950 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002951// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002952defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2953 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002955defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2956 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958// Vector Multiply Operations.
2959
2960// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002961defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002963def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2964 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2965def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2966 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002967def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002968 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002969def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002970 v4f32, v4f32, fmul, 1>;
2971defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2972def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2973def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2974 v2f32, fmul>;
2975
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002976def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2977 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2978 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2979 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002980 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002981 (SubReg_i16_lane imm:$lane)))>;
2982def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2983 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2984 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2985 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002986 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002987 (SubReg_i32_lane imm:$lane)))>;
2988def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2989 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2990 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2991 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002993 (SubReg_i32_lane imm:$lane)))>;
2994
Bob Wilson5bafff32009-06-22 23:27:02 +00002995// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002996defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002997 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002999defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3000 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003002def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003003 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3004 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003005 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3006 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003007 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003008 (SubReg_i16_lane imm:$lane)))>;
3009def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003010 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3011 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003012 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3013 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003014 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003015 (SubReg_i32_lane imm:$lane)))>;
3016
Bob Wilson5bafff32009-06-22 23:27:02 +00003017// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003018defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3019 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003021defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3022 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003024def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003025 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3026 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003027 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3028 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003029 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003030 (SubReg_i16_lane imm:$lane)))>;
3031def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003032 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3033 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003034 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3035 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003036 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003037 (SubReg_i32_lane imm:$lane)))>;
3038
Bob Wilson5bafff32009-06-22 23:27:02 +00003039// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003040defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3041 "vmull", "s", NEONvmulls, 1>;
3042defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3043 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003044def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003045 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003046defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3047defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003048
Bob Wilson5bafff32009-06-22 23:27:02 +00003049// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003050defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3051 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3052defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3053 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054
3055// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3056
3057// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003058defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3060def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003061 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003062def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003063 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003064defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003065 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3066def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003067 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003068def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003069 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003070
3071def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003072 (mul (v8i16 QPR:$src2),
3073 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3074 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003075 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003076 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003077 (SubReg_i16_lane imm:$lane)))>;
3078
3079def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003080 (mul (v4i32 QPR:$src2),
3081 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3082 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003083 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003084 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003085 (SubReg_i32_lane imm:$lane)))>;
3086
3087def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003088 (fmul (v4f32 QPR:$src2),
3089 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003090 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3091 (v4f32 QPR:$src2),
3092 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003093 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003094 (SubReg_i32_lane imm:$lane)))>;
3095
Bob Wilson5bafff32009-06-22 23:27:02 +00003096// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003097defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3098 "vmlal", "s", NEONvmulls, add>;
3099defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3100 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003101
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003102defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3103defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003104
Bob Wilson5bafff32009-06-22 23:27:02 +00003105// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003106defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003107 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003108defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003111defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3113def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003114 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003115def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003116 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003117defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3119def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003120 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003121def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003122 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003123
3124def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003125 (mul (v8i16 QPR:$src2),
3126 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3127 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003128 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003129 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003130 (SubReg_i16_lane imm:$lane)))>;
3131
3132def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003133 (mul (v4i32 QPR:$src2),
3134 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3135 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003136 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003137 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003138 (SubReg_i32_lane imm:$lane)))>;
3139
3140def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003141 (fmul (v4f32 QPR:$src2),
3142 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3143 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003144 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003145 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003146 (SubReg_i32_lane imm:$lane)))>;
3147
Bob Wilson5bafff32009-06-22 23:27:02 +00003148// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003149defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3150 "vmlsl", "s", NEONvmulls, sub>;
3151defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3152 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003153
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003154defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3155defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003156
Bob Wilson5bafff32009-06-22 23:27:02 +00003157// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003158defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003159 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003160defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161
3162// Vector Subtract Operations.
3163
3164// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003165defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 "vsub", "i", sub, 0>;
3167def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003168 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003169def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003170 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003172defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3173 "vsubl", "s", sub, sext, 0>;
3174defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3175 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003177defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3178defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003179// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003180defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003181 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003182 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003183defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003184 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003187defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003188 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003190defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003191 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003194defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3195 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003197defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3198 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003199
3200// Vector Comparisons.
3201
3202// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003203defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3204 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003206 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003207def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003208 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003209// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003210defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003211 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003212
Bob Wilson5bafff32009-06-22 23:27:02 +00003213// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003214defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3215 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3216defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3217 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003218def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3219 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003220def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003221 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003222// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003223// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003224defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3225 "$dst, $src, #0">;
3226// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003227// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003228defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3229 "$dst, $src, #0">;
3230
Bob Wilson5bafff32009-06-22 23:27:02 +00003231// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003232defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3233 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3234defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3235 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003236def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003237 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003238def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003239 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003240// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003241// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003242defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3243 "$dst, $src, #0">;
3244// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003245// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003246defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3247 "$dst, $src, #0">;
3248
Bob Wilson5bafff32009-06-22 23:27:02 +00003249// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003250def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3251 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3252def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3253 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003254// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003255def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3256 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3257def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3258 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003260defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003261 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003262
3263// Vector Bitwise Operations.
3264
Bob Wilsoncba270d2010-07-13 21:16:48 +00003265def vnotd : PatFrag<(ops node:$in),
3266 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3267def vnotq : PatFrag<(ops node:$in),
3268 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003269
3270
Bob Wilson5bafff32009-06-22 23:27:02 +00003271// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003272def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3273 v2i32, v2i32, and, 1>;
3274def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3275 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276
3277// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003278def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3279 v2i32, v2i32, xor, 1>;
3280def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3281 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003282
3283// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003284def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3285 v2i32, v2i32, or, 1>;
3286def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3287 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003288
3289// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003290def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003291 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3292 "vbic", "$dst, $src1, $src2", "",
3293 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003294 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003296 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3297 "vbic", "$dst, $src1, $src2", "",
3298 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003299 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
3301// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003302def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003303 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3304 "vorn", "$dst, $src1, $src2", "",
3305 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003306 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003307def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003308 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3309 "vorn", "$dst, $src1, $src2", "",
3310 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003311 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003312
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003313// VMVN : Vector Bitwise NOT (Immediate)
3314
3315let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003316
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003317def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3318 (ins nModImm:$SIMM), IIC_VMOVImm,
3319 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003320 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3321 let Inst{9} = SIMM{9};
3322}
3323
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003324def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3325 (ins nModImm:$SIMM), IIC_VMOVImm,
3326 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003327 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3328 let Inst{9} = SIMM{9};
3329}
3330
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003331def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3332 (ins nModImm:$SIMM), IIC_VMOVImm,
3333 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003334 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3335 let Inst{11-8} = SIMM{11-8};
3336}
3337
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003338def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3339 (ins nModImm:$SIMM), IIC_VMOVImm,
3340 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003341 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3342 let Inst{11-8} = SIMM{11-8};
3343}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003344}
3345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003347def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003348 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003349 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003350 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003351def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003352 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003353 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003354 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3355def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3356def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357
3358// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003359def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3360 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003361 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003362 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3363 [(set DPR:$Vd,
3364 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3365 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3366def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3367 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003368 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003369 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3370 [(set QPR:$Vd,
3371 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3372 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373
3374// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003375// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003376// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003377def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003378 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003379 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003380 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003381 [/* For disassembly only; pattern left blank */]>;
3382def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003383 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003384 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003385 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003386 [/* For disassembly only; pattern left blank */]>;
3387
Bob Wilson5bafff32009-06-22 23:27:02 +00003388// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003389// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003390// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003391def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003392 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003393 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003394 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003395 [/* For disassembly only; pattern left blank */]>;
3396def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003397 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003398 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003399 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003400 [/* For disassembly only; pattern left blank */]>;
3401
3402// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003403// for equivalent operations with different register constraints; it just
3404// inserts copies.
3405
3406// Vector Absolute Differences.
3407
3408// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003409defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003410 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003411 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003412defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003413 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003414 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003415def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003416 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003417def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003418 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003419
3420// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003421defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3422 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3423defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3424 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425
3426// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003427defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3428 "vaba", "s", int_arm_neon_vabds, add>;
3429defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3430 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003431
3432// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003433defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3434 "vabal", "s", int_arm_neon_vabds, zext, add>;
3435defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3436 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437
3438// Vector Maximum and Minimum.
3439
3440// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003441defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003442 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003443 "vmax", "s", int_arm_neon_vmaxs, 1>;
3444defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003445 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003446 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003447def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3448 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003449 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003450def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3451 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003452 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3453
3454// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003455defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3456 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3457 "vmin", "s", int_arm_neon_vmins, 1>;
3458defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3459 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3460 "vmin", "u", int_arm_neon_vminu, 1>;
3461def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3462 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003463 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003464def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3465 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003466 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467
3468// Vector Pairwise Operations.
3469
3470// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003471def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3472 "vpadd", "i8",
3473 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3474def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3475 "vpadd", "i16",
3476 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3477def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3478 "vpadd", "i32",
3479 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003480def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003481 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003482 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003483
3484// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003485defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003487defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003488 int_arm_neon_vpaddlu>;
3489
3490// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003491defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003492 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003493defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003494 int_arm_neon_vpadalu>;
3495
3496// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003497def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003498 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003499def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003500 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003501def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003502 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003503def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003504 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003505def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003506 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003507def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003508 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003509def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003510 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511
3512// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003513def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003514 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003515def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003516 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003517def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003518 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003519def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003520 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003521def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003522 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003523def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003524 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003525def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003526 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003527
3528// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3529
3530// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003531def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003532 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003533 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003534def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003536 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003537def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003539 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003540def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003542 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543
3544// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003545def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003546 IIC_VRECSD, "vrecps", "f32",
3547 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003548def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003549 IIC_VRECSQ, "vrecps", "f32",
3550 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003551
3552// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003553def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003554 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003555 v2i32, v2i32, int_arm_neon_vrsqrte>;
3556def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003557 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003558 v4i32, v4i32, int_arm_neon_vrsqrte>;
3559def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003560 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003561 v2f32, v2f32, int_arm_neon_vrsqrte>;
3562def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003564 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003565
3566// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003567def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003568 IIC_VRECSD, "vrsqrts", "f32",
3569 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003570def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003571 IIC_VRECSQ, "vrsqrts", "f32",
3572 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
3574// Vector Shifts.
3575
3576// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003577defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003578 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003579 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003580defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003581 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003582 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003583// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003584defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3585 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003586// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003587defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3588 N2RegVShRFrm>;
3589defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3590 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003591
3592// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003593defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3594defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003595
3596// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003597class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003599 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003600 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3601 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003602 let Inst{21-16} = op21_16;
3603}
Evan Chengf81bf152009-11-23 21:57:23 +00003604def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003605 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003606def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003607 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003608def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003609 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003610
3611// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003612defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003613 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614
3615// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003616defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003617 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003618 "vrshl", "s", int_arm_neon_vrshifts>;
3619defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003620 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003621 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003622// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003623defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3624 N2RegVShRFrm>;
3625defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3626 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003627
3628// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003629defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003630 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631
3632// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003633defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003634 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003635 "vqshl", "s", int_arm_neon_vqshifts>;
3636defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003637 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003638 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003640defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3641 N2RegVShLFrm>;
3642defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3643 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003644// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003645defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3646 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003647
3648// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003649defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003650 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003651defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003652 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653
3654// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003655defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003656 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003657
3658// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003659defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003660 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003661 "vqrshl", "s", int_arm_neon_vqrshifts>;
3662defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003663 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003664 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003665
3666// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003667defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003668 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003670 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003671
3672// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003673defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003674 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003675
3676// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003677defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3678defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003680defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3681defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682
3683// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003684defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003686defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003687
3688// Vector Absolute and Saturating Absolute.
3689
3690// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003691defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003692 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003694def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003695 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003696 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003697def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003698 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003699 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003700
3701// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003702defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003703 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003704 int_arm_neon_vqabs>;
3705
3706// Vector Negate.
3707
Bob Wilsoncba270d2010-07-13 21:16:48 +00003708def vnegd : PatFrag<(ops node:$in),
3709 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3710def vnegq : PatFrag<(ops node:$in),
3711 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003712
Evan Chengf81bf152009-11-23 21:57:23 +00003713class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003714 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003715 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003716 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003717class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003718 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003719 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003720 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003721
Chris Lattner0a00ed92010-03-28 08:39:10 +00003722// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003723def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3724def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3725def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3726def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3727def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3728def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729
3730// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003731def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003732 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003733 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003734 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3735def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003736 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003737 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003738 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3739
Bob Wilsoncba270d2010-07-13 21:16:48 +00003740def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3741def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3742def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3743def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3744def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3745def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746
3747// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003748defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003749 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003750 int_arm_neon_vqneg>;
3751
3752// Vector Bit Counting Operations.
3753
3754// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003755defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003756 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003757 int_arm_neon_vcls>;
3758// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003759defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003760 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003761 int_arm_neon_vclz>;
3762// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003763def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003764 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003765 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003766def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003767 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003768 v16i8, v16i8, int_arm_neon_vcnt>;
3769
Johnny Chend8836042010-02-24 20:06:07 +00003770// Vector Swap -- for disassembly only.
3771def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3772 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3773 "vswp", "$dst, $src", "", []>;
3774def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3775 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3776 "vswp", "$dst, $src", "", []>;
3777
Bob Wilson5bafff32009-06-22 23:27:02 +00003778// Vector Move Operations.
3779
3780// VMOV : Vector Move (Register)
3781
Evan Cheng020cc1b2010-05-13 00:16:46 +00003782let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003783def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003784 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003786 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787
Evan Cheng22c687b2010-05-14 02:13:41 +00003788// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003789// be expanded after register allocation is completed.
3790def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003791 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003792
3793def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003794 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003795} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003796
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VMOV : Vector Move (Immediate)
3798
Evan Cheng47006be2010-05-17 21:54:50 +00003799let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003800def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003801 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003802 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003803 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003804def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003805 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003806 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003807 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003808
Bob Wilson1a913ed2010-06-11 21:34:50 +00003809def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3810 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003811 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003812 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3813 let Inst{9} = SIMM{9};
3814}
3815
Bob Wilson1a913ed2010-06-11 21:34:50 +00003816def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3817 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003818 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003819 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3820 let Inst{9} = SIMM{9};
3821}
Bob Wilson5bafff32009-06-22 23:27:02 +00003822
Bob Wilson046afdb2010-07-14 06:30:44 +00003823def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003824 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003825 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003826 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3827 let Inst{11-8} = SIMM{11-8};
3828}
3829
Bob Wilson046afdb2010-07-14 06:30:44 +00003830def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003831 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003832 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003833 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3834 let Inst{11-8} = SIMM{11-8};
3835}
Bob Wilson5bafff32009-06-22 23:27:02 +00003836
3837def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003838 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003839 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003840 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003841def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003842 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003843 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003844 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003845} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003846
3847// VMOV : Vector Get Lane (move scalar to ARM core register)
3848
Johnny Chen131c4a52009-11-23 17:48:17 +00003849def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003850 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3851 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3852 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3853 imm:$lane))]> {
3854 let Inst{21} = lane{2};
3855 let Inst{6-5} = lane{1-0};
3856}
Johnny Chen131c4a52009-11-23 17:48:17 +00003857def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003858 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3859 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3860 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3861 imm:$lane))]> {
3862 let Inst{21} = lane{1};
3863 let Inst{6} = lane{0};
3864}
Johnny Chen131c4a52009-11-23 17:48:17 +00003865def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003866 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3867 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3868 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3869 imm:$lane))]> {
3870 let Inst{21} = lane{2};
3871 let Inst{6-5} = lane{1-0};
3872}
Johnny Chen131c4a52009-11-23 17:48:17 +00003873def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003874 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3875 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3876 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3877 imm:$lane))]> {
3878 let Inst{21} = lane{1};
3879 let Inst{6} = lane{0};
3880}
Johnny Chen131c4a52009-11-23 17:48:17 +00003881def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003882 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3883 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3884 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3885 imm:$lane))]> {
3886 let Inst{21} = lane{0};
3887}
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3889def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3890 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003891 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003892 (SubReg_i8_lane imm:$lane))>;
3893def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3894 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003895 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003896 (SubReg_i16_lane imm:$lane))>;
3897def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3898 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003899 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003900 (SubReg_i8_lane imm:$lane))>;
3901def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3902 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003903 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003904 (SubReg_i16_lane imm:$lane))>;
3905def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3906 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003907 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003908 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003909def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003910 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003911 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003912def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003913 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003914 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003915//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003916// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003918 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003919
3920
3921// VMOV : Vector Set Lane (move ARM core register to scalar)
3922
Owen Andersond2fbdb72010-10-27 21:28:09 +00003923let Constraints = "$src1 = $V" in {
3924def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3925 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3926 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3927 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3928 GPR:$R, imm:$lane))]> {
3929 let Inst{21} = lane{2};
3930 let Inst{6-5} = lane{1-0};
3931}
3932def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3933 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3934 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3935 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3936 GPR:$R, imm:$lane))]> {
3937 let Inst{21} = lane{1};
3938 let Inst{6} = lane{0};
3939}
3940def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3941 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3942 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3943 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3944 GPR:$R, imm:$lane))]> {
3945 let Inst{21} = lane{0};
3946}
Bob Wilson5bafff32009-06-22 23:27:02 +00003947}
3948def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3949 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003950 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003951 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003952 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003953 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003954def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3955 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003956 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003957 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003958 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003959 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3961 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003962 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003963 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003964 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003965 (DSubReg_i32_reg imm:$lane)))>;
3966
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003967def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003968 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3969 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003970def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003971 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3972 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003975// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003976def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003977 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003978
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003979def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003980 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003981def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003982 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003983def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003984 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003985
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003986def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3987 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3988def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3989 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3990def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3991 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3992
3993def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3994 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3995 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003996 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003997def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3998 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3999 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004000 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004001def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4002 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4003 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004004 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004005
Bob Wilson5bafff32009-06-22 23:27:02 +00004006// VDUP : Vector Duplicate (from ARM core register to all elements)
4007
Evan Chengf81bf152009-11-23 21:57:23 +00004008class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004009 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004010 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004011 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004012class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004013 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004014 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004015 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004016
Evan Chengf81bf152009-11-23 21:57:23 +00004017def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4018def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4019def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4020def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4021def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4022def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004023
4024def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004025 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004026 [(set DPR:$dst, (v2f32 (NEONvdup
4027 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004028def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004029 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004030 [(set QPR:$dst, (v4f32 (NEONvdup
4031 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004032
4033// VDUP : Vector Duplicate Lane (from scalar to all elements)
4034
Johnny Chene4614f72010-03-25 17:01:27 +00004035class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4036 ValueType Ty>
4037 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4038 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4039 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004040
Johnny Chene4614f72010-03-25 17:01:27 +00004041class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004042 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004043 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004044 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004045 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4046 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
Bob Wilson507df402009-10-21 02:15:46 +00004048// Inst{19-16} is partially specified depending on the element size.
4049
Owen Andersonf587a932010-10-27 19:25:54 +00004050def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4051 let Inst{19-17} = lane{2-0};
4052}
4053def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4054 let Inst{19-18} = lane{1-0};
4055}
4056def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4057 let Inst{19} = lane{0};
4058}
4059def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4060 let Inst{19} = lane{0};
4061}
4062def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4063 let Inst{19-17} = lane{2-0};
4064}
4065def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4066 let Inst{19-18} = lane{1-0};
4067}
4068def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4069 let Inst{19} = lane{0};
4070}
4071def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4072 let Inst{19} = lane{0};
4073}
Bob Wilson5bafff32009-06-22 23:27:02 +00004074
Bob Wilson0ce37102009-08-14 05:08:32 +00004075def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4076 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4077 (DSubReg_i8_reg imm:$lane))),
4078 (SubReg_i8_lane imm:$lane)))>;
4079def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4080 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4081 (DSubReg_i16_reg imm:$lane))),
4082 (SubReg_i16_lane imm:$lane)))>;
4083def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4084 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4085 (DSubReg_i32_reg imm:$lane))),
4086 (SubReg_i32_lane imm:$lane)))>;
4087def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4088 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4089 (DSubReg_i32_reg imm:$lane))),
4090 (SubReg_i32_lane imm:$lane)))>;
4091
Jim Grosbach65dc3032010-10-06 21:16:16 +00004092def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004093 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004094def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004095 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004096
Bob Wilson5bafff32009-06-22 23:27:02 +00004097// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004098defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004099 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004100// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004101defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4102 "vqmovn", "s", int_arm_neon_vqmovns>;
4103defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4104 "vqmovn", "u", int_arm_neon_vqmovnu>;
4105defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4106 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004108defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4109defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004110
4111// Vector Conversions.
4112
Johnny Chen9e088762010-03-17 17:52:21 +00004113// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004114def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4115 v2i32, v2f32, fp_to_sint>;
4116def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4117 v2i32, v2f32, fp_to_uint>;
4118def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4119 v2f32, v2i32, sint_to_fp>;
4120def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4121 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004122
Johnny Chen6c8648b2010-03-17 23:26:50 +00004123def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4124 v4i32, v4f32, fp_to_sint>;
4125def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4126 v4i32, v4f32, fp_to_uint>;
4127def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4128 v4f32, v4i32, sint_to_fp>;
4129def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4130 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131
4132// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004133def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004134 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004135def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004136 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004137def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004138 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004139def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004140 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4141
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004143 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004144def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004145 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004146def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004147 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004148def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004149 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4150
Bob Wilsond8e17572009-08-12 22:31:50 +00004151// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004152
4153// VREV64 : Vector Reverse elements within 64-bit doublewords
4154
Evan Chengf81bf152009-11-23 21:57:23 +00004155class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004156 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004157 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004158 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004159 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004160class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004161 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004162 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004163 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004164 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004165
Evan Chengf81bf152009-11-23 21:57:23 +00004166def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4167def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4168def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4169def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004170
Evan Chengf81bf152009-11-23 21:57:23 +00004171def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4172def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4173def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4174def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004175
4176// VREV32 : Vector Reverse elements within 32-bit words
4177
Evan Chengf81bf152009-11-23 21:57:23 +00004178class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004179 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004180 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004181 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004182 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004183class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004184 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004185 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004186 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004187 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004188
Evan Chengf81bf152009-11-23 21:57:23 +00004189def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4190def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004191
Evan Chengf81bf152009-11-23 21:57:23 +00004192def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4193def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004194
4195// VREV16 : Vector Reverse elements within 16-bit halfwords
4196
Evan Chengf81bf152009-11-23 21:57:23 +00004197class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004198 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004199 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004200 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004201 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004202class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004203 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004204 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004205 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004206 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004207
Evan Chengf81bf152009-11-23 21:57:23 +00004208def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4209def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004210
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004211// Other Vector Shuffles.
4212
4213// VEXT : Vector Extract
4214
Evan Chengf81bf152009-11-23 21:57:23 +00004215class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004216 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4217 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4218 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4219 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004220 (Ty DPR:$rhs), imm:$index)))]> {
4221 bits<4> index;
4222 let Inst{11-8} = index{3-0};
4223}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004224
Evan Chengf81bf152009-11-23 21:57:23 +00004225class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004226 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4227 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4228 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4229 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004230 (Ty QPR:$rhs), imm:$index)))]> {
4231 bits<4> index;
4232 let Inst{11-8} = index{3-0};
4233}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004234
Evan Chengf81bf152009-11-23 21:57:23 +00004235def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4236def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4237def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4238def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004239
Evan Chengf81bf152009-11-23 21:57:23 +00004240def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4241def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4242def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4243def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004244
Bob Wilson64efd902009-08-08 05:53:00 +00004245// VTRN : Vector Transpose
4246
Evan Chengf81bf152009-11-23 21:57:23 +00004247def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4248def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4249def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004250
Evan Chengf81bf152009-11-23 21:57:23 +00004251def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4252def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4253def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004254
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004255// VUZP : Vector Unzip (Deinterleave)
4256
Evan Chengf81bf152009-11-23 21:57:23 +00004257def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4258def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4259def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004260
Evan Chengf81bf152009-11-23 21:57:23 +00004261def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4262def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4263def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004264
4265// VZIP : Vector Zip (Interleave)
4266
Evan Chengf81bf152009-11-23 21:57:23 +00004267def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4268def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4269def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004270
Evan Chengf81bf152009-11-23 21:57:23 +00004271def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4272def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4273def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004274
Bob Wilson114a2662009-08-12 20:51:55 +00004275// Vector Table Lookup and Table Extension.
4276
4277// VTBL : Vector Table Lookup
4278def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004279 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4280 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4281 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4282 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004283let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004284def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004285 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4286 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4287 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004288def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004289 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4290 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4291 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004292def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004293 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4294 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004295 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004296 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004297} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004298
Bob Wilsonbd916c52010-09-13 23:55:10 +00004299def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004300 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004301def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004302 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004303def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004304 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004305
Bob Wilson114a2662009-08-12 20:51:55 +00004306// VTBX : Vector Table Extension
4307def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004308 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4309 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4310 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4311 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4312 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004313let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004314def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004315 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4316 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4317 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004318def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004319 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4320 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004321 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004322 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4323 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004324def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004325 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4326 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4327 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4328 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004329} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004330
Bob Wilsonbd916c52010-09-13 23:55:10 +00004331def VTBX2Pseudo
4332 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004333 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004334def VTBX3Pseudo
4335 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004336 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004337def VTBX4Pseudo
4338 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004339 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004340
Bob Wilson5bafff32009-06-22 23:27:02 +00004341//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004342// NEON instructions for single-precision FP math
4343//===----------------------------------------------------------------------===//
4344
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004345class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4346 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004347 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004348 SPR:$a, ssub_0))),
4349 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004350
4351class N3VSPat<SDNode OpNode, NeonI Inst>
4352 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004353 (EXTRACT_SUBREG (v2f32
4354 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004355 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004356 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004357 SPR:$b, ssub_0))),
4358 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004359
4360class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4361 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4362 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004363 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004364 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004365 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004366 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004367 SPR:$b, ssub_0)),
4368 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004369
Evan Cheng1d2426c2009-08-07 19:30:41 +00004370// These need separate instructions because they must use DPR_VFP2 register
4371// class which have SPR sub-registers.
4372
4373// Vector Add Operations used for single-precision FP
4374let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004375def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4376def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004377
David Goodwin338268c2009-08-10 22:17:39 +00004378// Vector Sub Operations used for single-precision FP
4379let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004380def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4381def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004382
Evan Cheng1d2426c2009-08-07 19:30:41 +00004383// Vector Multiply Operations used for single-precision FP
4384let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004385def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4386def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004387
4388// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004389// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4390// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004391
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004392//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004393//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004394// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004395//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004396
4397//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004398//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004399// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004400//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004401
David Goodwin338268c2009-08-10 22:17:39 +00004402// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004403let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004404def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4405 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4406 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004407def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004408
David Goodwin338268c2009-08-10 22:17:39 +00004409// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004410let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004411def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4412 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4413 "vneg", "f32", "$dst, $src", "", []>;
4414def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004415
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004416// Vector Maximum used for single-precision FP
4417let neverHasSideEffects = 1 in
4418def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004419 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004420 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4421def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4422
4423// Vector Minimum used for single-precision FP
4424let neverHasSideEffects = 1 in
4425def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004426 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004427 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4428def : N3VSPat<NEONfmin, VMINfd_sfp>;
4429
David Goodwin338268c2009-08-10 22:17:39 +00004430// Vector Convert between single-precision FP and integer
4431let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004432def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4433 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004434def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004435
4436let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004437def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4438 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004439def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004440
4441let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004442def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4443 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004444def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004445
4446let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004447def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4448 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004449def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004450
Evan Cheng1d2426c2009-08-07 19:30:41 +00004451//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004452// Non-Instruction Patterns
4453//===----------------------------------------------------------------------===//
4454
4455// bit_convert
4456def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4457def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4458def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4459def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4460def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4461def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4462def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4463def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4464def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4465def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4466def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4467def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4468def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4469def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4470def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4471def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4472def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4473def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4474def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4475def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4476def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4477def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4478def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4479def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4480def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4481def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4482def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4483def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4484def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4485def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4486
4487def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4488def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4489def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4490def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4491def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4492def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4493def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4494def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4495def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4496def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4497def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4498def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4499def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4500def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4501def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4502def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4503def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4504def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4505def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4506def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4507def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4508def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4509def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4510def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4511def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4512def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4513def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4514def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4515def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4516def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;