blob: acf12872f1cdb7acfd162cb75797f18092642832 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbach862019c2011-10-18 23:02:30 +0000127
Jim Grosbach98b05a52011-11-30 01:09:44 +0000128// Register list of one D register, with "all lanes" subscripting.
129def VecListOneDAllLanesAsmOperand : AsmOperandClass {
130 let Name = "VecListOneDAllLanes";
131 let ParserMethod = "parseVectorList";
132 let RenderMethod = "addVecListOperands";
133}
134def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
135 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
136}
Jim Grosbach13af2222011-11-30 18:21:25 +0000137// Register list of two D registers, with "all lanes" subscripting.
138def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListTwoDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
144 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
145}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146
Jim Grosbach7636bf62011-12-02 00:35:16 +0000147// Register list of one D register, with byte lane subscripting.
148def VecListOneDByteIndexAsmOperand : AsmOperandClass {
149 let Name = "VecListOneDByteIndexed";
150 let ParserMethod = "parseVectorList";
151 let RenderMethod = "addVecListIndexedOperands";
152}
153def VecListOneDByteIndexed : Operand<i32> {
154 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
155 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
156}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000157// ...with half-word lane subscripting.
158def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
159 let Name = "VecListOneDHWordIndexed";
160 let ParserMethod = "parseVectorList";
161 let RenderMethod = "addVecListIndexedOperands";
162}
163def VecListOneDHWordIndexed : Operand<i32> {
164 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
165 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
166}
167// ...with word lane subscripting.
168def VecListOneDWordIndexAsmOperand : AsmOperandClass {
169 let Name = "VecListOneDWordIndexed";
170 let ParserMethod = "parseVectorList";
171 let RenderMethod = "addVecListIndexedOperands";
172}
173def VecListOneDWordIndexed : Operand<i32> {
174 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
175 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
176}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000177// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000178def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
179 let Name = "VecListTwoDByteIndexed";
180 let ParserMethod = "parseVectorList";
181 let RenderMethod = "addVecListIndexedOperands";
182}
183def VecListTwoDByteIndexed : Operand<i32> {
184 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
185 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
186}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000187// ...with half-word lane subscripting.
188def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
189 let Name = "VecListTwoDHWordIndexed";
190 let ParserMethod = "parseVectorList";
191 let RenderMethod = "addVecListIndexedOperands";
192}
193def VecListTwoDHWordIndexed : Operand<i32> {
194 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
195 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
196}
197// ...with word lane subscripting.
198def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDWordIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDWordIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000207// Register list of two Q registers with half-word lane subscripting.
208def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
209 let Name = "VecListTwoQHWordIndexed";
210 let ParserMethod = "parseVectorList";
211 let RenderMethod = "addVecListIndexedOperands";
212}
213def VecListTwoQHWordIndexed : Operand<i32> {
214 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
215 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
216}
217// ...with word lane subscripting.
218def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
219 let Name = "VecListTwoQWordIndexed";
220 let ParserMethod = "parseVectorList";
221 let RenderMethod = "addVecListIndexedOperands";
222}
223def VecListTwoQWordIndexed : Operand<i32> {
224 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
225 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
226}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000227
Bob Wilson5bafff32009-06-22 23:27:02 +0000228//===----------------------------------------------------------------------===//
229// NEON-specific DAG Nodes.
230//===----------------------------------------------------------------------===//
231
232def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000233def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000234
235def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000236def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000237def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000238def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
239def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000240def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
241def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000242def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
243def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000244def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
245def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
246
247// Types for vector shift by immediates. The "SHX" version is for long and
248// narrow operations where the source and destination vectors have different
249// types. The "SHINS" version is for shift and insert operations.
250def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
251 SDTCisVT<2, i32>]>;
252def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
253 SDTCisVT<2, i32>]>;
254def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
255 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
256
257def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
258def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
259def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
260def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
261def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
262def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
263def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
264
265def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
266def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
267def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
268
269def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
270def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
271def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
272def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
273def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
274def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
275
276def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
277def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
278def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
279
280def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
281def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
282
283def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
284 SDTCisVT<2, i32>]>;
285def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
286def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
287
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000288def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
289def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
290def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000291def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000292
Owen Andersond9668172010-11-03 22:44:51 +0000293def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
294 SDTCisVT<2, i32>]>;
295def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000296def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000297
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000298def NEONvbsl : SDNode<"ARMISD::VBSL",
299 SDTypeProfile<1, 3, [SDTCisVec<0>,
300 SDTCisSameAs<0, 1>,
301 SDTCisSameAs<0, 2>,
302 SDTCisSameAs<0, 3>]>>;
303
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000304def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
305
Bob Wilson0ce37102009-08-14 05:08:32 +0000306// VDUPLANE can produce a quad-register result from a double-register source,
307// so the result is not constrained to match the source.
308def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
309 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
310 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000311
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000312def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
313 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
314def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
315
Bob Wilsond8e17572009-08-12 22:31:50 +0000316def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
317def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
318def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
319def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
320
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000321def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000322 SDTCisSameAs<0, 2>,
323 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000324def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
325def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
326def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000327
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000328def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
329 SDTCisSameAs<1, 2>]>;
330def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
331def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
332
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000333def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
334 SDTCisSameAs<0, 2>]>;
335def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
336def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
337
Bob Wilsoncba270d2010-07-13 21:16:48 +0000338def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
339 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000340 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000341 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
342 return (EltBits == 32 && EltVal == 0);
343}]>;
344
345def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
346 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000347 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000348 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
349 return (EltBits == 8 && EltVal == 0xff);
350}]>;
351
Bob Wilson5bafff32009-06-22 23:27:02 +0000352//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000353// NEON load / store instructions
354//===----------------------------------------------------------------------===//
355
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000356// Use VLDM to load a Q register as a D register pair.
357// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000358def VLDMQIA
359 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
360 IIC_fpLoad_m, "",
361 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000362
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000363// Use VSTM to store a Q register as a D register pair.
364// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000365def VSTMQIA
366 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
367 IIC_fpStore_m, "",
368 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000369
Bob Wilsonffde0802010-09-02 16:00:54 +0000370// Classes for VLD* pseudo-instructions with multi-register operands.
371// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372class VLDQPseudo<InstrItinClass itin>
373 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
374class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000375 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000376 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000377 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000378class VLDQWBfixedPseudo<InstrItinClass itin>
379 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
380 (ins addrmode6:$addr), itin,
381 "$addr.addr = $wb">;
382class VLDQWBregisterPseudo<InstrItinClass itin>
383 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
384 (ins addrmode6:$addr, rGPR:$offset), itin,
385 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000386
Bob Wilson9d84fb32010-09-14 20:59:49 +0000387class VLDQQPseudo<InstrItinClass itin>
388 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
389class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000390 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000391 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000392 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000393class VLDQQWBfixedPseudo<InstrItinClass itin>
394 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
395 (ins addrmode6:$addr), itin,
396 "$addr.addr = $wb">;
397class VLDQQWBregisterPseudo<InstrItinClass itin>
398 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
399 (ins addrmode6:$addr, rGPR:$offset), itin,
400 "$addr.addr = $wb">;
401
402
Bob Wilson7de68142011-02-07 17:43:15 +0000403class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000404 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
405 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000406class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000407 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000408 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000409 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000410
Bob Wilson2a0e9742010-11-27 06:35:16 +0000411let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
412
Bob Wilson205a5ca2009-07-08 18:11:30 +0000413// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000414class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000415 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000416 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000417 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000418 let Rm = 0b1111;
419 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000420 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000421}
Bob Wilson621f1952010-03-23 05:25:43 +0000422class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000423 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000424 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000425 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 let Rm = 0b1111;
427 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000428 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000429}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000430
Owen Andersond9aa7d32010-11-02 00:05:05 +0000431def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
432def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
433def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
434def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000435
Owen Andersond9aa7d32010-11-02 00:05:05 +0000436def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
437def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
438def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
439def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000440
Evan Chengd2ca8132010-10-09 01:03:04 +0000441def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
442def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
443def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
444def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000445
Bob Wilson99493b22010-03-20 17:59:03 +0000446// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000447multiclass VLD1DWB<bits<4> op7_4, string Dt> {
448 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
449 (ins addrmode6:$Rn), IIC_VLD1u,
450 "vld1", Dt, "$Vd, $Rn!",
451 "$Rn.addr = $wb", []> {
452 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
453 let Inst{4} = Rn{4};
454 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000455 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000456 }
457 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
458 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
459 "vld1", Dt, "$Vd, $Rn, $Rm",
460 "$Rn.addr = $wb", []> {
461 let Inst{4} = Rn{4};
462 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000463 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000464 }
Owen Andersone85bd772010-11-02 00:24:52 +0000465}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000466multiclass VLD1QWB<bits<4> op7_4, string Dt> {
467 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
468 (ins addrmode6:$Rn), IIC_VLD1x2u,
469 "vld1", Dt, "$Vd, $Rn!",
470 "$Rn.addr = $wb", []> {
471 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
472 let Inst{5-4} = Rn{5-4};
473 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000474 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000475 }
476 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
477 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
478 "vld1", Dt, "$Vd, $Rn, $Rm",
479 "$Rn.addr = $wb", []> {
480 let Inst{5-4} = Rn{5-4};
481 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000482 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000483 }
Owen Andersone85bd772010-11-02 00:24:52 +0000484}
Bob Wilson99493b22010-03-20 17:59:03 +0000485
Jim Grosbach10b90a92011-10-24 21:45:13 +0000486defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
487defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
488defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
489defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
490defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
491defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
492defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
493defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000494
Jim Grosbach10b90a92011-10-24 21:45:13 +0000495def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
496def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
497def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
498def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
499def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
500def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
501def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
502def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000503
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000504// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000505class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000506 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000507 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000508 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000509 let Rm = 0b1111;
510 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000511 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000512}
Jim Grosbach59216752011-10-24 23:26:05 +0000513multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
514 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
515 (ins addrmode6:$Rn), IIC_VLD1x2u,
516 "vld1", Dt, "$Vd, $Rn!",
517 "$Rn.addr = $wb", []> {
518 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000519 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000520 let DecoderMethod = "DecodeVLDInstruction";
521 let AsmMatchConverter = "cvtVLDwbFixed";
522 }
523 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
524 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
525 "vld1", Dt, "$Vd, $Rn, $Rm",
526 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000527 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000528 let DecoderMethod = "DecodeVLDInstruction";
529 let AsmMatchConverter = "cvtVLDwbRegister";
530 }
Owen Andersone85bd772010-11-02 00:24:52 +0000531}
Bob Wilson052ba452010-03-22 18:22:06 +0000532
Owen Andersone85bd772010-11-02 00:24:52 +0000533def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
534def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
535def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
536def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000537
Jim Grosbach59216752011-10-24 23:26:05 +0000538defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
539defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
540defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
541defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000542
Jim Grosbach59216752011-10-24 23:26:05 +0000543def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000544
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000545// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000546class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000547 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000548 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000549 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000550 let Rm = 0b1111;
551 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000552 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000553}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000554multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
555 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
556 (ins addrmode6:$Rn), IIC_VLD1x2u,
557 "vld1", Dt, "$Vd, $Rn!",
558 "$Rn.addr = $wb", []> {
559 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
560 let Inst{5-4} = Rn{5-4};
561 let DecoderMethod = "DecodeVLDInstruction";
562 let AsmMatchConverter = "cvtVLDwbFixed";
563 }
564 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
565 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
566 "vld1", Dt, "$Vd, $Rn, $Rm",
567 "$Rn.addr = $wb", []> {
568 let Inst{5-4} = Rn{5-4};
569 let DecoderMethod = "DecodeVLDInstruction";
570 let AsmMatchConverter = "cvtVLDwbRegister";
571 }
Owen Andersone85bd772010-11-02 00:24:52 +0000572}
Johnny Chend7283d92010-02-23 20:51:23 +0000573
Owen Andersone85bd772010-11-02 00:24:52 +0000574def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
575def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
576def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
577def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000578
Jim Grosbach399cdca2011-10-25 00:14:01 +0000579defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
580defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
581defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
582defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000583
Jim Grosbach399cdca2011-10-25 00:14:01 +0000584def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000585
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000586// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000587class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
588 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000589 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000590 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000591 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000592 let Rm = 0b1111;
593 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000595}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000596
Jim Grosbach2af50d92011-12-09 19:07:20 +0000597def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
598def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
599def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000600
Jim Grosbach2af50d92011-12-09 19:07:20 +0000601def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
602def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
603def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000604
Bob Wilson9d84fb32010-09-14 20:59:49 +0000605def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
606def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
607def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000608
Evan Chengd2ca8132010-10-09 01:03:04 +0000609def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
610def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
611def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000612
Bob Wilson92cb9322010-03-20 20:10:51 +0000613// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000614multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
615 RegisterOperand VdTy, InstrItinClass itin> {
616 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
617 (ins addrmode6:$Rn), itin,
618 "vld2", Dt, "$Vd, $Rn!",
619 "$Rn.addr = $wb", []> {
620 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
621 let Inst{5-4} = Rn{5-4};
622 let DecoderMethod = "DecodeVLDInstruction";
623 let AsmMatchConverter = "cvtVLDwbFixed";
624 }
625 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
626 (ins addrmode6:$Rn, rGPR:$Rm), itin,
627 "vld2", Dt, "$Vd, $Rn, $Rm",
628 "$Rn.addr = $wb", []> {
629 let Inst{5-4} = Rn{5-4};
630 let DecoderMethod = "DecodeVLDInstruction";
631 let AsmMatchConverter = "cvtVLDwbRegister";
632 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000633}
Bob Wilson92cb9322010-03-20 20:10:51 +0000634
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000635defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
636defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
637defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000638
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000639defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
640defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
641defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000642
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000643def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
644def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
645def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
646def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
647def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
648def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000649
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000650def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
651def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
652def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
653def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
654def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
655def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000656
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000657// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000658def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
659def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
660def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
661defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
662defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
663defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000664
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000665// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000666class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000667 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 (ins addrmode6:$Rn), IIC_VLD3,
669 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
670 let Rm = 0b1111;
671 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000672 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000673}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000674
Owen Andersoncf667be2010-11-02 01:24:55 +0000675def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
676def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
677def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000678
Bob Wilson9d84fb32010-09-14 20:59:49 +0000679def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
680def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
681def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000682
Bob Wilson92cb9322010-03-20 20:10:51 +0000683// ...with address register writeback:
684class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
685 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000686 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
688 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
689 "$Rn.addr = $wb", []> {
690 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000692}
Bob Wilson92cb9322010-03-20 20:10:51 +0000693
Owen Andersoncf667be2010-11-02 01:24:55 +0000694def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
695def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
696def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000697
Evan Cheng84f69e82010-10-09 01:45:34 +0000698def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
699def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
700def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000701
Bob Wilson7de68142011-02-07 17:43:15 +0000702// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000703def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
704def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
705def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
706def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
707def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
708def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000709
Evan Cheng84f69e82010-10-09 01:45:34 +0000710def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
711def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
712def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000713
Bob Wilson92cb9322010-03-20 20:10:51 +0000714// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000715def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
716def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
717def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
718
Evan Cheng84f69e82010-10-09 01:45:34 +0000719def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
720def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
721def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000722
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000723// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000724class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
725 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000726 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000727 (ins addrmode6:$Rn), IIC_VLD4,
728 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
729 let Rm = 0b1111;
730 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000731 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000732}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000733
Owen Andersoncf667be2010-11-02 01:24:55 +0000734def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
735def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
736def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000737
Bob Wilson9d84fb32010-09-14 20:59:49 +0000738def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
739def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
740def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000741
Bob Wilson92cb9322010-03-20 20:10:51 +0000742// ...with address register writeback:
743class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
744 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000745 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000746 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000747 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
748 "$Rn.addr = $wb", []> {
749 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000751}
Bob Wilson92cb9322010-03-20 20:10:51 +0000752
Owen Andersoncf667be2010-11-02 01:24:55 +0000753def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
754def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
755def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000756
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000757def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
758def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
759def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000760
Bob Wilson7de68142011-02-07 17:43:15 +0000761// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000762def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
763def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
764def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
765def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
766def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
767def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000768
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000769def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
770def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
771def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000772
Bob Wilson92cb9322010-03-20 20:10:51 +0000773// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000774def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
775def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
776def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
777
778def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
779def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
780def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000781
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000782} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
783
Bob Wilson8466fa12010-09-13 23:01:35 +0000784// Classes for VLD*LN pseudo-instructions with multi-register operands.
785// These are expanded to real instructions after register allocation.
786class VLDQLNPseudo<InstrItinClass itin>
787 : PseudoNLdSt<(outs QPR:$dst),
788 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
789 itin, "$src = $dst">;
790class VLDQLNWBPseudo<InstrItinClass itin>
791 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
792 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
793 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
794class VLDQQLNPseudo<InstrItinClass itin>
795 : PseudoNLdSt<(outs QQPR:$dst),
796 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
797 itin, "$src = $dst">;
798class VLDQQLNWBPseudo<InstrItinClass itin>
799 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
800 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
801 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
802class VLDQQQQLNPseudo<InstrItinClass itin>
803 : PseudoNLdSt<(outs QQQQPR:$dst),
804 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
805 itin, "$src = $dst">;
806class VLDQQQQLNWBPseudo<InstrItinClass itin>
807 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
808 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
809 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
810
Bob Wilsonb07c1712009-10-07 21:53:04 +0000811// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000812class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
813 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000814 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000815 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
816 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817 "$src = $Vd",
818 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000819 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000820 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000821 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000822 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823}
Mon P Wang183c6272011-05-09 17:47:27 +0000824class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
825 PatFrag LoadOp>
826 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
827 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
828 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
829 "$src = $Vd",
830 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
831 (i32 (LoadOp addrmode6oneL32:$Rn)),
832 imm:$lane))]> {
833 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000834 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000835}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000836class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
837 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
838 (i32 (LoadOp addrmode6:$addr)),
839 imm:$lane))];
840}
841
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000842def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
843 let Inst{7-5} = lane{2-0};
844}
845def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
846 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000847 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000848}
Mon P Wang183c6272011-05-09 17:47:27 +0000849def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000850 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000851 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000853
854def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
855def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
856def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
857
Bob Wilson746fa172010-12-10 22:13:32 +0000858def : Pat<(vector_insert (v2f32 DPR:$src),
859 (f32 (load addrmode6:$addr)), imm:$lane),
860 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
861def : Pat<(vector_insert (v4f32 QPR:$src),
862 (f32 (load addrmode6:$addr)), imm:$lane),
863 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
864
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000865let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
866
867// ...with address register writeback:
868class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000869 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000871 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000872 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000873 "$src = $Vd, $Rn.addr = $wb", []> {
874 let DecoderMethod = "DecodeVLD1LN";
875}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000876
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
878 let Inst{7-5} = lane{2-0};
879}
880def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
881 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000882 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000883}
884def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
885 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 let Inst{5} = Rn{4};
887 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000888}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000889
890def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
891def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
892def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000893
Bob Wilson243fcc52009-09-01 04:26:28 +0000894// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000895class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000896 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000897 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
898 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000899 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000900 let Rm = 0b1111;
901 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000902 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000903}
Bob Wilson243fcc52009-09-01 04:26:28 +0000904
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000905def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
906 let Inst{7-5} = lane{2-0};
907}
908def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
909 let Inst{7-6} = lane{1-0};
910}
911def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
912 let Inst{7} = lane{0};
913}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000914
Evan Chengd2ca8132010-10-09 01:03:04 +0000915def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
916def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
917def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000918
Bob Wilson41315282010-03-20 20:39:53 +0000919// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000920def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
921 let Inst{7-6} = lane{1-0};
922}
923def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
924 let Inst{7} = lane{0};
925}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000926
Evan Chengd2ca8132010-10-09 01:03:04 +0000927def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
928def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000929
Bob Wilsona1023642010-03-20 20:47:18 +0000930// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000931class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000932 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000933 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000934 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000935 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
936 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
937 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000938 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000939}
Bob Wilsona1023642010-03-20 20:47:18 +0000940
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000941def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
942 let Inst{7-5} = lane{2-0};
943}
944def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
945 let Inst{7-6} = lane{1-0};
946}
947def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
948 let Inst{7} = lane{0};
949}
Bob Wilsona1023642010-03-20 20:47:18 +0000950
Evan Chengd2ca8132010-10-09 01:03:04 +0000951def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
952def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
953def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000954
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000955def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
956 let Inst{7-6} = lane{1-0};
957}
958def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
959 let Inst{7} = lane{0};
960}
Bob Wilsona1023642010-03-20 20:47:18 +0000961
Evan Chengd2ca8132010-10-09 01:03:04 +0000962def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
963def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000964
Bob Wilson243fcc52009-09-01 04:26:28 +0000965// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000966class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000967 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000969 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000972 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000973 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000974}
Bob Wilson243fcc52009-09-01 04:26:28 +0000975
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000976def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
977 let Inst{7-5} = lane{2-0};
978}
979def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
980 let Inst{7-6} = lane{1-0};
981}
982def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
983 let Inst{7} = lane{0};
984}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000985
Evan Cheng84f69e82010-10-09 01:45:34 +0000986def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
987def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
988def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000989
Bob Wilson41315282010-03-20 20:39:53 +0000990// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
992 let Inst{7-6} = lane{1-0};
993}
994def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
995 let Inst{7} = lane{0};
996}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000997
Evan Cheng84f69e82010-10-09 01:45:34 +0000998def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
999def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001000
Bob Wilsona1023642010-03-20 20:47:18 +00001001// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001002class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001003 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001004 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001005 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001006 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001007 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001008 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1009 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001010 []> {
1011 let DecoderMethod = "DecodeVLD3LN";
1012}
Bob Wilsona1023642010-03-20 20:47:18 +00001013
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001014def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1015 let Inst{7-5} = lane{2-0};
1016}
1017def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1018 let Inst{7-6} = lane{1-0};
1019}
1020def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001021 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Evan Cheng84f69e82010-10-09 01:45:34 +00001024def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1025def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1026def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001027
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001028def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1029 let Inst{7-6} = lane{1-0};
1030}
1031def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001032 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001033}
Bob Wilsona1023642010-03-20 20:47:18 +00001034
Evan Cheng84f69e82010-10-09 01:45:34 +00001035def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1036def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001037
Bob Wilson243fcc52009-09-01 04:26:28 +00001038// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001039class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001040 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001041 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001042 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001043 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001044 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001045 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001046 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001047 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001048 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001049}
Bob Wilson243fcc52009-09-01 04:26:28 +00001050
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001051def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1052 let Inst{7-5} = lane{2-0};
1053}
1054def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1055 let Inst{7-6} = lane{1-0};
1056}
1057def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001058 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001059 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001060}
Bob Wilson62e053e2009-10-08 22:53:57 +00001061
Evan Cheng10dc63f2010-10-09 04:07:58 +00001062def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1063def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1064def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001065
Bob Wilson41315282010-03-20 20:39:53 +00001066// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001067def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1068 let Inst{7-6} = lane{1-0};
1069}
1070def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001071 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001072 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001073}
Bob Wilson62e053e2009-10-08 22:53:57 +00001074
Evan Cheng10dc63f2010-10-09 04:07:58 +00001075def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1076def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001077
Bob Wilsona1023642010-03-20 20:47:18 +00001078// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001079class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001080 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001081 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001083 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001084 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001085"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1086"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001087 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001088 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001089 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001090}
Bob Wilsona1023642010-03-20 20:47:18 +00001091
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001092def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1093 let Inst{7-5} = lane{2-0};
1094}
1095def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1096 let Inst{7-6} = lane{1-0};
1097}
1098def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001099 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001100 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001101}
Bob Wilsona1023642010-03-20 20:47:18 +00001102
Evan Cheng10dc63f2010-10-09 04:07:58 +00001103def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1104def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1105def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001106
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001107def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1108 let Inst{7-6} = lane{1-0};
1109}
1110def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001111 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001112 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001113}
Bob Wilsona1023642010-03-20 20:47:18 +00001114
Evan Cheng10dc63f2010-10-09 04:07:58 +00001115def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1116def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001117
Bob Wilson2a0e9742010-11-27 06:35:16 +00001118} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1119
Bob Wilsonb07c1712009-10-07 21:53:04 +00001120// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001121class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001122 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1123 (ins addrmode6dup:$Rn),
1124 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1125 [(set VecListOneDAllLanes:$Vd,
1126 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001127 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001128 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001129 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001130}
1131class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1132 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001134}
1135
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001136def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1137def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1138def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001139
1140def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1141def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1142def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1143
Bob Wilson746fa172010-12-10 22:13:32 +00001144def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1145 (VLD1DUPd32 addrmode6:$addr)>;
1146def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1147 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1148
Bob Wilson2a0e9742010-11-27 06:35:16 +00001149let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1150
Bob Wilson20d55152010-12-10 22:13:24 +00001151class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001152 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001153 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001154 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001155 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001156 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001157 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001158}
1159
Bob Wilson20d55152010-12-10 22:13:24 +00001160def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1161def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1162def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001163
1164// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001165multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1166 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1167 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1168 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1169 "vld1", Dt, "$Vd, $Rn!",
1170 "$Rn.addr = $wb", []> {
1171 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1172 let Inst{4} = Rn{4};
1173 let DecoderMethod = "DecodeVLD1DupInstruction";
1174 let AsmMatchConverter = "cvtVLDwbFixed";
1175 }
1176 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1177 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1178 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1179 "vld1", Dt, "$Vd, $Rn, $Rm",
1180 "$Rn.addr = $wb", []> {
1181 let Inst{4} = Rn{4};
1182 let DecoderMethod = "DecodeVLD1DupInstruction";
1183 let AsmMatchConverter = "cvtVLDwbRegister";
1184 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001185}
Jim Grosbach096334e2011-11-30 19:35:44 +00001186multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1187 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1188 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1189 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1190 "vld1", Dt, "$Vd, $Rn!",
1191 "$Rn.addr = $wb", []> {
1192 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1193 let Inst{4} = Rn{4};
1194 let DecoderMethod = "DecodeVLD1DupInstruction";
1195 let AsmMatchConverter = "cvtVLDwbFixed";
1196 }
1197 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1198 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1199 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1200 "vld1", Dt, "$Vd, $Rn, $Rm",
1201 "$Rn.addr = $wb", []> {
1202 let Inst{4} = Rn{4};
1203 let DecoderMethod = "DecodeVLD1DupInstruction";
1204 let AsmMatchConverter = "cvtVLDwbRegister";
1205 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001206}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001207
Jim Grosbach096334e2011-11-30 19:35:44 +00001208defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1209defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1210defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001211
Jim Grosbach096334e2011-11-30 19:35:44 +00001212defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1213defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1214defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001215
Jim Grosbach096334e2011-11-30 19:35:44 +00001216def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1217def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1218def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1219def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1220def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1221def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001222
Bob Wilsonb07c1712009-10-07 21:53:04 +00001223// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001224class VLD2DUP<bits<4> op7_4, string Dt>
1225 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001226 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001227 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1228 let Rm = 0b1111;
1229 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001231}
1232
1233def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1234def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1235def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1236
1237def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1238def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1239def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1240
1241// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001242def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1243def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1244def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001245
1246// ...with address register writeback:
1247class VLD2DUPWB<bits<4> op7_4, string Dt>
1248 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001249 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001250 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1251 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001252 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001253}
1254
1255def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1256def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1257def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1258
Bob Wilson173fb142010-11-30 00:00:38 +00001259def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1260def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1261def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001262
1263def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1264def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1265def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1266
Bob Wilsonb07c1712009-10-07 21:53:04 +00001267// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001268class VLD3DUP<bits<4> op7_4, string Dt>
1269 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001270 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001271 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1272 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001273 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001274 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001275}
1276
1277def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1278def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1279def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1280
1281def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1282def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1283def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1284
1285// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001286def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1287def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1288def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001289
1290// ...with address register writeback:
1291class VLD3DUPWB<bits<4> op7_4, string Dt>
1292 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001293 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001294 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1295 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001296 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001297 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001298}
1299
1300def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1301def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1302def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1303
Bob Wilson173fb142010-11-30 00:00:38 +00001304def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1305def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1306def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001307
1308def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1309def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1310def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1311
Bob Wilsonb07c1712009-10-07 21:53:04 +00001312// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001313class VLD4DUP<bits<4> op7_4, string Dt>
1314 : NLdSt<1, 0b10, 0b1111, op7_4,
1315 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001316 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001317 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1318 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001319 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001320 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001321}
1322
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001323def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1324def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1325def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001326
1327def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1328def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1329def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1330
1331// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001332def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1333def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1334def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001335
1336// ...with address register writeback:
1337class VLD4DUPWB<bits<4> op7_4, string Dt>
1338 : NLdSt<1, 0b10, 0b1111, op7_4,
1339 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001340 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001341 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001342 "$Rn.addr = $wb", []> {
1343 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001345}
1346
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001347def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1348def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1349def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1350
1351def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1352def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1353def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001354
1355def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1356def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1357def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1358
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001359} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001360
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001361let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001362
Bob Wilson709d5922010-08-25 23:27:42 +00001363// Classes for VST* pseudo-instructions with multi-register operands.
1364// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001365class VSTQPseudo<InstrItinClass itin>
1366 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1367class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001368 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001369 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001370 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001371class VSTQWBfixedPseudo<InstrItinClass itin>
1372 : PseudoNLdSt<(outs GPR:$wb),
1373 (ins addrmode6:$addr, QPR:$src), itin,
1374 "$addr.addr = $wb">;
1375class VSTQWBregisterPseudo<InstrItinClass itin>
1376 : PseudoNLdSt<(outs GPR:$wb),
1377 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1378 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001379class VSTQQPseudo<InstrItinClass itin>
1380 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1381class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001382 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001383 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001384 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001385class VSTQQQQPseudo<InstrItinClass itin>
1386 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001387class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001388 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001389 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001390 "$addr.addr = $wb">;
1391
Bob Wilson11d98992010-03-23 06:20:33 +00001392// VST1 : Vector Store (multiple single elements)
1393class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001394 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1395 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001396 let Rm = 0b1111;
1397 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001398 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001399}
Bob Wilson11d98992010-03-23 06:20:33 +00001400class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001401 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1402 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001403 let Rm = 0b1111;
1404 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001405 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001406}
Bob Wilson11d98992010-03-23 06:20:33 +00001407
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001408def VST1d8 : VST1D<{0,0,0,?}, "8">;
1409def VST1d16 : VST1D<{0,1,0,?}, "16">;
1410def VST1d32 : VST1D<{1,0,0,?}, "32">;
1411def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001412
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001413def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1414def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1415def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1416def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001417
Evan Cheng60ff8792010-10-11 22:03:18 +00001418def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1419def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1420def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1421def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001422
Bob Wilson25eb5012010-03-20 20:54:36 +00001423// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001424multiclass VST1DWB<bits<4> op7_4, string Dt> {
1425 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1426 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1427 "vst1", Dt, "$Vd, $Rn!",
1428 "$Rn.addr = $wb", []> {
1429 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1430 let Inst{4} = Rn{4};
1431 let DecoderMethod = "DecodeVSTInstruction";
1432 let AsmMatchConverter = "cvtVSTwbFixed";
1433 }
1434 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1435 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1436 IIC_VLD1u,
1437 "vst1", Dt, "$Vd, $Rn, $Rm",
1438 "$Rn.addr = $wb", []> {
1439 let Inst{4} = Rn{4};
1440 let DecoderMethod = "DecodeVSTInstruction";
1441 let AsmMatchConverter = "cvtVSTwbRegister";
1442 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001443}
Jim Grosbach4334e032011-10-31 21:50:31 +00001444multiclass VST1QWB<bits<4> op7_4, string Dt> {
1445 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1446 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1447 "vst1", Dt, "$Vd, $Rn!",
1448 "$Rn.addr = $wb", []> {
1449 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1450 let Inst{5-4} = Rn{5-4};
1451 let DecoderMethod = "DecodeVSTInstruction";
1452 let AsmMatchConverter = "cvtVSTwbFixed";
1453 }
1454 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1455 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1456 IIC_VLD1x2u,
1457 "vst1", Dt, "$Vd, $Rn, $Rm",
1458 "$Rn.addr = $wb", []> {
1459 let Inst{5-4} = Rn{5-4};
1460 let DecoderMethod = "DecodeVSTInstruction";
1461 let AsmMatchConverter = "cvtVSTwbRegister";
1462 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001463}
Bob Wilson25eb5012010-03-20 20:54:36 +00001464
Jim Grosbach4334e032011-10-31 21:50:31 +00001465defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1466defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1467defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1468defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001469
Jim Grosbach4334e032011-10-31 21:50:31 +00001470defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1471defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1472defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1473defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001474
Jim Grosbach4334e032011-10-31 21:50:31 +00001475def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1476def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1477def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1478def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1479def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1480def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1481def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1482def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001483
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001484// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001485class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001486 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001487 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1488 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001489 let Rm = 0b1111;
1490 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001491 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001492}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001493multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1494 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1495 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1496 "vst1", Dt, "$Vd, $Rn!",
1497 "$Rn.addr = $wb", []> {
1498 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1499 let Inst{5-4} = Rn{5-4};
1500 let DecoderMethod = "DecodeVSTInstruction";
1501 let AsmMatchConverter = "cvtVSTwbFixed";
1502 }
1503 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1504 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1505 IIC_VLD1x3u,
1506 "vst1", Dt, "$Vd, $Rn, $Rm",
1507 "$Rn.addr = $wb", []> {
1508 let Inst{5-4} = Rn{5-4};
1509 let DecoderMethod = "DecodeVSTInstruction";
1510 let AsmMatchConverter = "cvtVSTwbRegister";
1511 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001512}
Bob Wilson052ba452010-03-22 18:22:06 +00001513
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001514def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1515def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1516def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1517def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001518
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001519defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1520defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1521defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1522defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001523
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001524def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1525def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1526def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001527
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001528// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001529class VST1D4<bits<4> op7_4, string Dt>
1530 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001531 (ins addrmode6:$Rn, VecListFourD:$Vd),
1532 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001533 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001534 let Rm = 0b1111;
1535 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001536 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001537}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001538multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1539 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1540 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1541 "vst1", Dt, "$Vd, $Rn!",
1542 "$Rn.addr = $wb", []> {
1543 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1544 let Inst{5-4} = Rn{5-4};
1545 let DecoderMethod = "DecodeVSTInstruction";
1546 let AsmMatchConverter = "cvtVSTwbFixed";
1547 }
1548 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1549 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1550 IIC_VLD1x4u,
1551 "vst1", Dt, "$Vd, $Rn, $Rm",
1552 "$Rn.addr = $wb", []> {
1553 let Inst{5-4} = Rn{5-4};
1554 let DecoderMethod = "DecodeVSTInstruction";
1555 let AsmMatchConverter = "cvtVSTwbRegister";
1556 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001557}
Bob Wilson25eb5012010-03-20 20:54:36 +00001558
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001559def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1560def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1561def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1562def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001563
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001564defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1565defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1566defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1567defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001568
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001569def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1570def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1571def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001572
Bob Wilsonb36ec862009-08-06 18:47:44 +00001573// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001574class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1575 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001576 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001577 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001578 let Rm = 0b1111;
1579 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001580 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001581}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001582
Jim Grosbach20accfc2011-12-14 20:59:15 +00001583def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1584def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1585def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001586
Jim Grosbach20accfc2011-12-14 20:59:15 +00001587def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1588def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1589def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001590
Evan Cheng60ff8792010-10-11 22:03:18 +00001591def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1592def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1593def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001594
Evan Cheng60ff8792010-10-11 22:03:18 +00001595def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1596def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1597def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001598
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001599// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001600multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1601 RegisterOperand VdTy> {
1602 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1603 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1604 "vst2", Dt, "$Vd, $Rn!",
1605 "$Rn.addr = $wb", []> {
1606 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001607 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001608 let DecoderMethod = "DecodeVSTInstruction";
1609 let AsmMatchConverter = "cvtVSTwbFixed";
1610 }
1611 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1612 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1613 "vst2", Dt, "$Vd, $Rn, $Rm",
1614 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001615 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001616 let DecoderMethod = "DecodeVSTInstruction";
1617 let AsmMatchConverter = "cvtVSTwbRegister";
1618 }
Owen Andersond2f37942010-11-02 21:16:58 +00001619}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001620multiclass VST2QWB<bits<4> op7_4, string Dt> {
1621 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1622 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1623 "vst2", Dt, "$Vd, $Rn!",
1624 "$Rn.addr = $wb", []> {
1625 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001626 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001627 let DecoderMethod = "DecodeVSTInstruction";
1628 let AsmMatchConverter = "cvtVSTwbFixed";
1629 }
1630 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1631 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1632 IIC_VLD1u,
1633 "vst2", Dt, "$Vd, $Rn, $Rm",
1634 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001635 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001636 let DecoderMethod = "DecodeVSTInstruction";
1637 let AsmMatchConverter = "cvtVSTwbRegister";
1638 }
Owen Andersond2f37942010-11-02 21:16:58 +00001639}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001640
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001641defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1642defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1643defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001644
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001645defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1646defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1647defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001648
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001649def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1650def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1651def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1652def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1653def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1654def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001655
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001656def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1657def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1658def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1659def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1660def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1661def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001662
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001663// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001664def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1665def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1666def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001667defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1668defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1669defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001670
Bob Wilsonb36ec862009-08-06 18:47:44 +00001671// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001672class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1673 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001674 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1675 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1676 let Rm = 0b1111;
1677 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001678 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001679}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001680
Owen Andersona1a45fd2010-11-02 21:47:03 +00001681def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1682def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1683def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001684
Evan Cheng60ff8792010-10-11 22:03:18 +00001685def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1686def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1687def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001688
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001689// ...with address register writeback:
1690class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1691 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001692 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001693 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001694 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1695 "$Rn.addr = $wb", []> {
1696 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001697 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001698}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001699
Owen Andersona1a45fd2010-11-02 21:47:03 +00001700def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1701def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1702def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001703
Evan Cheng60ff8792010-10-11 22:03:18 +00001704def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1705def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1706def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001707
Bob Wilson7de68142011-02-07 17:43:15 +00001708// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001709def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1710def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1711def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1712def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1713def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1714def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001715
Evan Cheng60ff8792010-10-11 22:03:18 +00001716def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1717def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1718def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001719
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001720// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001721def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1722def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1723def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1724
Evan Cheng60ff8792010-10-11 22:03:18 +00001725def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1726def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1727def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001728
Bob Wilsonb36ec862009-08-06 18:47:44 +00001729// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001730class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1731 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001732 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1733 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001734 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001735 let Rm = 0b1111;
1736 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001737 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001738}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001739
Owen Andersona1a45fd2010-11-02 21:47:03 +00001740def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1741def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1742def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001743
Evan Cheng60ff8792010-10-11 22:03:18 +00001744def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1745def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1746def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001747
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001748// ...with address register writeback:
1749class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1750 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001751 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001752 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001753 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1754 "$Rn.addr = $wb", []> {
1755 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001756 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001757}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001758
Owen Andersona1a45fd2010-11-02 21:47:03 +00001759def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1760def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1761def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001762
Evan Cheng60ff8792010-10-11 22:03:18 +00001763def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1764def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1765def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001766
Bob Wilson7de68142011-02-07 17:43:15 +00001767// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001768def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1769def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1770def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1771def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1772def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1773def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001774
Evan Cheng60ff8792010-10-11 22:03:18 +00001775def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1776def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1777def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001778
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001779// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001780def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1781def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1782def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1783
Evan Cheng60ff8792010-10-11 22:03:18 +00001784def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1785def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1786def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001787
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001788} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1789
Bob Wilson8466fa12010-09-13 23:01:35 +00001790// Classes for VST*LN pseudo-instructions with multi-register operands.
1791// These are expanded to real instructions after register allocation.
1792class VSTQLNPseudo<InstrItinClass itin>
1793 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1794 itin, "">;
1795class VSTQLNWBPseudo<InstrItinClass itin>
1796 : PseudoNLdSt<(outs GPR:$wb),
1797 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1798 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1799class VSTQQLNPseudo<InstrItinClass itin>
1800 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1801 itin, "">;
1802class VSTQQLNWBPseudo<InstrItinClass itin>
1803 : PseudoNLdSt<(outs GPR:$wb),
1804 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1805 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1806class VSTQQQQLNPseudo<InstrItinClass itin>
1807 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1808 itin, "">;
1809class VSTQQQQLNWBPseudo<InstrItinClass itin>
1810 : PseudoNLdSt<(outs GPR:$wb),
1811 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1812 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1813
Bob Wilsonb07c1712009-10-07 21:53:04 +00001814// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001815class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1816 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001817 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001818 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001819 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1820 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001821 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001822 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001823}
Mon P Wang183c6272011-05-09 17:47:27 +00001824class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1825 PatFrag StoreOp, SDNode ExtractOp>
1826 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1827 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1828 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001829 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001830 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001831 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001832}
Bob Wilsond168cef2010-11-03 16:24:53 +00001833class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1834 : VSTQLNPseudo<IIC_VST1ln> {
1835 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1836 addrmode6:$addr)];
1837}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001838
Bob Wilsond168cef2010-11-03 16:24:53 +00001839def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1840 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001841 let Inst{7-5} = lane{2-0};
1842}
Bob Wilsond168cef2010-11-03 16:24:53 +00001843def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1844 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001845 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001846 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001847}
Mon P Wang183c6272011-05-09 17:47:27 +00001848
1849def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001850 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001851 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001852}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001853
Bob Wilsond168cef2010-11-03 16:24:53 +00001854def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1855def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1856def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001857
Bob Wilson746fa172010-12-10 22:13:32 +00001858def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1859 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1860def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1861 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1862
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001863// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001864class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1865 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001866 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001867 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001868 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001869 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001870 "$Rn.addr = $wb",
1871 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001872 addrmode6:$Rn, am6offset:$Rm))]> {
1873 let DecoderMethod = "DecodeVST1LN";
1874}
Bob Wilsonda525062011-02-25 06:42:42 +00001875class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1876 : VSTQLNWBPseudo<IIC_VST1lnu> {
1877 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1878 addrmode6:$addr, am6offset:$offset))];
1879}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001880
Bob Wilsonda525062011-02-25 06:42:42 +00001881def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1882 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001883 let Inst{7-5} = lane{2-0};
1884}
Bob Wilsonda525062011-02-25 06:42:42 +00001885def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1886 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001887 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001888 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001889}
Bob Wilsonda525062011-02-25 06:42:42 +00001890def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1891 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001892 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001893 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001894}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001895
Bob Wilsonda525062011-02-25 06:42:42 +00001896def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1897def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1898def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1899
1900let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001901
Bob Wilson8a3198b2009-09-01 18:51:56 +00001902// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001903class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001904 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001905 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1906 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001907 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001908 let Rm = 0b1111;
1909 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001910 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001911}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001912
Owen Andersonb20594f2010-11-02 22:18:18 +00001913def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1914 let Inst{7-5} = lane{2-0};
1915}
1916def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1917 let Inst{7-6} = lane{1-0};
1918}
1919def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1920 let Inst{7} = lane{0};
1921}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001922
Evan Cheng60ff8792010-10-11 22:03:18 +00001923def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1924def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1925def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001926
Bob Wilson41315282010-03-20 20:39:53 +00001927// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001928def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1929 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001930 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001931}
1932def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1933 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001934 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001935}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001936
Evan Cheng60ff8792010-10-11 22:03:18 +00001937def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1938def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001939
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001940// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001941class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001942 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001943 (ins addrmode6:$Rn, am6offset:$Rm,
1944 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1945 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1946 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001947 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001948 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001949}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001950
Owen Andersonb20594f2010-11-02 22:18:18 +00001951def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1952 let Inst{7-5} = lane{2-0};
1953}
1954def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1955 let Inst{7-6} = lane{1-0};
1956}
1957def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1958 let Inst{7} = lane{0};
1959}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001960
Evan Cheng60ff8792010-10-11 22:03:18 +00001961def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1962def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1963def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001964
Owen Andersonb20594f2010-11-02 22:18:18 +00001965def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1966 let Inst{7-6} = lane{1-0};
1967}
1968def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1969 let Inst{7} = lane{0};
1970}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001971
Evan Cheng60ff8792010-10-11 22:03:18 +00001972def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1973def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001974
Bob Wilson8a3198b2009-09-01 18:51:56 +00001975// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001976class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001977 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001978 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001979 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001980 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1981 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001982 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001983}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001984
Owen Andersonb20594f2010-11-02 22:18:18 +00001985def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1986 let Inst{7-5} = lane{2-0};
1987}
1988def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1989 let Inst{7-6} = lane{1-0};
1990}
1991def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1992 let Inst{7} = lane{0};
1993}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001994
Evan Cheng60ff8792010-10-11 22:03:18 +00001995def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1996def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1997def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001998
Bob Wilson41315282010-03-20 20:39:53 +00001999// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002000def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2001 let Inst{7-6} = lane{1-0};
2002}
2003def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2004 let Inst{7} = lane{0};
2005}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002006
Evan Cheng60ff8792010-10-11 22:03:18 +00002007def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2008def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002009
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002010// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002011class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002012 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002013 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002014 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002015 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002016 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002017 "$Rn.addr = $wb", []> {
2018 let DecoderMethod = "DecodeVST3LN";
2019}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002020
Owen Andersonb20594f2010-11-02 22:18:18 +00002021def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2022 let Inst{7-5} = lane{2-0};
2023}
2024def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2025 let Inst{7-6} = lane{1-0};
2026}
2027def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2028 let Inst{7} = lane{0};
2029}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002030
Evan Cheng60ff8792010-10-11 22:03:18 +00002031def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2032def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2033def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002034
Owen Andersonb20594f2010-11-02 22:18:18 +00002035def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2036 let Inst{7-6} = lane{1-0};
2037}
2038def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2039 let Inst{7} = lane{0};
2040}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002041
Evan Cheng60ff8792010-10-11 22:03:18 +00002042def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2043def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002044
Bob Wilson8a3198b2009-09-01 18:51:56 +00002045// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002046class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002047 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002048 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002049 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002050 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002051 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002052 let Rm = 0b1111;
2053 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002054 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002055}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002056
Owen Andersonb20594f2010-11-02 22:18:18 +00002057def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2058 let Inst{7-5} = lane{2-0};
2059}
2060def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2061 let Inst{7-6} = lane{1-0};
2062}
2063def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2064 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002065 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002066}
Bob Wilson56311392009-10-09 00:01:36 +00002067
Evan Cheng60ff8792010-10-11 22:03:18 +00002068def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2069def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2070def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002071
Bob Wilson41315282010-03-20 20:39:53 +00002072// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002073def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2074 let Inst{7-6} = lane{1-0};
2075}
2076def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2077 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002078 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002079}
Bob Wilson56311392009-10-09 00:01:36 +00002080
Evan Cheng60ff8792010-10-11 22:03:18 +00002081def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2082def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002083
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002084// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002085class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002086 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002087 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002088 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002089 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002090 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2091 "$Rn.addr = $wb", []> {
2092 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002093 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002094}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002095
Owen Andersonb20594f2010-11-02 22:18:18 +00002096def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2097 let Inst{7-5} = lane{2-0};
2098}
2099def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2100 let Inst{7-6} = lane{1-0};
2101}
2102def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2103 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002104 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002105}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002106
Evan Cheng60ff8792010-10-11 22:03:18 +00002107def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2108def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2109def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002110
Owen Andersonb20594f2010-11-02 22:18:18 +00002111def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2112 let Inst{7-6} = lane{1-0};
2113}
2114def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2115 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002116 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002117}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002118
Evan Cheng60ff8792010-10-11 22:03:18 +00002119def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2120def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002121
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002122} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002123
Bob Wilson205a5ca2009-07-08 18:11:30 +00002124
Bob Wilson5bafff32009-06-22 23:27:02 +00002125//===----------------------------------------------------------------------===//
2126// NEON pattern fragments
2127//===----------------------------------------------------------------------===//
2128
2129// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002130def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002131 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2132 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002133}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002134def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002135 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2136 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002137}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002138def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002139 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2140 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002141}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002142def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002143 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2144 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002145}]>;
2146
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002147// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002148def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002149 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2150 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002151}]>;
2152
Bob Wilson5bafff32009-06-22 23:27:02 +00002153// Translate lane numbers from Q registers to D subregs.
2154def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002156}]>;
2157def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002159}]>;
2160def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002162}]>;
2163
2164//===----------------------------------------------------------------------===//
2165// Instruction Classes
2166//===----------------------------------------------------------------------===//
2167
Bob Wilson4711d5c2010-12-13 23:02:37 +00002168// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002169class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002170 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2171 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002172 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2173 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2174 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002175class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002176 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2177 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002178 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2179 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2180 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002181
Bob Wilson69bfbd62010-02-17 22:42:54 +00002182// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002183class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002184 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2188 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2189 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002190class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002191 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002194 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2195 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2196 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002197
Bob Wilson973a0742010-08-30 20:02:30 +00002198// Narrow 2-register operations.
2199class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2200 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2201 InstrItinClass itin, string OpcodeStr, string Dt,
2202 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002203 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2204 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2205 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002206
Bob Wilson5bafff32009-06-22 23:27:02 +00002207// Narrow 2-register intrinsics.
2208class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2209 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002210 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002211 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2213 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2214 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002215
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002216// Long 2-register operations (currently only used for VMOVL).
2217class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2218 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2219 InstrItinClass itin, string OpcodeStr, string Dt,
2220 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2222 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2223 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
Bob Wilson04063562010-12-15 22:14:12 +00002225// Long 2-register intrinsics.
2226class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2227 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2228 InstrItinClass itin, string OpcodeStr, string Dt,
2229 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2230 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2231 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2232 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2233
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002234// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002235class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002236 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002237 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002238 OpcodeStr, Dt, "$Vd, $Vm",
2239 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002240class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002241 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002242 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2243 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2244 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002245
Bob Wilson4711d5c2010-12-13 23:02:37 +00002246// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002247class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002249 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002250 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002251 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2252 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2253 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002254 let isCommutable = Commutable;
2255}
2256// Same as N3VD but no data type.
2257class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2258 InstrItinClass itin, string OpcodeStr,
2259 ValueType ResTy, ValueType OpTy,
2260 SDNode OpNode, bit Commutable>
2261 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002262 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2263 OpcodeStr, "$Vd, $Vn, $Vm", "",
2264 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 let isCommutable = Commutable;
2266}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002267
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002268class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 InstrItinClass itin, string OpcodeStr, string Dt,
2270 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002271 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002272 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2273 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002274 [(set (Ty DPR:$Vd),
2275 (Ty (ShOp (Ty DPR:$Vn),
2276 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002277 let isCommutable = 0;
2278}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002279class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002281 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002282 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2283 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 [(set (Ty DPR:$Vd),
2285 (Ty (ShOp (Ty DPR:$Vn),
2286 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002287 let isCommutable = 0;
2288}
2289
Bob Wilson5bafff32009-06-22 23:27:02 +00002290class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002291 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002292 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2295 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2296 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002297 let isCommutable = Commutable;
2298}
2299class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2300 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002301 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002302 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002303 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2304 OpcodeStr, "$Vd, $Vn, $Vm", "",
2305 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 let isCommutable = Commutable;
2307}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002308class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002310 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002311 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002312 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2313 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 [(set (ResTy QPR:$Vd),
2315 (ResTy (ShOp (ResTy QPR:$Vn),
2316 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002317 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002318 let isCommutable = 0;
2319}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002320class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002322 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002323 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2324 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002325 [(set (ResTy QPR:$Vd),
2326 (ResTy (ShOp (ResTy QPR:$Vn),
2327 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002328 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002329 let isCommutable = 0;
2330}
Bob Wilson5bafff32009-06-22 23:27:02 +00002331
2332// Basic 3-register intrinsics, both double- and quad-register.
2333class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002334 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002336 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002337 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2338 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2339 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002340 let isCommutable = Commutable;
2341}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002342class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002344 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002345 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2346 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002347 [(set (Ty DPR:$Vd),
2348 (Ty (IntOp (Ty DPR:$Vn),
2349 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002350 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002351 let isCommutable = 0;
2352}
David Goodwin658ea602009-09-25 18:38:29 +00002353class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002354 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002355 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002356 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2357 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002358 [(set (Ty DPR:$Vd),
2359 (Ty (IntOp (Ty DPR:$Vn),
2360 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002361 let isCommutable = 0;
2362}
Owen Anderson3557d002010-10-26 20:56:57 +00002363class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2364 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002365 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002366 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2367 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2368 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2369 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002370 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002371}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002372
Bob Wilson5bafff32009-06-22 23:27:02 +00002373class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002374 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002376 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002377 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2378 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2379 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002380 let isCommutable = Commutable;
2381}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002382class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 string OpcodeStr, string Dt,
2384 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002385 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002386 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2387 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002388 [(set (ResTy QPR:$Vd),
2389 (ResTy (IntOp (ResTy QPR:$Vn),
2390 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002391 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002392 let isCommutable = 0;
2393}
David Goodwin658ea602009-09-25 18:38:29 +00002394class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 string OpcodeStr, string Dt,
2396 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002397 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002398 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2399 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002400 [(set (ResTy QPR:$Vd),
2401 (ResTy (IntOp (ResTy QPR:$Vn),
2402 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002403 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002404 let isCommutable = 0;
2405}
Owen Anderson3557d002010-10-26 20:56:57 +00002406class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2407 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002408 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002409 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2410 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2411 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2412 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002413 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002414}
Bob Wilson5bafff32009-06-22 23:27:02 +00002415
Bob Wilson4711d5c2010-12-13 23:02:37 +00002416// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002417class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002419 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002421 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2422 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2423 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2424 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2425
David Goodwin658ea602009-09-25 18:38:29 +00002426class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002428 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002429 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002430 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002431 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002432 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002433 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002434 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002435 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002436 (Ty (MulOp DPR:$Vn,
2437 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002438 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002439class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002440 string OpcodeStr, string Dt,
2441 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002442 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002443 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002444 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002445 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002446 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002447 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002448 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002449 (Ty (MulOp DPR:$Vn,
2450 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002451 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002452
Bob Wilson5bafff32009-06-22 23:27:02 +00002453class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002455 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002456 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002457 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2458 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2459 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2460 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002461class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002463 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002464 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002465 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002466 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002467 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002468 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002469 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002470 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002471 (ResTy (MulOp QPR:$Vn,
2472 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002473 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002474class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 string OpcodeStr, string Dt,
2476 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002477 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002478 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002479 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002480 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002481 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002482 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002484 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002485 (ResTy (MulOp QPR:$Vn,
2486 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002487 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002488
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002489// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2490class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2491 InstrItinClass itin, string OpcodeStr, string Dt,
2492 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2493 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002494 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2495 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2496 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2497 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002498class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2499 InstrItinClass itin, string OpcodeStr, string Dt,
2500 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2501 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002502 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2503 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2504 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2505 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002506
Bob Wilson5bafff32009-06-22 23:27:02 +00002507// Neon 3-argument intrinsics, both double- and quad-register.
2508// The destination register is also used as the first source operand register.
2509class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002511 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2514 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2515 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2516 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002517class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002519 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2522 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2523 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2524 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002525
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002526// Long Multiply-Add/Sub operations.
2527class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2528 InstrItinClass itin, string OpcodeStr, string Dt,
2529 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2530 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002531 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2532 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2533 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2534 (TyQ (MulOp (TyD DPR:$Vn),
2535 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002536class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2537 InstrItinClass itin, string OpcodeStr, string Dt,
2538 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002539 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002540 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002541 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002542 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002543 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002544 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002545 (TyQ (MulOp (TyD DPR:$Vn),
2546 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002547 imm:$lane))))))]>;
2548class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2549 InstrItinClass itin, string OpcodeStr, string Dt,
2550 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002551 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002552 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002553 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002554 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002556 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 (TyQ (MulOp (TyD DPR:$Vn),
2558 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002559 imm:$lane))))))]>;
2560
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002561// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2562class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2563 InstrItinClass itin, string OpcodeStr, string Dt,
2564 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2565 SDNode OpNode>
2566 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002567 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2568 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2569 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2570 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2571 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002572
Bob Wilson5bafff32009-06-22 23:27:02 +00002573// Neon Long 3-argument intrinsic. The destination register is
2574// a quad-register and is also used as the first source operand register.
2575class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002577 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002579 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2580 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2581 [(set QPR:$Vd,
2582 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002583class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 string OpcodeStr, string Dt,
2585 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002586 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002587 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002588 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002589 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002590 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002591 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002592 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002593 (OpTy DPR:$Vn),
2594 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002595 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002596class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2597 InstrItinClass itin, string OpcodeStr, string Dt,
2598 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002599 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002600 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002601 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002602 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002603 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002604 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002605 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002606 (OpTy DPR:$Vn),
2607 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002608 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002609
Bob Wilson5bafff32009-06-22 23:27:02 +00002610// Narrowing 3-register intrinsics.
2611class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002612 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002613 Intrinsic IntOp, bit Commutable>
2614 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002615 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2616 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2617 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002618 let isCommutable = Commutable;
2619}
2620
Bob Wilson04d6c282010-08-29 05:57:34 +00002621// Long 3-register operations.
2622class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2623 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002624 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2625 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002626 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2627 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2628 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002629 let isCommutable = Commutable;
2630}
2631class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2632 InstrItinClass itin, string OpcodeStr, string Dt,
2633 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002634 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002635 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2636 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002637 [(set QPR:$Vd,
2638 (TyQ (OpNode (TyD DPR:$Vn),
2639 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002640class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2641 InstrItinClass itin, string OpcodeStr, string Dt,
2642 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002643 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002644 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2645 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002646 [(set QPR:$Vd,
2647 (TyQ (OpNode (TyD DPR:$Vn),
2648 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002649
2650// Long 3-register operations with explicitly extended operands.
2651class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2652 InstrItinClass itin, string OpcodeStr, string Dt,
2653 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2654 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002655 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2657 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2658 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2659 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002660 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002661}
2662
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002663// Long 3-register intrinsics with explicit extend (VABDL).
2664class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2665 InstrItinClass itin, string OpcodeStr, string Dt,
2666 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2667 bit Commutable>
2668 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002669 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2670 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2671 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2672 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002673 let isCommutable = Commutable;
2674}
2675
Bob Wilson5bafff32009-06-22 23:27:02 +00002676// Long 3-register intrinsics.
2677class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 InstrItinClass itin, string OpcodeStr, string Dt,
2679 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002681 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2682 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2683 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002684 let isCommutable = Commutable;
2685}
David Goodwin658ea602009-09-25 18:38:29 +00002686class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002687 string OpcodeStr, string Dt,
2688 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002689 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002690 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2691 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 [(set (ResTy QPR:$Vd),
2693 (ResTy (IntOp (OpTy DPR:$Vn),
2694 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002695 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2697 InstrItinClass itin, string OpcodeStr, string Dt,
2698 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002699 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002700 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2701 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002702 [(set (ResTy QPR:$Vd),
2703 (ResTy (IntOp (OpTy DPR:$Vn),
2704 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002705 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706
Bob Wilson04d6c282010-08-29 05:57:34 +00002707// Wide 3-register operations.
2708class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2709 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2710 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002711 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002712 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2713 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2714 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2715 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 let isCommutable = Commutable;
2717}
2718
2719// Pairwise long 2-register intrinsics, both double- and quad-register.
2720class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 bits<2> op17_16, bits<5> op11_7, bit op4,
2722 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002724 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2725 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2726 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 bits<2> op17_16, bits<5> op11_7, bit op4,
2729 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002731 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2732 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2733 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734
2735// Pairwise long 2-register accumulate intrinsics,
2736// both double- and quad-register.
2737// The destination register is also used as the first source operand register.
2738class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 bits<2> op17_16, bits<5> op11_7, bit op4,
2740 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2742 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002743 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2744 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2745 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 bits<2> op17_16, bits<5> op11_7, bit op4,
2748 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2750 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002751 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2752 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2753 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754
2755// Shift by immediate,
2756// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002757class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002758 Format f, InstrItinClass itin, Operand ImmTy,
2759 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002760 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002761 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002762 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2763 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002764class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002765 Format f, InstrItinClass itin, Operand ImmTy,
2766 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002767 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002768 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002769 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2770 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002771
Johnny Chen6c8648b2010-03-17 23:26:50 +00002772// Long shift by immediate.
2773class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2774 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002775 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002776 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002777 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002778 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2779 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002780 (i32 imm:$SIMM))))]>;
2781
Bob Wilson5bafff32009-06-22 23:27:02 +00002782// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002783class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002785 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002786 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002787 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002788 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2789 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002790 (i32 imm:$SIMM))))]>;
2791
2792// Shift right by immediate and accumulate,
2793// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002794class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002795 Operand ImmTy, string OpcodeStr, string Dt,
2796 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002797 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002798 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002799 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2800 [(set DPR:$Vd, (Ty (add DPR:$src1,
2801 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002802class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002803 Operand ImmTy, string OpcodeStr, string Dt,
2804 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002805 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002806 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002807 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2808 [(set QPR:$Vd, (Ty (add QPR:$src1,
2809 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002810
2811// Shift by immediate and insert,
2812// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002813class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002814 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2815 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002816 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002817 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002818 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2819 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002820class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002821 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2822 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002823 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002824 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002825 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2826 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002827
2828// Convert, with fractional bits immediate,
2829// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002830class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002833 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002834 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2835 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2836 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002837class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002840 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002841 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2842 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2843 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844
2845//===----------------------------------------------------------------------===//
2846// Multiclasses
2847//===----------------------------------------------------------------------===//
2848
Bob Wilson916ac5b2009-10-03 04:44:16 +00002849// Abbreviations used in multiclass suffixes:
2850// Q = quarter int (8 bit) elements
2851// H = half int (16 bit) elements
2852// S = single int (32 bit) elements
2853// D = double int (64 bit) elements
2854
Bob Wilson094dd802010-12-18 00:42:58 +00002855// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002856
Bob Wilson094dd802010-12-18 00:42:58 +00002857// Neon 2-register comparisons.
2858// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002859multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2860 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002861 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002862 // 64-bit vector types.
2863 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002864 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002865 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002866 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002867 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002868 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002869 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002870 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002871 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002872 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002873 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002874 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002875 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002876 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002877 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002878 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002879 let Inst{10} = 1; // overwrite F = 1
2880 }
2881
2882 // 128-bit vector types.
2883 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002884 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002885 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002886 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002887 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002888 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002889 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002890 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002891 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002892 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002893 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002894 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002895 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002896 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002897 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002898 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002899 let Inst{10} = 1; // overwrite F = 1
2900 }
2901}
2902
Bob Wilson094dd802010-12-18 00:42:58 +00002903
2904// Neon 2-register vector intrinsics,
2905// element sizes of 8, 16 and 32 bits:
2906multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2907 bits<5> op11_7, bit op4,
2908 InstrItinClass itinD, InstrItinClass itinQ,
2909 string OpcodeStr, string Dt, Intrinsic IntOp> {
2910 // 64-bit vector types.
2911 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2912 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2913 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2914 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2915 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2916 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2917
2918 // 128-bit vector types.
2919 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2920 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2921 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2922 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2923 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2924 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2925}
2926
2927
2928// Neon Narrowing 2-register vector operations,
2929// source operand element sizes of 16, 32 and 64 bits:
2930multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2931 bits<5> op11_7, bit op6, bit op4,
2932 InstrItinClass itin, string OpcodeStr, string Dt,
2933 SDNode OpNode> {
2934 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2935 itin, OpcodeStr, !strconcat(Dt, "16"),
2936 v8i8, v8i16, OpNode>;
2937 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2938 itin, OpcodeStr, !strconcat(Dt, "32"),
2939 v4i16, v4i32, OpNode>;
2940 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2941 itin, OpcodeStr, !strconcat(Dt, "64"),
2942 v2i32, v2i64, OpNode>;
2943}
2944
2945// Neon Narrowing 2-register vector intrinsics,
2946// source operand element sizes of 16, 32 and 64 bits:
2947multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2948 bits<5> op11_7, bit op6, bit op4,
2949 InstrItinClass itin, string OpcodeStr, string Dt,
2950 Intrinsic IntOp> {
2951 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2952 itin, OpcodeStr, !strconcat(Dt, "16"),
2953 v8i8, v8i16, IntOp>;
2954 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2955 itin, OpcodeStr, !strconcat(Dt, "32"),
2956 v4i16, v4i32, IntOp>;
2957 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2958 itin, OpcodeStr, !strconcat(Dt, "64"),
2959 v2i32, v2i64, IntOp>;
2960}
2961
2962
2963// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2964// source operand element sizes of 16, 32 and 64 bits:
2965multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2966 string OpcodeStr, string Dt, SDNode OpNode> {
2967 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2968 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2969 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2970 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2971 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2972 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2973}
2974
2975
Bob Wilson5bafff32009-06-22 23:27:02 +00002976// Neon 3-register vector operations.
2977
2978// First with only element sizes of 8, 16 and 32 bits:
2979multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002980 InstrItinClass itinD16, InstrItinClass itinD32,
2981 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002982 string OpcodeStr, string Dt,
2983 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002985 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002986 OpcodeStr, !strconcat(Dt, "8"),
2987 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002988 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002989 OpcodeStr, !strconcat(Dt, "16"),
2990 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002991 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 OpcodeStr, !strconcat(Dt, "32"),
2993 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994
2995 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002996 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002997 OpcodeStr, !strconcat(Dt, "8"),
2998 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002999 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "16"),
3001 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003002 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003003 OpcodeStr, !strconcat(Dt, "32"),
3004 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005}
3006
Jim Grosbach45755a72011-12-05 20:09:44 +00003007multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003008 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3009 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003010 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003011 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003012 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003013}
3014
Bob Wilson5bafff32009-06-22 23:27:02 +00003015// ....then also with element size 64 bits:
3016multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003017 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 string OpcodeStr, string Dt,
3019 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003020 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003022 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 OpcodeStr, !strconcat(Dt, "64"),
3024 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003025 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 OpcodeStr, !strconcat(Dt, "64"),
3027 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028}
3029
3030
Bob Wilson5bafff32009-06-22 23:27:02 +00003031// Neon 3-register vector intrinsics.
3032
3033// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003034multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003035 InstrItinClass itinD16, InstrItinClass itinD32,
3036 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 string OpcodeStr, string Dt,
3038 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003039 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003040 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003042 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003043 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 v2i32, v2i32, IntOp, Commutable>;
3046
3047 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003048 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003050 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003051 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 v4i32, v4i32, IntOp, Commutable>;
3054}
Owen Anderson3557d002010-10-26 20:56:57 +00003055multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3056 InstrItinClass itinD16, InstrItinClass itinD32,
3057 InstrItinClass itinQ16, InstrItinClass itinQ32,
3058 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003059 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003060 // 64-bit vector types.
3061 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3062 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003063 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003064 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3065 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003066 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003067
3068 // 128-bit vector types.
3069 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3070 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003071 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003072 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3073 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003074 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003075}
Bob Wilson5bafff32009-06-22 23:27:02 +00003076
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003077multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003078 InstrItinClass itinD16, InstrItinClass itinD32,
3079 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003081 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003082 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003083 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003084 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003085 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003086 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003087 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003089}
3090
Bob Wilson5bafff32009-06-22 23:27:02 +00003091// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003092multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003093 InstrItinClass itinD16, InstrItinClass itinD32,
3094 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 string OpcodeStr, string Dt,
3096 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003097 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003099 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003100 OpcodeStr, !strconcat(Dt, "8"),
3101 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003102 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "8"),
3104 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003105}
Owen Anderson3557d002010-10-26 20:56:57 +00003106multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3107 InstrItinClass itinD16, InstrItinClass itinD32,
3108 InstrItinClass itinQ16, InstrItinClass itinQ32,
3109 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003110 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003111 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003112 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003113 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3114 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003115 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003116 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3117 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003118 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003119}
3120
Bob Wilson5bafff32009-06-22 23:27:02 +00003121
3122// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003123multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003124 InstrItinClass itinD16, InstrItinClass itinD32,
3125 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 string OpcodeStr, string Dt,
3127 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003128 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003130 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003131 OpcodeStr, !strconcat(Dt, "64"),
3132 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003133 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003134 OpcodeStr, !strconcat(Dt, "64"),
3135 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136}
Owen Anderson3557d002010-10-26 20:56:57 +00003137multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3138 InstrItinClass itinD16, InstrItinClass itinD32,
3139 InstrItinClass itinQ16, InstrItinClass itinQ32,
3140 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003141 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003142 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003143 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003144 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3145 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003146 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003147 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3148 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003149 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003150}
Bob Wilson5bafff32009-06-22 23:27:02 +00003151
Bob Wilson5bafff32009-06-22 23:27:02 +00003152// Neon Narrowing 3-register vector intrinsics,
3153// source operand element sizes of 16, 32 and 64 bits:
3154multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 string OpcodeStr, string Dt,
3156 Intrinsic IntOp, bit Commutable = 0> {
3157 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3158 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003160 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3161 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003163 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3164 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 v2i32, v2i64, IntOp, Commutable>;
3166}
3167
3168
Bob Wilson04d6c282010-08-29 05:57:34 +00003169// Neon Long 3-register vector operations.
3170
3171multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3172 InstrItinClass itin16, InstrItinClass itin32,
3173 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003174 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003175 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3176 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003177 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003178 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003179 OpcodeStr, !strconcat(Dt, "16"),
3180 v4i32, v4i16, OpNode, Commutable>;
3181 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3182 OpcodeStr, !strconcat(Dt, "32"),
3183 v2i64, v2i32, OpNode, Commutable>;
3184}
3185
3186multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3187 InstrItinClass itin, string OpcodeStr, string Dt,
3188 SDNode OpNode> {
3189 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3190 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3191 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3192 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3193}
3194
3195multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3196 InstrItinClass itin16, InstrItinClass itin32,
3197 string OpcodeStr, string Dt,
3198 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3199 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3200 OpcodeStr, !strconcat(Dt, "8"),
3201 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003202 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003203 OpcodeStr, !strconcat(Dt, "16"),
3204 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3205 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3206 OpcodeStr, !strconcat(Dt, "32"),
3207 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003208}
3209
Bob Wilson5bafff32009-06-22 23:27:02 +00003210// Neon Long 3-register vector intrinsics.
3211
3212// First with only element sizes of 16 and 32 bits:
3213multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003214 InstrItinClass itin16, InstrItinClass itin32,
3215 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003216 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003217 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "16"),
3219 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003220 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003221 OpcodeStr, !strconcat(Dt, "32"),
3222 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003223}
3224
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003225multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003226 InstrItinClass itin, string OpcodeStr, string Dt,
3227 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003228 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003230 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003232}
3233
Bob Wilson5bafff32009-06-22 23:27:02 +00003234// ....then also with element size of 8 bits:
3235multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003236 InstrItinClass itin16, InstrItinClass itin32,
3237 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003238 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003239 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003241 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 OpcodeStr, !strconcat(Dt, "8"),
3243 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003244}
3245
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003246// ....with explicit extend (VABDL).
3247multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3248 InstrItinClass itin, string OpcodeStr, string Dt,
3249 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3250 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3251 OpcodeStr, !strconcat(Dt, "8"),
3252 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003253 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003254 OpcodeStr, !strconcat(Dt, "16"),
3255 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3256 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3257 OpcodeStr, !strconcat(Dt, "32"),
3258 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3259}
3260
Bob Wilson5bafff32009-06-22 23:27:02 +00003261
3262// Neon Wide 3-register vector intrinsics,
3263// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003264multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3265 string OpcodeStr, string Dt,
3266 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3267 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3268 OpcodeStr, !strconcat(Dt, "8"),
3269 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3270 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3271 OpcodeStr, !strconcat(Dt, "16"),
3272 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3273 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3274 OpcodeStr, !strconcat(Dt, "32"),
3275 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276}
3277
3278
3279// Neon Multiply-Op vector operations,
3280// element sizes of 8, 16 and 32 bits:
3281multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003282 InstrItinClass itinD16, InstrItinClass itinD32,
3283 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003285 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003286 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003287 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003288 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003290 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003291 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
3293 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003294 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003295 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003296 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003298 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300}
3301
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003302multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003303 InstrItinClass itinD16, InstrItinClass itinD32,
3304 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003305 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003306 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003308 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003309 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003310 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003311 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3312 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003313 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003314 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3315 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003316}
Bob Wilson5bafff32009-06-22 23:27:02 +00003317
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003318// Neon Intrinsic-Op vector operations,
3319// element sizes of 8, 16 and 32 bits:
3320multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3321 InstrItinClass itinD, InstrItinClass itinQ,
3322 string OpcodeStr, string Dt, Intrinsic IntOp,
3323 SDNode OpNode> {
3324 // 64-bit vector types.
3325 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3326 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3327 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3328 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3329 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3330 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3331
3332 // 128-bit vector types.
3333 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3334 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3335 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3336 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3337 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3338 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3339}
3340
Bob Wilson5bafff32009-06-22 23:27:02 +00003341// Neon 3-argument intrinsics,
3342// element sizes of 8, 16 and 32 bits:
3343multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003344 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003346 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003347 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003348 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003349 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003350 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003351 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003352 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003353
3354 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003355 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003356 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003357 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003358 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003359 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003360 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003361}
3362
3363
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003364// Neon Long Multiply-Op vector operations,
3365// element sizes of 8, 16 and 32 bits:
3366multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3367 InstrItinClass itin16, InstrItinClass itin32,
3368 string OpcodeStr, string Dt, SDNode MulOp,
3369 SDNode OpNode> {
3370 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3371 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3372 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3373 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3374 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3375 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3376}
3377
3378multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3379 string Dt, SDNode MulOp, SDNode OpNode> {
3380 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3381 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3382 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3383 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3384}
3385
3386
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// Neon Long 3-argument intrinsics.
3388
3389// First with only element sizes of 16 and 32 bits:
3390multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003391 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003392 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003393 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003395 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397}
3398
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003399multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003400 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003401 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003403 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003405}
3406
Bob Wilson5bafff32009-06-22 23:27:02 +00003407// ....then also with element size of 8 bits:
3408multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003409 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003411 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3412 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003413 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003414}
3415
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003416// ....with explicit extend (VABAL).
3417multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3418 InstrItinClass itin, string OpcodeStr, string Dt,
3419 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3420 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3421 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3422 IntOp, ExtOp, OpNode>;
3423 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3424 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3425 IntOp, ExtOp, OpNode>;
3426 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3427 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3428 IntOp, ExtOp, OpNode>;
3429}
3430
Bob Wilson5bafff32009-06-22 23:27:02 +00003431
Bob Wilson5bafff32009-06-22 23:27:02 +00003432// Neon Pairwise long 2-register intrinsics,
3433// element sizes of 8, 16 and 32 bits:
3434multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3435 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003436 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003437 // 64-bit vector types.
3438 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003439 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003441 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003442 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444
3445 // 128-bit vector types.
3446 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003447 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003449 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452}
3453
3454
3455// Neon Pairwise long 2-register accumulate intrinsics,
3456// element sizes of 8, 16 and 32 bits:
3457multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3458 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 // 64-bit vector types.
3461 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003464 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003465 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467
3468 // 128-bit vector types.
3469 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003473 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475}
3476
3477
3478// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003479// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003480// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003481multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3482 InstrItinClass itin, string OpcodeStr, string Dt,
3483 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003484 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003485 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003487 let Inst{21-19} = 0b001; // imm6 = 001xxx
3488 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003489 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003490 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003491 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3492 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003493 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003494 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003495 let Inst{21} = 0b1; // imm6 = 1xxxxx
3496 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003497 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003498 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003499 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003500
3501 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003502 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003503 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003504 let Inst{21-19} = 0b001; // imm6 = 001xxx
3505 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003506 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003507 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003508 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3509 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003510 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003511 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003512 let Inst{21} = 0b1; // imm6 = 1xxxxx
3513 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003514 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3515 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3516 // imm6 = xxxxxx
3517}
3518multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3519 InstrItinClass itin, string OpcodeStr, string Dt,
3520 SDNode OpNode> {
3521 // 64-bit vector types.
3522 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3523 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3524 let Inst{21-19} = 0b001; // imm6 = 001xxx
3525 }
3526 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3527 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3528 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3529 }
3530 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3531 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3532 let Inst{21} = 0b1; // imm6 = 1xxxxx
3533 }
3534 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3535 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3536 // imm6 = xxxxxx
3537
3538 // 128-bit vector types.
3539 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3540 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3541 let Inst{21-19} = 0b001; // imm6 = 001xxx
3542 }
3543 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3544 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3545 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3546 }
3547 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3548 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3549 let Inst{21} = 0b1; // imm6 = 1xxxxx
3550 }
3551 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003552 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003553 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003554}
3555
Bob Wilson5bafff32009-06-22 23:27:02 +00003556// Neon Shift-Accumulate vector operations,
3557// element sizes of 8, 16, 32 and 64 bits:
3558multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003560 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003561 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003563 let Inst{21-19} = 0b001; // imm6 = 001xxx
3564 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003565 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003567 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3568 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003569 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003570 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003571 let Inst{21} = 0b1; // imm6 = 1xxxxx
3572 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003573 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003575 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003576
3577 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003578 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003579 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003580 let Inst{21-19} = 0b001; // imm6 = 001xxx
3581 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003582 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003583 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003584 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3585 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003586 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003587 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003588 let Inst{21} = 0b1; // imm6 = 1xxxxx
3589 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003590 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003591 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003592 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003593}
3594
Bob Wilson5bafff32009-06-22 23:27:02 +00003595// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003596// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003597// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003598multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3599 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003600 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003601 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3602 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21-19} = 0b001; // imm6 = 001xxx
3604 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003605 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3606 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3608 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003609 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3610 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21} = 0b1; // imm6 = 1xxxxx
3612 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003613 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3614 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003615 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003616
3617 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003618 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3619 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003620 let Inst{21-19} = 0b001; // imm6 = 001xxx
3621 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003622 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3623 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003624 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3625 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003626 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3627 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003628 let Inst{21} = 0b1; // imm6 = 1xxxxx
3629 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003630 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3631 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3632 // imm6 = xxxxxx
3633}
3634multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3635 string OpcodeStr> {
3636 // 64-bit vector types.
3637 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3638 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3639 let Inst{21-19} = 0b001; // imm6 = 001xxx
3640 }
3641 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3642 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3643 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3644 }
3645 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3646 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3647 let Inst{21} = 0b1; // imm6 = 1xxxxx
3648 }
3649 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3650 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3651 // imm6 = xxxxxx
3652
3653 // 128-bit vector types.
3654 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3655 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3656 let Inst{21-19} = 0b001; // imm6 = 001xxx
3657 }
3658 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3659 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3660 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3661 }
3662 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3663 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3664 let Inst{21} = 0b1; // imm6 = 1xxxxx
3665 }
3666 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3667 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003668 // imm6 = xxxxxx
3669}
3670
3671// Neon Shift Long operations,
3672// element sizes of 8, 16, 32 bits:
3673multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003674 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003675 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003676 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003677 let Inst{21-19} = 0b001; // imm6 = 001xxx
3678 }
3679 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003680 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003681 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3682 }
3683 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003684 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003685 let Inst{21} = 0b1; // imm6 = 1xxxxx
3686 }
3687}
3688
3689// Neon Shift Narrow operations,
3690// element sizes of 16, 32, 64 bits:
3691multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003692 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003693 SDNode OpNode> {
3694 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003695 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003696 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003697 let Inst{21-19} = 0b001; // imm6 = 001xxx
3698 }
3699 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003700 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003701 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003702 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3703 }
3704 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003705 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003706 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003707 let Inst{21} = 0b1; // imm6 = 1xxxxx
3708 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003709}
3710
3711//===----------------------------------------------------------------------===//
3712// Instruction Definitions.
3713//===----------------------------------------------------------------------===//
3714
3715// Vector Add Operations.
3716
3717// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003718defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003719 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003720def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003721 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003722def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003723 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003724// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003725defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3726 "vaddl", "s", add, sext, 1>;
3727defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3728 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003730defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3731defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003733defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3734 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3735 "vhadd", "s", int_arm_neon_vhadds, 1>;
3736defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3737 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3738 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003739// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003740defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3741 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3742 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3743defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3744 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3745 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003747defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3748 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3749 "vqadd", "s", int_arm_neon_vqadds, 1>;
3750defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3751 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3752 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003753// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003754defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3755 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003756// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003757defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3758 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003759
3760// Vector Multiply Operations.
3761
3762// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003763defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003764 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003765def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3766 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3767def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3768 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003769def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003770 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003771def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003772 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003773defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003774def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3775def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3776 v2f32, fmul>;
3777
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003778def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3779 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3780 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3781 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003782 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003783 (SubReg_i16_lane imm:$lane)))>;
3784def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3785 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3786 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3787 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003788 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003789 (SubReg_i32_lane imm:$lane)))>;
3790def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3791 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3792 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3793 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003794 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003795 (SubReg_i32_lane imm:$lane)))>;
3796
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003798defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003799 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003801defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3802 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003803 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003804def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003805 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3806 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003807 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3808 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003809 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003810 (SubReg_i16_lane imm:$lane)))>;
3811def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003812 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3813 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003814 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3815 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003816 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003817 (SubReg_i32_lane imm:$lane)))>;
3818
Bob Wilson5bafff32009-06-22 23:27:02 +00003819// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003820defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3821 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003822 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003823defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3824 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003825 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003826def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003827 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3828 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003829 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3830 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003831 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003832 (SubReg_i16_lane imm:$lane)))>;
3833def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003834 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3835 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003836 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3837 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003838 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003839 (SubReg_i32_lane imm:$lane)))>;
3840
Bob Wilson5bafff32009-06-22 23:27:02 +00003841// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003842defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3843 "vmull", "s", NEONvmulls, 1>;
3844defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3845 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003846def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003847 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003848defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3849defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003850
Bob Wilson5bafff32009-06-22 23:27:02 +00003851// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003852defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3853 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3854defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3855 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003856
3857// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3858
3859// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003860defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003861 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3862def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003863 v2f32, fmul_su, fadd_mlx>,
3864 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003865def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003866 v4f32, fmul_su, fadd_mlx>,
3867 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003868defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003869 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3870def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003871 v2f32, fmul_su, fadd_mlx>,
3872 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003873def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003874 v4f32, v2f32, fmul_su, fadd_mlx>,
3875 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003876
3877def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003878 (mul (v8i16 QPR:$src2),
3879 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3880 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003881 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003882 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003883 (SubReg_i16_lane imm:$lane)))>;
3884
3885def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003886 (mul (v4i32 QPR:$src2),
3887 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3888 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003889 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003890 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003891 (SubReg_i32_lane imm:$lane)))>;
3892
Evan Cheng48575f62010-12-05 22:04:16 +00003893def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3894 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003895 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003896 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3897 (v4f32 QPR:$src2),
3898 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003899 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003900 (SubReg_i32_lane imm:$lane)))>,
3901 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003902
Bob Wilson5bafff32009-06-22 23:27:02 +00003903// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003904defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3905 "vmlal", "s", NEONvmulls, add>;
3906defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3907 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003908
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003909defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3910defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003911
Bob Wilson5bafff32009-06-22 23:27:02 +00003912// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003913defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003914 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003915defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003916
Bob Wilson5bafff32009-06-22 23:27:02 +00003917// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003918defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003919 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3920def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003921 v2f32, fmul_su, fsub_mlx>,
3922 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003923def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003924 v4f32, fmul_su, fsub_mlx>,
3925 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003926defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003927 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3928def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003929 v2f32, fmul_su, fsub_mlx>,
3930 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003931def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003932 v4f32, v2f32, fmul_su, fsub_mlx>,
3933 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003934
3935def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003936 (mul (v8i16 QPR:$src2),
3937 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3938 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003939 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003940 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003941 (SubReg_i16_lane imm:$lane)))>;
3942
3943def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003944 (mul (v4i32 QPR:$src2),
3945 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3946 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003947 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003948 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003949 (SubReg_i32_lane imm:$lane)))>;
3950
Evan Cheng48575f62010-12-05 22:04:16 +00003951def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3952 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003953 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3954 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003955 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003956 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003957 (SubReg_i32_lane imm:$lane)))>,
3958 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003959
Bob Wilson5bafff32009-06-22 23:27:02 +00003960// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003961defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3962 "vmlsl", "s", NEONvmulls, sub>;
3963defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3964 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003965
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003966defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3967defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003968
Bob Wilson5bafff32009-06-22 23:27:02 +00003969// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003970defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003971 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003972defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// Vector Subtract Operations.
3975
3976// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003977defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003978 "vsub", "i", sub, 0>;
3979def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003980 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003981def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003982 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003984defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3985 "vsubl", "s", sub, sext, 0>;
3986defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3987 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003989defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3990defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003991// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003992defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003993 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003994 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003995defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003996 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003997 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003998// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003999defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004000 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004001 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004002defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004003 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004004 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004006defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4007 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004009defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4010 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004011
4012// Vector Comparisons.
4013
4014// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004015defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4016 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004017def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004018 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004019def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004020 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004021
Johnny Chen363ac582010-02-23 01:42:58 +00004022defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004023 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004024
Bob Wilson5bafff32009-06-22 23:27:02 +00004025// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004026defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4027 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004028defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004029 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004030def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4031 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004032def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004033 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004034
Johnny Chen363ac582010-02-23 01:42:58 +00004035defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004036 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004037defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004038 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004039
Bob Wilson5bafff32009-06-22 23:27:02 +00004040// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004041defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4042 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4043defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4044 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004045def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004046 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004047def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004048 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004049
Johnny Chen363ac582010-02-23 01:42:58 +00004050defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004051 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004052defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004053 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004054
Bob Wilson5bafff32009-06-22 23:27:02 +00004055// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4057 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4058def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4059 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004060// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004061def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4062 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4063def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4064 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004066defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004067 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069// Vector Bitwise Operations.
4070
Bob Wilsoncba270d2010-07-13 21:16:48 +00004071def vnotd : PatFrag<(ops node:$in),
4072 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4073def vnotq : PatFrag<(ops node:$in),
4074 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004075
4076
Bob Wilson5bafff32009-06-22 23:27:02 +00004077// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004078def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4079 v2i32, v2i32, and, 1>;
4080def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4081 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004082
4083// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004084def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4085 v2i32, v2i32, xor, 1>;
4086def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4087 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004088
4089// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004090def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4091 v2i32, v2i32, or, 1>;
4092def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4093 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004094
Owen Andersond9668172010-11-03 22:44:51 +00004095def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004096 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004097 IIC_VMOVImm,
4098 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4099 [(set DPR:$Vd,
4100 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4101 let Inst{9} = SIMM{9};
4102}
4103
Owen Anderson080c0922010-11-05 19:27:46 +00004104def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004105 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004106 IIC_VMOVImm,
4107 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4108 [(set DPR:$Vd,
4109 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004110 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004111}
4112
4113def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004114 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004115 IIC_VMOVImm,
4116 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4117 [(set QPR:$Vd,
4118 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4119 let Inst{9} = SIMM{9};
4120}
4121
Owen Anderson080c0922010-11-05 19:27:46 +00004122def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004123 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004124 IIC_VMOVImm,
4125 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4126 [(set QPR:$Vd,
4127 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004128 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004129}
4130
4131
Bob Wilson5bafff32009-06-22 23:27:02 +00004132// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004133def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4134 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4135 "vbic", "$Vd, $Vn, $Vm", "",
4136 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4137 (vnotd DPR:$Vm))))]>;
4138def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4139 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4140 "vbic", "$Vd, $Vn, $Vm", "",
4141 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4142 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004143
Owen Anderson080c0922010-11-05 19:27:46 +00004144def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004145 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004146 IIC_VMOVImm,
4147 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4148 [(set DPR:$Vd,
4149 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4150 let Inst{9} = SIMM{9};
4151}
4152
4153def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004154 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004155 IIC_VMOVImm,
4156 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4157 [(set DPR:$Vd,
4158 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4159 let Inst{10-9} = SIMM{10-9};
4160}
4161
4162def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004163 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004164 IIC_VMOVImm,
4165 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4166 [(set QPR:$Vd,
4167 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4168 let Inst{9} = SIMM{9};
4169}
4170
4171def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004172 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004173 IIC_VMOVImm,
4174 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4175 [(set QPR:$Vd,
4176 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4177 let Inst{10-9} = SIMM{10-9};
4178}
4179
Bob Wilson5bafff32009-06-22 23:27:02 +00004180// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004181def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4182 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4183 "vorn", "$Vd, $Vn, $Vm", "",
4184 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4185 (vnotd DPR:$Vm))))]>;
4186def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4187 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4188 "vorn", "$Vd, $Vn, $Vm", "",
4189 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4190 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004191
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004192// VMVN : Vector Bitwise NOT (Immediate)
4193
4194let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004195
Owen Andersonca6945e2010-12-01 00:28:25 +00004196def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004197 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004198 "vmvn", "i16", "$Vd, $SIMM", "",
4199 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004200 let Inst{9} = SIMM{9};
4201}
4202
Owen Andersonca6945e2010-12-01 00:28:25 +00004203def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004204 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004205 "vmvn", "i16", "$Vd, $SIMM", "",
4206 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004207 let Inst{9} = SIMM{9};
4208}
4209
Owen Andersonca6945e2010-12-01 00:28:25 +00004210def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004211 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004212 "vmvn", "i32", "$Vd, $SIMM", "",
4213 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004214 let Inst{11-8} = SIMM{11-8};
4215}
4216
Owen Andersonca6945e2010-12-01 00:28:25 +00004217def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004218 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004219 "vmvn", "i32", "$Vd, $SIMM", "",
4220 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004221 let Inst{11-8} = SIMM{11-8};
4222}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004223}
4224
Bob Wilson5bafff32009-06-22 23:27:02 +00004225// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004226def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004227 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4228 "vmvn", "$Vd, $Vm", "",
4229 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004230def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004231 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4232 "vmvn", "$Vd, $Vm", "",
4233 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004234def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4235def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004236
4237// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004238def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4239 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004240 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004241 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004242 [(set DPR:$Vd,
4243 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004244
4245def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4246 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4247 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4248
Owen Anderson4110b432010-10-25 20:13:13 +00004249def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4250 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004251 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004252 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004253 [(set QPR:$Vd,
4254 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004255
4256def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4257 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4258 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
4260// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004261// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004262// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004263def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004264 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004265 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004266 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004267 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004268def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004269 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004270 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004271 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004272 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004273
Bob Wilson5bafff32009-06-22 23:27:02 +00004274// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004275// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004276// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004277def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004278 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004279 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004280 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004281 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004282def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004283 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004284 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004285 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004286 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004287
4288// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004289// for equivalent operations with different register constraints; it just
4290// inserts copies.
4291
4292// Vector Absolute Differences.
4293
4294// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004295defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004296 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004297 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004298defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004299 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004300 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004301def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004302 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004303def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004304 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004305
4306// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004307defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4308 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4309defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4310 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004311
4312// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004313defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4314 "vaba", "s", int_arm_neon_vabds, add>;
4315defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4316 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004317
4318// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004319defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4320 "vabal", "s", int_arm_neon_vabds, zext, add>;
4321defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4322 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
4324// Vector Maximum and Minimum.
4325
4326// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004327defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004328 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004329 "vmax", "s", int_arm_neon_vmaxs, 1>;
4330defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004331 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004332 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004333def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4334 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004335 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004336def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4337 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004338 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4339
4340// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004341defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4342 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4343 "vmin", "s", int_arm_neon_vmins, 1>;
4344defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4345 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4346 "vmin", "u", int_arm_neon_vminu, 1>;
4347def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4348 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004349 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004350def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4351 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004352 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004353
4354// Vector Pairwise Operations.
4355
4356// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004357def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4358 "vpadd", "i8",
4359 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4360def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4361 "vpadd", "i16",
4362 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4363def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4364 "vpadd", "i32",
4365 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004366def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004367 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004368 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369
4370// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004371defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004372 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004373defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004374 int_arm_neon_vpaddlu>;
4375
4376// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004377defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004378 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004379defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004380 int_arm_neon_vpadalu>;
4381
4382// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004383def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004384 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004385def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004386 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004387def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004388 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004389def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004390 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004391def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004392 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004393def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004394 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004395def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004396 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004397
4398// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004399def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004400 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004401def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004402 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004403def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004404 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004405def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004406 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004407def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004408 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004409def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004410 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004411def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004412 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004413
4414// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4415
4416// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004417def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004418 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004419 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004420def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004421 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004422 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004423def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004424 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004425 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004426def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004427 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004428 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004429
4430// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004431def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004432 IIC_VRECSD, "vrecps", "f32",
4433 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004434def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004435 IIC_VRECSQ, "vrecps", "f32",
4436 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004437
4438// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004439def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004440 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004441 v2i32, v2i32, int_arm_neon_vrsqrte>;
4442def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004443 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004444 v4i32, v4i32, int_arm_neon_vrsqrte>;
4445def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004446 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004447 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004448def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004449 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004450 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004451
4452// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004453def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004454 IIC_VRECSD, "vrsqrts", "f32",
4455 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004456def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004457 IIC_VRECSQ, "vrsqrts", "f32",
4458 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004459
4460// Vector Shifts.
4461
4462// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004463defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004464 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004465 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004466defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004467 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004468 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004469
Bob Wilson5bafff32009-06-22 23:27:02 +00004470// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004471defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4472
Bob Wilson5bafff32009-06-22 23:27:02 +00004473// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004474defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4475defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476
4477// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004478defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4479defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004480
4481// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004482class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004483 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004484 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004485 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004486 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004487 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004488 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004489}
Evan Chengf81bf152009-11-23 21:57:23 +00004490def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004491 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004492def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004493 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004494def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004495 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496
4497// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004498defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004499 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
4501// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004502defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004503 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004504 "vrshl", "s", int_arm_neon_vrshifts>;
4505defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004506 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004507 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004508// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004509defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4510defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004511
4512// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004513defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004514 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
4516// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004517defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004518 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004519 "vqshl", "s", int_arm_neon_vqshifts>;
4520defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004521 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004522 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004523// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004524defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4525defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4526
Bob Wilson5bafff32009-06-22 23:27:02 +00004527// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004528defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004529
4530// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004531defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004532 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004533defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004534 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004535
4536// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004537defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004538 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
4540// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004541defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004542 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004543 "vqrshl", "s", int_arm_neon_vqrshifts>;
4544defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004545 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004546 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004547
4548// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004549defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004550 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004551defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004552 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004553
4554// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004555defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004556 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004557
4558// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004559defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4560defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004561// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004562defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4563defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004564
4565// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004566defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4567
Bob Wilson5bafff32009-06-22 23:27:02 +00004568// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004569defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004570
4571// Vector Absolute and Saturating Absolute.
4572
4573// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004574defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004575 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004576 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004577def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004578 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004579 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004580def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004581 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004582 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004583
4584// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004585defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004586 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004587 int_arm_neon_vqabs>;
4588
4589// Vector Negate.
4590
Bob Wilsoncba270d2010-07-13 21:16:48 +00004591def vnegd : PatFrag<(ops node:$in),
4592 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4593def vnegq : PatFrag<(ops node:$in),
4594 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004595
Evan Chengf81bf152009-11-23 21:57:23 +00004596class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004597 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4598 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4599 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004600class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004601 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4602 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4603 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
Chris Lattner0a00ed92010-03-28 08:39:10 +00004605// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004606def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4607def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4608def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4609def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4610def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4611def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004612
4613// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004614def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004615 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4616 "vneg", "f32", "$Vd, $Vm", "",
4617 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004618def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004619 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4620 "vneg", "f32", "$Vd, $Vm", "",
4621 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004622
Bob Wilsoncba270d2010-07-13 21:16:48 +00004623def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4624def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4625def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4626def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4627def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4628def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004629
4630// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004631defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004632 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004633 int_arm_neon_vqneg>;
4634
4635// Vector Bit Counting Operations.
4636
4637// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004638defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004639 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004640 int_arm_neon_vcls>;
4641// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004642defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004643 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004644 int_arm_neon_vclz>;
4645// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004646def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004647 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004648 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004649def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004650 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004651 v16i8, v16i8, int_arm_neon_vcnt>;
4652
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004653// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004654def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004655 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4656 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004657def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004658 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4659 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004660
Bob Wilson5bafff32009-06-22 23:27:02 +00004661// Vector Move Operations.
4662
4663// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004664def : InstAlias<"vmov${p} $Vd, $Vm",
4665 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4666def : InstAlias<"vmov${p} $Vd, $Vm",
4667 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004668
Bob Wilson5bafff32009-06-22 23:27:02 +00004669// VMOV : Vector Move (Immediate)
4670
Evan Cheng47006be2010-05-17 21:54:50 +00004671let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004672def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004673 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004674 "vmov", "i8", "$Vd, $SIMM", "",
4675 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4676def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004677 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004678 "vmov", "i8", "$Vd, $SIMM", "",
4679 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004680
Owen Andersonca6945e2010-12-01 00:28:25 +00004681def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004682 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004683 "vmov", "i16", "$Vd, $SIMM", "",
4684 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004685 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004686}
4687
Owen Andersonca6945e2010-12-01 00:28:25 +00004688def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004689 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004690 "vmov", "i16", "$Vd, $SIMM", "",
4691 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004692 let Inst{9} = SIMM{9};
4693}
Bob Wilson5bafff32009-06-22 23:27:02 +00004694
Owen Andersonca6945e2010-12-01 00:28:25 +00004695def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004696 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004697 "vmov", "i32", "$Vd, $SIMM", "",
4698 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004699 let Inst{11-8} = SIMM{11-8};
4700}
4701
Owen Andersonca6945e2010-12-01 00:28:25 +00004702def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004703 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004704 "vmov", "i32", "$Vd, $SIMM", "",
4705 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004706 let Inst{11-8} = SIMM{11-8};
4707}
Bob Wilson5bafff32009-06-22 23:27:02 +00004708
Owen Andersonca6945e2010-12-01 00:28:25 +00004709def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004710 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004711 "vmov", "i64", "$Vd, $SIMM", "",
4712 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4713def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004714 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004715 "vmov", "i64", "$Vd, $SIMM", "",
4716 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004717
4718def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4719 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4720 "vmov", "f32", "$Vd, $SIMM", "",
4721 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4722def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4723 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4724 "vmov", "f32", "$Vd, $SIMM", "",
4725 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004726} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004727
4728// VMOV : Vector Get Lane (move scalar to ARM core register)
4729
Johnny Chen131c4a52009-11-23 17:48:17 +00004730def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004731 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4732 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004733 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4734 imm:$lane))]> {
4735 let Inst{21} = lane{2};
4736 let Inst{6-5} = lane{1-0};
4737}
Johnny Chen131c4a52009-11-23 17:48:17 +00004738def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004739 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4740 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004741 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4742 imm:$lane))]> {
4743 let Inst{21} = lane{1};
4744 let Inst{6} = lane{0};
4745}
Johnny Chen131c4a52009-11-23 17:48:17 +00004746def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004747 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4748 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004749 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4750 imm:$lane))]> {
4751 let Inst{21} = lane{2};
4752 let Inst{6-5} = lane{1-0};
4753}
Johnny Chen131c4a52009-11-23 17:48:17 +00004754def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004755 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4756 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004757 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4758 imm:$lane))]> {
4759 let Inst{21} = lane{1};
4760 let Inst{6} = lane{0};
4761}
Johnny Chen131c4a52009-11-23 17:48:17 +00004762def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004763 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4764 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004765 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4766 imm:$lane))]> {
4767 let Inst{21} = lane{0};
4768}
Bob Wilson5bafff32009-06-22 23:27:02 +00004769// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4770def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4771 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004772 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004773 (SubReg_i8_lane imm:$lane))>;
4774def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4775 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004776 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004777 (SubReg_i16_lane imm:$lane))>;
4778def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4779 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004780 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004781 (SubReg_i8_lane imm:$lane))>;
4782def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4783 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004784 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004785 (SubReg_i16_lane imm:$lane))>;
4786def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4787 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004788 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004789 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004790def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004791 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004792 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004793def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004794 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004795 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004796//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004797// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004798def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004799 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004800
4801
4802// VMOV : Vector Set Lane (move ARM core register to scalar)
4803
Owen Andersond2fbdb72010-10-27 21:28:09 +00004804let Constraints = "$src1 = $V" in {
4805def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004806 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4807 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004808 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4809 GPR:$R, imm:$lane))]> {
4810 let Inst{21} = lane{2};
4811 let Inst{6-5} = lane{1-0};
4812}
4813def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004814 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4815 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004816 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4817 GPR:$R, imm:$lane))]> {
4818 let Inst{21} = lane{1};
4819 let Inst{6} = lane{0};
4820}
4821def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004822 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4823 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004824 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4825 GPR:$R, imm:$lane))]> {
4826 let Inst{21} = lane{0};
4827}
Bob Wilson5bafff32009-06-22 23:27:02 +00004828}
4829def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004830 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004831 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004832 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004833 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004834 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004835def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004836 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004837 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004838 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004839 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004840 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004841def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004842 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004843 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004844 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004845 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004846 (DSubReg_i32_reg imm:$lane)))>;
4847
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004848def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004849 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4850 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004851def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004852 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4853 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004854
4855//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004856// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004857def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004858 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004859
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004860def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004861 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004862def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004863 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004864def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004865 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004866
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004867def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4868 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4869def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4870 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4871def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4872 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4873
4874def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4875 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4876 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004877 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004878def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4879 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4880 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004881 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004882def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4883 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4884 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004885 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004886
Bob Wilson5bafff32009-06-22 23:27:02 +00004887// VDUP : Vector Duplicate (from ARM core register to all elements)
4888
Evan Chengf81bf152009-11-23 21:57:23 +00004889class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004890 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4891 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4892 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004893class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004894 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4895 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4896 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004897
Evan Chengf81bf152009-11-23 21:57:23 +00004898def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4899def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4900def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4901def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4902def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4903def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004904
Jim Grosbach958108a2011-03-11 20:44:08 +00004905def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4906def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004907
4908// VDUP : Vector Duplicate Lane (from scalar to all elements)
4909
Johnny Chene4614f72010-03-25 17:01:27 +00004910class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004911 ValueType Ty, Operand IdxTy>
4912 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4913 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004914 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004915
Johnny Chene4614f72010-03-25 17:01:27 +00004916class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004917 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4918 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4919 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004920 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004921 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004922
Bob Wilson507df402009-10-21 02:15:46 +00004923// Inst{19-16} is partially specified depending on the element size.
4924
Jim Grosbach460a9052011-10-07 23:56:00 +00004925def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4926 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004927 let Inst{19-17} = lane{2-0};
4928}
Jim Grosbach460a9052011-10-07 23:56:00 +00004929def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4930 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004931 let Inst{19-18} = lane{1-0};
4932}
Jim Grosbach460a9052011-10-07 23:56:00 +00004933def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4934 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004935 let Inst{19} = lane{0};
4936}
Jim Grosbach460a9052011-10-07 23:56:00 +00004937def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4938 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004939 let Inst{19-17} = lane{2-0};
4940}
Jim Grosbach460a9052011-10-07 23:56:00 +00004941def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4942 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004943 let Inst{19-18} = lane{1-0};
4944}
Jim Grosbach460a9052011-10-07 23:56:00 +00004945def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4946 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004947 let Inst{19} = lane{0};
4948}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004949
4950def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4951 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4952
4953def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4954 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004955
Bob Wilson0ce37102009-08-14 05:08:32 +00004956def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4957 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4958 (DSubReg_i8_reg imm:$lane))),
4959 (SubReg_i8_lane imm:$lane)))>;
4960def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4961 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4962 (DSubReg_i16_reg imm:$lane))),
4963 (SubReg_i16_lane imm:$lane)))>;
4964def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4965 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4966 (DSubReg_i32_reg imm:$lane))),
4967 (SubReg_i32_lane imm:$lane)))>;
4968def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004969 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004970 (DSubReg_i32_reg imm:$lane))),
4971 (SubReg_i32_lane imm:$lane)))>;
4972
Jim Grosbach65dc3032010-10-06 21:16:16 +00004973def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004974 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004975def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004976 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004977
Bob Wilson5bafff32009-06-22 23:27:02 +00004978// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004979defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004980 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004981// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004982defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4983 "vqmovn", "s", int_arm_neon_vqmovns>;
4984defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4985 "vqmovn", "u", int_arm_neon_vqmovnu>;
4986defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4987 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004988// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004989defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4990defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004991
4992// Vector Conversions.
4993
Johnny Chen9e088762010-03-17 17:52:21 +00004994// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004995def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4996 v2i32, v2f32, fp_to_sint>;
4997def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4998 v2i32, v2f32, fp_to_uint>;
4999def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5000 v2f32, v2i32, sint_to_fp>;
5001def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5002 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005003
Johnny Chen6c8648b2010-03-17 23:26:50 +00005004def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5005 v4i32, v4f32, fp_to_sint>;
5006def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5007 v4i32, v4f32, fp_to_uint>;
5008def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5009 v4f32, v4i32, sint_to_fp>;
5010def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5011 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005012
5013// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005014let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005015def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005016 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005017def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005018 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005019def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005020 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005021def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005022 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005023}
Bob Wilson5bafff32009-06-22 23:27:02 +00005024
Owen Andersonb589be92011-11-15 19:55:00 +00005025let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005026def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005027 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005028def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005029 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005030def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005031 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005032def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005033 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005034}
Bob Wilson5bafff32009-06-22 23:27:02 +00005035
Bob Wilson04063562010-12-15 22:14:12 +00005036// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5037def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5038 IIC_VUNAQ, "vcvt", "f16.f32",
5039 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5040 Requires<[HasNEON, HasFP16]>;
5041def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5042 IIC_VUNAQ, "vcvt", "f32.f16",
5043 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5044 Requires<[HasNEON, HasFP16]>;
5045
Bob Wilsond8e17572009-08-12 22:31:50 +00005046// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005047
5048// VREV64 : Vector Reverse elements within 64-bit doublewords
5049
Evan Chengf81bf152009-11-23 21:57:23 +00005050class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005051 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5052 (ins DPR:$Vm), IIC_VMOVD,
5053 OpcodeStr, Dt, "$Vd, $Vm", "",
5054 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005055class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005056 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5057 (ins QPR:$Vm), IIC_VMOVQ,
5058 OpcodeStr, Dt, "$Vd, $Vm", "",
5059 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005060
Evan Chengf81bf152009-11-23 21:57:23 +00005061def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5062def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5063def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005064def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005065
Evan Chengf81bf152009-11-23 21:57:23 +00005066def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5067def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5068def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005069def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005070
5071// VREV32 : Vector Reverse elements within 32-bit words
5072
Evan Chengf81bf152009-11-23 21:57:23 +00005073class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005074 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5075 (ins DPR:$Vm), IIC_VMOVD,
5076 OpcodeStr, Dt, "$Vd, $Vm", "",
5077 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005078class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005079 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5080 (ins QPR:$Vm), IIC_VMOVQ,
5081 OpcodeStr, Dt, "$Vd, $Vm", "",
5082 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005083
Evan Chengf81bf152009-11-23 21:57:23 +00005084def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5085def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005086
Evan Chengf81bf152009-11-23 21:57:23 +00005087def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5088def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005089
5090// VREV16 : Vector Reverse elements within 16-bit halfwords
5091
Evan Chengf81bf152009-11-23 21:57:23 +00005092class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005093 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5094 (ins DPR:$Vm), IIC_VMOVD,
5095 OpcodeStr, Dt, "$Vd, $Vm", "",
5096 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005097class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005098 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5099 (ins QPR:$Vm), IIC_VMOVQ,
5100 OpcodeStr, Dt, "$Vd, $Vm", "",
5101 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005102
Evan Chengf81bf152009-11-23 21:57:23 +00005103def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5104def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005105
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005106// Other Vector Shuffles.
5107
Bob Wilson5e8b8332011-01-07 04:59:04 +00005108// Aligned extractions: really just dropping registers
5109
5110class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5111 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5112 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5113
5114def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5115
5116def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5117
5118def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5119
5120def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5121
5122def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5123
5124
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005125// VEXT : Vector Extract
5126
Jim Grosbach587f5062011-12-02 23:34:39 +00005127class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005128 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005129 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005130 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5131 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005132 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005133 bits<4> index;
5134 let Inst{11-8} = index{3-0};
5135}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005136
Jim Grosbach587f5062011-12-02 23:34:39 +00005137class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005138 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005139 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005140 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5141 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005142 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005143 bits<4> index;
5144 let Inst{11-8} = index{3-0};
5145}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005146
Jim Grosbach587f5062011-12-02 23:34:39 +00005147def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005148 let Inst{11-8} = index{3-0};
5149}
Jim Grosbach587f5062011-12-02 23:34:39 +00005150def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005151 let Inst{11-9} = index{2-0};
5152 let Inst{8} = 0b0;
5153}
Jim Grosbach587f5062011-12-02 23:34:39 +00005154def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005155 let Inst{11-10} = index{1-0};
5156 let Inst{9-8} = 0b00;
5157}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005158def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5159 (v2f32 DPR:$Vm),
5160 (i32 imm:$index))),
5161 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005162
Jim Grosbach587f5062011-12-02 23:34:39 +00005163def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005164 let Inst{11-8} = index{3-0};
5165}
Jim Grosbach587f5062011-12-02 23:34:39 +00005166def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005167 let Inst{11-9} = index{2-0};
5168 let Inst{8} = 0b0;
5169}
Jim Grosbach587f5062011-12-02 23:34:39 +00005170def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005171 let Inst{11-10} = index{1-0};
5172 let Inst{9-8} = 0b00;
5173}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005174def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005175 let Inst{11} = index{0};
5176 let Inst{10-8} = 0b000;
5177}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005178def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5179 (v4f32 QPR:$Vm),
5180 (i32 imm:$index))),
5181 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005182
Bob Wilson64efd902009-08-08 05:53:00 +00005183// VTRN : Vector Transpose
5184
Evan Chengf81bf152009-11-23 21:57:23 +00005185def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5186def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5187def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005188
Evan Chengf81bf152009-11-23 21:57:23 +00005189def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5190def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5191def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005192
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005193// VUZP : Vector Unzip (Deinterleave)
5194
Evan Chengf81bf152009-11-23 21:57:23 +00005195def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5196def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5197def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005198
Evan Chengf81bf152009-11-23 21:57:23 +00005199def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5200def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5201def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005202
5203// VZIP : Vector Zip (Interleave)
5204
Evan Chengf81bf152009-11-23 21:57:23 +00005205def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5206def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5207def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005208
Evan Chengf81bf152009-11-23 21:57:23 +00005209def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5210def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5211def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005212
Bob Wilson114a2662009-08-12 20:51:55 +00005213// Vector Table Lookup and Table Extension.
5214
5215// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005216let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005217def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005218 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005219 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5220 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5221 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005222let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005223def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005224 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005225 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5226 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005227def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005228 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005229 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5230 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005231def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005232 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005233 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005234 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005235 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005236} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005237
Bob Wilsonbd916c52010-09-13 23:55:10 +00005238def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005239 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005240def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005241 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005242def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005243 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005244
Bob Wilson114a2662009-08-12 20:51:55 +00005245// VTBX : Vector Table Extension
5246def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005247 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005248 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5249 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005250 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005251 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005252let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005253def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005254 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005255 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5256 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005257def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005258 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005259 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005260 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005261 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005262 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005263def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005264 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5265 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5266 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005267 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005268} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005269
Bob Wilsonbd916c52010-09-13 23:55:10 +00005270def VTBX2Pseudo
5271 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005272 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005273def VTBX3Pseudo
5274 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005275 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005276def VTBX4Pseudo
5277 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005278 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005279} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005280
Bob Wilson5bafff32009-06-22 23:27:02 +00005281//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005282// NEON instructions for single-precision FP math
5283//===----------------------------------------------------------------------===//
5284
Bob Wilson0e6d5402010-12-13 23:02:31 +00005285class N2VSPat<SDNode OpNode, NeonI Inst>
5286 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005287 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005288 (v2f32 (COPY_TO_REGCLASS (Inst
5289 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005290 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5291 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005292
5293class N3VSPat<SDNode OpNode, NeonI Inst>
5294 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005295 (EXTRACT_SUBREG
5296 (v2f32 (COPY_TO_REGCLASS (Inst
5297 (INSERT_SUBREG
5298 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5299 SPR:$a, ssub_0),
5300 (INSERT_SUBREG
5301 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5302 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005303
5304class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5305 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005306 (EXTRACT_SUBREG
5307 (v2f32 (COPY_TO_REGCLASS (Inst
5308 (INSERT_SUBREG
5309 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5310 SPR:$acc, ssub_0),
5311 (INSERT_SUBREG
5312 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5313 SPR:$a, ssub_0),
5314 (INSERT_SUBREG
5315 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5316 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005317
Bob Wilson4711d5c2010-12-13 23:02:37 +00005318def : N3VSPat<fadd, VADDfd>;
5319def : N3VSPat<fsub, VSUBfd>;
5320def : N3VSPat<fmul, VMULfd>;
5321def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005322 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005323def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005324 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005325def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005326def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005327def : N3VSPat<NEONfmax, VMAXfd>;
5328def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005329def : N2VSPat<arm_ftosi, VCVTf2sd>;
5330def : N2VSPat<arm_ftoui, VCVTf2ud>;
5331def : N2VSPat<arm_sitof, VCVTs2fd>;
5332def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005333
Evan Cheng1d2426c2009-08-07 19:30:41 +00005334//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005335// Non-Instruction Patterns
5336//===----------------------------------------------------------------------===//
5337
5338// bit_convert
5339def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5340def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5341def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5342def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5343def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5344def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5345def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5346def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5347def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5348def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5349def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5350def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5351def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5352def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5353def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5354def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5355def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5356def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5357def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5358def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5359def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5360def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5361def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5362def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5363def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5364def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5365def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5366def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5367def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5368def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5369
5370def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5371def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5372def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5373def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5374def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5375def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5376def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5377def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5378def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5379def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5380def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5381def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5382def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5383def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5384def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5385def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5386def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5387def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5388def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5389def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5390def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5391def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5392def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5393def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5394def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5395def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5396def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5397def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5398def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5399def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005400
5401
5402//===----------------------------------------------------------------------===//
5403// Assembler aliases
5404//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005405
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005406def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5407 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5408def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5409 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5410
Jim Grosbachef448762011-11-14 23:11:19 +00005411
Jim Grosbachd9004412011-12-07 22:52:54 +00005412// VADD two-operand aliases.
5413def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5414 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5415def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5416 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5417def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5418 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5419def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5420 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5421
5422def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5423 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5424def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5425 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5426def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5427 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5428def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5429 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5430
5431def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5432 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5433def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5434 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5435
Jim Grosbach12031342011-12-08 20:56:26 +00005436// VSUB two-operand aliases.
5437def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5438 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5439def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5440 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5441def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5442 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5443def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5444 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5445
5446def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5447 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5448def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5449 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5450def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5451 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5452def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5453 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5454
5455def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5456 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5457def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5458 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5459
Jim Grosbach30a264e2011-12-07 23:01:10 +00005460// VADDW two-operand aliases.
5461def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5462 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5463def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5464 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5465def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5466 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5467def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5468 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5469def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5470 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5471def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5472 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5473
Jim Grosbach43329832011-12-09 21:46:04 +00005474// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005475defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5476 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5477defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5478 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005479defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5480 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5481defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5482 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005483defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5484 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5485defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5486 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5487defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5488 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5489defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5490 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005491// ... two-operand aliases
5492def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5493 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5494def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5495 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005496def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5497 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5498def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5499 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005500def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5501 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5502def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5503 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005504def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005505 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005506def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005507 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5508
5509defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5510 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5511defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5512 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5513defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5514 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5515defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5516 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5517defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5518 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5519defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5520 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005521
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005522// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005523def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5524 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5525def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5526 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5527def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5528 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5529def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5530 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5531
5532def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5533 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5534def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5535 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5536def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5537 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5538def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5539 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5540
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005541def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5542 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5543def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5544 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5545
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005546def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5547 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5548 VectorIndex16:$lane, pred:$p)>;
5549def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5550 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5551 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005552
5553def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5554 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5555 VectorIndex32:$lane, pred:$p)>;
5556def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5557 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5558 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005559
5560def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5561 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5562 VectorIndex32:$lane, pred:$p)>;
5563def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5564 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5565 VectorIndex32:$lane, pred:$p)>;
5566
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005567// VQADD (register) two-operand aliases.
5568def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5569 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5570def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5571 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5572def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5573 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5574def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5575 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5576def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5577 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5578def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5579 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5580def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5581 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5582def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5583 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5584
5585def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5586 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5587def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5588 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5589def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5590 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5591def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5592 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5593def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5594 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5595def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5596 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5597def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5598 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5599def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5600 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5601
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005602// VSHL (immediate) two-operand aliases.
5603def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5604 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5605def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5606 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5607def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5608 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5609def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5610 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5611
5612def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5613 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5614def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5615 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5616def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5617 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5618def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5619 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5620
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005621// VSHL (register) two-operand aliases.
5622def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5623 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5624def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5625 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5626def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5627 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5628def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5629 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5630def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5631 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5632def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5633 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5634def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5635 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5636def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5637 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5638
5639def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5640 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5641def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5642 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5643def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5644 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5645def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5646 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5647def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5648 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5649def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5650 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5651def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5652 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5653def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5654 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5655
Jim Grosbach6b044c22011-12-08 22:06:06 +00005656// VSHL (immediate) two-operand aliases.
5657def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5658 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5659def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5660 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5661def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5662 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5663def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5664 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5665
5666def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5667 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5668def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5669 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5670def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5671 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5672def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5673 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5674
5675def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5676 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5677def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5678 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5679def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5680 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5681def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5682 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5683
5684def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5685 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5686def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5687 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5688def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5689 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5690def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5691 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5692
Jim Grosbach872eedb2011-12-02 22:01:52 +00005693// VLD1 single-lane pseudo-instructions. These need special handling for
5694// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005695defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005696 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005697defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005698 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005699defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005700 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005701
5702defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005703 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005704defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005705 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005706defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005707 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005708defm VLD1LNdWB_register_Asm :
5709 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5710 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5711 rGPR:$Rm, pred:$p)>;
5712defm VLD1LNdWB_register_Asm :
5713 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005714 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005715 rGPR:$Rm, pred:$p)>;
5716defm VLD1LNdWB_register_Asm :
5717 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005718 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005719 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005720
5721
5722// VST1 single-lane pseudo-instructions. These need special handling for
5723// the lane index that an InstAlias can't handle, so we use these instead.
5724defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005725 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005726defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005727 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005728defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005729 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005730
5731defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005732 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005733defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005734 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005735defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005736 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005737defm VST1LNdWB_register_Asm :
5738 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5739 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5740 rGPR:$Rm, pred:$p)>;
5741defm VST1LNdWB_register_Asm :
5742 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005743 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005744 rGPR:$Rm, pred:$p)>;
5745defm VST1LNdWB_register_Asm :
5746 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005747 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005748 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005749
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005750// VLD2 single-lane pseudo-instructions. These need special handling for
5751// the lane index that an InstAlias can't handle, so we use these instead.
5752defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005753 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005754defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005755 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005756defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005757 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005758defm VLD2LNqAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
5759 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5760defm VLD2LNqAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
5761 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005762
5763defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005764 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005765defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005766 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005767defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005768 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005769defm VLD2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
5770 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5771defm VLD2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
5772 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005773defm VLD2LNdWB_register_Asm :
5774 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5775 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5776 rGPR:$Rm, pred:$p)>;
5777defm VLD2LNdWB_register_Asm :
5778 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005779 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005780 rGPR:$Rm, pred:$p)>;
5781defm VLD2LNdWB_register_Asm :
5782 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005783 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005784 rGPR:$Rm, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005785defm VLD2LNqWB_register_Asm :
5786 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5787 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5788 rGPR:$Rm, pred:$p)>;
5789defm VLD2LNqWB_register_Asm :
5790 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5791 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5792 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005793
5794
5795// VST2 single-lane pseudo-instructions. These need special handling for
5796// the lane index that an InstAlias can't handle, so we use these instead.
5797defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005798 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005799defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005800 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005801defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005802 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005803defm VST2LNqAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
5804 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5805defm VST2LNqAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
5806 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005807
5808defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005809 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005810defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005811 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005812defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005813 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005814defm VST2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
5815 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5816defm VST2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
5817 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005818defm VST2LNdWB_register_Asm :
5819 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5820 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5821 rGPR:$Rm, pred:$p)>;
5822defm VST2LNdWB_register_Asm :
5823 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005824 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005825 rGPR:$Rm, pred:$p)>;
5826defm VST2LNdWB_register_Asm :
5827 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005828 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005829 rGPR:$Rm, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005830defm VST2LNqWB_register_Asm :
5831 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5832 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5833 rGPR:$Rm, pred:$p)>;
5834defm VST2LNqWB_register_Asm :
5835 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5836 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5837 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005838
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005839// VMOV takes an optional datatype suffix
5840defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5841 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5842defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5843 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5844
Jim Grosbach470855b2011-12-07 17:51:15 +00005845// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5846// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005847def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5848 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5849def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5850 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5851def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5852 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5853def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5854 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5855def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5856 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5857def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5858 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5859def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5860 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5861// Q-register versions.
5862def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5863 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5864def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5865 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5866def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5867 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5868def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5869 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5870def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5871 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5872def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5873 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5874def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5875 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5876
5877// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5878// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005879def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5880 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5881def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5882 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5883def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5884 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5885def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5886 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5887def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5888 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5889def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5890 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5891def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5892 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5893// Q-register versions.
5894def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5895 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5896def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5897 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5898def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5899 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5900def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5901 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5902def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5903 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5904def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5905 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5906def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5907 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005908
5909// Two-operand variants for VEXT
5910def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5911 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5912def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5913 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5914def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5915 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5916
5917def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5918 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5919def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5920 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5921def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5922 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5923def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5924 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005925
Jim Grosbach0f293de2011-12-13 20:40:37 +00005926// Two-operand variants for VQDMULH
5927def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5928 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5929def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5930 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5931
5932def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5933 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5934def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5935 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5936
Jim Grosbach61b74b42011-12-19 18:57:38 +00005937// Two-operand variants for VMAX.
5938def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5939 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5940def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5941 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5942def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5943 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5944def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5945 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5946def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5947 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5948def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5949 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5950def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5951 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5952
5953def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5954 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5955def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5956 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5957def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5958 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5959def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5960 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5961def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5962 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5963def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5964 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5965def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5966 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5967
5968// Two-operand variants for VMIN.
5969def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5970 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5971def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5972 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5973def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5974 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5975def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5976 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5977def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5978 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5979def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5980 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5981def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5982 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5983
5984def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5985 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5986def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5987 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5988def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5989 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5990def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5991 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5992def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5993 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5994def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5995 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5996def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5997 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5998
Jim Grosbachd22170e2011-12-19 19:51:03 +00005999// Two-operand variants for VPADD.
6000def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6001 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6002def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6003 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6004def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6005 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6006def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6007 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6008
Jim Grosbach9b087852011-12-19 23:51:07 +00006009// "vmov Rd, #-imm" can be handled via "vmvn".
6010def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6011 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6012def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6013 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6014def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6015 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6016def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6017 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6018
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006019// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6020// these should restrict to just the Q register variants, but the register
6021// classes are enough to match correctly regardless, so we keep it simple
6022// and just use MnemonicAlias.
6023def : NEONMnemonicAlias<"vbicq", "vbic">;
6024def : NEONMnemonicAlias<"vandq", "vand">;
6025def : NEONMnemonicAlias<"veorq", "veor">;
6026def : NEONMnemonicAlias<"vorrq", "vorr">;
6027
6028def : NEONMnemonicAlias<"vmovq", "vmov">;
6029def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006030// Explicit versions for floating point so that the FPImm variants get
6031// handled early. The parser gets confused otherwise.
6032def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6033def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006034
6035def : NEONMnemonicAlias<"vaddq", "vadd">;
6036def : NEONMnemonicAlias<"vsubq", "vsub">;
6037
6038def : NEONMnemonicAlias<"vminq", "vmin">;
6039def : NEONMnemonicAlias<"vmaxq", "vmax">;
6040
6041def : NEONMnemonicAlias<"vmulq", "vmul">;
6042
6043def : NEONMnemonicAlias<"vabsq", "vabs">;
6044
6045def : NEONMnemonicAlias<"vshlq", "vshl">;
6046def : NEONMnemonicAlias<"vshrq", "vshr">;
6047
6048def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6049
6050def : NEONMnemonicAlias<"vcleq", "vcle">;
6051def : NEONMnemonicAlias<"vceqq", "vceq">;