blob: 03bfb4ee71e7bfb0a3d4241071a8b585c6cbe5ae [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000043 // Byte offset of the preferred slot (counted from the MSB)
44 int prefslotOffset(EVT VT) {
45 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000046 if (VT==MVT::i1) retval=3;
47 if (VT==MVT::i8) retval=3;
48 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000049
50 return retval;
51 }
Scott Michel94bd57e2009-01-15 04:41:47 +000052
Scott Michelc9c8b2a2009-01-26 03:31:40 +000053 //! Expand a library call into an actual call DAG node
54 /*!
55 \note
56 This code is taken from SelectionDAGLegalize, since it is not exposed as
57 part of the LLVM SelectionDAG API.
58 */
59
60 SDValue
61 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000062 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000063 // The input chain to this libcall is the entry node of the function.
64 // Legalizing the call will automatically add the previous call to the
65 // dependence.
66 SDValue InChain = DAG.getEntryNode();
67
68 TargetLowering::ArgListTy Args;
69 TargetLowering::ArgListEntry Entry;
70 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000071 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000073 Entry.Node = Op.getOperand(i);
74 Entry.Ty = ArgTy;
75 Entry.isSExt = isSigned;
76 Entry.isZExt = !isSigned;
77 Args.push_back(Entry);
78 }
79 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
80 TLI.getPointerTy());
81
82 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000083 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000084 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 std::pair<SDValue, SDValue> CallInfo =
86 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000087 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000177 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f64, Expand);
225 setOperationAction(ISD::FMA, MVT::f32, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000351 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
353 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
354 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000406 setOperationAction(ISD::ADD, VT, Legal);
407 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000410
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000411 setOperationAction(ISD::AND, VT, Legal);
412 setOperationAction(ISD::OR, VT, Legal);
413 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000414 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000415 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000416 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000417
Scott Michel266bc8f2007-12-04 22:23:35 +0000418 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000419 setOperationAction(ISD::SDIV, VT, Expand);
420 setOperationAction(ISD::SREM, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000423
424 // Custom lower build_vector, constant pool spills, insert and
425 // extract vector elements:
Nadav Roteme8783092011-10-04 10:03:32 +0000426 if (isTypeLegal(VT)) {
427 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
428 setOperationAction(ISD::ConstantPool, VT, Custom);
429 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
430 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
431 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
432 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
433 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000434 }
435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::AND, MVT::v16i8, Custom);
437 setOperationAction(ISD::OR, MVT::v16i8, Custom);
438 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
439 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000440
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000442
Scott Michelf0569be2008-12-27 04:51:36 +0000443 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000444 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000445
Scott Michel266bc8f2007-12-04 22:23:35 +0000446 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000447
Scott Michel266bc8f2007-12-04 22:23:35 +0000448 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000449 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000450 setTargetDAGCombine(ISD::ZERO_EXTEND);
451 setTargetDAGCombine(ISD::SIGN_EXTEND);
452 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000453
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000454 setMinFunctionAlignment(3);
455
Scott Michel266bc8f2007-12-04 22:23:35 +0000456 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000457
Scott Michele07d3de2008-12-09 03:37:19 +0000458 // Set pre-RA register scheduler default to BURR, which produces slightly
459 // better code than the default (could also be TDRR, but TargetLowering.h
460 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000461 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000462}
463
464const char *
465SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
466{
467 if (node_names.empty()) {
468 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
469 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
470 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
471 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000472 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000473 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
475 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
476 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000477 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000479 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000480 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000481 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
482 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
484 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000485 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
486 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
487 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000488 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000489 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000490 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
491 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
492 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000493 }
494
495 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
496
497 return ((i != node_names.end()) ? i->second : 0);
498}
499
Scott Michelf0569be2008-12-27 04:51:36 +0000500//===----------------------------------------------------------------------===//
501// Return the Cell SPU's SETCC result type
502//===----------------------------------------------------------------------===//
503
Duncan Sands28b77e92011-09-06 19:07:46 +0000504EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000505 // i8, i16 and i32 are valid SETCC result types
506 MVT::SimpleValueType retval;
507
508 switch(VT.getSimpleVT().SimpleTy){
509 case MVT::i1:
510 case MVT::i8:
511 retval = MVT::i8; break;
512 case MVT::i16:
513 retval = MVT::i16; break;
514 case MVT::i32:
515 default:
516 retval = MVT::i32;
517 }
518 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000519}
520
Scott Michel266bc8f2007-12-04 22:23:35 +0000521//===----------------------------------------------------------------------===//
522// Calling convention code:
523//===----------------------------------------------------------------------===//
524
525#include "SPUGenCallingConv.inc"
526
527//===----------------------------------------------------------------------===//
528// LowerOperation implementation
529//===----------------------------------------------------------------------===//
530
531/// Custom lower loads for CellSPU
532/*!
533 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
534 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000535
536 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000538
539\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000540%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000541%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000542%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000543%4 f32 = vec2perfslot %3
544%5 f64 = fp_extend %4
545\endverbatim
546*/
Dan Gohman475871a2008-07-27 21:46:04 +0000547static SDValue
548LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000549 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000550 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000551 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
552 EVT InVT = LN->getMemoryVT();
553 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000554 ISD::LoadExtType ExtType = LN->getExtensionType();
555 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000556 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000557 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000558 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
559 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000560
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000561 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000562 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000563 && "we should get only UNINDEXED adresses");
564 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000565 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000566 return SDValue();
567
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000568 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000569 uint64_t mpi_offset = LN->getPointerInfo().Offset;
570 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000571 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
572 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000573
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000574 SDValue result;
575 SDValue basePtr = LN->getBasePtr();
576 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000577
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000578 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000579 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000580
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000581 // Special cases for a known aligned load to simplify the base pointer
582 // and the rotation amount:
583 if (basePtr.getOpcode() == ISD::ADD
584 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
585 // Known offset into basePtr
586 int64_t offset = CN->getSExtValue();
587 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000588
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000589 if (rotamt < 0)
590 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000591
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000592 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000593
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000594 // Simplify the base pointer for this case:
595 basePtr = basePtr.getOperand(0);
596 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000597 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000598 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000600 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000601 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
602 || (basePtr.getOpcode() == SPUISD::IndirectAddr
603 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
604 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
605 // Plain aligned a-form address: rotate into preferred slot
606 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
607 int64_t rotamt = -pso;
608 if (rotamt < 0)
609 rotamt += 16;
610 rotate = DAG.getConstant(rotamt, MVT::i16);
611 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000612 // Offset the rotate amount by the basePtr and the preferred slot
613 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000614 int64_t rotamt = -pso;
615 if (rotamt < 0)
616 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000617 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000618 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000619 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000620 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000621 } else {
622 // Unaligned load: must be more pessimistic about addressing modes:
623 if (basePtr.getOpcode() == ISD::ADD) {
624 MachineFunction &MF = DAG.getMachineFunction();
625 MachineRegisterInfo &RegInfo = MF.getRegInfo();
626 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
627 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000628
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000629 SDValue Op0 = basePtr.getOperand(0);
630 SDValue Op1 = basePtr.getOperand(1);
631
632 if (isa<ConstantSDNode>(Op1)) {
633 // Convert the (add <ptr>, <const>) to an indirect address contained
634 // in a register. Note that this is done because we need to avoid
635 // creating a 0(reg) d-form address due to the SPU's block loads.
636 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
637 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
638 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
639 } else {
640 // Convert the (add <arg1>, <arg2>) to an indirect address, which
641 // will likely be lowered as a reg(reg) x-form address.
642 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
643 }
644 } else {
645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
646 basePtr,
647 DAG.getConstant(0, PtrVT));
648 }
649
650 // Offset the rotate amount by the basePtr and the preferred slot
651 // byte offset
652 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
653 basePtr,
654 DAG.getConstant(-pso, PtrVT));
655 }
656
657 // Do the load as a i128 to allow possible shifting
658 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
659 lowMemPtr,
660 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000662 // When the size is not greater than alignment we get all data with just
663 // one load
664 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000665 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000666 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000667
668 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000669 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
670 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000671
Scott Michel30ee7df2008-12-04 03:02:42 +0000672 // Convert the loaded v16i8 vector to the appropriate vector type
673 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000674 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000675 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000676 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000678 }
679 // When alignment is less than the size, we might need (known only at
680 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000682 // extra kowledge, and might avoid the second load
683 else {
684 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000685 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000686 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000689 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000691
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000692 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000694 basePtr,
695 DAG.getConstant(16, PtrVT)),
696 highMemPtr,
697 LN->isVolatile(), LN->isNonTemporal(), 16);
698
699 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
700 high.getValue(1));
701
702 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000704 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000705 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000706 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000707 DAG.getConstant( 16, MVT::i32),
708 offset
709 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000711 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000712 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000713 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000714
715 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000717 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
718
719 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000720 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000721 }
722
723 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000724 // Handle extending loads by extending the scalar result:
725 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000726 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000727 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000728 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000729 } else if (ExtType == ISD::EXTLOAD) {
730 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000731
Scott Michel30ee7df2008-12-04 03:02:42 +0000732 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000733 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000734
Dale Johannesen33c960f2009-02-04 20:06:27 +0000735 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000736 }
737
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000739 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000740 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000741 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000742 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000743
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000745 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000746 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000747}
748
749/// Custom lower stores for CellSPU
750/*!
751 All CellSPU stores are aligned to 16-byte boundaries, so for elements
752 within a 16-byte block, we have to generate a shuffle to insert the
753 requested element into its place, then store the resulting block.
754 */
Dan Gohman475871a2008-07-27 21:46:04 +0000755static SDValue
756LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000757 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000758 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000759 EVT VT = Value.getValueType();
760 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
761 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000762 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000763 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000764 SDValue result;
765 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
766 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000767 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000768 uint64_t mpi_offset = SN->getPointerInfo().Offset;
769 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000770 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
771 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000772
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000773
774 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000775 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000776 && "we should get only UNINDEXED adresses");
777 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000778 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000779 return SDValue();
780
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000781 SDValue alignLoadVec;
782 SDValue basePtr = SN->getBasePtr();
783 SDValue the_chain = SN->getChain();
784 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000785
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000786 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000787 ConstantSDNode *CN;
788 // Special cases for a known aligned load to simplify the base pointer
789 // and insertion byte:
790 if (basePtr.getOpcode() == ISD::ADD
791 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
792 // Known offset into basePtr
793 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000794
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000795 // Simplify the base pointer for this case:
796 basePtr = basePtr.getOperand(0);
797 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
798 basePtr,
799 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000800
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000801 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000803 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000804 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000805 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000806 } else {
807 // Otherwise, assume it's at byte 0 of basePtr
808 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
809 basePtr,
810 DAG.getConstant(0, PtrVT));
811 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000812 basePtr,
813 DAG.getConstant(0, PtrVT));
814 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000815 } else {
816 // Unaligned load: must be more pessimistic about addressing modes:
817 if (basePtr.getOpcode() == ISD::ADD) {
818 MachineFunction &MF = DAG.getMachineFunction();
819 MachineRegisterInfo &RegInfo = MF.getRegInfo();
820 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
821 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000822
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000823 SDValue Op0 = basePtr.getOperand(0);
824 SDValue Op1 = basePtr.getOperand(1);
825
826 if (isa<ConstantSDNode>(Op1)) {
827 // Convert the (add <ptr>, <const>) to an indirect address contained
828 // in a register. Note that this is done because we need to avoid
829 // creating a 0(reg) d-form address due to the SPU's block loads.
830 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
831 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
832 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
833 } else {
834 // Convert the (add <arg1>, <arg2>) to an indirect address, which
835 // will likely be lowered as a reg(reg) x-form address.
836 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
837 }
838 } else {
839 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
840 basePtr,
841 DAG.getConstant(0, PtrVT));
842 }
843
844 // Insertion point is solely determined by basePtr's contents
845 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
846 basePtr,
847 DAG.getConstant(0, PtrVT));
848 }
849
850 // Load the lower part of the memory to which to store.
851 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
852 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000853
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000854 // if we don't need to store over the 16 byte boundary, one store suffices
855 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000856 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000857 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000858
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000859 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000860 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000861
862 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000863 && (theValue.getOpcode() == ISD::AssertZext
864 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000865 // Drill down and get the value for zero- and sign-extended
866 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000867 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000868 }
869
Scott Michel9de5d0d2008-01-11 02:53:15 +0000870 // If the base pointer is already a D-form address, then just create
871 // a new D-form address with a slot offset and the orignal base pointer.
872 // Otherwise generate a D-form address with the slot offset relative
873 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000874#if !defined(NDEBUG)
875 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000876 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000877 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000878 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000879 }
880#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000881
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000882 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
883 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000884 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000885 theValue);
886
Dale Johannesen33c960f2009-02-04 20:06:27 +0000887 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000888 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000889 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000891
Dale Johannesen33c960f2009-02-04 20:06:27 +0000892 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000893 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000894 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000895 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000896
Scott Michel266bc8f2007-12-04 22:23:35 +0000897 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000898 // do the store when it might cross the 16 byte memory access boundary.
899 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000900 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000901 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000903 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000904 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
905 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000906 DAG.getConstant(0xf, MVT::i32));
907 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000908 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 DAG.getConstant( 16, MVT::i32),
910 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000911 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000912 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000913 DAG.getConstant( 16, MVT::i32),
914 DAG.getConstant( VT.getSizeInBits()/8,
915 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000917 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000918 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000919
920 // Create the 128 bit masks that have ones where the data to store is
921 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922 SDValue lowmask, himask;
923 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000924 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000925 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000926 // this is e.g. in the case of store i32, align 2
927 if (!VT.isVector()){
928 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
929 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000933 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000934
Torok Edwindac237e2009-07-08 20:53:28 +0000935 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000936 else {
937 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000939 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000940 // this will zero, if there are no data that goes to the high quad
941 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000942 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000943 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000944 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000945
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000946 // Load in the old data and zero out the parts that will be overwritten with
947 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000948 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000949 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
950 DAG.getConstant( 16, PtrVT)),
951 highMemPtr,
952 SN->isVolatile(), SN->isNonTemporal(), 16);
953 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
954 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000955
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956 low = DAG.getNode(ISD::AND, dl, MVT::i128,
957 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000958 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
960 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000961 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
962
963 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000965 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
966 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000967 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000968 offset_compl);
969
970 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000971 // Need to convert vectors here to integer as 'OR'ing floats assert
972 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
973 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
974 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
975 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
976 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
977 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000978
979 low = DAG.getStore(the_chain, dl, rlow, basePtr,
980 lowMemPtr,
981 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000982 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000983 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
984 DAG.getConstant( 16, PtrVT)),
985 highMemPtr,
986 SN->isVolatile(), SN->isNonTemporal(), 16);
987 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
988 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000990
991 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000992}
993
Scott Michel94bd57e2009-01-15 04:41:47 +0000994//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000995static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000996LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000997 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000998 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000999 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001000 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1001 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001002 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001003 // FIXME there is no actual debug info here
1004 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001005
1006 if (TM.getRelocationModel() == Reloc::Static) {
1007 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001008 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001009 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001010 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001011 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1012 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1013 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001014 }
1015 }
1016
Torok Edwinc23197a2009-07-14 16:55:14 +00001017 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001018 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001019 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001020}
1021
Scott Michel94bd57e2009-01-15 04:41:47 +00001022//! Alternate entry point for generating the address of a constant pool entry
1023SDValue
1024SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1025 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1026}
1027
Dan Gohman475871a2008-07-27 21:46:04 +00001028static SDValue
1029LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001030 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001031 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001032 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1033 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001034 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001035 // FIXME there is no actual debug info here
1036 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001037
1038 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001039 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001040 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001041 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001042 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1043 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1044 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001045 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001046 }
1047
Torok Edwinc23197a2009-07-14 16:55:14 +00001048 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001049 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001050 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001051}
1052
Dan Gohman475871a2008-07-27 21:46:04 +00001053static SDValue
1054LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001057 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001058 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1059 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001060 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001062 // FIXME there is no actual debug info here
1063 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001064
Scott Michel266bc8f2007-12-04 22:23:35 +00001065 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001066 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001067 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001068 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001069 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1070 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1071 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001072 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001073 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001074 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001075 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001076 /*NOTREACHED*/
1077 }
1078
Dan Gohman475871a2008-07-27 21:46:04 +00001079 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001080}
1081
Nate Begemanccef5802008-02-14 18:43:04 +00001082//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001083static SDValue
1084LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001085 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001086 // FIXME there is no actual debug info here
1087 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001088
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001090 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1091
1092 assert((FP != 0) &&
1093 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001094
Scott Michel170783a2007-12-19 20:15:47 +00001095 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 SDValue T = DAG.getConstant(dbits, MVT::i64);
1097 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001098 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001099 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001100 }
1101
Dan Gohman475871a2008-07-27 21:46:04 +00001102 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001103}
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105SDValue
1106SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001107 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 const SmallVectorImpl<ISD::InputArg>
1109 &Ins,
1110 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001111 SmallVectorImpl<SDValue> &InVals)
1112 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 MachineFunction &MF = DAG.getMachineFunction();
1115 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001116 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001117 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001118
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001119 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001120 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001121 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001122
Owen Andersone50ed302009-08-10 22:56:29 +00001123 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001124
Kalle Raiskilad258c492010-07-08 21:15:22 +00001125 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001126 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1127 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001128 // FIXME: allow for other calling conventions
1129 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1130
Scott Michel266bc8f2007-12-04 22:23:35 +00001131 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001133 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001134 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001135 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001136 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001137
Kalle Raiskilad258c492010-07-08 21:15:22 +00001138 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001139 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001140
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001142 default:
1143 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1144 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001145 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001146 ArgRegClass = &SPU::R8CRegClass;
1147 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001149 ArgRegClass = &SPU::R16CRegClass;
1150 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001152 ArgRegClass = &SPU::R32CRegClass;
1153 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001155 ArgRegClass = &SPU::R64CRegClass;
1156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001158 ArgRegClass = &SPU::GPRCRegClass;
1159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001161 ArgRegClass = &SPU::R32FPRegClass;
1162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001164 ArgRegClass = &SPU::R64FPRegClass;
1165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 case MVT::v2f64:
1167 case MVT::v4f32:
1168 case MVT::v2i64:
1169 case MVT::v4i32:
1170 case MVT::v8i16:
1171 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001172 ArgRegClass = &SPU::VECREGRegClass;
1173 break;
Scott Micheld976c212008-10-30 01:51:48 +00001174 }
1175
1176 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001177 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001179 ++ArgRegIdx;
1180 } else {
1181 // We need to load the argument to a virtual register if we determined
1182 // above that we ran out of physical registers of the appropriate type
1183 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001184 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001186 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1187 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001188 ArgOffset += StackSlotSize;
1189 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001190
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001192 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001195
Scott Micheld976c212008-10-30 01:51:48 +00001196 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001198 // FIXME: we should be able to query the argument registers from
1199 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001200 static const unsigned ArgRegs[] = {
1201 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1202 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1203 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1204 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1205 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1206 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1207 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1208 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1209 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1210 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1211 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1212 };
1213 // size of ArgRegs array
1214 unsigned NumArgRegs = 77;
1215
Scott Micheld976c212008-10-30 01:51:48 +00001216 // We will spill (79-3)+1 registers to the stack
1217 SmallVector<SDValue, 79-3+1> MemOps;
1218
1219 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001220 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001221 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001222 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001223 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001224 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001225 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001226 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001227 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001229 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001230
1231 // Increment address by stack slot size for the next stored argument
1232 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 }
1234 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001237 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001238
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001240}
1241
1242/// isLSAAddress - Return the immediate to use if the specified
1243/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001244static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001245 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001247
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001248 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001249 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1250 (Addr << 14 >> 14) != Addr)
1251 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001252
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001254}
1255
Dan Gohman98ca4f22009-08-05 01:29:28 +00001256SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001257SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001258 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001259 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262 const SmallVectorImpl<ISD::InputArg> &Ins,
1263 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001264 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001265 // CellSPU target does not yet support tail call optimization.
1266 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001267
1268 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1269 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001270 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001271
1272 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001273 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1274 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001275 // FIXME: allow for other calling conventions
1276 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277
Kalle Raiskilad258c492010-07-08 21:15:22 +00001278 const unsigned NumArgRegs = ArgLocs.size();
1279
Scott Michel266bc8f2007-12-04 22:23:35 +00001280
1281 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001283
Scott Michel266bc8f2007-12-04 22:23:35 +00001284 // Set up a copy of the stack pointer for use loading and storing any
1285 // arguments that may not fit in the registers available for argument
1286 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001287 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001288
Scott Michel266bc8f2007-12-04 22:23:35 +00001289 // Figure out which arguments are going to go in registers, and which in
1290 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001291 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001292 unsigned ArgRegIdx = 0;
1293
1294 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001295 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001296 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001298
Kalle Raiskilad258c492010-07-08 21:15:22 +00001299 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1300 SDValue Arg = OutVals[ArgRegIdx];
1301 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001302
Scott Michel266bc8f2007-12-04 22:23:35 +00001303 // PtrOff will be used to store the current argument to the stack if a
1304 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001307
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001309 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 case MVT::i8:
1311 case MVT::i16:
1312 case MVT::i32:
1313 case MVT::i64:
1314 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 case MVT::f32:
1316 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 case MVT::v2i64:
1318 case MVT::v2f64:
1319 case MVT::v4f32:
1320 case MVT::v4i32:
1321 case MVT::v8i16:
1322 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001323 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001324 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001325 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001326 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1327 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001328 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001329 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 }
1331 break;
1332 }
1333 }
1334
Bill Wendlingce90c242009-12-28 01:31:11 +00001335 // Accumulate how many bytes are to be pushed on the stack, including the
1336 // linkage area, and parameter passing area. According to the SPU ABI,
1337 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001338 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001339
1340 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001341 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1342 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001343
1344 if (!MemOpChains.empty()) {
1345 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 &MemOpChains[0], MemOpChains.size());
1348 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001349
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 // Build a sequence of copy-to-reg nodes chained together with token chain
1351 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001354 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 InFlag = Chain.getValue(1);
1357 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001358
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001361
Bill Wendling056292f2008-09-16 21:48:12 +00001362 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1363 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1364 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001365 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001366 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001367 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001368 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001369 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001370
Scott Michel9de5d0d2008-01-11 02:53:15 +00001371 if (!ST->usingLargeMem()) {
1372 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1373 // style calls, otherwise, external symbols are BRASL calls. This assumes
1374 // that declared/defined symbols are in the same compilation unit and can
1375 // be reached through PC-relative jumps.
1376 //
1377 // NOTE:
1378 // This may be an unsafe assumption for JIT and really large compilation
1379 // units.
1380 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001381 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001382 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001383 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001384 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001386 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1387 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001388 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001389 }
Scott Michel1df30c42008-12-29 03:23:36 +00001390 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001392 SDValue Zero = DAG.getConstant(0, PtrVT);
1393 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1394 Callee.getValueType());
1395
1396 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001397 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001398 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001399 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001400 }
1401 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 // If this is an absolute destination address that appears to be a legal
1403 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001404 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001405 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001406
1407 Ops.push_back(Chain);
1408 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001409
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 // Add argument registers to the end of the list so that they are known live
1411 // into the call.
1412 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001413 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001414 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001415
Gabor Greifba36cb52008-08-28 21:40:38 +00001416 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001418 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001419 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001420 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001421 InFlag = Chain.getValue(1);
1422
Chris Lattnere563bbc2008-10-11 22:08:30 +00001423 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1424 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001426 InFlag = Chain.getValue(1);
1427
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428 // If the function returns void, just return the chain.
1429 if (Ins.empty())
1430 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001432 // Now handle the return value(s)
1433 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001434 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1435 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001436 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1437
1438
Scott Michel266bc8f2007-12-04 22:23:35 +00001439 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001440 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1441 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001442
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001443 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1444 InFlag);
1445 Chain = Val.getValue(1);
1446 InFlag = Val.getValue(2);
1447 InVals.push_back(Val);
1448 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001449
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001451}
1452
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453SDValue
1454SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001455 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001457 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001458 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459
Scott Michel266bc8f2007-12-04 22:23:35 +00001460 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001461 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1462 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001464
Scott Michel266bc8f2007-12-04 22:23:35 +00001465 // If this is the first return lowered for this function, add the regs to the
1466 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001467 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001468 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001469 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001470 }
1471
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001473
Scott Michel266bc8f2007-12-04 22:23:35 +00001474 // Copy the result values into the output registers.
1475 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1476 CCValAssign &VA = RVLocs[i];
1477 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001478 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001479 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 Flag = Chain.getValue(1);
1481 }
1482
Gabor Greifba36cb52008-08-28 21:40:38 +00001483 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001485 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001487}
1488
1489
1490//===----------------------------------------------------------------------===//
1491// Vector related lowering:
1492//===----------------------------------------------------------------------===//
1493
1494static ConstantSDNode *
1495getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001497
Scott Michel266bc8f2007-12-04 22:23:35 +00001498 // Check to see if this buildvec has a single non-undef value in its elements.
1499 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1500 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001501 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001502 OpVal = N->getOperand(i);
1503 else if (OpVal != N->getOperand(i))
1504 return 0;
1505 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001506
Gabor Greifba36cb52008-08-28 21:40:38 +00001507 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001508 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001509 return CN;
1510 }
1511 }
1512
Scott Michel7ea02ff2009-03-17 01:15:45 +00001513 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001514}
1515
1516/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1517/// and the value fits into an unsigned 18-bit constant, and if so, return the
1518/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001519SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001520 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001521 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001522 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001524 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001525 uint32_t upper = uint32_t(UValue >> 32);
1526 uint32_t lower = uint32_t(UValue);
1527 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001529 Value = Value >> 32;
1530 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001532 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001533 }
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001536}
1537
1538/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1539/// and the value fits into a signed 16-bit constant, and if so, return the
1540/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001541SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001543 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001544 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001546 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001547 uint32_t upper = uint32_t(UValue >> 32);
1548 uint32_t lower = uint32_t(UValue);
1549 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001551 Value = Value >> 32;
1552 }
Scott Michelad2715e2008-03-05 23:02:02 +00001553 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001554 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001555 }
1556 }
1557
Dan Gohman475871a2008-07-27 21:46:04 +00001558 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001559}
1560
1561/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1562/// and the value fits into a signed 10-bit constant, and if so, return the
1563/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001564SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001565 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001566 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001567 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001569 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001570 uint32_t upper = uint32_t(UValue >> 32);
1571 uint32_t lower = uint32_t(UValue);
1572 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001573 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001574 Value = Value >> 32;
1575 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001576 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001577 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001578 }
1579
Dan Gohman475871a2008-07-27 21:46:04 +00001580 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001581}
1582
1583/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1584/// and the value fits into a signed 8-bit constant, and if so, return the
1585/// constant.
1586///
1587/// @note: The incoming vector is v16i8 because that's the only way we can load
1588/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1589/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001591 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001592 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001593 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001595 && Value <= 0xffff /* truncated from uint64_t */
1596 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001597 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001599 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001600 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001601 }
1602
Dan Gohman475871a2008-07-27 21:46:04 +00001603 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001604}
1605
1606/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1607/// and the value fits into a signed 16-bit constant, and if so, return the
1608/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001609SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001611 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001612 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001614 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001616 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001617 }
1618
Dan Gohman475871a2008-07-27 21:46:04 +00001619 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001620}
1621
1622/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001626 }
1627
Dan Gohman475871a2008-07-27 21:46:04 +00001628 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001629}
1630
1631/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001632SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001635 }
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001638}
1639
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001640//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001641static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001642LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001643 EVT VT = Op.getValueType();
1644 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001645 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001646 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1647 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1648 unsigned minSplatBits = EltVT.getSizeInBits();
1649
1650 if (minSplatBits < 16)
1651 minSplatBits = 16;
1652
1653 APInt APSplatBits, APSplatUndef;
1654 unsigned SplatBitSize;
1655 bool HasAnyUndefs;
1656
1657 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1658 HasAnyUndefs, minSplatBits)
1659 || minSplatBits < SplatBitSize)
1660 return SDValue(); // Wasn't a constant vector or splat exceeded min
1661
1662 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001663
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001665 default:
1666 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1667 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001668 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001670 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001671 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001672 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001673 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001677 break;
1678 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001680 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001681 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001682 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001683 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001687 break;
1688 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001690 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001691 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1692 SmallVector<SDValue, 8> Ops;
1693
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001697 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001699 unsigned short Value16 = SplatBits;
1700 SDValue T = DAG.getConstant(Value16, EltVT);
1701 SmallVector<SDValue, 8> Ops;
1702
1703 Ops.assign(8, T);
1704 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001705 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001707 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001708 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001709 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001711 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001712 }
1713 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001714
Dan Gohman475871a2008-07-27 21:46:04 +00001715 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001716}
1717
Scott Michel7ea02ff2009-03-17 01:15:45 +00001718/*!
1719 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001720SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001721SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001722 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001723 uint32_t upper = uint32_t(SplatVal >> 32);
1724 uint32_t lower = uint32_t(SplatVal);
1725
1726 if (upper == lower) {
1727 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001731 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001732 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001733 bool upper_special, lower_special;
1734
1735 // NOTE: This code creates common-case shuffle masks that can be easily
1736 // detected as common expressions. It is not attempting to create highly
1737 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1738
1739 // Detect if the upper or lower half is a special shuffle mask pattern:
1740 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1741 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1742
Scott Michel7ea02ff2009-03-17 01:15:45 +00001743 // Both upper and lower are special, lower to a constant pool load:
1744 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1746 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001747 SplatValCN, SplatValCN);
1748 }
1749
1750 SDValue LO32;
1751 SDValue HI32;
1752 SmallVector<SDValue, 16> ShufBytes;
1753 SDValue Result;
1754
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001755 // Create lower vector if not a special pattern
1756 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001758 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001760 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001761 }
1762
1763 // Create upper vector if not a special pattern
1764 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001768 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001769 }
1770
1771 // If either upper or lower are special, then the two input operands are
1772 // the same (basically, one of them is a "don't care")
1773 if (lower_special)
1774 LO32 = HI32;
1775 if (upper_special)
1776 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001777
1778 for (int i = 0; i < 4; ++i) {
1779 uint64_t val = 0;
1780 for (int j = 0; j < 4; ++j) {
1781 SDValue V;
1782 bool process_upper, process_lower;
1783 val <<= 8;
1784 process_upper = (upper_special && (i & 1) == 0);
1785 process_lower = (lower_special && (i & 1) == 1);
1786
1787 if (process_upper || process_lower) {
1788 if ((process_upper && upper == 0)
1789 || (process_lower && lower == 0))
1790 val |= 0x80;
1791 else if ((process_upper && upper == 0xffffffff)
1792 || (process_lower && lower == 0xffffffff))
1793 val |= 0xc0;
1794 else if ((process_upper && upper == 0x80000000)
1795 || (process_lower && lower == 0x80000000))
1796 val |= (j == 0 ? 0xe0 : 0x80);
1797 } else
1798 val |= i * 4 + j + ((i & 1) * 16);
1799 }
1800
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001802 }
1803
Dale Johannesened2eee62009-02-06 01:31:28 +00001804 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001806 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001807 }
1808}
1809
Scott Michel266bc8f2007-12-04 22:23:35 +00001810/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1811/// which the Cell can operate. The code inspects V3 to ascertain whether the
1812/// permutation vector, V3, is monotonically increasing with one "exception"
1813/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001814/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001815/// In either case, the net result is going to eventually invoke SHUFB to
1816/// permute/shuffle the bytes from V1 and V2.
1817/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001818/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001819/// control word for byte/halfword/word insertion. This takes care of a single
1820/// element move from V2 into V1.
1821/// \note
1822/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001823static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001824 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue V1 = Op.getOperand(0);
1826 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001827 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001828
Scott Michel266bc8f2007-12-04 22:23:35 +00001829 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001830
Scott Michel266bc8f2007-12-04 22:23:35 +00001831 // If we have a single element being moved from V1 to V2, this can be handled
1832 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001833 // to be monotonically increasing with one exception element, and the source
1834 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT VecVT = V1.getValueType();
1836 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001837 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001838 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 unsigned V2EltIdx0 = 0;
1840 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001841 unsigned MaxElts = VecVT.getVectorNumElements();
1842 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001843 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001844 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001845 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001846 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001847
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001850 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001853 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001856 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001858 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001859 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001860 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001862
Nate Begeman9008ca62009-04-27 18:41:29 +00001863 for (unsigned i = 0; i != MaxElts; ++i) {
1864 if (SVN->getMaskElt(i) < 0)
1865 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866
Nate Begeman9008ca62009-04-27 18:41:29 +00001867 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001868
Nate Begeman9008ca62009-04-27 18:41:29 +00001869 if (monotonic) {
1870 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001871 // TODO: optimize for the monotonic case when several consecutive
1872 // elements are taken form V2. Do we ever get such a case?
1873 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1874 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1875 else
1876 monotonic = false;
1877 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001878 } else if (CurrElt != SrcElt) {
1879 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001880 }
1881
Nate Begeman9008ca62009-04-27 18:41:29 +00001882 ++CurrElt;
1883 }
1884
1885 if (rotate) {
1886 if (PrevElt > 0 && SrcElt < MaxElts) {
1887 if ((PrevElt == SrcElt - 1)
1888 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001889 PrevElt = SrcElt;
1890 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001891 rotate = false;
1892 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001893 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1894 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001895 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001896 PrevElt = SrcElt;
1897 } else {
1898 // This isn't a rotation, takes elements from vector 2
1899 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001900 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001901 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001902 }
1903
1904 if (EltsFromV2 == 1 && monotonic) {
1905 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001906 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001907
1908 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1909 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1910 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1911 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001912 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001913 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001914 maskVT, Pointer);
1915
Scott Michel266bc8f2007-12-04 22:23:35 +00001916 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001917 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001918 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001919 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001920 if (rotamt < 0)
1921 rotamt +=MaxElts;
1922 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001923 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001925 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001926 // Convert the SHUFFLE_VECTOR mask's input element units to the
1927 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001928 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001929
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001931 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1932 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001933
Nate Begeman9008ca62009-04-27 18:41:29 +00001934 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001936 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001938 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001939 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001940 }
1941}
1942
Dan Gohman475871a2008-07-27 21:46:04 +00001943static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1944 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001945 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001946
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001948 // For a constant, build the appropriate constant vector, which will
1949 // eventually simplify to a vector register load.
1950
Gabor Greifba36cb52008-08-28 21:40:38 +00001951 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001952 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001953 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001954 size_t n_copies;
1955
1956 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001958 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001959 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1961 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1962 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1963 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1964 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1965 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001966 }
1967
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001968 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001969 for (size_t j = 0; j < n_copies; ++j)
1970 ConstVecValues.push_back(CValue);
1971
Evan Chenga87008d2009-02-25 22:49:59 +00001972 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1973 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001974 } else {
1975 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 case MVT::i8:
1979 case MVT::i16:
1980 case MVT::i32:
1981 case MVT::i64:
1982 case MVT::f32:
1983 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001984 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001985 }
1986 }
1987
Dan Gohman475871a2008-07-27 21:46:04 +00001988 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001989}
1990
Dan Gohman475871a2008-07-27 21:46:04 +00001991static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001992 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue N = Op.getOperand(0);
1994 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001995 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001996 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001997
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1999 // Constant argument:
2000 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002001
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002006 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002008 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002010 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002011
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002014 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Scott Michel7a1c9e92008-11-22 23:50:42 +00002017 // Need to generate shuffle mask and extract:
2018 int prefslot_begin = -1, prefslot_end = -1;
2019 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2020
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 default:
2023 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025 prefslot_begin = prefslot_end = 3;
2026 break;
2027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 prefslot_begin = 2; prefslot_end = 3;
2030 break;
2031 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 case MVT::i32:
2033 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002034 prefslot_begin = 0; prefslot_end = 3;
2035 break;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i64:
2038 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 prefslot_begin = 0; prefslot_end = 7;
2040 break;
2041 }
2042 }
2043
2044 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2045 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2046
Scott Michel9b2420d2009-08-24 21:53:27 +00002047 unsigned int ShufBytes[16] = {
2048 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2049 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002050 for (int i = 0; i < 16; ++i) {
2051 // zero fill uppper part of preferred slot, don't care about the
2052 // other slots:
2053 unsigned int mask_val;
2054 if (i <= prefslot_end) {
2055 mask_val =
2056 ((i < prefslot_begin)
2057 ? 0x80
2058 : elt_byte + (i - prefslot_begin));
2059
2060 ShufBytes[i] = mask_val;
2061 } else
2062 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2063 }
2064
2065 SDValue ShufMask[4];
2066 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002067 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002068 unsigned int bits = ((ShufBytes[bidx] << 24) |
2069 (ShufBytes[bidx+1] << 16) |
2070 (ShufBytes[bidx+2] << 8) |
2071 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002073 }
2074
Scott Michel7ea02ff2009-03-17 01:15:45 +00002075 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002077 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002078
Dale Johannesened2eee62009-02-06 01:31:28 +00002079 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2080 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002081 N, N, ShufMaskVec));
2082 } else {
2083 // Variable index: Rotate the requested element into slot 0, then replicate
2084 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002085 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002086 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002087 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002088 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002089 }
2090
2091 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 if (Elt.getValueType() != MVT::i32)
2093 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002094
2095 // Scale the index to a bit/byte shift quantity
2096 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002097 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2098 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002099 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002100
Scott Michel104de432008-11-24 17:11:17 +00002101 if (scaleShift > 0) {
2102 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2104 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002105 }
2106
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002107 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002108
2109 // Replicate the bytes starting at byte 0 across the entire vector (for
2110 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002111 SDValue replicate;
2112
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002115 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002116 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002117 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 case MVT::i8: {
2119 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2120 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002121 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002122 break;
2123 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 case MVT::i16: {
2125 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2126 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002127 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002128 break;
2129 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 case MVT::i32:
2131 case MVT::f32: {
2132 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2133 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002134 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002135 break;
2136 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 case MVT::i64:
2138 case MVT::f64: {
2139 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2140 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2141 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002142 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002143 break;
2144 }
2145 }
2146
Dale Johannesened2eee62009-02-06 01:31:28 +00002147 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2148 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002149 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002150 }
2151
Scott Michel7a1c9e92008-11-22 23:50:42 +00002152 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002153}
2154
Dan Gohman475871a2008-07-27 21:46:04 +00002155static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2156 SDValue VecOp = Op.getOperand(0);
2157 SDValue ValOp = Op.getOperand(1);
2158 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002159 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002160 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002161 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002162
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002163 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002164 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002165 if (IdxOp.getOpcode() != ISD::UNDEF) {
2166 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2167 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002168 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002169 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002170
Owen Andersone50ed302009-08-10 22:56:29 +00002171 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002172 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002173 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002174 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002175 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002176 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002177 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002178 128/ VT.getVectorElementType().getSizeInBits());
2179 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002180
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002182 DAG.getNode(SPUISD::SHUFB, dl, VT,
2183 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002184 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002185 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002186
2187 return result;
2188}
2189
Scott Michelf0569be2008-12-27 04:51:36 +00002190static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2191 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002192{
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002194 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002195 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002196
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002198 switch (Opc) {
2199 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002200 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002201 /*NOTREACHED*/
2202 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002203 case ISD::ADD: {
2204 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2205 // the result:
2206 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2208 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2209 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2210 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002211
2212 }
2213
Scott Michel266bc8f2007-12-04 22:23:35 +00002214 case ISD::SUB: {
2215 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2216 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002217 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2219 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2220 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2221 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002222 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002223 case ISD::ROTR:
2224 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002226 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002229 if (!N1VT.bitsEq(ShiftVT)) {
2230 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2231 ? ISD::ZERO_EXTEND
2232 : ISD::TRUNCATE;
2233 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2234 }
2235
2236 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2239 DAG.getNode(ISD::SHL, dl, MVT::i16,
2240 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002241
2242 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2244 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002245 }
2246 case ISD::SRL:
2247 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002248 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002249 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002250
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002252 if (!N1VT.bitsEq(ShiftVT)) {
2253 unsigned N1Opc = ISD::ZERO_EXTEND;
2254
2255 if (N1.getValueType().bitsGT(ShiftVT))
2256 N1Opc = ISD::TRUNCATE;
2257
2258 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2259 }
2260
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2262 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002263 }
2264 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002266 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002267
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002269 if (!N1VT.bitsEq(ShiftVT)) {
2270 unsigned N1Opc = ISD::SIGN_EXTEND;
2271
2272 if (N1VT.bitsGT(ShiftVT))
2273 N1Opc = ISD::TRUNCATE;
2274 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2275 }
2276
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2278 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002279 }
2280 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002282
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2284 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2285 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2286 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002287 break;
2288 }
2289 }
2290
Dan Gohman475871a2008-07-27 21:46:04 +00002291 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002292}
2293
2294//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002295static SDValue
2296LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2297 SDValue ConstVec;
2298 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002299 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002300 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
2302 ConstVec = Op.getOperand(0);
2303 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002304 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002305 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002306 ConstVec = ConstVec.getOperand(0);
2307 } else {
2308 ConstVec = Op.getOperand(1);
2309 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002310 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002311 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002312 }
2313 }
2314 }
2315
Gabor Greifba36cb52008-08-28 21:40:38 +00002316 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002317 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2318 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002319
Scott Michel7ea02ff2009-03-17 01:15:45 +00002320 APInt APSplatBits, APSplatUndef;
2321 unsigned SplatBitSize;
2322 bool HasAnyUndefs;
2323 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2324
2325 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2326 HasAnyUndefs, minSplatBits)
2327 && minSplatBits <= SplatBitSize) {
2328 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002330
Scott Michel7ea02ff2009-03-17 01:15:45 +00002331 SmallVector<SDValue, 16> tcVec;
2332 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002333 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002334 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002335 }
2336 }
Scott Michel9de57a92009-01-26 22:33:37 +00002337
Nate Begeman24dc3462008-07-29 19:07:27 +00002338 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2339 // lowered. Return the operation, rather than a null SDValue.
2340 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002341}
2342
Scott Michel266bc8f2007-12-04 22:23:35 +00002343//! Custom lowering for CTPOP (count population)
2344/*!
2345 Custom lowering code that counts the number ones in the input
2346 operand. SPU has such an instruction, but it counts the number of
2347 ones per byte, which then have to be accumulated.
2348*/
Dan Gohman475871a2008-07-27 21:46:04 +00002349static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002350 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002351 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002352 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002353 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002354
Owen Anderson825b72b2009-08-11 20:47:22 +00002355 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002356 default:
2357 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002361
Dale Johannesena05dca42009-02-04 23:02:30 +00002362 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2363 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002364
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002366 }
2367
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002369 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002370 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002371
Chris Lattner84bc5422007-12-31 04:13:23 +00002372 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002373
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2376 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2377 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002378
Dale Johannesena05dca42009-02-04 23:02:30 +00002379 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2380 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002381
2382 // CNTB_result becomes the chain to which all of the virtual registers
2383 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002386
Dan Gohman475871a2008-07-27 21:46:04 +00002387 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002388 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002389
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002391
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 return DAG.getNode(ISD::AND, dl, MVT::i16,
2393 DAG.getNode(ISD::ADD, dl, MVT::i16,
2394 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002395 Tmp1, Shift1),
2396 Tmp1),
2397 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002398 }
2399
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002401 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002402 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002403
Chris Lattner84bc5422007-12-31 04:13:23 +00002404 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2405 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002406
Dan Gohman475871a2008-07-27 21:46:04 +00002407 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2409 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2410 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2411 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002412
Dale Johannesena05dca42009-02-04 23:02:30 +00002413 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2414 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002415
2416 // CNTB_result becomes the chain to which all of the virtual registers
2417 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002418 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002420
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002422 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002423
Dan Gohman475871a2008-07-27 21:46:04 +00002424 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 DAG.getNode(ISD::SRL, dl, MVT::i32,
2426 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002427 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002428
Dan Gohman475871a2008-07-27 21:46:04 +00002429 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002430 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2431 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002432
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002434 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002435
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 DAG.getNode(ISD::SRL, dl, MVT::i32,
2438 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002439 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002440 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2442 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002443
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002445 }
2446
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002448 break;
2449 }
2450
Dan Gohman475871a2008-07-27 21:46:04 +00002451 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002452}
2453
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002455/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002456 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2457 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002458 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002459static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002460 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002462 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002463 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002464
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2466 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002467 // Convert f32 / f64 to i32 / i64 via libcall.
2468 RTLIB::Libcall LC =
2469 (Op.getOpcode() == ISD::FP_TO_SINT)
2470 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2471 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2472 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2473 SDValue Dummy;
2474 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2475 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002476
Eli Friedman36df4992009-05-27 00:47:34 +00002477 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002479
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002480//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2481/*!
2482 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2483 All conversions from i64 are expanded to a libcall.
2484 */
2485static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002486 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002489 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2492 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 // Convert i32, i64 to f64 via libcall:
2494 RTLIB::Libcall LC =
2495 (Op.getOpcode() == ISD::SINT_TO_FP)
2496 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2497 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2498 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2499 SDValue Dummy;
2500 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2501 }
2502
Eli Friedman36df4992009-05-27 00:47:34 +00002503 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504}
2505
2506//! Lower ISD::SETCC
2507/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2511 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002513 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2515
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516 SDValue lhs = Op.getOperand(0);
2517 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002520
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524
2525 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2526 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002527 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002530 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 DAG.getNode(ISD::AND, dl, MVT::i32,
2534 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537
2538 // SETO and SETUO only use the lhs operand:
2539 if (CC->get() == ISD::SETO) {
2540 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2541 // SETUO
2542 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002543 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2544 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002545 lhs, DAG.getConstantFP(0.0, lhsVT),
2546 ISD::SETUO),
2547 DAG.getConstant(ccResultAllOnes, ccResultVT));
2548 } else if (CC->get() == ISD::SETUO) {
2549 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002550 return DAG.getNode(ISD::AND, dl, ccResultVT,
2551 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002555 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002556 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002558 ISD::SETGT));
2559 }
2560
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002562 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002564 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002565 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002566
2567 // If a value is negative, subtract from the sign magnitude constant:
2568 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2569
2570 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002571 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002573 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002574 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002575 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002576 lhsSelectMask, lhsSignMag2TC, i64lhs);
2577
Dale Johannesenf5d97892009-02-04 01:48:28 +00002578 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002580 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002582 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002583 rhsSelectMask, rhsSignMag2TC, i64rhs);
2584
2585 unsigned compareOp;
2586
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002587 switch (CC->get()) {
2588 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002589 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002590 compareOp = ISD::SETEQ; break;
2591 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002592 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002593 compareOp = ISD::SETGT; break;
2594 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002595 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002596 compareOp = ISD::SETGE; break;
2597 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002598 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002599 compareOp = ISD::SETLT; break;
2600 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002601 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002602 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002603 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002604 case ISD::SETONE:
2605 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002606 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002607 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002608 }
2609
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002610 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002611 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002612 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002613
2614 if ((CC->get() & 0x8) == 0) {
2615 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002616 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002618 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002619 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002620 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002621 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002622 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002623
Dale Johannesenf5d97892009-02-04 01:48:28 +00002624 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002625 }
2626
2627 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002628}
2629
Scott Michel7a1c9e92008-11-22 23:50:42 +00002630//! Lower ISD::SELECT_CC
2631/*!
2632 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2633 SELB instruction.
2634
2635 \note Need to revisit this in the future: if the code path through the true
2636 and false value computations is longer than the latency of a branch (6
2637 cycles), then it would be more advantageous to branch and insert a new basic
2638 block and branch on the condition. However, this code does not make that
2639 assumption, given the simplisitc uses so far.
2640 */
2641
Scott Michelf0569be2008-12-27 04:51:36 +00002642static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2643 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002644 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002645 SDValue lhs = Op.getOperand(0);
2646 SDValue rhs = Op.getOperand(1);
2647 SDValue trueval = Op.getOperand(2);
2648 SDValue falseval = Op.getOperand(3);
2649 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002650 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002651
Scott Michelf0569be2008-12-27 04:51:36 +00002652 // NOTE: SELB's arguments: $rA, $rB, $mask
2653 //
2654 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2655 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2656 // condition was true and 0s where the condition was false. Hence, the
2657 // arguments to SELB get reversed.
2658
Scott Michel7a1c9e92008-11-22 23:50:42 +00002659 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2660 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2661 // with another "cannot select select_cc" assert:
2662
Dale Johannesende064702009-02-06 21:50:26 +00002663 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002664 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002665 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002666 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002667}
2668
Scott Michelb30e8f62008-12-02 19:53:53 +00002669//! Custom lower ISD::TRUNCATE
2670static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2671{
Scott Michel6e1d1472009-03-16 18:47:25 +00002672 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002676 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002677 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002678
Scott Michel6e1d1472009-03-16 18:47:25 +00002679 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002680 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002681 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002682
Duncan Sandscdfad362010-11-03 12:17:33 +00002683 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002684 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002685 unsigned maskHigh = 0x08090a0b;
2686 unsigned maskLow = 0x0c0d0e0f;
2687 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002688 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2689 DAG.getConstant(maskHigh, MVT::i32),
2690 DAG.getConstant(maskLow, MVT::i32),
2691 DAG.getConstant(maskHigh, MVT::i32),
2692 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002693
Scott Michel6e1d1472009-03-16 18:47:25 +00002694 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2695 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002696
Scott Michel6e1d1472009-03-16 18:47:25 +00002697 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002698 }
2699
Scott Michelf0569be2008-12-27 04:51:36 +00002700 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002701}
2702
Scott Michel77f452d2009-08-25 22:37:34 +00002703/*!
2704 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2705 * algorithm is to duplicate the sign bit using rotmai to generate at
2706 * least one byte full of sign bits. Then propagate the "sign-byte" into
2707 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2708 *
2709 * @param Op The sext operand
2710 * @param DAG The current DAG
2711 * @return The SDValue with the entire instruction sequence
2712 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002713static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2714{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002715 DebugLoc dl = Op.getDebugLoc();
2716
Scott Michel77f452d2009-08-25 22:37:34 +00002717 // Type to extend to
2718 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002719
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002720 // Type to extend from
2721 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002722 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002723
Kalle Raiskila5106b842011-01-20 15:49:06 +00002724 // extend i8 & i16 via i32
2725 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2726 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2727 Op0VT = MVT::i32;
2728 }
2729
Scott Michel77f452d2009-08-25 22:37:34 +00002730 // The type to extend to needs to be a i128 and
2731 // the type to extend from needs to be i64 or i32.
2732 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002733 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002734 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002735
2736 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002737 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2738 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2739 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002740 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2741 DAG.getConstant(mask1, MVT::i32),
2742 DAG.getConstant(mask1, MVT::i32),
2743 DAG.getConstant(mask2, MVT::i32),
2744 DAG.getConstant(mask3, MVT::i32));
2745
Scott Michel77f452d2009-08-25 22:37:34 +00002746 // Word wise arithmetic right shift to generate at least one byte
2747 // that contains sign bits.
2748 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002749 SDValue sraVal = DAG.getNode(ISD::SRA,
2750 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002751 mvt,
2752 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002753 DAG.getConstant(31, MVT::i32));
2754
Kalle Raiskila940e7962010-10-18 09:34:19 +00002755 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002756 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002757 dl, Op0VT, Op0,
2758 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002760 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002761 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2762 // and the input value into the lower 64 bits.
2763 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002764 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002765 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002766}
2767
Scott Michel7a1c9e92008-11-22 23:50:42 +00002768//! Custom (target-specific) lowering entry point
2769/*!
2770 This is where LLVM's DAG selection process calls to do target-specific
2771 lowering of nodes.
2772 */
Dan Gohman475871a2008-07-27 21:46:04 +00002773SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002774SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002775{
Scott Michela59d4692008-02-23 18:41:37 +00002776 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002777 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002778
2779 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002780 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002781#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002782 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2783 errs() << "Op.getOpcode() = " << Opc << "\n";
2784 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002785 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002786#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002787 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002788 }
2789 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002790 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002791 case ISD::SEXTLOAD:
2792 case ISD::ZEXTLOAD:
2793 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2794 case ISD::STORE:
2795 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2796 case ISD::ConstantPool:
2797 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2798 case ISD::GlobalAddress:
2799 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2800 case ISD::JumpTable:
2801 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002802 case ISD::ConstantFP:
2803 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002804
Scott Michel02d711b2008-12-30 23:28:25 +00002805 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002806 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002807 case ISD::SUB:
2808 case ISD::ROTR:
2809 case ISD::ROTL:
2810 case ISD::SRL:
2811 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002812 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002814 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002815 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002816 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002817
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002818 case ISD::FP_TO_SINT:
2819 case ISD::FP_TO_UINT:
2820 return LowerFP_TO_INT(Op, DAG, *this);
2821
2822 case ISD::SINT_TO_FP:
2823 case ISD::UINT_TO_FP:
2824 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002825
Scott Michel266bc8f2007-12-04 22:23:35 +00002826 // Vector-related lowering.
2827 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002828 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002829 case ISD::SCALAR_TO_VECTOR:
2830 return LowerSCALAR_TO_VECTOR(Op, DAG);
2831 case ISD::VECTOR_SHUFFLE:
2832 return LowerVECTOR_SHUFFLE(Op, DAG);
2833 case ISD::EXTRACT_VECTOR_ELT:
2834 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2835 case ISD::INSERT_VECTOR_ELT:
2836 return LowerINSERT_VECTOR_ELT(Op, DAG);
2837
2838 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2839 case ISD::AND:
2840 case ISD::OR:
2841 case ISD::XOR:
2842 return LowerByteImmed(Op, DAG);
2843
2844 // Vector and i8 multiply:
2845 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002846 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002847 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002848
Scott Michel266bc8f2007-12-04 22:23:35 +00002849 case ISD::CTPOP:
2850 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002851
2852 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002853 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002854
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002855 case ISD::SETCC:
2856 return LowerSETCC(Op, DAG, *this);
2857
Scott Michelb30e8f62008-12-02 19:53:53 +00002858 case ISD::TRUNCATE:
2859 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002860
2861 case ISD::SIGN_EXTEND:
2862 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002863 }
2864
Dan Gohman475871a2008-07-27 21:46:04 +00002865 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002866}
2867
Duncan Sands1607f052008-12-01 11:39:25 +00002868void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2869 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002870 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002871{
2872#if 0
2873 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002874 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002875
2876 switch (Opc) {
2877 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2879 errs() << "Op.getOpcode() = " << Opc << "\n";
2880 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002881 N->dump();
2882 abort();
2883 /*NOTREACHED*/
2884 }
2885 }
2886#endif
2887
2888 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002889}
2890
Scott Michel266bc8f2007-12-04 22:23:35 +00002891//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002892// Target Optimization Hooks
2893//===----------------------------------------------------------------------===//
2894
Dan Gohman475871a2008-07-27 21:46:04 +00002895SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002896SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2897{
2898#if 0
2899 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002900#endif
2901 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002902 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002903 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002904 EVT NodeVT = N->getValueType(0); // The node's value type
2905 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002906 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002907 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002908
2909 switch (N->getOpcode()) {
2910 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002911 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002913
Scott Michelf0569be2008-12-27 04:51:36 +00002914 if (Op0.getOpcode() == SPUISD::IndirectAddr
2915 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2916 // Normalize the operands to reduce repeated code
2917 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002918
Scott Michelf0569be2008-12-27 04:51:36 +00002919 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2920 IndirectArg = Op1;
2921 AddArg = Op0;
2922 }
2923
2924 if (isa<ConstantSDNode>(AddArg)) {
2925 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2926 SDValue IndOp1 = IndirectArg.getOperand(1);
2927
2928 if (CN0->isNullValue()) {
2929 // (add (SPUindirect <arg>, <arg>), 0) ->
2930 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002931
Scott Michel23f2ff72008-12-04 17:16:59 +00002932#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002933 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002934 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002935 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2936 << "With: (SPUindirect <arg>, <arg>)\n";
2937 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002938#endif
2939
Scott Michelf0569be2008-12-27 04:51:36 +00002940 return IndirectArg;
2941 } else if (isa<ConstantSDNode>(IndOp1)) {
2942 // (add (SPUindirect <arg>, <const>), <const>) ->
2943 // (SPUindirect <arg>, <const + const>)
2944 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2945 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2946 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002947
Scott Michelf0569be2008-12-27 04:51:36 +00002948#if !defined(NDEBUG)
2949 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002950 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002951 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2952 << "), " << CN0->getSExtValue() << ")\n"
2953 << "With: (SPUindirect <arg>, "
2954 << combinedConst << ")\n";
2955 }
2956#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002957
Dale Johannesende064702009-02-06 21:50:26 +00002958 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002959 IndirectArg, combinedValue);
2960 }
Scott Michel053c1da2008-01-29 02:16:57 +00002961 }
2962 }
Scott Michela59d4692008-02-23 18:41:37 +00002963 break;
2964 }
2965 case ISD::SIGN_EXTEND:
2966 case ISD::ZERO_EXTEND:
2967 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002968 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002969 // (any_extend (SPUextract_elt0 <arg>)) ->
2970 // (SPUextract_elt0 <arg>)
2971 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002972#if !defined(NDEBUG)
2973 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002974 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002975 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002976 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002977 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002978 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002979 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002980#endif
Scott Michela59d4692008-02-23 18:41:37 +00002981
2982 return Op0;
2983 }
2984 break;
2985 }
2986 case SPUISD::IndirectAddr: {
2987 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002988 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002989 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002990 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2991 // (SPUaform <addr>, 0)
2992
Chris Lattner4437ae22009-08-23 07:05:07 +00002993 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002994 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002995 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002996 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002997 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002998
2999 return Op0;
3000 }
Scott Michelf0569be2008-12-27 04:51:36 +00003001 } else if (Op0.getOpcode() == ISD::ADD) {
3002 SDValue Op1 = N->getOperand(1);
3003 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3004 // (SPUindirect (add <arg>, <arg>), 0) ->
3005 // (SPUindirect <arg>, <arg>)
3006 if (CN1->isNullValue()) {
3007
3008#if !defined(NDEBUG)
3009 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003010 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003011 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3012 << "With: (SPUindirect <arg>, <arg>)\n";
3013 }
3014#endif
3015
Dale Johannesende064702009-02-06 21:50:26 +00003016 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003017 Op0.getOperand(0), Op0.getOperand(1));
3018 }
3019 }
Scott Michela59d4692008-02-23 18:41:37 +00003020 }
3021 break;
3022 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003023 case SPUISD::SHL_BITS:
3024 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003025 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003027
Scott Michelf0569be2008-12-27 04:51:36 +00003028 // Kill degenerate vector shifts:
3029 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3030 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003031 Result = Op0;
3032 }
3033 }
3034 break;
3035 }
Scott Michelf0569be2008-12-27 04:51:36 +00003036 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003037 switch (Op0.getOpcode()) {
3038 default:
3039 break;
3040 case ISD::ANY_EXTEND:
3041 case ISD::ZERO_EXTEND:
3042 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003043 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003044 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003045 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003046 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003047 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003049 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003050 Result = Op000;
3051 }
3052 }
3053 break;
3054 }
Scott Michel104de432008-11-24 17:11:17 +00003055 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003056 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003057 // <arg>
3058 Result = Op0.getOperand(0);
3059 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003060 }
Scott Michela59d4692008-02-23 18:41:37 +00003061 }
3062 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003063 }
3064 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003065
Scott Michel58c58182008-01-17 20:38:41 +00003066 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003067#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003068 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003069 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003070 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003071 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003072 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003073 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003074 }
3075#endif
3076
3077 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003078}
3079
3080//===----------------------------------------------------------------------===//
3081// Inline Assembly Support
3082//===----------------------------------------------------------------------===//
3083
3084/// getConstraintType - Given a constraint letter, return the type of
3085/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003086SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003087SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3088 if (ConstraintLetter.size() == 1) {
3089 switch (ConstraintLetter[0]) {
3090 default: break;
3091 case 'b':
3092 case 'r':
3093 case 'f':
3094 case 'v':
3095 case 'y':
3096 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003097 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003098 }
3099 return TargetLowering::getConstraintType(ConstraintLetter);
3100}
3101
John Thompson44ab89e2010-10-29 17:29:13 +00003102/// Examine constraint type and operand type and determine a weight value.
3103/// This object must already have been set up with the operand type
3104/// and the current alternative constraint selected.
3105TargetLowering::ConstraintWeight
3106SPUTargetLowering::getSingleConstraintMatchWeight(
3107 AsmOperandInfo &info, const char *constraint) const {
3108 ConstraintWeight weight = CW_Invalid;
3109 Value *CallOperandVal = info.CallOperandVal;
3110 // If we don't have a value, we can't do a match,
3111 // but allow it at the lowest weight.
3112 if (CallOperandVal == NULL)
3113 return CW_Default;
3114 // Look at the constraint type.
3115 switch (*constraint) {
3116 default:
3117 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003118 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003119 //FIXME: Seems like the supported constraint letters were just copied
3120 // from PPC, as the following doesn't correspond to the GCC docs.
3121 // I'm leaving it so until someone adds the corresponding lowering support.
3122 case 'b':
3123 case 'r':
3124 case 'f':
3125 case 'd':
3126 case 'v':
3127 case 'y':
3128 weight = CW_Register;
3129 break;
3130 }
3131 return weight;
3132}
3133
Scott Michel5af8f0e2008-07-16 17:17:29 +00003134std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003135SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003137{
3138 if (Constraint.size() == 1) {
3139 // GCC RS6000 Constraint Letters
3140 switch (Constraint[0]) {
3141 case 'b': // R1-R31
3142 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003144 return std::make_pair(0U, SPU::R64CRegisterClass);
3145 return std::make_pair(0U, SPU::R32CRegisterClass);
3146 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003148 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003150 return std::make_pair(0U, SPU::R64FPRegisterClass);
3151 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003152 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003153 return std::make_pair(0U, SPU::GPRCRegisterClass);
3154 }
3155 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003156
Scott Michel266bc8f2007-12-04 22:23:35 +00003157 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3158}
3159
Scott Michela59d4692008-02-23 18:41:37 +00003160//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003161void
Dan Gohman475871a2008-07-27 21:46:04 +00003162SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003163 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003164 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003165 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003166 const SelectionDAG &DAG,
3167 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003168#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003169 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003170
3171 switch (Op.getOpcode()) {
3172 default:
3173 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3174 break;
Scott Michela59d4692008-02-23 18:41:37 +00003175 case CALL:
3176 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003177 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003178 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003179 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003180 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003181 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003182 case SPUISD::SHLQUAD_L_BITS:
3183 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003184 case SPUISD::VEC_ROTL:
3185 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003186 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003187 case SPUISD::SELECT_MASK:
3188 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003189 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003190#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003191}
Scott Michel02d711b2008-12-30 23:28:25 +00003192
Scott Michelf0569be2008-12-27 04:51:36 +00003193unsigned
3194SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3195 unsigned Depth) const {
3196 switch (Op.getOpcode()) {
3197 default:
3198 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003199
Scott Michelf0569be2008-12-27 04:51:36 +00003200 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003201 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003202
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3204 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003205 }
3206 return VT.getSizeInBits();
3207 }
3208 }
3209}
Scott Michel1df30c42008-12-29 03:23:36 +00003210
Scott Michel203b2d62008-04-30 00:30:08 +00003211// LowerAsmOperandForConstraint
3212void
Dan Gohman475871a2008-07-27 21:46:04 +00003213SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003214 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003215 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003216 SelectionDAG &DAG) const {
3217 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003218 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003219}
3220
Scott Michel266bc8f2007-12-04 22:23:35 +00003221/// isLegalAddressImmediate - Return true if the integer value can be used
3222/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003223bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003224 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003225 // SPU's addresses are 256K:
3226 return (V > -(1 << 18) && V < (1 << 18) - 1);
3227}
3228
3229bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003230 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003231}
Dan Gohman6520e202008-10-18 02:06:02 +00003232
3233bool
3234SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3235 // The SPU target isn't yet aware of offsets.
3236 return false;
3237}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003238
3239// can we compare to Imm without writing it into a register?
3240bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3241 //ceqi, cgti, etc. all take s10 operand
3242 return isInt<10>(Imm);
3243}
3244
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003245bool
3246SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003247 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003248
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003250 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3251 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003252
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003253 // D-form: reg + 14bit offset
3254 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3255 return true;
3256
3257 // X-form: reg+reg
3258 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3259 return true;
3260
3261 return false;
3262}