blob: f248b5ba8c48d6c06f4356ba4fd794a5af04ec16 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000117 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000118 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000119def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000120def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000121 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000122def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000123 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000124def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000126def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000128def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000130 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000134 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000135
Chris Lattner48be23c2008-01-15 22:02:54 +0000136def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000137 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000139def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000141
Chris Lattnera17b1552006-03-31 05:13:27 +0000142def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000143def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144
Chris Lattner90564f22006-04-18 17:59:36 +0000145def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000147
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000148def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
149 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000150def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
151 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000152
Evan Cheng53301922008-07-12 02:23:19 +0000153// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000154def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
155 [SDNPHasChain, SDNPMayLoad]>;
156def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
157 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000158
Jim Laskey2f616bf2006-11-16 22:43:37 +0000159// Instructions to support dynamic alloca.
160def SDTDynOp : SDTypeProfile<1, 2, []>;
161def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
162
Chris Lattner47f01f12005-09-08 19:50:41 +0000163//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000164// PowerPC specific transformation functions and pattern fragments.
165//
Nate Begeman8d948322005-10-19 01:12:32 +0000166
Nate Begeman2d5aff72005-10-19 18:42:01 +0000167def SHL32 : SDNodeXForm<imm, [{
168 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000170}]>;
171
Nate Begeman2d5aff72005-10-19 18:42:01 +0000172def SRL32 : SDNodeXForm<imm, [{
173 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000175}]>;
176
Chris Lattner2eb25172005-09-09 00:39:56 +0000177def LO16 : SDNodeXForm<imm, [{
178 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000180}]>;
181
182def HI16 : SDNodeXForm<imm, [{
183 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000185}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000186
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000187def HA16 : SDNodeXForm<imm, [{
188 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000189 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000190 return getI32Imm((Val - (signed short)Val) >> 16);
191}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000192def MB : SDNodeXForm<imm, [{
193 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000194 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000196 return getI32Imm(mb);
197}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000198
Nate Begemanf42f1332006-09-22 05:01:56 +0000199def ME : SDNodeXForm<imm, [{
200 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000201 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000203 return getI32Imm(me);
204}]>;
205def maskimm32 : PatLeaf<(imm), [{
206 // maskImm predicate - True if immediate is a run of ones.
207 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000210 else
211 return false;
212}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000213
Chris Lattner3e63ead2005-09-08 17:33:10 +0000214def immSExt16 : PatLeaf<(imm), [{
215 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
216 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000219 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000222def immZExt16 : PatLeaf<(imm), [{
223 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
224 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000226}], LO16>;
227
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228// imm16Shifted* - These match immediates where the low 16-bits are zero. There
229// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
230// identical in 32-bit mode, but in 64-bit mode, they return true if the
231// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
232// clear).
233def imm16ShiftedZExt : PatLeaf<(imm), [{
234 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
235 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237}], HI16>;
238
239def imm16ShiftedSExt : PatLeaf<(imm), [{
240 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
241 // immediate are set. Used by instructions like 'addis'. Identical to
242 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000245 return true;
246 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000248}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000250
Chris Lattner47f01f12005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Flag Definitions.
253
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000254class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000255class isDOT {
256 list<Register> Defs = [CR0];
257 bit RC = 1;
258}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000259
Chris Lattner302bf9c2006-11-08 02:13:12 +0000260class RegConstraint<string C> {
261 string Constraints = C;
262}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000263class NoEncode<string E> {
264 string DisableEncoding = E;
265}
Chris Lattner47f01f12005-09-08 19:50:41 +0000266
267
268//===----------------------------------------------------------------------===//
269// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000270
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000271def s5imm : Operand<i32> {
272 let PrintMethod = "printS5ImmOperand";
273}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000274def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000275 let PrintMethod = "printU5ImmOperand";
276}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000277def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000278 let PrintMethod = "printU6ImmOperand";
279}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000280def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000281 let PrintMethod = "printS16ImmOperand";
282}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000283def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000284 let PrintMethod = "printU16ImmOperand";
285}
Chris Lattner841d12d2005-10-18 16:51:22 +0000286def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
287 let PrintMethod = "printS16X4ImmOperand";
288}
Chris Lattner8d704112010-11-15 06:09:35 +0000289def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000290 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000291 let EncoderMethod = "getDirectBrEncoding";
292}
293def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000294 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000295 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000296}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000297def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000298 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000299}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000300def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000301 let PrintMethod = "printAbsAddrOperand";
302}
Nate Begemaned428532004-09-04 05:00:00 +0000303def symbolHi: Operand<i32> {
304 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000305 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000306}
307def symbolLo: Operand<i32> {
308 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000309 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000310}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000311def crbitm: Operand<i8> {
312 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000313 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000314}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000315// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000316def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000318 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000319 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000320}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000321def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000323 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000324}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000325def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000326 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000327 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000328 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000329}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000330def tocentry : Operand<iPTR> {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000331 let MIOperandInfo = (ops i32imm:$imm);
332}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000333
Chris Lattner6fc40072006-11-04 05:42:48 +0000334// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000335// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000336def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000337 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000338 let PrintMethod = "printPredicateOperand";
339}
Chris Lattner0638b262006-11-03 23:53:25 +0000340
Chris Lattnera613d262006-01-12 02:05:36 +0000341// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000342def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
343def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
344def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
345def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000346
Chris Lattner74531e42006-11-16 00:41:37 +0000347/// This is just the offset part of iaddr, used for preinc.
348def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000349
Evan Cheng8c75ef92005-12-14 22:07:12 +0000350//===----------------------------------------------------------------------===//
351// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000352def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000353def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
354def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000355
Chris Lattner6a5339b2006-11-14 18:44:47 +0000356
Chris Lattner47f01f12005-09-08 19:50:41 +0000357//===----------------------------------------------------------------------===//
358// PowerPC Instruction Definitions.
359
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000360// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000361
Chris Lattner88d211f2006-03-12 09:13:49 +0000362let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000363let Defs = [R1], Uses = [R1] in {
Chris Lattnerab638642010-11-15 03:48:58 +0000364def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000365 [(callseq_start timm:$amt)]>;
Chris Lattnerab638642010-11-15 03:48:58 +0000366def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000367 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000368}
Chris Lattner1877ec92006-03-13 21:52:10 +0000369
Evan Cheng64d80e32007-07-19 01:14:50 +0000370def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000371 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000372}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000373
Evan Cheng071a2792007-09-11 19:55:27 +0000374let Defs = [R1], Uses = [R1] in
Chris Lattnerab638642010-11-15 03:48:58 +0000375def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000376 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000377 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000378
Dan Gohman533297b2009-10-29 18:10:34 +0000379// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
380// instruction selection into a branch sequence.
381let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000382 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000383 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000384 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000385 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000387 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000388 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000390 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000391 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000393 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000394 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000395 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000396 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000397 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000398}
399
Bill Wendling7194aaf2008-03-03 22:19:16 +0000400// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
401// scavenge a register for it.
402def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
Chris Lattnerab638642010-11-15 03:48:58 +0000403 "", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000404
Evan Chengffbacca2007-07-21 00:34:19 +0000405let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000406 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000407 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000408 "b${p:cc}lr ${p:reg}", BrB,
409 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000410 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000411 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000412}
413
Chris Lattner7a823bd2005-02-15 20:26:49 +0000414let Defs = [LR] in
Cameron Zwarich0113e4e2011-05-19 02:56:28 +0000415 def MovePCtoLR : Pseudo<(outs), (ins), "", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000416 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000417
Evan Chengffbacca2007-07-21 00:34:19 +0000418let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000419 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000420 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000421 "b $dst", BrB,
422 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000423 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000424
Chris Lattner18258c62006-11-17 22:37:34 +0000425 // BCC represents an arbitrary conditional branch on a predicate.
426 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
427 // a two-value operand where a dag node expects two operands. :(
Chris Lattner8d704112010-11-15 06:09:35 +0000428 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000429 "b${cond:cc} ${cond:reg}, $dst"
430 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000431}
432
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000433// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000434let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000435 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000436 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
437 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000438 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000439 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000440 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000441 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000442 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000443 def BL_Darwin : IForm<18, 0, 1,
444 (outs), (ins calltarget:$func, variable_ops),
445 "bl $func", BrB, []>; // See Pat patterns below.
446 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000447 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000448 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000449 }
450 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000451 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
452 (outs), (ins variable_ops),
453 "bctrl", BrB,
454 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000455 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000456}
457
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000458// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000459let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000460 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000461 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
462 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000463 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
464 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000465 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000466 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000467 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000468 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000469 (outs), (ins calltarget:$func, variable_ops),
470 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000471 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000472 (outs), (ins aaddr:$func, variable_ops),
473 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000475 }
476 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000477 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
478 (outs), (ins variable_ops),
479 "bctrl", BrB,
480 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000481 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000482}
483
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000484
Dale Johannesenb384ab92008-10-29 18:26:45 +0000485let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000486def TCRETURNdi :Pseudo< (outs),
487 (ins calltarget:$dst, i32imm:$offset, variable_ops),
488 "#TC_RETURNd $dst $offset",
489 []>;
490
491
Dale Johannesenb384ab92008-10-29 18:26:45 +0000492let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000493def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
494 "#TC_RETURNa $func $offset",
495 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
496
Dale Johannesenb384ab92008-10-29 18:26:45 +0000497let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000498def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
499 "#TC_RETURNr $dst $offset",
500 []>;
501
502
503let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000504 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000505def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
506 Requires<[In32BitMode]>;
507
508
509
510let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000511 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000512def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
513 "b $dst", BrB,
514 []>;
515
516
517let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000518 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000519def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
520 "ba $dst", BrB,
521 []>;
522
523
Chris Lattner001db452006-06-06 21:29:23 +0000524// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000525def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000526 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
527 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000529 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
530 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000532 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
533 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000534def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000535 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
536 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000538 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
539 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000541 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
542 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000544 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
545 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000547 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
548 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000549
Evan Cheng53301922008-07-12 02:23:19 +0000550// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000551let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000552 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000553 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000554 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000555 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
556 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000557 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000558 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
559 def ATOMIC_LOAD_AND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000560 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000561 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
562 def ATOMIC_LOAD_OR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000563 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000564 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
565 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000566 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000567 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
568 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000569 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000570 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
571 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000572 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000573 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
574 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000575 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000576 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
577 def ATOMIC_LOAD_AND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000578 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000579 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
580 def ATOMIC_LOAD_OR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000581 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000582 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
583 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000584 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000585 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
586 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000587 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000588 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000589 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000590 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000591 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000592 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000593 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000594 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
595 def ATOMIC_LOAD_AND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000596 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000597 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
598 def ATOMIC_LOAD_OR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000599 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000600 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
601 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000602 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000603 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
604 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000605 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000606 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
607
Dale Johannesen97efa362008-08-28 17:53:09 +0000608 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000609 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000610 [(set GPRC:$dst,
611 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
612 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000613 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000614 [(set GPRC:$dst,
615 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000616 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000617 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000618 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000619 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000620
Dale Johannesen97efa362008-08-28 17:53:09 +0000621 def ATOMIC_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000622 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000623 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
624 def ATOMIC_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000625 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000626 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000627 def ATOMIC_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000628 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000629 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000630 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000631}
632
Evan Cheng53301922008-07-12 02:23:19 +0000633// Instructions to support atomic operations
634def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
635 "lwarx $rD, $src", LdStLWARX,
636 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
637
638let Defs = [CR0] in
639def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
640 "stwcx. $rS, $dst", LdStSTWCX,
641 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
642 isDOT;
643
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000644let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Nate Begeman1db3c922008-08-11 17:36:31 +0000645def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
646
Chris Lattner26e552b2006-11-14 19:19:53 +0000647//===----------------------------------------------------------------------===//
648// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000649//
Chris Lattner26e552b2006-11-14 19:19:53 +0000650
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000651// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000652let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000653def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000654 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000655 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000656def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000657 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000658 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000659 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000660def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000661 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000662 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000664 "lwz $rD, $src", LdStGeneral,
665 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000666
Evan Cheng64d80e32007-07-19 01:14:50 +0000667def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000668 "lfs $rD, $src", LdStLFDU,
669 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000670def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000671 "lfd $rD, $src", LdStLFD,
672 [(set F8RC:$rD, (load iaddr:$src))]>;
673
Chris Lattner4eab7142006-11-10 02:08:47 +0000674
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000675// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000676let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000677def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000678 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000679 []>, RegConstraint<"$addr.reg = $ea_result">,
680 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000681
Evan Chengcaf778a2007-08-01 23:07:38 +0000682def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000683 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000684 []>, RegConstraint<"$addr.reg = $ea_result">,
685 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000686
Evan Chengcaf778a2007-08-01 23:07:38 +0000687def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000688 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000689 []>, RegConstraint<"$addr.reg = $ea_result">,
690 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000691
Evan Chengcaf778a2007-08-01 23:07:38 +0000692def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000693 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000694 []>, RegConstraint<"$addr.reg = $ea_result">,
695 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000696
Evan Chengcaf778a2007-08-01 23:07:38 +0000697def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000698 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000699 []>, RegConstraint<"$addr.reg = $ea_result">,
700 NoEncode<"$ea_result">;
701
Evan Chengcaf778a2007-08-01 23:07:38 +0000702def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000703 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000704 []>, RegConstraint<"$addr.reg = $ea_result">,
705 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000706}
Dan Gohman41474ba2008-12-03 02:30:17 +0000707}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000708
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000709// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000710//
Dan Gohman15511cf2008-12-03 18:15:48 +0000711let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000712def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000713 "lbzx $rD, $src", LdStGeneral,
714 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000715def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000716 "lhax $rD, $src", LdStLHA,
717 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
718 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000720 "lhzx $rD, $src", LdStGeneral,
721 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000723 "lwzx $rD, $src", LdStGeneral,
724 [(set GPRC:$rD, (load xaddr:$src))]>;
725
726
Evan Cheng64d80e32007-07-19 01:14:50 +0000727def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000728 "lhbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000729 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000730def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000731 "lwbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000732 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000733
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000735 "lfsx $frD, $src", LdStLFDU,
736 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000738 "lfdx $frD, $src", LdStLFDU,
739 [(set F8RC:$frD, (load xaddr:$src))]>;
740}
741
742//===----------------------------------------------------------------------===//
743// PPC32 Store Instructions.
744//
745
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000746// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000747let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000748def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000749 "stb $rS, $src", LdStGeneral,
750 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000751def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000752 "sth $rS, $src", LdStGeneral,
753 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000754def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000755 "stw $rS, $src", LdStGeneral,
756 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000757def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000758 "stfs $rS, $dst", LdStUX,
759 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000760def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000761 "stfd $rS, $dst", LdStUX,
762 [(store F8RC:$rS, iaddr:$dst)]>;
763}
764
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000765// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000766let PPC970_Unit = 2 in {
Chris Lattnerb7035d02010-11-15 08:22:03 +0000767def STBU : DForm_1a<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000768 symbolLo:$ptroff, ptr_rc:$ptrreg),
769 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000770 [(set ptr_rc:$ea_res,
771 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
772 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000773 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000774def STHU : DForm_1a<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000775 symbolLo:$ptroff, ptr_rc:$ptrreg),
776 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000777 [(set ptr_rc:$ea_res,
778 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
779 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000780 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000781def STWU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000782 symbolLo:$ptroff, ptr_rc:$ptrreg),
783 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000784 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
785 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000786 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000787def STFSU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000788 symbolLo:$ptroff, ptr_rc:$ptrreg),
789 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000790 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
791 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000792 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000793def STFDU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000794 symbolLo:$ptroff, ptr_rc:$ptrreg),
795 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000796 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
797 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000798 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000799}
800
801
Chris Lattner26e552b2006-11-14 19:19:53 +0000802// Indexed (r+r) Stores.
803//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000804let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000806 "stbx $rS, $dst", LdStGeneral,
807 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
808 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000809def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000810 "sthx $rS, $dst", LdStGeneral,
811 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
812 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000813def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000814 "stwx $rS, $dst", LdStGeneral,
815 [(store GPRC:$rS, xaddr:$dst)]>,
816 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000817
Chris Lattner2e48a702008-01-06 08:36:04 +0000818let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 "stwux $rS, $rA, $rB", LdStGeneral,
821 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000822}
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000824 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000825 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000826 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000827def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000828 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000829 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000830 PPC970_DGroup_Cracked;
831
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000833 "stfiwx $frS, $dst", LdStUX,
834 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000835
Evan Cheng64d80e32007-07-19 01:14:50 +0000836def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000837 "stfsx $frS, $dst", LdStUX,
838 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000839def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000840 "stfdx $frS, $dst", LdStUX,
841 [(store F8RC:$frS, xaddr:$dst)]>;
842}
843
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000844def SYNC : XForm_24_sync<31, 598, (outs), (ins),
845 "sync", LdStSync,
846 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000847
848//===----------------------------------------------------------------------===//
849// PPC32 Arithmetic Instructions.
850//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000851
Chris Lattner88d211f2006-03-12 09:13:49 +0000852let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000855 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000856let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000858 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000859 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
860 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000862 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000863 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000864}
Evan Cheng64d80e32007-07-19 01:14:50 +0000865def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000866 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000867 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000868def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000870 [(set GPRC:$rD, (add GPRC:$rA,
871 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000874 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000875let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000876def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000878 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000879}
Bill Wendling0f940c92007-12-07 21:42:31 +0000880
Chris Lattnerdd415272008-01-10 05:45:39 +0000881let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000882 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
883 "li $rD, $imm", IntGeneral,
884 [(set GPRC:$rD, immSExt16:$imm)]>;
885 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
886 "lis $rD, $imm", IntGeneral,
887 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
888}
Chris Lattner88d211f2006-03-12 09:13:49 +0000889}
Chris Lattner26e552b2006-11-14 19:19:53 +0000890
Chris Lattner88d211f2006-03-12 09:13:49 +0000891let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000894 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
895 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000896def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000898 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000899 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000900def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000901 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000902 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000903def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000904 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000905 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000906def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000907 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000908 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000909def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000910 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000911 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000912def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000913 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000914def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000915 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000916def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000918}
Nate Begemaned428532004-09-04 05:00:00 +0000919
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000920
Chris Lattner88d211f2006-03-12 09:13:49 +0000921let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000922def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000923 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000924 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000925def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000926 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000927 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000928def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000929 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000930 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000931def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000932 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000933 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000934def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000935 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000936 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000937def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000938 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000939 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000940def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000941 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000942 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000943def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000944 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000945 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000946def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000947 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000948 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000949def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000950 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000951 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000952let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000953def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000955 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000956}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000957}
Chris Lattner26e552b2006-11-14 19:19:53 +0000958
Chris Lattner88d211f2006-03-12 09:13:49 +0000959let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000960let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000962 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000963 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000964}
Evan Cheng64d80e32007-07-19 01:14:50 +0000965def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000966 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000967 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000968def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000969 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000970 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000972 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000973 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000974
Evan Cheng64d80e32007-07-19 01:14:50 +0000975def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000976 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000979}
980let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000981//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000982// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000983def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000984 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000985def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000986 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000987
Dale Johannesenb384ab92008-10-29 18:26:45 +0000988let Uses = [RM] in {
989 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
990 "fctiwz $frD, $frB", FPGeneral,
991 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
992 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
993 "frsp $frD, $frB", FPGeneral,
994 [(set F4RC:$frD, (fround F8RC:$frB))]>;
995 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
996 "fsqrt $frD, $frB", FPSqrt,
997 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
998 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
999 "fsqrts $frD, $frB", FPSqrt,
1000 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1001 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001002}
Chris Lattner919c0322005-10-01 01:35:02 +00001003
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001004/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001005/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001006/// that they will fill slots (which could cause the load of a LSU reject to
1007/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001008def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1009 "fmr $frD, $frB", FPGeneral,
1010 []>, // (set F4RC:$frD, F4RC:$frB)
1011 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001012
Chris Lattner88d211f2006-03-12 09:13:49 +00001013let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001014// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001015def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001016 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001017 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001018def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001019 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001020 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001021def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001022 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001023 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001024def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001025 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001026 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001027def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001028 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001029 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001030def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001031 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001032 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001033}
Chris Lattner919c0322005-10-01 01:35:02 +00001034
Nate Begeman6b3dc552004-08-29 22:45:13 +00001035
Nate Begeman07aada82004-08-30 02:28:06 +00001036// XL-Form instructions. condition register logical ops.
1037//
Evan Cheng64d80e32007-07-19 01:14:50 +00001038def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001039 "mcrf $BF, $BFA", BrMCR>,
1040 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001041
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001042def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1043 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001044 "creqv $CRD, $CRA, $CRB", BrCR,
1045 []>;
1046
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001047def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1048 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1049 "cror $CRD, $CRA, $CRB", BrCR,
1050 []>;
1051
1052def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001053 "creqv $dst, $dst, $dst", BrCR,
1054 []>;
1055
Roman Divacky0aaa9192011-08-30 17:04:16 +00001056def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1057 "crxor $dst, $dst, $dst", BrCR,
1058 []>;
1059
Chris Lattner88d211f2006-03-12 09:13:49 +00001060// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001061//
Dale Johannesen639076f2008-10-23 20:41:28 +00001062let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001063def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1064 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001065 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001066}
1067let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001068def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1069 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001070 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001071}
Chris Lattner1877ec92006-03-13 21:52:10 +00001072
Dale Johannesen639076f2008-10-23 20:41:28 +00001073let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001074def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1075 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001076 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001077}
1078let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001079def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1080 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001081 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001082}
Chris Lattner1877ec92006-03-13 21:52:10 +00001083
1084// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1085// a GPR on the PPC970. As such, copies in and out have the same performance
1086// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001087def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001088 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001089 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001090def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001091 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001092 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001093
Evan Cheng64d80e32007-07-19 01:14:50 +00001094def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001095 "mtcrf $FXM, $rS", BrMCRX>,
1096 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001097
1098// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1099// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001100// vreg = MCRF CR0
1101// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001102// while not declaring it breaks DeadMachineInstructionElimination.
1103// As it turns out, in all cases where we currently use this,
1104// we're only interested in one subregister of it. Represent this in the
1105// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001106//
1107// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001108def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattnerab638642010-11-15 03:48:58 +00001109 "", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001110 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001111
1112def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1113 "mfcr $rT", SprMFCR>,
1114 PPC970_MicroCode, PPC970_Unit_CRU;
1115
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001117 "mfcr $rT, $FXM", SprMFCR>,
1118 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001119
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001120// Instructions to manipulate FPSCR. Only long double handling uses these.
1121// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1122
Dale Johannesenb384ab92008-10-29 18:26:45 +00001123let Uses = [RM], Defs = [RM] in {
1124 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1125 "mtfsb0 $FM", IntMTFSB0,
1126 [(PPCmtfsb0 (i32 imm:$FM))]>,
1127 PPC970_DGroup_Single, PPC970_Unit_FPU;
1128 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1129 "mtfsb1 $FM", IntMTFSB0,
1130 [(PPCmtfsb1 (i32 imm:$FM))]>,
1131 PPC970_DGroup_Single, PPC970_Unit_FPU;
1132 // MTFSF does not actually produce an FP result. We pretend it copies
1133 // input reg B to the output. If we didn't do this it would look like the
1134 // instruction had no outputs (because we aren't modelling the FPSCR) and
1135 // it would be deleted.
1136 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1137 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1138 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1139 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1140 F8RC:$rT, F8RC:$FRB))]>,
1141 PPC970_DGroup_Single, PPC970_Unit_FPU;
1142}
1143let Uses = [RM] in {
1144 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1145 "mffs $rT", IntMFFS,
1146 [(set F8RC:$rT, (PPCmffs))]>,
1147 PPC970_DGroup_Single, PPC970_Unit_FPU;
1148 def FADDrtz: AForm_2<63, 21,
1149 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1150 "fadd $FRT, $FRA, $FRB", FPGeneral,
1151 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1152 PPC970_DGroup_Single, PPC970_Unit_FPU;
1153}
1154
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001155
Chris Lattner88d211f2006-03-12 09:13:49 +00001156let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001157
1158// XO-Form instructions. Arithmetic instructions that can set overflow bit
1159//
Evan Cheng64d80e32007-07-19 01:14:50 +00001160def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001161 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001162 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001163let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001164def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001165 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001166 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1167 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001168}
Evan Cheng64d80e32007-07-19 01:14:50 +00001169def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001170 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001171 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001172 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001173def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001174 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001175 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001176 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001177def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001178 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001179 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001180def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001181 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001182 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001183def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001184 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001185 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001186def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001187 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001188 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001189let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001190def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001191 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001192 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1193 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001194}
1195def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1196 "neg $rT, $rA", IntGeneral,
1197 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1198let Uses = [CARRY], Defs = [CARRY] in {
1199def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1200 "adde $rT, $rA, $rB", IntGeneral,
1201 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001202def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001203 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001204 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001205def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001206 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001207 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001208def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1209 "subfe $rT, $rA, $rB", IntGeneral,
1210 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001211def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001212 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001213 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001214def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001215 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001216 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001217}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001218}
Nate Begeman07aada82004-08-30 02:28:06 +00001219
1220// A-Form instructions. Most of the instructions executed in the FPU are of
1221// this type.
1222//
Chris Lattner88d211f2006-03-12 09:13:49 +00001223let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001224let Uses = [RM] in {
1225 def FMADD : AForm_1<63, 29,
1226 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1227 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1228 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1229 F8RC:$FRB))]>,
1230 Requires<[FPContractions]>;
1231 def FMADDS : AForm_1<59, 29,
1232 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1233 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1234 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1235 F4RC:$FRB))]>,
1236 Requires<[FPContractions]>;
1237 def FMSUB : AForm_1<63, 28,
1238 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1239 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1240 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1241 F8RC:$FRB))]>,
1242 Requires<[FPContractions]>;
1243 def FMSUBS : AForm_1<59, 28,
1244 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1245 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1246 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1247 F4RC:$FRB))]>,
1248 Requires<[FPContractions]>;
1249 def FNMADD : AForm_1<63, 31,
1250 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1251 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1252 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1253 F8RC:$FRB)))]>,
1254 Requires<[FPContractions]>;
1255 def FNMADDS : AForm_1<59, 31,
1256 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1257 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1258 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1259 F4RC:$FRB)))]>,
1260 Requires<[FPContractions]>;
1261 def FNMSUB : AForm_1<63, 30,
1262 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1263 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1264 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1265 F8RC:$FRB)))]>,
1266 Requires<[FPContractions]>;
1267 def FNMSUBS : AForm_1<59, 30,
1268 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1269 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1270 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1271 F4RC:$FRB)))]>,
1272 Requires<[FPContractions]>;
1273}
Chris Lattner43f07a42005-10-02 07:07:49 +00001274// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1275// having 4 of these, force the comparison to always be an 8-byte double (code
1276// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001277// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001278def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001279 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001280 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001281 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001282def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001283 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001284 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001285 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001286let Uses = [RM] in {
1287 def FADD : AForm_2<63, 21,
1288 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1289 "fadd $FRT, $FRA, $FRB", FPGeneral,
1290 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1291 def FADDS : AForm_2<59, 21,
1292 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1293 "fadds $FRT, $FRA, $FRB", FPGeneral,
1294 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1295 def FDIV : AForm_2<63, 18,
1296 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1297 "fdiv $FRT, $FRA, $FRB", FPDivD,
1298 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1299 def FDIVS : AForm_2<59, 18,
1300 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1301 "fdivs $FRT, $FRA, $FRB", FPDivS,
1302 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1303 def FMUL : AForm_3<63, 25,
1304 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1305 "fmul $FRT, $FRA, $FRB", FPFused,
1306 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1307 def FMULS : AForm_3<59, 25,
1308 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1309 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1310 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1311 def FSUB : AForm_2<63, 20,
1312 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1313 "fsub $FRT, $FRA, $FRB", FPGeneral,
1314 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1315 def FSUBS : AForm_2<59, 20,
1316 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1317 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1318 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1319 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001320}
Nate Begeman07aada82004-08-30 02:28:06 +00001321
Chris Lattner88d211f2006-03-12 09:13:49 +00001322let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001323// M-Form instructions. rotate and mask instructions.
1324//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001325let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001326// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001327def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001328 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001329 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001330 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1331 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001332}
Chris Lattner14522e32005-04-19 05:21:30 +00001333def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001334 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001335 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001336 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001337def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001338 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001339 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001340 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001341def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001342 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001343 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001344 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001345}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001346
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001347
Chris Lattner2eb25172005-09-09 00:39:56 +00001348//===----------------------------------------------------------------------===//
1349// PowerPC Instruction Patterns
1350//
1351
Chris Lattner30e21a42005-09-26 22:20:16 +00001352// Arbitrary immediate support. Implement in terms of LIS/ORI.
1353def : Pat<(i32 imm:$imm),
1354 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001355
1356// Implement the 'not' operation with the NOR instruction.
1357def NOT : Pat<(not GPRC:$in),
1358 (NOR GPRC:$in, GPRC:$in)>;
1359
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001360// ADD an arbitrary immediate.
1361def : Pat<(add GPRC:$in, imm:$imm),
1362 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1363// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001364def : Pat<(or GPRC:$in, imm:$imm),
1365 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001366// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001367def : Pat<(xor GPRC:$in, imm:$imm),
1368 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001369// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001370def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001371 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001372
Chris Lattner956f43c2006-06-16 20:22:01 +00001373// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001374def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001375 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001376def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001377 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001378
Nate Begeman35ef9132006-01-11 21:21:00 +00001379// ROTL
1380def : Pat<(rotl GPRC:$in, GPRC:$sh),
1381 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1382def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1383 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001384
Nate Begemanf42f1332006-09-22 05:01:56 +00001385// RLWNM
1386def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1387 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1388
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001389// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001390def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1391 (BL_Darwin tglobaladdr:$dst)>;
1392def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1393 (BL_Darwin texternalsym:$dst)>;
1394def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1395 (BL_SVR4 tglobaladdr:$dst)>;
1396def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1397 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001398
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001399
1400def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1401 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1402
1403def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1404 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1405
1406def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1407 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1408
1409
1410
Chris Lattner860e8862005-11-17 07:30:41 +00001411// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001412def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1413def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1414def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1415def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001416def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1417def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001418def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1419def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001420def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1421 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001422def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1423 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001424def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1425 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001426def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1427 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001428
Nate Begemana07da922005-12-14 22:54:33 +00001429// Fused negative multiply subtract, alternate pattern
1430def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1431 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1432 Requires<[FPContractions]>;
1433def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1434 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1435 Requires<[FPContractions]>;
1436
Chris Lattner4172b102005-12-06 02:10:38 +00001437// Standard shifts. These are represented separately from the real shifts above
1438// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1439// amounts.
1440def : Pat<(sra GPRC:$rS, GPRC:$rB),
1441 (SRAW GPRC:$rS, GPRC:$rB)>;
1442def : Pat<(srl GPRC:$rS, GPRC:$rB),
1443 (SRW GPRC:$rS, GPRC:$rB)>;
1444def : Pat<(shl GPRC:$rS, GPRC:$rB),
1445 (SLW GPRC:$rS, GPRC:$rB)>;
1446
Evan Cheng466685d2006-10-09 20:57:25 +00001447def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001448 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001449def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001450 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001451def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001452 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001453def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001454 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001455def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001456 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001457def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001458 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001459def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001460 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001461def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001462 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001463def : Pat<(f64 (extloadf32 iaddr:$src)),
1464 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1465def : Pat<(f64 (extloadf32 xaddr:$src)),
1466 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1467
1468def : Pat<(f64 (fextend F4RC:$src)),
1469 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001470
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001471// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001472def : Pat<(membarrier (i32 imm /*ll*/),
1473 (i32 imm /*ls*/),
1474 (i32 imm /*sl*/),
1475 (i32 imm /*ss*/),
1476 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001477 (SYNC)>;
1478
Eli Friedman14648462011-07-27 22:21:52 +00001479def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1480
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001481include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001482include "PPCInstr64Bit.td"