blob: 850e80f2e224d80ea8fa72fc867b9fe440bd4cc5 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000026#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/Target/TargetInstrInfo.h"
28#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000033#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000036#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000037#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000039using namespace llvm;
40
Dan Gohman844731a2008-05-13 00:00:25 +000041// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000042static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000043 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000044
Evan Cheng752195e2009-09-14 21:33:42 +000045STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000046
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000064 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000065 AU.addPreserved<SlotIndexes>();
66 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000067 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068}
69
Chris Lattnerf7da2c72006-08-24 22:43:55 +000070void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000071 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000072 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
73 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000074 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000075
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000076 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000077 RegMaskSlots.clear();
78 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000079 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000080
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000081 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
82 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000083}
84
Owen Anderson80b3ce62008-05-28 20:54:50 +000085/// runOnMachineFunction - Register allocate the whole function
86///
87bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000088 MF = &fn;
89 MRI = &MF->getRegInfo();
90 TM = &fn.getTarget();
91 TRI = TM->getRegisterInfo();
92 TII = TM->getInstrInfo();
93 AA = &getAnalysis<AliasAnalysis>();
94 LV = &getAnalysis<LiveVariables>();
95 Indexes = &getAnalysis<SlotIndexes>();
96 AllocatableRegs = TRI->getAllocatableSet(fn);
97 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +000098
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000100
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000101 numIntervals += getNumIntervals();
102
Chris Lattner70ca3582004-09-30 15:59:17 +0000103 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000104 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000105}
106
Chris Lattner70ca3582004-09-30 15:59:17 +0000107/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000108void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000109 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000110
111 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000112 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
113 if (const LiveInterval *LI = R2IMap.lookup(Reg)) {
114 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000115 OS << '\n';
116 }
117
118 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000119 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000120 if (const LiveInterval *LI =
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000121 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg))) {
122 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000123 OS << '\n';
124 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000125
Evan Cheng752195e2009-09-14 21:33:42 +0000126 printInstrs(OS);
127}
128
129void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000130 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000131 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000132}
133
Evan Cheng752195e2009-09-14 21:33:42 +0000134void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000135 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000136}
137
Evan Chengafff40a2010-05-04 20:26:52 +0000138static
Evan Cheng37499432010-05-05 18:27:40 +0000139bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000140 unsigned Reg = MI.getOperand(MOIdx).getReg();
141 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
142 const MachineOperand &MO = MI.getOperand(i);
143 if (!MO.isReg())
144 continue;
145 if (MO.getReg() == Reg && MO.isDef()) {
146 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
147 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000148 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000149 return true;
150 }
151 }
152 return false;
153}
154
Evan Cheng37499432010-05-05 18:27:40 +0000155/// isPartialRedef - Return true if the specified def at the specific index is
156/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000157/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000158bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
159 LiveInterval &interval) {
160 if (!MO.getSubReg() || MO.isEarlyClobber())
161 return false;
162
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000163 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000164 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000165 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000166 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
167 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000168 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
169 }
170 return false;
171}
172
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000173void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000174 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000175 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000176 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000177 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000178 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000179 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000180
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000181 // Virtual registers may be defined multiple times (due to phi
182 // elimination and 2-addr elimination). Much of what we do only has to be
183 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000185 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000186 if (interval.empty()) {
187 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000188 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000189
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000190 // Make sure the first definition is not a partial redefinition.
191 assert(!MO.readsReg() && "First def cannot also read virtual register "
192 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000193
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000194 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000195 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000196
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000197 // Loop over all of the blocks that the vreg is defined in. There are
198 // two cases we have to handle here. The most common case is a vreg
199 // whose lifetime is contained within a basic block. In this case there
200 // will be a single kill, in MBB, which comes after the definition.
201 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
202 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000203 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000204 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000205 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000207 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000208
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 // If the kill happens after the definition, we have an intra-block
210 // live range.
211 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000212 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000214 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000216 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 return;
218 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000219 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 // The other case we handle is when a virtual register lives to the end
222 // of the defining block, potentially live across some blocks, then is
223 // live into some number of blocks, but gets killed. Start by adding a
224 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000225 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000226 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 interval.addRange(NewLR);
228
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000229 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000230
231 if (PHIJoin) {
232 // A phi join register is killed at the end of the MBB and revived as a new
233 // valno in the killing blocks.
234 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
235 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000236 ValNo->setHasPHIKill(true);
237 } else {
238 // Iterate over all of the blocks that the variable is completely
239 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
240 // live interval.
241 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
242 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000243 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000244 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
245 interval.addRange(LR);
246 DEBUG(dbgs() << " +" << LR);
247 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248 }
249
250 // Finally, this virtual register is live from the start of any killing
251 // block to the 'use' slot of the killing instruction.
252 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
253 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000254 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000255 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000256
257 // Create interval with one of a NEW value number. Note that this value
258 // number isn't actually defined by an instruction, weird huh? :)
259 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000260 assert(getInstructionFromIndex(Start) == 0 &&
261 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000262 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 ValNo->setIsPHIDef(true);
264 }
265 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000266 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000267 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000268 }
269
270 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000271 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000272 // Multiple defs of the same virtual register by the same instruction.
273 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000274 // This is likely due to elimination of REG_SEQUENCE instructions. Return
275 // here since there is nothing to do.
276 return;
277
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 // If this is the second time we see a virtual register definition, it
279 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000280 // the result of two address elimination, then the vreg is one of the
281 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000282
283 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000284 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
285 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000286 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
287 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000288 // If this is a two-address definition, then we have already processed
289 // the live range. The only problem is that we didn't realize there
290 // are actually two values in the live interval. Because of this we
291 // need to take the LiveRegion that defines this register and split it
292 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000293 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294
Lang Hames35f291d2009-09-12 03:34:03 +0000295 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000296 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000297 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000298 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000299
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000300 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000303
Chris Lattner91725b72006-08-31 05:54:43 +0000304 // The new value number (#1) is defined by the instruction we claimed
305 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000306 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000307
Chris Lattner91725b72006-08-31 05:54:43 +0000308 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000309 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000310
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000311 // Add the new live interval which replaces the range for the input copy.
312 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000313 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 interval.addRange(LR);
315
316 // If this redefinition is dead, we need to add a dummy unit live
317 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000318 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000319 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000320 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321
Bill Wendling8e6179f2009-08-22 20:18:03 +0000322 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000323 dbgs() << " RESULT: ";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000324 interval.print(dbgs(), TRI);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000325 });
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000326 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 // In the case of PHI elimination, each variable definition is only
328 // live until the end of the block. We've already taken care of the
329 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000330
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000331 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000332 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000333 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000334
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000335 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000336
Lang Hames74ab5ee2009-12-22 00:11:50 +0000337 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000338 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000340 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000341 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000342 } else {
343 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 }
345 }
346
David Greene8a342292010-01-04 22:49:02 +0000347 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000348}
349
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000350static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000351 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
352 SE = MBB->succ_end();
353 SI != SE; ++SI) {
354 const MachineBasicBlock* succ = *SI;
355 if (succ->isLiveIn(Reg))
356 return true;
357 }
358 return false;
359}
Lang Hames342c64c2012-02-14 18:51:53 +0000360
Chris Lattnerf35fef72004-07-23 21:24:19 +0000361void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000362 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000363 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000364 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000365 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000366 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000367
Lang Hames233a60e2009-11-03 23:52:08 +0000368 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000369 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000370 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 // If it is not used after definition, it is considered dead at
373 // the instruction defining it. Hence its interval is:
374 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000375 // For earlyclobbers, the defSlot was pushed back one; the extra
376 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000377 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000378 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000379 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000380 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000381 }
382
383 // If it is not dead on definition, it must be killed by a
384 // subsequent instruction. Hence its interval is:
385 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000386 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000387 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000388
Dale Johannesenbd635202010-02-10 00:55:42 +0000389 if (mi->isDebugValue())
390 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000391 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000392 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000393
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000394 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000395 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000396 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000397 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000398 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000399 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000400 if (DefIdx != -1) {
401 if (mi->isRegTiedToUseOperand(DefIdx)) {
402 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000403 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000404 } else {
405 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000406 // Then the register is essentially dead at the instruction that
407 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000408 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000409 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000410 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000411 }
412 goto exit;
413 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000414 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000415
Lang Hames233a60e2009-11-03 23:52:08 +0000416 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000418
Lang Hames342c64c2012-02-14 18:51:53 +0000419 // If we get here the register *should* be live out.
420 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000421
Lang Hames342c64c2012-02-14 18:51:53 +0000422 // FIXME: We need saner rules for reserved regs.
423 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000424 end = start.getDeadSlot();
425 } else {
426 // Unreserved, unallocable registers like EFLAGS can be live across basic
427 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000428 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
429 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000430 end = getMBBEndIdx(MBB);
431 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000432exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000433 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000434
Evan Cheng24a3cc42007-04-25 07:30:23 +0000435 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000436 VNInfo *ValNo = interval.getVNInfoAt(start);
437 bool Extend = ValNo != 0;
438 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000439 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000440 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000441 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000442 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000443}
444
Chris Lattnerf35fef72004-07-23 21:24:19 +0000445void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
446 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000447 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000448 MachineOperand& MO,
449 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000450 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000451 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000452 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000453 else
Evan Chengc45288e2009-04-27 20:42:46 +0000454 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000455 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000456}
457
Evan Chengb371f452007-02-19 21:49:54 +0000458void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000459 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000460 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000461 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
462 "Only physical registers can be live in.");
463 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
464 MBB->isLandingPad()) &&
465 "Allocatable live-ins only valid for entry blocks and landing pads.");
466
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000467 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000468
469 // Look for kills, if it reaches a def before it's killed, then it shouldn't
470 // be considered a livein.
471 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000472 MachineBasicBlock::iterator E = MBB->end();
473 // Skip over DBG_VALUE at the start of the MBB.
474 if (mi != E && mi->isDebugValue()) {
475 while (++mi != E && mi->isDebugValue())
476 ;
477 if (mi == E)
478 // MBB is empty except for DBG_VALUE's.
479 return;
480 }
481
Lang Hames233a60e2009-11-03 23:52:08 +0000482 SlotIndex baseIndex = MIIdx;
483 SlotIndex start = baseIndex;
484 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000485 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000486
487 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000488 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000489
Dale Johannesenbd635202010-02-10 00:55:42 +0000490 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000491 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000492 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000493 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000494 SeenDefUse = true;
495 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000496 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000497 // Another instruction redefines the register before it is ever read.
498 // Then the register is essentially dead at the instruction that defines
499 // it. Hence its interval is:
500 // [defSlot(def), defSlot(def)+1)
501 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000502 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000503 SeenDefUse = true;
504 break;
505 }
506
Evan Cheng4507f082010-03-16 21:51:27 +0000507 while (++mi != E && mi->isDebugValue())
508 // Skip over DBG_VALUE.
509 ;
510 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000511 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000512 }
513
Evan Cheng75611fb2007-06-27 01:16:36 +0000514 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000515 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000516 if (isAllocatable(interval.reg) ||
517 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
518 // Allocatable registers are never live through.
519 // Non-allocatable registers that aren't live into any successors also
520 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000521 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000522 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000523 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000524 // If we get here the register is non-allocatable and live into some
525 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000526 DEBUG(dbgs() << " live through");
527 end = getMBBEndIdx(MBB);
528 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000529 }
530
Lang Hames6e2968c2010-09-25 12:04:16 +0000531 SlotIndex defIdx = getMBBStartIdx(MBB);
532 assert(getInstructionFromIndex(defIdx) == 0 &&
533 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000534 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000535 vni->setIsPHIDef(true);
536 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000537
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000538 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000539 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000540}
541
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000542/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000543/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000544/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000545/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000546void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000547 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000548 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000549 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000550
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000551 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000552
Evan Chengd129d732009-07-17 19:43:40 +0000553 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000554 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000555 MBBI != E; ++MBBI) {
556 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000557 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
558
Evan Cheng00a99a32010-02-06 09:07:11 +0000559 if (MBB->empty())
560 continue;
561
Owen Anderson134eb732008-09-21 20:43:24 +0000562 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000563 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000564 DEBUG(dbgs() << "BB#" << MBB->getNumber()
565 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000566
Dan Gohmancb406c22007-10-03 19:26:29 +0000567 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000568 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000569 LE = MBB->livein_end(); LI != LE; ++LI) {
570 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000571 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000572
Owen Anderson99500ae2008-09-15 22:00:38 +0000573 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000574 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000575 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000576
Dale Johannesen1caedd02010-01-22 22:38:21 +0000577 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
578 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000579 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000580 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000581 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000582 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000583 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000584
Evan Cheng438f7bc2006-11-10 08:43:01 +0000585 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000586 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
587 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000588
589 // Collect register masks.
590 if (MO.isRegMask()) {
591 RegMaskSlots.push_back(MIIndex.getRegSlot());
592 RegMaskBits.push_back(MO.getRegMask());
593 continue;
594 }
595
Evan Chengd129d732009-07-17 19:43:40 +0000596 if (!MO.isReg() || !MO.getReg())
597 continue;
598
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000600 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000601 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000602 else if (MO.isUndef())
603 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000604 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000605
Lang Hames233a60e2009-11-03 23:52:08 +0000606 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000607 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000608 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000609
610 // Compute the number of register mask instructions in this block.
611 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
612 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 }
Evan Chengd129d732009-07-17 19:43:40 +0000614
615 // Create empty intervals for registers defined by implicit_def's (except
616 // for those implicit_def that define values which are liveout of their
617 // blocks.
618 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
619 unsigned UndefReg = UndefUses[i];
620 (void)getOrCreateInterval(UndefReg);
621 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000623
Owen Anderson03857b22008-08-13 21:49:13 +0000624LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000625 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000626 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000627}
Evan Chengf2fbca62007-11-12 06:35:08 +0000628
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000629/// shrinkToUses - After removing some uses of a register, shrink its live
630/// range to just the remaining uses. This method does not compute reaching
631/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000632bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000633 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000634 DEBUG(dbgs() << "Shrink: " << *li << '\n');
635 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000636 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637 // Find all the values used, including PHI kills.
638 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
639
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000640 // Blocks that have already been added to WorkList as live-out.
641 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
642
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000643 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000644 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000645 MachineInstr *UseMI = I.skipInstruction();) {
646 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
647 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000648 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000649 LiveRangeQuery LRQ(*li, Idx);
650 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000651 if (!VNI) {
652 // This shouldn't happen: readsVirtualRegister returns true, but there is
653 // no live value. It is likely caused by a target getting <undef> flags
654 // wrong.
655 DEBUG(dbgs() << Idx << '\t' << *UseMI
656 << "Warning: Instr claims to read non-existent value in "
657 << *li << '\n');
658 continue;
659 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000660 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000661 // register one slot early.
662 if (VNInfo *DefVNI = LRQ.valueDefined())
663 Idx = DefVNI->def;
664
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000665 WorkList.push_back(std::make_pair(Idx, VNI));
666 }
667
668 // Create a new live interval with only minimal live segments per def.
669 LiveInterval NewLI(li->reg, 0);
670 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
671 I != E; ++I) {
672 VNInfo *VNI = *I;
673 if (VNI->isUnused())
674 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000675 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000676 }
677
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000678 // Keep track of the PHIs that are in use.
679 SmallPtrSet<VNInfo*, 8> UsedPHIs;
680
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000681 // Extend intervals to reach all uses in WorkList.
682 while (!WorkList.empty()) {
683 SlotIndex Idx = WorkList.back().first;
684 VNInfo *VNI = WorkList.back().second;
685 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000686 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000687 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000688
689 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000690 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000691 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000692 assert(ExtVNI == VNI && "Unexpected existing value number");
693 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000694 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000695 continue;
696 // The PHI is live, make sure the predecessors are live-out.
697 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
698 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000699 if (!LiveOut.insert(*PI))
700 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000701 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000702 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000703 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000704 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000705 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000706 continue;
707 }
708
709 // VNI is live-in to MBB.
710 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000711 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000712
713 // Make sure VNI is live-out from the predecessors.
714 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
715 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000716 if (!LiveOut.insert(*PI))
717 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000718 SlotIndex Stop = getMBBEndIdx(*PI);
719 assert(li->getVNInfoBefore(Stop) == VNI &&
720 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000721 WorkList.push_back(std::make_pair(Stop, VNI));
722 }
723 }
724
725 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000726 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000727 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
728 I != E; ++I) {
729 VNInfo *VNI = *I;
730 if (VNI->isUnused())
731 continue;
732 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
733 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000734 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000735 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000736 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000737 // This is a dead PHI. Remove it.
738 VNI->setIsUnused(true);
739 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000740 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
741 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000742 } else {
743 // This is a dead def. Make sure the instruction knows.
744 MachineInstr *MI = getInstructionFromIndex(VNI->def);
745 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000746 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000747 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000748 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000749 dead->push_back(MI);
750 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000751 }
752 }
753
754 // Move the trimmed ranges back.
755 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000756 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000757 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000758}
759
760
Evan Chengf2fbca62007-11-12 06:35:08 +0000761//===----------------------------------------------------------------------===//
762// Register allocator hooks.
763//
764
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000765void LiveIntervals::addKillFlags() {
766 for (iterator I = begin(), E = end(); I != E; ++I) {
767 unsigned Reg = I->first;
768 if (TargetRegisterInfo::isPhysicalRegister(Reg))
769 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000770 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000771 continue;
772 LiveInterval *LI = I->second;
773
774 // Every instruction that kills Reg corresponds to a live range end point.
775 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
776 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000777 // A block index indicates an MBB edge.
778 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000779 continue;
780 MachineInstr *MI = getInstructionFromIndex(RI->end);
781 if (!MI)
782 continue;
783 MI->addRegisterKilled(Reg, NULL);
784 }
785 }
786}
787
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000788MachineBasicBlock*
789LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
790 // A local live range must be fully contained inside the block, meaning it is
791 // defined and killed at instructions, not at block boundaries. It is not
792 // live in or or out of any block.
793 //
794 // It is technically possible to have a PHI-defined live range identical to a
795 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000796
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000797 SlotIndex Start = LI.beginIndex();
798 if (Start.isBlock())
799 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000800
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000801 SlotIndex Stop = LI.endIndex();
802 if (Stop.isBlock())
803 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000804
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000805 // getMBBFromIndex doesn't need to search the MBB table when both indexes
806 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000807 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
808 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000809 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000810}
811
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000812float
813LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
814 // Limit the loop depth ridiculousness.
815 if (loopDepth > 200)
816 loopDepth = 200;
817
818 // The loop depth is used to roughly estimate the number of times the
819 // instruction is executed. Something like 10^d is simple, but will quickly
820 // overflow a float. This expression behaves like 10^d for small d, but is
821 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
822 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000823 // By the way, powf() might be unavailable here. For consistency,
824 // We may take pow(double,double).
825 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000826
827 return (isDef + isUse) * lc;
828}
829
Owen Andersonc4dc1322008-06-05 17:15:43 +0000830LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000831 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000832 LiveInterval& Interval = getOrCreateInterval(reg);
833 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000834 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000835 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000836 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000837 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000838 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000839 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000840 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000841
Owen Andersonc4dc1322008-06-05 17:15:43 +0000842 return LR;
843}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000844
845
846//===----------------------------------------------------------------------===//
847// Register mask functions
848//===----------------------------------------------------------------------===//
849
850bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
851 BitVector &UsableRegs) {
852 if (LI.empty())
853 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000854 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
855
856 // Use a smaller arrays for local live ranges.
857 ArrayRef<SlotIndex> Slots;
858 ArrayRef<const uint32_t*> Bits;
859 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
860 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
861 Bits = getRegMaskBitsInBlock(MBB->getNumber());
862 } else {
863 Slots = getRegMaskSlots();
864 Bits = getRegMaskBits();
865 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000866
867 // We are going to enumerate all the register mask slots contained in LI.
868 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000869 ArrayRef<SlotIndex>::iterator SlotI =
870 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
871 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
872
873 // No slots in range, LI begins after the last call.
874 if (SlotI == SlotE)
875 return false;
876
877 bool Found = false;
878 for (;;) {
879 assert(*SlotI >= LiveI->start);
880 // Loop over all slots overlapping this segment.
881 while (*SlotI < LiveI->end) {
882 // *SlotI overlaps LI. Collect mask bits.
883 if (!Found) {
884 // This is the first overlap. Initialize UsableRegs to all ones.
885 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000886 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000887 Found = true;
888 }
889 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000890 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000891 if (++SlotI == SlotE)
892 return Found;
893 }
894 // *SlotI is beyond the current LI segment.
895 LiveI = LI.advanceTo(LiveI, *SlotI);
896 if (LiveI == LiveE)
897 return Found;
898 // Advance SlotI until it overlaps.
899 while (*SlotI < LiveI->start)
900 if (++SlotI == SlotE)
901 return Found;
902 }
903}
Lang Hames3dc7c512012-02-17 18:44:18 +0000904
905//===----------------------------------------------------------------------===//
906// IntervalUpdate class.
907//===----------------------------------------------------------------------===//
908
Lang Hamesfd6d3212012-02-21 00:00:36 +0000909// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000910class LiveIntervals::HMEditor {
911private:
Lang Hamesecb50622012-02-17 23:43:40 +0000912 LiveIntervals& LIS;
913 const MachineRegisterInfo& MRI;
914 const TargetRegisterInfo& TRI;
915 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000916
Lang Hames55fed622012-02-19 03:00:30 +0000917 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
918 typedef DenseSet<IntRangePair> RangeSet;
919
Lang Hames6aceab12012-02-19 07:13:05 +0000920 struct RegRanges {
921 LiveRange* Use;
922 LiveRange* EC;
923 LiveRange* Dead;
924 LiveRange* Def;
925 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
926 };
927 typedef DenseMap<unsigned, RegRanges> BundleRanges;
928
Lang Hames3dc7c512012-02-17 18:44:18 +0000929public:
Lang Hamesecb50622012-02-17 23:43:40 +0000930 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
931 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
932 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000933
Lang Hames55fed622012-02-19 03:00:30 +0000934 // Update intervals for all operands of MI from OldIdx to NewIdx.
935 // This assumes that MI used to be at OldIdx, and now resides at
936 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000937 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000938 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
939
Lang Hames55fed622012-02-19 03:00:30 +0000940 // Collect the operands.
941 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000942 bool hasRegMaskOp = false;
943 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000944
Andrew Trickf70af522012-03-21 04:12:16 +0000945 // To keep the LiveRanges valid within an interval, move the ranges closest
946 // to the destination first. This prevents ranges from overlapping, to that
947 // APIs like removeRange still work.
948 if (NewIdx < OldIdx) {
949 moveAllEnteringFrom(OldIdx, Entering);
950 moveAllInternalFrom(OldIdx, Internal);
951 moveAllExitingFrom(OldIdx, Exiting);
952 }
953 else {
954 moveAllExitingFrom(OldIdx, Exiting);
955 moveAllInternalFrom(OldIdx, Internal);
956 moveAllEnteringFrom(OldIdx, Entering);
957 }
Lang Hames55fed622012-02-19 03:00:30 +0000958
Lang Hamesac027142012-02-19 03:09:55 +0000959 if (hasRegMaskOp)
960 updateRegMaskSlots(OldIdx);
961
Lang Hames55fed622012-02-19 03:00:30 +0000962#ifndef NDEBUG
963 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000964 validator = std::for_each(Entering.begin(), Entering.end(), validator);
965 validator = std::for_each(Internal.begin(), Internal.end(), validator);
966 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000967 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000968#endif
969
Lang Hames3dc7c512012-02-17 18:44:18 +0000970 }
971
Lang Hames4586d252012-02-21 22:29:38 +0000972 // Update intervals for all operands of MI to refer to BundleStart's
973 // SlotIndex.
974 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000975 if (MI == BundleStart)
976 return; // Bundling instr with itself - nothing to do.
977
Lang Hamesfd6d3212012-02-21 00:00:36 +0000978 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
979 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
980 "SlotIndex <-> Instruction mapping broken for MI");
981
Lang Hames4586d252012-02-21 22:29:38 +0000982 // Collect all ranges already in the bundle.
983 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000984 RangeSet Entering, Internal, Exiting;
985 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000986 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
987 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
988 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
989 if (&*BII == MI)
990 continue;
991 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
992 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
993 }
994
995 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
996
Lang Hamesf905f692012-05-29 18:19:54 +0000997 Entering.clear();
998 Internal.clear();
999 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001000 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001001 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1002
1003 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1004 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1005 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001006
1007 moveAllEnteringFromInto(OldIdx, Entering, BR);
1008 moveAllInternalFromInto(OldIdx, Internal, BR);
1009 moveAllExitingFromInto(OldIdx, Exiting, BR);
1010
Lang Hames4586d252012-02-21 22:29:38 +00001011
Lang Hames6aceab12012-02-19 07:13:05 +00001012#ifndef NDEBUG
1013 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001014 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1015 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1016 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001017 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1018#endif
1019 }
1020
Lang Hames55fed622012-02-19 03:00:30 +00001021private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001022
Lang Hames55fed622012-02-19 03:00:30 +00001023#ifndef NDEBUG
1024 class LIValidator {
1025 private:
1026 DenseSet<const LiveInterval*> Checked, Bogus;
1027 public:
1028 void operator()(const IntRangePair& P) {
1029 const LiveInterval* LI = P.first;
1030 if (Checked.count(LI))
1031 return;
1032 Checked.insert(LI);
1033 if (LI->empty())
1034 return;
1035 SlotIndex LastEnd = LI->begin()->start;
1036 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1037 LRI != LRE; ++LRI) {
1038 const LiveRange& LR = *LRI;
1039 if (LastEnd > LR.start || LR.start >= LR.end)
1040 Bogus.insert(LI);
1041 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001042 }
1043 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001044
Lang Hames55fed622012-02-19 03:00:30 +00001045 bool rangesOk() const {
1046 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001047 }
Lang Hames55fed622012-02-19 03:00:30 +00001048 };
1049#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001050
Lang Hames55fed622012-02-19 03:00:30 +00001051 // Collect IntRangePairs for all operands of MI that may need fixing.
1052 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1053 // maps).
1054 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001055 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1056 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001057 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1058 MOE = MI->operands_end();
1059 MOI != MOE; ++MOI) {
1060 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001061
1062 if (MO.isRegMask()) {
1063 hasRegMaskOp = true;
1064 continue;
1065 }
1066
Lang Hamesecb50622012-02-17 23:43:40 +00001067 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001068 continue;
1069
Lang Hamesecb50622012-02-17 23:43:40 +00001070 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001071
1072 // TODO: Currently we're skipping uses that are reserved or have no
1073 // interval, but we're not updating their kills. This should be
1074 // fixed.
Lang Hamesecb50622012-02-17 23:43:40 +00001075 if (!LIS.hasInterval(Reg) ||
1076 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
Lang Hames3dc7c512012-02-17 18:44:18 +00001077 continue;
1078
Lang Hames55fed622012-02-19 03:00:30 +00001079 LiveInterval* LI = &LIS.getInterval(Reg);
1080
1081 if (MO.readsReg()) {
1082 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1083 if (LR != 0)
1084 Entering.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001085 }
Lang Hamesecb50622012-02-17 23:43:40 +00001086 if (MO.isDef()) {
Lang Hames55fed622012-02-19 03:00:30 +00001087 if (MO.isEarlyClobber()) {
1088 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true));
1089 assert(LR != 0 && "No EC range?");
1090 if (LR->end > OldIdx.getDeadSlot())
1091 Exiting.insert(std::make_pair(LI, LR));
1092 else
Lang Hamesac027142012-02-19 03:09:55 +00001093 Internal.insert(std::make_pair(LI, LR));
Lang Hames55fed622012-02-19 03:00:30 +00001094 } else if (MO.isDead()) {
1095 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1096 assert(LR != 0 && "No dead-def range?");
1097 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001098 } else {
Lang Hames55fed622012-02-19 03:00:30 +00001099 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot());
1100 assert(LR && LR->end > OldIdx.getDeadSlot() &&
1101 "Non-dead-def should have live range exiting.");
1102 Exiting.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001103 }
1104 }
1105 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001106 }
1107
Lang Hames4586d252012-02-21 22:29:38 +00001108 // Collect IntRangePairs for all operands of MI that may need fixing.
1109 void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering,
1110 RangeSet& Exiting, SlotIndex MIStartIdx,
1111 SlotIndex MIEndIdx) {
1112 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1113 MOE = MI->operands_end();
1114 MOI != MOE; ++MOI) {
1115 const MachineOperand& MO = *MOI;
1116 assert(!MO.isRegMask() && "Can't have RegMasks in bundles.");
1117 if (!MO.isReg() || MO.getReg() == 0)
1118 continue;
Lang Hames6aceab12012-02-19 07:13:05 +00001119
Lang Hames4586d252012-02-21 22:29:38 +00001120 unsigned Reg = MO.getReg();
1121
1122 // TODO: Currently we're skipping uses that are reserved or have no
1123 // interval, but we're not updating their kills. This should be
1124 // fixed.
1125 if (!LIS.hasInterval(Reg) ||
1126 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
1127 continue;
1128
1129 LiveInterval* LI = &LIS.getInterval(Reg);
1130
1131 if (MO.readsReg()) {
1132 LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx);
1133 if (LR != 0)
1134 Entering.insert(std::make_pair(LI, LR));
1135 }
1136 if (MO.isDef()) {
1137 assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles.");
1138 assert(!MO.isDead() && "Dead-defs not allowed in bundles.");
1139 LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot());
1140 assert(LR != 0 && "Internal ranges not allowed in bundles.");
1141 Exiting.insert(std::make_pair(LI, LR));
1142 }
Lang Hames6aceab12012-02-19 07:13:05 +00001143 }
Lang Hames4586d252012-02-21 22:29:38 +00001144 }
1145
1146 BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) {
1147 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001148
1149 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001150 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001151 LiveInterval* LI = EI->first;
1152 LiveRange* LR = EI->second;
1153 BR[LI->reg].Use = LR;
1154 }
1155
1156 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001157 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001158 LiveInterval* LI = II->first;
1159 LiveRange* LR = II->second;
1160 if (LR->end.isDead()) {
1161 BR[LI->reg].Dead = LR;
1162 } else {
1163 BR[LI->reg].EC = LR;
1164 }
1165 }
1166
1167 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001168 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001169 LiveInterval* LI = EI->first;
1170 LiveRange* LR = EI->second;
1171 BR[LI->reg].Def = LR;
1172 }
1173
1174 return BR;
1175 }
1176
Lang Hamesecb50622012-02-17 23:43:40 +00001177 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1178 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1179 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001180 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001181 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1182 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
1183 assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill.");
1184 OldKillMI->clearRegisterKills(reg, &TRI);
1185 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001186 }
1187
Lang Hamesecb50622012-02-17 23:43:40 +00001188 void updateRegMaskSlots(SlotIndex OldIdx) {
1189 SmallVectorImpl<SlotIndex>::iterator RI =
1190 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1191 OldIdx);
1192 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1193 *RI = NewIdx;
1194 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001195 "RegSlots out of order. Did you move one call across another?");
1196 }
Lang Hames55fed622012-02-19 03:00:30 +00001197
1198 // Return the last use of reg between NewIdx and OldIdx.
1199 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1200 SlotIndex LastUse = NewIdx;
1201 for (MachineRegisterInfo::use_nodbg_iterator
1202 UI = MRI.use_nodbg_begin(Reg),
1203 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001204 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001205 const MachineInstr* MI = &*UI;
1206 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1207 if (InstSlot > LastUse && InstSlot < OldIdx)
1208 LastUse = InstSlot;
1209 }
1210 return LastUse;
1211 }
1212
1213 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1214 LiveInterval* LI = P.first;
1215 LiveRange* LR = P.second;
1216 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1217 if (LiveThrough)
1218 return;
1219 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1220 if (LastUse != NewIdx)
1221 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001222 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001223 }
1224
1225 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1226 LiveInterval* LI = P.first;
1227 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001228 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001229 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001230 // Move kill flags if OldIdx was not originally the end
1231 // (otherwise LR->end points to an invalid slot).
1232 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1233 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1234 moveKillFlags(LI->reg, LR->end, NewIdx);
1235 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001236 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001237 }
1238 }
1239
1240 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1241 bool GoingUp = NewIdx < OldIdx;
1242
1243 if (GoingUp) {
1244 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1245 EI != EE; ++EI)
1246 moveEnteringUpFrom(OldIdx, *EI);
1247 } else {
1248 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1249 EI != EE; ++EI)
1250 moveEnteringDownFrom(OldIdx, *EI);
1251 }
1252 }
1253
1254 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1255 LiveInterval* LI = P.first;
1256 LiveRange* LR = P.second;
1257 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1258 LR->end <= OldIdx.getDeadSlot() &&
1259 "Range should be internal to OldIdx.");
1260 LiveRange Tmp(*LR);
1261 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1262 Tmp.valno->def = Tmp.start;
1263 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1264 LI->removeRange(*LR);
1265 LI->addRange(Tmp);
1266 }
1267
1268 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1269 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1270 II != IE; ++II)
1271 moveInternalFrom(OldIdx, *II);
1272 }
1273
1274 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1275 LiveRange* LR = P.second;
1276 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1277 "Range should start in OldIdx.");
1278 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1279 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1280 LR->start = NewStart;
1281 LR->valno->def = NewStart;
1282 }
1283
1284 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1285 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1286 EI != EE; ++EI)
1287 moveExitingFrom(OldIdx, *EI);
1288 }
1289
Lang Hames6aceab12012-02-19 07:13:05 +00001290 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1291 BundleRanges& BR) {
1292 LiveInterval* LI = P.first;
1293 LiveRange* LR = P.second;
1294 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1295 if (LiveThrough) {
1296 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1297 "Def in bundle should be def range.");
1298 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1299 "If bundle has use for this reg it should be LR.");
1300 BR[LI->reg].Use = LR;
1301 return;
1302 }
1303
1304 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001305 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001306
1307 if (LR->start < NewIdx) {
1308 // Becoming a new entering range.
1309 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1310 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001311 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001312 "Bundle shouldn't have different use range for same reg.");
1313 LR->end = LastUse.getRegSlot();
1314 BR[LI->reg].Use = LR;
1315 } else {
1316 // Becoming a new Dead-def.
1317 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1318 "Live range starting at unexpected slot.");
1319 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1320 assert(BR[LI->reg].Dead == 0 &&
1321 "Can't have def and dead def of same reg in a bundle.");
1322 LR->end = LastUse.getDeadSlot();
1323 BR[LI->reg].Dead = BR[LI->reg].Def;
1324 BR[LI->reg].Def = 0;
1325 }
1326 }
1327
1328 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1329 BundleRanges& BR) {
1330 LiveInterval* LI = P.first;
1331 LiveRange* LR = P.second;
1332 if (NewIdx > LR->end) {
1333 // Range extended to bundle. Add to bundle uses.
1334 // Note: Currently adds kill flags to bundle start.
1335 assert(BR[LI->reg].Use == 0 &&
1336 "Bundle already has use range for reg.");
1337 moveKillFlags(LI->reg, LR->end, NewIdx);
1338 LR->end = NewIdx.getRegSlot();
1339 BR[LI->reg].Use = LR;
1340 } else {
1341 assert(BR[LI->reg].Use != 0 &&
1342 "Bundle should already have a use range for reg.");
1343 }
1344 }
1345
1346 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1347 BundleRanges& BR) {
1348 bool GoingUp = NewIdx < OldIdx;
1349
1350 if (GoingUp) {
1351 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1352 EI != EE; ++EI)
1353 moveEnteringUpFromInto(OldIdx, *EI, BR);
1354 } else {
1355 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1356 EI != EE; ++EI)
1357 moveEnteringDownFromInto(OldIdx, *EI, BR);
1358 }
1359 }
1360
1361 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1362 BundleRanges& BR) {
1363 // TODO: Sane rules for moving ranges into bundles.
1364 }
1365
1366 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1367 BundleRanges& BR) {
1368 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1369 II != IE; ++II)
1370 moveInternalFromInto(OldIdx, *II, BR);
1371 }
1372
1373 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1374 BundleRanges& BR) {
1375 LiveInterval* LI = P.first;
1376 LiveRange* LR = P.second;
1377
1378 assert(LR->start.isRegister() &&
1379 "Don't know how to merge exiting ECs into bundles yet.");
1380
1381 if (LR->end > NewIdx.getDeadSlot()) {
1382 // This range is becoming an exiting range on the bundle.
1383 // If there was an old dead-def of this reg, delete it.
1384 if (BR[LI->reg].Dead != 0) {
1385 LI->removeRange(*BR[LI->reg].Dead);
1386 BR[LI->reg].Dead = 0;
1387 }
1388 assert(BR[LI->reg].Def == 0 &&
1389 "Can't have two defs for the same variable exiting a bundle.");
1390 LR->start = NewIdx.getRegSlot();
1391 LR->valno->def = LR->start;
1392 BR[LI->reg].Def = LR;
1393 } else {
1394 // This range is becoming internal to the bundle.
1395 assert(LR->end == NewIdx.getRegSlot() &&
1396 "Can't bundle def whose kill is before the bundle");
1397 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1398 // Already have a def for this. Just delete range.
1399 LI->removeRange(*LR);
1400 } else {
1401 // Make range dead, record.
1402 LR->end = NewIdx.getDeadSlot();
1403 BR[LI->reg].Dead = LR;
1404 assert(BR[LI->reg].Use == LR &&
1405 "Range becoming dead should currently be use.");
1406 }
1407 // In both cases the range is no longer a use on the bundle.
1408 BR[LI->reg].Use = 0;
1409 }
1410 }
1411
1412 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1413 BundleRanges& BR) {
1414 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1415 EI != EE; ++EI)
1416 moveExitingFromInto(OldIdx, *EI, BR);
1417 }
1418
Lang Hames3dc7c512012-02-17 18:44:18 +00001419};
1420
Lang Hamesecb50622012-02-17 23:43:40 +00001421void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001422 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1423 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001424 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001425 Indexes->getInstructionIndex(MI) :
1426 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001427 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1428 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001429 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001430 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001431
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001432 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001433 HME.moveAllRangesFrom(MI, OldIndex);
1434}
1435
1436void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001437 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1438 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001439 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001440}