blob: 1265dc31fc311923328e4098230ee3c6499c0ae1 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000037#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Dan Gohman844731a2008-05-13 00:00:25 +000043// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000044static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000045 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000046
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000047// Temporary option to enable regunit liveness.
48static cl::opt<bool> LiveRegUnits("live-regunits", cl::Hidden);
49
Evan Cheng752195e2009-09-14 21:33:42 +000050STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Devang Patel19974732007-05-03 01:11:54 +000052char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
54 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000055INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000056INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000057INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000058INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000059INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000060 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000061
Chris Lattnerf7da2c72006-08-24 22:43:55 +000062void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000063 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000064 AU.addRequired<AliasAnalysis>();
65 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000066 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000067 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000068 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000069 if (LiveRegUnits)
70 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000071 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000072 AU.addPreserved<SlotIndexes>();
73 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000075}
76
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000077LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
78 DomTree(0), LRCalc(0) {
79 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
80}
81
82LiveIntervals::~LiveIntervals() {
83 delete LRCalc;
84}
85
Chris Lattnerf7da2c72006-08-24 22:43:55 +000086void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000087 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000088 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
89 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000090 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000091
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000092 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000093 RegMaskSlots.clear();
94 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000095 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000096
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000097 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
98 delete RegUnitIntervals[i];
99 RegUnitIntervals.clear();
100
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000101 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
102 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000103}
104
Owen Anderson80b3ce62008-05-28 20:54:50 +0000105/// runOnMachineFunction - Register allocate the whole function
106///
107bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000108 MF = &fn;
109 MRI = &MF->getRegInfo();
110 TM = &fn.getTarget();
111 TRI = TM->getRegisterInfo();
112 TII = TM->getInstrInfo();
113 AA = &getAnalysis<AliasAnalysis>();
114 LV = &getAnalysis<LiveVariables>();
115 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000116 if (LiveRegUnits)
117 DomTree = &getAnalysis<MachineDominatorTree>();
118 if (LiveRegUnits && !LRCalc)
119 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000120 AllocatableRegs = TRI->getAllocatableSet(fn);
121 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000124
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125 numIntervals += getNumIntervals();
126
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000127 if (LiveRegUnits) {
128 computeLiveInRegUnits();
129 }
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000132 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000133}
134
Chris Lattner70ca3582004-09-30 15:59:17 +0000135/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000136void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000137 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000138
139 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000140 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
141 if (const LiveInterval *LI = R2IMap.lookup(Reg)) {
142 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000143 OS << '\n';
144 }
145
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000146 // Dump the regunits.
147 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
148 if (LiveInterval *LI = RegUnitIntervals[i])
149 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
150
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000151 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000152 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000153 if (const LiveInterval *LI =
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000154 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg))) {
155 LI->print(OS, TRI);
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000156 OS << '\n';
157 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000158
Evan Cheng752195e2009-09-14 21:33:42 +0000159 printInstrs(OS);
160}
161
162void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000163 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000164 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000165}
166
Evan Cheng752195e2009-09-14 21:33:42 +0000167void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000168 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000169}
170
Evan Chengafff40a2010-05-04 20:26:52 +0000171static
Evan Cheng37499432010-05-05 18:27:40 +0000172bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000173 unsigned Reg = MI.getOperand(MOIdx).getReg();
174 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
175 const MachineOperand &MO = MI.getOperand(i);
176 if (!MO.isReg())
177 continue;
178 if (MO.getReg() == Reg && MO.isDef()) {
179 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
180 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000181 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000182 return true;
183 }
184 }
185 return false;
186}
187
Evan Cheng37499432010-05-05 18:27:40 +0000188/// isPartialRedef - Return true if the specified def at the specific index is
189/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000190/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000191bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
192 LiveInterval &interval) {
193 if (!MO.getSubReg() || MO.isEarlyClobber())
194 return false;
195
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000196 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000197 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000198 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000199 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
200 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000201 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
202 }
203 return false;
204}
205
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000206void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000207 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000208 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000209 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000210 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000211 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000212 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000213
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000214 // Virtual registers may be defined multiple times (due to phi
215 // elimination and 2-addr elimination). Much of what we do only has to be
216 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000218 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 if (interval.empty()) {
220 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000221 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000222
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000223 // Make sure the first definition is not a partial redefinition.
224 assert(!MO.readsReg() && "First def cannot also read virtual register "
225 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000226
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000227 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000228 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000229
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230 // Loop over all of the blocks that the vreg is defined in. There are
231 // two cases we have to handle here. The most common case is a vreg
232 // whose lifetime is contained within a basic block. In this case there
233 // will be a single kill, in MBB, which comes after the definition.
234 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
235 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000236 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000237 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000238 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000240 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000241
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 // If the kill happens after the definition, we have an intra-block
243 // live range.
244 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000245 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000247 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000249 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 return;
251 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000252 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000253
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000254 // The other case we handle is when a virtual register lives to the end
255 // of the defining block, potentially live across some blocks, then is
256 // live into some number of blocks, but gets killed. Start by adding a
257 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000258 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000259 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000260 interval.addRange(NewLR);
261
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000262 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263
264 if (PHIJoin) {
265 // A phi join register is killed at the end of the MBB and revived as a new
266 // valno in the killing blocks.
267 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
268 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 ValNo->setHasPHIKill(true);
270 } else {
271 // Iterate over all of the blocks that the variable is completely
272 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
273 // live interval.
274 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
275 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000276 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000277 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
278 interval.addRange(LR);
279 DEBUG(dbgs() << " +" << LR);
280 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 }
282
283 // Finally, this virtual register is live from the start of any killing
284 // block to the 'use' slot of the killing instruction.
285 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
286 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000287 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000288 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000289
290 // Create interval with one of a NEW value number. Note that this value
291 // number isn't actually defined by an instruction, weird huh? :)
292 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000293 assert(getInstructionFromIndex(Start) == 0 &&
294 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000295 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000296 ValNo->setIsPHIDef(true);
297 }
298 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000300 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000301 }
302
303 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000304 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000305 // Multiple defs of the same virtual register by the same instruction.
306 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000307 // This is likely due to elimination of REG_SEQUENCE instructions. Return
308 // here since there is nothing to do.
309 return;
310
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If this is the second time we see a virtual register definition, it
312 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000313 // the result of two address elimination, then the vreg is one of the
314 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000315
316 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000317 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
318 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000319 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
320 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000321 // If this is a two-address definition, then we have already processed
322 // the live range. The only problem is that we didn't realize there
323 // are actually two values in the live interval. Because of this we
324 // need to take the LiveRegion that defines this register and split it
325 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000326 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327
Lang Hames35f291d2009-09-12 03:34:03 +0000328 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000329 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000330 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000331 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000332
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000333 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000334 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000335 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000336
Chris Lattner91725b72006-08-31 05:54:43 +0000337 // The new value number (#1) is defined by the instruction we claimed
338 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000339 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000340
Chris Lattner91725b72006-08-31 05:54:43 +0000341 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000342 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000343
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000344 // Add the new live interval which replaces the range for the input copy.
345 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000346 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 interval.addRange(LR);
348
349 // If this redefinition is dead, we need to add a dummy unit live
350 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000351 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000352 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000353 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354
Bill Wendling8e6179f2009-08-22 20:18:03 +0000355 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000356 dbgs() << " RESULT: ";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000357 interval.print(dbgs(), TRI);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000358 });
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000359 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 // In the case of PHI elimination, each variable definition is only
361 // live until the end of the block. We've already taken care of the
362 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000363
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000364 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000365 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000366 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000367
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000368 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000369
Lang Hames74ab5ee2009-12-22 00:11:50 +0000370 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000371 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000373 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000374 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000375 } else {
376 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 }
378 }
379
David Greene8a342292010-01-04 22:49:02 +0000380 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000381}
382
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000383static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000384 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
385 SE = MBB->succ_end();
386 SI != SE; ++SI) {
387 const MachineBasicBlock* succ = *SI;
388 if (succ->isLiveIn(Reg))
389 return true;
390 }
391 return false;
392}
Lang Hames342c64c2012-02-14 18:51:53 +0000393
Chris Lattnerf35fef72004-07-23 21:24:19 +0000394void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000395 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000396 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000397 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000398 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000399 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000400
Lang Hames233a60e2009-11-03 23:52:08 +0000401 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000402 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000403 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000404
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000405 // If it is not used after definition, it is considered dead at
406 // the instruction defining it. Hence its interval is:
407 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000408 // For earlyclobbers, the defSlot was pushed back one; the extra
409 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000410 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000411 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000412 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000413 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000414 }
415
416 // If it is not dead on definition, it must be killed by a
417 // subsequent instruction. Hence its interval is:
418 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000419 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000420 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000421
Dale Johannesenbd635202010-02-10 00:55:42 +0000422 if (mi->isDebugValue())
423 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000424 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000425 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000426
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000427 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000428 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000429 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000430 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000431 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000432 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000433 if (DefIdx != -1) {
434 if (mi->isRegTiedToUseOperand(DefIdx)) {
435 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000436 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000437 } else {
438 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000439 // Then the register is essentially dead at the instruction that
440 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000441 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000442 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000443 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000444 }
445 goto exit;
446 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000447 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000448
Lang Hames233a60e2009-11-03 23:52:08 +0000449 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000451
Lang Hames342c64c2012-02-14 18:51:53 +0000452 // If we get here the register *should* be live out.
453 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000454
Lang Hames342c64c2012-02-14 18:51:53 +0000455 // FIXME: We need saner rules for reserved regs.
456 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000457 end = start.getDeadSlot();
458 } else {
459 // Unreserved, unallocable registers like EFLAGS can be live across basic
460 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000461 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
462 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000463 end = getMBBEndIdx(MBB);
464 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000465exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000467
Evan Cheng24a3cc42007-04-25 07:30:23 +0000468 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000469 VNInfo *ValNo = interval.getVNInfoAt(start);
470 bool Extend = ValNo != 0;
471 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000472 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000473 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000474 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000475 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000476}
477
Chris Lattnerf35fef72004-07-23 21:24:19 +0000478void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
479 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000480 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000481 MachineOperand& MO,
482 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000483 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000484 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000485 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000486 else
Evan Chengc45288e2009-04-27 20:42:46 +0000487 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000488 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000489}
490
Evan Chengb371f452007-02-19 21:49:54 +0000491void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000492 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000493 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000494 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
495 "Only physical registers can be live in.");
496 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
497 MBB->isLandingPad()) &&
498 "Allocatable live-ins only valid for entry blocks and landing pads.");
499
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000500 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000501
502 // Look for kills, if it reaches a def before it's killed, then it shouldn't
503 // be considered a livein.
504 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000505 MachineBasicBlock::iterator E = MBB->end();
506 // Skip over DBG_VALUE at the start of the MBB.
507 if (mi != E && mi->isDebugValue()) {
508 while (++mi != E && mi->isDebugValue())
509 ;
510 if (mi == E)
511 // MBB is empty except for DBG_VALUE's.
512 return;
513 }
514
Lang Hames233a60e2009-11-03 23:52:08 +0000515 SlotIndex baseIndex = MIIdx;
516 SlotIndex start = baseIndex;
517 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000518 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000519
520 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000521 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000522
Dale Johannesenbd635202010-02-10 00:55:42 +0000523 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000524 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000525 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000526 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000527 SeenDefUse = true;
528 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000529 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000530 // Another instruction redefines the register before it is ever read.
531 // Then the register is essentially dead at the instruction that defines
532 // it. Hence its interval is:
533 // [defSlot(def), defSlot(def)+1)
534 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000535 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000536 SeenDefUse = true;
537 break;
538 }
539
Evan Cheng4507f082010-03-16 21:51:27 +0000540 while (++mi != E && mi->isDebugValue())
541 // Skip over DBG_VALUE.
542 ;
543 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000544 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000545 }
546
Evan Cheng75611fb2007-06-27 01:16:36 +0000547 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000548 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000549 if (isAllocatable(interval.reg) ||
550 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
551 // Allocatable registers are never live through.
552 // Non-allocatable registers that aren't live into any successors also
553 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000554 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000555 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000556 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000557 // If we get here the register is non-allocatable and live into some
558 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000559 DEBUG(dbgs() << " live through");
560 end = getMBBEndIdx(MBB);
561 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000562 }
563
Lang Hames6e2968c2010-09-25 12:04:16 +0000564 SlotIndex defIdx = getMBBStartIdx(MBB);
565 assert(getInstructionFromIndex(defIdx) == 0 &&
566 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000567 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000568 vni->setIsPHIDef(true);
569 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000570
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000571 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000572 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000573}
574
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000575/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000576/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000577/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000578/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000579void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000580 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000581 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000582 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000583
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000584 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000585
Evan Chengd129d732009-07-17 19:43:40 +0000586 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000587 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000588 MBBI != E; ++MBBI) {
589 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000590 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
591
Evan Cheng00a99a32010-02-06 09:07:11 +0000592 if (MBB->empty())
593 continue;
594
Owen Anderson134eb732008-09-21 20:43:24 +0000595 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000596 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000597 DEBUG(dbgs() << "BB#" << MBB->getNumber()
598 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000599
Dan Gohmancb406c22007-10-03 19:26:29 +0000600 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000601 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000602 LE = MBB->livein_end(); LI != LE; ++LI) {
603 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000604 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000605
Owen Anderson99500ae2008-09-15 22:00:38 +0000606 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000607 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000608 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000609
Dale Johannesen1caedd02010-01-22 22:38:21 +0000610 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
611 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000612 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000613 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000614 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000615 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000616 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000617
Evan Cheng438f7bc2006-11-10 08:43:01 +0000618 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000619 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
620 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000621
622 // Collect register masks.
623 if (MO.isRegMask()) {
624 RegMaskSlots.push_back(MIIndex.getRegSlot());
625 RegMaskBits.push_back(MO.getRegMask());
626 continue;
627 }
628
Evan Chengd129d732009-07-17 19:43:40 +0000629 if (!MO.isReg() || !MO.getReg())
630 continue;
631
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000632 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000633 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000634 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000635 else if (MO.isUndef())
636 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000637 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000638
Lang Hames233a60e2009-11-03 23:52:08 +0000639 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000640 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000641 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000642
643 // Compute the number of register mask instructions in this block.
644 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
645 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000646 }
Evan Chengd129d732009-07-17 19:43:40 +0000647
648 // Create empty intervals for registers defined by implicit_def's (except
649 // for those implicit_def that define values which are liveout of their
650 // blocks.
651 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
652 unsigned UndefReg = UndefUses[i];
653 (void)getOrCreateInterval(UndefReg);
654 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000655}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000656
Owen Anderson03857b22008-08-13 21:49:13 +0000657LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000658 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000659 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000660}
Evan Chengf2fbca62007-11-12 06:35:08 +0000661
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000662
663//===----------------------------------------------------------------------===//
664// Register Unit Liveness
665//===----------------------------------------------------------------------===//
666//
667// Fixed interference typically comes from ABI boundaries: Function arguments
668// and return values are passed in fixed registers, and so are exception
669// pointers entering landing pads. Certain instructions require values to be
670// present in specific registers. That is also represented through fixed
671// interference.
672//
673
674/// computeRegUnitInterval - Compute the live interval of a register unit, based
675/// on the uses and defs of aliasing registers. The interval should be empty,
676/// or contain only dead phi-defs from ABI blocks.
677void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
678 unsigned Unit = LI->reg;
679
680 assert(LRCalc && "LRCalc not initialized.");
681 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
682
683 // The physregs aliasing Unit are the roots and their super-registers.
684 // Create all values as dead defs before extending to uses. Note that roots
685 // may share super-registers. That's OK because createDeadDefs() is
686 // idempotent. It is very rare for a register unit to have multiple roots, so
687 // uniquing super-registers is probably not worthwhile.
688 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
689 unsigned Root = *Roots;
690 if (!MRI->reg_empty(Root))
691 LRCalc->createDeadDefs(LI, Root);
692 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
693 if (!MRI->reg_empty(*Supers))
694 LRCalc->createDeadDefs(LI, *Supers);
695 }
696 }
697
698 // Now extend LI to reach all uses.
699 // Ignore uses of reserved registers. We only track defs of those.
700 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
701 unsigned Root = *Roots;
702 if (!isReserved(Root) && !MRI->reg_empty(Root))
703 LRCalc->extendToUses(LI, Root);
704 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
705 unsigned Reg = *Supers;
706 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
707 LRCalc->extendToUses(LI, Reg);
708 }
709 }
710}
711
712
713/// computeLiveInRegUnits - Precompute the live ranges of any register units
714/// that are live-in to an ABI block somewhere. Register values can appear
715/// without a corresponding def when entering the entry block or a landing pad.
716///
717void LiveIntervals::computeLiveInRegUnits() {
718 RegUnitIntervals.resize(TRI->getNumRegUnits());
719 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
720
721 // Keep track of the intervals allocated.
722 SmallVector<LiveInterval*, 8> NewIntvs;
723
724 // Check all basic blocks for live-ins.
725 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
726 MFI != MFE; ++MFI) {
727 const MachineBasicBlock *MBB = MFI;
728
729 // We only care about ABI blocks: Entry + landing pads.
730 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
731 continue;
732
733 // Create phi-defs at Begin for all live-in registers.
734 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
735 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
736 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
737 LIE = MBB->livein_end(); LII != LIE; ++LII) {
738 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
739 unsigned Unit = *Units;
740 LiveInterval *Intv = RegUnitIntervals[Unit];
741 if (!Intv) {
742 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
743 NewIntvs.push_back(Intv);
744 }
745 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
746 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
747 }
748 }
749 DEBUG(dbgs() << '\n');
750 }
751 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
752
753 // Compute the 'normal' part of the intervals.
754 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
755 computeRegUnitInterval(NewIntvs[i]);
756}
757
758
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000759/// shrinkToUses - After removing some uses of a register, shrink its live
760/// range to just the remaining uses. This method does not compute reaching
761/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000762bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000763 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000764 DEBUG(dbgs() << "Shrink: " << *li << '\n');
765 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000766 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000767 // Find all the values used, including PHI kills.
768 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
769
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000770 // Blocks that have already been added to WorkList as live-out.
771 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
772
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000773 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000774 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000775 MachineInstr *UseMI = I.skipInstruction();) {
776 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
777 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000778 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000779 LiveRangeQuery LRQ(*li, Idx);
780 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000781 if (!VNI) {
782 // This shouldn't happen: readsVirtualRegister returns true, but there is
783 // no live value. It is likely caused by a target getting <undef> flags
784 // wrong.
785 DEBUG(dbgs() << Idx << '\t' << *UseMI
786 << "Warning: Instr claims to read non-existent value in "
787 << *li << '\n');
788 continue;
789 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000790 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000791 // register one slot early.
792 if (VNInfo *DefVNI = LRQ.valueDefined())
793 Idx = DefVNI->def;
794
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000795 WorkList.push_back(std::make_pair(Idx, VNI));
796 }
797
798 // Create a new live interval with only minimal live segments per def.
799 LiveInterval NewLI(li->reg, 0);
800 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
801 I != E; ++I) {
802 VNInfo *VNI = *I;
803 if (VNI->isUnused())
804 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000805 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000806 }
807
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000808 // Keep track of the PHIs that are in use.
809 SmallPtrSet<VNInfo*, 8> UsedPHIs;
810
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000811 // Extend intervals to reach all uses in WorkList.
812 while (!WorkList.empty()) {
813 SlotIndex Idx = WorkList.back().first;
814 VNInfo *VNI = WorkList.back().second;
815 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000816 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000817 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000818
819 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000820 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000821 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000822 assert(ExtVNI == VNI && "Unexpected existing value number");
823 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000824 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000825 continue;
826 // The PHI is live, make sure the predecessors are live-out.
827 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
828 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000829 if (!LiveOut.insert(*PI))
830 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000831 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000832 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000833 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000834 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000835 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000836 continue;
837 }
838
839 // VNI is live-in to MBB.
840 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000841 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000842
843 // Make sure VNI is live-out from the predecessors.
844 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
845 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000846 if (!LiveOut.insert(*PI))
847 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000848 SlotIndex Stop = getMBBEndIdx(*PI);
849 assert(li->getVNInfoBefore(Stop) == VNI &&
850 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000851 WorkList.push_back(std::make_pair(Stop, VNI));
852 }
853 }
854
855 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000856 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000857 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
858 I != E; ++I) {
859 VNInfo *VNI = *I;
860 if (VNI->isUnused())
861 continue;
862 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
863 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000864 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000865 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000866 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000867 // This is a dead PHI. Remove it.
868 VNI->setIsUnused(true);
869 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000870 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
871 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000872 } else {
873 // This is a dead def. Make sure the instruction knows.
874 MachineInstr *MI = getInstructionFromIndex(VNI->def);
875 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000876 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000877 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000878 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000879 dead->push_back(MI);
880 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000881 }
882 }
883
884 // Move the trimmed ranges back.
885 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000886 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000887 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000888}
889
890
Evan Chengf2fbca62007-11-12 06:35:08 +0000891//===----------------------------------------------------------------------===//
892// Register allocator hooks.
893//
894
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000895void LiveIntervals::addKillFlags() {
896 for (iterator I = begin(), E = end(); I != E; ++I) {
897 unsigned Reg = I->first;
898 if (TargetRegisterInfo::isPhysicalRegister(Reg))
899 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000900 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000901 continue;
902 LiveInterval *LI = I->second;
903
904 // Every instruction that kills Reg corresponds to a live range end point.
905 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
906 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000907 // A block index indicates an MBB edge.
908 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000909 continue;
910 MachineInstr *MI = getInstructionFromIndex(RI->end);
911 if (!MI)
912 continue;
913 MI->addRegisterKilled(Reg, NULL);
914 }
915 }
916}
917
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000918MachineBasicBlock*
919LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
920 // A local live range must be fully contained inside the block, meaning it is
921 // defined and killed at instructions, not at block boundaries. It is not
922 // live in or or out of any block.
923 //
924 // It is technically possible to have a PHI-defined live range identical to a
925 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000926
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000927 SlotIndex Start = LI.beginIndex();
928 if (Start.isBlock())
929 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000930
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000931 SlotIndex Stop = LI.endIndex();
932 if (Stop.isBlock())
933 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000934
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000935 // getMBBFromIndex doesn't need to search the MBB table when both indexes
936 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000937 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
938 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000939 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000940}
941
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000942float
943LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
944 // Limit the loop depth ridiculousness.
945 if (loopDepth > 200)
946 loopDepth = 200;
947
948 // The loop depth is used to roughly estimate the number of times the
949 // instruction is executed. Something like 10^d is simple, but will quickly
950 // overflow a float. This expression behaves like 10^d for small d, but is
951 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
952 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000953 // By the way, powf() might be unavailable here. For consistency,
954 // We may take pow(double,double).
955 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000956
957 return (isDef + isUse) * lc;
958}
959
Owen Andersonc4dc1322008-06-05 17:15:43 +0000960LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000961 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000962 LiveInterval& Interval = getOrCreateInterval(reg);
963 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000964 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000965 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000966 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000967 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000968 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000969 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000970 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000971
Owen Andersonc4dc1322008-06-05 17:15:43 +0000972 return LR;
973}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000974
975
976//===----------------------------------------------------------------------===//
977// Register mask functions
978//===----------------------------------------------------------------------===//
979
980bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
981 BitVector &UsableRegs) {
982 if (LI.empty())
983 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000984 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
985
986 // Use a smaller arrays for local live ranges.
987 ArrayRef<SlotIndex> Slots;
988 ArrayRef<const uint32_t*> Bits;
989 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
990 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
991 Bits = getRegMaskBitsInBlock(MBB->getNumber());
992 } else {
993 Slots = getRegMaskSlots();
994 Bits = getRegMaskBits();
995 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000996
997 // We are going to enumerate all the register mask slots contained in LI.
998 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000999 ArrayRef<SlotIndex>::iterator SlotI =
1000 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
1001 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
1002
1003 // No slots in range, LI begins after the last call.
1004 if (SlotI == SlotE)
1005 return false;
1006
1007 bool Found = false;
1008 for (;;) {
1009 assert(*SlotI >= LiveI->start);
1010 // Loop over all slots overlapping this segment.
1011 while (*SlotI < LiveI->end) {
1012 // *SlotI overlaps LI. Collect mask bits.
1013 if (!Found) {
1014 // This is the first overlap. Initialize UsableRegs to all ones.
1015 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001016 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001017 Found = true;
1018 }
1019 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001020 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001021 if (++SlotI == SlotE)
1022 return Found;
1023 }
1024 // *SlotI is beyond the current LI segment.
1025 LiveI = LI.advanceTo(LiveI, *SlotI);
1026 if (LiveI == LiveE)
1027 return Found;
1028 // Advance SlotI until it overlaps.
1029 while (*SlotI < LiveI->start)
1030 if (++SlotI == SlotE)
1031 return Found;
1032 }
1033}
Lang Hames3dc7c512012-02-17 18:44:18 +00001034
1035//===----------------------------------------------------------------------===//
1036// IntervalUpdate class.
1037//===----------------------------------------------------------------------===//
1038
Lang Hamesfd6d3212012-02-21 00:00:36 +00001039// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001040class LiveIntervals::HMEditor {
1041private:
Lang Hamesecb50622012-02-17 23:43:40 +00001042 LiveIntervals& LIS;
1043 const MachineRegisterInfo& MRI;
1044 const TargetRegisterInfo& TRI;
1045 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +00001046
Lang Hames55fed622012-02-19 03:00:30 +00001047 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
1048 typedef DenseSet<IntRangePair> RangeSet;
1049
Lang Hames6aceab12012-02-19 07:13:05 +00001050 struct RegRanges {
1051 LiveRange* Use;
1052 LiveRange* EC;
1053 LiveRange* Dead;
1054 LiveRange* Def;
1055 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
1056 };
1057 typedef DenseMap<unsigned, RegRanges> BundleRanges;
1058
Lang Hames3dc7c512012-02-17 18:44:18 +00001059public:
Lang Hamesecb50622012-02-17 23:43:40 +00001060 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
1061 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
1062 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001063
Lang Hames55fed622012-02-19 03:00:30 +00001064 // Update intervals for all operands of MI from OldIdx to NewIdx.
1065 // This assumes that MI used to be at OldIdx, and now resides at
1066 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +00001067 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +00001068 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
1069
Lang Hames55fed622012-02-19 03:00:30 +00001070 // Collect the operands.
1071 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +00001072 bool hasRegMaskOp = false;
1073 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +00001074
Andrew Trickf70af522012-03-21 04:12:16 +00001075 // To keep the LiveRanges valid within an interval, move the ranges closest
1076 // to the destination first. This prevents ranges from overlapping, to that
1077 // APIs like removeRange still work.
1078 if (NewIdx < OldIdx) {
1079 moveAllEnteringFrom(OldIdx, Entering);
1080 moveAllInternalFrom(OldIdx, Internal);
1081 moveAllExitingFrom(OldIdx, Exiting);
1082 }
1083 else {
1084 moveAllExitingFrom(OldIdx, Exiting);
1085 moveAllInternalFrom(OldIdx, Internal);
1086 moveAllEnteringFrom(OldIdx, Entering);
1087 }
Lang Hames55fed622012-02-19 03:00:30 +00001088
Lang Hamesac027142012-02-19 03:09:55 +00001089 if (hasRegMaskOp)
1090 updateRegMaskSlots(OldIdx);
1091
Lang Hames55fed622012-02-19 03:00:30 +00001092#ifndef NDEBUG
1093 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001094 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1095 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1096 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001097 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +00001098#endif
1099
Lang Hames3dc7c512012-02-17 18:44:18 +00001100 }
1101
Lang Hames4586d252012-02-21 22:29:38 +00001102 // Update intervals for all operands of MI to refer to BundleStart's
1103 // SlotIndex.
1104 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001105 if (MI == BundleStart)
1106 return; // Bundling instr with itself - nothing to do.
1107
Lang Hamesfd6d3212012-02-21 00:00:36 +00001108 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1109 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1110 "SlotIndex <-> Instruction mapping broken for MI");
1111
Lang Hames4586d252012-02-21 22:29:38 +00001112 // Collect all ranges already in the bundle.
1113 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001114 RangeSet Entering, Internal, Exiting;
1115 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001116 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1117 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1118 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1119 if (&*BII == MI)
1120 continue;
1121 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1122 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1123 }
1124
1125 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1126
Lang Hamesf905f692012-05-29 18:19:54 +00001127 Entering.clear();
1128 Internal.clear();
1129 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001130 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001131 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1132
1133 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1134 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1135 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001136
1137 moveAllEnteringFromInto(OldIdx, Entering, BR);
1138 moveAllInternalFromInto(OldIdx, Internal, BR);
1139 moveAllExitingFromInto(OldIdx, Exiting, BR);
1140
Lang Hames4586d252012-02-21 22:29:38 +00001141
Lang Hames6aceab12012-02-19 07:13:05 +00001142#ifndef NDEBUG
1143 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001144 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1145 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1146 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001147 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1148#endif
1149 }
1150
Lang Hames55fed622012-02-19 03:00:30 +00001151private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001152
Lang Hames55fed622012-02-19 03:00:30 +00001153#ifndef NDEBUG
1154 class LIValidator {
1155 private:
1156 DenseSet<const LiveInterval*> Checked, Bogus;
1157 public:
1158 void operator()(const IntRangePair& P) {
1159 const LiveInterval* LI = P.first;
1160 if (Checked.count(LI))
1161 return;
1162 Checked.insert(LI);
1163 if (LI->empty())
1164 return;
1165 SlotIndex LastEnd = LI->begin()->start;
1166 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1167 LRI != LRE; ++LRI) {
1168 const LiveRange& LR = *LRI;
1169 if (LastEnd > LR.start || LR.start >= LR.end)
1170 Bogus.insert(LI);
1171 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001172 }
1173 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001174
Lang Hames55fed622012-02-19 03:00:30 +00001175 bool rangesOk() const {
1176 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001177 }
Lang Hames55fed622012-02-19 03:00:30 +00001178 };
1179#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001180
Lang Hames55fed622012-02-19 03:00:30 +00001181 // Collect IntRangePairs for all operands of MI that may need fixing.
1182 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1183 // maps).
1184 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001185 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1186 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001187 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1188 MOE = MI->operands_end();
1189 MOI != MOE; ++MOI) {
1190 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001191
1192 if (MO.isRegMask()) {
1193 hasRegMaskOp = true;
1194 continue;
1195 }
1196
Lang Hamesecb50622012-02-17 23:43:40 +00001197 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001198 continue;
1199
Lang Hamesecb50622012-02-17 23:43:40 +00001200 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001201
1202 // TODO: Currently we're skipping uses that are reserved or have no
1203 // interval, but we're not updating their kills. This should be
1204 // fixed.
Lang Hamesecb50622012-02-17 23:43:40 +00001205 if (!LIS.hasInterval(Reg) ||
1206 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
Lang Hames3dc7c512012-02-17 18:44:18 +00001207 continue;
1208
Lang Hames55fed622012-02-19 03:00:30 +00001209 LiveInterval* LI = &LIS.getInterval(Reg);
1210
1211 if (MO.readsReg()) {
1212 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1213 if (LR != 0)
1214 Entering.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001215 }
Lang Hamesecb50622012-02-17 23:43:40 +00001216 if (MO.isDef()) {
Lang Hames55fed622012-02-19 03:00:30 +00001217 if (MO.isEarlyClobber()) {
1218 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true));
1219 assert(LR != 0 && "No EC range?");
1220 if (LR->end > OldIdx.getDeadSlot())
1221 Exiting.insert(std::make_pair(LI, LR));
1222 else
Lang Hamesac027142012-02-19 03:09:55 +00001223 Internal.insert(std::make_pair(LI, LR));
Lang Hames55fed622012-02-19 03:00:30 +00001224 } else if (MO.isDead()) {
1225 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1226 assert(LR != 0 && "No dead-def range?");
1227 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001228 } else {
Lang Hames55fed622012-02-19 03:00:30 +00001229 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot());
1230 assert(LR && LR->end > OldIdx.getDeadSlot() &&
1231 "Non-dead-def should have live range exiting.");
1232 Exiting.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001233 }
1234 }
1235 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001236 }
1237
Lang Hames4586d252012-02-21 22:29:38 +00001238 // Collect IntRangePairs for all operands of MI that may need fixing.
1239 void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering,
1240 RangeSet& Exiting, SlotIndex MIStartIdx,
1241 SlotIndex MIEndIdx) {
1242 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1243 MOE = MI->operands_end();
1244 MOI != MOE; ++MOI) {
1245 const MachineOperand& MO = *MOI;
1246 assert(!MO.isRegMask() && "Can't have RegMasks in bundles.");
1247 if (!MO.isReg() || MO.getReg() == 0)
1248 continue;
Lang Hames6aceab12012-02-19 07:13:05 +00001249
Lang Hames4586d252012-02-21 22:29:38 +00001250 unsigned Reg = MO.getReg();
1251
1252 // TODO: Currently we're skipping uses that are reserved or have no
1253 // interval, but we're not updating their kills. This should be
1254 // fixed.
1255 if (!LIS.hasInterval(Reg) ||
1256 (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)))
1257 continue;
1258
1259 LiveInterval* LI = &LIS.getInterval(Reg);
1260
1261 if (MO.readsReg()) {
1262 LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx);
1263 if (LR != 0)
1264 Entering.insert(std::make_pair(LI, LR));
1265 }
1266 if (MO.isDef()) {
1267 assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles.");
1268 assert(!MO.isDead() && "Dead-defs not allowed in bundles.");
1269 LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot());
1270 assert(LR != 0 && "Internal ranges not allowed in bundles.");
1271 Exiting.insert(std::make_pair(LI, LR));
1272 }
Lang Hames6aceab12012-02-19 07:13:05 +00001273 }
Lang Hames4586d252012-02-21 22:29:38 +00001274 }
1275
1276 BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) {
1277 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001278
1279 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001280 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001281 LiveInterval* LI = EI->first;
1282 LiveRange* LR = EI->second;
1283 BR[LI->reg].Use = LR;
1284 }
1285
1286 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001287 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001288 LiveInterval* LI = II->first;
1289 LiveRange* LR = II->second;
1290 if (LR->end.isDead()) {
1291 BR[LI->reg].Dead = LR;
1292 } else {
1293 BR[LI->reg].EC = LR;
1294 }
1295 }
1296
1297 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001298 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001299 LiveInterval* LI = EI->first;
1300 LiveRange* LR = EI->second;
1301 BR[LI->reg].Def = LR;
1302 }
1303
1304 return BR;
1305 }
1306
Lang Hamesecb50622012-02-17 23:43:40 +00001307 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1308 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1309 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001310 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001311 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1312 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
1313 assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill.");
1314 OldKillMI->clearRegisterKills(reg, &TRI);
1315 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001316 }
1317
Lang Hamesecb50622012-02-17 23:43:40 +00001318 void updateRegMaskSlots(SlotIndex OldIdx) {
1319 SmallVectorImpl<SlotIndex>::iterator RI =
1320 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1321 OldIdx);
1322 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1323 *RI = NewIdx;
1324 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001325 "RegSlots out of order. Did you move one call across another?");
1326 }
Lang Hames55fed622012-02-19 03:00:30 +00001327
1328 // Return the last use of reg between NewIdx and OldIdx.
1329 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1330 SlotIndex LastUse = NewIdx;
1331 for (MachineRegisterInfo::use_nodbg_iterator
1332 UI = MRI.use_nodbg_begin(Reg),
1333 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001334 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001335 const MachineInstr* MI = &*UI;
1336 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1337 if (InstSlot > LastUse && InstSlot < OldIdx)
1338 LastUse = InstSlot;
1339 }
1340 return LastUse;
1341 }
1342
1343 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1344 LiveInterval* LI = P.first;
1345 LiveRange* LR = P.second;
1346 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1347 if (LiveThrough)
1348 return;
1349 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1350 if (LastUse != NewIdx)
1351 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001352 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001353 }
1354
1355 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1356 LiveInterval* LI = P.first;
1357 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001358 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001359 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001360 // Move kill flags if OldIdx was not originally the end
1361 // (otherwise LR->end points to an invalid slot).
1362 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1363 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1364 moveKillFlags(LI->reg, LR->end, NewIdx);
1365 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001366 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001367 }
1368 }
1369
1370 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1371 bool GoingUp = NewIdx < OldIdx;
1372
1373 if (GoingUp) {
1374 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1375 EI != EE; ++EI)
1376 moveEnteringUpFrom(OldIdx, *EI);
1377 } else {
1378 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1379 EI != EE; ++EI)
1380 moveEnteringDownFrom(OldIdx, *EI);
1381 }
1382 }
1383
1384 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1385 LiveInterval* LI = P.first;
1386 LiveRange* LR = P.second;
1387 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1388 LR->end <= OldIdx.getDeadSlot() &&
1389 "Range should be internal to OldIdx.");
1390 LiveRange Tmp(*LR);
1391 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1392 Tmp.valno->def = Tmp.start;
1393 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1394 LI->removeRange(*LR);
1395 LI->addRange(Tmp);
1396 }
1397
1398 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1399 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1400 II != IE; ++II)
1401 moveInternalFrom(OldIdx, *II);
1402 }
1403
1404 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1405 LiveRange* LR = P.second;
1406 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1407 "Range should start in OldIdx.");
1408 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1409 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1410 LR->start = NewStart;
1411 LR->valno->def = NewStart;
1412 }
1413
1414 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1415 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1416 EI != EE; ++EI)
1417 moveExitingFrom(OldIdx, *EI);
1418 }
1419
Lang Hames6aceab12012-02-19 07:13:05 +00001420 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1421 BundleRanges& BR) {
1422 LiveInterval* LI = P.first;
1423 LiveRange* LR = P.second;
1424 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1425 if (LiveThrough) {
1426 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1427 "Def in bundle should be def range.");
1428 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1429 "If bundle has use for this reg it should be LR.");
1430 BR[LI->reg].Use = LR;
1431 return;
1432 }
1433
1434 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001435 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001436
1437 if (LR->start < NewIdx) {
1438 // Becoming a new entering range.
1439 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1440 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001441 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001442 "Bundle shouldn't have different use range for same reg.");
1443 LR->end = LastUse.getRegSlot();
1444 BR[LI->reg].Use = LR;
1445 } else {
1446 // Becoming a new Dead-def.
1447 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1448 "Live range starting at unexpected slot.");
1449 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1450 assert(BR[LI->reg].Dead == 0 &&
1451 "Can't have def and dead def of same reg in a bundle.");
1452 LR->end = LastUse.getDeadSlot();
1453 BR[LI->reg].Dead = BR[LI->reg].Def;
1454 BR[LI->reg].Def = 0;
1455 }
1456 }
1457
1458 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1459 BundleRanges& BR) {
1460 LiveInterval* LI = P.first;
1461 LiveRange* LR = P.second;
1462 if (NewIdx > LR->end) {
1463 // Range extended to bundle. Add to bundle uses.
1464 // Note: Currently adds kill flags to bundle start.
1465 assert(BR[LI->reg].Use == 0 &&
1466 "Bundle already has use range for reg.");
1467 moveKillFlags(LI->reg, LR->end, NewIdx);
1468 LR->end = NewIdx.getRegSlot();
1469 BR[LI->reg].Use = LR;
1470 } else {
1471 assert(BR[LI->reg].Use != 0 &&
1472 "Bundle should already have a use range for reg.");
1473 }
1474 }
1475
1476 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1477 BundleRanges& BR) {
1478 bool GoingUp = NewIdx < OldIdx;
1479
1480 if (GoingUp) {
1481 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1482 EI != EE; ++EI)
1483 moveEnteringUpFromInto(OldIdx, *EI, BR);
1484 } else {
1485 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1486 EI != EE; ++EI)
1487 moveEnteringDownFromInto(OldIdx, *EI, BR);
1488 }
1489 }
1490
1491 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1492 BundleRanges& BR) {
1493 // TODO: Sane rules for moving ranges into bundles.
1494 }
1495
1496 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1497 BundleRanges& BR) {
1498 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1499 II != IE; ++II)
1500 moveInternalFromInto(OldIdx, *II, BR);
1501 }
1502
1503 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1504 BundleRanges& BR) {
1505 LiveInterval* LI = P.first;
1506 LiveRange* LR = P.second;
1507
1508 assert(LR->start.isRegister() &&
1509 "Don't know how to merge exiting ECs into bundles yet.");
1510
1511 if (LR->end > NewIdx.getDeadSlot()) {
1512 // This range is becoming an exiting range on the bundle.
1513 // If there was an old dead-def of this reg, delete it.
1514 if (BR[LI->reg].Dead != 0) {
1515 LI->removeRange(*BR[LI->reg].Dead);
1516 BR[LI->reg].Dead = 0;
1517 }
1518 assert(BR[LI->reg].Def == 0 &&
1519 "Can't have two defs for the same variable exiting a bundle.");
1520 LR->start = NewIdx.getRegSlot();
1521 LR->valno->def = LR->start;
1522 BR[LI->reg].Def = LR;
1523 } else {
1524 // This range is becoming internal to the bundle.
1525 assert(LR->end == NewIdx.getRegSlot() &&
1526 "Can't bundle def whose kill is before the bundle");
1527 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1528 // Already have a def for this. Just delete range.
1529 LI->removeRange(*LR);
1530 } else {
1531 // Make range dead, record.
1532 LR->end = NewIdx.getDeadSlot();
1533 BR[LI->reg].Dead = LR;
1534 assert(BR[LI->reg].Use == LR &&
1535 "Range becoming dead should currently be use.");
1536 }
1537 // In both cases the range is no longer a use on the bundle.
1538 BR[LI->reg].Use = 0;
1539 }
1540 }
1541
1542 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1543 BundleRanges& BR) {
1544 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1545 EI != EE; ++EI)
1546 moveExitingFromInto(OldIdx, *EI, BR);
1547 }
1548
Lang Hames3dc7c512012-02-17 18:44:18 +00001549};
1550
Lang Hamesecb50622012-02-17 23:43:40 +00001551void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001552 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1553 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001554 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001555 Indexes->getInstructionIndex(MI) :
1556 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001557 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1558 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001559 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001560 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001561
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001562 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001563 HME.moveAllRangesFrom(MI, OldIndex);
1564}
1565
1566void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001567 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1568 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001569 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001570}