blob: b70bfeaba5afcd223c959af7aa8f7329ea427715 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
265 }
266
267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000270
271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000292
293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
296
297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
319 "Unknown mismatch!");
320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
406
407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
423
424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
431
432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
442
443 Parts[0] = Val;
444 return;
445 }
446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000451 IntermediateVT,
452 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000453 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
456 NumParts = NumRegs; // Silence a compiler warning.
457 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 // Split the vector into intermediate operands.
460 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000461 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000463 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000465 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000467 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000469 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 // Split the intermediate operands into legal parts.
472 if (NumParts == NumIntermediates) {
473 // If the register was not expanded, promote or copy the value,
474 // as appropriate.
475 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 } else if (NumParts > 0) {
478 // If the intermediate type was expanded, split each the value into
479 // legal parts.
480 assert(NumParts % NumIntermediates == 0 &&
481 "Must expand into a divisible number of parts!");
482 unsigned Factor = NumParts / NumIntermediates;
483 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 }
486}
487
Chris Lattnera13b8602010-08-24 23:10:06 +0000488
489
490
Dan Gohman462f6b52010-05-29 17:53:24 +0000491namespace {
492 /// RegsForValue - This struct represents the registers (physical or virtual)
493 /// that a particular set of values is assigned, and the type information
494 /// about the value. The most common situation is to represent one value at a
495 /// time, but struct or array values are handled element-wise as multiple
496 /// values. The splitting of aggregates is performed recursively, so that we
497 /// never have aggregate-typed registers. The values at this point do not
498 /// necessarily have legal types, so each value may require one or more
499 /// registers of some legal type.
500 ///
501 struct RegsForValue {
502 /// ValueVTs - The value types of the values, which may not be legal, and
503 /// may need be promoted or synthesized from one or more registers.
504 ///
505 SmallVector<EVT, 4> ValueVTs;
506
507 /// RegVTs - The value types of the registers. This is the same size as
508 /// ValueVTs and it records, for each value, what the type of the assigned
509 /// register or registers are. (Individual values are never synthesized
510 /// from more than one type of register.)
511 ///
512 /// With virtual registers, the contents of RegVTs is redundant with TLI's
513 /// getRegisterType member function, however when with physical registers
514 /// it is necessary to have a separate record of the types.
515 ///
516 SmallVector<EVT, 4> RegVTs;
517
518 /// Regs - This list holds the registers assigned to the values.
519 /// Each legal or promoted value requires one register, and each
520 /// expanded value requires multiple registers.
521 ///
522 SmallVector<unsigned, 4> Regs;
523
524 RegsForValue() {}
525
526 RegsForValue(const SmallVector<unsigned, 4> &regs,
527 EVT regvt, EVT valuevt)
528 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
529
Dan Gohman462f6b52010-05-29 17:53:24 +0000530 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
531 unsigned Reg, const Type *Ty) {
532 ComputeValueVTs(tli, Ty, ValueVTs);
533
534 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
535 EVT ValueVT = ValueVTs[Value];
536 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
537 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
538 for (unsigned i = 0; i != NumRegs; ++i)
539 Regs.push_back(Reg + i);
540 RegVTs.push_back(RegisterVT);
541 Reg += NumRegs;
542 }
543 }
544
545 /// areValueTypesLegal - Return true if types of all the values are legal.
546 bool areValueTypesLegal(const TargetLowering &TLI) {
547 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
548 EVT RegisterVT = RegVTs[Value];
549 if (!TLI.isTypeLegal(RegisterVT))
550 return false;
551 }
552 return true;
553 }
554
555 /// append - Add the specified values to this one.
556 void append(const RegsForValue &RHS) {
557 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
558 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
559 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
560 }
561
562 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
563 /// this value and returns the result as a ValueVTs value. This uses
564 /// Chain/Flag as the input and updates them for the output Chain/Flag.
565 /// If the Flag pointer is NULL, no flag is used.
566 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
567 DebugLoc dl,
568 SDValue &Chain, SDValue *Flag) const;
569
570 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
571 /// specified value into the registers specified by this object. This uses
572 /// Chain/Flag as the input and updates them for the output Chain/Flag.
573 /// If the Flag pointer is NULL, no flag is used.
574 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
575 SDValue &Chain, SDValue *Flag) const;
576
577 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
578 /// operand list. This adds the code marker, matching input operand index
579 /// (if applicable), and includes the number of values added into it.
580 void AddInlineAsmOperands(unsigned Kind,
581 bool HasMatching, unsigned MatchingIdx,
582 SelectionDAG &DAG,
583 std::vector<SDValue> &Ops) const;
584 };
585}
586
587/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
588/// this value and returns the result as a ValueVT value. This uses
589/// Chain/Flag as the input and updates them for the output Chain/Flag.
590/// If the Flag pointer is NULL, no flag is used.
591SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
592 FunctionLoweringInfo &FuncInfo,
593 DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000595 // A Value with type {} or [0 x %t] needs no registers.
596 if (ValueVTs.empty())
597 return SDValue();
598
Dan Gohman462f6b52010-05-29 17:53:24 +0000599 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
600
601 // Assemble the legal parts into the final values.
602 SmallVector<SDValue, 4> Values(ValueVTs.size());
603 SmallVector<SDValue, 8> Parts;
604 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
605 // Copy the legal parts from the registers.
606 EVT ValueVT = ValueVTs[Value];
607 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
608 EVT RegisterVT = RegVTs[Value];
609
610 Parts.resize(NumRegs);
611 for (unsigned i = 0; i != NumRegs; ++i) {
612 SDValue P;
613 if (Flag == 0) {
614 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
615 } else {
616 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
617 *Flag = P.getValue(2);
618 }
619
620 Chain = P.getValue(1);
621
622 // If the source register was virtual and if we know something about it,
623 // add an assert node.
624 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
625 RegisterVT.isInteger() && !RegisterVT.isVector()) {
626 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
627 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
628 const FunctionLoweringInfo::LiveOutInfo &LOI =
629 FuncInfo.LiveOutRegInfo[SlotNo];
630
631 unsigned RegSize = RegisterVT.getSizeInBits();
632 unsigned NumSignBits = LOI.NumSignBits;
633 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
634
635 // FIXME: We capture more information than the dag can represent. For
636 // now, just use the tightest assertzext/assertsext possible.
637 bool isSExt = true;
638 EVT FromVT(MVT::Other);
639 if (NumSignBits == RegSize)
640 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
641 else if (NumZeroBits >= RegSize-1)
642 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
643 else if (NumSignBits > RegSize-8)
644 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
645 else if (NumZeroBits >= RegSize-8)
646 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
647 else if (NumSignBits > RegSize-16)
648 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
649 else if (NumZeroBits >= RegSize-16)
650 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
651 else if (NumSignBits > RegSize-32)
652 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
653 else if (NumZeroBits >= RegSize-32)
654 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
655
656 if (FromVT != MVT::Other)
657 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
658 RegisterVT, P, DAG.getValueType(FromVT));
659 }
660 }
661
662 Parts[i] = P;
663 }
664
665 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
666 NumRegs, RegisterVT, ValueVT);
667 Part += NumRegs;
668 Parts.clear();
669 }
670
671 return DAG.getNode(ISD::MERGE_VALUES, dl,
672 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
673 &Values[0], ValueVTs.size());
674}
675
676/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
677/// specified value into the registers specified by this object. This uses
678/// Chain/Flag as the input and updates them for the output Chain/Flag.
679/// If the Flag pointer is NULL, no flag is used.
680void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
681 SDValue &Chain, SDValue *Flag) const {
682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Get the list of the values's legal parts.
685 unsigned NumRegs = Regs.size();
686 SmallVector<SDValue, 8> Parts(NumRegs);
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
690 EVT RegisterVT = RegVTs[Value];
691
Chris Lattner3ac18842010-08-24 23:20:40 +0000692 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000693 &Parts[Part], NumParts, RegisterVT);
694 Part += NumParts;
695 }
696
697 // Copy the parts into the registers.
698 SmallVector<SDValue, 8> Chains(NumRegs);
699 for (unsigned i = 0; i != NumRegs; ++i) {
700 SDValue Part;
701 if (Flag == 0) {
702 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
703 } else {
704 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
705 *Flag = Part.getValue(1);
706 }
707
708 Chains[i] = Part.getValue(0);
709 }
710
711 if (NumRegs == 1 || Flag)
712 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
713 // flagged to it. That is the CopyToReg nodes and the user are considered
714 // a single scheduling unit. If we create a TokenFactor and return it as
715 // chain, then the TokenFactor is both a predecessor (operand) of the
716 // user as well as a successor (the TF operands are flagged to the user).
717 // c1, f1 = CopyToReg
718 // c2, f2 = CopyToReg
719 // c3 = TokenFactor c1, c2
720 // ...
721 // = op c3, ..., f2
722 Chain = Chains[NumRegs-1];
723 else
724 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
725}
726
727/// AddInlineAsmOperands - Add this value to the specified inlineasm node
728/// operand list. This adds the code marker and includes the number of
729/// values added into it.
730void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
731 unsigned MatchingIdx,
732 SelectionDAG &DAG,
733 std::vector<SDValue> &Ops) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
737 if (HasMatching)
738 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
739 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
740 Ops.push_back(Res);
741
742 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
743 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
744 EVT RegisterVT = RegVTs[Value];
745 for (unsigned i = 0; i != NumRegs; ++i) {
746 assert(Reg < Regs.size() && "Mismatch in # registers expected");
747 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
748 }
749 }
750}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000751
Dan Gohman2048b852009-11-23 18:04:58 +0000752void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000753 AA = &aa;
754 GFI = gfi;
755 TD = DAG.getTarget().getTargetData();
756}
757
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000758/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000759/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000760/// for a new block. This doesn't clear out information about
761/// additional blocks that are needed to complete switch lowering
762/// or PHI node updating; that information is cleared out as it is
763/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000764void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000765 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000766 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000767 PendingLoads.clear();
768 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000769 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000770 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772}
773
774/// getRoot - Return the current virtual root of the Selection DAG,
775/// flushing any PendingLoad items. This must be done before emitting
776/// a store or any other node that may need to be ordered after any
777/// prior load instructions.
778///
Dan Gohman2048b852009-11-23 18:04:58 +0000779SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780 if (PendingLoads.empty())
781 return DAG.getRoot();
782
783 if (PendingLoads.size() == 1) {
784 SDValue Root = PendingLoads[0];
785 DAG.setRoot(Root);
786 PendingLoads.clear();
787 return Root;
788 }
789
790 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792 &PendingLoads[0], PendingLoads.size());
793 PendingLoads.clear();
794 DAG.setRoot(Root);
795 return Root;
796}
797
798/// getControlRoot - Similar to getRoot, but instead of flushing all the
799/// PendingLoad items, flush all the PendingExports items. It is necessary
800/// to do this before emitting a terminator instruction.
801///
Dan Gohman2048b852009-11-23 18:04:58 +0000802SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803 SDValue Root = DAG.getRoot();
804
805 if (PendingExports.empty())
806 return Root;
807
808 // Turn all of the CopyToReg chains into one factored node.
809 if (Root.getOpcode() != ISD::EntryToken) {
810 unsigned i = 0, e = PendingExports.size();
811 for (; i != e; ++i) {
812 assert(PendingExports[i].getNode()->getNumOperands() > 1);
813 if (PendingExports[i].getNode()->getOperand(0) == Root)
814 break; // Don't add the root if we already indirectly depend on it.
815 }
816
817 if (i == e)
818 PendingExports.push_back(Root);
819 }
820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 &PendingExports[0],
823 PendingExports.size());
824 PendingExports.clear();
825 DAG.setRoot(Root);
826 return Root;
827}
828
Bill Wendling4533cac2010-01-28 21:51:40 +0000829void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
830 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
831 DAG.AssignOrdering(Node, SDNodeOrder);
832
833 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
834 AssignOrderingToNode(Node->getOperand(I).getNode());
835}
836
Dan Gohman46510a72010-04-15 01:51:59 +0000837void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000838 // Set up outgoing PHI node register values before emitting the terminator.
839 if (isa<TerminatorInst>(&I))
840 HandlePHINodesInSuccessorBlocks(I.getParent());
841
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000842 CurDebugLoc = I.getDebugLoc();
843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000845
Dan Gohman92884f72010-04-20 15:03:56 +0000846 if (!isa<TerminatorInst>(&I) && !HasTailCall)
847 CopyToExportRegsIfNeeded(&I);
848
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000849 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850}
851
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000852void SelectionDAGBuilder::visitPHI(const PHINode &) {
853 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 // Note: this doesn't use InstVisitor, because it has to work with
858 // ConstantExpr's in addition to instructions.
859 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000860 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 // Build the switch statement using the Instruction.def file.
862#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000863 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864#include "llvm/Instruction.def"
865 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000866
867 // Assign the ordering to the freshly created DAG nodes.
868 if (NodeMap.count(&I)) {
869 ++SDNodeOrder;
870 AssignOrderingToNode(getValue(&I).getNode());
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000874// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
875// generate the debug data structures now that we've seen its definition.
876void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
877 SDValue Val) {
878 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000879 if (DDI.getDI()) {
880 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000881 DebugLoc dl = DDI.getdl();
882 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000883 MDNode *Variable = DI->getVariable();
884 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000885 SDDbgValue *SDV;
886 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000887 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000888 SDV = DAG.getDbgValue(Variable, Val.getNode(),
889 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
890 DAG.AddDbgValue(SDV, Val.getNode(), false);
891 }
892 } else {
893 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
894 Offset, dl, SDNodeOrder);
895 DAG.AddDbgValue(SDV, 0, false);
896 }
897 DanglingDebugInfoMap[V] = DanglingDebugInfo();
898 }
899}
900
Dan Gohman28a17352010-07-01 01:59:43 +0000901// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000902SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000903 // If we already have an SDValue for this value, use it. It's important
904 // to do this first, so that we don't create a CopyFromReg if we already
905 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000906 SDValue &N = NodeMap[V];
907 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000908
Dan Gohman28a17352010-07-01 01:59:43 +0000909 // If there's a virtual register allocated and initialized for this
910 // value, use it.
911 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
912 if (It != FuncInfo.ValueMap.end()) {
913 unsigned InReg = It->second;
914 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
915 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000916 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000917 }
918
919 // Otherwise create a new SDValue and remember it.
920 SDValue Val = getValueImpl(V);
921 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000922 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000923 return Val;
924}
925
926/// getNonRegisterValue - Return an SDValue for the given Value, but
927/// don't look in FuncInfo.ValueMap for a virtual register.
928SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
929 // If we already have an SDValue for this value, use it.
930 SDValue &N = NodeMap[V];
931 if (N.getNode()) return N;
932
933 // Otherwise create a new SDValue and remember it.
934 SDValue Val = getValueImpl(V);
935 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000936 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000937 return Val;
938}
939
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000940/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000941/// Create an SDValue for the given value.
942SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000943 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000944 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945
Dan Gohman383b5f62010-04-17 15:32:28 +0000946 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000947 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000948
Dan Gohman383b5f62010-04-17 15:32:28 +0000949 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000950 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954
Dan Gohman383b5f62010-04-17 15:32:28 +0000955 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000957
Nate Begeman9008ca62009-04-27 18:41:29 +0000958 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000959 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960
Dan Gohman383b5f62010-04-17 15:32:28 +0000961 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962 visit(CE->getOpcode(), *CE);
963 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000964 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 return N1;
966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
969 SmallVector<SDValue, 4> Constants;
970 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
971 OI != OE; ++OI) {
972 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000973 // If the operand is an empty aggregate, there are no values.
974 if (!Val) continue;
975 // Add each leaf value from the operand to the Constants list
976 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
978 Constants.push_back(SDValue(Val, i));
979 }
Bill Wendling87710f02009-12-21 23:47:40 +0000980
Bill Wendling4533cac2010-01-28 21:51:40 +0000981 return DAG.getMergeValues(&Constants[0], Constants.size(),
982 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 }
984
Duncan Sands1df98592010-02-16 11:11:14 +0000985 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
987 "Unknown struct or array constant!");
988
Owen Andersone50ed302009-08-10 22:56:29 +0000989 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990 ComputeValueVTs(TLI, C->getType(), ValueVTs);
991 unsigned NumElts = ValueVTs.size();
992 if (NumElts == 0)
993 return SDValue(); // empty struct
994 SmallVector<SDValue, 4> Constants(NumElts);
995 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000996 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000997 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000998 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 else if (EltVT.isFloatingPoint())
1000 Constants[i] = DAG.getConstantFP(0, EltVT);
1001 else
1002 Constants[i] = DAG.getConstant(0, EltVT);
1003 }
Bill Wendling87710f02009-12-21 23:47:40 +00001004
Bill Wendling4533cac2010-01-28 21:51:40 +00001005 return DAG.getMergeValues(&Constants[0], NumElts,
1006 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 }
1008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001010 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 const VectorType *VecTy = cast<VectorType>(V->getType());
1013 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 // Now that we know the number and type of the elements, get that number of
1016 // elements into the Ops array based on what kind of constant it is.
1017 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001019 for (unsigned i = 0; i != NumElements; ++i)
1020 Ops.push_back(getValue(CP->getOperand(i)));
1021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001022 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024
1025 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001026 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 Op = DAG.getConstantFP(0, EltVT);
1028 else
1029 Op = DAG.getConstant(0, EltVT);
1030 Ops.assign(NumElements, Op);
1031 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001034 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1035 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 // If this is a static alloca, generate it as the frameindex instead of
1039 // computation.
1040 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1041 DenseMap<const AllocaInst*, int>::iterator SI =
1042 FuncInfo.StaticAllocaMap.find(AI);
1043 if (SI != FuncInfo.StaticAllocaMap.end())
1044 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001046
Dan Gohman28a17352010-07-01 01:59:43 +00001047 // If this is an instruction which fast-isel has deferred, select it now.
1048 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001049 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1050 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1051 SDValue Chain = DAG.getEntryNode();
1052 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohman28a17352010-07-01 01:59:43 +00001055 llvm_unreachable("Can't get register for value!");
1056 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057}
1058
Dan Gohman46510a72010-04-15 01:51:59 +00001059void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 SDValue Chain = getControlRoot();
1061 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001062 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001063
Dan Gohman7451d3e2010-05-29 17:03:36 +00001064 if (!FuncInfo.CanLowerReturn) {
1065 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001066 const Function *F = I.getParent()->getParent();
1067
1068 // Emit a store of the return value through the virtual register.
1069 // Leave Outs empty so that LowerReturn won't try to load return
1070 // registers the usual way.
1071 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001072 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001073 PtrValueVTs);
1074
1075 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1076 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001077
Owen Andersone50ed302009-08-10 22:56:29 +00001078 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001079 SmallVector<uint64_t, 4> Offsets;
1080 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001081 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001082
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001084 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001085 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1086 RetPtr.getValueType(), RetPtr,
1087 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001088 Chains[i] =
1089 DAG.getStore(Chain, getCurDebugLoc(),
1090 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001091 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001092 }
1093
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001094 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1095 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001096 } else if (I.getNumOperands() != 0) {
1097 SmallVector<EVT, 4> ValueVTs;
1098 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1099 unsigned NumValues = ValueVTs.size();
1100 if (NumValues) {
1101 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1103 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001105 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001107 const Function *F = I.getParent()->getParent();
1108 if (F->paramHasAttr(0, Attribute::SExt))
1109 ExtendKind = ISD::SIGN_EXTEND;
1110 else if (F->paramHasAttr(0, Attribute::ZExt))
1111 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001113 // FIXME: C calling convention requires the return type to be promoted
1114 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001115 // conventions. The frontend should mark functions whose return values
1116 // require promoting with signext or zeroext attributes.
1117 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1118 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1119 if (VT.bitsLT(MinVT))
1120 VT = MinVT;
1121 }
1122
1123 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1124 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1125 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001126 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1128 &Parts[0], NumParts, PartVT, ExtendKind);
1129
1130 // 'inreg' on function refers to return value
1131 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1132 if (F->paramHasAttr(0, Attribute::InReg))
1133 Flags.setInReg();
1134
1135 // Propagate extension type if any
1136 if (F->paramHasAttr(0, Attribute::SExt))
1137 Flags.setSExt();
1138 else if (F->paramHasAttr(0, Attribute::ZExt))
1139 Flags.setZExt();
1140
Dan Gohmanc9403652010-07-07 15:54:55 +00001141 for (unsigned i = 0; i < NumParts; ++i) {
1142 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1143 /*isfixed=*/true));
1144 OutVals.push_back(Parts[i]);
1145 }
Evan Cheng3927f432009-03-25 20:20:11 +00001146 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 }
1148 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149
1150 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001151 CallingConv::ID CallConv =
1152 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001154 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001155
1156 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001158 "LowerReturn didn't return a valid chain!");
1159
1160 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162}
1163
Dan Gohmanad62f532009-04-23 23:13:24 +00001164/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1165/// created for it, emit nodes to copy the value into the virtual
1166/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001167void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001168 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1169 if (VMI != FuncInfo.ValueMap.end()) {
1170 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1171 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001172 }
1173}
1174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001175/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1176/// the current basic block, add it to ValueMap now so that we'll get a
1177/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001178void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001179 // No need to export constants.
1180 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182 // Already exported?
1183 if (FuncInfo.isExportedInst(V)) return;
1184
1185 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1186 CopyValueToVirtualRegister(V, Reg);
1187}
1188
Dan Gohman46510a72010-04-15 01:51:59 +00001189bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001190 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001191 // The operands of the setcc have to be in this block. We don't know
1192 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001193 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001194 // Can export from current BB.
1195 if (VI->getParent() == FromBB)
1196 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198 // Is already exported, noop.
1199 return FuncInfo.isExportedInst(V);
1200 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // If this is an argument, we can export it if the BB is the entry block or
1203 // if it is already exported.
1204 if (isa<Argument>(V)) {
1205 if (FromBB == &FromBB->getParent()->getEntryBlock())
1206 return true;
1207
1208 // Otherwise, can only export this if it is already exported.
1209 return FuncInfo.isExportedInst(V);
1210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Otherwise, constants can always be exported.
1213 return true;
1214}
1215
1216static bool InBlock(const Value *V, const BasicBlock *BB) {
1217 if (const Instruction *I = dyn_cast<Instruction>(V))
1218 return I->getParent() == BB;
1219 return true;
1220}
1221
Dan Gohmanc2277342008-10-17 21:16:08 +00001222/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1223/// This function emits a branch and is used at the leaves of an OR or an
1224/// AND operator tree.
1225///
1226void
Dan Gohman46510a72010-04-15 01:51:59 +00001227SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001228 MachineBasicBlock *TBB,
1229 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001230 MachineBasicBlock *CurBB,
1231 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001232 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233
Dan Gohmanc2277342008-10-17 21:16:08 +00001234 // If the leaf of the tree is a comparison, merge the condition into
1235 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001236 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001237 // The operands of the cmp have to be in this block. We don't know
1238 // how to export them from some other block. If this is the first block
1239 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001240 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001241 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1242 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001243 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001244 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001245 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001246 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001247 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001248 } else {
1249 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001250 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001251 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001252
1253 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1255 SwitchCases.push_back(CB);
1256 return;
1257 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001258 }
1259
1260 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001261 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001262 NULL, TBB, FBB, CurBB);
1263 SwitchCases.push_back(CB);
1264}
1265
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001266/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001267void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001268 MachineBasicBlock *TBB,
1269 MachineBasicBlock *FBB,
1270 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001271 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001272 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001273 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001274 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001275 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001276 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1277 BOp->getParent() != CurBB->getBasicBlock() ||
1278 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1279 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001280 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001281 return;
1282 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284 // Create TmpBB after CurBB.
1285 MachineFunction::iterator BBI = CurBB;
1286 MachineFunction &MF = DAG.getMachineFunction();
1287 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1288 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 if (Opc == Instruction::Or) {
1291 // Codegen X | Y as:
1292 // jmp_if_X TBB
1293 // jmp TmpBB
1294 // TmpBB:
1295 // jmp_if_Y TBB
1296 // jmp FBB
1297 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001299 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001302 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001303 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 } else {
1305 assert(Opc == Instruction::And && "Unknown merge op!");
1306 // Codegen X & Y as:
1307 // jmp_if_X TmpBB
1308 // jmp FBB
1309 // TmpBB:
1310 // jmp_if_Y TBB
1311 // jmp FBB
1312 //
1313 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001316 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001318 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001319 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 }
1321}
1322
1323/// If the set of cases should be emitted as a series of branches, return true.
1324/// If we should emit this as a bunch of and/or'd together conditions, return
1325/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001326bool
Dan Gohman2048b852009-11-23 18:04:58 +00001327SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // If this is two comparisons of the same values or'd or and'd together, they
1331 // will get folded into a single comparison, so don't emit two blocks.
1332 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1333 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1334 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1335 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1336 return false;
1337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Chris Lattner133ce872010-01-02 00:00:03 +00001339 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1340 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1341 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1342 Cases[0].CC == Cases[1].CC &&
1343 isa<Constant>(Cases[0].CmpRHS) &&
1344 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1345 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1346 return false;
1347 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1348 return false;
1349 }
1350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 return true;
1352}
1353
Dan Gohman46510a72010-04-15 01:51:59 +00001354void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001355 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 // Update machine-CFG edges.
1358 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1359
1360 // Figure out which block is immediately after the current one.
1361 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001362 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001363 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 NextBlock = BBI;
1365
1366 if (I.isUnconditional()) {
1367 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001368 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001371 if (Succ0MBB != NextBlock)
1372 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001374 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 return;
1377 }
1378
1379 // If this condition is one of the special cases we handle, do special stuff
1380 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001381 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1383
1384 // If this is a series of conditions that are or'd or and'd together, emit
1385 // this as a sequence of branches instead of setcc's with and/or operations.
1386 // For example, instead of something like:
1387 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001388 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // or C, F
1392 // jnz foo
1393 // Emit:
1394 // cmp A, B
1395 // je foo
1396 // cmp D, E
1397 // jle foo
1398 //
Dan Gohman46510a72010-04-15 01:51:59 +00001399 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 (BOp->getOpcode() == Instruction::And ||
1402 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001403 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1404 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // If the compares in later blocks need to use values not currently
1406 // exported from this block, export them now. This block should always
1407 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001408 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // Allow some cases to be rejected.
1411 if (ShouldEmitAsBranches(SwitchCases)) {
1412 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1413 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1414 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001418 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 SwitchCases.erase(SwitchCases.begin());
1420 return;
1421 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 // Okay, we decided not to do this, remove any inserted MBB's and clear
1424 // SwitchCases.
1425 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001426 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 SwitchCases.clear();
1429 }
1430 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001433 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // Use visitSwitchCase to actually insert the fast branch sequence for this
1437 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439}
1440
1441/// visitSwitchCase - Emits the necessary code to represent a single node in
1442/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001443void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1444 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 SDValue Cond;
1446 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001447 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001448
1449 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 if (CB.CmpMHS == NULL) {
1451 // Fold "(X == true)" to X and "(X == false)" to !X to
1452 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001453 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001454 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001456 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001457 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001459 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 } else {
1463 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1464
Anton Korobeynikov23218582008-12-23 22:25:27 +00001465 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1466 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467
1468 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001469 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470
1471 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001473 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001476 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 DAG.getConstant(High-Low, VT), ISD::SETULE);
1479 }
1480 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001483 SwitchBB->addSuccessor(CB.TrueBB);
1484 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 // Set NextBlock to be the MBB immediately after the current one, if any.
1487 // This is used to avoid emitting unnecessary branches to the next block.
1488 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001489 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001490 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 // If the lhs block is the next block, invert the condition so that we can
1494 // fall through to the lhs instead of the rhs block.
1495 if (CB.TrueBB == NextBlock) {
1496 std::swap(CB.TrueBB, CB.FalseBB);
1497 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001498 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001500
Dale Johannesenf5d97892009-02-04 01:48:28 +00001501 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001503 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001504
Dan Gohmandeca0522010-06-24 17:08:31 +00001505 // Insert the false branch.
1506 if (CB.FalseBB != NextBlock)
1507 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1508 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001509
1510 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511}
1512
1513/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001514void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // Emit the code for the jump table
1516 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001518 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1519 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001521 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1522 MVT::Other, Index.getValue(1),
1523 Table, Index);
1524 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525}
1526
1527/// visitJumpTableHeader - This function emits necessary code to produce index
1528/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001529void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001530 JumpTableHeader &JTH,
1531 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001532 // Subtract the lowest switch case value from the value being switched on and
1533 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 // difference between smallest and largest cases.
1535 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001536 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001537 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001538 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001539
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001540 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001541 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001542 // can be used as an index into the jump table in a subsequent basic block.
1543 // This value may be smaller or larger than the target's pointer type, and
1544 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001545 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001546
Dan Gohman89496d02010-07-02 00:10:16 +00001547 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001548 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1549 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 JT.Reg = JumpTableReg;
1551
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001552 // Emit the range check for the jump table, and branch to the default block
1553 // for the switch statement if the value being switched on exceeds the largest
1554 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001556 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001557 DAG.getConstant(JTH.Last-JTH.First,VT),
1558 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559
1560 // Set NextBlock to be the MBB immediately after the current one, if any.
1561 // This is used to avoid emitting unnecessary branches to the next block.
1562 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001563 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001564
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001565 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 NextBlock = BBI;
1567
Dale Johannesen66978ee2009-01-31 02:22:37 +00001568 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001570 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
Bill Wendling4533cac2010-01-28 21:51:40 +00001572 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001573 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1574 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001575
Bill Wendling87710f02009-12-21 23:47:40 +00001576 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577}
1578
1579/// visitBitTestHeader - This function emits necessary code to produce value
1580/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1582 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 // Subtract the minimum value
1584 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001585 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001586 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001587 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588
1589 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001590 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001591 TLI.getSetCCResultType(Sub.getValueType()),
1592 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001593 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594
Bill Wendling87710f02009-12-21 23:47:40 +00001595 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1596 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597
Dan Gohman89496d02010-07-02 00:10:16 +00001598 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1600 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 // Set NextBlock to be the MBB immediately after the current one, if any.
1603 // This is used to avoid emitting unnecessary branches to the next block.
1604 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001605 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001606 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 NextBlock = BBI;
1608
1609 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1610
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 SwitchBB->addSuccessor(B.Default);
1612 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613
Dale Johannesen66978ee2009-01-31 02:22:37 +00001614 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001616 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001617
Bill Wendling4533cac2010-01-28 21:51:40 +00001618 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001619 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1620 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001621
Bill Wendling87710f02009-12-21 23:47:40 +00001622 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623}
1624
1625/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001626void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1627 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 BitTestCase &B,
1629 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001630 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001631 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001632 SDValue Cmp;
1633 if (CountPopulation_64(B.Mask) == 1) {
1634 // Testing for a single bit; just compare the shift count with what it
1635 // would need to be to shift a 1 bit in that position.
1636 Cmp = DAG.getSetCC(getCurDebugLoc(),
1637 TLI.getSetCCResultType(ShiftOp.getValueType()),
1638 ShiftOp,
1639 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1640 TLI.getPointerTy()),
1641 ISD::SETEQ);
1642 } else {
1643 // Make desired shift
1644 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1645 TLI.getPointerTy(),
1646 DAG.getConstant(1, TLI.getPointerTy()),
1647 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohman8e0163a2010-06-24 02:06:24 +00001649 // Emit bit tests and jumps
1650 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1651 TLI.getPointerTy(), SwitchVal,
1652 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1653 Cmp = DAG.getSetCC(getCurDebugLoc(),
1654 TLI.getSetCCResultType(AndOp.getValueType()),
1655 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1656 ISD::SETNE);
1657 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658
Dan Gohman99be8ae2010-04-19 22:41:47 +00001659 SwitchBB->addSuccessor(B.TargetBB);
1660 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001661
Dale Johannesen66978ee2009-01-31 02:22:37 +00001662 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001664 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665
1666 // Set NextBlock to be the MBB immediately after the current one, if any.
1667 // This is used to avoid emitting unnecessary branches to the next block.
1668 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001669 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001670 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671 NextBlock = BBI;
1672
Bill Wendling4533cac2010-01-28 21:51:40 +00001673 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001674 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1675 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001676
Bill Wendling87710f02009-12-21 23:47:40 +00001677 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678}
1679
Dan Gohman46510a72010-04-15 01:51:59 +00001680void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001681 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683 // Retrieve successors.
1684 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1685 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1686
Gabor Greifb67e6b32009-01-15 11:10:44 +00001687 const Value *Callee(I.getCalledValue());
1688 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 visitInlineAsm(&I);
1690 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001691 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
1693 // If the value of the invoke is used outside of its defining block, make it
1694 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001695 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
1697 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001698 InvokeMBB->addSuccessor(Return);
1699 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700
1701 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001702 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1703 MVT::Other, getControlRoot(),
1704 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705}
1706
Dan Gohman46510a72010-04-15 01:51:59 +00001707void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708}
1709
1710/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1711/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001712bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1713 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001714 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001715 MachineBasicBlock *Default,
1716 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001720 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001722 return false;
1723
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724 // Get the MachineFunction which holds the current MBB. This is used when
1725 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001726 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
1728 // Figure out which block is immediately after the current one.
1729 MachineBasicBlock *NextBlock = 0;
1730 MachineFunction::iterator BBI = CR.CaseBB;
1731
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001732 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 NextBlock = BBI;
1734
1735 // TODO: If any two of the cases has the same destination, and if one value
1736 // is the same as the other, but has one bit unset that the other has set,
1737 // use bit manipulation to do two compares at once. For example:
1738 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 // Rearrange the case blocks so that the last one falls through if possible.
1741 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1742 // The last case block won't fall through into 'NextBlock' if we emit the
1743 // branches in this order. See if rearranging a case value would help.
1744 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1745 if (I->BB == NextBlock) {
1746 std::swap(*I, BackCase);
1747 break;
1748 }
1749 }
1750 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 // Create a CaseBlock record representing a conditional branch to
1753 // the Case's target mbb if the value being switched on SV is equal
1754 // to C.
1755 MachineBasicBlock *CurBlock = CR.CaseBB;
1756 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1757 MachineBasicBlock *FallThrough;
1758 if (I != E-1) {
1759 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1760 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001761
1762 // Put SV in a virtual register to make it available from the new blocks.
1763 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 } else {
1765 // If the last case doesn't match, go to the default block.
1766 FallThrough = Default;
1767 }
1768
Dan Gohman46510a72010-04-15 01:51:59 +00001769 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 ISD::CondCode CC;
1771 if (I->High == I->Low) {
1772 // This is just small small case range :) containing exactly 1 case
1773 CC = ISD::SETEQ;
1774 LHS = SV; RHS = I->High; MHS = NULL;
1775 } else {
1776 CC = ISD::SETLE;
1777 LHS = I->Low; MHS = SV; RHS = I->High;
1778 }
1779 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001780
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781 // If emitting the first comparison, just call visitSwitchCase to emit the
1782 // code into the current block. Otherwise, push the CaseBlock onto the
1783 // vector to be later processed by SDISel, and insert the node's MBB
1784 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785 if (CurBlock == SwitchBB)
1786 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 else
1788 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 CurBlock = FallThrough;
1791 }
1792
1793 return true;
1794}
1795
1796static inline bool areJTsAllowed(const TargetLowering &TLI) {
1797 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1799 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001801
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001802static APInt ComputeRange(const APInt &First, const APInt &Last) {
1803 APInt LastExt(Last), FirstExt(First);
1804 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1805 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1806 return (LastExt - FirstExt + 1ULL);
1807}
1808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001810bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1811 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001812 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001813 MachineBasicBlock* Default,
1814 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001815 Case& FrontCase = *CR.Range.first;
1816 Case& BackCase = *(CR.Range.second-1);
1817
Chris Lattnere880efe2009-11-07 07:50:34 +00001818 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1819 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820
Chris Lattnere880efe2009-11-07 07:50:34 +00001821 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1823 I!=E; ++I)
1824 TSize += I->size();
1825
Dan Gohmane0567812010-04-08 23:03:40 +00001826 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001828
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001829 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001830 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831 if (Density < 0.4)
1832 return false;
1833
David Greene4b69d992010-01-05 01:24:57 +00001834 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001835 << "First entry: " << First << ". Last entry: " << Last << '\n'
1836 << "Range: " << Range
1837 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
1839 // Get the MachineFunction which holds the current MBB. This is used when
1840 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001841 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842
1843 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001845 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846
1847 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1848
1849 // Create a new basic block to hold the code for loading the address
1850 // of the jump table, and jumping to it. Update successor information;
1851 // we will either branch to the default case for the switch, or the jump
1852 // table.
1853 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1854 CurMF->insert(BBI, JumpTableBB);
1855 CR.CaseBB->addSuccessor(Default);
1856 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858 // Build a vector of destination BBs, corresponding to each target
1859 // of the jump table. If the value of the jump table slot corresponds to
1860 // a case statement, push the case's BB onto the vector, otherwise, push
1861 // the default BB.
1862 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001865 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1866 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867
1868 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 DestBBs.push_back(I->BB);
1870 if (TEI==High)
1871 ++I;
1872 } else {
1873 DestBBs.push_back(Default);
1874 }
1875 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1879 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 E = DestBBs.end(); I != E; ++I) {
1881 if (!SuccsHandled[(*I)->getNumber()]) {
1882 SuccsHandled[(*I)->getNumber()] = true;
1883 JumpTableBB->addSuccessor(*I);
1884 }
1885 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001886
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001887 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001888 unsigned JTEncoding = TLI.getJumpTableEncoding();
1889 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001890 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001891
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 // Set the jump table information so that we can codegen it as a second
1893 // MachineBasicBlock
1894 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001895 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1896 if (CR.CaseBB == SwitchBB)
1897 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 JTCases.push_back(JumpTableBlock(JTH, JT));
1900
1901 return true;
1902}
1903
1904/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1905/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001906bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1907 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001908 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001909 MachineBasicBlock *Default,
1910 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 // Get the MachineFunction which holds the current MBB. This is used when
1912 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001913 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914
1915 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001917 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 Case& FrontCase = *CR.Range.first;
1920 Case& BackCase = *(CR.Range.second-1);
1921 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1922
1923 // Size is the number of Cases represented by this range.
1924 unsigned Size = CR.Range.second - CR.Range.first;
1925
Chris Lattnere880efe2009-11-07 07:50:34 +00001926 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1927 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 double FMetric = 0;
1929 CaseItr Pivot = CR.Range.first + Size/2;
1930
1931 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1932 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001933 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1935 I!=E; ++I)
1936 TSize += I->size();
1937
Chris Lattnere880efe2009-11-07 07:50:34 +00001938 APInt LSize = FrontCase.size();
1939 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001940 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001941 << "First: " << First << ", Last: " << Last <<'\n'
1942 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1944 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001945 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1946 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001947 APInt Range = ComputeRange(LEnd, RBegin);
1948 assert((Range - 2ULL).isNonNegative() &&
1949 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001950 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001951 (LEnd - First + 1ULL).roundToDouble();
1952 double RDensity = (double)RSize.roundToDouble() /
1953 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001954 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001956 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001957 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1958 << "LDensity: " << LDensity
1959 << ", RDensity: " << RDensity << '\n'
1960 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 if (FMetric < Metric) {
1962 Pivot = J;
1963 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001964 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 }
1966
1967 LSize += J->size();
1968 RSize -= J->size();
1969 }
1970 if (areJTsAllowed(TLI)) {
1971 // If our case is dense we *really* should handle it earlier!
1972 assert((FMetric > 0) && "Should handle dense range earlier!");
1973 } else {
1974 Pivot = CR.Range.first + Size/2;
1975 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 CaseRange LHSR(CR.Range.first, Pivot);
1978 CaseRange RHSR(Pivot, CR.Range.second);
1979 Constant *C = Pivot->Low;
1980 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001983 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001985 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 // Pivot's Value, then we can branch directly to the LHS's Target,
1987 // rather than creating a leaf node for it.
1988 if ((LHSR.second - LHSR.first) == 1 &&
1989 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001990 cast<ConstantInt>(C)->getValue() ==
1991 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992 TrueBB = LHSR.first->BB;
1993 } else {
1994 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1995 CurMF->insert(BBI, TrueBB);
1996 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001997
1998 // Put SV in a virtual register to make it available from the new blocks.
1999 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 // Similar to the optimization above, if the Value being switched on is
2003 // known to be less than the Constant CR.LT, and the current Case Value
2004 // is CR.LT - 1, then we can branch directly to the target block for
2005 // the current Case Value, rather than emitting a RHS leaf node for it.
2006 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002007 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2008 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 FalseBB = RHSR.first->BB;
2010 } else {
2011 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2012 CurMF->insert(BBI, FalseBB);
2013 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002014
2015 // Put SV in a virtual register to make it available from the new blocks.
2016 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017 }
2018
2019 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002020 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 // Otherwise, branch to LHS.
2022 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2023
Dan Gohman99be8ae2010-04-19 22:41:47 +00002024 if (CR.CaseBB == SwitchBB)
2025 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 else
2027 SwitchCases.push_back(CB);
2028
2029 return true;
2030}
2031
2032/// handleBitTestsSwitchCase - if current case range has few destination and
2033/// range span less, than machine word bitwidth, encode case range into series
2034/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002035bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2036 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002037 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002038 MachineBasicBlock* Default,
2039 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002040 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002041 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042
2043 Case& FrontCase = *CR.Range.first;
2044 Case& BackCase = *(CR.Range.second-1);
2045
2046 // Get the MachineFunction which holds the current MBB. This is used when
2047 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002048 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002050 // If target does not have legal shift left, do not emit bit tests at all.
2051 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2052 return false;
2053
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2056 I!=E; ++I) {
2057 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 // Count unique destinations
2062 SmallSet<MachineBasicBlock*, 4> Dests;
2063 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2064 Dests.insert(I->BB);
2065 if (Dests.size() > 3)
2066 // Don't bother the code below, if there are too much unique destinations
2067 return false;
2068 }
David Greene4b69d992010-01-05 01:24:57 +00002069 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002070 << Dests.size() << '\n'
2071 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2075 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002076 APInt cmpRange = maxValue - minValue;
2077
David Greene4b69d992010-01-05 01:24:57 +00002078 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002079 << "Low bound: " << minValue << '\n'
2080 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmane0567812010-04-08 23:03:40 +00002082 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 (!(Dests.size() == 1 && numCmps >= 3) &&
2084 !(Dests.size() == 2 && numCmps >= 5) &&
2085 !(Dests.size() >= 3 && numCmps >= 6)))
2086 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087
David Greene4b69d992010-01-05 01:24:57 +00002088 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // Optimize the case where all the case values fit in a
2092 // word without having to subtract minValue. In this case,
2093 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002094 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 CaseBitsVector CasesBits;
2101 unsigned i, count = 0;
2102
2103 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2104 MachineBasicBlock* Dest = I->BB;
2105 for (i = 0; i < count; ++i)
2106 if (Dest == CasesBits[i].BB)
2107 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 if (i == count) {
2110 assert((count < 3) && "Too much destinations to test!");
2111 CasesBits.push_back(CaseBits(0, Dest, 0));
2112 count++;
2113 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002114
2115 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2116 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2117
2118 uint64_t lo = (lowValue - lowBound).getZExtValue();
2119 uint64_t hi = (highValue - lowBound).getZExtValue();
2120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 for (uint64_t j = lo; j <= hi; j++) {
2122 CasesBits[i].Mask |= 1ULL << j;
2123 CasesBits[i].Bits++;
2124 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002125
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126 }
2127 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 BitTestInfo BTC;
2130
2131 // Figure out which block is immediately after the current one.
2132 MachineFunction::iterator BBI = CR.CaseBB;
2133 ++BBI;
2134
2135 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2136
David Greene4b69d992010-01-05 01:24:57 +00002137 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002139 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002140 << ", Bits: " << CasesBits[i].Bits
2141 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142
2143 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2144 CurMF->insert(BBI, CaseBB);
2145 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2146 CaseBB,
2147 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002148
2149 // Put SV in a virtual register to make it available from the new blocks.
2150 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002151 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002152
2153 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002154 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 CR.CaseBB, Default, BTC);
2156
Dan Gohman99be8ae2010-04-19 22:41:47 +00002157 if (CR.CaseBB == SwitchBB)
2158 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 BitTestCases.push_back(BTB);
2161
2162 return true;
2163}
2164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002166size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2167 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169
2170 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2173 Cases.push_back(Case(SI.getSuccessorValue(i),
2174 SI.getSuccessorValue(i),
2175 SMBB));
2176 }
2177 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2178
2179 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002180 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 // Must recompute end() each iteration because it may be
2182 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2184 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2185 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 MachineBasicBlock* nextBB = J->BB;
2187 MachineBasicBlock* currentBB = I->BB;
2188
2189 // If the two neighboring cases go to the same destination, merge them
2190 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 I->High = J->High;
2193 J = Cases.erase(J);
2194 } else {
2195 I = J++;
2196 }
2197 }
2198
2199 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2200 if (I->Low != I->High)
2201 // A range counts double, since it requires two compares.
2202 ++numCmps;
2203 }
2204
2205 return numCmps;
2206}
2207
Dan Gohman46510a72010-04-15 01:51:59 +00002208void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002209 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 // Figure out which block is immediately after the current one.
2212 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2214
2215 // If there is only the default destination, branch to it if it is not the
2216 // next basic block. Otherwise, just fall through.
2217 if (SI.getNumOperands() == 2) {
2218 // Update machine-CFG edges.
2219
2220 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002221 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002222 if (Default != NextBlock)
2223 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2224 MVT::Other, getControlRoot(),
2225 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 return;
2228 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 // If there are any non-default case statements, create a vector of Cases
2231 // representing each one, and sort the vector so that we can efficiently
2232 // create a binary search tree from them.
2233 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002234 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002235 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002236 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002237 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238
2239 // Get the Value to be switched on and default basic blocks, which will be
2240 // inserted into CaseBlock records, representing basic blocks in the binary
2241 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002242 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243
2244 // Push the initial CaseRec onto the worklist
2245 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002246 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2247 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248
2249 while (!WorkList.empty()) {
2250 // Grab a record representing a case range to process off the worklist
2251 CaseRec CR = WorkList.back();
2252 WorkList.pop_back();
2253
Dan Gohman99be8ae2010-04-19 22:41:47 +00002254 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 // If the range has few cases (two or less) emit a series of specific
2258 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002259 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002261
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002262 // If the switch has more than 5 blocks, and at least 40% dense, and the
2263 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002265 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2269 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002270 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 }
2272}
2273
Dan Gohman46510a72010-04-15 01:51:59 +00002274void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002275 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002276
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002277 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002278 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002279 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002280 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002281 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002282 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002283 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2284 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002285 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002286
Bill Wendling4533cac2010-01-28 21:51:40 +00002287 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2288 MVT::Other, getControlRoot(),
2289 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002290}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291
Dan Gohman46510a72010-04-15 01:51:59 +00002292void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 // -0.0 - X --> fneg
2294 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002295 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2297 const VectorType *DestTy = cast<VectorType>(I.getType());
2298 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002299 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002300 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002301 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002302 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002304 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2305 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 return;
2307 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002308 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002310
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002311 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002312 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002313 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002314 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2315 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002316 return;
2317 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002319 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320}
2321
Dan Gohman46510a72010-04-15 01:51:59 +00002322void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 SDValue Op1 = getValue(I.getOperand(0));
2324 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002325 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2326 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327}
2328
Dan Gohman46510a72010-04-15 01:51:59 +00002329void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 SDValue Op1 = getValue(I.getOperand(0));
2331 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002332 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002333 Op2.getValueType() != TLI.getShiftAmountTy()) {
2334 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002335 EVT PTy = TLI.getPointerTy();
2336 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002337 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002338 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2339 TLI.getShiftAmountTy(), Op2);
2340 // If the operand is larger than the shift count type but the shift
2341 // count type has enough bits to represent any shift value, truncate
2342 // it now. This is a common case and it exposes the truncate to
2343 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002344 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002345 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2346 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2347 TLI.getShiftAmountTy(), Op2);
2348 // Otherwise we'll need to temporarily settle for some other
2349 // convenient type; type legalization will make adjustments as
2350 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002351 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002352 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002353 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002354 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002355 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002356 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002358
Bill Wendling4533cac2010-01-28 21:51:40 +00002359 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2360 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361}
2362
Dan Gohman46510a72010-04-15 01:51:59 +00002363void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002365 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002367 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 predicate = ICmpInst::Predicate(IC->getPredicate());
2369 SDValue Op1 = getValue(I.getOperand(0));
2370 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002371 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002372
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002374 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375}
2376
Dan Gohman46510a72010-04-15 01:51:59 +00002377void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002379 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002381 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 predicate = FCmpInst::Predicate(FC->getPredicate());
2383 SDValue Op1 = getValue(I.getOperand(0));
2384 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002385 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002387 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388}
2389
Dan Gohman46510a72010-04-15 01:51:59 +00002390void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002391 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002392 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2393 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002394 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002395
Bill Wendling49fcff82009-12-21 22:30:11 +00002396 SmallVector<SDValue, 4> Values(NumValues);
2397 SDValue Cond = getValue(I.getOperand(0));
2398 SDValue TrueVal = getValue(I.getOperand(1));
2399 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002400
Bill Wendling4533cac2010-01-28 21:51:40 +00002401 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002402 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002403 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2404 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002405 SDValue(TrueVal.getNode(),
2406 TrueVal.getResNo() + i),
2407 SDValue(FalseVal.getNode(),
2408 FalseVal.getResNo() + i));
2409
Bill Wendling4533cac2010-01-28 21:51:40 +00002410 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2411 DAG.getVTList(&ValueVTs[0], NumValues),
2412 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002413}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414
Dan Gohman46510a72010-04-15 01:51:59 +00002415void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2417 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002419 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420}
2421
Dan Gohman46510a72010-04-15 01:51:59 +00002422void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2424 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2425 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002426 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002427 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428}
2429
Dan Gohman46510a72010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2432 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2433 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002434 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436}
2437
Dan Gohman46510a72010-04-15 01:51:59 +00002438void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 // FPTrunc is never a no-op cast, no need to check
2440 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002442 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2443 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444}
2445
Dan Gohman46510a72010-04-15 01:51:59 +00002446void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 // FPTrunc is never a no-op cast, no need to check
2448 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // FPToUI is never a no-op cast, no need to check
2455 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002456 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002457 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458}
2459
Dan Gohman46510a72010-04-15 01:51:59 +00002460void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 // FPToSI is never a no-op cast, no need to check
2462 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002463 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002464 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465}
2466
Dan Gohman46510a72010-04-15 01:51:59 +00002467void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468 // UIToFP is never a no-op cast, no need to check
2469 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002470 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002471 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472}
2473
Dan Gohman46510a72010-04-15 01:51:59 +00002474void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002475 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002477 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002478 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479}
2480
Dan Gohman46510a72010-04-15 01:51:59 +00002481void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 // What to do depends on the size of the integer and the size of the pointer.
2483 // We can either truncate, zero extend, or no-op, accordingly.
2484 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487}
2488
Dan Gohman46510a72010-04-15 01:51:59 +00002489void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490 // What to do depends on the size of the integer and the size of the pointer.
2491 // We can either truncate, zero extend, or no-op, accordingly.
2492 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002493 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002494 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495}
2496
Dan Gohman46510a72010-04-15 01:51:59 +00002497void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002499 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500
Bill Wendling49fcff82009-12-21 22:30:11 +00002501 // BitCast assures us that source and destination are the same size so this is
2502 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002503 if (DestVT != N.getValueType())
2504 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2505 DestVT, N)); // convert types.
2506 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002507 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508}
2509
Dan Gohman46510a72010-04-15 01:51:59 +00002510void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 SDValue InVec = getValue(I.getOperand(0));
2512 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002513 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002514 TLI.getPointerTy(),
2515 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002516 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2517 TLI.getValueType(I.getType()),
2518 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519}
2520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002523 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002524 TLI.getPointerTy(),
2525 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002526 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2527 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528}
2529
Mon P Wangaeb06d22008-11-10 04:46:22 +00002530// Utility for visitShuffleVector - Returns true if the mask is mask starting
2531// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002532static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2533 unsigned MaskNumElts = Mask.size();
2534 for (unsigned i = 0; i != MaskNumElts; ++i)
2535 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002537 return true;
2538}
2539
Dan Gohman46510a72010-04-15 01:51:59 +00002540void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002541 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002542 SDValue Src1 = getValue(I.getOperand(0));
2543 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 // Convert the ConstantVector mask operand into an array of ints, with -1
2546 // representing undef values.
2547 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002548 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002549 unsigned MaskNumElts = MaskElts.size();
2550 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 if (isa<UndefValue>(MaskElts[i]))
2552 Mask.push_back(-1);
2553 else
2554 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2555 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002556
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT VT = TLI.getValueType(I.getType());
2558 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002559 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002560
Mon P Wangc7849c22008-11-16 05:06:27 +00002561 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002562 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2563 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002564 return;
2565 }
2566
2567 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002568 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2569 // Mask is longer than the source vectors and is a multiple of the source
2570 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002571 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002572 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2573 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2575 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002576 return;
2577 }
2578
Mon P Wangc7849c22008-11-16 05:06:27 +00002579 // Pad both vectors with undefs to make them the same length as the mask.
2580 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2582 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002583 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002584
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2586 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002587 MOps1[0] = Src1;
2588 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002589
2590 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2591 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 &MOps1[0], NumConcat);
2593 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002594 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002596
Mon P Wangaeb06d22008-11-10 04:46:22 +00002597 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002598 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002599 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002601 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002602 MappedOps.push_back(Idx);
2603 else
2604 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002605 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002606
Bill Wendling4533cac2010-01-28 21:51:40 +00002607 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2608 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002609 return;
2610 }
2611
Mon P Wangc7849c22008-11-16 05:06:27 +00002612 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002613 // Analyze the access pattern of the vector to see if we can extract
2614 // two subvectors and do the shuffle. The analysis is done by calculating
2615 // the range of elements the mask access on both vectors.
2616 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2617 int MaxRange[2] = {-1, -1};
2618
Nate Begeman5a5ca152009-04-29 05:20:52 +00002619 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 int Idx = Mask[i];
2621 int Input = 0;
2622 if (Idx < 0)
2623 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002624
Nate Begeman5a5ca152009-04-29 05:20:52 +00002625 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 Input = 1;
2627 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002628 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 if (Idx > MaxRange[Input])
2630 MaxRange[Input] = Idx;
2631 if (Idx < MinRange[Input])
2632 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002634
Mon P Wangc7849c22008-11-16 05:06:27 +00002635 // Check if the access is smaller than the vector size and can we find
2636 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002637 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2638 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002639 int StartIdx[2]; // StartIdx to extract from
2640 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002641 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002642 RangeUse[Input] = 0; // Unused
2643 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002644 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002645 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002646 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002647 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002648 RangeUse[Input] = 1; // Extract from beginning of the vector
2649 StartIdx[Input] = 0;
2650 } else {
2651 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002652 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002653 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002655 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002656 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 }
2658
Bill Wendling636e2582009-08-21 18:16:06 +00002659 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002660 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002661 return;
2662 }
2663 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2664 // Extract appropriate subvector and generate a vector shuffle
2665 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002666 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002667 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002668 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002669 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002670 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002671 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002672 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002673
Mon P Wangc7849c22008-11-16 05:06:27 +00002674 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002676 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 int Idx = Mask[i];
2678 if (Idx < 0)
2679 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002680 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 MappedOps.push_back(Idx - StartIdx[0]);
2682 else
2683 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002684 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002685
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2687 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002688 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002689 }
2690 }
2691
Mon P Wangc7849c22008-11-16 05:06:27 +00002692 // We can't use either concat vectors or extract subvectors so fall back to
2693 // replacing the shuffle with extract and build vector.
2694 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002695 EVT EltVT = VT.getVectorElementType();
2696 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002697 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002698 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002700 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002701 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002703 SDValue Res;
2704
Nate Begeman5a5ca152009-04-29 05:20:52 +00002705 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002706 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2707 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002708 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002709 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2710 EltVT, Src2,
2711 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2712
2713 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002714 }
2715 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002716
Bill Wendling4533cac2010-01-28 21:51:40 +00002717 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2718 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719}
2720
Dan Gohman46510a72010-04-15 01:51:59 +00002721void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722 const Value *Op0 = I.getOperand(0);
2723 const Value *Op1 = I.getOperand(1);
2724 const Type *AggTy = I.getType();
2725 const Type *ValTy = Op1->getType();
2726 bool IntoUndef = isa<UndefValue>(Op0);
2727 bool FromUndef = isa<UndefValue>(Op1);
2728
2729 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2730 I.idx_begin(), I.idx_end());
2731
Owen Andersone50ed302009-08-10 22:56:29 +00002732 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002734 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2736
2737 unsigned NumAggValues = AggValueVTs.size();
2738 unsigned NumValValues = ValValueVTs.size();
2739 SmallVector<SDValue, 4> Values(NumAggValues);
2740
2741 SDValue Agg = getValue(Op0);
2742 SDValue Val = getValue(Op1);
2743 unsigned i = 0;
2744 // Copy the beginning value(s) from the original aggregate.
2745 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002746 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 SDValue(Agg.getNode(), Agg.getResNo() + i);
2748 // Copy values from the inserted value(s).
2749 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002750 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2752 // Copy remaining value(s) from the original aggregate.
2753 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002754 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 SDValue(Agg.getNode(), Agg.getResNo() + i);
2756
Bill Wendling4533cac2010-01-28 21:51:40 +00002757 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2758 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2759 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760}
2761
Dan Gohman46510a72010-04-15 01:51:59 +00002762void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 const Value *Op0 = I.getOperand(0);
2764 const Type *AggTy = Op0->getType();
2765 const Type *ValTy = I.getType();
2766 bool OutOfUndef = isa<UndefValue>(Op0);
2767
2768 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2769 I.idx_begin(), I.idx_end());
2770
Owen Andersone50ed302009-08-10 22:56:29 +00002771 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2773
2774 unsigned NumValValues = ValValueVTs.size();
2775 SmallVector<SDValue, 4> Values(NumValValues);
2776
2777 SDValue Agg = getValue(Op0);
2778 // Copy out the selected value(s).
2779 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2780 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002781 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002782 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002783 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784
Bill Wendling4533cac2010-01-28 21:51:40 +00002785 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2786 DAG.getVTList(&ValValueVTs[0], NumValValues),
2787 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788}
2789
Dan Gohman46510a72010-04-15 01:51:59 +00002790void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791 SDValue N = getValue(I.getOperand(0));
2792 const Type *Ty = I.getOperand(0)->getType();
2793
Dan Gohman46510a72010-04-15 01:51:59 +00002794 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002796 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2798 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2799 if (Field) {
2800 // N = N + Offset
2801 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002802 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 DAG.getIntPtrConstant(Offset));
2804 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 Ty = StTy->getElementType(Field);
2807 } else {
2808 Ty = cast<SequentialType>(Ty)->getElementType();
2809
2810 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002811 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002812 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002813 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002814 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002815 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002816 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002817 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002818 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002819 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2820 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002822 else
Evan Chengb1032a82009-02-09 20:54:38 +00002823 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002824
Dale Johannesen66978ee2009-01-31 02:22:37 +00002825 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002826 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 continue;
2828 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002831 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2832 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 SDValue IdxN = getValue(Idx);
2834
2835 // If the index is smaller or larger than intptr_t, truncate or extend
2836 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002837 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838
2839 // If this is a multiply by a power of two, turn it into a shl
2840 // immediately. This is a very common case.
2841 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002842 if (ElementSize.isPowerOf2()) {
2843 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002844 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002845 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002846 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002848 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002849 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002850 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 }
2852 }
2853
Scott Michelfdc40a02009-02-17 22:15:04 +00002854 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002855 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002856 }
2857 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859 setValue(&I, N);
2860}
2861
Dan Gohman46510a72010-04-15 01:51:59 +00002862void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 // If this is a fixed sized alloca in the entry block of the function,
2864 // allocate it statically on the stack.
2865 if (FuncInfo.StaticAllocaMap.count(&I))
2866 return; // getValue will auto-populate this.
2867
2868 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002869 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 unsigned Align =
2871 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2872 I.getAlignment());
2873
2874 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002875
Owen Andersone50ed302009-08-10 22:56:29 +00002876 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002877 if (AllocSize.getValueType() != IntPtr)
2878 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2879
2880 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2881 AllocSize,
2882 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 // Handle alignment. If the requested alignment is less than or equal to
2885 // the stack alignment, ignore it. If the size is greater than or equal to
2886 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002887 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 if (Align <= StackAlign)
2889 Align = 0;
2890
2891 // Round the size of the allocation up to the stack alignment size
2892 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002893 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002894 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002898 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002899 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2901
2902 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002904 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002905 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906 setValue(&I, DSA);
2907 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909 // Inform the Frame Information that we have just allocated a variable-sized
2910 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002911 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912}
2913
Dan Gohman46510a72010-04-15 01:51:59 +00002914void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915 const Value *SV = I.getOperand(0);
2916 SDValue Ptr = getValue(SV);
2917
2918 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002921 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 unsigned Alignment = I.getAlignment();
2923
Owen Andersone50ed302009-08-10 22:56:29 +00002924 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 SmallVector<uint64_t, 4> Offsets;
2926 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2927 unsigned NumValues = ValueVTs.size();
2928 if (NumValues == 0)
2929 return;
2930
2931 SDValue Root;
2932 bool ConstantMemory = false;
2933 if (I.isVolatile())
2934 // Serialize volatile loads with other side effects.
2935 Root = getRoot();
2936 else if (AA->pointsToConstantMemory(SV)) {
2937 // Do not serialize (non-volatile) loads of constant memory with anything.
2938 Root = DAG.getEntryNode();
2939 ConstantMemory = true;
2940 } else {
2941 // Do not serialize non-volatile loads against each other.
2942 Root = DAG.getRoot();
2943 }
2944
2945 SmallVector<SDValue, 4> Values(NumValues);
2946 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002949 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2950 PtrVT, Ptr,
2951 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002952 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002953 A, SV, Offsets[i], isVolatile,
2954 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 Values[i] = L;
2957 Chains[i] = L.getValue(1);
2958 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002961 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002962 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 if (isVolatile)
2964 DAG.setRoot(Chain);
2965 else
2966 PendingLoads.push_back(Chain);
2967 }
2968
Bill Wendling4533cac2010-01-28 21:51:40 +00002969 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2970 DAG.getVTList(&ValueVTs[0], NumValues),
2971 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002972}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973
Dan Gohman46510a72010-04-15 01:51:59 +00002974void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2975 const Value *SrcV = I.getOperand(0);
2976 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977
Owen Andersone50ed302009-08-10 22:56:29 +00002978 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 SmallVector<uint64_t, 4> Offsets;
2980 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2981 unsigned NumValues = ValueVTs.size();
2982 if (NumValues == 0)
2983 return;
2984
2985 // Get the lowered operands. Note that we do this after
2986 // checking if NumResults is zero, because with zero results
2987 // the operands won't have values in the map.
2988 SDValue Src = getValue(SrcV);
2989 SDValue Ptr = getValue(PtrV);
2990
2991 SDValue Root = getRoot();
2992 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002993 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002995 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002997
2998 for (unsigned i = 0; i != NumValues; ++i) {
2999 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3000 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003001 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003002 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00003003 Add, PtrV, Offsets[i], isVolatile,
3004 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003005 }
3006
Bill Wendling4533cac2010-01-28 21:51:40 +00003007 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3008 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009}
3010
3011/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3012/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003013void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003014 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 bool HasChain = !I.doesNotAccessMemory();
3016 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3017
3018 // Build the operand list.
3019 SmallVector<SDValue, 8> Ops;
3020 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3021 if (OnlyLoad) {
3022 // We don't need to serialize loads against other loads.
3023 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003024 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 Ops.push_back(getRoot());
3026 }
3027 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003028
3029 // Info is set by getTgtMemInstrinsic
3030 TargetLowering::IntrinsicInfo Info;
3031 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3032
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003033 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003034 if (!IsTgtIntrinsic)
3035 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036
3037 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003038 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3039 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 assert(TLI.isTypeLegal(Op.getValueType()) &&
3041 "Intrinsic uses a non-legal type?");
3042 Ops.push_back(Op);
3043 }
3044
Owen Andersone50ed302009-08-10 22:56:29 +00003045 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003046 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3047#ifndef NDEBUG
3048 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3049 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3050 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 }
Bob Wilson8d919552009-07-31 22:41:21 +00003052#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056
Bob Wilson8d919552009-07-31 22:41:21 +00003057 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058
3059 // Create the node.
3060 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003061 if (IsTgtIntrinsic) {
3062 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003063 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003064 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003065 Info.memVT, Info.ptrVal, Info.offset,
3066 Info.align, Info.vol,
3067 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003068 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003069 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003070 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003071 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003072 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003073 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003074 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003075 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003076 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003077 }
3078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 if (HasChain) {
3080 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3081 if (OnlyLoad)
3082 PendingLoads.push_back(Chain);
3083 else
3084 DAG.setRoot(Chain);
3085 }
Bill Wendling856ff412009-12-22 00:12:37 +00003086
Benjamin Kramerf0127052010-01-05 13:12:22 +00003087 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003090 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003091 }
Bill Wendling856ff412009-12-22 00:12:37 +00003092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 setValue(&I, Result);
3094 }
3095}
3096
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003097/// GetSignificand - Get the significand and build it into a floating-point
3098/// number with exponent of 1:
3099///
3100/// Op = (Op & 0x007fffff) | 0x3f800000;
3101///
3102/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003103static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003104GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3106 DAG.getConstant(0x007fffff, MVT::i32));
3107 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3108 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003109 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003110}
3111
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003112/// GetExponent - Get the exponent:
3113///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003114/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003115///
3116/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003117static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003118GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003119 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3121 DAG.getConstant(0x7f800000, MVT::i32));
3122 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003123 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3125 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003126 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003127}
3128
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129/// getF32Constant - Get 32-bit floating point constant.
3130static SDValue
3131getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003133}
3134
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003135/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136/// visitIntrinsicCall: I is a call instruction
3137/// Op is the associated NodeType for I
3138const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003139SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3140 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003141 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003142 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003143 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003144 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003145 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003146 getValue(I.getArgOperand(0)),
3147 getValue(I.getArgOperand(1)),
3148 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 setValue(&I, L);
3150 DAG.setRoot(L.getValue(1));
3151 return 0;
3152}
3153
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003154// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003155const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003156SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003157 SDValue Op1 = getValue(I.getArgOperand(0));
3158 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003159
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003161 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003162 return 0;
3163}
Bill Wendling74c37652008-12-09 22:08:41 +00003164
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003165/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3166/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003167void
Dan Gohman46510a72010-04-15 01:51:59 +00003168SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003169 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003170 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003171
Gabor Greif0635f352010-06-25 09:38:13 +00003172 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003173 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003174 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175
3176 // Put the exponent in the right bit position for later addition to the
3177 // final result:
3178 //
3179 // #define LOG2OFe 1.4426950f
3180 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003182 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003184
3185 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3187 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188
3189 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003191 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003192
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003193 if (LimitFloatPrecision <= 6) {
3194 // For floating-point precision of 6:
3195 //
3196 // TwoToFractionalPartOfX =
3197 // 0.997535578f +
3198 // (0.735607626f + 0.252464424f * x) * x;
3199 //
3200 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003202 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003204 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3206 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003207 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209
3210 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003212 TwoToFracPartOfX, IntegerPartOfX);
3213
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003215 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3216 // For floating-point precision of 12:
3217 //
3218 // TwoToFractionalPartOfX =
3219 // 0.999892986f +
3220 // (0.696457318f +
3221 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3222 //
3223 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003227 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3229 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003230 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3232 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003233 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003235
3236 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003238 TwoToFracPartOfX, IntegerPartOfX);
3239
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003241 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3242 // For floating-point precision of 18:
3243 //
3244 // TwoToFractionalPartOfX =
3245 // 0.999999982f +
3246 // (0.693148872f +
3247 // (0.240227044f +
3248 // (0.554906021e-1f +
3249 // (0.961591928e-2f +
3250 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3251 //
3252 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003254 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003256 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3258 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003259 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3261 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003262 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3264 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003265 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3267 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003268 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3270 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003272 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003274
3275 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003277 TwoToFracPartOfX, IntegerPartOfX);
3278
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003280 }
3281 } else {
3282 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003283 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003284 getValue(I.getArgOperand(0)).getValueType(),
3285 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003286 }
3287
Dale Johannesen59e577f2008-09-05 18:38:42 +00003288 setValue(&I, result);
3289}
3290
Bill Wendling39150252008-09-09 20:39:27 +00003291/// visitLog - Lower a log intrinsic. Handles the special sequences for
3292/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003293void
Dan Gohman46510a72010-04-15 01:51:59 +00003294SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003295 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003296 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003297
Gabor Greif0635f352010-06-25 09:38:13 +00003298 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003299 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003300 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003302
3303 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003304 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003307
3308 // Get the significand and build it into a floating-point number with
3309 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003310 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003311
3312 if (LimitFloatPrecision <= 6) {
3313 // For floating-point precision of 6:
3314 //
3315 // LogofMantissa =
3316 // -1.1609546f +
3317 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003318 //
Bill Wendling39150252008-09-09 20:39:27 +00003319 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003321 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3325 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003326 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003327
Scott Michelfdc40a02009-02-17 22:15:04 +00003328 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003330 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3331 // For floating-point precision of 12:
3332 //
3333 // LogOfMantissa =
3334 // -1.7417939f +
3335 // (2.8212026f +
3336 // (-1.4699568f +
3337 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3338 //
3339 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3345 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3348 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3351 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003353
Scott Michelfdc40a02009-02-17 22:15:04 +00003354 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003356 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3357 // For floating-point precision of 18:
3358 //
3359 // LogOfMantissa =
3360 // -2.1072184f +
3361 // (4.2372794f +
3362 // (-3.7029485f +
3363 // (2.2781945f +
3364 // (-0.87823314f +
3365 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3366 //
3367 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3373 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3376 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3379 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3382 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003383 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3385 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003387
Scott Michelfdc40a02009-02-17 22:15:04 +00003388 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003390 }
3391 } else {
3392 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003393 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003394 getValue(I.getArgOperand(0)).getValueType(),
3395 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003396 }
3397
Dale Johannesen59e577f2008-09-05 18:38:42 +00003398 setValue(&I, result);
3399}
3400
Bill Wendling3eb59402008-09-09 00:28:24 +00003401/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3402/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003403void
Dan Gohman46510a72010-04-15 01:51:59 +00003404SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003405 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003406 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003407
Gabor Greif0635f352010-06-25 09:38:13 +00003408 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003409 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003410 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003412
Bill Wendling39150252008-09-09 20:39:27 +00003413 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003414 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003415
Bill Wendling3eb59402008-09-09 00:28:24 +00003416 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003417 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003418 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003419
Bill Wendling3eb59402008-09-09 00:28:24 +00003420 // Different possible minimax approximations of significand in
3421 // floating-point for various degrees of accuracy over [1,2].
3422 if (LimitFloatPrecision <= 6) {
3423 // For floating-point precision of 6:
3424 //
3425 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3426 //
3427 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3433 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003435
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003438 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3439 // For floating-point precision of 12:
3440 //
3441 // Log2ofMantissa =
3442 // -2.51285454f +
3443 // (4.07009056f +
3444 // (-2.12067489f +
3445 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003446 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003447 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3453 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3456 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3459 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003461
Scott Michelfdc40a02009-02-17 22:15:04 +00003462 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003464 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3465 // For floating-point precision of 18:
3466 //
3467 // Log2ofMantissa =
3468 // -3.0400495f +
3469 // (6.1129976f +
3470 // (-5.3420409f +
3471 // (3.2865683f +
3472 // (-1.2669343f +
3473 // (0.27515199f -
3474 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3475 //
3476 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3482 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3485 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3488 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3491 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3494 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003496
Scott Michelfdc40a02009-02-17 22:15:04 +00003497 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003499 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003500 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003501 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003502 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003503 getValue(I.getArgOperand(0)).getValueType(),
3504 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003505 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003506
Dale Johannesen59e577f2008-09-05 18:38:42 +00003507 setValue(&I, result);
3508}
3509
Bill Wendling3eb59402008-09-09 00:28:24 +00003510/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3511/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003512void
Dan Gohman46510a72010-04-15 01:51:59 +00003513SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003514 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003515 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003516
Gabor Greif0635f352010-06-25 09:38:13 +00003517 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003518 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003519 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003521
Bill Wendling39150252008-09-09 20:39:27 +00003522 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003523 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003526
3527 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003528 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003529 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003530
3531 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003532 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003533 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003534 // Log10ofMantissa =
3535 // -0.50419619f +
3536 // (0.60948995f - 0.10380950f * x) * x;
3537 //
3538 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3544 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003546
Scott Michelfdc40a02009-02-17 22:15:04 +00003547 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003549 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3550 // For floating-point precision of 12:
3551 //
3552 // Log10ofMantissa =
3553 // -0.64831180f +
3554 // (0.91751397f +
3555 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3556 //
3557 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3563 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3566 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003568
Scott Michelfdc40a02009-02-17 22:15:04 +00003569 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003571 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003572 // For floating-point precision of 18:
3573 //
3574 // Log10ofMantissa =
3575 // -0.84299375f +
3576 // (1.5327582f +
3577 // (-1.0688956f +
3578 // (0.49102474f +
3579 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3580 //
3581 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3587 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3590 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3593 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3596 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003598
Scott Michelfdc40a02009-02-17 22:15:04 +00003599 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003601 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003602 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003603 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003604 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003605 getValue(I.getArgOperand(0)).getValueType(),
3606 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003607 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003608
Dale Johannesen59e577f2008-09-05 18:38:42 +00003609 setValue(&I, result);
3610}
3611
Bill Wendlinge10c8142008-09-09 22:39:21 +00003612/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3613/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003614void
Dan Gohman46510a72010-04-15 01:51:59 +00003615SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003616 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003617 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003618
Gabor Greif0635f352010-06-25 09:38:13 +00003619 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003620 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003621 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003622
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003624
3625 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3627 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003628
3629 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003631 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003632
3633 if (LimitFloatPrecision <= 6) {
3634 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003635 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636 // TwoToFractionalPartOfX =
3637 // 0.997535578f +
3638 // (0.735607626f + 0.252464424f * x) * x;
3639 //
3640 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003644 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3646 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003647 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003649 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003651
Scott Michelfdc40a02009-02-17 22:15:04 +00003652 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003654 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3655 // For floating-point precision of 12:
3656 //
3657 // TwoToFractionalPartOfX =
3658 // 0.999892986f +
3659 // (0.696457318f +
3660 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3661 //
3662 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3668 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3671 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003674 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003676
Scott Michelfdc40a02009-02-17 22:15:04 +00003677 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003679 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3680 // For floating-point precision of 18:
3681 //
3682 // TwoToFractionalPartOfX =
3683 // 0.999999982f +
3684 // (0.693148872f +
3685 // (0.240227044f +
3686 // (0.554906021e-1f +
3687 // (0.961591928e-2f +
3688 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3689 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3695 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3698 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3701 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3704 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3707 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003710 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003712
Scott Michelfdc40a02009-02-17 22:15:04 +00003713 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003715 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003716 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003717 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003718 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003719 getValue(I.getArgOperand(0)).getValueType(),
3720 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003721 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003722
Dale Johannesen601d3c02008-09-05 01:48:15 +00003723 setValue(&I, result);
3724}
3725
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003726/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3727/// limited-precision mode with x == 10.0f.
3728void
Dan Gohman46510a72010-04-15 01:51:59 +00003729SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003730 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003731 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003732 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003733 bool IsExp10 = false;
3734
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003736 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003737 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3738 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3739 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3740 APFloat Ten(10.0f);
3741 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3742 }
3743 }
3744 }
3745
3746 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003747 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003748
3749 // Put the exponent in the right bit position for later addition to the
3750 // final result:
3751 //
3752 // #define LOG2OF10 3.3219281f
3753 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003757
3758 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3760 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003761
3762 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003764 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003765
3766 if (LimitFloatPrecision <= 6) {
3767 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003768 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003769 // twoToFractionalPartOfX =
3770 // 0.997535578f +
3771 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003772 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003782 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003784
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003785 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003787 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3788 // For floating-point precision of 12:
3789 //
3790 // TwoToFractionalPartOfX =
3791 // 0.999892986f +
3792 // (0.696457318f +
3793 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3794 //
3795 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3801 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3804 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003807 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003809
Scott Michelfdc40a02009-02-17 22:15:04 +00003810 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003812 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3813 // For floating-point precision of 18:
3814 //
3815 // TwoToFractionalPartOfX =
3816 // 0.999999982f +
3817 // (0.693148872f +
3818 // (0.240227044f +
3819 // (0.554906021e-1f +
3820 // (0.961591928e-2f +
3821 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3822 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3828 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3831 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3834 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003835 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3837 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003838 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3840 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003843 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003845
Scott Michelfdc40a02009-02-17 22:15:04 +00003846 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003848 }
3849 } else {
3850 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003851 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003852 getValue(I.getArgOperand(0)).getValueType(),
3853 getValue(I.getArgOperand(0)),
3854 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003855 }
3856
3857 setValue(&I, result);
3858}
3859
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003860
3861/// ExpandPowI - Expand a llvm.powi intrinsic.
3862static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3863 SelectionDAG &DAG) {
3864 // If RHS is a constant, we can expand this out to a multiplication tree,
3865 // otherwise we end up lowering to a call to __powidf2 (for example). When
3866 // optimizing for size, we only want to do this if the expansion would produce
3867 // a small number of multiplies, otherwise we do the full expansion.
3868 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3869 // Get the exponent as a positive value.
3870 unsigned Val = RHSC->getSExtValue();
3871 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003872
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003873 // powi(x, 0) -> 1.0
3874 if (Val == 0)
3875 return DAG.getConstantFP(1.0, LHS.getValueType());
3876
Dan Gohmanae541aa2010-04-15 04:33:49 +00003877 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003878 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3879 // If optimizing for size, don't insert too many multiplies. This
3880 // inserts up to 5 multiplies.
3881 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3882 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003883 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003884 // powi(x,15) generates one more multiply than it should), but this has
3885 // the benefit of being both really simple and much better than a libcall.
3886 SDValue Res; // Logically starts equal to 1.0
3887 SDValue CurSquare = LHS;
3888 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003889 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003890 if (Res.getNode())
3891 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3892 else
3893 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003894 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003895
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003896 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3897 CurSquare, CurSquare);
3898 Val >>= 1;
3899 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003900
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003901 // If the original was negative, invert the result, producing 1/(x*x*x).
3902 if (RHSC->getSExtValue() < 0)
3903 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3904 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3905 return Res;
3906 }
3907 }
3908
3909 // Otherwise, expand to a libcall.
3910 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3911}
3912
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003913/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3914/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3915/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003916bool
Devang Patel78a06e52010-08-25 20:39:26 +00003917SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Devang Patel34ca5ed2010-08-31 06:12:08 +00003918 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003919 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003920 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003921 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003922
Devang Patel719f6a92010-04-29 20:40:36 +00003923 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003924 // Ignore inlined function arguments here.
3925 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003926 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003927 return false;
3928
Dan Gohman84023e02010-07-10 09:00:22 +00003929 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003930 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003931 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003932
3933 unsigned Reg = 0;
Devang Patel6cd467b2010-08-26 22:53:27 +00003934 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003935 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003936 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003937 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3938 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3939 if (PR)
3940 Reg = PR;
3941 }
3942 }
3943
Evan Chenga36acad2010-04-29 06:33:38 +00003944 if (!Reg) {
3945 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3946 if (VMI == FuncInfo.ValueMap.end())
3947 return false;
3948 Reg = VMI->second;
3949 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003950
3951 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3952 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3953 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003954 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003955 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003956 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003957}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003958
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003959// VisualStudio defines setjmp as _setjmp
3960#if defined(_MSC_VER) && defined(setjmp)
3961#define setjmp_undefined_for_visual_studio
3962#undef setjmp
3963#endif
3964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003965/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3966/// we want to emit this as a call to a named external function, return the name
3967/// otherwise lower it and return null.
3968const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003969SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003970 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003971 SDValue Res;
3972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003973 switch (Intrinsic) {
3974 default:
3975 // By default, turn this into a target intrinsic node.
3976 visitTargetIntrinsic(I, Intrinsic);
3977 return 0;
3978 case Intrinsic::vastart: visitVAStart(I); return 0;
3979 case Intrinsic::vaend: visitVAEnd(I); return 0;
3980 case Intrinsic::vacopy: visitVACopy(I); return 0;
3981 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003982 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003983 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003984 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003985 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003986 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003987 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003988 return 0;
3989 case Intrinsic::setjmp:
3990 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003991 case Intrinsic::longjmp:
3992 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003993 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003994 // Assert for address < 256 since we support only user defined address
3995 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003996 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003997 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003998 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003999 < 256 &&
4000 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004001 SDValue Op1 = getValue(I.getArgOperand(0));
4002 SDValue Op2 = getValue(I.getArgOperand(1));
4003 SDValue Op3 = getValue(I.getArgOperand(2));
4004 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4005 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004006 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00004007 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004008 return 0;
4009 }
Chris Lattner824b9582008-11-21 16:42:48 +00004010 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004011 // Assert for address < 256 since we support only user defined address
4012 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004013 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004014 < 256 &&
4015 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004016 SDValue Op1 = getValue(I.getArgOperand(0));
4017 SDValue Op2 = getValue(I.getArgOperand(1));
4018 SDValue Op3 = getValue(I.getArgOperand(2));
4019 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4020 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004021 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004022 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004023 return 0;
4024 }
Chris Lattner824b9582008-11-21 16:42:48 +00004025 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004026 // Assert for address < 256 since we support only user defined address
4027 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004028 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004029 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004030 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004031 < 256 &&
4032 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004033 SDValue Op1 = getValue(I.getArgOperand(0));
4034 SDValue Op2 = getValue(I.getArgOperand(1));
4035 SDValue Op3 = getValue(I.getArgOperand(2));
4036 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4037 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004038
4039 // If the source and destination are known to not be aliases, we can
4040 // lower memmove as memcpy.
4041 uint64_t Size = -1ULL;
4042 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004043 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004044 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004045 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004046 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00004047 false, I.getArgOperand(0), 0,
4048 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004049 return 0;
4050 }
4051
Mon P Wang20adc9d2010-04-04 03:10:48 +00004052 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004053 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 return 0;
4055 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004056 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004057 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004058 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004059 return 0;
4060
Devang Patelac1ceb32009-10-09 22:42:28 +00004061 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004062 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004063 bool isParameter =
4064 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004065 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004066 if (!Address)
4067 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004068 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004069 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004070 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004071
4072 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4073 // but do not always have a corresponding SDNode built. The SDNodeOrder
4074 // absolute, but not relative, values are different depending on whether
4075 // debug info exists.
4076 ++SDNodeOrder;
4077 SDValue &N = NodeMap[Address];
4078 SDDbgValue *SDV;
4079 if (N.getNode()) {
4080 if (isParameter && !AI) {
4081 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4082 if (FINode)
4083 // Byval parameter. We have a frame index at this point.
4084 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4085 0, dl, SDNodeOrder);
4086 else
4087 // Can't do anything with other non-AI cases yet. This might be a
4088 // parameter of a callee function that got inlined, for example.
4089 return 0;
4090 } else if (AI)
4091 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4092 0, dl, SDNodeOrder);
4093 else
4094 // Can't do anything with other non-AI cases yet.
4095 return 0;
4096 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4097 } else {
Devang Patel6cd467b2010-08-26 22:53:27 +00004098 // If Address is an arugment then try to emits its dbg value using
4099 // virtual register info from the FuncInfo.ValueMap. Otherwise add undef
4100 // to help track missing debug info.
4101 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
4102 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4103 0, dl, SDNodeOrder);
4104 DAG.AddDbgValue(SDV, 0, isParameter);
4105 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004106 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004107 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004108 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004109 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004110 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004111 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004112 return 0;
4113
4114 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004115 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004116 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004117 if (!V)
4118 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004119
4120 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4121 // but do not always have a corresponding SDNode built. The SDNodeOrder
4122 // absolute, but not relative, values are different depending on whether
4123 // debug info exists.
4124 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004125 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004126 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004127 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4128 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004129 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004130 // Do not use getValue() in here; we don't want to generate code at
4131 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004132 SDValue N = NodeMap[V];
4133 if (!N.getNode() && isa<Argument>(V))
4134 // Check unused arguments map.
4135 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004136 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004137 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004138 SDV = DAG.getDbgValue(Variable, N.getNode(),
4139 N.getResNo(), Offset, dl, SDNodeOrder);
4140 DAG.AddDbgValue(SDV, N.getNode(), false);
4141 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004142 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4143 // Do not call getValue(V) yet, as we don't want to generate code.
4144 // Remember it for later.
4145 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4146 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004147 } else {
Devang Patel00190342010-03-15 19:15:44 +00004148 // We may expand this to cover more cases. One case where we have no
4149 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004150 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4151 Offset, dl, SDNodeOrder);
4152 DAG.AddDbgValue(SDV, 0, false);
4153 }
Devang Patel00190342010-03-15 19:15:44 +00004154 }
4155
4156 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004157 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004158 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004159 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004160 // Don't handle byval struct arguments or VLAs, for example.
4161 if (!AI)
4162 return 0;
4163 DenseMap<const AllocaInst*, int>::iterator SI =
4164 FuncInfo.StaticAllocaMap.find(AI);
4165 if (SI == FuncInfo.StaticAllocaMap.end())
4166 return 0; // VLAs.
4167 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004168
Chris Lattner512063d2010-04-05 06:19:28 +00004169 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4170 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4171 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004172 return 0;
4173 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004174 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004176 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004177 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004179 SDValue Ops[1];
4180 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004181 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004182 setValue(&I, Op);
4183 DAG.setRoot(Op.getValue(1));
4184 return 0;
4185 }
4186
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004187 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004188 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004189 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004190 if (CallMBB->isLandingPad())
4191 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004192 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004193#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004194 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004195#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004196 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4197 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004198 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004200
Chris Lattner3a5815f2009-09-17 23:54:54 +00004201 // Insert the EHSELECTION instruction.
4202 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4203 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004204 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004205 Ops[1] = getRoot();
4206 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004207 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004208 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209 return 0;
4210 }
4211
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004212 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004213 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004214 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004215 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4216 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004217 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004218 return 0;
4219 }
4220
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004221 case Intrinsic::eh_return_i32:
4222 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004223 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4224 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4225 MVT::Other,
4226 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004227 getValue(I.getArgOperand(0)),
4228 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004229 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004230 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004231 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004232 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004233 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004234 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004235 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004236 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004237 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004238 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004239 TLI.getPointerTy()),
4240 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004241 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004242 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004243 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004244 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4245 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004246 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004247 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004248 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004249 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004250 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004251 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004252 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004253
Chris Lattner512063d2010-04-05 06:19:28 +00004254 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004255 return 0;
4256 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004257 case Intrinsic::eh_sjlj_setjmp: {
4258 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004259 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004260 return 0;
4261 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004262 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004263 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4264 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004265 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004266 return 0;
4267 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004268
Mon P Wang77cdf302008-11-10 20:54:11 +00004269 case Intrinsic::convertff:
4270 case Intrinsic::convertfsi:
4271 case Intrinsic::convertfui:
4272 case Intrinsic::convertsif:
4273 case Intrinsic::convertuif:
4274 case Intrinsic::convertss:
4275 case Intrinsic::convertsu:
4276 case Intrinsic::convertus:
4277 case Intrinsic::convertuu: {
4278 ISD::CvtCode Code = ISD::CVT_INVALID;
4279 switch (Intrinsic) {
4280 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4281 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4282 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4283 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4284 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4285 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4286 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4287 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4288 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4289 }
Owen Andersone50ed302009-08-10 22:56:29 +00004290 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004291 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004292 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4293 DAG.getValueType(DestVT),
4294 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004295 getValue(I.getArgOperand(1)),
4296 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004297 Code);
4298 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004299 return 0;
4300 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004301 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004302 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004303 getValue(I.getArgOperand(0)).getValueType(),
4304 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004305 return 0;
4306 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004307 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4308 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004309 return 0;
4310 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004311 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004312 getValue(I.getArgOperand(0)).getValueType(),
4313 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004314 return 0;
4315 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004316 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004317 getValue(I.getArgOperand(0)).getValueType(),
4318 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004319 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004320 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004321 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004322 return 0;
4323 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004324 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004325 return 0;
4326 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004327 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004328 return 0;
4329 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004330 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004331 return 0;
4332 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004333 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004334 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004336 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004337 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004338 case Intrinsic::convert_to_fp16:
4339 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004340 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004341 return 0;
4342 case Intrinsic::convert_from_fp16:
4343 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004344 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004345 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004347 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004348 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 return 0;
4350 }
4351 case Intrinsic::readcyclecounter: {
4352 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004353 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4354 DAG.getVTList(MVT::i64, MVT::Other),
4355 &Op, 1);
4356 setValue(&I, Res);
4357 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004358 return 0;
4359 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004361 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004362 getValue(I.getArgOperand(0)).getValueType(),
4363 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 return 0;
4365 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004366 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004368 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004369 return 0;
4370 }
4371 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004372 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004373 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004374 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375 return 0;
4376 }
4377 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004378 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004379 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004380 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004381 return 0;
4382 }
4383 case Intrinsic::stacksave: {
4384 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004385 Res = DAG.getNode(ISD::STACKSAVE, dl,
4386 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4387 setValue(&I, Res);
4388 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004389 return 0;
4390 }
4391 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004392 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004393 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004394 return 0;
4395 }
Bill Wendling57344502008-11-18 11:01:33 +00004396 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004397 // Emit code into the DAG to store the stack guard onto the stack.
4398 MachineFunction &MF = DAG.getMachineFunction();
4399 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004400 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004401
Gabor Greif0635f352010-06-25 09:38:13 +00004402 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4403 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004404
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004405 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004406 MFI->setStackProtectorIndex(FI);
4407
4408 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4409
4410 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004411 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4412 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004413 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004414 setValue(&I, Res);
4415 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004416 return 0;
4417 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004418 case Intrinsic::objectsize: {
4419 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004420 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004421
4422 assert(CI && "Non-constant type in __builtin_object_size?");
4423
Gabor Greif0635f352010-06-25 09:38:13 +00004424 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004425 EVT Ty = Arg.getValueType();
4426
Dan Gohmane368b462010-06-18 14:22:04 +00004427 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004428 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004429 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004430 Res = DAG.getConstant(0, Ty);
4431
4432 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004433 return 0;
4434 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004435 case Intrinsic::var_annotation:
4436 // Discard annotate attributes
4437 return 0;
4438
4439 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004440 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441
4442 SDValue Ops[6];
4443 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004444 Ops[1] = getValue(I.getArgOperand(0));
4445 Ops[2] = getValue(I.getArgOperand(1));
4446 Ops[3] = getValue(I.getArgOperand(2));
4447 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 Ops[5] = DAG.getSrcValue(F);
4449
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004450 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4451 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4452 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004454 setValue(&I, Res);
4455 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 return 0;
4457 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004458 case Intrinsic::gcroot:
4459 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004460 const Value *Alloca = I.getArgOperand(0);
4461 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4464 GFI->addStackRoot(FI->getIndex(), TypeMap);
4465 }
4466 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 case Intrinsic::gcread:
4468 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004469 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004471 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004472 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004474 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004475 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004477 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004478 return implVisitAluOverflow(I, ISD::UADDO);
4479 case Intrinsic::sadd_with_overflow:
4480 return implVisitAluOverflow(I, ISD::SADDO);
4481 case Intrinsic::usub_with_overflow:
4482 return implVisitAluOverflow(I, ISD::USUBO);
4483 case Intrinsic::ssub_with_overflow:
4484 return implVisitAluOverflow(I, ISD::SSUBO);
4485 case Intrinsic::umul_with_overflow:
4486 return implVisitAluOverflow(I, ISD::UMULO);
4487 case Intrinsic::smul_with_overflow:
4488 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 case Intrinsic::prefetch: {
4491 SDValue Ops[4];
4492 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004493 Ops[1] = getValue(I.getArgOperand(0));
4494 Ops[2] = getValue(I.getArgOperand(1));
4495 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004496 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 return 0;
4498 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004499
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 case Intrinsic::memory_barrier: {
4501 SDValue Ops[6];
4502 Ops[0] = getRoot();
4503 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004504 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505
Bill Wendling4533cac2010-01-28 21:51:40 +00004506 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
4508 }
4509 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004510 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004511 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004512 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004513 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004514 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004515 getValue(I.getArgOperand(0)),
4516 getValue(I.getArgOperand(1)),
4517 getValue(I.getArgOperand(2)),
4518 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519 setValue(&I, L);
4520 DAG.setRoot(L.getValue(1));
4521 return 0;
4522 }
4523 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004524 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004526 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004527 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004528 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004530 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004532 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004534 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004536 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004538 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004539 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004540 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004541 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004542 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004544 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004545
4546 case Intrinsic::invariant_start:
4547 case Intrinsic::lifetime_start:
4548 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004549 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004550 return 0;
4551 case Intrinsic::invariant_end:
4552 case Intrinsic::lifetime_end:
4553 // Discard region information.
4554 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 }
4556}
4557
Dan Gohman46510a72010-04-15 01:51:59 +00004558void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004559 bool isTailCall,
4560 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4562 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004563 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004564 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004565 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566
4567 TargetLowering::ArgListTy Args;
4568 TargetLowering::ArgListEntry Entry;
4569 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004570
4571 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004572 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004573 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004574 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4575 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004576
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004577 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004578 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004579
4580 SDValue DemoteStackSlot;
4581
4582 if (!CanLowerReturn) {
4583 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4584 FTy->getReturnType());
4585 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4586 FTy->getReturnType());
4587 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004588 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004589 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4590
4591 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4592 Entry.Node = DemoteStackSlot;
4593 Entry.Ty = StackSlotPtrType;
4594 Entry.isSExt = false;
4595 Entry.isZExt = false;
4596 Entry.isInReg = false;
4597 Entry.isSRet = true;
4598 Entry.isNest = false;
4599 Entry.isByVal = false;
4600 Entry.Alignment = Align;
4601 Args.push_back(Entry);
4602 RetTy = Type::getVoidTy(FTy->getContext());
4603 }
4604
Dan Gohman46510a72010-04-15 01:51:59 +00004605 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004606 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004607 SDValue ArgNode = getValue(*i);
4608 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4609
4610 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004611 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4612 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4613 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4614 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4615 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4616 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 Entry.Alignment = CS.getParamAlignment(attrInd);
4618 Args.push_back(Entry);
4619 }
4620
Chris Lattner512063d2010-04-05 06:19:28 +00004621 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 // Insert a label before the invoke call to mark the try range. This can be
4623 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004624 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004625
Jim Grosbachca752c92010-01-28 01:45:32 +00004626 // For SjLj, keep track of which landing pads go with which invokes
4627 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004628 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004629 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004630 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004631 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004632 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004633 }
4634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004635 // Both PendingLoads and PendingExports must be flushed here;
4636 // this call might not return.
4637 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004638 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004639 }
4640
Dan Gohman98ca4f22009-08-05 01:29:28 +00004641 // Check if target-independent constraints permit a tail call here.
4642 // Target-dependent constraints are checked within TLI.LowerCallTo.
4643 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004644 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004645 isTailCall = false;
4646
Dan Gohmanbadcda42010-08-28 00:51:03 +00004647 // If there's a possibility that fast-isel has already selected some amount
4648 // of the current basic block, don't emit a tail call.
4649 if (isTailCall && EnableFastISel)
4650 isTailCall = false;
4651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004653 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004654 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004655 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004656 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004657 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004658 isTailCall,
4659 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004660 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004661 assert((isTailCall || Result.second.getNode()) &&
4662 "Non-null chain expected with non-tail call!");
4663 assert((Result.second.getNode() || !Result.first.getNode()) &&
4664 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004665 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004667 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004668 // The instruction result is the result of loading from the
4669 // hidden sret parameter.
4670 SmallVector<EVT, 1> PVTs;
4671 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4672
4673 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4674 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4675 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004676 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004677 SmallVector<SDValue, 4> Values(NumValues);
4678 SmallVector<SDValue, 4> Chains(NumValues);
4679
4680 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004681 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4682 DemoteStackSlot,
4683 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004684 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004685 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004686 Values[i] = L;
4687 Chains[i] = L.getValue(1);
4688 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004689
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004690 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4691 MVT::Other, &Chains[0], NumValues);
4692 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004693
4694 // Collect the legal value parts into potentially illegal values
4695 // that correspond to the original function's return values.
4696 SmallVector<EVT, 4> RetTys;
4697 RetTy = FTy->getReturnType();
4698 ComputeValueVTs(TLI, RetTy, RetTys);
4699 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4700 SmallVector<SDValue, 4> ReturnValues;
4701 unsigned CurReg = 0;
4702 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4703 EVT VT = RetTys[I];
4704 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4705 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4706
4707 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004708 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004709 RegisterVT, VT, AssertOp);
4710 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004711 CurReg += NumRegs;
4712 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004713
Bill Wendling4533cac2010-01-28 21:51:40 +00004714 setValue(CS.getInstruction(),
4715 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4716 DAG.getVTList(&RetTys[0], RetTys.size()),
4717 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004718
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004719 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004720
4721 // As a special case, a null chain means that a tail call has been emitted and
4722 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004723 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004724 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004726 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727
Chris Lattner512063d2010-04-05 06:19:28 +00004728 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 // Insert a label at the end of the invoke call to mark the try range. This
4730 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004731 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004732 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004733
4734 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004735 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 }
4737}
4738
Chris Lattner8047d9a2009-12-24 00:37:38 +00004739/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4740/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004741static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4742 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004743 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004744 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004745 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004746 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004747 if (C->isNullValue())
4748 continue;
4749 // Unknown instruction.
4750 return false;
4751 }
4752 return true;
4753}
4754
Dan Gohman46510a72010-04-15 01:51:59 +00004755static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4756 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004757 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004758
Chris Lattner8047d9a2009-12-24 00:37:38 +00004759 // Check to see if this load can be trivially constant folded, e.g. if the
4760 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004761 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004762 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004763 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004764 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004765
Dan Gohman46510a72010-04-15 01:51:59 +00004766 if (const Constant *LoadCst =
4767 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4768 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004769 return Builder.getValue(LoadCst);
4770 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004771
Chris Lattner8047d9a2009-12-24 00:37:38 +00004772 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4773 // still constant memory, the input chain can be the entry node.
4774 SDValue Root;
4775 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004776
Chris Lattner8047d9a2009-12-24 00:37:38 +00004777 // Do not serialize (non-volatile) loads of constant memory with anything.
4778 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4779 Root = Builder.DAG.getEntryNode();
4780 ConstantMemory = true;
4781 } else {
4782 // Do not serialize non-volatile loads against each other.
4783 Root = Builder.DAG.getRoot();
4784 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004785
Chris Lattner8047d9a2009-12-24 00:37:38 +00004786 SDValue Ptr = Builder.getValue(PtrVal);
4787 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4788 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004789 false /*volatile*/,
4790 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004791
Chris Lattner8047d9a2009-12-24 00:37:38 +00004792 if (!ConstantMemory)
4793 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4794 return LoadVal;
4795}
4796
4797
4798/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4799/// If so, return true and lower it, otherwise return false and it will be
4800/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004801bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004802 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004803 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004804 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004805
Gabor Greif0635f352010-06-25 09:38:13 +00004806 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004807 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004808 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004809 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004810 return false;
4811
Gabor Greif0635f352010-06-25 09:38:13 +00004812 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004813
Chris Lattner8047d9a2009-12-24 00:37:38 +00004814 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4815 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004816 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4817 bool ActuallyDoIt = true;
4818 MVT LoadVT;
4819 const Type *LoadTy;
4820 switch (Size->getZExtValue()) {
4821 default:
4822 LoadVT = MVT::Other;
4823 LoadTy = 0;
4824 ActuallyDoIt = false;
4825 break;
4826 case 2:
4827 LoadVT = MVT::i16;
4828 LoadTy = Type::getInt16Ty(Size->getContext());
4829 break;
4830 case 4:
4831 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004832 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004833 break;
4834 case 8:
4835 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004836 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004837 break;
4838 /*
4839 case 16:
4840 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004841 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004842 LoadTy = VectorType::get(LoadTy, 4);
4843 break;
4844 */
4845 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004846
Chris Lattner04b091a2009-12-24 01:07:17 +00004847 // This turns into unaligned loads. We only do this if the target natively
4848 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4849 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004850
Chris Lattner04b091a2009-12-24 01:07:17 +00004851 // Require that we can find a legal MVT, and only do this if the target
4852 // supports unaligned loads of that type. Expanding into byte loads would
4853 // bloat the code.
4854 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4855 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4856 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4857 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4858 ActuallyDoIt = false;
4859 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004860
Chris Lattner04b091a2009-12-24 01:07:17 +00004861 if (ActuallyDoIt) {
4862 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4863 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004864
Chris Lattner04b091a2009-12-24 01:07:17 +00004865 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4866 ISD::SETNE);
4867 EVT CallVT = TLI.getValueType(I.getType(), true);
4868 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4869 return true;
4870 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004871 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004872
4873
Chris Lattner8047d9a2009-12-24 00:37:38 +00004874 return false;
4875}
4876
4877
Dan Gohman46510a72010-04-15 01:51:59 +00004878void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004879 // Handle inline assembly differently.
4880 if (isa<InlineAsm>(I.getCalledValue())) {
4881 visitInlineAsm(&I);
4882 return;
4883 }
4884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 const char *RenameFn = 0;
4886 if (Function *F = I.getCalledFunction()) {
4887 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004888 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004889 if (unsigned IID = II->getIntrinsicID(F)) {
4890 RenameFn = visitIntrinsicCall(I, IID);
4891 if (!RenameFn)
4892 return;
4893 }
4894 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004895 if (unsigned IID = F->getIntrinsicID()) {
4896 RenameFn = visitIntrinsicCall(I, IID);
4897 if (!RenameFn)
4898 return;
4899 }
4900 }
4901
4902 // Check for well-known libc/libm calls. If the function is internal, it
4903 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004904 if (!F->hasLocalLinkage() && F->hasName()) {
4905 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004906 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004907 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004908 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4909 I.getType() == I.getArgOperand(0)->getType() &&
4910 I.getType() == I.getArgOperand(1)->getType()) {
4911 SDValue LHS = getValue(I.getArgOperand(0));
4912 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004913 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4914 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 return;
4916 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004917 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004918 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004919 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4920 I.getType() == I.getArgOperand(0)->getType()) {
4921 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004922 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4923 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 return;
4925 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004926 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004927 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004928 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4929 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004930 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004931 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004932 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4933 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 return;
4935 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004936 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004937 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004938 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4939 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004940 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004941 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004942 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4943 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 return;
4945 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004946 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004947 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004948 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4949 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004950 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004951 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004952 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4953 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004954 return;
4955 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004956 } else if (Name == "memcmp") {
4957 if (visitMemCmpCall(I))
4958 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 }
4960 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 }
Chris Lattner598751e2010-07-05 05:36:21 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 SDValue Callee;
4964 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004965 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 else
Bill Wendling056292f2008-09-16 21:48:12 +00004967 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968
Bill Wendling0d580132009-12-23 01:28:19 +00004969 // Check if we can potentially perform a tail call. More detailed checking is
4970 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004971 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972}
4973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976/// AsmOperandInfo - This contains information for each constraint that we are
4977/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004978class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004979 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004980public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 /// CallOperand - If this is the result output operand or a clobber
4982 /// this is null, otherwise it is the incoming operand to the CallInst.
4983 /// This gets modified as the asm is processed.
4984 SDValue CallOperand;
4985
4986 /// AssignedRegs - If this is a register or register class operand, this
4987 /// contains the set of register corresponding to the operand.
4988 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004990 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4991 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4992 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004994 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4995 /// busy in OutputRegs/InputRegs.
4996 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004997 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004998 std::set<unsigned> &InputRegs,
4999 const TargetRegisterInfo &TRI) const {
5000 if (isOutReg) {
5001 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5002 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5003 }
5004 if (isInReg) {
5005 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5006 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5007 }
5008 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005009
Owen Andersone50ed302009-08-10 22:56:29 +00005010 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005011 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005013 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005014 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005015 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005017
Chris Lattner81249c92008-10-17 17:05:25 +00005018 if (isa<BasicBlock>(CallOperandVal))
5019 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005020
Chris Lattner81249c92008-10-17 17:05:25 +00005021 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005022
Chris Lattner81249c92008-10-17 17:05:25 +00005023 // If this is an indirect operand, the operand is a pointer to the
5024 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005025 if (isIndirect) {
5026 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5027 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005028 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005029 OpTy = PtrTy->getElementType();
5030 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005031
Chris Lattner81249c92008-10-17 17:05:25 +00005032 // If OpTy is not a single value, it may be a struct/union that we
5033 // can tile with integers.
5034 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5035 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5036 switch (BitSize) {
5037 default: break;
5038 case 1:
5039 case 8:
5040 case 16:
5041 case 32:
5042 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005043 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005044 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005045 break;
5046 }
5047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005048
Chris Lattner81249c92008-10-17 17:05:25 +00005049 return TLI.getValueType(OpTy, true);
5050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052private:
5053 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5054 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005055 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005056 const TargetRegisterInfo &TRI) {
5057 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5058 Regs.insert(Reg);
5059 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5060 for (; *Aliases; ++Aliases)
5061 Regs.insert(*Aliases);
5062 }
5063};
Dan Gohman462f6b52010-05-29 17:53:24 +00005064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005065} // end llvm namespace.
5066
Dan Gohman462f6b52010-05-29 17:53:24 +00005067/// isAllocatableRegister - If the specified register is safe to allocate,
5068/// i.e. it isn't a stack pointer or some other special register, return the
5069/// register class for the register. Otherwise, return null.
5070static const TargetRegisterClass *
5071isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5072 const TargetLowering &TLI,
5073 const TargetRegisterInfo *TRI) {
5074 EVT FoundVT = MVT::Other;
5075 const TargetRegisterClass *FoundRC = 0;
5076 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5077 E = TRI->regclass_end(); RCI != E; ++RCI) {
5078 EVT ThisVT = MVT::Other;
5079
5080 const TargetRegisterClass *RC = *RCI;
5081 // If none of the value types for this register class are valid, we
5082 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5083 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5084 I != E; ++I) {
5085 if (TLI.isTypeLegal(*I)) {
5086 // If we have already found this register in a different register class,
5087 // choose the one with the largest VT specified. For example, on
5088 // PowerPC, we favor f64 register classes over f32.
5089 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5090 ThisVT = *I;
5091 break;
5092 }
5093 }
5094 }
5095
5096 if (ThisVT == MVT::Other) continue;
5097
5098 // NOTE: This isn't ideal. In particular, this might allocate the
5099 // frame pointer in functions that need it (due to them not being taken
5100 // out of allocation, because a variable sized allocation hasn't been seen
5101 // yet). This is a slight code pessimization, but should still work.
5102 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5103 E = RC->allocation_order_end(MF); I != E; ++I)
5104 if (*I == Reg) {
5105 // We found a matching register class. Keep looking at others in case
5106 // we find one with larger registers that this physreg is also in.
5107 FoundRC = RC;
5108 FoundVT = ThisVT;
5109 break;
5110 }
5111 }
5112 return FoundRC;
5113}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005114
5115/// GetRegistersForValue - Assign registers (virtual or physical) for the
5116/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005117/// register allocator to handle the assignment process. However, if the asm
5118/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119/// allocation. This produces generally horrible, but correct, code.
5120///
5121/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005122/// Input and OutputRegs are the set of already allocated physical registers.
5123///
Dan Gohman2048b852009-11-23 18:04:58 +00005124void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005125GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005126 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005127 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005128 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130 // Compute whether this value requires an input register, an output register,
5131 // or both.
5132 bool isOutReg = false;
5133 bool isInReg = false;
5134 switch (OpInfo.Type) {
5135 case InlineAsm::isOutput:
5136 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005137
5138 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005139 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005140 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 break;
5142 case InlineAsm::isInput:
5143 isInReg = true;
5144 isOutReg = false;
5145 break;
5146 case InlineAsm::isClobber:
5147 isOutReg = true;
5148 isInReg = true;
5149 break;
5150 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005151
5152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 MachineFunction &MF = DAG.getMachineFunction();
5154 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 // If this is a constraint for a single physreg, or a constraint for a
5157 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005158 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5160 OpInfo.ConstraintVT);
5161
5162 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005163 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005164 // If this is a FP input in an integer register (or visa versa) insert a bit
5165 // cast of the input value. More generally, handle any case where the input
5166 // value disagrees with the register class we plan to stick this in.
5167 if (OpInfo.Type == InlineAsm::isInput &&
5168 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005169 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005170 // types are identical size, use a bitcast to convert (e.g. two differing
5171 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005172 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005173 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005174 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005175 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005176 OpInfo.ConstraintVT = RegVT;
5177 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5178 // If the input is a FP value and we want it in FP registers, do a
5179 // bitcast to the corresponding integer type. This turns an f64 value
5180 // into i64, which can be passed with two i32 values on a 32-bit
5181 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005182 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005183 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005184 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005185 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005186 OpInfo.ConstraintVT = RegVT;
5187 }
5188 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005189
Owen Anderson23b9b192009-08-12 00:36:31 +00005190 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005191 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005192
Owen Andersone50ed302009-08-10 22:56:29 +00005193 EVT RegVT;
5194 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195
5196 // If this is a constraint for a specific physical register, like {r17},
5197 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005198 if (unsigned AssignedReg = PhysReg.first) {
5199 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005201 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 // Get the actual register value type. This is important, because the user
5204 // may have asked for (e.g.) the AX register in i32 type. We need to
5205 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005206 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005209 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210
5211 // If this is an expanded reference, add the rest of the regs to Regs.
5212 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005213 TargetRegisterClass::iterator I = RC->begin();
5214 for (; *I != AssignedReg; ++I)
5215 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 // Already added the first reg.
5218 --NumRegs; ++I;
5219 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005220 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221 Regs.push_back(*I);
5222 }
5223 }
Bill Wendling651ad132009-12-22 01:25:10 +00005224
Dan Gohman7451d3e2010-05-29 17:03:36 +00005225 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5227 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5228 return;
5229 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 // Otherwise, if this was a reference to an LLVM register class, create vregs
5232 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005233 if (const TargetRegisterClass *RC = PhysReg.second) {
5234 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005236 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237
Evan Chengfb112882009-03-23 08:01:15 +00005238 // Create the appropriate number of virtual registers.
5239 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5240 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005241 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005242
Dan Gohman7451d3e2010-05-29 17:03:36 +00005243 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005244 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005246
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005247 // This is a reference to a register class that doesn't directly correspond
5248 // to an LLVM register class. Allocate NumRegs consecutive, available,
5249 // registers from the class.
5250 std::vector<unsigned> RegClassRegs
5251 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5252 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005253
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005254 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5255 unsigned NumAllocated = 0;
5256 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5257 unsigned Reg = RegClassRegs[i];
5258 // See if this register is available.
5259 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5260 (isInReg && InputRegs.count(Reg))) { // Already used.
5261 // Make sure we find consecutive registers.
5262 NumAllocated = 0;
5263 continue;
5264 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266 // Check to see if this register is allocatable (i.e. don't give out the
5267 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005268 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5269 if (!RC) { // Couldn't allocate this register.
5270 // Reset NumAllocated to make sure we return consecutive registers.
5271 NumAllocated = 0;
5272 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275 // Okay, this register is good, we can use it.
5276 ++NumAllocated;
5277
5278 // If we allocated enough consecutive registers, succeed.
5279 if (NumAllocated == NumRegs) {
5280 unsigned RegStart = (i-NumAllocated)+1;
5281 unsigned RegEnd = i+1;
5282 // Mark all of the allocated registers used.
5283 for (unsigned i = RegStart; i != RegEnd; ++i)
5284 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005285
Dan Gohman7451d3e2010-05-29 17:03:36 +00005286 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 OpInfo.ConstraintVT);
5288 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5289 return;
5290 }
5291 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 // Otherwise, we couldn't allocate enough registers for this.
5294}
5295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296/// visitInlineAsm - Handle a call to an InlineAsm object.
5297///
Dan Gohman46510a72010-04-15 01:51:59 +00005298void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5299 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005300
5301 /// ConstraintOperands - Information about all of the constraints.
5302 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304 std::set<unsigned> OutputRegs, InputRegs;
5305
5306 // Do a prepass over the constraints, canonicalizing them, and building up the
5307 // ConstraintOperands list.
5308 std::vector<InlineAsm::ConstraintInfo>
5309 ConstraintInfos = IA->ParseConstraints();
5310
Evan Chengda43bcf2008-09-24 00:05:32 +00005311 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005312
Chris Lattner6c147292009-04-30 00:48:50 +00005313 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005314
Chris Lattner6c147292009-04-30 00:48:50 +00005315 // We won't need to flush pending loads if this asm doesn't touch
5316 // memory and is nonvolatile.
5317 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005318 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005319 else
5320 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005322 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5323 unsigned ResNo = 0; // ResNo - The result number of the next output.
5324 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5325 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5326 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005327
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329
5330 // Compute the value type for each operand.
5331 switch (OpInfo.Type) {
5332 case InlineAsm::isOutput:
5333 // Indirect outputs just consume an argument.
5334 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005335 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 break;
5337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 // The return value of the call is this value. As such, there is no
5340 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005341 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005342 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5344 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5345 } else {
5346 assert(ResNo == 0 && "Asm only has one result!");
5347 OpVT = TLI.getValueType(CS.getType());
5348 }
5349 ++ResNo;
5350 break;
5351 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005352 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 break;
5354 case InlineAsm::isClobber:
5355 // Nothing to do.
5356 break;
5357 }
5358
5359 // If this is an input or an indirect output, process the call argument.
5360 // BasicBlocks are labels, currently appearing only in asm's.
5361 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005362 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005363 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5364
Dan Gohman46510a72010-04-15 01:51:59 +00005365 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005367 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005370
Owen Anderson1d0be152009-08-13 21:58:54 +00005371 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005375 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005376
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005377 // Second pass over the constraints: compute which constraint option to use
5378 // and assign registers to constraints that want a specific physreg.
5379 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5380 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005382 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005383 // matching input. If their types mismatch, e.g. one is an integer, the
5384 // other is floating point, or their sizes are different, flag it as an
5385 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005386 if (OpInfo.hasMatchingInput()) {
5387 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005388
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005389 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005390 if ((OpInfo.ConstraintVT.isInteger() !=
5391 Input.ConstraintVT.isInteger()) ||
5392 (OpInfo.ConstraintVT.getSizeInBits() !=
5393 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005394 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005395 " with a matching output constraint of"
5396 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005397 }
5398 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005399 }
5400 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005403 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 // If this is a memory input, and if the operand is not indirect, do what we
5406 // need to to provide an address for the memory input.
5407 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5408 !OpInfo.isIndirect) {
5409 assert(OpInfo.Type == InlineAsm::isInput &&
5410 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412 // Memory operands really want the address of the value. If we don't have
5413 // an indirect input, put it in the constpool if we can, otherwise spill
5414 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 // If the operand is a float, integer, or vector constant, spill to a
5417 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005418 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005419 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5420 isa<ConstantVector>(OpVal)) {
5421 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5422 TLI.getPointerTy());
5423 } else {
5424 // Otherwise, create a stack slot and emit a store to it before the
5425 // asm.
5426 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005427 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5429 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005430 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005431 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005432 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005433 OpInfo.CallOperand, StackSlot, NULL, 0,
5434 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005435 OpInfo.CallOperand = StackSlot;
5436 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 // There is no longer a Value* corresponding to this operand.
5439 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 // It is now an indirect operand.
5442 OpInfo.isIndirect = true;
5443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 // If this constraint is for a specific register, allocate it before
5446 // anything else.
5447 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005448 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
Bill Wendling651ad132009-12-22 01:25:10 +00005451 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005454 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5456 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458 // C_Register operands have already been allocated, Other/Memory don't need
5459 // to be.
5460 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005461 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462 }
5463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5465 std::vector<SDValue> AsmNodeOperands;
5466 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5467 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005468 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5469 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005470
Chris Lattnerdecc2672010-04-07 05:20:54 +00005471 // If we have a !srcloc metadata node associated with it, we want to attach
5472 // this to the ultimately generated inline asm machineinstr. To do this, we
5473 // pass in the third operand as this (potentially null) inline asm MDNode.
5474 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5475 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005477 // Remember the AlignStack bit as operand 3.
5478 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5479 MVT::i1));
5480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 // Loop over all of the inputs, copying the operand values into the
5482 // appropriate registers and processing the output regs.
5483 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5486 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005488 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5489 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5490
5491 switch (OpInfo.Type) {
5492 case InlineAsm::isOutput: {
5493 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5494 OpInfo.ConstraintType != TargetLowering::C_Register) {
5495 // Memory output, or 'other' output (e.g. 'X' constraint).
5496 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5497
5498 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005499 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5500 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 TLI.getPointerTy()));
5502 AsmNodeOperands.push_back(OpInfo.CallOperand);
5503 break;
5504 }
5505
5506 // Otherwise, this is a register or register class output.
5507
5508 // Copy the output from the appropriate register. Find a register that
5509 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005510 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005511 report_fatal_error("Couldn't allocate output reg for constraint '" +
5512 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005513
5514 // If this is an indirect operand, store through the pointer after the
5515 // asm.
5516 if (OpInfo.isIndirect) {
5517 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5518 OpInfo.CallOperandVal));
5519 } else {
5520 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005521 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 // Concatenate this output onto the outputs list.
5523 RetValRegs.append(OpInfo.AssignedRegs);
5524 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005526 // Add information to the INLINEASM node to know that this register is
5527 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005528 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005529 InlineAsm::Kind_RegDefEarlyClobber :
5530 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005531 false,
5532 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005533 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005534 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 break;
5536 }
5537 case InlineAsm::isInput: {
5538 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005539
Chris Lattner6bdcda32008-10-17 16:47:46 +00005540 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 // If this is required to match an output register we have already set,
5542 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005543 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 // Scan until we find the definition we already emitted of this operand.
5546 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005547 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 for (; OperandNo; --OperandNo) {
5549 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005550 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005551 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005552 assert((InlineAsm::isRegDefKind(OpFlag) ||
5553 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5554 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005555 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 }
5557
Evan Cheng697cbbf2009-03-20 18:03:34 +00005558 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005559 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005560 if (InlineAsm::isRegDefKind(OpFlag) ||
5561 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005562 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005563 if (OpInfo.isIndirect) {
5564 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005565 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005566 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5567 " don't know how to handle tied "
5568 "indirect register inputs");
5569 }
5570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005573 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005574 MatchedRegs.RegVTs.push_back(RegVT);
5575 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005576 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005577 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005578 MatchedRegs.Regs.push_back
5579 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005580
5581 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005582 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005583 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005584 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005585 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005586 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005589
5590 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5591 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5592 "Unexpected number of operands");
5593 // Add information to the INLINEASM node to know about this input.
5594 // See InlineAsm.h isUseOperandTiedToDef.
5595 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5596 OpInfo.getMatchedOperand());
5597 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5598 TLI.getPointerTy()));
5599 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5600 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005602
Dale Johannesenb5611a62010-07-13 20:17:05 +00005603 // Treat indirect 'X' constraint as memory.
5604 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5605 OpInfo.isIndirect)
5606 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005607
Dale Johannesenb5611a62010-07-13 20:17:05 +00005608 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 std::vector<SDValue> Ops;
5610 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005611 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005612 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005613 report_fatal_error("Invalid operand for inline asm constraint '" +
5614 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005617 unsigned ResOpType =
5618 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 TLI.getPointerTy()));
5621 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5622 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005623 }
5624
5625 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5627 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5628 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005629
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005630 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005631 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005632 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 TLI.getPointerTy()));
5634 AsmNodeOperands.push_back(InOperandVal);
5635 break;
5636 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5639 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5640 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005641 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005642 "Don't know how to handle indirect register inputs yet!");
5643
5644 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005645 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005646 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005647 report_fatal_error("Couldn't allocate input reg for constraint '" +
5648 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649
Dale Johannesen66978ee2009-01-31 02:22:37 +00005650 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005651 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005652
Chris Lattnerdecc2672010-04-07 05:20:54 +00005653 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005654 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 break;
5656 }
5657 case InlineAsm::isClobber: {
5658 // Add the clobbered value to the operand list, so that the register
5659 // allocator is aware that the physreg got clobbered.
5660 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005661 OpInfo.AssignedRegs.AddInlineAsmOperands(
5662 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005663 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005664 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 break;
5666 }
5667 }
5668 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Chris Lattnerdecc2672010-04-07 05:20:54 +00005670 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005671 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Dale Johannesen66978ee2009-01-31 02:22:37 +00005674 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 &AsmNodeOperands[0], AsmNodeOperands.size());
5677 Flag = Chain.getValue(1);
5678
5679 // If this asm returns a register value, copy the result from that register
5680 // and set it as the value of the call.
5681 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005682 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005683 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005685 // FIXME: Why don't we do this for inline asms with MRVs?
5686 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005687 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005688
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005689 // If any of the results of the inline asm is a vector, it may have the
5690 // wrong width/num elts. This can happen for register classes that can
5691 // contain multiple different value types. The preg or vreg allocated may
5692 // not have the same VT as was expected. Convert it to the right type
5693 // with bit_convert.
5694 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005695 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005696 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005697
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005699 ResultType.isInteger() && Val.getValueType().isInteger()) {
5700 // If a result value was tied to an input value, the computed result may
5701 // have a wider width than the expected result. Extract the relevant
5702 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005703 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005704 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005706 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005707 }
Dan Gohman95915732008-10-18 01:03:45 +00005708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005710 // Don't need to use this as a chain in this case.
5711 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5712 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005714
Dan Gohman46510a72010-04-15 01:51:59 +00005715 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005716
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 // Process indirect outputs, first output all of the flagged copies out of
5718 // physregs.
5719 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5720 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005721 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005722 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005723 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5725 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 // Emit the non-flagged stores from the physregs.
5728 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005729 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5730 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5731 StoresToEmit[i].first,
5732 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005733 StoresToEmit[i].second, 0,
5734 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005735 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005736 }
5737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 DAG.setRoot(Chain);
5743}
5744
Dan Gohman46510a72010-04-15 01:51:59 +00005745void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005746 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5747 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005748 getValue(I.getArgOperand(0)),
5749 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750}
5751
Dan Gohman46510a72010-04-15 01:51:59 +00005752void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005753 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005754 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5755 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005756 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005757 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 setValue(&I, V);
5759 DAG.setRoot(V.getValue(1));
5760}
5761
Dan Gohman46510a72010-04-15 01:51:59 +00005762void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005763 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5764 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005765 getValue(I.getArgOperand(0)),
5766 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767}
5768
Dan Gohman46510a72010-04-15 01:51:59 +00005769void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005770 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5771 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005772 getValue(I.getArgOperand(0)),
5773 getValue(I.getArgOperand(1)),
5774 DAG.getSrcValue(I.getArgOperand(0)),
5775 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776}
5777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005779/// implementation, which just calls LowerCall.
5780/// FIXME: When all targets are
5781/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782std::pair<SDValue, SDValue>
5783TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5784 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005785 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005786 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005787 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005789 ArgListTy &Args, SelectionDAG &DAG,
5790 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005792 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005793 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005795 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5797 for (unsigned Value = 0, NumValues = ValueVTs.size();
5798 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005799 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005800 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005801 SDValue Op = SDValue(Args[i].Node.getNode(),
5802 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 ISD::ArgFlagsTy Flags;
5804 unsigned OriginalAlignment =
5805 getTargetData()->getABITypeAlignment(ArgTy);
5806
5807 if (Args[i].isZExt)
5808 Flags.setZExt();
5809 if (Args[i].isSExt)
5810 Flags.setSExt();
5811 if (Args[i].isInReg)
5812 Flags.setInReg();
5813 if (Args[i].isSRet)
5814 Flags.setSRet();
5815 if (Args[i].isByVal) {
5816 Flags.setByVal();
5817 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5818 const Type *ElementTy = Ty->getElementType();
5819 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005820 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 // For ByVal, alignment should come from FE. BE will guess if this
5822 // info is not there but there are cases it cannot get right.
5823 if (Args[i].Alignment)
5824 FrameAlign = Args[i].Alignment;
5825 Flags.setByValAlign(FrameAlign);
5826 Flags.setByValSize(FrameSize);
5827 }
5828 if (Args[i].isNest)
5829 Flags.setNest();
5830 Flags.setOrigAlign(OriginalAlignment);
5831
Owen Anderson23b9b192009-08-12 00:36:31 +00005832 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5833 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 SmallVector<SDValue, 4> Parts(NumParts);
5835 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5836
5837 if (Args[i].isSExt)
5838 ExtendKind = ISD::SIGN_EXTEND;
5839 else if (Args[i].isZExt)
5840 ExtendKind = ISD::ZERO_EXTEND;
5841
Bill Wendling46ada192010-03-02 01:55:18 +00005842 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005843 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844
Dan Gohman98ca4f22009-08-05 01:29:28 +00005845 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005847 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5848 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005849 if (NumParts > 1 && j == 0)
5850 MyFlags.Flags.setSplit();
5851 else if (j != 0)
5852 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853
Dan Gohman98ca4f22009-08-05 01:29:28 +00005854 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005855 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 }
5857 }
5858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005859
Dan Gohman98ca4f22009-08-05 01:29:28 +00005860 // Handle the incoming return values from the call.
5861 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005862 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005865 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005866 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5867 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005868 for (unsigned i = 0; i != NumRegs; ++i) {
5869 ISD::InputArg MyFlags;
5870 MyFlags.VT = RegisterVT;
5871 MyFlags.Used = isReturnValueUsed;
5872 if (RetSExt)
5873 MyFlags.Flags.setSExt();
5874 if (RetZExt)
5875 MyFlags.Flags.setZExt();
5876 if (isInreg)
5877 MyFlags.Flags.setInReg();
5878 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 }
5881
Dan Gohman98ca4f22009-08-05 01:29:28 +00005882 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005883 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005884 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005885
5886 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005888 "LowerCall didn't return a valid chain!");
5889 assert((!isTailCall || InVals.empty()) &&
5890 "LowerCall emitted a return value for a tail call!");
5891 assert((isTailCall || InVals.size() == Ins.size()) &&
5892 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005893
5894 // For a tail call, the return value is merely live-out and there aren't
5895 // any nodes in the DAG representing it. Return a special value to
5896 // indicate that a tail call has been emitted and no more Instructions
5897 // should be processed in the current block.
5898 if (isTailCall) {
5899 DAG.setRoot(Chain);
5900 return std::make_pair(SDValue(), SDValue());
5901 }
5902
Evan Chengaf1871f2010-03-11 19:38:18 +00005903 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5904 assert(InVals[i].getNode() &&
5905 "LowerCall emitted a null value!");
5906 assert(Ins[i].VT == InVals[i].getValueType() &&
5907 "LowerCall emitted a value with the wrong type!");
5908 });
5909
Dan Gohman98ca4f22009-08-05 01:29:28 +00005910 // Collect the legal value parts into potentially illegal values
5911 // that correspond to the original function's return values.
5912 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5913 if (RetSExt)
5914 AssertOp = ISD::AssertSext;
5915 else if (RetZExt)
5916 AssertOp = ISD::AssertZext;
5917 SmallVector<SDValue, 4> ReturnValues;
5918 unsigned CurReg = 0;
5919 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005920 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005921 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5922 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005923
Bill Wendling46ada192010-03-02 01:55:18 +00005924 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005925 NumRegs, RegisterVT, VT,
5926 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005927 CurReg += NumRegs;
5928 }
5929
5930 // For a function returning void, there is no return value. We can't create
5931 // such a node, so we just return a null return value in that case. In
5932 // that case, nothing will actualy look at the value.
5933 if (ReturnValues.empty())
5934 return std::make_pair(SDValue(), Chain);
5935
5936 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5937 DAG.getVTList(&RetTys[0], RetTys.size()),
5938 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 return std::make_pair(Res, Chain);
5940}
5941
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005942void TargetLowering::LowerOperationWrapper(SDNode *N,
5943 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005944 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005945 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005946 if (Res.getNode())
5947 Results.push_back(Res);
5948}
5949
Dan Gohmand858e902010-04-17 15:26:15 +00005950SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005951 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 return SDValue();
5953}
5954
Dan Gohman46510a72010-04-15 01:51:59 +00005955void
5956SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005957 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 assert((Op.getOpcode() != ISD::CopyFromReg ||
5959 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5960 "Copy from a reg to the same reg!");
5961 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5962
Owen Anderson23b9b192009-08-12 00:36:31 +00005963 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005965 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966 PendingExports.push_back(Chain);
5967}
5968
5969#include "llvm/CodeGen/SelectionDAGISel.h"
5970
Dan Gohman46510a72010-04-15 01:51:59 +00005971void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005973 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005974 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005975 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005976 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005977 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005979 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005980 SmallVector<ISD::OutputArg, 4> Outs;
5981 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5982 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005983
Dan Gohman7451d3e2010-05-29 17:03:36 +00005984 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005985 // Put in an sret pointer parameter before all the other parameters.
5986 SmallVector<EVT, 1> ValueVTs;
5987 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5988
5989 // NOTE: Assuming that a pointer will never break down to more than one VT
5990 // or one register.
5991 ISD::ArgFlagsTy Flags;
5992 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005993 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005994 ISD::InputArg RetArg(Flags, RegisterVT, true);
5995 Ins.push_back(RetArg);
5996 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005997
Dan Gohman98ca4f22009-08-05 01:29:28 +00005998 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006000 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006001 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006002 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006003 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6004 bool isArgValueUsed = !I->use_empty();
6005 for (unsigned Value = 0, NumValues = ValueVTs.size();
6006 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006007 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006008 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009 ISD::ArgFlagsTy Flags;
6010 unsigned OriginalAlignment =
6011 TD->getABITypeAlignment(ArgTy);
6012
6013 if (F.paramHasAttr(Idx, Attribute::ZExt))
6014 Flags.setZExt();
6015 if (F.paramHasAttr(Idx, Attribute::SExt))
6016 Flags.setSExt();
6017 if (F.paramHasAttr(Idx, Attribute::InReg))
6018 Flags.setInReg();
6019 if (F.paramHasAttr(Idx, Attribute::StructRet))
6020 Flags.setSRet();
6021 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6022 Flags.setByVal();
6023 const PointerType *Ty = cast<PointerType>(I->getType());
6024 const Type *ElementTy = Ty->getElementType();
6025 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6026 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6027 // For ByVal, alignment should be passed from FE. BE will guess if
6028 // this info is not there but there are cases it cannot get right.
6029 if (F.getParamAlignment(Idx))
6030 FrameAlign = F.getParamAlignment(Idx);
6031 Flags.setByValAlign(FrameAlign);
6032 Flags.setByValSize(FrameSize);
6033 }
6034 if (F.paramHasAttr(Idx, Attribute::Nest))
6035 Flags.setNest();
6036 Flags.setOrigAlign(OriginalAlignment);
6037
Owen Anderson23b9b192009-08-12 00:36:31 +00006038 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6039 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006040 for (unsigned i = 0; i != NumRegs; ++i) {
6041 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6042 if (NumRegs > 1 && i == 0)
6043 MyFlags.Flags.setSplit();
6044 // if it isn't first piece, alignment must be 1
6045 else if (i > 0)
6046 MyFlags.Flags.setOrigAlign(1);
6047 Ins.push_back(MyFlags);
6048 }
6049 }
6050 }
6051
6052 // Call the target to set up the argument values.
6053 SmallVector<SDValue, 8> InVals;
6054 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6055 F.isVarArg(), Ins,
6056 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006057
6058 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006059 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006060 "LowerFormalArguments didn't return a valid chain!");
6061 assert(InVals.size() == Ins.size() &&
6062 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006063 DEBUG({
6064 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6065 assert(InVals[i].getNode() &&
6066 "LowerFormalArguments emitted a null value!");
6067 assert(Ins[i].VT == InVals[i].getValueType() &&
6068 "LowerFormalArguments emitted a value with the wrong type!");
6069 }
6070 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006071
Dan Gohman5e866062009-08-06 15:37:27 +00006072 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006073 DAG.setRoot(NewRoot);
6074
6075 // Set up the argument values.
6076 unsigned i = 0;
6077 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006078 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006079 // Create a virtual register for the sret pointer, and put in a copy
6080 // from the sret argument into it.
6081 SmallVector<EVT, 1> ValueVTs;
6082 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6083 EVT VT = ValueVTs[0];
6084 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6085 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006086 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006087 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006088
Dan Gohman2048b852009-11-23 18:04:58 +00006089 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006090 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6091 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006092 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006093 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6094 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006095 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006096
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006097 // i indexes lowered arguments. Bump it past the hidden sret argument.
6098 // Idx indexes LLVM arguments. Don't touch it.
6099 ++i;
6100 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006101
Dan Gohman46510a72010-04-15 01:51:59 +00006102 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006103 ++I, ++Idx) {
6104 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006105 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006106 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006108
6109 // If this argument is unused then remember its value. It is used to generate
6110 // debugging information.
6111 if (I->use_empty() && NumValues)
6112 SDB->setUnusedArgValue(I, InVals[i]);
6113
Dan Gohman98ca4f22009-08-05 01:29:28 +00006114 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006116 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6117 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118
6119 if (!I->use_empty()) {
6120 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6121 if (F.paramHasAttr(Idx, Attribute::SExt))
6122 AssertOp = ISD::AssertSext;
6123 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6124 AssertOp = ISD::AssertZext;
6125
Bill Wendling46ada192010-03-02 01:55:18 +00006126 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006127 NumParts, PartVT, VT,
6128 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006130
Dan Gohman98ca4f22009-08-05 01:29:28 +00006131 i += NumParts;
6132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006133
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006135 SDValue Res;
6136 if (!ArgValues.empty())
6137 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6138 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006139 SDB->setValue(I, Res);
6140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006141 // If this argument is live outside of the entry block, insert a copy from
6142 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006143 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006144 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006146
Dan Gohman98ca4f22009-08-05 01:29:28 +00006147 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148
6149 // Finally, if the target has anything special to do, allow it to do so.
6150 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006151 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152}
6153
6154/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6155/// ensure constants are generated when needed. Remember the virtual registers
6156/// that need to be added to the Machine PHI nodes as input. We cannot just
6157/// directly add them, because expansion might result in multiple MBB's for one
6158/// BB. As such, the start of the BB might correspond to a different MBB than
6159/// the end.
6160///
6161void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006162SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006163 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164
6165 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6166
6167 // Check successor nodes' PHI nodes that expect a constant to be available
6168 // from this block.
6169 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006170 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006172 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 // If this terminator has multiple identical successors (common for
6175 // switches), only handle each succ once.
6176 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179
6180 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6181 // nodes and Machine PHI nodes, but the incoming operands have not been
6182 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006183 for (BasicBlock::const_iterator I = SuccBB->begin();
6184 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 // Ignore dead phi's.
6186 if (PN->use_empty()) continue;
6187
6188 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006189 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190
Dan Gohman46510a72010-04-15 01:51:59 +00006191 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006192 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006194 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006195 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 }
6197 Reg = RegOut;
6198 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006199 DenseMap<const Value *, unsigned>::iterator I =
6200 FuncInfo.ValueMap.find(PHIOp);
6201 if (I != FuncInfo.ValueMap.end())
6202 Reg = I->second;
6203 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006205 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006207 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006208 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 }
6210 }
6211
6212 // Remember that this register needs to added to the machine PHI node as
6213 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006214 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6216 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006217 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006218 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006220 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 Reg += NumRegisters;
6222 }
6223 }
6224 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006225 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006226}