blob: a4df40c199b63842989de2cb161b667ef6ae9783 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "AlphaGenInstrInfo.inc"
Dan Gohman99114052009-06-03 20:30:14 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000022#include "llvm/Support/ErrorHandling.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000023using namespace llvm;
24
25AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000026 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000027 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000028
29
30bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000031 unsigned& sourceReg, unsigned& destReg,
32 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000033 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000034 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000035 oc == Alpha::CPYSS ||
36 oc == Alpha::CPYST ||
37 oc == Alpha::CPYSSt ||
38 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000039 // or r1, r2, r2
40 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000041 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000042 MI.getOperand(0).isReg() &&
43 MI.getOperand(1).isReg() &&
44 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000045 "invalid Alpha BIS instruction!");
46 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
47 sourceReg = MI.getOperand(1).getReg();
48 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000049 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000050 return true;
51 }
52 }
53 return false;
54}
Chris Lattner40839602006-02-02 20:12:32 +000055
56unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000057AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
58 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000059 switch (MI->getOpcode()) {
60 case Alpha::LDL:
61 case Alpha::LDQ:
62 case Alpha::LDBU:
63 case Alpha::LDWU:
64 case Alpha::LDS:
65 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000066 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000067 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000068 return MI->getOperand(0).getReg();
69 }
70 break;
71 }
72 return 0;
73}
74
Andrew Lenharth133d3102006-02-03 03:07:37 +000075unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000076AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000078 switch (MI->getOpcode()) {
79 case Alpha::STL:
80 case Alpha::STQ:
81 case Alpha::STB:
82 case Alpha::STW:
83 case Alpha::STS:
84 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 }
91 return 0;
92}
93
Andrew Lenharthf81173f2006-10-31 16:49:55 +000094static bool isAlphaIntCondCode(unsigned Opcode) {
95 switch (Opcode) {
96 case Alpha::BEQ:
97 case Alpha::BNE:
98 case Alpha::BGE:
99 case Alpha::BGT:
100 case Alpha::BLE:
101 case Alpha::BLT:
102 case Alpha::BLBC:
103 case Alpha::BLBS:
104 return true;
105 default:
106 return false;
107 }
108}
109
Owen Anderson44eb65c2008-08-14 22:49:33 +0000110unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000111 MachineBasicBlock *TBB,
112 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000113 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000114 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000115 DebugLoc dl;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000116 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
117 assert((Cond.size() == 2 || Cond.size() == 0) &&
118 "Alpha branch conditions have two components!");
119
120 // One-way branch.
121 if (FBB == 0) {
122 if (Cond.empty()) // Unconditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000123 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000124 else // Conditional branch
125 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000126 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000127 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
128 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000129 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000130 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000131 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000132 }
133
134 // Two-way Conditional Branch.
135 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000136 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000137 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
138 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000139 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000140 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000141 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000142 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000143}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000144
Owen Anderson940f83e2008-08-26 18:03:31 +0000145bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000146 MachineBasicBlock::iterator MI,
147 unsigned DestReg, unsigned SrcReg,
148 const TargetRegisterClass *DestRC,
149 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000150 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
151 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000152 // Not yet supported!
153 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000154 }
155
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000156 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000157 if (MI != MBB.end()) DL = MI->getDebugLoc();
158
Owen Andersond10fd972007-12-31 06:32:00 +0000159 if (DestRC == Alpha::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000160 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
161 .addReg(SrcReg)
162 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000163 } else if (DestRC == Alpha::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000164 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
165 .addReg(SrcReg)
166 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000167 } else if (DestRC == Alpha::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000168 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
169 .addReg(SrcReg)
170 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000171 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000172 // Attempt to copy register that is not GPR or FPR
173 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000174 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000175
176 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000177}
178
Owen Andersonf6372aa2008-01-01 21:11:32 +0000179void
180AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000181 MachineBasicBlock::iterator MI,
182 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000183 const TargetRegisterClass *RC,
184 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000185 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
186 // << FrameIdx << "\n";
187 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000188
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000189 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000190 if (MI != MBB.end()) DL = MI->getDebugLoc();
191
Owen Andersonf6372aa2008-01-01 21:11:32 +0000192 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000193 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000194 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000195 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
196 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000197 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000198 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000199 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
200 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000201 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000202 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000203 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
204 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000205 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000206}
207
Owen Andersonf6372aa2008-01-01 21:11:32 +0000208void
209AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
210 MachineBasicBlock::iterator MI,
211 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000212 const TargetRegisterClass *RC,
213 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000214 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
215 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000216 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000217 if (MI != MBB.end()) DL = MI->getDebugLoc();
218
Owen Andersonf6372aa2008-01-01 21:11:32 +0000219 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000220 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000221 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
222 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000223 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000224 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
225 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000226 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000227 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
228 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000229 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000230}
231
Dan Gohmanc54baa22008-12-03 18:43:12 +0000232MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
233 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000234 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000235 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000236 if (Ops.size() != 1) return NULL;
237
238 // Make sure this is a reg-reg copy.
239 unsigned Opc = MI->getOpcode();
240
241 MachineInstr *NewMI = NULL;
242 switch(Opc) {
243 default:
244 break;
245 case Alpha::BISr:
246 case Alpha::CPYSS:
247 case Alpha::CPYST:
248 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
249 if (Ops[0] == 0) { // move -> store
250 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000251 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000252 bool isUndef = MI->getOperand(1).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000253 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
254 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000255 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000256 .addReg(InReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000257 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000258 .addReg(Alpha::F31);
259 } else { // load -> move
260 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000261 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000262 bool isUndef = MI->getOperand(0).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000263 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
264 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000265 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000266 .addReg(OutReg, RegState::Define | getDeadRegState(isDead) |
267 getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000268 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000269 .addReg(Alpha::F31);
270 }
271 }
272 break;
273 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000274 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000275}
276
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000277static unsigned AlphaRevCondCode(unsigned Opcode) {
278 switch (Opcode) {
279 case Alpha::BEQ: return Alpha::BNE;
280 case Alpha::BNE: return Alpha::BEQ;
281 case Alpha::BGE: return Alpha::BLT;
282 case Alpha::BGT: return Alpha::BLE;
283 case Alpha::BLE: return Alpha::BGT;
284 case Alpha::BLT: return Alpha::BGE;
285 case Alpha::BLBC: return Alpha::BLBS;
286 case Alpha::BLBS: return Alpha::BLBC;
287 case Alpha::FBEQ: return Alpha::FBNE;
288 case Alpha::FBNE: return Alpha::FBEQ;
289 case Alpha::FBGE: return Alpha::FBLT;
290 case Alpha::FBGT: return Alpha::FBLE;
291 case Alpha::FBLE: return Alpha::FBGT;
292 case Alpha::FBLT: return Alpha::FBGE;
293 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000294 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000295 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000296 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000297}
298
299// Branch analysis.
300bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000301 MachineBasicBlock *&FBB,
302 SmallVectorImpl<MachineOperand> &Cond,
303 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000304 // If the block has no terminators, it just falls into the block after it.
305 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000306 if (I == MBB.begin())
307 return false;
308 --I;
309 while (I->isDebugValue()) {
310 if (I == MBB.begin())
311 return false;
312 --I;
313 }
314 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000315 return false;
316
317 // Get the last instruction in the block.
318 MachineInstr *LastInst = I;
319
320 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000321 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000322 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000323 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000324 return false;
325 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
326 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
327 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000328 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000329 Cond.push_back(LastInst->getOperand(0));
330 Cond.push_back(LastInst->getOperand(1));
331 return false;
332 }
333 // Otherwise, don't know what this is.
334 return true;
335 }
336
337 // Get the instruction before it if it's a terminator.
338 MachineInstr *SecondLastInst = I;
339
340 // If there are three terminators, we don't know what sort of block this is.
341 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000342 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000343 return true;
344
345 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
346 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
347 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
348 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000349 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000350 Cond.push_back(SecondLastInst->getOperand(0));
351 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000352 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000353 return false;
354 }
355
Dale Johannesen13e8b512007-06-13 17:59:52 +0000356 // If the block ends with two Alpha::BRs, handle it. The second one is not
357 // executed, so remove it.
358 if (SecondLastInst->getOpcode() == Alpha::BR &&
359 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000360 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000361 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000362 if (AllowModify)
363 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000364 return false;
365 }
366
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000367 // Otherwise, can't handle this.
368 return true;
369}
370
Evan Chengb5cdaa22007-05-18 00:05:48 +0000371unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000372 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000373 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000374 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000375 while (I->isDebugValue()) {
376 if (I == MBB.begin())
377 return 0;
378 --I;
379 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000380 if (I->getOpcode() != Alpha::BR &&
381 I->getOpcode() != Alpha::COND_BRANCH_I &&
382 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000383 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000384
385 // Remove the branch.
386 I->eraseFromParent();
387
388 I = MBB.end();
389
Evan Chengb5cdaa22007-05-18 00:05:48 +0000390 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000391 --I;
392 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
393 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000394 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000395
396 // Remove the branch.
397 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000398 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000399}
400
401void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
402 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000403 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000404 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
405 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000406 .addReg(Alpha::R31);
407}
408
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000409bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000410ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000411 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
412 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
413 return false;
414}
415
Dan Gohman99114052009-06-03 20:30:14 +0000416/// getGlobalBaseReg - Return a virtual register initialized with the
417/// the global base register value. Output instructions required to
418/// initialize the register in the function entry block, if necessary.
419///
420unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
421 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
422 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
423 if (GlobalBaseReg != 0)
424 return GlobalBaseReg;
425
426 // Insert the set of GlobalBaseReg into the first MBB of the function
427 MachineBasicBlock &FirstMBB = MF->front();
428 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
429 MachineRegisterInfo &RegInfo = MF->getRegInfo();
430 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
431
432 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
433 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Alpha::R29,
434 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
435 assert(Ok && "Couldn't assign to global base register!");
Duncan Sands8d8628a2009-07-03 16:03:33 +0000436 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000437 RegInfo.addLiveIn(Alpha::R29);
438
439 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
440 return GlobalBaseReg;
441}
442
443/// getGlobalRetAddr - Return a virtual register initialized with the
444/// the global base register value. Output instructions required to
445/// initialize the register in the function entry block, if necessary.
446///
447unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
448 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
449 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
450 if (GlobalRetAddr != 0)
451 return GlobalRetAddr;
452
453 // Insert the set of GlobalRetAddr into the first MBB of the function
454 MachineBasicBlock &FirstMBB = MF->front();
455 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
456 MachineRegisterInfo &RegInfo = MF->getRegInfo();
457 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
458
459 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
460 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalRetAddr, Alpha::R26,
461 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
462 assert(Ok && "Couldn't assign to global return address register!");
Duncan Sands8d8628a2009-07-03 16:03:33 +0000463 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000464 RegInfo.addLiveIn(Alpha::R26);
465
466 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
467 return GlobalRetAddr;
468}