blob: 4005e35b35b16cf1bbe4d6c3c429823935956ada [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===- MipsInstrInfo.cpp - Mips Instruction Information ---------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#include "MipsInstrInfo.h"
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000015#include "MipsTargetMachine.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "MipsMachineFunction.h"
Owen Anderson718cb662007-09-07 04:06:50 +000017#include "llvm/ADT/STLExtras.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman99114052009-06-03 20:30:14 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000020#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "MipsGenInstrInfo.inc"
22
23using namespace llvm;
24
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025MipsInstrInfo::MipsInstrInfo(MipsTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000026 : TargetInstrInfoImpl(MipsInsts, array_lengthof(MipsInsts)),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000027 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028
29static bool isZeroImm(const MachineOperand &op) {
Dan Gohmand735b802008-10-03 15:45:36 +000030 return op.isImm() && op.getImm() == 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031}
32
33/// Return true if the instruction is a register to register move and
34/// leave the source and dest operands in the passed parameters.
35bool MipsInstrInfo::
Evan Cheng04ee5a12009-01-20 19:12:24 +000036isMoveInstr(const MachineInstr &MI, unsigned &SrcReg, unsigned &DstReg,
37 unsigned &SrcSubIdx, unsigned &DstSubIdx) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038{
Evan Cheng04ee5a12009-01-20 19:12:24 +000039 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
40
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000041 // addu $dst, $src, $zero || addu $dst, $zero, $src
42 // or $dst, $src, $zero || or $dst, $zero, $src
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000043 if ((MI.getOpcode() == Mips::ADDu) || (MI.getOpcode() == Mips::OR)) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044 if (MI.getOperand(1).getReg() == Mips::ZERO) {
45 DstReg = MI.getOperand(0).getReg();
46 SrcReg = MI.getOperand(2).getReg();
47 return true;
48 } else if (MI.getOperand(2).getReg() == Mips::ZERO) {
49 DstReg = MI.getOperand(0).getReg();
50 SrcReg = MI.getOperand(1).getReg();
51 return true;
52 }
53 }
54
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000055 // mov $fpDst, $fpSrc
56 // mfc $gpDst, $fpSrc
57 // mtc $fpDst, $gpSrc
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000058 if (MI.getOpcode() == Mips::FMOV_S32 ||
59 MI.getOpcode() == Mips::FMOV_D32 ||
60 MI.getOpcode() == Mips::MFC1 ||
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000061 MI.getOpcode() == Mips::MTC1 ||
62 MI.getOpcode() == Mips::MOVCCRToCCR) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000063 DstReg = MI.getOperand(0).getReg();
64 SrcReg = MI.getOperand(1).getReg();
65 return true;
66 }
67
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 // addiu $dst, $src, 0
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (MI.getOpcode() == Mips::ADDiu) {
Dan Gohmand735b802008-10-03 15:45:36 +000070 if ((MI.getOperand(1).isReg()) && (isZeroImm(MI.getOperand(2)))) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071 DstReg = MI.getOperand(0).getReg();
72 SrcReg = MI.getOperand(1).getReg();
73 return true;
74 }
75 }
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000076
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077 return false;
78}
79
80/// isLoadFromStackSlot - If the specified machine instruction is a direct
81/// load from a stack slot, return the virtual or physical register number of
82/// the destination along with the FrameIndex of the loaded stack slot. If
83/// not, return 0. This predicate must return 0 if the instruction has
84/// any side effects other than loading from the stack slot.
85unsigned MipsInstrInfo::
Dan Gohmancbad42c2008-11-18 19:49:32 +000086isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000087{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088 if ((MI->getOpcode() == Mips::LW) || (MI->getOpcode() == Mips::LWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000089 (MI->getOpcode() == Mips::LDC1)) {
Dan Gohmand735b802008-10-03 15:45:36 +000090 if ((MI->getOperand(2).isFI()) && // is a stack slot
91 (MI->getOperand(1).isImm()) && // the imm is zero
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092 (isZeroImm(MI->getOperand(1)))) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000093 FrameIndex = MI->getOperand(2).getIndex();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000094 return MI->getOperand(0).getReg();
95 }
96 }
97
98 return 0;
99}
100
101/// isStoreToStackSlot - If the specified machine instruction is a direct
102/// store to a stack slot, return the virtual or physical register number of
103/// the source reg along with the FrameIndex of the loaded stack slot. If
104/// not, return 0. This predicate must return 0 if the instruction has
105/// any side effects other than storing to the stack slot.
106unsigned MipsInstrInfo::
Dan Gohmancbad42c2008-11-18 19:49:32 +0000107isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000108{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000109 if ((MI->getOpcode() == Mips::SW) || (MI->getOpcode() == Mips::SWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000110 (MI->getOpcode() == Mips::SDC1)) {
Dan Gohmand735b802008-10-03 15:45:36 +0000111 if ((MI->getOperand(2).isFI()) && // is a stack slot
112 (MI->getOperand(1).isImm()) && // the imm is zero
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000113 (isZeroImm(MI->getOperand(1)))) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000114 FrameIndex = MI->getOperand(2).getIndex();
115 return MI->getOperand(0).getReg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000116 }
117 }
118 return 0;
119}
120
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000121/// insertNoop - If data hazard condition is found insert the target nop
122/// instruction.
123void MipsInstrInfo::
124insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const
125{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000126 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000127 BuildMI(MBB, MI, DL, get(Mips::NOP));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000128}
129
Owen Anderson940f83e2008-08-26 18:03:31 +0000130bool MipsInstrInfo::
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000131copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
132 unsigned DestReg, unsigned SrcReg,
133 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000134 const TargetRegisterClass *SrcRC,
135 DebugLoc DL) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000136
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000137 if (DestRC != SrcRC) {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000138
139 // Copy to/from FCR31 condition register
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000140 if ((DestRC == Mips::CPURegsRegisterClass) &&
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000141 (SrcRC == Mips::CCRRegisterClass))
142 BuildMI(MBB, I, DL, get(Mips::CFC1), DestReg).addReg(SrcReg);
143 else if ((DestRC == Mips::CCRRegisterClass) &&
144 (SrcRC == Mips::CPURegsRegisterClass))
145 BuildMI(MBB, I, DL, get(Mips::CTC1), DestReg).addReg(SrcReg);
146
147 // Moves between coprocessors and cpu
148 else if ((DestRC == Mips::CPURegsRegisterClass) &&
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000149 (SrcRC == Mips::FGR32RegisterClass))
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000150 BuildMI(MBB, I, DL, get(Mips::MFC1), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000151 else if ((DestRC == Mips::FGR32RegisterClass) &&
152 (SrcRC == Mips::CPURegsRegisterClass))
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000153 BuildMI(MBB, I, DL, get(Mips::MTC1), DestReg).addReg(SrcReg);
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000154
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000155 // Move from/to Hi/Lo registers
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000156 else if ((DestRC == Mips::HILORegisterClass) &&
157 (SrcRC == Mips::CPURegsRegisterClass)) {
158 unsigned Opc = (DestReg == Mips::HI) ? Mips::MTHI : Mips::MTLO;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000159 BuildMI(MBB, I, DL, get(Opc), DestReg);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000160 } else if ((SrcRC == Mips::HILORegisterClass) &&
161 (DestRC == Mips::CPURegsRegisterClass)) {
162 unsigned Opc = (SrcReg == Mips::HI) ? Mips::MFHI : Mips::MFLO;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000163 BuildMI(MBB, I, DL, get(Opc), DestReg);
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000164 } else
165 // Can't copy this register
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000166 return false;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000167
Owen Anderson940f83e2008-08-26 18:03:31 +0000168 return true;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000169 }
170
171 if (DestRC == Mips::CPURegsRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000172 BuildMI(MBB, I, DL, get(Mips::ADDu), DestReg).addReg(Mips::ZERO)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000173 .addReg(SrcReg);
174 else if (DestRC == Mips::FGR32RegisterClass)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000175 BuildMI(MBB, I, DL, get(Mips::FMOV_S32), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000176 else if (DestRC == Mips::AFGR64RegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000177 BuildMI(MBB, I, DL, get(Mips::FMOV_D32), DestReg).addReg(SrcReg);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000178 else if (DestRC == Mips::CCRRegisterClass)
179 BuildMI(MBB, I, DL, get(Mips::MOVCCRToCCR), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000180 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000181 // Can't copy this register
182 return false;
183
184 return true;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000185}
186
187void MipsInstrInfo::
188storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000189 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000190 const TargetRegisterClass *RC,
191 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000192 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000193 if (I != MBB.end()) DL = I->getDebugLoc();
194
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000195 if (RC == Mips::CPURegsRegisterClass)
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000196 BuildMI(MBB, I, DL, get(Mips::SW)).addReg(SrcReg, getKillRegState(isKill))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000197 .addImm(0).addFrameIndex(FI);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000198 else if (RC == Mips::FGR32RegisterClass)
199 BuildMI(MBB, I, DL, get(Mips::SWC1)).addReg(SrcReg, getKillRegState(isKill))
200 .addImm(0).addFrameIndex(FI);
201 else if (RC == Mips::AFGR64RegisterClass) {
202 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
203 BuildMI(MBB, I, DL, get(Mips::SDC1))
204 .addReg(SrcReg, getKillRegState(isKill))
205 .addImm(0).addFrameIndex(FI);
206 } else {
207 const TargetRegisterInfo *TRI =
208 MBB.getParent()->getTarget().getRegisterInfo();
209 const unsigned *SubSet = TRI->getSubRegisters(SrcReg);
210 BuildMI(MBB, I, DL, get(Mips::SWC1))
211 .addReg(SubSet[0], getKillRegState(isKill))
212 .addImm(0).addFrameIndex(FI);
213 BuildMI(MBB, I, DL, get(Mips::SWC1))
214 .addReg(SubSet[1], getKillRegState(isKill))
215 .addImm(4).addFrameIndex(FI);
216 }
217 } else
218 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000219}
220
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221void MipsInstrInfo::
222loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
223 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000224 const TargetRegisterClass *RC,
225 const TargetRegisterInfo *TRI) const
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000226{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000227 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000228 if (I != MBB.end()) DL = I->getDebugLoc();
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000229
230 if (RC == Mips::CPURegsRegisterClass)
231 BuildMI(MBB, I, DL, get(Mips::LW), DestReg).addImm(0).addFrameIndex(FI);
232 else if (RC == Mips::FGR32RegisterClass)
233 BuildMI(MBB, I, DL, get(Mips::LWC1), DestReg).addImm(0).addFrameIndex(FI);
234 else if (RC == Mips::AFGR64RegisterClass) {
235 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
236 BuildMI(MBB, I, DL, get(Mips::LDC1), DestReg).addImm(0).addFrameIndex(FI);
237 } else {
238 const TargetRegisterInfo *TRI =
239 MBB.getParent()->getTarget().getRegisterInfo();
240 const unsigned *SubSet = TRI->getSubRegisters(DestReg);
241 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[0])
242 .addImm(0).addFrameIndex(FI);
243 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[1])
244 .addImm(4).addFrameIndex(FI);
245 }
246 } else
247 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000248}
249
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000250MachineInstr *MipsInstrInfo::
Dan Gohmanc54baa22008-12-03 18:43:12 +0000251foldMemoryOperandImpl(MachineFunction &MF,
252 MachineInstr* MI,
253 const SmallVectorImpl<unsigned> &Ops, int FI) const
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000254{
255 if (Ops.size() != 1) return NULL;
256
257 MachineInstr *NewMI = NULL;
258
259 switch (MI->getOpcode()) {
260 case Mips::ADDu:
Dan Gohmand735b802008-10-03 15:45:36 +0000261 if ((MI->getOperand(0).isReg()) &&
262 (MI->getOperand(1).isReg()) &&
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000263 (MI->getOperand(1).getReg() == Mips::ZERO) &&
Dan Gohmand735b802008-10-03 15:45:36 +0000264 (MI->getOperand(2).isReg())) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000265 if (Ops[0] == 0) { // COPY -> STORE
266 unsigned SrcReg = MI->getOperand(2).getReg();
267 bool isKill = MI->getOperand(2).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000268 bool isUndef = MI->getOperand(2).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000269 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Mips::SW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000270 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000271 .addImm(0).addFrameIndex(FI);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000272 } else { // COPY -> LOAD
273 unsigned DstReg = MI->getOperand(0).getReg();
274 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000275 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000276 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Mips::LW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000277 .addReg(DstReg, RegState::Define | getDeadRegState(isDead) |
278 getUndefRegState(isUndef))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000279 .addImm(0).addFrameIndex(FI);
280 }
281 }
282 break;
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000283 case Mips::FMOV_S32:
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000284 case Mips::FMOV_D32:
Dan Gohmand735b802008-10-03 15:45:36 +0000285 if ((MI->getOperand(0).isReg()) &&
286 (MI->getOperand(1).isReg())) {
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000287 const TargetRegisterClass
288 *RC = RI.getRegClass(MI->getOperand(0).getReg());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000289 unsigned StoreOpc, LoadOpc;
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000290 bool IsMips1 = TM.getSubtarget<MipsSubtarget>().isMips1();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000291
292 if (RC == Mips::FGR32RegisterClass) {
293 LoadOpc = Mips::LWC1; StoreOpc = Mips::SWC1;
Chris Lattnere3a85832009-03-26 05:28:26 +0000294 } else {
295 assert(RC == Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000296 // Mips1 doesn't have ldc/sdc instructions.
297 if (IsMips1) break;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000298 LoadOpc = Mips::LDC1; StoreOpc = Mips::SDC1;
Chris Lattnere3a85832009-03-26 05:28:26 +0000299 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000300
301 if (Ops[0] == 0) { // COPY -> STORE
302 unsigned SrcReg = MI->getOperand(1).getReg();
303 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000304 bool isUndef = MI->getOperand(2).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000305 NewMI = BuildMI(MF, MI->getDebugLoc(), get(StoreOpc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000306 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000307 .addImm(0).addFrameIndex(FI) ;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000308 } else { // COPY -> LOAD
309 unsigned DstReg = MI->getOperand(0).getReg();
310 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000311 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000312 NewMI = BuildMI(MF, MI->getDebugLoc(), get(LoadOpc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000313 .addReg(DstReg, RegState::Define | getDeadRegState(isDead) |
314 getUndefRegState(isUndef))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000315 .addImm(0).addFrameIndex(FI);
316 }
317 }
318 break;
319 }
320
321 return NewMI;
322}
323
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000324//===----------------------------------------------------------------------===//
325// Branch Analysis
326//===----------------------------------------------------------------------===//
327
328/// GetCondFromBranchOpc - Return the Mips CC that matches
329/// the correspondent Branch instruction opcode.
330static Mips::CondCode GetCondFromBranchOpc(unsigned BrOpc)
331{
332 switch (BrOpc) {
333 default: return Mips::COND_INVALID;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000334 case Mips::BEQ : return Mips::COND_E;
335 case Mips::BNE : return Mips::COND_NE;
336 case Mips::BGTZ : return Mips::COND_GZ;
337 case Mips::BGEZ : return Mips::COND_GEZ;
338 case Mips::BLTZ : return Mips::COND_LZ;
339 case Mips::BLEZ : return Mips::COND_LEZ;
340
341 // We dont do fp branch analysis yet!
342 case Mips::BC1T :
343 case Mips::BC1F : return Mips::COND_INVALID;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000344 }
345}
346
347/// GetCondBranchFromCond - Return the Branch instruction
348/// opcode that matches the cc.
349unsigned Mips::GetCondBranchFromCond(Mips::CondCode CC)
350{
351 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000352 default: llvm_unreachable("Illegal condition code!");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000353 case Mips::COND_E : return Mips::BEQ;
354 case Mips::COND_NE : return Mips::BNE;
355 case Mips::COND_GZ : return Mips::BGTZ;
356 case Mips::COND_GEZ : return Mips::BGEZ;
357 case Mips::COND_LZ : return Mips::BLTZ;
358 case Mips::COND_LEZ : return Mips::BLEZ;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000359
360 case Mips::FCOND_F:
361 case Mips::FCOND_UN:
362 case Mips::FCOND_EQ:
363 case Mips::FCOND_UEQ:
364 case Mips::FCOND_OLT:
365 case Mips::FCOND_ULT:
366 case Mips::FCOND_OLE:
367 case Mips::FCOND_ULE:
368 case Mips::FCOND_SF:
369 case Mips::FCOND_NGLE:
370 case Mips::FCOND_SEQ:
371 case Mips::FCOND_NGL:
372 case Mips::FCOND_LT:
373 case Mips::FCOND_NGE:
374 case Mips::FCOND_LE:
375 case Mips::FCOND_NGT: return Mips::BC1T;
376
377 case Mips::FCOND_T:
378 case Mips::FCOND_OR:
379 case Mips::FCOND_NEQ:
380 case Mips::FCOND_OGL:
381 case Mips::FCOND_UGE:
382 case Mips::FCOND_OGE:
383 case Mips::FCOND_UGT:
384 case Mips::FCOND_OGT:
385 case Mips::FCOND_ST:
386 case Mips::FCOND_GLE:
387 case Mips::FCOND_SNE:
388 case Mips::FCOND_GL:
389 case Mips::FCOND_NLT:
390 case Mips::FCOND_GE:
391 case Mips::FCOND_NLE:
392 case Mips::FCOND_GT: return Mips::BC1F;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000393 }
394}
395
396/// GetOppositeBranchCondition - Return the inverse of the specified
397/// condition, e.g. turning COND_E to COND_NE.
398Mips::CondCode Mips::GetOppositeBranchCondition(Mips::CondCode CC)
399{
400 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000401 default: llvm_unreachable("Illegal condition code!");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000402 case Mips::COND_E : return Mips::COND_NE;
403 case Mips::COND_NE : return Mips::COND_E;
404 case Mips::COND_GZ : return Mips::COND_LEZ;
405 case Mips::COND_GEZ : return Mips::COND_LZ;
406 case Mips::COND_LZ : return Mips::COND_GEZ;
407 case Mips::COND_LEZ : return Mips::COND_GZ;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000408 case Mips::FCOND_F : return Mips::FCOND_T;
409 case Mips::FCOND_UN : return Mips::FCOND_OR;
410 case Mips::FCOND_EQ : return Mips::FCOND_NEQ;
411 case Mips::FCOND_UEQ: return Mips::FCOND_OGL;
412 case Mips::FCOND_OLT: return Mips::FCOND_UGE;
413 case Mips::FCOND_ULT: return Mips::FCOND_OGE;
414 case Mips::FCOND_OLE: return Mips::FCOND_UGT;
415 case Mips::FCOND_ULE: return Mips::FCOND_OGT;
416 case Mips::FCOND_SF: return Mips::FCOND_ST;
417 case Mips::FCOND_NGLE:return Mips::FCOND_GLE;
418 case Mips::FCOND_SEQ: return Mips::FCOND_SNE;
419 case Mips::FCOND_NGL: return Mips::FCOND_GL;
420 case Mips::FCOND_LT: return Mips::FCOND_NLT;
421 case Mips::FCOND_NGE: return Mips::FCOND_GE;
422 case Mips::FCOND_LE: return Mips::FCOND_NLE;
423 case Mips::FCOND_NGT: return Mips::FCOND_GT;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000424 }
425}
426
427bool MipsInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
428 MachineBasicBlock *&TBB,
429 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000430 SmallVectorImpl<MachineOperand> &Cond,
431 bool AllowModify) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000432{
433 // If the block has no terminators, it just falls into the block after it.
434 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000435 if (I == MBB.begin())
436 return false;
437 --I;
438 while (I->isDebugValue()) {
439 if (I == MBB.begin())
440 return false;
441 --I;
442 }
443 if (!isUnpredicatedTerminator(I))
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000444 return false;
445
446 // Get the last instruction in the block.
447 MachineInstr *LastInst = I;
448
449 // If there is only one terminator instruction, process it.
450 unsigned LastOpc = LastInst->getOpcode();
451 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000452 if (!LastInst->getDesc().isBranch())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000453 return true;
454
455 // Unconditional branch
456 if (LastOpc == Mips::J) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000457 TBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000458 return false;
459 }
460
461 Mips::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
462 if (BranchCode == Mips::COND_INVALID)
463 return true; // Can't handle indirect branch.
464
465 // Conditional branch
466 // Block ends with fall-through condbranch.
467 if (LastOpc != Mips::COND_INVALID) {
468 int LastNumOp = LastInst->getNumOperands();
469
Chris Lattner8aa797a2007-12-30 23:10:15 +0000470 TBB = LastInst->getOperand(LastNumOp-1).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000471 Cond.push_back(MachineOperand::CreateImm(BranchCode));
472
473 for (int i=0; i<LastNumOp-1; i++) {
474 Cond.push_back(LastInst->getOperand(i));
475 }
476
477 return false;
478 }
479 }
480
481 // Get the instruction before it if it is a terminator.
482 MachineInstr *SecondLastInst = I;
483
484 // If there are three terminators, we don't know what sort of block this is.
485 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
486 return true;
487
488 // If the block ends with Mips::J and a Mips::BNE/Mips::BEQ, handle it.
489 unsigned SecondLastOpc = SecondLastInst->getOpcode();
490 Mips::CondCode BranchCode = GetCondFromBranchOpc(SecondLastOpc);
491
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000492 if (BranchCode != Mips::COND_INVALID && LastOpc == Mips::J) {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000493 int SecondNumOp = SecondLastInst->getNumOperands();
494
Chris Lattner8aa797a2007-12-30 23:10:15 +0000495 TBB = SecondLastInst->getOperand(SecondNumOp-1).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000496 Cond.push_back(MachineOperand::CreateImm(BranchCode));
497
498 for (int i=0; i<SecondNumOp-1; i++) {
499 Cond.push_back(SecondLastInst->getOperand(i));
500 }
501
Chris Lattner8aa797a2007-12-30 23:10:15 +0000502 FBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000503 return false;
504 }
505
506 // If the block ends with two unconditional branches, handle it. The last
507 // one is not executed, so remove it.
508 if ((SecondLastOpc == Mips::J) && (LastOpc == Mips::J)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000509 TBB = SecondLastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000510 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000511 if (AllowModify)
512 I->eraseFromParent();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000513 return false;
514 }
515
516 // Otherwise, can't handle this.
517 return true;
518}
519
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000520unsigned MipsInstrInfo::
521InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000522 MachineBasicBlock *FBB,
523 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen94817572009-02-13 02:34:39 +0000524 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000525 DebugLoc dl;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000526 // Shouldn't be a fall through.
527 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
528 assert((Cond.size() == 3 || Cond.size() == 2 || Cond.size() == 0) &&
529 "Mips branch conditions can have two|three components!");
530
531 if (FBB == 0) { // One way branch.
532 if (Cond.empty()) {
533 // Unconditional branch?
Dale Johannesen94817572009-02-13 02:34:39 +0000534 BuildMI(&MBB, dl, get(Mips::J)).addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000535 } else {
536 // Conditional branch.
537 unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm());
Chris Lattner749c6f62008-01-07 07:27:27 +0000538 const TargetInstrDesc &TID = get(Opc);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000539
Chris Lattner349c4952008-01-07 03:13:06 +0000540 if (TID.getNumOperands() == 3)
Dale Johannesen94817572009-02-13 02:34:39 +0000541 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000542 .addReg(Cond[2].getReg())
543 .addMBB(TBB);
544 else
Dale Johannesen94817572009-02-13 02:34:39 +0000545 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000546 .addMBB(TBB);
547
548 }
549 return 1;
550 }
551
552 // Two-way Conditional branch.
553 unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm());
Chris Lattner749c6f62008-01-07 07:27:27 +0000554 const TargetInstrDesc &TID = get(Opc);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000555
Chris Lattner349c4952008-01-07 03:13:06 +0000556 if (TID.getNumOperands() == 3)
Dale Johannesen94817572009-02-13 02:34:39 +0000557 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg()).addReg(Cond[2].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000558 .addMBB(TBB);
559 else
Dale Johannesen94817572009-02-13 02:34:39 +0000560 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg()).addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000561
Dale Johannesen94817572009-02-13 02:34:39 +0000562 BuildMI(&MBB, dl, get(Mips::J)).addMBB(FBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000563 return 2;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000564}
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000565
566unsigned MipsInstrInfo::
567RemoveBranch(MachineBasicBlock &MBB) const
568{
569 MachineBasicBlock::iterator I = MBB.end();
570 if (I == MBB.begin()) return 0;
571 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000572 while (I->isDebugValue()) {
573 if (I == MBB.begin())
574 return 0;
575 --I;
576 }
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000577 if (I->getOpcode() != Mips::J &&
578 GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID)
579 return 0;
580
581 // Remove the branch.
582 I->eraseFromParent();
583
584 I = MBB.end();
585
586 if (I == MBB.begin()) return 1;
587 --I;
588 if (GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID)
589 return 1;
590
591 // Remove the branch.
592 I->eraseFromParent();
593 return 2;
594}
595
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000596/// ReverseBranchCondition - Return the inverse opcode of the
597/// specified Branch instruction.
598bool MipsInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000599ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000600{
601 assert( (Cond.size() == 3 || Cond.size() == 2) &&
602 "Invalid Mips branch condition!");
603 Cond[0].setImm(GetOppositeBranchCondition((Mips::CondCode)Cond[0].getImm()));
604 return false;
605}
Dan Gohman99114052009-06-03 20:30:14 +0000606
607/// getGlobalBaseReg - Return a virtual register initialized with the
608/// the global base register value. Output instructions required to
609/// initialize the register in the function entry block, if necessary.
610///
611unsigned MipsInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
612 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
613 unsigned GlobalBaseReg = MipsFI->getGlobalBaseReg();
614 if (GlobalBaseReg != 0)
615 return GlobalBaseReg;
616
617 // Insert the set of GlobalBaseReg into the first MBB of the function
618 MachineBasicBlock &FirstMBB = MF->front();
619 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
620 MachineRegisterInfo &RegInfo = MF->getRegInfo();
621 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
622
623 GlobalBaseReg = RegInfo.createVirtualRegister(Mips::CPURegsRegisterClass);
624 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Mips::GP,
625 Mips::CPURegsRegisterClass,
Dan Gohman34dcc6f2010-05-06 20:33:48 +0000626 Mips::CPURegsRegisterClass,
627 DebugLoc());
Dan Gohman99114052009-06-03 20:30:14 +0000628 assert(Ok && "Couldn't assign to global base register!");
Duncan Sands43050692009-07-03 16:11:59 +0000629 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000630 RegInfo.addLiveIn(Mips::GP);
631
632 MipsFI->setGlobalBaseReg(GlobalBaseReg);
633 return GlobalBaseReg;
634}