blob: c7eefccd4095119606733f1a4c69b6d1272bd839 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/Constants.h"
26#include "llvm/DerivedTypes.h"
27#include "llvm/GlobalValue.h"
28#include "llvm/Intrinsics.h"
Chris Lattner93c741a2008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
32#include <algorithm>
33#include <queue>
34#include <set>
35using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
42 class AlphaDAGToDAGISel : public SelectionDAGISel {
43 AlphaTargetLowering AlphaLowering;
44
45 static const int64_t IMM_LOW = -32768;
46 static const int64_t IMM_HIGH = 32767;
47 static const int64_t IMM_MULT = 65536;
48 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
49 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
50
51 static int64_t get_ldah16(int64_t x) {
52 int64_t y = x / IMM_MULT;
53 if (x % IMM_MULT > IMM_HIGH)
54 ++y;
55 return y;
56 }
57
58 static int64_t get_lda16(int64_t x) {
59 return x - get_ldah16(x) * IMM_MULT;
60 }
61
62 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
63 /// instruction (if not, return 0). Note that this code accepts partial
64 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
65 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
66 /// in checking mode. If LHS is null, we assume that the mask has already
67 /// been validated before.
68 uint64_t get_zapImm(SDOperand LHS, uint64_t Constant) {
69 uint64_t BitsToCheck = 0;
70 unsigned Result = 0;
71 for (unsigned i = 0; i != 8; ++i) {
72 if (((Constant >> 8*i) & 0xFF) == 0) {
73 // nothing to do.
74 } else {
75 Result |= 1 << i;
76 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
77 // If the entire byte is set, zapnot the byte.
78 } else if (LHS.Val == 0) {
79 // Otherwise, if the mask was previously validated, we know its okay
80 // to zapnot this entire byte even though all the bits aren't set.
81 } else {
82 // Otherwise we don't know that the it's okay to zapnot this entire
83 // byte. Only do this iff we can prove that the missing bits are
84 // already null, so the bytezap doesn't need to really null them.
85 BitsToCheck |= ~Constant & (0xFF << 8*i);
86 }
87 }
88 }
89
90 // If there are missing bits in a byte (for example, X & 0xEF00), check to
91 // see if the missing bits (0x1000) are already known zero if not, the zap
92 // isn't okay to do, as it won't clear all the required bits.
93 if (BitsToCheck &&
Dan Gohman07961cd2008-02-25 21:11:39 +000094 !CurDAG->MaskedValueIsZero(LHS,
95 APInt(LHS.getValueSizeInBits(),
96 BitsToCheck)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 return 0;
98
99 return Result;
100 }
101
102 static uint64_t get_zapImm(uint64_t x) {
103 unsigned build = 0;
104 for(int i = 0; i != 8; ++i) {
105 if ((x & 0x00FF) == 0x00FF)
106 build |= 1 << i;
107 else if ((x & 0x00FF) != 0)
108 return 0;
109 x >>= 8;
110 }
111 return build;
112 }
113
114
115 static uint64_t getNearPower2(uint64_t x) {
116 if (!x) return 0;
117 unsigned at = CountLeadingZeros_64(x);
118 uint64_t complow = 1 << (63 - at);
119 uint64_t comphigh = 1 << (64 - at);
120 //cerr << x << ":" << complow << ":" << comphigh << "\n";
121 if (abs(complow - x) <= abs(comphigh - x))
122 return complow;
123 else
124 return comphigh;
125 }
126
127 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
128 uint64_t y = getNearPower2(x);
129 if (swap)
130 return (y - x) == r;
131 else
132 return (x - y) == r;
133 }
134
135 static bool isFPZ(SDOperand N) {
136 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000137 return (CN && (CN->getValueAPF().isZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 }
139 static bool isFPZn(SDOperand N) {
140 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000141 return (CN && CN->getValueAPF().isNegZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 }
143 static bool isFPZp(SDOperand N) {
144 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000145 return (CN && CN->getValueAPF().isPosZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 }
147
148 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000149 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 : SelectionDAGISel(AlphaLowering),
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000151 AlphaLowering(*TM.getTargetLowering())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 {}
153
154 /// getI64Imm - Return a target constant with the specified value, of type
155 /// i64.
156 inline SDOperand getI64Imm(int64_t Imm) {
157 return CurDAG->getTargetConstant(Imm, MVT::i64);
158 }
159
160 // Select - Convert the specified operand from a target-independent to a
161 // target-specific node if it hasn't already been changed.
162 SDNode *Select(SDOperand Op);
163
164 /// InstructionSelectBasicBlock - This callback is invoked by
165 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
166 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
167
168 virtual const char *getPassName() const {
169 return "Alpha DAG->DAG Pattern Instruction Selection";
170 }
171
172 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
173 /// inline asm expressions.
174 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
175 char ConstraintCode,
176 std::vector<SDOperand> &OutOps,
177 SelectionDAG &DAG) {
178 SDOperand Op0;
179 switch (ConstraintCode) {
180 default: return true;
181 case 'm': // memory
182 Op0 = Op;
183 AddToISelQueue(Op0);
184 break;
185 }
186
187 OutOps.push_back(Op0);
188 return false;
189 }
190
191// Include the pieces autogenerated from the target description.
192#include "AlphaGenDAGISel.inc"
193
194private:
195 SDOperand getGlobalBaseReg();
196 SDOperand getGlobalRetAddr();
197 void SelectCALL(SDOperand Op);
198
199 };
200}
201
202/// getGlobalBaseReg - Output the instructions required to put the
203/// GOT address into a register.
204///
205SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 unsigned GP = 0;
Chris Lattner1b989192007-12-31 04:13:23 +0000207 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
208 ee = RegInfo->livein_end(); ii != ee; ++ii)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209 if (ii->first == Alpha::R29) {
210 GP = ii->second;
211 break;
212 }
213 assert(GP && "GOT PTR not in liveins");
214 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
215 GP, MVT::i64);
216}
217
218/// getRASaveReg - Grab the return address
219///
220SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 unsigned RA = 0;
Chris Lattner1b989192007-12-31 04:13:23 +0000222 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
223 ee = RegInfo->livein_end(); ii != ee; ++ii)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 if (ii->first == Alpha::R26) {
225 RA = ii->second;
226 break;
227 }
228 assert(RA && "RA PTR not in liveins");
229 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
230 RA, MVT::i64);
231}
232
233/// InstructionSelectBasicBlock - This callback is invoked by
234/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
235void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
236 DEBUG(BB->dump());
237
238 // Select target instructions for the DAG.
239 DAG.setRoot(SelectRoot(DAG.getRoot()));
240 DAG.RemoveDeadNodes();
241
242 // Emit machine code to BB.
243 ScheduleAndEmitDAG(DAG);
244}
245
246// Select - Convert the specified operand from a target-independent to a
247// target-specific node if it hasn't already been changed.
248SDNode *AlphaDAGToDAGISel::Select(SDOperand Op) {
249 SDNode *N = Op.Val;
250 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
251 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
252 return NULL; // Already selected.
253 }
254
255 switch (N->getOpcode()) {
256 default: break;
257 case AlphaISD::CALL:
258 SelectCALL(Op);
259 return NULL;
260
261 case ISD::FrameIndex: {
262 int FI = cast<FrameIndexSDNode>(N)->getIndex();
263 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
264 CurDAG->getTargetFrameIndex(FI, MVT::i32),
265 getI64Imm(0));
266 }
267 case ISD::GLOBAL_OFFSET_TABLE: {
268 SDOperand Result = getGlobalBaseReg();
269 ReplaceUses(Op, Result);
270 return NULL;
271 }
272 case AlphaISD::GlobalRetAddr: {
273 SDOperand Result = getGlobalRetAddr();
274 ReplaceUses(Op, Result);
275 return NULL;
276 }
277
278 case AlphaISD::DivCall: {
279 SDOperand Chain = CurDAG->getEntryNode();
280 SDOperand N0 = Op.getOperand(0);
281 SDOperand N1 = Op.getOperand(1);
282 SDOperand N2 = Op.getOperand(2);
283 AddToISelQueue(N0);
284 AddToISelQueue(N1);
285 AddToISelQueue(N2);
286 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
287 SDOperand(0,0));
288 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
289 Chain.getValue(1));
290 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
291 Chain.getValue(1));
292 SDNode *CNode =
293 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
294 Chain, Chain.getValue(1));
295 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
296 SDOperand(CNode, 1));
297 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
298 }
299
300 case ISD::READCYCLECOUNTER: {
301 SDOperand Chain = N->getOperand(0);
302 AddToISelQueue(Chain); //Select chain
303 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
304 Chain);
305 }
306
307 case ISD::Constant: {
308 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
309
310 if (uval == 0) {
311 SDOperand Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
312 Alpha::R31, MVT::i64);
313 ReplaceUses(Op, Result);
314 return NULL;
315 }
316
317 int64_t val = (int64_t)uval;
318 int32_t val32 = (int32_t)val;
319 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
320 val >= IMM_LOW + IMM_LOW * IMM_MULT)
321 break; //(LDAH (LDA))
322 if ((uval >> 32) == 0 && //empty upper bits
323 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
324 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
325 break; //(zext (LDAH (LDA)))
326 //Else use the constant pool
327 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
328 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
329 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
330 getGlobalBaseReg());
331 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
332 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
333 }
334 case ISD::TargetConstantFP: {
335 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
336 bool isDouble = N->getValueType(0) == MVT::f64;
Duncan Sands92c43912008-06-06 12:08:01 +0000337 MVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johannesendf8a8312007-08-31 04:03:46 +0000338 if (CN->getValueAPF().isPosZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
340 T, CurDAG->getRegister(Alpha::F31, T),
341 CurDAG->getRegister(Alpha::F31, T));
Dale Johannesendf8a8312007-08-31 04:03:46 +0000342 } else if (CN->getValueAPF().isNegZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
344 T, CurDAG->getRegister(Alpha::F31, T),
345 CurDAG->getRegister(Alpha::F31, T));
346 } else {
347 abort();
348 }
349 break;
350 }
351
352 case ISD::SETCC:
Duncan Sands92c43912008-06-06 12:08:01 +0000353 if (N->getOperand(0).Val->getValueType(0).isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
355
356 unsigned Opc = Alpha::WTF;
357 bool rev = false;
358 bool inv = false;
359 switch(CC) {
360 default: DEBUG(N->dump(CurDAG)); assert(0 && "Unknown FP comparison!");
361 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
362 Opc = Alpha::CMPTEQ; break;
363 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
364 Opc = Alpha::CMPTLT; break;
365 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
366 Opc = Alpha::CMPTLE; break;
367 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
368 Opc = Alpha::CMPTLT; rev = true; break;
369 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
370 Opc = Alpha::CMPTLE; rev = true; break;
371 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
372 Opc = Alpha::CMPTEQ; inv = true; break;
373 case ISD::SETO:
374 Opc = Alpha::CMPTUN; inv = true; break;
375 case ISD::SETUO:
376 Opc = Alpha::CMPTUN; break;
377 };
378 SDOperand tmp1 = N->getOperand(rev?1:0);
379 SDOperand tmp2 = N->getOperand(rev?0:1);
380 AddToISelQueue(tmp1);
381 AddToISelQueue(tmp2);
382 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64, tmp1, tmp2);
383 if (inv)
384 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
385 CurDAG->getRegister(Alpha::F31, MVT::f64));
386 switch(CC) {
387 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
388 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
389 {
390 SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, MVT::f64,
391 tmp1, tmp2);
392 cmp = CurDAG->getTargetNode(Alpha::ADDT, MVT::f64,
393 SDOperand(cmp2, 0), SDOperand(cmp, 0));
394 break;
395 }
396 default: break;
397 }
398
399 SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, MVT::i64, SDOperand(cmp, 0));
400 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
401 CurDAG->getRegister(Alpha::R31, MVT::i64),
402 SDOperand(LD,0));
403 }
404 break;
405
406 case ISD::SELECT:
Duncan Sands92c43912008-06-06 12:08:01 +0000407 if (N->getValueType(0).isFloatingPoint() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 (N->getOperand(0).getOpcode() != ISD::SETCC ||
Duncan Sands92c43912008-06-06 12:08:01 +0000409 !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 //This should be the condition not covered by the Patterns
411 //FIXME: Don't have SelectCode die, but rather return something testable
412 // so that things like this can be caught in fall though code
413 //move int to fp
414 bool isDouble = N->getValueType(0) == MVT::f64;
415 SDOperand cond = N->getOperand(0);
416 SDOperand TV = N->getOperand(1);
417 SDOperand FV = N->getOperand(2);
418 AddToISelQueue(cond);
419 AddToISelQueue(TV);
420 AddToISelQueue(FV);
421
422 SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, MVT::f64, cond);
423 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
424 MVT::f64, FV, TV, SDOperand(LD,0));
425 }
426 break;
427
428 case ISD::AND: {
429 ConstantSDNode* SC = NULL;
430 ConstantSDNode* MC = NULL;
431 if (N->getOperand(0).getOpcode() == ISD::SRL &&
432 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
433 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
434 uint64_t sval = SC->getValue();
435 uint64_t mval = MC->getValue();
436 // If the result is a zap, let the autogened stuff handle it.
437 if (get_zapImm(N->getOperand(0), mval))
438 break;
439 // given mask X, and shift S, we want to see if there is any zap in the
440 // mask if we play around with the botton S bits
441 uint64_t dontcare = (~0ULL) >> (64 - sval);
442 uint64_t mask = mval << sval;
443
444 if (get_zapImm(mask | dontcare))
445 mask = mask | dontcare;
446
447 if (get_zapImm(mask)) {
448 AddToISelQueue(N->getOperand(0).getOperand(0));
449 SDOperand Z =
450 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
451 N->getOperand(0).getOperand(0),
452 getI64Imm(get_zapImm(mask))), 0);
453 return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z,
454 getI64Imm(sval));
455 }
456 }
457 break;
458 }
459
460 }
461
462 return SelectCode(Op);
463}
464
465void AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
466 //TODO: add flag stuff to prevent nondeturministic breakage!
467
468 SDNode *N = Op.Val;
469 SDOperand Chain = N->getOperand(0);
470 SDOperand Addr = N->getOperand(1);
471 SDOperand InFlag(0,0); // Null incoming flag value.
472 AddToISelQueue(Chain);
473
474 std::vector<SDOperand> CallOperands;
Duncan Sands92c43912008-06-06 12:08:01 +0000475 std::vector<MVT> TypeOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
477 //grab the arguments
478 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
479 TypeOperands.push_back(N->getOperand(i).getValueType());
480 AddToISelQueue(N->getOperand(i));
481 CallOperands.push_back(N->getOperand(i));
482 }
483 int count = N->getNumOperands() - 2;
484
485 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
486 Alpha::R19, Alpha::R20, Alpha::R21};
487 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
488 Alpha::F19, Alpha::F20, Alpha::F21};
489
490 for (int i = 6; i < count; ++i) {
491 unsigned Opc = Alpha::WTF;
Duncan Sands92c43912008-06-06 12:08:01 +0000492 if (TypeOperands[i].isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 Opc = Alpha::STQ;
494 } else if (TypeOperands[i] == MVT::f32) {
495 Opc = Alpha::STS;
496 } else if (TypeOperands[i] == MVT::f64) {
497 Opc = Alpha::STT;
498 } else
499 assert(0 && "Unknown operand");
500
501 SDOperand Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
502 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
503 Chain };
504 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0);
505 }
506 for (int i = 0; i < std::min(6, count); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000507 if (TypeOperands[i].isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
509 InFlag = Chain.getValue(1);
510 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
511 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
512 InFlag = Chain.getValue(1);
513 } else
514 assert(0 && "Unknown operand");
515 }
516
517 // Finally, once everything is in registers to pass to the call, emit the
518 // call itself.
519 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
520 SDOperand GOT = getGlobalBaseReg();
521 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
522 InFlag = Chain.getValue(1);
523 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
524 Addr.getOperand(0), Chain, InFlag), 0);
525 } else {
526 AddToISelQueue(Addr);
527 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
528 InFlag = Chain.getValue(1);
529 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
530 Chain, InFlag), 0);
531 }
532 InFlag = Chain.getValue(1);
533
534 std::vector<SDOperand> CallResults;
535
Duncan Sands92c43912008-06-06 12:08:01 +0000536 switch (N->getValueType(0).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 default: assert(0 && "Unexpected ret value!");
538 case MVT::Other: break;
539 case MVT::i64:
540 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
541 CallResults.push_back(Chain.getValue(0));
542 break;
543 case MVT::f32:
544 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
545 CallResults.push_back(Chain.getValue(0));
546 break;
547 case MVT::f64:
548 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
549 CallResults.push_back(Chain.getValue(0));
550 break;
551 }
552
553 CallResults.push_back(Chain);
554 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
555 ReplaceUses(Op.getValue(i), CallResults[i]);
556}
557
558
559/// createAlphaISelDag - This pass converts a legalized DAG into a
560/// Alpha-specific DAG, ready for instruction scheduling.
561///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000562FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 return new AlphaDAGToDAGISel(TM);
564}