blob: f05041b41e680a937fad422681babca56dda8c19 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbachfceabef2010-03-24 00:03:13 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbachfceabef2010-03-24 00:03:13 +000050static cl::opt<bool>
51aggressiveV7IfConvert("arm-aggressive-v7-ifcvt", cl::Hidden,
52 cl::desc("Enable more liberal if-converstion for v7"),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000099 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000100 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
101 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 }
104
105 // Promote all bit-wise operations.
106 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000108 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
109 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000110 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000111 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000112 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000114 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000115 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000116 }
Bob Wilson16330762009-09-16 00:17:28 +0000117
118 // Neon does not support vector divide/remainder operations.
119 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
121 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
122 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
124 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125}
126
Owen Andersone50ed302009-08-10 22:56:29 +0000127void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
138 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000139 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000140
Chris Lattner80ec2792009-08-02 00:34:36 +0000141 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000142}
143
Evan Chenga8e29892007-01-19 07:51:42 +0000144ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000145 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000146 Subtarget = &TM.getSubtarget<ARMSubtarget>();
147
Evan Chengb1df8f22007-04-27 08:15:43 +0000148 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000149 // Uses VFP for Thumb libfuncs if available.
150 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
151 // Single-precision floating-point arithmetic.
152 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
153 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
154 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
155 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000156
Evan Chengb1df8f22007-04-27 08:15:43 +0000157 // Double-precision floating-point arithmetic.
158 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
159 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
160 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
161 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000162
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 // Single-precision comparisons.
164 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
165 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
166 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
167 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
168 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
169 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
170 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
171 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
176 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
177 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
178 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000181
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 // Double-precision comparisons.
183 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
184 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
185 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
186 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
187 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
188 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
189 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
190 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000200
Evan Chengb1df8f22007-04-27 08:15:43 +0000201 // Floating-point to integer conversions.
202 // i64 conversions are done via library routines even when generating VFP
203 // instructions, so use the same ones.
204 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
205 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
206 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
207 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 // Conversions between floating types.
210 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
211 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
212
213 // Integer to floating-point conversions.
214 // i64 conversions are done via library routines even when generating VFP
215 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000216 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
217 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000218 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
219 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
220 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
221 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
222 }
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
224
Bob Wilson2f954612009-05-22 17:38:41 +0000225 // These libcalls are not available in 32-bit.
226 setLibcallName(RTLIB::SHL_I128, 0);
227 setLibcallName(RTLIB::SRL_I128, 0);
228 setLibcallName(RTLIB::SRA_I128, 0);
229
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000230 // Libcalls should use the AAPCS base standard ABI, even if hard float
231 // is in effect, as per the ARM RTABI specification, section 4.1.2.
232 if (Subtarget->isAAPCS_ABI()) {
233 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
234 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
235 CallingConv::ARM_AAPCS);
236 }
237 }
238
David Goodwinf1daf7d2009-07-08 23:10:31 +0000239 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000241 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000243 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
245 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000246
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
250 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 addDRTypeForNEON(MVT::v2f32);
252 addDRTypeForNEON(MVT::v8i8);
253 addDRTypeForNEON(MVT::v4i16);
254 addDRTypeForNEON(MVT::v2i32);
255 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 addQRTypeForNEON(MVT::v4f32);
258 addQRTypeForNEON(MVT::v2f64);
259 addQRTypeForNEON(MVT::v16i8);
260 addQRTypeForNEON(MVT::v8i16);
261 addQRTypeForNEON(MVT::v4i32);
262 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000263
Bob Wilson74dc72e2009-09-15 23:55:57 +0000264 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
265 // neither Neon nor VFP support any arithmetic operations on it.
266 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
267 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
268 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
269 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
270 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
271 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
272 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
273 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
275 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
276 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
277 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
278 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
279 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
280 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
281 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
282 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
283 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
284 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
285 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
286 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
287 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
288 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
289 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
290
Bob Wilson642b3292009-09-16 00:32:15 +0000291 // Neon does not support some operations on v1i64 and v2i64 types.
292 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
293 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
295 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
296
Bob Wilson5bafff32009-06-22 23:27:02 +0000297 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
298 setTargetDAGCombine(ISD::SHL);
299 setTargetDAGCombine(ISD::SRL);
300 setTargetDAGCombine(ISD::SRA);
301 setTargetDAGCombine(ISD::SIGN_EXTEND);
302 setTargetDAGCombine(ISD::ZERO_EXTEND);
303 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000304 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000305 }
306
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000307 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000308
309 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000311
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000312 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000314
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000316 if (!Subtarget->isThumb1Only()) {
317 for (unsigned im = (unsigned)ISD::PRE_INC;
318 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setIndexedLoadAction(im, MVT::i1, Legal);
320 setIndexedLoadAction(im, MVT::i8, Legal);
321 setIndexedLoadAction(im, MVT::i16, Legal);
322 setIndexedLoadAction(im, MVT::i32, Legal);
323 setIndexedStoreAction(im, MVT::i1, Legal);
324 setIndexedStoreAction(im, MVT::i8, Legal);
325 setIndexedStoreAction(im, MVT::i16, Legal);
326 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000327 }
Evan Chenga8e29892007-01-19 07:51:42 +0000328 }
329
330 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000331 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::MUL, MVT::i64, Expand);
333 setOperationAction(ISD::MULHU, MVT::i32, Expand);
334 setOperationAction(ISD::MULHS, MVT::i32, Expand);
335 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
336 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000337 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::MUL, MVT::i64, Expand);
339 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000340 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000342 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000343 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000344 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000345 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::SRL, MVT::i64, Custom);
347 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000348
349 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000351 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000353 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000356 // Only ARMv6 has BSWAP.
357 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::SDIV, MVT::i32, Expand);
362 setOperationAction(ISD::UDIV, MVT::i32, Expand);
363 setOperationAction(ISD::SREM, MVT::i32, Expand);
364 setOperationAction(ISD::UREM, MVT::i32, Expand);
365 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
366 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000367
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
369 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
370 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
371 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000372 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000373
Evan Chenga8e29892007-01-19 07:51:42 +0000374 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::VASTART, MVT::Other, Custom);
376 setOperationAction(ISD::VAARG, MVT::Other, Expand);
377 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
378 setOperationAction(ISD::VAEND, MVT::Other, Expand);
379 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
380 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000381 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
382 // FIXME: Shouldn't need this, since no register is used, but the legalizer
383 // doesn't yet know how to not do that for SjLj.
384 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000385 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000387 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000389 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
Evan Chengd27c9fc2009-07-03 01:43:10 +0000391 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
393 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000396
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000398 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
399 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000401
402 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::SETCC, MVT::i32, Expand);
406 setOperationAction(ISD::SETCC, MVT::f32, Expand);
407 setOperationAction(ISD::SETCC, MVT::f64, Expand);
408 setOperationAction(ISD::SELECT, MVT::i32, Expand);
409 setOperationAction(ISD::SELECT, MVT::f32, Expand);
410 setOperationAction(ISD::SELECT, MVT::f64, Expand);
411 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
412 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
413 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
416 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
417 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
418 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
419 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000421 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FSIN, MVT::f64, Expand);
423 setOperationAction(ISD::FSIN, MVT::f32, Expand);
424 setOperationAction(ISD::FCOS, MVT::f32, Expand);
425 setOperationAction(ISD::FCOS, MVT::f64, Expand);
426 setOperationAction(ISD::FREM, MVT::f64, Expand);
427 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000428 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
430 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000431 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FPOW, MVT::f64, Expand);
433 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000434
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000435 // Various VFP goodness
436 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000437 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
438 if (Subtarget->hasVFP2()) {
439 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
440 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
441 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
442 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
443 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000444 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000445 if (!Subtarget->hasFP16()) {
446 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
447 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000448 }
Evan Cheng110cf482008-04-01 01:50:16 +0000449 }
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000451 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000452 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000453 setTargetDAGCombine(ISD::ADD);
454 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000455
Evan Chenga8e29892007-01-19 07:51:42 +0000456 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000457 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458
Evan Chengbc9b7542009-08-15 07:59:10 +0000459 // FIXME: If-converter should use instruction latency to determine
460 // profitability rather than relying on fixed limits.
461 if (Subtarget->getCPUString() == "generic") {
462 // Generic (and overly aggressive) if-conversion limits.
463 setIfCvtBlockSizeLimit(10);
464 setIfCvtDupBlockSizeLimit(2);
Jim Grosbachfceabef2010-03-24 00:03:13 +0000465 } else if (aggressiveV7IfConvert && Subtarget->hasV7Ops()) {
466 setIfCvtBlockSizeLimit(3);
467 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000468 } else if (Subtarget->hasV6Ops()) {
469 setIfCvtBlockSizeLimit(2);
470 setIfCvtDupBlockSizeLimit(1);
471 } else {
472 setIfCvtBlockSizeLimit(3);
473 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000474 }
475
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000476 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000477 // Do not enable CodePlacementOpt for now: it currently runs after the
478 // ARMConstantIslandPass and messes up branch relaxation and placement
479 // of constant islands.
480 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000481}
482
Evan Chenga8e29892007-01-19 07:51:42 +0000483const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
484 switch (Opcode) {
485 default: return 0;
486 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
488 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000489 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000490 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
491 case ARMISD::tCALL: return "ARMISD::tCALL";
492 case ARMISD::BRCOND: return "ARMISD::BRCOND";
493 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000494 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000495 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
496 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
497 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000498 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000499 case ARMISD::CMPFP: return "ARMISD::CMPFP";
500 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
501 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
502 case ARMISD::CMOV: return "ARMISD::CMOV";
503 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000504
Jim Grosbach3482c802010-01-18 19:58:49 +0000505 case ARMISD::RBIT: return "ARMISD::RBIT";
506
Bob Wilson76a312b2010-03-19 22:51:32 +0000507 case ARMISD::FTOSI: return "ARMISD::FTOSI";
508 case ARMISD::FTOUI: return "ARMISD::FTOUI";
509 case ARMISD::SITOF: return "ARMISD::SITOF";
510 case ARMISD::UITOF: return "ARMISD::UITOF";
511
Evan Chenga8e29892007-01-19 07:51:42 +0000512 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
513 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
514 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000515
Jim Grosbache5165492009-11-09 00:11:35 +0000516 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
517 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000518
Evan Chengc5942082009-10-28 06:55:03 +0000519 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
520 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
521
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000522 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000523
Evan Cheng86198642009-08-07 00:34:42 +0000524 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
525
Jim Grosbach3728e962009-12-10 00:11:09 +0000526 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
527 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
528
Bob Wilson5bafff32009-06-22 23:27:02 +0000529 case ARMISD::VCEQ: return "ARMISD::VCEQ";
530 case ARMISD::VCGE: return "ARMISD::VCGE";
531 case ARMISD::VCGEU: return "ARMISD::VCGEU";
532 case ARMISD::VCGT: return "ARMISD::VCGT";
533 case ARMISD::VCGTU: return "ARMISD::VCGTU";
534 case ARMISD::VTST: return "ARMISD::VTST";
535
536 case ARMISD::VSHL: return "ARMISD::VSHL";
537 case ARMISD::VSHRs: return "ARMISD::VSHRs";
538 case ARMISD::VSHRu: return "ARMISD::VSHRu";
539 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
540 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
541 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
542 case ARMISD::VSHRN: return "ARMISD::VSHRN";
543 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
544 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
545 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
546 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
547 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
548 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
549 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
550 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
551 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
552 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
553 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
554 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
555 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
556 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000557 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000558 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000559 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000560 case ARMISD::VREV64: return "ARMISD::VREV64";
561 case ARMISD::VREV32: return "ARMISD::VREV32";
562 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000563 case ARMISD::VZIP: return "ARMISD::VZIP";
564 case ARMISD::VUZP: return "ARMISD::VUZP";
565 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000566 case ARMISD::FMAX: return "ARMISD::FMAX";
567 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000568 }
569}
570
Bill Wendlingb4202b82009-07-01 18:50:55 +0000571/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000572unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000573 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000574}
575
Evan Chenga8e29892007-01-19 07:51:42 +0000576//===----------------------------------------------------------------------===//
577// Lowering Code
578//===----------------------------------------------------------------------===//
579
Evan Chenga8e29892007-01-19 07:51:42 +0000580/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
581static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
582 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000583 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000584 case ISD::SETNE: return ARMCC::NE;
585 case ISD::SETEQ: return ARMCC::EQ;
586 case ISD::SETGT: return ARMCC::GT;
587 case ISD::SETGE: return ARMCC::GE;
588 case ISD::SETLT: return ARMCC::LT;
589 case ISD::SETLE: return ARMCC::LE;
590 case ISD::SETUGT: return ARMCC::HI;
591 case ISD::SETUGE: return ARMCC::HS;
592 case ISD::SETULT: return ARMCC::LO;
593 case ISD::SETULE: return ARMCC::LS;
594 }
595}
596
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000597/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
598static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000599 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000600 CondCode2 = ARMCC::AL;
601 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000602 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ISD::SETEQ:
604 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
605 case ISD::SETGT:
606 case ISD::SETOGT: CondCode = ARMCC::GT; break;
607 case ISD::SETGE:
608 case ISD::SETOGE: CondCode = ARMCC::GE; break;
609 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000610 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000611 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
612 case ISD::SETO: CondCode = ARMCC::VC; break;
613 case ISD::SETUO: CondCode = ARMCC::VS; break;
614 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
615 case ISD::SETUGT: CondCode = ARMCC::HI; break;
616 case ISD::SETUGE: CondCode = ARMCC::PL; break;
617 case ISD::SETLT:
618 case ISD::SETULT: CondCode = ARMCC::LT; break;
619 case ISD::SETLE:
620 case ISD::SETULE: CondCode = ARMCC::LE; break;
621 case ISD::SETNE:
622 case ISD::SETUNE: CondCode = ARMCC::NE; break;
623 }
Evan Chenga8e29892007-01-19 07:51:42 +0000624}
625
Bob Wilson1f595bb2009-04-17 19:07:39 +0000626//===----------------------------------------------------------------------===//
627// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000628//===----------------------------------------------------------------------===//
629
630#include "ARMGenCallingConv.inc"
631
632// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000633static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000634 CCValAssign::LocInfo &LocInfo,
635 CCState &State, bool CanFail) {
636 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
637
638 // Try to get the first register.
639 if (unsigned Reg = State.AllocateReg(RegList, 4))
640 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
641 else {
642 // For the 2nd half of a v2f64, do not fail.
643 if (CanFail)
644 return false;
645
646 // Put the whole thing on the stack.
647 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
648 State.AllocateStack(8, 4),
649 LocVT, LocInfo));
650 return true;
651 }
652
653 // Try to get the second register.
654 if (unsigned Reg = State.AllocateReg(RegList, 4))
655 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
656 else
657 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
658 State.AllocateStack(4, 4),
659 LocVT, LocInfo));
660 return true;
661}
662
Owen Andersone50ed302009-08-10 22:56:29 +0000663static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000664 CCValAssign::LocInfo &LocInfo,
665 ISD::ArgFlagsTy &ArgFlags,
666 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000667 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
668 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000670 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
671 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000672 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000673}
674
675// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000676static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000677 CCValAssign::LocInfo &LocInfo,
678 CCState &State, bool CanFail) {
679 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
680 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
681
682 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
683 if (Reg == 0) {
684 // For the 2nd half of a v2f64, do not just fail.
685 if (CanFail)
686 return false;
687
688 // Put the whole thing on the stack.
689 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
690 State.AllocateStack(8, 8),
691 LocVT, LocInfo));
692 return true;
693 }
694
695 unsigned i;
696 for (i = 0; i < 2; ++i)
697 if (HiRegList[i] == Reg)
698 break;
699
700 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
701 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
702 LocVT, LocInfo));
703 return true;
704}
705
Owen Andersone50ed302009-08-10 22:56:29 +0000706static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000707 CCValAssign::LocInfo &LocInfo,
708 ISD::ArgFlagsTy &ArgFlags,
709 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000710 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
711 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
714 return false;
715 return true; // we handled it
716}
717
Owen Andersone50ed302009-08-10 22:56:29 +0000718static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
721 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
722
Bob Wilsone65586b2009-04-17 20:40:45 +0000723 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
724 if (Reg == 0)
725 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726
Bob Wilsone65586b2009-04-17 20:40:45 +0000727 unsigned i;
728 for (i = 0; i < 2; ++i)
729 if (HiRegList[i] == Reg)
730 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000731
Bob Wilson5bafff32009-06-22 23:27:02 +0000732 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000733 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000734 LocVT, LocInfo));
735 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736}
737
Owen Andersone50ed302009-08-10 22:56:29 +0000738static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000739 CCValAssign::LocInfo &LocInfo,
740 ISD::ArgFlagsTy &ArgFlags,
741 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000742 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
743 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000745 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000746 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000747}
748
Owen Andersone50ed302009-08-10 22:56:29 +0000749static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000750 CCValAssign::LocInfo &LocInfo,
751 ISD::ArgFlagsTy &ArgFlags,
752 CCState &State) {
753 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
754 State);
755}
756
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
758/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000759CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 bool Return,
761 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000762 switch (CC) {
763 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000764 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000765 case CallingConv::C:
766 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000767 // Use target triple & subtarget features to do actual dispatch.
768 if (Subtarget->isAAPCS_ABI()) {
769 if (Subtarget->hasVFP2() &&
770 FloatABIType == FloatABI::Hard && !isVarArg)
771 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
772 else
773 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
774 } else
775 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000777 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000778 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000779 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000780 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000781 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000782 }
783}
784
Dan Gohman98ca4f22009-08-05 01:29:28 +0000785/// LowerCallResult - Lower the result values of a call into the
786/// appropriate copies out of appropriate physical registers.
787SDValue
788ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000789 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 const SmallVectorImpl<ISD::InputArg> &Ins,
791 DebugLoc dl, SelectionDAG &DAG,
792 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000793
Bob Wilson1f595bb2009-04-17 19:07:39 +0000794 // Assign locations to each value returned by this call.
795 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000796 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000797 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000798 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000799 CCAssignFnForNode(CallConv, /* Return*/ true,
800 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000801
802 // Copy all of the result registers out of their specified physreg.
803 for (unsigned i = 0; i != RVLocs.size(); ++i) {
804 CCValAssign VA = RVLocs[i];
805
Bob Wilson80915242009-04-25 00:33:20 +0000806 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000808 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000811 Chain = Lo.getValue(1);
812 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000815 InFlag);
816 Chain = Hi.getValue(1);
817 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000818 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 if (VA.getLocVT() == MVT::v2f64) {
821 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
822 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
823 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000824
825 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 Chain = Lo.getValue(1);
828 InFlag = Lo.getValue(2);
829 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000831 Chain = Hi.getValue(1);
832 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000833 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
835 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000837 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000838 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
839 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000840 Chain = Val.getValue(1);
841 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000842 }
Bob Wilson80915242009-04-25 00:33:20 +0000843
844 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000845 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000846 case CCValAssign::Full: break;
847 case CCValAssign::BCvt:
848 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
849 break;
850 }
851
Dan Gohman98ca4f22009-08-05 01:29:28 +0000852 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853 }
854
Dan Gohman98ca4f22009-08-05 01:29:28 +0000855 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856}
857
858/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
859/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000860/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861/// a byval function parameter.
862/// Sometimes what we are copying is the end of a larger object, the part that
863/// does not fit in registers.
864static SDValue
865CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
866 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
867 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000869 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
870 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
871}
872
Bob Wilsondee46d72009-04-17 20:35:10 +0000873/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000875ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
876 SDValue StackPtr, SDValue Arg,
877 DebugLoc dl, SelectionDAG &DAG,
878 const CCValAssign &VA,
879 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000880 unsigned LocMemOffset = VA.getLocMemOffset();
881 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
882 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
883 if (Flags.isByVal()) {
884 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
885 }
886 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000887 PseudoSourceValue::getStack(), LocMemOffset,
888 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 SDValue Chain, SDValue &Arg,
893 RegsToPassVector &RegsToPass,
894 CCValAssign &VA, CCValAssign &NextVA,
895 SDValue &StackPtr,
896 SmallVector<SDValue, 8> &MemOpChains,
897 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000898
Jim Grosbache5165492009-11-09 00:11:35 +0000899 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
902
903 if (NextVA.isRegLoc())
904 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
905 else {
906 assert(NextVA.isMemLoc());
907 if (StackPtr.getNode() == 0)
908 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
911 dl, DAG, NextVA,
912 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000913 }
914}
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000917/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
918/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000920ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000921 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000922 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 const SmallVectorImpl<ISD::OutputArg> &Outs,
924 const SmallVectorImpl<ISD::InputArg> &Ins,
925 DebugLoc dl, SelectionDAG &DAG,
926 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000927 // ARM target does not yet support tail call optimization.
928 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 // Analyze operands of the call, assigning locations to each operand.
931 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000932 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
933 *DAG.getContext());
934 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000935 CCAssignFnForNode(CallConv, /* Return*/ false,
936 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 // Get a count of how many bytes are to be pushed on the stack.
939 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000940
941 // Adjust the stack pointer for the new arguments...
942 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000943 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000945 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000951 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
953 i != e;
954 ++i, ++realArgIdx) {
955 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 SDValue Arg = Outs[realArgIdx].Val;
957 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 // Promote the value if needed.
960 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000961 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 case CCValAssign::Full: break;
963 case CCValAssign::SExt:
964 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::ZExt:
967 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::AExt:
970 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
971 break;
972 case CCValAssign::BCvt:
973 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
974 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000975 }
976
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000977 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 if (VA.getLocVT() == MVT::v2f64) {
980 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
981 DAG.getConstant(0, MVT::i32));
982 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
983 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
987
988 VA = ArgLocs[++i]; // skip ahead to next loc
989 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
992 } else {
993 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
996 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 }
998 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 }
1002 } else if (VA.isRegLoc()) {
1003 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1004 } else {
1005 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1008 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 }
Evan Chenga8e29892007-01-19 07:51:42 +00001010 }
1011
1012 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001014 &MemOpChains[0], MemOpChains.size());
1015
1016 // Build a sequence of copy-to-reg nodes chained together with token chain
1017 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001019 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001020 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001021 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001022 InFlag = Chain.getValue(1);
1023 }
1024
Bill Wendling056292f2008-09-16 21:48:12 +00001025 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1026 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1027 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001028 bool isDirect = false;
1029 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001030 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001031 MachineFunction &MF = DAG.getMachineFunction();
1032 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001033 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1034 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001035 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001036 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001037 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001038 getTargetMachine().getRelocationModel() != Reloc::Static;
1039 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001040 // ARM call to a local ARM function is predicable.
1041 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001042 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001043 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001044 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001045 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001046 ARMPCLabelIndex,
1047 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001048 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001050 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001051 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001052 PseudoSourceValue::getConstantPool(), 0,
1053 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001054 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001055 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001056 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001057 } else
1058 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001059 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001060 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001061 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001062 getTargetMachine().getRelocationModel() != Reloc::Static;
1063 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001064 // tBX takes a register source operand.
1065 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001066 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001067 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001068 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001069 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001070 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001072 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001073 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001074 PseudoSourceValue::getConstantPool(), 0,
1075 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001076 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001077 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001078 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001079 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001080 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001081 }
1082
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001083 // FIXME: handle tail calls differently.
1084 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001085 if (Subtarget->isThumb()) {
1086 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001087 CallOpc = ARMISD::CALL_NOLINK;
1088 else
1089 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1090 } else {
1091 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001092 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1093 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001094 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001095 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001096 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001098 InFlag = Chain.getValue(1);
1099 }
1100
Dan Gohman475871a2008-07-27 21:46:04 +00001101 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001102 Ops.push_back(Chain);
1103 Ops.push_back(Callee);
1104
1105 // Add argument registers to the end of the list so that they are known live
1106 // into the call.
1107 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1108 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1109 RegsToPass[i].second.getValueType()));
1110
Gabor Greifba36cb52008-08-28 21:40:38 +00001111 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001112 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001113 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001115 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001116 InFlag = Chain.getValue(1);
1117
Chris Lattnere563bbc2008-10-11 22:08:30 +00001118 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1119 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001121 InFlag = Chain.getValue(1);
1122
Bob Wilson1f595bb2009-04-17 19:07:39 +00001123 // Handle result values, copying them out of physregs into vregs that we
1124 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1126 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001127}
1128
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129SDValue
1130ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001131 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 const SmallVectorImpl<ISD::OutputArg> &Outs,
1133 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001134
Bob Wilsondee46d72009-04-17 20:35:10 +00001135 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137
Bob Wilsondee46d72009-04-17 20:35:10 +00001138 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1140 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001143 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1144 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145
1146 // If this is the first return lowered for this function, add
1147 // the regs to the liveout set for the function.
1148 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1149 for (unsigned i = 0; i != RVLocs.size(); ++i)
1150 if (RVLocs[i].isRegLoc())
1151 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001152 }
1153
Bob Wilson1f595bb2009-04-17 19:07:39 +00001154 SDValue Flag;
1155
1156 // Copy the result values into the output registers.
1157 for (unsigned i = 0, realRVLocIdx = 0;
1158 i != RVLocs.size();
1159 ++i, ++realRVLocIdx) {
1160 CCValAssign &VA = RVLocs[i];
1161 assert(VA.isRegLoc() && "Can only return in registers!");
1162
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164
1165 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001166 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 case CCValAssign::Full: break;
1168 case CCValAssign::BCvt:
1169 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1170 break;
1171 }
1172
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1177 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001178 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001180
1181 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1182 Flag = Chain.getValue(1);
1183 VA = RVLocs[++i]; // skip ahead to next loc
1184 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1185 HalfGPRs.getValue(1), Flag);
1186 Flag = Chain.getValue(1);
1187 VA = RVLocs[++i]; // skip ahead to next loc
1188
1189 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1191 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001192 }
1193 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1194 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001195 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001197 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001198 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 VA = RVLocs[++i]; // skip ahead to next loc
1200 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1201 Flag);
1202 } else
1203 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1204
Bob Wilsondee46d72009-04-17 20:35:10 +00001205 // Guarantee that all emitted copies are
1206 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207 Flag = Chain.getValue(1);
1208 }
1209
1210 SDValue result;
1211 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215
1216 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001217}
1218
Bob Wilsonb62d2572009-11-03 00:02:05 +00001219// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1220// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1221// one of the above mentioned nodes. It has to be wrapped because otherwise
1222// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1223// be used to form addressing mode. These wrapped nodes will be selected
1224// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001225static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001226 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001227 // FIXME there is no actual debug info here
1228 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001229 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001230 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001231 if (CP->isMachineConstantPoolEntry())
1232 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1233 CP->getAlignment());
1234 else
1235 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1236 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001238}
1239
Bob Wilsonddb16df2009-10-30 05:45:42 +00001240SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001241 MachineFunction &MF = DAG.getMachineFunction();
1242 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1243 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001244 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001245 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001246 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001247 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1248 SDValue CPAddr;
1249 if (RelocM == Reloc::Static) {
1250 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1251 } else {
1252 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001253 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001254 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1255 ARMCP::CPBlockAddress,
1256 PCAdj);
1257 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1258 }
1259 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1260 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001261 PseudoSourceValue::getConstantPool(), 0,
1262 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001263 if (RelocM == Reloc::Static)
1264 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001265 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001266 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001267}
1268
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001269// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001270SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001271ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1272 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001274 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001275 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001276 MachineFunction &MF = DAG.getMachineFunction();
1277 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1278 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001279 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001280 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001281 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001282 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001284 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001285 PseudoSourceValue::getConstantPool(), 0,
1286 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001288
Evan Chenge7e0d622009-11-06 22:24:13 +00001289 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291
1292 // call __tls_get_addr.
1293 ArgListTy Args;
1294 ArgListEntry Entry;
1295 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001296 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001298 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001299 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001300 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1301 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001303 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001304 return CallResult.first;
1305}
1306
1307// Lower ISD::GlobalTLSAddress using the "initial exec" or
1308// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001309SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001310ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001311 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001314 SDValue Offset;
1315 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001316 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001317 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001318 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319
Chris Lattner4fb63d02009-07-15 04:12:33 +00001320 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001321 MachineFunction &MF = DAG.getMachineFunction();
1322 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1323 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1324 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001325 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1326 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001327 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001328 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001329 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001331 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001332 PseudoSourceValue::getConstantPool(), 0,
1333 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001334 Chain = Offset.getValue(1);
1335
Evan Chenge7e0d622009-11-06 22:24:13 +00001336 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001338
Evan Cheng9eda6892009-10-31 03:39:36 +00001339 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001340 PseudoSourceValue::getConstantPool(), 0,
1341 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001342 } else {
1343 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001344 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001345 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001347 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001348 PseudoSourceValue::getConstantPool(), 0,
1349 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001350 }
1351
1352 // The address of the thread local variable is the add of the thread
1353 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001354 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001355}
1356
Dan Gohman475871a2008-07-27 21:46:04 +00001357SDValue
1358ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001359 // TODO: implement the "local dynamic" model
1360 assert(Subtarget->isTargetELF() &&
1361 "TLS not implemented for non-ELF targets");
1362 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1363 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1364 // otherwise use the "Local Exec" TLS Model
1365 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1366 return LowerToTLSGeneralDynamicModel(GA, DAG);
1367 else
1368 return LowerToTLSExecModels(GA, DAG);
1369}
1370
Dan Gohman475871a2008-07-27 21:46:04 +00001371SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001372 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001373 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001374 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001375 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1376 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1377 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001378 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001379 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001380 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001381 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001383 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001384 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001385 PseudoSourceValue::getConstantPool(), 0,
1386 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001388 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001389 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001390 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001391 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001392 PseudoSourceValue::getGOT(), 0,
1393 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001394 return Result;
1395 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001396 // If we have T2 ops, we can materialize the address directly via movt/movw
1397 // pair. This is always cheaper.
1398 if (Subtarget->useMovt()) {
1399 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1400 DAG.getTargetGlobalAddress(GV, PtrVT));
1401 } else {
1402 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1403 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1404 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001405 PseudoSourceValue::getConstantPool(), 0,
1406 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001407 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001408 }
1409}
1410
Dan Gohman475871a2008-07-27 21:46:04 +00001411SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001412 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001413 MachineFunction &MF = DAG.getMachineFunction();
1414 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1415 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001416 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001417 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001418 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1419 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001420 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001421 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001422 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001423 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001424 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001425 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1426 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001427 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001428 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001429 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001431
Evan Cheng9eda6892009-10-31 03:39:36 +00001432 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001433 PseudoSourceValue::getConstantPool(), 0,
1434 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001435 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001436
1437 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001438 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001439 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001440 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001441
Evan Cheng63476a82009-09-03 07:04:02 +00001442 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001443 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001444 PseudoSourceValue::getGOT(), 0,
1445 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001446
1447 return Result;
1448}
1449
Dan Gohman475871a2008-07-27 21:46:04 +00001450SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001451 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001452 assert(Subtarget->isTargetELF() &&
1453 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001454 MachineFunction &MF = DAG.getMachineFunction();
1455 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1456 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001457 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001458 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001459 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001460 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1461 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001462 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001463 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001465 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001466 PseudoSourceValue::getConstantPool(), 0,
1467 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001468 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001469 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001470}
1471
Jim Grosbach0e0da732009-05-12 23:59:14 +00001472SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001473ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1474 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001475 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001476 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001477 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001478 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001479 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001481 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1482 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001483 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001484 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001485 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1486 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001487 EVT PtrVT = getPointerTy();
1488 DebugLoc dl = Op.getDebugLoc();
1489 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1490 SDValue CPAddr;
1491 unsigned PCAdj = (RelocM != Reloc::PIC_)
1492 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001493 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001494 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1495 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001496 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001498 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001499 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001500 PseudoSourceValue::getConstantPool(), 0,
1501 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001502 SDValue Chain = Result.getValue(1);
1503
1504 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001505 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001506 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1507 }
1508 return Result;
1509 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001510 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001511 SDValue Val = Subtarget->isThumb() ?
1512 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1513 DAG.getConstant(0, MVT::i32);
1514 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1515 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001516 }
1517}
1518
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001519static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1520 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001521 DebugLoc dl = Op.getDebugLoc();
1522 SDValue Op5 = Op.getOperand(5);
1523 SDValue Res;
1524 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1525 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001526 if (Subtarget->hasV7Ops())
1527 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1528 else
1529 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1530 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001531 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001532 if (Subtarget->hasV7Ops())
1533 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1534 else
1535 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1536 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001537 }
1538 return Res;
1539}
1540
Dan Gohman475871a2008-07-27 21:46:04 +00001541static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001542 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001543 // vastart just stores the address of the VarArgsFrameIndex slot into the
1544 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001545 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001546 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001547 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001548 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001549 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1550 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001551}
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001554ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1555 SDNode *Node = Op.getNode();
1556 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001558 SDValue Chain = Op.getOperand(0);
1559 SDValue Size = Op.getOperand(1);
1560 SDValue Align = Op.getOperand(2);
1561
1562 // Chain the dynamic stack allocation so that it doesn't modify the stack
1563 // pointer when other instructions are using the stack.
1564 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1565
1566 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1567 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1568 if (AlignVal > StackAlign)
1569 // Do this now since selection pass cannot introduce new target
1570 // independent node.
1571 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1572
1573 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1574 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1575 // do even more horrible hack later.
1576 MachineFunction &MF = DAG.getMachineFunction();
1577 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1578 if (AFI->isThumb1OnlyFunction()) {
1579 bool Negate = true;
1580 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1581 if (C) {
1582 uint32_t Val = C->getZExtValue();
1583 if (Val <= 508 && ((Val & 3) == 0))
1584 Negate = false;
1585 }
1586 if (Negate)
1587 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1588 }
1589
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001591 SDValue Ops1[] = { Chain, Size, Align };
1592 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1593 Chain = Res.getValue(1);
1594 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1595 DAG.getIntPtrConstant(0, true), SDValue());
1596 SDValue Ops2[] = { Res, Chain };
1597 return DAG.getMergeValues(Ops2, 2, dl);
1598}
1599
1600SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001601ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1602 SDValue &Root, SelectionDAG &DAG,
1603 DebugLoc dl) {
1604 MachineFunction &MF = DAG.getMachineFunction();
1605 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1606
1607 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001608 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001609 RC = ARM::tGPRRegisterClass;
1610 else
1611 RC = ARM::GPRRegisterClass;
1612
1613 // Transform the arguments stored in physical registers into virtual ones.
1614 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001616
1617 SDValue ArgValue2;
1618 if (NextVA.isMemLoc()) {
1619 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1620 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001621 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1622 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001623
1624 // Create load node to retrieve arguments from the stack.
1625 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001626 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001627 PseudoSourceValue::getFixedStack(FI), 0,
1628 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001629 } else {
1630 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 }
1633
Jim Grosbache5165492009-11-09 00:11:35 +00001634 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}
1636
1637SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001639 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 const SmallVectorImpl<ISD::InputArg>
1641 &Ins,
1642 DebugLoc dl, SelectionDAG &DAG,
1643 SmallVectorImpl<SDValue> &InVals) {
1644
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645 MachineFunction &MF = DAG.getMachineFunction();
1646 MachineFrameInfo *MFI = MF.getFrameInfo();
1647
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1649
1650 // Assign locations to all of the incoming arguments.
1651 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1653 *DAG.getContext());
1654 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001655 CCAssignFnForNode(CallConv, /* Return*/ false,
1656 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657
1658 SmallVector<SDValue, 16> ArgValues;
1659
1660 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1661 CCValAssign &VA = ArgLocs[i];
1662
Bob Wilsondee46d72009-04-17 20:35:10 +00001663 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001666
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 // f64 and vector types are split up into multiple registers or
1670 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 VA = ArgLocs[++i]; // skip ahead to next loc
1677 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1680 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001683 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1684 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 } else {
1688 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001689
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001691 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001693 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001695 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001697 RC = (AFI->isThumb1OnlyFunction() ?
1698 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001699 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001700 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001701
1702 // Transform the arguments in physical registers into virtual ones.
1703 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001705 }
1706
1707 // If this is an 8 or 16-bit value, it is really passed promoted
1708 // to 32 bits. Insert an assert[sz]ext to capture this, then
1709 // truncate to the right size.
1710 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001711 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712 case CCValAssign::Full: break;
1713 case CCValAssign::BCvt:
1714 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1715 break;
1716 case CCValAssign::SExt:
1717 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1718 DAG.getValueType(VA.getValVT()));
1719 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1720 break;
1721 case CCValAssign::ZExt:
1722 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1723 DAG.getValueType(VA.getValVT()));
1724 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1725 break;
1726 }
1727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729
1730 } else { // VA.isRegLoc()
1731
1732 // sanity check
1733 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001735
1736 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001737 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1738 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001739
Bob Wilsondee46d72009-04-17 20:35:10 +00001740 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001742 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001743 PseudoSourceValue::getFixedStack(FI), 0,
1744 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001745 }
1746 }
1747
1748 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001749 if (isVarArg) {
1750 static const unsigned GPRArgRegs[] = {
1751 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1752 };
1753
Bob Wilsondee46d72009-04-17 20:35:10 +00001754 unsigned NumGPRs = CCInfo.getFirstUnallocated
1755 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001756
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001757 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1758 unsigned VARegSize = (4 - NumGPRs) * 4;
1759 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001760 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001761 if (VARegSaveSize) {
1762 // If this function is vararg, store any remaining integer argument regs
1763 // to their spots on the stack so that they may be loaded by deferencing
1764 // the result of va_next.
1765 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001766 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001767 VARegSaveSize - VARegSize,
1768 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001770
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001772 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001773 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001774 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001775 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001776 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001777 RC = ARM::GPRRegisterClass;
1778
Bob Wilson998e1252009-04-20 18:36:57 +00001779 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001781 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001782 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1783 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001784 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001785 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001786 DAG.getConstant(4, getPointerTy()));
1787 }
1788 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001791 } else
1792 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001793 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001794 }
1795
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001797}
1798
1799/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001800static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001801 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001802 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001803 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001804 // Maybe this has already been legalized into the constant pool?
1805 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001807 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1808 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001809 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001810 }
1811 }
1812 return false;
1813}
1814
Evan Chenga8e29892007-01-19 07:51:42 +00001815/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1816/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001817SDValue
1818ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1819 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001820 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001821 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001822 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001823 // Constant does not fit, try adjusting it by one?
1824 switch (CC) {
1825 default: break;
1826 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001827 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001828 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001829 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001831 }
1832 break;
1833 case ISD::SETULT:
1834 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001835 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001836 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 }
1839 break;
1840 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001841 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001842 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001843 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001845 }
1846 break;
1847 case ISD::SETULE:
1848 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001849 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001850 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001852 }
1853 break;
1854 }
1855 }
1856 }
1857
1858 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001859 ARMISD::NodeType CompareType;
1860 switch (CondCode) {
1861 default:
1862 CompareType = ARMISD::CMP;
1863 break;
1864 case ARMCC::EQ:
1865 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001866 // Uses only Z Flag
1867 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001868 break;
1869 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1871 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001872}
1873
1874/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001875static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001876 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001878 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001880 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1882 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001883}
1884
Evan Cheng06b53c02009-11-12 07:13:11 +00001885SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001886 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue LHS = Op.getOperand(0);
1888 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001889 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue TrueVal = Op.getOperand(2);
1891 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001892 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001893
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001895 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001897 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001898 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001899 }
1900
1901 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001902 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001903
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1905 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001906 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1907 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001908 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001909 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001911 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001912 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001913 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001914 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001915 }
1916 return Result;
1917}
1918
Evan Cheng06b53c02009-11-12 07:13:11 +00001919SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001921 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue LHS = Op.getOperand(2);
1923 SDValue RHS = Op.getOperand(3);
1924 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001925 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001926
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001930 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001932 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001933 }
1934
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001936 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001937 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001938
Dale Johannesende064702009-02-06 21:50:26 +00001939 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1941 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1942 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001944 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001945 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001948 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001949 }
1950 return Res;
1951}
1952
Dan Gohman475871a2008-07-27 21:46:04 +00001953SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1954 SDValue Chain = Op.getOperand(0);
1955 SDValue Table = Op.getOperand(1);
1956 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001957 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001958
Owen Andersone50ed302009-08-10 22:56:29 +00001959 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001960 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1961 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001962 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001965 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1966 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001967 if (Subtarget->isThumb2()) {
1968 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1969 // which does another jump to the destination. This also makes it easier
1970 // to translate it to TBB / TBH later.
1971 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001973 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001974 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001975 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001976 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001977 PseudoSourceValue::getJumpTable(), 0,
1978 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001979 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001980 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001982 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001983 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001984 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001985 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001987 }
Evan Chenga8e29892007-01-19 07:51:42 +00001988}
1989
Bob Wilson76a312b2010-03-19 22:51:32 +00001990static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
1991 DebugLoc dl = Op.getDebugLoc();
1992 unsigned Opc;
1993
1994 switch (Op.getOpcode()) {
1995 default:
1996 assert(0 && "Invalid opcode!");
1997 case ISD::FP_TO_SINT:
1998 Opc = ARMISD::FTOSI;
1999 break;
2000 case ISD::FP_TO_UINT:
2001 Opc = ARMISD::FTOUI;
2002 break;
2003 }
2004 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2005 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2006}
2007
2008static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2009 EVT VT = Op.getValueType();
2010 DebugLoc dl = Op.getDebugLoc();
2011 unsigned Opc;
2012
2013 switch (Op.getOpcode()) {
2014 default:
2015 assert(0 && "Invalid opcode!");
2016 case ISD::SINT_TO_FP:
2017 Opc = ARMISD::SITOF;
2018 break;
2019 case ISD::UINT_TO_FP:
2020 Opc = ARMISD::UITOF;
2021 break;
2022 }
2023
2024 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2025 return DAG.getNode(Opc, dl, VT, Op);
2026}
2027
Dan Gohman475871a2008-07-27 21:46:04 +00002028static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002029 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002030 SDValue Tmp0 = Op.getOperand(0);
2031 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002032 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002033 EVT VT = Op.getValueType();
2034 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002035 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2036 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2038 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002039 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002040}
2041
Jim Grosbach0e0da732009-05-12 23:59:14 +00002042SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2043 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2044 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002045 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002046 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2047 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002048 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002049 ? ARM::R7 : ARM::R11;
2050 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2051 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002052 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2053 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002054 return FrameAddr;
2055}
2056
Dan Gohman475871a2008-07-27 21:46:04 +00002057SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002058ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002059 SDValue Chain,
2060 SDValue Dst, SDValue Src,
2061 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00002062 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002063 const Value *DstSV, uint64_t DstSVOff,
2064 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002065 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002066 // This requires 4-byte alignment.
2067 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002068 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002069 // This requires the copy size to be a constant, preferrably
2070 // within a subtarget-specific limit.
2071 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2072 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002073 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002074 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002075 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002076 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002077
2078 unsigned BytesLeft = SizeVal & 3;
2079 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002080 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002082 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002083 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002084 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue TFOps[MAX_LOADS_IN_LDM];
2086 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002087 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002088
Evan Cheng4102eb52007-10-22 22:11:27 +00002089 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2090 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002091 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002092 while (EmittedNumMemOps < NumMemOps) {
2093 for (i = 0;
2094 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002095 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2097 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002098 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002099 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002100 SrcOff += VTSize;
2101 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002103
Evan Cheng4102eb52007-10-22 22:11:27 +00002104 for (i = 0;
2105 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002106 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002107 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2108 DAG.getConstant(DstOff, MVT::i32)),
2109 DstSV, DstSVOff + DstOff, false, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002110 DstOff += VTSize;
2111 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002113
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002114 EmittedNumMemOps += i;
2115 }
2116
Bob Wilson2dc4f542009-03-20 22:42:55 +00002117 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002118 return Chain;
2119
2120 // Issue loads / stores for the trailing (1 - 3) bytes.
2121 unsigned BytesLeftSave = BytesLeft;
2122 i = 0;
2123 while (BytesLeft) {
2124 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002126 VTSize = 2;
2127 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002129 VTSize = 1;
2130 }
2131
Dale Johannesen0f502f62009-02-03 22:26:09 +00002132 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2134 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002135 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002136 TFOps[i] = Loads[i].getValue(1);
2137 ++i;
2138 SrcOff += VTSize;
2139 BytesLeft -= VTSize;
2140 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002142
2143 i = 0;
2144 BytesLeft = BytesLeftSave;
2145 while (BytesLeft) {
2146 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002148 VTSize = 2;
2149 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002151 VTSize = 1;
2152 }
2153
Dale Johannesen0f502f62009-02-03 22:26:09 +00002154 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2156 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002157 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002158 ++i;
2159 DstOff += VTSize;
2160 BytesLeft -= VTSize;
2161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002163}
2164
Duncan Sands1607f052008-12-01 11:39:25 +00002165static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002166 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002167 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002169 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2171 DAG.getConstant(0, MVT::i32));
2172 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2173 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002174 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002175 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002176
Jim Grosbache5165492009-11-09 00:11:35 +00002177 // Turn f64->i64 into VMOVRRD.
2178 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002180
Chris Lattner27a6c732007-11-24 07:07:01 +00002181 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002183}
2184
Bob Wilson5bafff32009-06-22 23:27:02 +00002185/// getZeroVector - Returns a vector of specified type with all zero elements.
2186///
Owen Andersone50ed302009-08-10 22:56:29 +00002187static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002188 assert(VT.isVector() && "Expected a vector type");
2189
2190 // Zero vectors are used to represent vector negation and in those cases
2191 // will be implemented with the NEON VNEG instruction. However, VNEG does
2192 // not support i64 elements, so sometimes the zero vectors will need to be
2193 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002194 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 // to their dest type. This ensures they get CSE'd.
2196 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002197 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2198 SmallVector<SDValue, 8> Ops;
2199 MVT TVT;
2200
2201 if (VT.getSizeInBits() == 64) {
2202 Ops.assign(8, Cst); TVT = MVT::v8i8;
2203 } else {
2204 Ops.assign(16, Cst); TVT = MVT::v16i8;
2205 }
2206 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002207
2208 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2209}
2210
2211/// getOnesVector - Returns a vector of specified type with all bits set.
2212///
Owen Andersone50ed302009-08-10 22:56:29 +00002213static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002214 assert(VT.isVector() && "Expected a vector type");
2215
Bob Wilson929ffa22009-10-30 20:13:25 +00002216 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002217 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002219 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2220 SmallVector<SDValue, 8> Ops;
2221 MVT TVT;
2222
2223 if (VT.getSizeInBits() == 64) {
2224 Ops.assign(8, Cst); TVT = MVT::v8i8;
2225 } else {
2226 Ops.assign(16, Cst); TVT = MVT::v16i8;
2227 }
2228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002229
2230 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2231}
2232
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002233/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2234/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002235SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002236 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2237 EVT VT = Op.getValueType();
2238 unsigned VTBits = VT.getSizeInBits();
2239 DebugLoc dl = Op.getDebugLoc();
2240 SDValue ShOpLo = Op.getOperand(0);
2241 SDValue ShOpHi = Op.getOperand(1);
2242 SDValue ShAmt = Op.getOperand(2);
2243 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002244 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002245
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002246 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2247
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002248 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2249 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2250 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2251 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2252 DAG.getConstant(VTBits, MVT::i32));
2253 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2254 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002255 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002256
2257 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2258 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002259 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002260 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002261 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2262 CCR, Cmp);
2263
2264 SDValue Ops[2] = { Lo, Hi };
2265 return DAG.getMergeValues(Ops, 2, dl);
2266}
2267
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002268/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2269/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002270SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002271 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2272 EVT VT = Op.getValueType();
2273 unsigned VTBits = VT.getSizeInBits();
2274 DebugLoc dl = Op.getDebugLoc();
2275 SDValue ShOpLo = Op.getOperand(0);
2276 SDValue ShOpHi = Op.getOperand(1);
2277 SDValue ShAmt = Op.getOperand(2);
2278 SDValue ARMCC;
2279
2280 assert(Op.getOpcode() == ISD::SHL_PARTS);
2281 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2282 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2283 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2284 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2285 DAG.getConstant(VTBits, MVT::i32));
2286 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2287 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2288
2289 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2290 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2291 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002292 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002293 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2294 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2295 CCR, Cmp);
2296
2297 SDValue Ops[2] = { Lo, Hi };
2298 return DAG.getMergeValues(Ops, 2, dl);
2299}
2300
Jim Grosbach3482c802010-01-18 19:58:49 +00002301static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2302 const ARMSubtarget *ST) {
2303 EVT VT = N->getValueType(0);
2304 DebugLoc dl = N->getDebugLoc();
2305
2306 if (!ST->hasV6T2Ops())
2307 return SDValue();
2308
2309 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2310 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2311}
2312
Bob Wilson5bafff32009-06-22 23:27:02 +00002313static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2314 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002315 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 DebugLoc dl = N->getDebugLoc();
2317
2318 // Lower vector shifts on NEON to use VSHL.
2319 if (VT.isVector()) {
2320 assert(ST->hasNEON() && "unexpected vector shift");
2321
2322 // Left shifts translate directly to the vshiftu intrinsic.
2323 if (N->getOpcode() == ISD::SHL)
2324 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002326 N->getOperand(0), N->getOperand(1));
2327
2328 assert((N->getOpcode() == ISD::SRA ||
2329 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2330
2331 // NEON uses the same intrinsics for both left and right shifts. For
2332 // right shifts, the shift amounts are negative, so negate the vector of
2333 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002334 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002335 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2336 getZeroVector(ShiftVT, DAG, dl),
2337 N->getOperand(1));
2338 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2339 Intrinsic::arm_neon_vshifts :
2340 Intrinsic::arm_neon_vshiftu);
2341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 N->getOperand(0), NegatedCount);
2344 }
2345
Eli Friedmance392eb2009-08-22 03:13:10 +00002346 // We can get here for a node like i32 = ISD::SHL i32, i64
2347 if (VT != MVT::i64)
2348 return SDValue();
2349
2350 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002351 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002352
Chris Lattner27a6c732007-11-24 07:07:01 +00002353 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2354 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002355 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002356 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002357
Chris Lattner27a6c732007-11-24 07:07:01 +00002358 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002359 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002360
Chris Lattner27a6c732007-11-24 07:07:01 +00002361 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2363 DAG.getConstant(0, MVT::i32));
2364 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2365 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002366
Chris Lattner27a6c732007-11-24 07:07:01 +00002367 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2368 // captures the result into a carry flag.
2369 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002371
Chris Lattner27a6c732007-11-24 07:07:01 +00002372 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002374
Chris Lattner27a6c732007-11-24 07:07:01 +00002375 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002377}
2378
Bob Wilson5bafff32009-06-22 23:27:02 +00002379static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2380 SDValue TmpOp0, TmpOp1;
2381 bool Invert = false;
2382 bool Swap = false;
2383 unsigned Opc = 0;
2384
2385 SDValue Op0 = Op.getOperand(0);
2386 SDValue Op1 = Op.getOperand(1);
2387 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2390 DebugLoc dl = Op.getDebugLoc();
2391
2392 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2393 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002394 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002395 case ISD::SETUNE:
2396 case ISD::SETNE: Invert = true; // Fallthrough
2397 case ISD::SETOEQ:
2398 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2399 case ISD::SETOLT:
2400 case ISD::SETLT: Swap = true; // Fallthrough
2401 case ISD::SETOGT:
2402 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2403 case ISD::SETOLE:
2404 case ISD::SETLE: Swap = true; // Fallthrough
2405 case ISD::SETOGE:
2406 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2407 case ISD::SETUGE: Swap = true; // Fallthrough
2408 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2409 case ISD::SETUGT: Swap = true; // Fallthrough
2410 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2411 case ISD::SETUEQ: Invert = true; // Fallthrough
2412 case ISD::SETONE:
2413 // Expand this to (OLT | OGT).
2414 TmpOp0 = Op0;
2415 TmpOp1 = Op1;
2416 Opc = ISD::OR;
2417 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2418 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2419 break;
2420 case ISD::SETUO: Invert = true; // Fallthrough
2421 case ISD::SETO:
2422 // Expand this to (OLT | OGE).
2423 TmpOp0 = Op0;
2424 TmpOp1 = Op1;
2425 Opc = ISD::OR;
2426 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2427 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2428 break;
2429 }
2430 } else {
2431 // Integer comparisons.
2432 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002433 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 case ISD::SETNE: Invert = true;
2435 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2436 case ISD::SETLT: Swap = true;
2437 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2438 case ISD::SETLE: Swap = true;
2439 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2440 case ISD::SETULT: Swap = true;
2441 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2442 case ISD::SETULE: Swap = true;
2443 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2444 }
2445
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002446 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 if (Opc == ARMISD::VCEQ) {
2448
2449 SDValue AndOp;
2450 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2451 AndOp = Op0;
2452 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2453 AndOp = Op1;
2454
2455 // Ignore bitconvert.
2456 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2457 AndOp = AndOp.getOperand(0);
2458
2459 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2460 Opc = ARMISD::VTST;
2461 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2462 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2463 Invert = !Invert;
2464 }
2465 }
2466 }
2467
2468 if (Swap)
2469 std::swap(Op0, Op1);
2470
2471 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2472
2473 if (Invert)
2474 Result = DAG.getNOT(dl, Result, VT);
2475
2476 return Result;
2477}
2478
2479/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2480/// VMOV instruction, and if so, return the constant being splatted.
2481static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2482 unsigned SplatBitSize, SelectionDAG &DAG) {
2483 switch (SplatBitSize) {
2484 case 8:
2485 // Any 1-byte value is OK.
2486 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002488
2489 case 16:
2490 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2491 if ((SplatBits & ~0xff) == 0 ||
2492 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002494 break;
2495
2496 case 32:
2497 // NEON's 32-bit VMOV supports splat values where:
2498 // * only one byte is nonzero, or
2499 // * the least significant byte is 0xff and the second byte is nonzero, or
2500 // * the least significant 2 bytes are 0xff and the third is nonzero.
2501 if ((SplatBits & ~0xff) == 0 ||
2502 (SplatBits & ~0xff00) == 0 ||
2503 (SplatBits & ~0xff0000) == 0 ||
2504 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507 if ((SplatBits & ~0xffff) == 0 &&
2508 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002510
2511 if ((SplatBits & ~0xffffff) == 0 &&
2512 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002514
2515 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2516 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2517 // VMOV.I32. A (very) minor optimization would be to replicate the value
2518 // and fall through here to test for a valid 64-bit splat. But, then the
2519 // caller would also need to check and handle the change in size.
2520 break;
2521
2522 case 64: {
2523 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2524 uint64_t BitMask = 0xff;
2525 uint64_t Val = 0;
2526 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2527 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2528 Val |= BitMask;
2529 else if ((SplatBits & BitMask) != 0)
2530 return SDValue();
2531 BitMask <<= 8;
2532 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 }
2535
2536 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002537 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 break;
2539 }
2540
2541 return SDValue();
2542}
2543
2544/// getVMOVImm - If this is a build_vector of constants which can be
2545/// formed by using a VMOV instruction of the specified element size,
2546/// return the constant being splatted. The ByteSize field indicates the
2547/// number of bytes of each element [1248].
2548SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2549 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2550 APInt SplatBits, SplatUndef;
2551 unsigned SplatBitSize;
2552 bool HasAnyUndefs;
2553 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2554 HasAnyUndefs, ByteSize * 8))
2555 return SDValue();
2556
2557 if (SplatBitSize > ByteSize * 8)
2558 return SDValue();
2559
2560 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2561 SplatBitSize, DAG);
2562}
2563
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002564static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2565 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002566 unsigned NumElts = VT.getVectorNumElements();
2567 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002568 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002569
2570 // If this is a VEXT shuffle, the immediate value is the index of the first
2571 // element. The other shuffle indices must be the successive elements after
2572 // the first one.
2573 unsigned ExpectedElt = Imm;
2574 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002575 // Increment the expected index. If it wraps around, it may still be
2576 // a VEXT but the source vectors must be swapped.
2577 ExpectedElt += 1;
2578 if (ExpectedElt == NumElts * 2) {
2579 ExpectedElt = 0;
2580 ReverseVEXT = true;
2581 }
2582
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002583 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002584 return false;
2585 }
2586
2587 // Adjust the index value if the source operands will be swapped.
2588 if (ReverseVEXT)
2589 Imm -= NumElts;
2590
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002591 return true;
2592}
2593
Bob Wilson8bb9e482009-07-26 00:39:34 +00002594/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2595/// instruction with the specified blocksize. (The order of the elements
2596/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002597static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2598 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002599 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2600 "Only possible block sizes for VREV are: 16, 32, 64");
2601
Bob Wilson8bb9e482009-07-26 00:39:34 +00002602 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002603 if (EltSz == 64)
2604 return false;
2605
2606 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002607 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002608
2609 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2610 return false;
2611
2612 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002613 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002614 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2615 return false;
2616 }
2617
2618 return true;
2619}
2620
Bob Wilsonc692cb72009-08-21 20:54:19 +00002621static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2622 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002623 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2624 if (EltSz == 64)
2625 return false;
2626
Bob Wilsonc692cb72009-08-21 20:54:19 +00002627 unsigned NumElts = VT.getVectorNumElements();
2628 WhichResult = (M[0] == 0 ? 0 : 1);
2629 for (unsigned i = 0; i < NumElts; i += 2) {
2630 if ((unsigned) M[i] != i + WhichResult ||
2631 (unsigned) M[i+1] != i + NumElts + WhichResult)
2632 return false;
2633 }
2634 return true;
2635}
2636
Bob Wilson324f4f12009-12-03 06:40:55 +00002637/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2638/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2639/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2640static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2641 unsigned &WhichResult) {
2642 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2643 if (EltSz == 64)
2644 return false;
2645
2646 unsigned NumElts = VT.getVectorNumElements();
2647 WhichResult = (M[0] == 0 ? 0 : 1);
2648 for (unsigned i = 0; i < NumElts; i += 2) {
2649 if ((unsigned) M[i] != i + WhichResult ||
2650 (unsigned) M[i+1] != i + WhichResult)
2651 return false;
2652 }
2653 return true;
2654}
2655
Bob Wilsonc692cb72009-08-21 20:54:19 +00002656static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2657 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002658 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2659 if (EltSz == 64)
2660 return false;
2661
Bob Wilsonc692cb72009-08-21 20:54:19 +00002662 unsigned NumElts = VT.getVectorNumElements();
2663 WhichResult = (M[0] == 0 ? 0 : 1);
2664 for (unsigned i = 0; i != NumElts; ++i) {
2665 if ((unsigned) M[i] != 2 * i + WhichResult)
2666 return false;
2667 }
2668
2669 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002670 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002671 return false;
2672
2673 return true;
2674}
2675
Bob Wilson324f4f12009-12-03 06:40:55 +00002676/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2677/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2678/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2679static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2680 unsigned &WhichResult) {
2681 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2682 if (EltSz == 64)
2683 return false;
2684
2685 unsigned Half = VT.getVectorNumElements() / 2;
2686 WhichResult = (M[0] == 0 ? 0 : 1);
2687 for (unsigned j = 0; j != 2; ++j) {
2688 unsigned Idx = WhichResult;
2689 for (unsigned i = 0; i != Half; ++i) {
2690 if ((unsigned) M[i + j * Half] != Idx)
2691 return false;
2692 Idx += 2;
2693 }
2694 }
2695
2696 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2697 if (VT.is64BitVector() && EltSz == 32)
2698 return false;
2699
2700 return true;
2701}
2702
Bob Wilsonc692cb72009-08-21 20:54:19 +00002703static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2704 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002705 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2706 if (EltSz == 64)
2707 return false;
2708
Bob Wilsonc692cb72009-08-21 20:54:19 +00002709 unsigned NumElts = VT.getVectorNumElements();
2710 WhichResult = (M[0] == 0 ? 0 : 1);
2711 unsigned Idx = WhichResult * NumElts / 2;
2712 for (unsigned i = 0; i != NumElts; i += 2) {
2713 if ((unsigned) M[i] != Idx ||
2714 (unsigned) M[i+1] != Idx + NumElts)
2715 return false;
2716 Idx += 1;
2717 }
2718
2719 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002720 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002721 return false;
2722
2723 return true;
2724}
2725
Bob Wilson324f4f12009-12-03 06:40:55 +00002726/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2727/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2728/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2729static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2730 unsigned &WhichResult) {
2731 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2732 if (EltSz == 64)
2733 return false;
2734
2735 unsigned NumElts = VT.getVectorNumElements();
2736 WhichResult = (M[0] == 0 ? 0 : 1);
2737 unsigned Idx = WhichResult * NumElts / 2;
2738 for (unsigned i = 0; i != NumElts; i += 2) {
2739 if ((unsigned) M[i] != Idx ||
2740 (unsigned) M[i+1] != Idx)
2741 return false;
2742 Idx += 1;
2743 }
2744
2745 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2746 if (VT.is64BitVector() && EltSz == 32)
2747 return false;
2748
2749 return true;
2750}
2751
2752
Owen Andersone50ed302009-08-10 22:56:29 +00002753static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002755 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 if (ConstVal->isNullValue())
2757 return getZeroVector(VT, DAG, dl);
2758 if (ConstVal->isAllOnesValue())
2759 return getOnesVector(VT, DAG, dl);
2760
Owen Andersone50ed302009-08-10 22:56:29 +00002761 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 if (VT.is64BitVector()) {
2763 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002764 case 8: CanonicalVT = MVT::v8i8; break;
2765 case 16: CanonicalVT = MVT::v4i16; break;
2766 case 32: CanonicalVT = MVT::v2i32; break;
2767 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002768 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002769 }
2770 } else {
2771 assert(VT.is128BitVector() && "unknown splat vector size");
2772 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 case 8: CanonicalVT = MVT::v16i8; break;
2774 case 16: CanonicalVT = MVT::v8i16; break;
2775 case 32: CanonicalVT = MVT::v4i32; break;
2776 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002777 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002778 }
2779 }
2780
2781 // Build a canonical splat for this value.
2782 SmallVector<SDValue, 8> Ops;
2783 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2784 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2785 Ops.size());
2786 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2787}
2788
2789// If this is a case we can't handle, return null and let the default
2790// expansion code take care of it.
2791static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002792 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002794 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002795
2796 APInt SplatBits, SplatUndef;
2797 unsigned SplatBitSize;
2798 bool HasAnyUndefs;
2799 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002800 if (SplatBitSize <= 64) {
2801 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2802 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2803 if (Val.getNode())
2804 return BuildSplat(Val, VT, DAG, dl);
2805 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002806 }
2807
2808 // If there are only 2 elements in a 128-bit vector, insert them into an
2809 // undef vector. This handles the common case for 128-bit vector argument
2810 // passing, where the insertions should be translated to subreg accesses
2811 // with no real instructions.
2812 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2813 SDValue Val = DAG.getUNDEF(VT);
2814 SDValue Op0 = Op.getOperand(0);
2815 SDValue Op1 = Op.getOperand(1);
2816 if (Op0.getOpcode() != ISD::UNDEF)
2817 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2818 DAG.getIntPtrConstant(0));
2819 if (Op1.getOpcode() != ISD::UNDEF)
2820 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2821 DAG.getIntPtrConstant(1));
2822 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002823 }
2824
2825 return SDValue();
2826}
2827
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002828/// isShuffleMaskLegal - Targets can use this to indicate that they only
2829/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2830/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2831/// are assumed to be legal.
2832bool
2833ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2834 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002835 if (VT.getVectorNumElements() == 4 &&
2836 (VT.is128BitVector() || VT.is64BitVector())) {
2837 unsigned PFIndexes[4];
2838 for (unsigned i = 0; i != 4; ++i) {
2839 if (M[i] < 0)
2840 PFIndexes[i] = 8;
2841 else
2842 PFIndexes[i] = M[i];
2843 }
2844
2845 // Compute the index in the perfect shuffle table.
2846 unsigned PFTableIndex =
2847 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2848 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2849 unsigned Cost = (PFEntry >> 30);
2850
2851 if (Cost <= 4)
2852 return true;
2853 }
2854
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002855 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002856 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002857
2858 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2859 isVREVMask(M, VT, 64) ||
2860 isVREVMask(M, VT, 32) ||
2861 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002862 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2863 isVTRNMask(M, VT, WhichResult) ||
2864 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002865 isVZIPMask(M, VT, WhichResult) ||
2866 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2867 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2868 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002869}
2870
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002871/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2872/// the specified operations to build the shuffle.
2873static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2874 SDValue RHS, SelectionDAG &DAG,
2875 DebugLoc dl) {
2876 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2877 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2878 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2879
2880 enum {
2881 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2882 OP_VREV,
2883 OP_VDUP0,
2884 OP_VDUP1,
2885 OP_VDUP2,
2886 OP_VDUP3,
2887 OP_VEXT1,
2888 OP_VEXT2,
2889 OP_VEXT3,
2890 OP_VUZPL, // VUZP, left result
2891 OP_VUZPR, // VUZP, right result
2892 OP_VZIPL, // VZIP, left result
2893 OP_VZIPR, // VZIP, right result
2894 OP_VTRNL, // VTRN, left result
2895 OP_VTRNR // VTRN, right result
2896 };
2897
2898 if (OpNum == OP_COPY) {
2899 if (LHSID == (1*9+2)*9+3) return LHS;
2900 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2901 return RHS;
2902 }
2903
2904 SDValue OpLHS, OpRHS;
2905 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2906 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2907 EVT VT = OpLHS.getValueType();
2908
2909 switch (OpNum) {
2910 default: llvm_unreachable("Unknown shuffle opcode!");
2911 case OP_VREV:
2912 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2913 case OP_VDUP0:
2914 case OP_VDUP1:
2915 case OP_VDUP2:
2916 case OP_VDUP3:
2917 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002918 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002919 case OP_VEXT1:
2920 case OP_VEXT2:
2921 case OP_VEXT3:
2922 return DAG.getNode(ARMISD::VEXT, dl, VT,
2923 OpLHS, OpRHS,
2924 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2925 case OP_VUZPL:
2926 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002927 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002928 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2929 case OP_VZIPL:
2930 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002931 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002932 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2933 case OP_VTRNL:
2934 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002935 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2936 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002937 }
2938}
2939
Bob Wilson5bafff32009-06-22 23:27:02 +00002940static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002941 SDValue V1 = Op.getOperand(0);
2942 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002943 DebugLoc dl = Op.getDebugLoc();
2944 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002945 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002946 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002947
Bob Wilson28865062009-08-13 02:13:04 +00002948 // Convert shuffles that are directly supported on NEON to target-specific
2949 // DAG nodes, instead of keeping them as shuffles and matching them again
2950 // during code selection. This is more efficient and avoids the possibility
2951 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002952 // FIXME: floating-point vectors should be canonicalized to integer vectors
2953 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002954 SVN->getMask(ShuffleMask);
2955
2956 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002957 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002958 // If this is undef splat, generate it via "just" vdup, if possible.
2959 if (Lane == -1) Lane = 0;
2960
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002961 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2962 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002963 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002964 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002965 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002966 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002967
2968 bool ReverseVEXT;
2969 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002970 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002971 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002972 std::swap(V1, V2);
2973 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002974 DAG.getConstant(Imm, MVT::i32));
2975 }
2976
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002977 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002978 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002979 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002980 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002981 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002982 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2983
Bob Wilsonc692cb72009-08-21 20:54:19 +00002984 // Check for Neon shuffles that modify both input vectors in place.
2985 // If both results are used, i.e., if there are two shuffles with the same
2986 // source operands and with masks corresponding to both results of one of
2987 // these operations, DAG memoization will ensure that a single node is
2988 // used for both shuffles.
2989 unsigned WhichResult;
2990 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2991 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2992 V1, V2).getValue(WhichResult);
2993 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2994 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2995 V1, V2).getValue(WhichResult);
2996 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2997 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2998 V1, V2).getValue(WhichResult);
2999
Bob Wilson324f4f12009-12-03 06:40:55 +00003000 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3001 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3002 V1, V1).getValue(WhichResult);
3003 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3004 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3005 V1, V1).getValue(WhichResult);
3006 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3007 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3008 V1, V1).getValue(WhichResult);
3009
Bob Wilsonc692cb72009-08-21 20:54:19 +00003010 // If the shuffle is not directly supported and it has 4 elements, use
3011 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003012 if (VT.getVectorNumElements() == 4 &&
3013 (VT.is128BitVector() || VT.is64BitVector())) {
3014 unsigned PFIndexes[4];
3015 for (unsigned i = 0; i != 4; ++i) {
3016 if (ShuffleMask[i] < 0)
3017 PFIndexes[i] = 8;
3018 else
3019 PFIndexes[i] = ShuffleMask[i];
3020 }
3021
3022 // Compute the index in the perfect shuffle table.
3023 unsigned PFTableIndex =
3024 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3025
3026 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3027 unsigned Cost = (PFEntry >> 30);
3028
3029 if (Cost <= 4)
3030 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3031 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003032
Bob Wilson22cac0d2009-08-14 05:16:33 +00003033 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003034}
3035
Bob Wilson5bafff32009-06-22 23:27:02 +00003036static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003039 SDValue Vec = Op.getOperand(0);
3040 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003041 assert(VT == MVT::i32 &&
3042 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3043 "unexpected type for custom-lowering vector extract");
3044 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003045}
3046
Bob Wilsona6d65862009-08-03 20:36:38 +00003047static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3048 // The only time a CONCAT_VECTORS operation can have legal types is when
3049 // two 64-bit vectors are concatenated to a 128-bit vector.
3050 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3051 "unexpected CONCAT_VECTORS");
3052 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003054 SDValue Op0 = Op.getOperand(0);
3055 SDValue Op1 = Op.getOperand(1);
3056 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3058 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003059 DAG.getIntPtrConstant(0));
3060 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3062 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003063 DAG.getIntPtrConstant(1));
3064 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003065}
3066
Dan Gohman475871a2008-07-27 21:46:04 +00003067SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003068 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003069 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003070 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003071 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003072 case ISD::GlobalAddress:
3073 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3074 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003075 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003076 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3077 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003078 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003079 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003080 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003081 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003082 case ISD::SINT_TO_FP:
3083 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3084 case ISD::FP_TO_SINT:
3085 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003086 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003087 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003088 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003089 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003090 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3091 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003092 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003093 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003094 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003096 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003097 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003098 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003099 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003100 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3101 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3102 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003103 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003104 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003105 }
Dan Gohman475871a2008-07-27 21:46:04 +00003106 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003107}
3108
Duncan Sands1607f052008-12-01 11:39:25 +00003109/// ReplaceNodeResults - Replace the results of node with an illegal result
3110/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003111void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3112 SmallVectorImpl<SDValue>&Results,
3113 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003114 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003115 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003116 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003117 return;
3118 case ISD::BIT_CONVERT:
3119 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3120 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003121 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003122 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003123 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003124 if (Res.getNode())
3125 Results.push_back(Res);
3126 return;
3127 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003128 }
3129}
Chris Lattner27a6c732007-11-24 07:07:01 +00003130
Evan Chenga8e29892007-01-19 07:51:42 +00003131//===----------------------------------------------------------------------===//
3132// ARM Scheduler Hooks
3133//===----------------------------------------------------------------------===//
3134
3135MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003136ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3137 MachineBasicBlock *BB,
3138 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003139 unsigned dest = MI->getOperand(0).getReg();
3140 unsigned ptr = MI->getOperand(1).getReg();
3141 unsigned oldval = MI->getOperand(2).getReg();
3142 unsigned newval = MI->getOperand(3).getReg();
3143 unsigned scratch = BB->getParent()->getRegInfo()
3144 .createVirtualRegister(ARM::GPRRegisterClass);
3145 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3146 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003147 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003148
3149 unsigned ldrOpc, strOpc;
3150 switch (Size) {
3151 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003152 case 1:
3153 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3154 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3155 break;
3156 case 2:
3157 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3158 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3159 break;
3160 case 4:
3161 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3162 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3163 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003164 }
3165
3166 MachineFunction *MF = BB->getParent();
3167 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3168 MachineFunction::iterator It = BB;
3169 ++It; // insert the new blocks after the current block
3170
3171 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3172 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3173 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3174 MF->insert(It, loop1MBB);
3175 MF->insert(It, loop2MBB);
3176 MF->insert(It, exitMBB);
3177 exitMBB->transferSuccessors(BB);
3178
3179 // thisMBB:
3180 // ...
3181 // fallthrough --> loop1MBB
3182 BB->addSuccessor(loop1MBB);
3183
3184 // loop1MBB:
3185 // ldrex dest, [ptr]
3186 // cmp dest, oldval
3187 // bne exitMBB
3188 BB = loop1MBB;
3189 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003190 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003191 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003192 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3193 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003194 BB->addSuccessor(loop2MBB);
3195 BB->addSuccessor(exitMBB);
3196
3197 // loop2MBB:
3198 // strex scratch, newval, [ptr]
3199 // cmp scratch, #0
3200 // bne loop1MBB
3201 BB = loop2MBB;
3202 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3203 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003204 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003205 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003206 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3207 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003208 BB->addSuccessor(loop1MBB);
3209 BB->addSuccessor(exitMBB);
3210
3211 // exitMBB:
3212 // ...
3213 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003214
3215 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3216
Jim Grosbach5278eb82009-12-11 01:42:04 +00003217 return BB;
3218}
3219
3220MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003221ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3222 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003223 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3224 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3225
3226 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003227 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003228 MachineFunction::iterator It = BB;
3229 ++It;
3230
3231 unsigned dest = MI->getOperand(0).getReg();
3232 unsigned ptr = MI->getOperand(1).getReg();
3233 unsigned incr = MI->getOperand(2).getReg();
3234 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003235
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003236 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003237 unsigned ldrOpc, strOpc;
3238 switch (Size) {
3239 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003240 case 1:
3241 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003242 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003243 break;
3244 case 2:
3245 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3246 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3247 break;
3248 case 4:
3249 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3250 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3251 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003252 }
3253
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003254 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3255 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3256 MF->insert(It, loopMBB);
3257 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003258 exitMBB->transferSuccessors(BB);
3259
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003260 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003261 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3262 unsigned scratch2 = (!BinOpcode) ? incr :
3263 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3264
3265 // thisMBB:
3266 // ...
3267 // fallthrough --> loopMBB
3268 BB->addSuccessor(loopMBB);
3269
3270 // loopMBB:
3271 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003272 // <binop> scratch2, dest, incr
3273 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003274 // cmp scratch, #0
3275 // bne- loopMBB
3276 // fallthrough --> exitMBB
3277 BB = loopMBB;
3278 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003279 if (BinOpcode) {
3280 // operand order needs to go the other way for NAND
3281 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3282 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3283 addReg(incr).addReg(dest)).addReg(0);
3284 else
3285 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3286 addReg(dest).addReg(incr)).addReg(0);
3287 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003288
3289 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3290 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003291 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003292 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003293 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3294 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003295
3296 BB->addSuccessor(loopMBB);
3297 BB->addSuccessor(exitMBB);
3298
3299 // exitMBB:
3300 // ...
3301 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003302
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003303 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003304
Jim Grosbachc3c23542009-12-14 04:22:04 +00003305 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003306}
3307
3308MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003309ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003310 MachineBasicBlock *BB,
3311 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003312 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003313 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003314 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003315 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003316 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003317 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003318 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003319
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003320 case ARM::ATOMIC_LOAD_ADD_I8:
3321 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3322 case ARM::ATOMIC_LOAD_ADD_I16:
3323 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3324 case ARM::ATOMIC_LOAD_ADD_I32:
3325 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003326
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003327 case ARM::ATOMIC_LOAD_AND_I8:
3328 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3329 case ARM::ATOMIC_LOAD_AND_I16:
3330 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3331 case ARM::ATOMIC_LOAD_AND_I32:
3332 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003333
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003334 case ARM::ATOMIC_LOAD_OR_I8:
3335 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3336 case ARM::ATOMIC_LOAD_OR_I16:
3337 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3338 case ARM::ATOMIC_LOAD_OR_I32:
3339 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003340
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003341 case ARM::ATOMIC_LOAD_XOR_I8:
3342 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3343 case ARM::ATOMIC_LOAD_XOR_I16:
3344 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3345 case ARM::ATOMIC_LOAD_XOR_I32:
3346 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003347
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003348 case ARM::ATOMIC_LOAD_NAND_I8:
3349 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3350 case ARM::ATOMIC_LOAD_NAND_I16:
3351 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3352 case ARM::ATOMIC_LOAD_NAND_I32:
3353 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003354
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003355 case ARM::ATOMIC_LOAD_SUB_I8:
3356 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3357 case ARM::ATOMIC_LOAD_SUB_I16:
3358 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3359 case ARM::ATOMIC_LOAD_SUB_I32:
3360 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003361
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003362 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3363 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3364 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003365
3366 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3367 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3368 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003369
Evan Cheng007ea272009-08-12 05:17:19 +00003370 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003371 // To "insert" a SELECT_CC instruction, we actually have to insert the
3372 // diamond control-flow pattern. The incoming instruction knows the
3373 // destination vreg to set, the condition code register to branch on, the
3374 // true/false values to select between, and a branch opcode to use.
3375 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003376 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003377 ++It;
3378
3379 // thisMBB:
3380 // ...
3381 // TrueVal = ...
3382 // cmpTY ccX, r1, r2
3383 // bCC copy1MBB
3384 // fallthrough --> copy0MBB
3385 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003386 MachineFunction *F = BB->getParent();
3387 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3388 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003389 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003390 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003391 F->insert(It, copy0MBB);
3392 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003393 // Update machine-CFG edges by first adding all successors of the current
3394 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003395 // Also inform sdisel of the edge changes.
3396 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3397 E = BB->succ_end(); I != E; ++I) {
3398 EM->insert(std::make_pair(*I, sinkMBB));
3399 sinkMBB->addSuccessor(*I);
3400 }
Evan Chenga8e29892007-01-19 07:51:42 +00003401 // Next, remove all successors of the current block, and add the true
3402 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003403 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003404 BB->removeSuccessor(BB->succ_begin());
3405 BB->addSuccessor(copy0MBB);
3406 BB->addSuccessor(sinkMBB);
3407
3408 // copy0MBB:
3409 // %FalseValue = ...
3410 // # fallthrough to sinkMBB
3411 BB = copy0MBB;
3412
3413 // Update machine-CFG edges
3414 BB->addSuccessor(sinkMBB);
3415
3416 // sinkMBB:
3417 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3418 // ...
3419 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003420 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003421 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3422 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3423
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003424 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003425 return BB;
3426 }
Evan Cheng86198642009-08-07 00:34:42 +00003427
3428 case ARM::tANDsp:
3429 case ARM::tADDspr_:
3430 case ARM::tSUBspi_:
3431 case ARM::t2SUBrSPi_:
3432 case ARM::t2SUBrSPi12_:
3433 case ARM::t2SUBrSPs_: {
3434 MachineFunction *MF = BB->getParent();
3435 unsigned DstReg = MI->getOperand(0).getReg();
3436 unsigned SrcReg = MI->getOperand(1).getReg();
3437 bool DstIsDead = MI->getOperand(0).isDead();
3438 bool SrcIsKill = MI->getOperand(1).isKill();
3439
3440 if (SrcReg != ARM::SP) {
3441 // Copy the source to SP from virtual register.
3442 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3443 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3444 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3445 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3446 .addReg(SrcReg, getKillRegState(SrcIsKill));
3447 }
3448
3449 unsigned OpOpc = 0;
3450 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3451 switch (MI->getOpcode()) {
3452 default:
3453 llvm_unreachable("Unexpected pseudo instruction!");
3454 case ARM::tANDsp:
3455 OpOpc = ARM::tAND;
3456 NeedPred = true;
3457 break;
3458 case ARM::tADDspr_:
3459 OpOpc = ARM::tADDspr;
3460 break;
3461 case ARM::tSUBspi_:
3462 OpOpc = ARM::tSUBspi;
3463 break;
3464 case ARM::t2SUBrSPi_:
3465 OpOpc = ARM::t2SUBrSPi;
3466 NeedPred = true; NeedCC = true;
3467 break;
3468 case ARM::t2SUBrSPi12_:
3469 OpOpc = ARM::t2SUBrSPi12;
3470 NeedPred = true;
3471 break;
3472 case ARM::t2SUBrSPs_:
3473 OpOpc = ARM::t2SUBrSPs;
3474 NeedPred = true; NeedCC = true; NeedOp3 = true;
3475 break;
3476 }
3477 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3478 if (OpOpc == ARM::tAND)
3479 AddDefaultT1CC(MIB);
3480 MIB.addReg(ARM::SP);
3481 MIB.addOperand(MI->getOperand(2));
3482 if (NeedOp3)
3483 MIB.addOperand(MI->getOperand(3));
3484 if (NeedPred)
3485 AddDefaultPred(MIB);
3486 if (NeedCC)
3487 AddDefaultCC(MIB);
3488
3489 // Copy the result from SP to virtual register.
3490 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3491 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3492 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3493 BuildMI(BB, dl, TII->get(CopyOpc))
3494 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3495 .addReg(ARM::SP);
3496 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3497 return BB;
3498 }
Evan Chenga8e29892007-01-19 07:51:42 +00003499 }
3500}
3501
3502//===----------------------------------------------------------------------===//
3503// ARM Optimization Hooks
3504//===----------------------------------------------------------------------===//
3505
Chris Lattnerd1980a52009-03-12 06:52:53 +00003506static
3507SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3508 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003509 SelectionDAG &DAG = DCI.DAG;
3510 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003511 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003512 unsigned Opc = N->getOpcode();
3513 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3514 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3515 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3516 ISD::CondCode CC = ISD::SETCC_INVALID;
3517
3518 if (isSlctCC) {
3519 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3520 } else {
3521 SDValue CCOp = Slct.getOperand(0);
3522 if (CCOp.getOpcode() == ISD::SETCC)
3523 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3524 }
3525
3526 bool DoXform = false;
3527 bool InvCC = false;
3528 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3529 "Bad input!");
3530
3531 if (LHS.getOpcode() == ISD::Constant &&
3532 cast<ConstantSDNode>(LHS)->isNullValue()) {
3533 DoXform = true;
3534 } else if (CC != ISD::SETCC_INVALID &&
3535 RHS.getOpcode() == ISD::Constant &&
3536 cast<ConstantSDNode>(RHS)->isNullValue()) {
3537 std::swap(LHS, RHS);
3538 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003539 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003540 Op0.getOperand(0).getValueType();
3541 bool isInt = OpVT.isInteger();
3542 CC = ISD::getSetCCInverse(CC, isInt);
3543
3544 if (!TLI.isCondCodeLegal(CC, OpVT))
3545 return SDValue(); // Inverse operator isn't legal.
3546
3547 DoXform = true;
3548 InvCC = true;
3549 }
3550
3551 if (DoXform) {
3552 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3553 if (isSlctCC)
3554 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3555 Slct.getOperand(0), Slct.getOperand(1), CC);
3556 SDValue CCOp = Slct.getOperand(0);
3557 if (InvCC)
3558 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3559 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3560 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3561 CCOp, OtherOp, Result);
3562 }
3563 return SDValue();
3564}
3565
3566/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3567static SDValue PerformADDCombine(SDNode *N,
3568 TargetLowering::DAGCombinerInfo &DCI) {
3569 // added by evan in r37685 with no testcase.
3570 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003571
Chris Lattnerd1980a52009-03-12 06:52:53 +00003572 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3573 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3574 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3575 if (Result.getNode()) return Result;
3576 }
3577 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3578 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3579 if (Result.getNode()) return Result;
3580 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003581
Chris Lattnerd1980a52009-03-12 06:52:53 +00003582 return SDValue();
3583}
3584
3585/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3586static SDValue PerformSUBCombine(SDNode *N,
3587 TargetLowering::DAGCombinerInfo &DCI) {
3588 // added by evan in r37685 with no testcase.
3589 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003590
Chris Lattnerd1980a52009-03-12 06:52:53 +00003591 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3592 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3593 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3594 if (Result.getNode()) return Result;
3595 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003596
Chris Lattnerd1980a52009-03-12 06:52:53 +00003597 return SDValue();
3598}
3599
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003600/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3601/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003602static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003603 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003604 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003605 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003606 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003607 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003608 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003609}
3610
Bob Wilson5bafff32009-06-22 23:27:02 +00003611/// getVShiftImm - Check if this is a valid build_vector for the immediate
3612/// operand of a vector shift operation, where all the elements of the
3613/// build_vector must have the same constant integer value.
3614static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3615 // Ignore bit_converts.
3616 while (Op.getOpcode() == ISD::BIT_CONVERT)
3617 Op = Op.getOperand(0);
3618 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3619 APInt SplatBits, SplatUndef;
3620 unsigned SplatBitSize;
3621 bool HasAnyUndefs;
3622 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3623 HasAnyUndefs, ElementBits) ||
3624 SplatBitSize > ElementBits)
3625 return false;
3626 Cnt = SplatBits.getSExtValue();
3627 return true;
3628}
3629
3630/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3631/// operand of a vector shift left operation. That value must be in the range:
3632/// 0 <= Value < ElementBits for a left shift; or
3633/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003634static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003635 assert(VT.isVector() && "vector shift count is not a vector type");
3636 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3637 if (! getVShiftImm(Op, ElementBits, Cnt))
3638 return false;
3639 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3640}
3641
3642/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3643/// operand of a vector shift right operation. For a shift opcode, the value
3644/// is positive, but for an intrinsic the value count must be negative. The
3645/// absolute value must be in the range:
3646/// 1 <= |Value| <= ElementBits for a right shift; or
3647/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003648static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003649 int64_t &Cnt) {
3650 assert(VT.isVector() && "vector shift count is not a vector type");
3651 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3652 if (! getVShiftImm(Op, ElementBits, Cnt))
3653 return false;
3654 if (isIntrinsic)
3655 Cnt = -Cnt;
3656 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3657}
3658
3659/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3660static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3661 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3662 switch (IntNo) {
3663 default:
3664 // Don't do anything for most intrinsics.
3665 break;
3666
3667 // Vector shifts: check for immediate versions and lower them.
3668 // Note: This is done during DAG combining instead of DAG legalizing because
3669 // the build_vectors for 64-bit vector element shift counts are generally
3670 // not legal, and it is hard to see their values after they get legalized to
3671 // loads from a constant pool.
3672 case Intrinsic::arm_neon_vshifts:
3673 case Intrinsic::arm_neon_vshiftu:
3674 case Intrinsic::arm_neon_vshiftls:
3675 case Intrinsic::arm_neon_vshiftlu:
3676 case Intrinsic::arm_neon_vshiftn:
3677 case Intrinsic::arm_neon_vrshifts:
3678 case Intrinsic::arm_neon_vrshiftu:
3679 case Intrinsic::arm_neon_vrshiftn:
3680 case Intrinsic::arm_neon_vqshifts:
3681 case Intrinsic::arm_neon_vqshiftu:
3682 case Intrinsic::arm_neon_vqshiftsu:
3683 case Intrinsic::arm_neon_vqshiftns:
3684 case Intrinsic::arm_neon_vqshiftnu:
3685 case Intrinsic::arm_neon_vqshiftnsu:
3686 case Intrinsic::arm_neon_vqrshiftns:
3687 case Intrinsic::arm_neon_vqrshiftnu:
3688 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003689 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003690 int64_t Cnt;
3691 unsigned VShiftOpc = 0;
3692
3693 switch (IntNo) {
3694 case Intrinsic::arm_neon_vshifts:
3695 case Intrinsic::arm_neon_vshiftu:
3696 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3697 VShiftOpc = ARMISD::VSHL;
3698 break;
3699 }
3700 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3701 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3702 ARMISD::VSHRs : ARMISD::VSHRu);
3703 break;
3704 }
3705 return SDValue();
3706
3707 case Intrinsic::arm_neon_vshiftls:
3708 case Intrinsic::arm_neon_vshiftlu:
3709 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3710 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003711 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003712
3713 case Intrinsic::arm_neon_vrshifts:
3714 case Intrinsic::arm_neon_vrshiftu:
3715 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3716 break;
3717 return SDValue();
3718
3719 case Intrinsic::arm_neon_vqshifts:
3720 case Intrinsic::arm_neon_vqshiftu:
3721 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3722 break;
3723 return SDValue();
3724
3725 case Intrinsic::arm_neon_vqshiftsu:
3726 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3727 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003728 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003729
3730 case Intrinsic::arm_neon_vshiftn:
3731 case Intrinsic::arm_neon_vrshiftn:
3732 case Intrinsic::arm_neon_vqshiftns:
3733 case Intrinsic::arm_neon_vqshiftnu:
3734 case Intrinsic::arm_neon_vqshiftnsu:
3735 case Intrinsic::arm_neon_vqrshiftns:
3736 case Intrinsic::arm_neon_vqrshiftnu:
3737 case Intrinsic::arm_neon_vqrshiftnsu:
3738 // Narrowing shifts require an immediate right shift.
3739 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3740 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003741 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003742
3743 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003744 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003745 }
3746
3747 switch (IntNo) {
3748 case Intrinsic::arm_neon_vshifts:
3749 case Intrinsic::arm_neon_vshiftu:
3750 // Opcode already set above.
3751 break;
3752 case Intrinsic::arm_neon_vshiftls:
3753 case Intrinsic::arm_neon_vshiftlu:
3754 if (Cnt == VT.getVectorElementType().getSizeInBits())
3755 VShiftOpc = ARMISD::VSHLLi;
3756 else
3757 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3758 ARMISD::VSHLLs : ARMISD::VSHLLu);
3759 break;
3760 case Intrinsic::arm_neon_vshiftn:
3761 VShiftOpc = ARMISD::VSHRN; break;
3762 case Intrinsic::arm_neon_vrshifts:
3763 VShiftOpc = ARMISD::VRSHRs; break;
3764 case Intrinsic::arm_neon_vrshiftu:
3765 VShiftOpc = ARMISD::VRSHRu; break;
3766 case Intrinsic::arm_neon_vrshiftn:
3767 VShiftOpc = ARMISD::VRSHRN; break;
3768 case Intrinsic::arm_neon_vqshifts:
3769 VShiftOpc = ARMISD::VQSHLs; break;
3770 case Intrinsic::arm_neon_vqshiftu:
3771 VShiftOpc = ARMISD::VQSHLu; break;
3772 case Intrinsic::arm_neon_vqshiftsu:
3773 VShiftOpc = ARMISD::VQSHLsu; break;
3774 case Intrinsic::arm_neon_vqshiftns:
3775 VShiftOpc = ARMISD::VQSHRNs; break;
3776 case Intrinsic::arm_neon_vqshiftnu:
3777 VShiftOpc = ARMISD::VQSHRNu; break;
3778 case Intrinsic::arm_neon_vqshiftnsu:
3779 VShiftOpc = ARMISD::VQSHRNsu; break;
3780 case Intrinsic::arm_neon_vqrshiftns:
3781 VShiftOpc = ARMISD::VQRSHRNs; break;
3782 case Intrinsic::arm_neon_vqrshiftnu:
3783 VShiftOpc = ARMISD::VQRSHRNu; break;
3784 case Intrinsic::arm_neon_vqrshiftnsu:
3785 VShiftOpc = ARMISD::VQRSHRNsu; break;
3786 }
3787
3788 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003790 }
3791
3792 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003793 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 int64_t Cnt;
3795 unsigned VShiftOpc = 0;
3796
3797 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3798 VShiftOpc = ARMISD::VSLI;
3799 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3800 VShiftOpc = ARMISD::VSRI;
3801 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003802 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003803 }
3804
3805 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3806 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003808 }
3809
3810 case Intrinsic::arm_neon_vqrshifts:
3811 case Intrinsic::arm_neon_vqrshiftu:
3812 // No immediate versions of these to check for.
3813 break;
3814 }
3815
3816 return SDValue();
3817}
3818
3819/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3820/// lowers them. As with the vector shift intrinsics, this is done during DAG
3821/// combining instead of DAG legalizing because the build_vectors for 64-bit
3822/// vector element shift counts are generally not legal, and it is hard to see
3823/// their values after they get legalized to loads from a constant pool.
3824static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3825 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003826 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003827
3828 // Nothing to be done for scalar shifts.
3829 if (! VT.isVector())
3830 return SDValue();
3831
3832 assert(ST->hasNEON() && "unexpected vector shift");
3833 int64_t Cnt;
3834
3835 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003836 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
3838 case ISD::SHL:
3839 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3840 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003842 break;
3843
3844 case ISD::SRA:
3845 case ISD::SRL:
3846 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3847 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3848 ARMISD::VSHRs : ARMISD::VSHRu);
3849 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003851 }
3852 }
3853 return SDValue();
3854}
3855
3856/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3857/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3858static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3859 const ARMSubtarget *ST) {
3860 SDValue N0 = N->getOperand(0);
3861
3862 // Check for sign- and zero-extensions of vector extract operations of 8-
3863 // and 16-bit vector elements. NEON supports these directly. They are
3864 // handled during DAG combining because type legalization will promote them
3865 // to 32-bit types and it is messy to recognize the operations after that.
3866 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3867 SDValue Vec = N0.getOperand(0);
3868 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003869 EVT VT = N->getValueType(0);
3870 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003871 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3872
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 if (VT == MVT::i32 &&
3874 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003875 TLI.isTypeLegal(Vec.getValueType())) {
3876
3877 unsigned Opc = 0;
3878 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003879 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003880 case ISD::SIGN_EXTEND:
3881 Opc = ARMISD::VGETLANEs;
3882 break;
3883 case ISD::ZERO_EXTEND:
3884 case ISD::ANY_EXTEND:
3885 Opc = ARMISD::VGETLANEu;
3886 break;
3887 }
3888 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3889 }
3890 }
3891
3892 return SDValue();
3893}
3894
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003895/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3896/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3897static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3898 const ARMSubtarget *ST) {
3899 // If the target supports NEON, try to use vmax/vmin instructions for f32
3900 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3901 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3902 // a NaN; only do the transformation when it matches that behavior.
3903
3904 // For now only do this when using NEON for FP operations; if using VFP, it
3905 // is not obvious that the benefit outweighs the cost of switching to the
3906 // NEON pipeline.
3907 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3908 N->getValueType(0) != MVT::f32)
3909 return SDValue();
3910
3911 SDValue CondLHS = N->getOperand(0);
3912 SDValue CondRHS = N->getOperand(1);
3913 SDValue LHS = N->getOperand(2);
3914 SDValue RHS = N->getOperand(3);
3915 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3916
3917 unsigned Opcode = 0;
3918 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003919 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003920 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003921 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003922 IsReversed = true ; // x CC y ? y : x
3923 } else {
3924 return SDValue();
3925 }
3926
Bob Wilsone742bb52010-02-24 22:15:53 +00003927 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003928 switch (CC) {
3929 default: break;
3930 case ISD::SETOLT:
3931 case ISD::SETOLE:
3932 case ISD::SETLT:
3933 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003934 case ISD::SETULT:
3935 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003936 // If LHS is NaN, an ordered comparison will be false and the result will
3937 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
3938 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3939 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
3940 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3941 break;
3942 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
3943 // will return -0, so vmin can only be used for unsafe math or if one of
3944 // the operands is known to be nonzero.
3945 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
3946 !UnsafeFPMath &&
3947 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3948 break;
3949 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003950 break;
3951
3952 case ISD::SETOGT:
3953 case ISD::SETOGE:
3954 case ISD::SETGT:
3955 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003956 case ISD::SETUGT:
3957 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003958 // If LHS is NaN, an ordered comparison will be false and the result will
3959 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
3960 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3961 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
3962 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3963 break;
3964 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
3965 // will return +0, so vmax can only be used for unsafe math or if one of
3966 // the operands is known to be nonzero.
3967 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
3968 !UnsafeFPMath &&
3969 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3970 break;
3971 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003972 break;
3973 }
3974
3975 if (!Opcode)
3976 return SDValue();
3977 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3978}
3979
Dan Gohman475871a2008-07-27 21:46:04 +00003980SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003981 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003982 switch (N->getOpcode()) {
3983 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003984 case ISD::ADD: return PerformADDCombine(N, DCI);
3985 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003986 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003987 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003988 case ISD::SHL:
3989 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003990 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003991 case ISD::SIGN_EXTEND:
3992 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003993 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
3994 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003995 }
Dan Gohman475871a2008-07-27 21:46:04 +00003996 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003997}
3998
Bill Wendlingaf566342009-08-15 21:21:19 +00003999bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4000 if (!Subtarget->hasV6Ops())
4001 // Pre-v6 does not support unaligned mem access.
4002 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004003 else {
4004 // v6+ may or may not support unaligned mem access depending on the system
4005 // configuration.
4006 // FIXME: This is pretty conservative. Should we provide cmdline option to
4007 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004008 if (!Subtarget->isTargetDarwin())
4009 return false;
4010 }
4011
4012 switch (VT.getSimpleVT().SimpleTy) {
4013 default:
4014 return false;
4015 case MVT::i8:
4016 case MVT::i16:
4017 case MVT::i32:
4018 return true;
4019 // FIXME: VLD1 etc with standard alignment is legal.
4020 }
4021}
4022
Evan Chenge6c835f2009-08-14 20:09:37 +00004023static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4024 if (V < 0)
4025 return false;
4026
4027 unsigned Scale = 1;
4028 switch (VT.getSimpleVT().SimpleTy) {
4029 default: return false;
4030 case MVT::i1:
4031 case MVT::i8:
4032 // Scale == 1;
4033 break;
4034 case MVT::i16:
4035 // Scale == 2;
4036 Scale = 2;
4037 break;
4038 case MVT::i32:
4039 // Scale == 4;
4040 Scale = 4;
4041 break;
4042 }
4043
4044 if ((V & (Scale - 1)) != 0)
4045 return false;
4046 V /= Scale;
4047 return V == (V & ((1LL << 5) - 1));
4048}
4049
4050static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4051 const ARMSubtarget *Subtarget) {
4052 bool isNeg = false;
4053 if (V < 0) {
4054 isNeg = true;
4055 V = - V;
4056 }
4057
4058 switch (VT.getSimpleVT().SimpleTy) {
4059 default: return false;
4060 case MVT::i1:
4061 case MVT::i8:
4062 case MVT::i16:
4063 case MVT::i32:
4064 // + imm12 or - imm8
4065 if (isNeg)
4066 return V == (V & ((1LL << 8) - 1));
4067 return V == (V & ((1LL << 12) - 1));
4068 case MVT::f32:
4069 case MVT::f64:
4070 // Same as ARM mode. FIXME: NEON?
4071 if (!Subtarget->hasVFP2())
4072 return false;
4073 if ((V & 3) != 0)
4074 return false;
4075 V >>= 2;
4076 return V == (V & ((1LL << 8) - 1));
4077 }
4078}
4079
Evan Chengb01fad62007-03-12 23:30:29 +00004080/// isLegalAddressImmediate - Return true if the integer value can be used
4081/// as the offset of the target addressing mode for load / store of the
4082/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004083static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004084 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004085 if (V == 0)
4086 return true;
4087
Evan Cheng65011532009-03-09 19:15:00 +00004088 if (!VT.isSimple())
4089 return false;
4090
Evan Chenge6c835f2009-08-14 20:09:37 +00004091 if (Subtarget->isThumb1Only())
4092 return isLegalT1AddressImmediate(V, VT);
4093 else if (Subtarget->isThumb2())
4094 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004095
Evan Chenge6c835f2009-08-14 20:09:37 +00004096 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004097 if (V < 0)
4098 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004100 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 case MVT::i1:
4102 case MVT::i8:
4103 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004104 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004105 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004107 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004108 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 case MVT::f32:
4110 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004111 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004112 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004113 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004114 return false;
4115 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004116 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004117 }
Evan Chenga8e29892007-01-19 07:51:42 +00004118}
4119
Evan Chenge6c835f2009-08-14 20:09:37 +00004120bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4121 EVT VT) const {
4122 int Scale = AM.Scale;
4123 if (Scale < 0)
4124 return false;
4125
4126 switch (VT.getSimpleVT().SimpleTy) {
4127 default: return false;
4128 case MVT::i1:
4129 case MVT::i8:
4130 case MVT::i16:
4131 case MVT::i32:
4132 if (Scale == 1)
4133 return true;
4134 // r + r << imm
4135 Scale = Scale & ~1;
4136 return Scale == 2 || Scale == 4 || Scale == 8;
4137 case MVT::i64:
4138 // r + r
4139 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4140 return true;
4141 return false;
4142 case MVT::isVoid:
4143 // Note, we allow "void" uses (basically, uses that aren't loads or
4144 // stores), because arm allows folding a scale into many arithmetic
4145 // operations. This should be made more precise and revisited later.
4146
4147 // Allow r << imm, but the imm has to be a multiple of two.
4148 if (Scale & 1) return false;
4149 return isPowerOf2_32(Scale);
4150 }
4151}
4152
Chris Lattner37caf8c2007-04-09 23:33:39 +00004153/// isLegalAddressingMode - Return true if the addressing mode represented
4154/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004155bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004156 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004157 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004158 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004159 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004160
Chris Lattner37caf8c2007-04-09 23:33:39 +00004161 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004162 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004163 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004164
Chris Lattner37caf8c2007-04-09 23:33:39 +00004165 switch (AM.Scale) {
4166 case 0: // no scale reg, must be "r+i" or "r", or "i".
4167 break;
4168 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004169 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004170 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004171 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004172 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004173 // ARM doesn't support any R+R*scale+imm addr modes.
4174 if (AM.BaseOffs)
4175 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004176
Bob Wilson2c7dab12009-04-08 17:55:28 +00004177 if (!VT.isSimple())
4178 return false;
4179
Evan Chenge6c835f2009-08-14 20:09:37 +00004180 if (Subtarget->isThumb2())
4181 return isLegalT2ScaledAddressingMode(AM, VT);
4182
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004183 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004185 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 case MVT::i1:
4187 case MVT::i8:
4188 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004189 if (Scale < 0) Scale = -Scale;
4190 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004191 return true;
4192 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004193 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004195 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004196 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004197 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004198 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004199 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004200
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004202 // Note, we allow "void" uses (basically, uses that aren't loads or
4203 // stores), because arm allows folding a scale into many arithmetic
4204 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004205
Chris Lattner37caf8c2007-04-09 23:33:39 +00004206 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004207 if (Scale & 1) return false;
4208 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004209 }
4210 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004211 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004212 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004213}
4214
Evan Cheng77e47512009-11-11 19:05:52 +00004215/// isLegalICmpImmediate - Return true if the specified immediate is legal
4216/// icmp immediate, that is the target has icmp instructions which can compare
4217/// a register against the immediate without having to materialize the
4218/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004219bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004220 if (!Subtarget->isThumb())
4221 return ARM_AM::getSOImmVal(Imm) != -1;
4222 if (Subtarget->isThumb2())
4223 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004224 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004225}
4226
Owen Andersone50ed302009-08-10 22:56:29 +00004227static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004228 bool isSEXTLoad, SDValue &Base,
4229 SDValue &Offset, bool &isInc,
4230 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004231 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4232 return false;
4233
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004235 // AddressingMode 3
4236 Base = Ptr->getOperand(0);
4237 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004238 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004239 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004240 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004241 isInc = false;
4242 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4243 return true;
4244 }
4245 }
4246 isInc = (Ptr->getOpcode() == ISD::ADD);
4247 Offset = Ptr->getOperand(1);
4248 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004250 // AddressingMode 2
4251 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004252 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004253 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004254 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004255 isInc = false;
4256 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4257 Base = Ptr->getOperand(0);
4258 return true;
4259 }
4260 }
4261
4262 if (Ptr->getOpcode() == ISD::ADD) {
4263 isInc = true;
4264 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4265 if (ShOpcVal != ARM_AM::no_shift) {
4266 Base = Ptr->getOperand(1);
4267 Offset = Ptr->getOperand(0);
4268 } else {
4269 Base = Ptr->getOperand(0);
4270 Offset = Ptr->getOperand(1);
4271 }
4272 return true;
4273 }
4274
4275 isInc = (Ptr->getOpcode() == ISD::ADD);
4276 Base = Ptr->getOperand(0);
4277 Offset = Ptr->getOperand(1);
4278 return true;
4279 }
4280
Jim Grosbache5165492009-11-09 00:11:35 +00004281 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004282 return false;
4283}
4284
Owen Andersone50ed302009-08-10 22:56:29 +00004285static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004286 bool isSEXTLoad, SDValue &Base,
4287 SDValue &Offset, bool &isInc,
4288 SelectionDAG &DAG) {
4289 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4290 return false;
4291
4292 Base = Ptr->getOperand(0);
4293 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4294 int RHSC = (int)RHS->getZExtValue();
4295 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4296 assert(Ptr->getOpcode() == ISD::ADD);
4297 isInc = false;
4298 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4299 return true;
4300 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4301 isInc = Ptr->getOpcode() == ISD::ADD;
4302 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4303 return true;
4304 }
4305 }
4306
4307 return false;
4308}
4309
Evan Chenga8e29892007-01-19 07:51:42 +00004310/// getPreIndexedAddressParts - returns true by value, base pointer and
4311/// offset pointer and addressing mode by reference if the node's address
4312/// can be legally represented as pre-indexed load / store address.
4313bool
Dan Gohman475871a2008-07-27 21:46:04 +00004314ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4315 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004316 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004317 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004318 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004319 return false;
4320
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004322 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004323 bool isSEXTLoad = false;
4324 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4325 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004326 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004327 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4328 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4329 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004330 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004331 } else
4332 return false;
4333
4334 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004335 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004336 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004337 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4338 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004339 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004340 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004341 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004342 if (!isLegal)
4343 return false;
4344
4345 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4346 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004347}
4348
4349/// getPostIndexedAddressParts - returns true by value, base pointer and
4350/// offset pointer and addressing mode by reference if this node can be
4351/// combined with a load / store to form a post-indexed load / store.
4352bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue &Base,
4354 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004355 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004356 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004357 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004358 return false;
4359
Owen Andersone50ed302009-08-10 22:56:29 +00004360 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004362 bool isSEXTLoad = false;
4363 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004364 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004365 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4366 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004367 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004368 } else
4369 return false;
4370
4371 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004372 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004373 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004374 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004375 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004376 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004377 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4378 isInc, DAG);
4379 if (!isLegal)
4380 return false;
4381
4382 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4383 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004384}
4385
Dan Gohman475871a2008-07-27 21:46:04 +00004386void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004387 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004388 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004389 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004390 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004391 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004392 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004393 switch (Op.getOpcode()) {
4394 default: break;
4395 case ARMISD::CMOV: {
4396 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004397 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004398 if (KnownZero == 0 && KnownOne == 0) return;
4399
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004400 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004401 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4402 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004403 KnownZero &= KnownZeroRHS;
4404 KnownOne &= KnownOneRHS;
4405 return;
4406 }
4407 }
4408}
4409
4410//===----------------------------------------------------------------------===//
4411// ARM Inline Assembly Support
4412//===----------------------------------------------------------------------===//
4413
4414/// getConstraintType - Given a constraint letter, return the type of
4415/// constraint it is for this target.
4416ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004417ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4418 if (Constraint.size() == 1) {
4419 switch (Constraint[0]) {
4420 default: break;
4421 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004422 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004423 }
Evan Chenga8e29892007-01-19 07:51:42 +00004424 }
Chris Lattner4234f572007-03-25 02:14:49 +00004425 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004426}
4427
Bob Wilson2dc4f542009-03-20 22:42:55 +00004428std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004429ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004430 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004431 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004432 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004433 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004434 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004435 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004436 return std::make_pair(0U, ARM::tGPRRegisterClass);
4437 else
4438 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004439 case 'r':
4440 return std::make_pair(0U, ARM::GPRRegisterClass);
4441 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004443 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004444 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004445 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004446 if (VT.getSizeInBits() == 128)
4447 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004448 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004449 }
4450 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004451 if (StringRef("{cc}").equals_lower(Constraint))
4452 return std::make_pair(0U, ARM::CCRRegisterClass);
4453
Evan Chenga8e29892007-01-19 07:51:42 +00004454 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4455}
4456
4457std::vector<unsigned> ARMTargetLowering::
4458getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004459 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004460 if (Constraint.size() != 1)
4461 return std::vector<unsigned>();
4462
4463 switch (Constraint[0]) { // GCC ARM Constraint Letters
4464 default: break;
4465 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004466 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4467 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4468 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004469 case 'r':
4470 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4471 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4472 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4473 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004474 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004476 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4477 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4478 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4479 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4480 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4481 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4482 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4483 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004484 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004485 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4486 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4487 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4488 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004489 if (VT.getSizeInBits() == 128)
4490 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4491 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004492 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004493 }
4494
4495 return std::vector<unsigned>();
4496}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004497
4498/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4499/// vector. If it is invalid, don't add anything to Ops.
4500void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4501 char Constraint,
4502 bool hasMemory,
4503 std::vector<SDValue>&Ops,
4504 SelectionDAG &DAG) const {
4505 SDValue Result(0, 0);
4506
4507 switch (Constraint) {
4508 default: break;
4509 case 'I': case 'J': case 'K': case 'L':
4510 case 'M': case 'N': case 'O':
4511 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4512 if (!C)
4513 return;
4514
4515 int64_t CVal64 = C->getSExtValue();
4516 int CVal = (int) CVal64;
4517 // None of these constraints allow values larger than 32 bits. Check
4518 // that the value fits in an int.
4519 if (CVal != CVal64)
4520 return;
4521
4522 switch (Constraint) {
4523 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004524 if (Subtarget->isThumb1Only()) {
4525 // This must be a constant between 0 and 255, for ADD
4526 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004527 if (CVal >= 0 && CVal <= 255)
4528 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004529 } else if (Subtarget->isThumb2()) {
4530 // A constant that can be used as an immediate value in a
4531 // data-processing instruction.
4532 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4533 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004534 } else {
4535 // A constant that can be used as an immediate value in a
4536 // data-processing instruction.
4537 if (ARM_AM::getSOImmVal(CVal) != -1)
4538 break;
4539 }
4540 return;
4541
4542 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004543 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004544 // This must be a constant between -255 and -1, for negated ADD
4545 // immediates. This can be used in GCC with an "n" modifier that
4546 // prints the negated value, for use with SUB instructions. It is
4547 // not useful otherwise but is implemented for compatibility.
4548 if (CVal >= -255 && CVal <= -1)
4549 break;
4550 } else {
4551 // This must be a constant between -4095 and 4095. It is not clear
4552 // what this constraint is intended for. Implemented for
4553 // compatibility with GCC.
4554 if (CVal >= -4095 && CVal <= 4095)
4555 break;
4556 }
4557 return;
4558
4559 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004560 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004561 // A 32-bit value where only one byte has a nonzero value. Exclude
4562 // zero to match GCC. This constraint is used by GCC internally for
4563 // constants that can be loaded with a move/shift combination.
4564 // It is not useful otherwise but is implemented for compatibility.
4565 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4566 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004567 } else if (Subtarget->isThumb2()) {
4568 // A constant whose bitwise inverse can be used as an immediate
4569 // value in a data-processing instruction. This can be used in GCC
4570 // with a "B" modifier that prints the inverted value, for use with
4571 // BIC and MVN instructions. It is not useful otherwise but is
4572 // implemented for compatibility.
4573 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4574 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004575 } else {
4576 // A constant whose bitwise inverse can be used as an immediate
4577 // value in a data-processing instruction. This can be used in GCC
4578 // with a "B" modifier that prints the inverted value, for use with
4579 // BIC and MVN instructions. It is not useful otherwise but is
4580 // implemented for compatibility.
4581 if (ARM_AM::getSOImmVal(~CVal) != -1)
4582 break;
4583 }
4584 return;
4585
4586 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004587 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004588 // This must be a constant between -7 and 7,
4589 // for 3-operand ADD/SUB immediate instructions.
4590 if (CVal >= -7 && CVal < 7)
4591 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004592 } else if (Subtarget->isThumb2()) {
4593 // A constant whose negation can be used as an immediate value in a
4594 // data-processing instruction. This can be used in GCC with an "n"
4595 // modifier that prints the negated value, for use with SUB
4596 // instructions. It is not useful otherwise but is implemented for
4597 // compatibility.
4598 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4599 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004600 } else {
4601 // A constant whose negation can be used as an immediate value in a
4602 // data-processing instruction. This can be used in GCC with an "n"
4603 // modifier that prints the negated value, for use with SUB
4604 // instructions. It is not useful otherwise but is implemented for
4605 // compatibility.
4606 if (ARM_AM::getSOImmVal(-CVal) != -1)
4607 break;
4608 }
4609 return;
4610
4611 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004612 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004613 // This must be a multiple of 4 between 0 and 1020, for
4614 // ADD sp + immediate.
4615 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4616 break;
4617 } else {
4618 // A power of two or a constant between 0 and 32. This is used in
4619 // GCC for the shift amount on shifted register operands, but it is
4620 // useful in general for any shift amounts.
4621 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4622 break;
4623 }
4624 return;
4625
4626 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004627 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004628 // This must be a constant between 0 and 31, for shift amounts.
4629 if (CVal >= 0 && CVal <= 31)
4630 break;
4631 }
4632 return;
4633
4634 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004635 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004636 // This must be a multiple of 4 between -508 and 508, for
4637 // ADD/SUB sp = sp + immediate.
4638 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4639 break;
4640 }
4641 return;
4642 }
4643 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4644 break;
4645 }
4646
4647 if (Result.getNode()) {
4648 Ops.push_back(Result);
4649 return;
4650 }
4651 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4652 Ops, DAG);
4653}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004654
4655bool
4656ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4657 // The ARM target isn't yet aware of offsets.
4658 return false;
4659}
Evan Cheng39382422009-10-28 01:44:26 +00004660
4661int ARM::getVFPf32Imm(const APFloat &FPImm) {
4662 APInt Imm = FPImm.bitcastToAPInt();
4663 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4664 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4665 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4666
4667 // We can handle 4 bits of mantissa.
4668 // mantissa = (16+UInt(e:f:g:h))/16.
4669 if (Mantissa & 0x7ffff)
4670 return -1;
4671 Mantissa >>= 19;
4672 if ((Mantissa & 0xf) != Mantissa)
4673 return -1;
4674
4675 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4676 if (Exp < -3 || Exp > 4)
4677 return -1;
4678 Exp = ((Exp+3) & 0x7) ^ 4;
4679
4680 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4681}
4682
4683int ARM::getVFPf64Imm(const APFloat &FPImm) {
4684 APInt Imm = FPImm.bitcastToAPInt();
4685 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4686 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4687 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4688
4689 // We can handle 4 bits of mantissa.
4690 // mantissa = (16+UInt(e:f:g:h))/16.
4691 if (Mantissa & 0xffffffffffffLL)
4692 return -1;
4693 Mantissa >>= 48;
4694 if ((Mantissa & 0xf) != Mantissa)
4695 return -1;
4696
4697 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4698 if (Exp < -3 || Exp > 4)
4699 return -1;
4700 Exp = ((Exp+3) & 0x7) ^ 4;
4701
4702 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4703}
4704
4705/// isFPImmLegal - Returns true if the target can instruction select the
4706/// specified FP immediate natively. If false, the legalizer will
4707/// materialize the FP immediate as a load from a constant pool.
4708bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4709 if (!Subtarget->hasVFP3())
4710 return false;
4711 if (VT == MVT::f32)
4712 return ARM::getVFPf32Imm(Imm) != -1;
4713 if (VT == MVT::f64)
4714 return ARM::getVFPf64Imm(Imm) != -1;
4715 return false;
4716}