blob: 80c40cdbd1d3b1b3a8664828922b34ec72628a60 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025using namespace llvm;
26
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000027/// AddLiveIn - This helper function adds the specified physical register to the
28/// MachineFunction as a live in value. It also creates a corresponding virtual
29/// register for it.
30static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
31 TargetRegisterClass *RC) {
32 assert(RC->contains(PReg) && "Not the correct regclass!");
33 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
34 MF.addLiveIn(PReg, VReg);
35 return VReg;
36}
37
38AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
39 // Set up the TargetLowering object.
40 //I am having problems with shr n ubyte 1
41 setShiftAmountType(MVT::i64);
42 setSetCCResultType(MVT::i64);
43 setSetCCResultContents(ZeroOrOneSetCCResult);
44
Chris Lattner111c2fa2006-10-06 22:46:51 +000045 setUsesGlobalOffsetTable(true);
46
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000060
61 setStoreXAction(MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000062
Evan Chengc35497f2006-10-30 08:02:39 +000063 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
64 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000065 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000066 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000067
Andrew Lenharth7794bd32006-06-27 23:19:14 +000068 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
69
Chris Lattner3e2bafd2005-09-28 22:29:17 +000070 setOperationAction(ISD::FREM, MVT::f32, Expand);
71 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000072
73 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000074 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000075 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
76 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
77
Andrew Lenharth120ab482005-09-29 22:54:56 +000078 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000079 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
80 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
81 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
82 }
Nate Begemand88fc032006-01-14 03:14:10 +000083 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000084 setOperationAction(ISD::ROTL , MVT::i64, Expand);
85 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000086
Andrew Lenharth53d89702005-12-25 01:34:27 +000087 setOperationAction(ISD::SREM , MVT::i64, Custom);
88 setOperationAction(ISD::UREM , MVT::i64, Custom);
89 setOperationAction(ISD::SDIV , MVT::i64, Custom);
90 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000091
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000092 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
93 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
94 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
95
96 // We don't support sin/cos/sqrt
97 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000101
102 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000103 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000104
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000105 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000106
Andrew Lenharth3553d862007-01-24 21:09:16 +0000107 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
108
Chris Lattnerf73bae12005-11-29 06:16:21 +0000109 // We don't have line number support yet.
110 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000111 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
112 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000113
114 // Not implemented yet.
115 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
116 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000117 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
118
Andrew Lenharth53d89702005-12-25 01:34:27 +0000119 // We want to legalize GlobalAddress and ConstantPool and
120 // ExternalSymbols nodes into the appropriate instructions to
121 // materialize the address.
122 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
123 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
124 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000125
Andrew Lenharth0e538792006-01-25 21:54:38 +0000126 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000127 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000128 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000129 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000130 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000131
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000132 setOperationAction(ISD::RET, MVT::Other, Custom);
133
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000134 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000135 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000136
Andrew Lenharth739027e2006-01-16 21:22:38 +0000137 setStackPointerRegisterToSaveRestore(Alpha::R30);
138
Chris Lattner08a90222006-01-29 06:25:22 +0000139 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
140 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000141 addLegalFPImmediate(+0.0); //F31
142 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000143
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000144 setJumpBufSize(272);
145 setJumpBufAlignment(16);
146
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000147 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000148}
149
Andrew Lenharth84a06052006-01-16 19:53:25 +0000150const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
151 switch (Opcode) {
152 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000153 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
154 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
155 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
156 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
157 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
158 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000159 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000160 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000161 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000162 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000163 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
164 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000165 }
166}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000167
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000168static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
169 MVT::ValueType PtrVT = Op.getValueType();
170 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
171 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
172 SDOperand Zero = DAG.getConstant(0, PtrVT);
173
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000174 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000175 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000176 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
177 return Lo;
178}
179
Chris Lattnere21492b2006-08-11 17:19:54 +0000180//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
181//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000182
183//For now, just use variable size stack frame format
184
185//In a standard call, the first six items are passed in registers $16
186//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
187//of argument-to-register correspondence.) The remaining items are
188//collected in a memory argument list that is a naturally aligned
189//array of quadwords. In a standard call, this list, if present, must
190//be passed at 0(SP).
191//7 ... n 0(SP) ... (n-7)*8(SP)
192
193// //#define FP $15
194// //#define RA $26
195// //#define PV $27
196// //#define GP $29
197// //#define SP $30
198
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000199static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
200 int &VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000201 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000202 MachineFunction &MF = DAG.getMachineFunction();
203 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000204 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000205 SDOperand Root = Op.getOperand(0);
206
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000207 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
208 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209
Andrew Lenharthf71df332005-09-04 06:12:19 +0000210 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000212 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000213 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000214
215 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000216 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000217 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
218 SDOperand ArgVal;
219
220 if (ArgNo < 6) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000221 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000222 default:
Bill Wendlingf5da1332006-12-07 22:21:48 +0000223 cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000224 abort();
225 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000226 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
227 &Alpha::F8RCRegClass);
228 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000229 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000230 case MVT::f32:
231 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
232 &Alpha::F4RCRegClass);
233 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
234 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000235 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000236 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
237 &Alpha::GPRCRegClass);
238 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000239 break;
240 }
241 } else { //more args
242 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000243 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000244
245 // Create the SelectionDAG nodes corresponding to a load
246 //from this parameter
247 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000248 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000249 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000250 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000251 }
252
253 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000254 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
255 if (isVarArg) {
256 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000257 std::vector<SDOperand> LS;
258 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000259 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000260 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
261 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000262 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
263 if (i == 0) VarArgsBase = FI;
264 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000265 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000266
Chris Lattnerf2cded72005-09-13 19:03:13 +0000267 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000268 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
269 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000270 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
271 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000272 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000273 }
274
275 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000276 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000277 }
278
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000279 ArgValues.push_back(Root);
280
281 // Return the new list of results.
282 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
283 Op.Val->value_end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000284 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000285}
286
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000287static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000288 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Chris Lattnere21492b2006-08-11 17:19:54 +0000289 DAG.getNode(AlphaISD::GlobalRetAddr,
290 MVT::i64),
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000291 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000292 switch (Op.getNumOperands()) {
293 default:
294 assert(0 && "Do not know how to return this many arguments!");
295 abort();
296 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000297 break;
298 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299 case 3: {
300 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
301 unsigned ArgReg;
302 if (MVT::isInteger(ArgVT))
303 ArgReg = Alpha::R0;
304 else {
305 assert(MVT::isFloatingPoint(ArgVT));
306 ArgReg = Alpha::F0;
307 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000308 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000309 if(DAG.getMachineFunction().liveout_empty())
310 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000311 break;
312 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000313 }
314 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000315}
316
317std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000318AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
319 bool RetTyIsSigned, bool isVarArg,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000320 unsigned CallingConv, bool isTailCall,
321 SDOperand Callee, ArgListTy &Args,
322 SelectionDAG &DAG) {
323 int NumBytes = 0;
324 if (Args.size() > 6)
325 NumBytes = (Args.size() - 6) * 8;
326
Chris Lattner94dd2922006-02-13 09:00:43 +0000327 Chain = DAG.getCALLSEQ_START(Chain,
328 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000329 std::vector<SDOperand> args_to_use;
330 for (unsigned i = 0, e = Args.size(); i != e; ++i)
331 {
Reid Spencer47857812006-12-31 05:55:36 +0000332 switch (getValueType(Args[i].Ty)) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000333 default: assert(0 && "Unexpected ValueType for argument!");
334 case MVT::i1:
335 case MVT::i8:
336 case MVT::i16:
337 case MVT::i32:
338 // Promote the integer to 64 bits. If the input type is signed use a
339 // sign extend, otherwise use a zero extend.
Reid Spencer47857812006-12-31 05:55:36 +0000340 if (Args[i].isSigned)
341 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000342 else
Reid Spencer47857812006-12-31 05:55:36 +0000343 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000344 break;
345 case MVT::i64:
346 case MVT::f64:
347 case MVT::f32:
348 break;
349 }
Reid Spencer47857812006-12-31 05:55:36 +0000350 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000351 }
352
353 std::vector<MVT::ValueType> RetVals;
354 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000355 MVT::ValueType ActualRetTyVT = RetTyVT;
356 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
357 ActualRetTyVT = MVT::i64;
358
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000359 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000360 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000361 RetVals.push_back(MVT::Other);
362
Chris Lattner2d90bd52006-01-27 23:39:00 +0000363 std::vector<SDOperand> Ops;
364 Ops.push_back(Chain);
365 Ops.push_back(Callee);
366 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000367 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000368 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
369 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
370 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000371 SDOperand RetVal = TheCall;
372
373 if (RetTyVT != ActualRetTyVT) {
Reid Spencer47857812006-12-31 05:55:36 +0000374 RetVal = DAG.getNode(RetTyIsSigned ? ISD::AssertSext : ISD::AssertZext,
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000375 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
376 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
377 }
378
379 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000380}
381
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000382/// LowerOperation - Provide custom lowering hooks for some operations.
383///
384SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
385 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000386 default: assert(0 && "Wasn't expecting to be able to lower this!");
387 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
388 VarArgsBase,
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000389 VarArgsOffset);
390
391 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000392 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
393
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000394 case ISD::SINT_TO_FP: {
395 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
396 "Unhandled SINT_TO_FP type in custom expander!");
397 SDOperand LD;
398 bool isDouble = MVT::f64 == Op.getValueType();
Andrew Lenharth3553d862007-01-24 21:09:16 +0000399 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000400 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
401 isDouble?MVT::f64:MVT::f32, LD);
402 return FP;
403 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000404 case ISD::FP_TO_SINT: {
405 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
406 SDOperand src = Op.getOperand(0);
407
408 if (!isDouble) //Promote
409 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
410
411 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
412
Andrew Lenharth3553d862007-01-24 21:09:16 +0000413 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000414 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000415 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000416 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000417 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000418 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000419
420 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000421 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000422 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
423 return Lo;
424 }
425 case ISD::GlobalAddress: {
426 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
427 GlobalValue *GV = GSDN->getGlobal();
428 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
429
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000430 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
431 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000432 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000433 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000434 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
435 return Lo;
436 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000437 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
438 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000439 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000440 case ISD::ExternalSymbol: {
441 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000442 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
443 ->getSymbol(), MVT::i64),
444 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000445 }
446
Andrew Lenharth53d89702005-12-25 01:34:27 +0000447 case ISD::UREM:
448 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000449 //Expand only on constant case
450 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
451 MVT::ValueType VT = Op.Val->getValueType(0);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000452 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000453 BuildUDIV(Op.Val, DAG, NULL) :
454 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000455 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
456 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
457 return Tmp1;
458 }
459 //fall through
460 case ISD::SDIV:
461 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000462 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000463 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000464 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
465 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000466 const char* opstr = 0;
467 switch(Op.getOpcode()) {
468 case ISD::UREM: opstr = "__remqu"; break;
469 case ISD::SREM: opstr = "__remq"; break;
470 case ISD::UDIV: opstr = "__divqu"; break;
471 case ISD::SDIV: opstr = "__divq"; break;
472 }
473 SDOperand Tmp1 = Op.getOperand(0),
474 Tmp2 = Op.getOperand(1),
475 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
476 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
477 }
478 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000479
Nate Begemanacc398c2006-01-25 18:21:52 +0000480 case ISD::VAARG: {
481 SDOperand Chain = Op.getOperand(0);
482 SDOperand VAListP = Op.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000483 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000484
Evan Cheng466685d2006-10-09 20:57:25 +0000485 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS->getValue(),
486 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000487 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
488 DAG.getConstant(8, MVT::i64));
489 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000490 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000491 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
492 if (MVT::isFloatingPoint(Op.getValueType()))
493 {
494 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
495 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
496 DAG.getConstant(8*6, MVT::i64));
497 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
498 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
499 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
500 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000501
Nate Begemanacc398c2006-01-25 18:21:52 +0000502 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
503 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000504 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
505 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000506
507 SDOperand Result;
508 if (Op.getValueType() == MVT::i32)
509 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000510 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000511 else
Evan Cheng466685d2006-10-09 20:57:25 +0000512 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000513 return Result;
514 }
515 case ISD::VACOPY: {
516 SDOperand Chain = Op.getOperand(0);
517 SDOperand DestP = Op.getOperand(1);
518 SDOperand SrcP = Op.getOperand(2);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000519 SrcValueSDNode *DestS = cast<SrcValueSDNode>(Op.getOperand(3));
Evan Cheng466685d2006-10-09 20:57:25 +0000520 SrcValueSDNode *SrcS = cast<SrcValueSDNode>(Op.getOperand(4));
Nate Begemanacc398c2006-01-25 18:21:52 +0000521
Evan Cheng466685d2006-10-09 20:57:25 +0000522 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
523 SrcS->getValue(), SrcS->getOffset());
Evan Cheng8b2794a2006-10-13 21:14:26 +0000524 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS->getValue(),
525 DestS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000526 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
527 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000528 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000529 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
530 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000531 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000532 }
533 case ISD::VASTART: {
534 SDOperand Chain = Op.getOperand(0);
535 SDOperand VAListP = Op.getOperand(1);
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000536 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000537
538 // vastart stores the address of the VarArgsBase and VarArgsOffset
539 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000540 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS->getValue(),
541 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000542 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
543 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000544 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
545 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000546 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000547 }
548
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000549 return SDOperand();
550}
Nate Begeman0aed7842006-01-28 03:14:31 +0000551
552SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
553 SelectionDAG &DAG) {
554 assert(Op.getValueType() == MVT::i32 &&
555 Op.getOpcode() == ISD::VAARG &&
556 "Unknown node to custom promote!");
557
558 // The code in LowerOperation already handles i32 vaarg
559 return LowerOperation(Op, DAG);
560}
Andrew Lenharth17255992006-06-21 13:37:27 +0000561
562
563//Inline Asm
564
565/// getConstraintType - Given a constraint letter, return the type of
566/// constraint it is for this target.
567AlphaTargetLowering::ConstraintType
568AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
569 switch (ConstraintLetter) {
570 default: break;
571 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000572 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000573 return C_RegisterClass;
574 }
575 return TargetLowering::getConstraintType(ConstraintLetter);
576}
577
578std::vector<unsigned> AlphaTargetLowering::
579getRegClassForInlineAsmConstraint(const std::string &Constraint,
580 MVT::ValueType VT) const {
581 if (Constraint.size() == 1) {
582 switch (Constraint[0]) {
583 default: break; // Unknown constriant letter
584 case 'f':
585 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
586 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
587 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
588 Alpha::F9 , Alpha::F10, Alpha::F11,
589 Alpha::F12, Alpha::F13, Alpha::F14,
590 Alpha::F15, Alpha::F16, Alpha::F17,
591 Alpha::F18, Alpha::F19, Alpha::F20,
592 Alpha::F21, Alpha::F22, Alpha::F23,
593 Alpha::F24, Alpha::F25, Alpha::F26,
594 Alpha::F27, Alpha::F28, Alpha::F29,
595 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000596 case 'r':
597 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
598 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
599 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
600 Alpha::R9 , Alpha::R10, Alpha::R11,
601 Alpha::R12, Alpha::R13, Alpha::R14,
602 Alpha::R15, Alpha::R16, Alpha::R17,
603 Alpha::R18, Alpha::R19, Alpha::R20,
604 Alpha::R21, Alpha::R22, Alpha::R23,
605 Alpha::R24, Alpha::R25, Alpha::R26,
606 Alpha::R27, Alpha::R28, Alpha::R29,
607 Alpha::R30, Alpha::R31, 0);
608
Andrew Lenharth17255992006-06-21 13:37:27 +0000609 }
610 }
611
612 return std::vector<unsigned>();
613}