blob: a3be7ac07193f9f3b3b51604f2888da541ca015e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000452
453 // The Freescale cores does better with aggressive inlining of memcpy and
454 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
455 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
456 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
457 maxStoresPerMemset = 32;
458 maxStoresPerMemsetOptSize = 16;
459 maxStoresPerMemcpy = 32;
460 maxStoresPerMemcpyOptSize = 8;
461 maxStoresPerMemmove = 32;
462 maxStoresPerMemmoveOptSize = 8;
463
464 setPrefFunctionAlignment(4);
465 benefitFromCodePlacementOpt = true;
466 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000467}
468
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000469/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
470/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000471unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000472 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473 // Darwin passes everything on 4 byte boundary.
474 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
475 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000476
477 // 16byte and wider vectors are passed on 16byte boundary.
478 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
479 if (VTy->getBitWidth() >= 128)
480 return 16;
481
482 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
483 if (PPCSubTarget.isPPC64())
484 return 8;
485
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000486 return 4;
487}
488
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000489const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
490 switch (Opcode) {
491 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::FSEL: return "PPCISD::FSEL";
493 case PPCISD::FCFID: return "PPCISD::FCFID";
494 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
495 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
496 case PPCISD::STFIWX: return "PPCISD::STFIWX";
497 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
498 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
499 case PPCISD::VPERM: return "PPCISD::VPERM";
500 case PPCISD::Hi: return "PPCISD::Hi";
501 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000502 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000503 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
504 case PPCISD::LOAD: return "PPCISD::LOAD";
505 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000506 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
507 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
508 case PPCISD::SRL: return "PPCISD::SRL";
509 case PPCISD::SRA: return "PPCISD::SRA";
510 case PPCISD::SHL: return "PPCISD::SHL";
511 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
512 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000513 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000514 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000515 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000516 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000517 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000518 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
519 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000520 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
521 case PPCISD::MFCR: return "PPCISD::MFCR";
522 case PPCISD::VCMP: return "PPCISD::VCMP";
523 case PPCISD::VCMPo: return "PPCISD::VCMPo";
524 case PPCISD::LBRX: return "PPCISD::LBRX";
525 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000526 case PPCISD::LARX: return "PPCISD::LARX";
527 case PPCISD::STCX: return "PPCISD::STCX";
528 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
529 case PPCISD::MFFS: return "PPCISD::MFFS";
530 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
531 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
532 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
533 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000534 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000535 case PPCISD::CR6SET: return "PPCISD::CR6SET";
536 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000537 }
538}
539
Duncan Sands28b77e92011-09-06 19:07:46 +0000540EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000542}
543
Chris Lattner1a635d62006-04-14 06:01:58 +0000544//===----------------------------------------------------------------------===//
545// Node matching predicates, for use by the tblgen matching code.
546//===----------------------------------------------------------------------===//
547
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000548/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000549static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000550 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000551 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000552 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000553 // Maybe this has already been legalized into the constant pool?
554 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000555 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000556 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000557 }
558 return false;
559}
560
Chris Lattnerddb739e2006-04-06 17:23:16 +0000561/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
562/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000563static bool isConstantOrUndef(int Op, int Val) {
564 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000565}
566
567/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
568/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000569bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570 if (!isUnary) {
571 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000573 return false;
574 } else {
575 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
577 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000578 return false;
579 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000581}
582
583/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
584/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000585bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
587 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
589 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return false;
591 } else {
592 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
594 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
595 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
596 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 return false;
598 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000600}
601
Chris Lattnercaad1632006-04-06 22:02:42 +0000602/// isVMerge - Common function, used to match vmrg* shuffles.
603///
Nate Begeman9008ca62009-04-27 18:41:29 +0000604static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000605 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000608 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
609 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner116cc482006-04-06 21:11:54 +0000611 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
612 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000614 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000616 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000617 return false;
618 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000620}
621
622/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
623/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000624bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000626 if (!isUnary)
627 return isVMerge(N, UnitSize, 8, 24);
628 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000629}
630
631/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
632/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000633bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000635 if (!isUnary)
636 return isVMerge(N, UnitSize, 0, 16);
637 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000638}
639
640
Chris Lattnerd0608e12006-04-06 18:26:28 +0000641/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
642/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 "PPC only supports shuffles by bytes!");
646
647 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000648
Chris Lattnerd0608e12006-04-06 18:26:28 +0000649 // Find the first non-undef value in the shuffle mask.
650 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000652 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattnerd0608e12006-04-06 18:26:28 +0000654 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000657 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000659 if (ShiftAmt < i) return -1;
660 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000661
Chris Lattnerf24380e2006-04-06 22:28:36 +0000662 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000663 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000664 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000666 return -1;
667 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000669 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000671 return -1;
672 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000673 return ShiftAmt;
674}
Chris Lattneref819f82006-03-20 06:33:01 +0000675
676/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
677/// specifies a splat of a single element that is suitable for input to
678/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000679bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000681 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Chris Lattner88a99ef2006-03-20 06:37:44 +0000683 // This is a splat operation if each element of the permute is the same, and
684 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 // FIXME: Handle UNDEF elements too!
688 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000689 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 // Check that the indices are consecutive, in the case of a multi-byte element
692 // splatted with a v16i8 mask.
693 for (unsigned i = 1; i != EltSize; ++i)
694 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattner7ff7e672006-04-04 17:25:31 +0000697 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000699 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000702 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000704}
705
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000706/// isAllNegativeZeroVector - Returns true if all elements of build_vector
707/// are -0.0.
708bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
710
711 APInt APVal, APUndef;
712 unsigned BitSize;
713 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714
Dale Johannesen1e608812009-11-13 01:45:18 +0000715 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000717 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000718
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000719 return false;
720}
721
Chris Lattneref819f82006-03-20 06:33:01 +0000722/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
723/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000724unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
726 assert(isSplatShuffleMask(SVOp, EltSize));
727 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000728}
729
Chris Lattnere87192a2006-04-12 17:37:20 +0000730/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000731/// by using a vspltis[bhw] instruction of the specified element size, return
732/// the constant being splatted. The ByteSize field indicates the number of
733/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000734SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
735 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000736
737 // If ByteSize of the splat is bigger than the element size of the
738 // build_vector, then we have a case where we are checking for a splat where
739 // multiple elements of the buildvector are folded together into a single
740 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
741 unsigned EltSize = 16/N->getNumOperands();
742 if (EltSize < ByteSize) {
743 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 // See if all of the elements in the buildvector agree across.
748 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
749 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
750 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000751 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000752
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000755 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
756 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000757 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000758 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Chris Lattner79d9a882006-04-08 07:14:26 +0000760 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
761 // either constant or undef values that are identical for each chunk. See
762 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 // Check to see if all of the leading entries are either 0 or -1. If
765 // neither, then this won't fit into the immediate field.
766 bool LeadingZero = true;
767 bool LeadingOnes = true;
768 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
772 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
773 }
774 // Finally, check the least significant entry.
775 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000779 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000781 }
782 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000783 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000785 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000786 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000788 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Dan Gohman475871a2008-07-27 21:46:04 +0000790 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000793 // Check to see if this buildvec has a single non-undef value in its elements.
794 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
795 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000796 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000797 OpVal = N->getOperand(i);
798 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000799 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000800 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Eli Friedman1a8229b2009-05-24 02:03:36 +0000804 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000805 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000807 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000808 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000810 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 }
812
813 // If the splat value is larger than the element value, then we can never do
814 // this splat. The only case that we could fit the replicated bits into our
815 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000816 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000818 // If the element value is larger than the splat value, cut it in half and
819 // check to see if the two halves are equal. Continue doing this until we
820 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
821 while (ValSizeInBytes > ByteSize) {
822 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000825 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
826 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000827 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 }
829
830 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000831 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000833 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000834 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000835
Chris Lattner140a58f2006-04-08 06:46:53 +0000836 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000837 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000839 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000840}
841
Chris Lattner1a635d62006-04-14 06:01:58 +0000842//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843// Addressing Mode Selection
844//===----------------------------------------------------------------------===//
845
846/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
847/// or 64-bit immediate, and if the value can be accurately represented as a
848/// sign extension from a 16-bit value. If so, this returns true and the
849/// immediate.
850static bool isIntS16Immediate(SDNode *N, short &Imm) {
851 if (N->getOpcode() != ISD::Constant)
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000854 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000856 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000858 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859}
Dan Gohman475871a2008-07-27 21:46:04 +0000860static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000861 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862}
863
864
865/// SelectAddressRegReg - Given the specified addressed, check to see if it
866/// can be represented as an indexed [r+r] operation. Returns false if it
867/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000868bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
869 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000870 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 short imm = 0;
872 if (N.getOpcode() == ISD::ADD) {
873 if (isIntS16Immediate(N.getOperand(1), imm))
874 return false; // r+i
875 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
876 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 Base = N.getOperand(0);
879 Index = N.getOperand(1);
880 return true;
881 } else if (N.getOpcode() == ISD::OR) {
882 if (isIntS16Immediate(N.getOperand(1), imm))
883 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 // If this is an or of disjoint bitfields, we can codegen this as an add
886 // (for better address arithmetic) if the LHS and RHS of the OR are provably
887 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000888 APInt LHSKnownZero, LHSKnownOne;
889 APInt RHSKnownZero, RHSKnownOne;
890 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000891 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000893 if (LHSKnownZero.getBoolValue()) {
894 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000895 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 // If all of the bits are known zero on the LHS or RHS, the add won't
897 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000898 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 Base = N.getOperand(0);
900 Index = N.getOperand(1);
901 return true;
902 }
903 }
904 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000905
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 return false;
907}
908
909/// Returns true if the address N can be represented by a base register plus
910/// a signed 16-bit displacement [r+imm], and if it is not better
911/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000912bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000913 SDValue &Base,
914 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000915 // FIXME dl should come from parent load or store, not from address
916 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 // If this can be more profitably realized as r+r, fail.
918 if (SelectAddressRegReg(N, Disp, Base, DAG))
919 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 if (N.getOpcode() == ISD::ADD) {
922 short imm = 0;
923 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
926 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
927 } else {
928 Base = N.getOperand(0);
929 }
930 return true; // [r+i]
931 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
932 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000933 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 && "Cannot handle constant offsets yet!");
935 Disp = N.getOperand(1).getOperand(0); // The global address.
936 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000937 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 Disp.getOpcode() == ISD::TargetConstantPool ||
939 Disp.getOpcode() == ISD::TargetJumpTable);
940 Base = N.getOperand(0);
941 return true; // [&g+r]
942 }
943 } else if (N.getOpcode() == ISD::OR) {
944 short imm = 0;
945 if (isIntS16Immediate(N.getOperand(1), imm)) {
946 // If this is an or of disjoint bitfields, we can codegen this as an add
947 // (for better address arithmetic) if the LHS and RHS of the OR are
948 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000949 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000950 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000951
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000952 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 // If all of the bits are known zero on the LHS or RHS, the add won't
954 // carry.
955 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 return true;
958 }
959 }
960 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
961 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // If this address fits entirely in a 16-bit sext immediate field, codegen
964 // this as "d, 0"
965 short Imm;
966 if (isIntS16Immediate(CN, Imm)) {
967 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000968 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
969 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 return true;
971 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000972
973 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000975 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
976 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
982 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000983 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 return true;
985 }
986 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000987
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 Disp = DAG.getTargetConstant(0, getPointerTy());
989 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
990 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
991 else
992 Base = N;
993 return true; // [r+0]
994}
995
996/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
997/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000998bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
999 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001000 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // Check to see if we can easily represent this as an [r+r] address. This
1002 // will fail if it thinks that the address is more profitably represented as
1003 // reg+imm, e.g. where imm = 0.
1004 if (SelectAddressRegReg(N, Base, Index, DAG))
1005 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001006
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // If the operand is an addition, always emit this as [r+r], since this is
1008 // better (for code size, and execution, as the memop does the add for free)
1009 // than emitting an explicit add.
1010 if (N.getOpcode() == ISD::ADD) {
1011 Base = N.getOperand(0);
1012 Index = N.getOperand(1);
1013 return true;
1014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001017 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1018 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Index = N;
1020 return true;
1021}
1022
1023/// SelectAddressRegImmShift - Returns true if the address N can be
1024/// represented by a base register plus a signed 14-bit displacement
1025/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001026bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1027 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001028 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001029 // FIXME dl should come from the parent load or store, not the address
1030 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 // If this can be more profitably realized as r+r, fail.
1032 if (SelectAddressRegReg(N, Disp, Base, DAG))
1033 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 if (N.getOpcode() == ISD::ADD) {
1036 short imm = 0;
1037 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001038 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1040 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1041 } else {
1042 Base = N.getOperand(0);
1043 }
1044 return true; // [r+i]
1045 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1046 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001047 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 && "Cannot handle constant offsets yet!");
1049 Disp = N.getOperand(1).getOperand(0); // The global address.
1050 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1051 Disp.getOpcode() == ISD::TargetConstantPool ||
1052 Disp.getOpcode() == ISD::TargetJumpTable);
1053 Base = N.getOperand(0);
1054 return true; // [&g+r]
1055 }
1056 } else if (N.getOpcode() == ISD::OR) {
1057 short imm = 0;
1058 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1059 // If this is an or of disjoint bitfields, we can codegen this as an add
1060 // (for better address arithmetic) if the LHS and RHS of the OR are
1061 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001062 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001063 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001064 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 // If all of the bits are known zero on the LHS or RHS, the add won't
1066 // carry.
1067 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 return true;
1070 }
1071 }
1072 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001073 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001074 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001075 // If this address fits entirely in a 14-bit sext immediate field, codegen
1076 // this as "d, 0"
1077 short Imm;
1078 if (isIntS16Immediate(CN, Imm)) {
1079 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001080 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1081 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001082 return true;
1083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001085 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001087 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1088 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001090 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1092 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1093 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001094 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001095 return true;
1096 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 }
1098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 Disp = DAG.getTargetConstant(0, getPointerTy());
1101 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1102 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1103 else
1104 Base = N;
1105 return true; // [r+0]
1106}
1107
1108
1109/// getPreIndexedAddressParts - returns true by value, base pointer and
1110/// offset pointer and addressing mode by reference if the node's address
1111/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001112bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1113 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001114 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001115 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001116 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Dan Gohman475871a2008-07-27 21:46:04 +00001118 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001119 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001120 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1121 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001122 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001125 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001126 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 } else
1128 return false;
1129
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001130 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001131 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001132 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Hal Finkelac81cc32012-06-19 02:34:32 +00001134 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001135 AM = ISD::PRE_INC;
1136 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001138
Chris Lattner0851b4f2006-11-15 19:55:13 +00001139 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001141 // reg + imm
1142 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1143 return false;
1144 } else {
1145 // reg + imm * 4.
1146 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1147 return false;
1148 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001149
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001150 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001151 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1152 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001154 LD->getExtensionType() == ISD::SEXTLOAD &&
1155 isa<ConstantSDNode>(Offset))
1156 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001157 }
1158
Chris Lattner4eab7142006-11-10 02:08:47 +00001159 AM = ISD::PRE_INC;
1160 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161}
1162
1163//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001164// LowerOperation implementation
1165//===----------------------------------------------------------------------===//
1166
Chris Lattner1e61e692010-11-15 02:46:57 +00001167/// GetLabelAccessInfo - Return true if we should reference labels using a
1168/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1169static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001170 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1171 HiOpFlags = PPCII::MO_HA16;
1172 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1175 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001178 if (isPIC) {
1179 HiOpFlags |= PPCII::MO_PIC_FLAG;
1180 LoOpFlags |= PPCII::MO_PIC_FLAG;
1181 }
1182
1183 // If this is a reference to a global value that requires a non-lazy-ptr, make
1184 // sure that instruction lowering adds it.
1185 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1186 HiOpFlags |= PPCII::MO_NLP_FLAG;
1187 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001188
Chris Lattner6d2ff122010-11-15 03:13:19 +00001189 if (GV->hasHiddenVisibility()) {
1190 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1191 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1192 }
1193 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 return isPIC;
1196}
1197
1198static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1199 SelectionDAG &DAG) {
1200 EVT PtrVT = HiPart.getValueType();
1201 SDValue Zero = DAG.getConstant(0, PtrVT);
1202 DebugLoc DL = HiPart.getDebugLoc();
1203
1204 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1205 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001206
Chris Lattner1e61e692010-11-15 02:46:57 +00001207 // With PIC, the first instruction is actually "GR+hi(&G)".
1208 if (isPIC)
1209 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1210 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001211
Chris Lattner1e61e692010-11-15 02:46:57 +00001212 // Generate non-pic code that has direct accesses to the constant pool.
1213 // The address of the global is just (hi(&g)+lo(&g)).
1214 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1215}
1216
Scott Michelfdc40a02009-02-17 22:15:04 +00001217SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001218 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001220 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001221 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001222
Roman Divacky9fb8b492012-08-24 16:26:02 +00001223 // 64-bit SVR4 ABI code is always position-independent.
1224 // The actual address of the GlobalValue is stored in the TOC.
1225 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1226 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1227 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1228 DAG.getRegister(PPC::X2, MVT::i64));
1229 }
1230
Chris Lattner1e61e692010-11-15 02:46:57 +00001231 unsigned MOHiFlag, MOLoFlag;
1232 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1233 SDValue CPIHi =
1234 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1235 SDValue CPILo =
1236 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1237 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001238}
1239
Dan Gohmand858e902010-04-17 15:26:15 +00001240SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001242 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001243
Roman Divacky9fb8b492012-08-24 16:26:02 +00001244 // 64-bit SVR4 ABI code is always position-independent.
1245 // The actual address of the GlobalValue is stored in the TOC.
1246 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1247 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1248 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1249 DAG.getRegister(PPC::X2, MVT::i64));
1250 }
1251
Chris Lattner1e61e692010-11-15 02:46:57 +00001252 unsigned MOHiFlag, MOLoFlag;
1253 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1254 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1255 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1256 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001257}
1258
Dan Gohmand858e902010-04-17 15:26:15 +00001259SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1260 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001261 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001262
Dan Gohman46510a72010-04-15 01:51:59 +00001263 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001264
Chris Lattner1e61e692010-11-15 02:46:57 +00001265 unsigned MOHiFlag, MOLoFlag;
1266 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001267 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1268 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001269 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1270}
1271
Roman Divackyfd42ed62012-06-04 17:36:38 +00001272SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1273 SelectionDAG &DAG) const {
1274
1275 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1276 DebugLoc dl = GA->getDebugLoc();
1277 const GlobalValue *GV = GA->getGlobal();
1278 EVT PtrVT = getPointerTy();
1279 bool is64bit = PPCSubTarget.isPPC64();
1280
1281 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1282
1283 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1284 PPCII::MO_TPREL16_HA);
1285 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1286 PPCII::MO_TPREL16_LO);
1287
1288 if (model != TLSModel::LocalExec)
1289 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001290 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1291 is64bit ? MVT::i64 : MVT::i32);
1292 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001293 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1294}
1295
Chris Lattner1e61e692010-11-15 02:46:57 +00001296SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1297 SelectionDAG &DAG) const {
1298 EVT PtrVT = Op.getValueType();
1299 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1300 DebugLoc DL = GSDN->getDebugLoc();
1301 const GlobalValue *GV = GSDN->getGlobal();
1302
Chris Lattner1e61e692010-11-15 02:46:57 +00001303 // 64-bit SVR4 ABI code is always position-independent.
1304 // The actual address of the GlobalValue is stored in the TOC.
1305 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1306 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1307 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1308 DAG.getRegister(PPC::X2, MVT::i64));
1309 }
1310
Chris Lattner6d2ff122010-11-15 03:13:19 +00001311 unsigned MOHiFlag, MOLoFlag;
1312 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001313
Chris Lattner6d2ff122010-11-15 03:13:19 +00001314 SDValue GAHi =
1315 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1316 SDValue GALo =
1317 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001318
Chris Lattner6d2ff122010-11-15 03:13:19 +00001319 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001320
Chris Lattner6d2ff122010-11-15 03:13:19 +00001321 // If the global reference is actually to a non-lazy-pointer, we have to do an
1322 // extra load to get the address of the global.
1323 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1324 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001325 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001326 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001327}
1328
Dan Gohmand858e902010-04-17 15:26:15 +00001329SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001330 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001331 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Chris Lattner1a635d62006-04-14 06:01:58 +00001333 // If we're comparing for equality to zero, expose the fact that this is
1334 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1335 // fold the new nodes.
1336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1337 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 if (VT.bitsLT(MVT::i32)) {
1341 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001342 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001343 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001344 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001345 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1346 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 DAG.getConstant(Log2b, MVT::i32));
1348 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001350 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001351 // optimized. FIXME: revisit this when we can custom lower all setcc
1352 // optimizations.
1353 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001354 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001356
Chris Lattner1a635d62006-04-14 06:01:58 +00001357 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001358 // by xor'ing the rhs with the lhs, which is faster than setting a
1359 // condition register, reading it back out, and masking the correct bit. The
1360 // normal approach here uses sub to do this instead of xor. Using xor exposes
1361 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001362 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001363 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001364 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001365 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001366 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001367 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001368 }
Dan Gohman475871a2008-07-27 21:46:04 +00001369 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001370}
1371
Dan Gohman475871a2008-07-27 21:46:04 +00001372SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001373 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001374 SDNode *Node = Op.getNode();
1375 EVT VT = Node->getValueType(0);
1376 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1377 SDValue InChain = Node->getOperand(0);
1378 SDValue VAListPtr = Node->getOperand(1);
1379 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1380 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Roman Divackybdb226e2011-06-28 15:30:42 +00001382 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1383
1384 // gpr_index
1385 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1386 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1387 false, false, 0);
1388 InChain = GprIndex.getValue(1);
1389
1390 if (VT == MVT::i64) {
1391 // Check if GprIndex is even
1392 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1393 DAG.getConstant(1, MVT::i32));
1394 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1395 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1396 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1397 DAG.getConstant(1, MVT::i32));
1398 // Align GprIndex to be even if it isn't
1399 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1400 GprIndex);
1401 }
1402
1403 // fpr index is 1 byte after gpr
1404 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1405 DAG.getConstant(1, MVT::i32));
1406
1407 // fpr
1408 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1409 FprPtr, MachinePointerInfo(SV), MVT::i8,
1410 false, false, 0);
1411 InChain = FprIndex.getValue(1);
1412
1413 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1414 DAG.getConstant(8, MVT::i32));
1415
1416 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1417 DAG.getConstant(4, MVT::i32));
1418
1419 // areas
1420 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001421 MachinePointerInfo(), false, false,
1422 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001423 InChain = OverflowArea.getValue(1);
1424
1425 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001426 MachinePointerInfo(), false, false,
1427 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001428 InChain = RegSaveArea.getValue(1);
1429
1430 // select overflow_area if index > 8
1431 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1432 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1433
Roman Divackybdb226e2011-06-28 15:30:42 +00001434 // adjustment constant gpr_index * 4/8
1435 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1436 VT.isInteger() ? GprIndex : FprIndex,
1437 DAG.getConstant(VT.isInteger() ? 4 : 8,
1438 MVT::i32));
1439
1440 // OurReg = RegSaveArea + RegConstant
1441 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1442 RegConstant);
1443
1444 // Floating types are 32 bytes into RegSaveArea
1445 if (VT.isFloatingPoint())
1446 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1447 DAG.getConstant(32, MVT::i32));
1448
1449 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1450 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1451 VT.isInteger() ? GprIndex : FprIndex,
1452 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1453 MVT::i32));
1454
1455 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1456 VT.isInteger() ? VAListPtr : FprPtr,
1457 MachinePointerInfo(SV),
1458 MVT::i8, false, false, 0);
1459
1460 // determine if we should load from reg_save_area or overflow_area
1461 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1462
1463 // increase overflow_area by 4/8 if gpr/fpr > 8
1464 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1465 DAG.getConstant(VT.isInteger() ? 4 : 8,
1466 MVT::i32));
1467
1468 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1469 OverflowAreaPlusN);
1470
1471 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1472 OverflowAreaPtr,
1473 MachinePointerInfo(),
1474 MVT::i32, false, false, 0);
1475
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001476 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001477 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001478}
1479
Duncan Sands4a544a72011-09-06 13:37:06 +00001480SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1481 SelectionDAG &DAG) const {
1482 return Op.getOperand(0);
1483}
1484
1485SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1486 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001487 SDValue Chain = Op.getOperand(0);
1488 SDValue Trmp = Op.getOperand(1); // trampoline
1489 SDValue FPtr = Op.getOperand(2); // nested function
1490 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001491 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001492
Owen Andersone50ed302009-08-10 22:56:29 +00001493 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001495 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001496 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Owen Anderson1d0be152009-08-13 21:58:54 +00001497 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001498
Scott Michelfdc40a02009-02-17 22:15:04 +00001499 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001500 TargetLowering::ArgListEntry Entry;
1501
1502 Entry.Ty = IntPtrTy;
1503 Entry.Node = Trmp; Args.push_back(Entry);
1504
1505 // TrampSize == (isPPC64 ? 48 : 40);
1506 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001508 Args.push_back(Entry);
1509
1510 Entry.Node = FPtr; Args.push_back(Entry);
1511 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Bill Wendling77959322008-09-17 00:30:57 +00001513 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001514 TargetLowering::CallLoweringInfo CLI(Chain,
1515 Type::getVoidTy(*DAG.getContext()),
1516 false, false, false, false, 0,
1517 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001518 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001519 /*doesNotRet=*/false,
1520 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001521 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001522 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001523 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001524
Duncan Sands4a544a72011-09-06 13:37:06 +00001525 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001526}
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001529 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001530 MachineFunction &MF = DAG.getMachineFunction();
1531 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1532
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001533 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001534
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001535 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001536 // vastart just stores the address of the VarArgsFrameIndex slot into the
1537 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001539 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001540 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001541 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1542 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001543 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001544 }
1545
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001546 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001547 // We suppose the given va_list is already allocated.
1548 //
1549 // typedef struct {
1550 // char gpr; /* index into the array of 8 GPRs
1551 // * stored in the register save area
1552 // * gpr=0 corresponds to r3,
1553 // * gpr=1 to r4, etc.
1554 // */
1555 // char fpr; /* index into the array of 8 FPRs
1556 // * stored in the register save area
1557 // * fpr=0 corresponds to f1,
1558 // * fpr=1 to f2, etc.
1559 // */
1560 // char *overflow_arg_area;
1561 // /* location on stack that holds
1562 // * the next overflow argument
1563 // */
1564 // char *reg_save_area;
1565 // /* where r3:r10 and f1:f8 (if saved)
1566 // * are stored
1567 // */
1568 // } va_list[1];
1569
1570
Dan Gohman1e93df62010-04-17 14:41:14 +00001571 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1572 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Nicolas Geoffray01119992007-04-03 13:59:52 +00001574
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Dan Gohman1e93df62010-04-17 14:41:14 +00001577 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1578 PtrVT);
1579 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1580 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001581
Duncan Sands83ec4b62008-06-06 12:08:01 +00001582 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001584
Duncan Sands83ec4b62008-06-06 12:08:01 +00001585 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001586 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001587
1588 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001589 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001590
Dan Gohman69de1932008-02-06 22:27:42 +00001591 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001592
Nicolas Geoffray01119992007-04-03 13:59:52 +00001593 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001595 Op.getOperand(1),
1596 MachinePointerInfo(SV),
1597 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001598 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001599 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Nicolas Geoffray01119992007-04-03 13:59:52 +00001602 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001604 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1605 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001606 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001607 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001608 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001609
Nicolas Geoffray01119992007-04-03 13:59:52 +00001610 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001611 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001612 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1613 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001614 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001615 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001616 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617
1618 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001619 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1620 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001621 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001622
Chris Lattner1a635d62006-04-14 06:01:58 +00001623}
1624
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001625#include "PPCGenCallingConv.inc"
1626
Duncan Sands1e96bab2010-11-04 10:49:57 +00001627static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 CCValAssign::LocInfo &LocInfo,
1629 ISD::ArgFlagsTy &ArgFlags,
1630 CCState &State) {
1631 return true;
1632}
1633
Duncan Sands1e96bab2010-11-04 10:49:57 +00001634static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001635 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 CCValAssign::LocInfo &LocInfo,
1637 ISD::ArgFlagsTy &ArgFlags,
1638 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001639 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1641 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1642 };
1643 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001644
Tilmann Schellerffd02002009-07-03 06:45:56 +00001645 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1646
1647 // Skip one register if the first unallocated register has an even register
1648 // number and there are still argument registers available which have not been
1649 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1650 // need to skip a register if RegNum is odd.
1651 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1652 State.AllocateReg(ArgRegs[RegNum]);
1653 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655 // Always return false here, as this function only makes sure that the first
1656 // unallocated register has an odd register number and does not actually
1657 // allocate a register for the current argument.
1658 return false;
1659}
1660
Duncan Sands1e96bab2010-11-04 10:49:57 +00001661static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001662 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663 CCValAssign::LocInfo &LocInfo,
1664 ISD::ArgFlagsTy &ArgFlags,
1665 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001666 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1668 PPC::F8
1669 };
1670
1671 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672
Tilmann Schellerffd02002009-07-03 06:45:56 +00001673 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1674
1675 // If there is only one Floating-point register left we need to put both f64
1676 // values of a split ppc_fp128 value on the stack.
1677 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1678 State.AllocateReg(ArgRegs[RegNum]);
1679 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001680
Tilmann Schellerffd02002009-07-03 06:45:56 +00001681 // Always return false here, as this function only makes sure that the two f64
1682 // values a ppc_fp128 value is split into are both passed in registers or both
1683 // passed on the stack and does not actually allocate a register for the
1684 // current argument.
1685 return false;
1686}
1687
Chris Lattner9f0bc652007-02-25 05:34:32 +00001688/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001689/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001690static const uint16_t *GetFPR() {
1691 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001692 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001693 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001694 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001695
Chris Lattner9f0bc652007-02-25 05:34:32 +00001696 return FPR;
1697}
1698
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001699/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1700/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001701static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001702 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001703 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001704 if (Flags.isByVal())
1705 ArgSize = Flags.getByValSize();
1706 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1707
1708 return ArgSize;
1709}
1710
Dan Gohman475871a2008-07-27 21:46:04 +00001711SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001713 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 const SmallVectorImpl<ISD::InputArg>
1715 &Ins,
1716 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001717 SmallVectorImpl<SDValue> &InVals)
1718 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001719 if (PPCSubTarget.isSVR4ABI()) {
1720 if (PPCSubTarget.isPPC64())
1721 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1722 dl, DAG, InVals);
1723 else
1724 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1725 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001726 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001727 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1728 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 }
1730}
1731
1732SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001733PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001735 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 const SmallVectorImpl<ISD::InputArg>
1737 &Ins,
1738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001739 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001741 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742 // +-----------------------------------+
1743 // +--> | Back chain |
1744 // | +-----------------------------------+
1745 // | | Floating-point register save area |
1746 // | +-----------------------------------+
1747 // | | General register save area |
1748 // | +-----------------------------------+
1749 // | | CR save word |
1750 // | +-----------------------------------+
1751 // | | VRSAVE save word |
1752 // | +-----------------------------------+
1753 // | | Alignment padding |
1754 // | +-----------------------------------+
1755 // | | Vector register save area |
1756 // | +-----------------------------------+
1757 // | | Local variable space |
1758 // | +-----------------------------------+
1759 // | | Parameter list area |
1760 // | +-----------------------------------+
1761 // | | LR save word |
1762 // | +-----------------------------------+
1763 // SP--> +--- | Back chain |
1764 // +-----------------------------------+
1765 //
1766 // Specifications:
1767 // System V Application Binary Interface PowerPC Processor Supplement
1768 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001769
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770 MachineFunction &MF = DAG.getMachineFunction();
1771 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001772 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001775 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001776 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1777 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778 unsigned PtrByteSize = 4;
1779
1780 // Assign locations to all of the incoming arguments.
1781 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001782 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001783 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784
1785 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001786 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1791 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001792
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793 // Arguments stored in registers.
1794 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001795 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001796 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001797
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001802 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001805 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001808 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 case MVT::v16i8:
1811 case MVT::v8i16:
1812 case MVT::v4i32:
1813 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001814 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815 break;
1816 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001819 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 } else {
1824 // Argument stored in memory.
1825 assert(VA.isMemLoc());
1826
1827 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1828 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001829 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830
1831 // Create load nodes to retrieve arguments from the stack.
1832 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001833 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1834 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001835 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 }
1837 }
1838
1839 // Assign locations to all of the incoming aggregate by value arguments.
1840 // Aggregates passed by value are stored in the local variable space of the
1841 // caller's stack frame, right above the parameter list area.
1842 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001843 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001844 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845
1846 // Reserve stack space for the allocations in CCInfo.
1847 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1848
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850
1851 // Area that is at least reserved in the caller of this function.
1852 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 // Set the size that is at least reserved in caller of this function. Tail
1855 // call optimized function's reserved stack space needs to be aligned so that
1856 // taking the difference between two stack areas will result in an aligned
1857 // stack.
1858 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1859
1860 MinReservedArea =
1861 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001862 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001864 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865 getStackAlignment();
1866 unsigned AlignMask = TargetAlign-1;
1867 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001868
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 FI->setMinReservedArea(MinReservedArea);
1870
1871 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873 // If the function takes variable number of arguments, make a frame index for
1874 // the start of the first vararg value... for expansion of llvm.va_start.
1875 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001876 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1878 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1879 };
1880 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1881
Craig Topperc5eaae42012-03-11 07:57:25 +00001882 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1884 PPC::F8
1885 };
1886 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1887
Dan Gohman1e93df62010-04-17 14:41:14 +00001888 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1889 NumGPArgRegs));
1890 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1891 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892
1893 // Make room for NumGPArgRegs and NumFPArgRegs.
1894 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896
Dan Gohman1e93df62010-04-17 14:41:14 +00001897 FuncInfo->setVarArgsStackOffset(
1898 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001899 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1902 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001904 // The fixed integer arguments of a variadic function are stored to the
1905 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1906 // the result of va_next.
1907 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1908 // Get an existing live-in vreg, or add a new one.
1909 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1910 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001911 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001914 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1915 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916 MemOps.push_back(Store);
1917 // Increment the address by four for the next argument to store
1918 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1919 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1920 }
1921
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001922 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1923 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001924 // The double arguments are stored to the VarArgsFrameIndex
1925 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001926 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1927 // Get an existing live-in vreg, or add a new one.
1928 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1929 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001930 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001933 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1934 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 MemOps.push_back(Store);
1936 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938 PtrVT);
1939 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1940 }
1941 }
1942
1943 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948}
1949
1950SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001951PPCTargetLowering::LowerFormalArguments_64SVR4(
1952 SDValue Chain,
1953 CallingConv::ID CallConv, bool isVarArg,
1954 const SmallVectorImpl<ISD::InputArg>
1955 &Ins,
1956 DebugLoc dl, SelectionDAG &DAG,
1957 SmallVectorImpl<SDValue> &InVals) const {
1958 // TODO: add description of PPC stack frame format, or at least some docs.
1959 //
1960 MachineFunction &MF = DAG.getMachineFunction();
1961 MachineFrameInfo *MFI = MF.getFrameInfo();
1962 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1963
1964 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1965 // Potential tail calls could cause overwriting of argument stack slots.
1966 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1967 (CallConv == CallingConv::Fast));
1968 unsigned PtrByteSize = 8;
1969
1970 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
1971 // Area that is at least reserved in caller of this function.
1972 unsigned MinReservedArea = ArgOffset;
1973
1974 static const uint16_t GPR[] = {
1975 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1976 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1977 };
1978
1979 static const uint16_t *FPR = GetFPR();
1980
1981 static const uint16_t VR[] = {
1982 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1983 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1984 };
1985
1986 const unsigned Num_GPR_Regs = array_lengthof(GPR);
1987 const unsigned Num_FPR_Regs = 13;
1988 const unsigned Num_VR_Regs = array_lengthof(VR);
1989
1990 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1991
1992 // Add DAG nodes to load the arguments or copy them out of registers. On
1993 // entry to a function on PPC, the arguments start after the linkage area,
1994 // although the first ones are often in registers.
1995
1996 SmallVector<SDValue, 8> MemOps;
1997 unsigned nAltivecParamsAtEnd = 0;
1998 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
1999 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2000 SDValue ArgVal;
2001 bool needsLoad = false;
2002 EVT ObjectVT = Ins[ArgNo].VT;
2003 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2004 unsigned ArgSize = ObjSize;
2005 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2006
2007 unsigned CurArgOffset = ArgOffset;
2008
2009 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2010 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2011 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2012 if (isVarArg) {
2013 MinReservedArea = ((MinReservedArea+15)/16)*16;
2014 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2015 Flags,
2016 PtrByteSize);
2017 } else
2018 nAltivecParamsAtEnd++;
2019 } else
2020 // Calculate min reserved area.
2021 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2022 Flags,
2023 PtrByteSize);
2024
2025 // FIXME the codegen can be much improved in some cases.
2026 // We do not have to keep everything in memory.
2027 if (Flags.isByVal()) {
2028 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2029 ObjSize = Flags.getByValSize();
2030 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2031 // All aggregates smaller than 8 bytes must be passed right-justified.
2032 if (ObjSize==1 || ObjSize==2) {
2033 CurArgOffset = CurArgOffset + (4 - ObjSize);
2034 }
2035 // The value of the object is its address.
2036 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2037 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2038 InVals.push_back(FIN);
2039 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2040 if (GPR_idx != Num_GPR_Regs) {
2041 unsigned VReg;
2042 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2043 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2044 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2045 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2046 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2047 MachinePointerInfo(FuncArg,
2048 CurArgOffset),
2049 ObjType, false, false, 0);
2050 MemOps.push_back(Store);
2051 ++GPR_idx;
2052 }
2053
2054 ArgOffset += PtrByteSize;
2055
2056 continue;
2057 }
2058 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2059 // Store whatever pieces of the object are in registers
2060 // to memory. ArgOffset will be the address of the beginning
2061 // of the object.
2062 if (GPR_idx != Num_GPR_Regs) {
2063 unsigned VReg;
2064 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2065 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2066 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2067 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2068 SDValue Shifted = Val;
2069
2070 // For 64-bit SVR4, small structs come in right-adjusted.
2071 // Shift them left so the following logic works as expected.
2072 if (ObjSize < 8) {
2073 SDValue ShiftAmt = DAG.getConstant(64 - 8 * ObjSize, PtrVT);
2074 Shifted = DAG.getNode(ISD::SHL, dl, PtrVT, Val, ShiftAmt);
2075 }
2076
2077 SDValue Store = DAG.getStore(Val.getValue(1), dl, Shifted, FIN,
2078 MachinePointerInfo(FuncArg, ArgOffset),
2079 false, false, 0);
2080 MemOps.push_back(Store);
2081 ++GPR_idx;
2082 ArgOffset += PtrByteSize;
2083 } else {
2084 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2085 break;
2086 }
2087 }
2088 continue;
2089 }
2090
2091 switch (ObjectVT.getSimpleVT().SimpleTy) {
2092 default: llvm_unreachable("Unhandled argument type!");
2093 case MVT::i32:
2094 case MVT::i64:
2095 if (GPR_idx != Num_GPR_Regs) {
2096 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2097 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2098
2099 if (ObjectVT == MVT::i32) {
2100 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2101 // value to MVT::i64 and then truncate to the correct register size.
2102 if (Flags.isSExt())
2103 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2104 DAG.getValueType(ObjectVT));
2105 else if (Flags.isZExt())
2106 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2107 DAG.getValueType(ObjectVT));
2108
2109 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2110 }
2111
2112 ++GPR_idx;
2113 } else {
2114 needsLoad = true;
2115 ArgSize = PtrByteSize;
2116 }
2117 ArgOffset += 8;
2118 break;
2119
2120 case MVT::f32:
2121 case MVT::f64:
2122 // Every 8 bytes of argument space consumes one of the GPRs available for
2123 // argument passing.
2124 if (GPR_idx != Num_GPR_Regs) {
2125 ++GPR_idx;
2126 }
2127 if (FPR_idx != Num_FPR_Regs) {
2128 unsigned VReg;
2129
2130 if (ObjectVT == MVT::f32)
2131 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2132 else
2133 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2134
2135 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2136 ++FPR_idx;
2137 } else {
2138 needsLoad = true;
2139 }
2140
2141 ArgOffset += 8;
2142 break;
2143 case MVT::v4f32:
2144 case MVT::v4i32:
2145 case MVT::v8i16:
2146 case MVT::v16i8:
2147 // Note that vector arguments in registers don't reserve stack space,
2148 // except in varargs functions.
2149 if (VR_idx != Num_VR_Regs) {
2150 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2151 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2152 if (isVarArg) {
2153 while ((ArgOffset % 16) != 0) {
2154 ArgOffset += PtrByteSize;
2155 if (GPR_idx != Num_GPR_Regs)
2156 GPR_idx++;
2157 }
2158 ArgOffset += 16;
2159 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2160 }
2161 ++VR_idx;
2162 } else {
2163 // Vectors are aligned.
2164 ArgOffset = ((ArgOffset+15)/16)*16;
2165 CurArgOffset = ArgOffset;
2166 ArgOffset += 16;
2167 needsLoad = true;
2168 }
2169 break;
2170 }
2171
2172 // We need to load the argument to a virtual register if we determined
2173 // above that we ran out of physical registers of the appropriate type.
2174 if (needsLoad) {
2175 int FI = MFI->CreateFixedObject(ObjSize,
2176 CurArgOffset + (ArgSize - ObjSize),
2177 isImmutable);
2178 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2179 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2180 false, false, false, 0);
2181 }
2182
2183 InVals.push_back(ArgVal);
2184 }
2185
2186 // Set the size that is at least reserved in caller of this function. Tail
2187 // call optimized function's reserved stack space needs to be aligned so that
2188 // taking the difference between two stack areas will result in an aligned
2189 // stack.
2190 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2191 // Add the Altivec parameters at the end, if needed.
2192 if (nAltivecParamsAtEnd) {
2193 MinReservedArea = ((MinReservedArea+15)/16)*16;
2194 MinReservedArea += 16*nAltivecParamsAtEnd;
2195 }
2196 MinReservedArea =
2197 std::max(MinReservedArea,
2198 PPCFrameLowering::getMinCallFrameSize(true, true));
2199 unsigned TargetAlign
2200 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2201 getStackAlignment();
2202 unsigned AlignMask = TargetAlign-1;
2203 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2204 FI->setMinReservedArea(MinReservedArea);
2205
2206 // If the function takes variable number of arguments, make a frame index for
2207 // the start of the first vararg value... for expansion of llvm.va_start.
2208 if (isVarArg) {
2209 int Depth = ArgOffset;
2210
2211 FuncInfo->setVarArgsFrameIndex(
2212 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
2213 Depth, true));
2214 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2215
2216 // If this function is vararg, store any remaining integer argument regs
2217 // to their spots on the stack so that they may be loaded by deferencing the
2218 // result of va_next.
2219 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2220 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2221 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2222 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2223 MachinePointerInfo(), false, false, 0);
2224 MemOps.push_back(Store);
2225 // Increment the address by four for the next argument to store
2226 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2227 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2228 }
2229 }
2230
2231 if (!MemOps.empty())
2232 Chain = DAG.getNode(ISD::TokenFactor, dl,
2233 MVT::Other, &MemOps[0], MemOps.size());
2234
2235 return Chain;
2236}
2237
2238SDValue
2239PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002241 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 const SmallVectorImpl<ISD::InputArg>
2243 &Ins,
2244 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002245 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002246 // TODO: add description of PPC stack frame format, or at least some docs.
2247 //
2248 MachineFunction &MF = DAG.getMachineFunction();
2249 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002250 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002251
Owen Andersone50ed302009-08-10 22:56:29 +00002252 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002255 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2256 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002257 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002258
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002259 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 // Area that is at least reserved in caller of this function.
2261 unsigned MinReservedArea = ArgOffset;
2262
Craig Topperb78ca422012-03-11 07:16:55 +00002263 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002264 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2265 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2266 };
Craig Topperb78ca422012-03-11 07:16:55 +00002267 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002268 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2269 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2270 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Craig Topperb78ca422012-03-11 07:16:55 +00002272 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002273
Craig Topperb78ca422012-03-11 07:16:55 +00002274 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002275 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2276 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2277 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002278
Owen Anderson718cb662007-09-07 04:06:50 +00002279 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002280 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002281 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002282
2283 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002284
Craig Topperb78ca422012-03-11 07:16:55 +00002285 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002287 // In 32-bit non-varargs functions, the stack space for vectors is after the
2288 // stack space for non-vectors. We do not use this space unless we have
2289 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002290 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002291 // that out...for the pathological case, compute VecArgOffset as the
2292 // start of the vector parameter area. Computing VecArgOffset is the
2293 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002294 unsigned VecArgOffset = ArgOffset;
2295 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002297 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002298 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002300
Duncan Sands276dcbd2008-03-21 09:14:45 +00002301 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002302 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002303 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002304 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002305 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2306 VecArgOffset += ArgSize;
2307 continue;
2308 }
2309
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002311 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 case MVT::i32:
2313 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002314 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002315 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 case MVT::i64: // PPC64
2317 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002318 // FIXME: We are guaranteed to be !isPPC64 at this point.
2319 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002320 VecArgOffset += 8;
2321 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 case MVT::v4f32:
2323 case MVT::v4i32:
2324 case MVT::v8i16:
2325 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002326 // Nothing to do, we're only looking at Nonvector args here.
2327 break;
2328 }
2329 }
2330 }
2331 // We've found where the vector parameter area in memory is. Skip the
2332 // first 12 parameters; these don't use that memory.
2333 VecArgOffset = ((VecArgOffset+15)/16)*16;
2334 VecArgOffset += 12*16;
2335
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002336 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002337 // entry to a function on PPC, the arguments start after the linkage area,
2338 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002339
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002342 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2343 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002345 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002346 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002347 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002348 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002349 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002350
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002351 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002352
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002353 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2355 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 if (isVarArg || isPPC64) {
2357 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002358 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002359 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360 PtrByteSize);
2361 } else nAltivecParamsAtEnd++;
2362 } else
2363 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002364 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002365 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 PtrByteSize);
2367
Dale Johannesen8419dd62008-03-07 20:27:40 +00002368 // FIXME the codegen can be much improved in some cases.
2369 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002370 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002371 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002373 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002374 // Objects of size 1 and 2 are right justified, everything else is
2375 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002376 if (ObjSize==1 || ObjSize==2) {
2377 CurArgOffset = CurArgOffset + (4 - ObjSize);
2378 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002379 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002380 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002383 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002384 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002385 unsigned VReg;
2386 if (isPPC64)
2387 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2388 else
2389 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt419f3762012-09-19 15:42:13 +00002391 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2392 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002394 MachinePointerInfo(FuncArg,
2395 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002396 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002397 MemOps.push_back(Store);
2398 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002399 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002400
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002401 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002402
Dale Johannesen7f96f392008-03-08 01:41:42 +00002403 continue;
2404 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002405 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2406 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002407 // to memory. ArgOffset will be the address of the beginning
2408 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002409 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002410 unsigned VReg;
2411 if (isPPC64)
2412 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2413 else
2414 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002415 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002418 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002419 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002420 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002421 MemOps.push_back(Store);
2422 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002423 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002424 } else {
2425 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2426 break;
2427 }
2428 }
2429 continue;
2430 }
2431
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002433 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002435 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002436 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002437 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002439 ++GPR_idx;
2440 } else {
2441 needsLoad = true;
2442 ArgSize = PtrByteSize;
2443 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002444 // All int arguments reserve stack space in the Darwin ABI.
2445 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002446 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002447 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002448 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002450 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002451 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002453
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002455 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002457 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002459 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002460 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002462 DAG.getValueType(ObjectVT));
2463
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002465 }
2466
Chris Lattnerc91a4752006-06-26 22:48:35 +00002467 ++GPR_idx;
2468 } else {
2469 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002470 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002471 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002472 // All int arguments reserve stack space in the Darwin ABI.
2473 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002474 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 case MVT::f32:
2477 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002478 // Every 4 bytes of argument space consumes one of the GPRs available for
2479 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002480 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002481 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002482 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002483 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002484 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002485 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002486 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002487
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002489 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002490 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002491 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002492
Dan Gohman98ca4f22009-08-05 01:29:28 +00002493 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002494 ++FPR_idx;
2495 } else {
2496 needsLoad = true;
2497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002499 // All FP arguments reserve stack space in the Darwin ABI.
2500 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002501 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 case MVT::v4f32:
2503 case MVT::v4i32:
2504 case MVT::v8i16:
2505 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002506 // Note that vector arguments in registers don't reserve stack space,
2507 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002508 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002509 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002511 if (isVarArg) {
2512 while ((ArgOffset % 16) != 0) {
2513 ArgOffset += PtrByteSize;
2514 if (GPR_idx != Num_GPR_Regs)
2515 GPR_idx++;
2516 }
2517 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002518 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002519 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002520 ++VR_idx;
2521 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002522 if (!isVarArg && !isPPC64) {
2523 // Vectors go after all the nonvectors.
2524 CurArgOffset = VecArgOffset;
2525 VecArgOffset += 16;
2526 } else {
2527 // Vectors are aligned.
2528 ArgOffset = ((ArgOffset+15)/16)*16;
2529 CurArgOffset = ArgOffset;
2530 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002531 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002532 needsLoad = true;
2533 }
2534 break;
2535 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002537 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002538 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002539 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002540 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002541 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002542 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002544 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002545 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002546 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002547
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002549 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002550
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 // Set the size that is at least reserved in caller of this function. Tail
2552 // call optimized function's reserved stack space needs to be aligned so that
2553 // taking the difference between two stack areas will result in an aligned
2554 // stack.
2555 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2556 // Add the Altivec parameters at the end, if needed.
2557 if (nAltivecParamsAtEnd) {
2558 MinReservedArea = ((MinReservedArea+15)/16)*16;
2559 MinReservedArea += 16*nAltivecParamsAtEnd;
2560 }
2561 MinReservedArea =
2562 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002563 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2564 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 getStackAlignment();
2566 unsigned AlignMask = TargetAlign-1;
2567 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2568 FI->setMinReservedArea(MinReservedArea);
2569
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002570 // If the function takes variable number of arguments, make a frame index for
2571 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002572 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002573 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002574
Dan Gohman1e93df62010-04-17 14:41:14 +00002575 FuncInfo->setVarArgsFrameIndex(
2576 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002577 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002578 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002579
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002580 // If this function is vararg, store any remaining integer argument regs
2581 // to their spots on the stack so that they may be loaded by deferencing the
2582 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002583 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002584 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002586 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002587 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002588 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002589 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002590
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002592 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2593 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002594 MemOps.push_back(Store);
2595 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002596 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002597 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002599 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002600
Dale Johannesen8419dd62008-03-07 20:27:40 +00002601 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002602 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002604
Dan Gohman98ca4f22009-08-05 01:29:28 +00002605 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002606}
2607
Bill Schmidt419f3762012-09-19 15:42:13 +00002608/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2609/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002610static unsigned
2611CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2612 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002613 bool isVarArg,
2614 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615 const SmallVectorImpl<ISD::OutputArg>
2616 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002617 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002618 unsigned &nAltivecParamsAtEnd) {
2619 // Count how many bytes are to be pushed on the stack, including the linkage
2620 // area, and parameter passing area. We start with 24/48 bytes, which is
2621 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002622 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002624 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2625
2626 // Add up all the space actually used.
2627 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2628 // they all go in registers, but we must reserve stack space for them for
2629 // possible use by the caller. In varargs or 64-bit calls, parameters are
2630 // assigned stack space in order, with padding so Altivec parameters are
2631 // 16-byte aligned.
2632 nAltivecParamsAtEnd = 0;
2633 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002634 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002635 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002636 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002637 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2638 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002639 if (!isVarArg && !isPPC64) {
2640 // Non-varargs Altivec parameters go after all the non-Altivec
2641 // parameters; handle those later so we know how much padding we need.
2642 nAltivecParamsAtEnd++;
2643 continue;
2644 }
2645 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2646 NumBytes = ((NumBytes+15)/16)*16;
2647 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649 }
2650
2651 // Allow for Altivec parameters at the end, if needed.
2652 if (nAltivecParamsAtEnd) {
2653 NumBytes = ((NumBytes+15)/16)*16;
2654 NumBytes += 16*nAltivecParamsAtEnd;
2655 }
2656
2657 // The prolog code of the callee may store up to 8 GPR argument registers to
2658 // the stack, allowing va_start to index over them in memory if its varargs.
2659 // Because we cannot tell if this is needed on the caller side, we have to
2660 // conservatively assume that it is needed. As such, make sure we have at
2661 // least enough stack space for the caller to store the 8 GPRs.
2662 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002663 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002664
2665 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002666 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2667 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2668 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002669 unsigned AlignMask = TargetAlign-1;
2670 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2671 }
2672
2673 return NumBytes;
2674}
2675
2676/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002677/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002678static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002679 unsigned ParamSize) {
2680
Dale Johannesenb60d5192009-11-24 01:09:07 +00002681 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002682
2683 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2684 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2685 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2686 // Remember only if the new adjustement is bigger.
2687 if (SPDiff < FI->getTailCallSPDelta())
2688 FI->setTailCallSPDelta(SPDiff);
2689
2690 return SPDiff;
2691}
2692
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2694/// for tail call optimization. Targets which want to do tail call
2695/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002696bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002698 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 bool isVarArg,
2700 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002701 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002702 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002703 return false;
2704
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002707 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002710 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2712 // Functions containing by val parameters are not supported.
2713 for (unsigned i = 0; i != Ins.size(); i++) {
2714 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2715 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717
2718 // Non PIC/GOT tail calls are supported.
2719 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2720 return true;
2721
2722 // At the moment we can only do local tail calls (in same module, hidden
2723 // or protected) if we are generating PIC.
2724 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2725 return G->getGlobal()->hasHiddenVisibility()
2726 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002727 }
2728
2729 return false;
2730}
2731
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002732/// isCallCompatibleAddress - Return the immediate to use if the specified
2733/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002734static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002735 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2736 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002737
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002738 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002739 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002740 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002741 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002742
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002743 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002744 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002745}
2746
Dan Gohman844731a2008-05-13 00:00:25 +00002747namespace {
2748
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002750 SDValue Arg;
2751 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 int FrameIdx;
2753
2754 TailCallArgumentInfo() : FrameIdx(0) {}
2755};
2756
Dan Gohman844731a2008-05-13 00:00:25 +00002757}
2758
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002759/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2760static void
2761StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002762 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002764 SmallVector<SDValue, 8> &MemOpChains,
2765 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue Arg = TailCallArgs[i].Arg;
2768 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 int FI = TailCallArgs[i].FrameIdx;
2770 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002771 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002772 MachinePointerInfo::getFixedStack(FI),
2773 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002774 }
2775}
2776
2777/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2778/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002779static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002780 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002781 SDValue Chain,
2782 SDValue OldRetAddr,
2783 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 int SPDiff,
2785 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002787 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 if (SPDiff) {
2789 // Calculate the new stack slot for the return address.
2790 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002791 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002792 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002794 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002795 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002796 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002797 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002798 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002799 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002800
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002801 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2802 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002805 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002806 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002807 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2809 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002810 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002811 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 }
2814 return Chain;
2815}
2816
2817/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2818/// the position of the argument.
2819static void
2820CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002821 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2823 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002824 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002825 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002826 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002827 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002828 TailCallArgumentInfo Info;
2829 Info.Arg = Arg;
2830 Info.FrameIdxOp = FIN;
2831 Info.FrameIdx = FI;
2832 TailCallArguments.push_back(Info);
2833}
2834
2835/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2836/// stack slot. Returns the chain as result and the loaded frame pointers in
2837/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002838SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002839 int SPDiff,
2840 SDValue Chain,
2841 SDValue &LROpOut,
2842 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002844 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 if (SPDiff) {
2846 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002849 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002850 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002851 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002853 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2854 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002855 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002856 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002857 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002858 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002859 Chain = SDValue(FPOpOut.getNode(), 1);
2860 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861 }
2862 return Chain;
2863}
2864
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002865/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002866/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002867/// specified by the specific parameter attribute. The copy will be passed as
2868/// a byval function parameter.
2869/// Sometimes what we are copying is the end of a larger object, the part that
2870/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002871static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002872CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002873 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002874 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002876 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002877 false, false, MachinePointerInfo(0),
2878 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002879}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002880
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002881/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2882/// tail calls.
2883static void
Dan Gohman475871a2008-07-27 21:46:04 +00002884LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2885 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002887 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002888 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002889 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002890 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891 if (!isTailCall) {
2892 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002893 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002897 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002898 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899 DAG.getConstant(ArgOffset, PtrVT));
2900 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002901 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2902 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 // Calculate and remember argument location.
2904 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2905 TailCallArguments);
2906}
2907
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002908static
2909void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2910 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2911 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2912 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2913 MachineFunction &MF = DAG.getMachineFunction();
2914
2915 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2916 // might overwrite each other in case of tail call optimization.
2917 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002918 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002919 InFlag = SDValue();
2920 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2921 MemOpChains2, dl);
2922 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002923 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002924 &MemOpChains2[0], MemOpChains2.size());
2925
2926 // Store the return address to the appropriate stack slot.
2927 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2928 isPPC64, isDarwinABI, dl);
2929
2930 // Emit callseq_end just before tailcall node.
2931 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2932 DAG.getIntPtrConstant(0, true), InFlag);
2933 InFlag = Chain.getValue(1);
2934}
2935
2936static
2937unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2938 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2939 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002940 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002941 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002942
Chris Lattnerb9082582010-11-14 23:42:06 +00002943 bool isPPC64 = PPCSubTarget.isPPC64();
2944 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2945
Owen Andersone50ed302009-08-10 22:56:29 +00002946 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002948 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002949
2950 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2951
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002952 bool needIndirectCall = true;
2953 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002954 // If this is an absolute destination address, use the munged value.
2955 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002956 needIndirectCall = false;
2957 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958
Chris Lattnerb9082582010-11-14 23:42:06 +00002959 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2960 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2961 // Use indirect calls for ALL functions calls in JIT mode, since the
2962 // far-call stubs may be outside relocation limits for a BL instruction.
2963 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2964 unsigned OpFlags = 0;
2965 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002966 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002967 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002968 (G->getGlobal()->isDeclaration() ||
2969 G->getGlobal()->isWeakForLinker())) {
2970 // PC-relative references to external symbols should go through $stub,
2971 // unless we're building with the leopard linker or later, which
2972 // automatically synthesizes these stubs.
2973 OpFlags = PPCII::MO_DARWIN_STUB;
2974 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002975
Chris Lattnerb9082582010-11-14 23:42:06 +00002976 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2977 // every direct call is) turn it into a TargetGlobalAddress /
2978 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002979 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002980 Callee.getValueType(),
2981 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002982 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002983 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002984 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002985
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002986 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002987 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002988
Chris Lattnerb9082582010-11-14 23:42:06 +00002989 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002990 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002991 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002992 // PC-relative references to external symbols should go through $stub,
2993 // unless we're building with the leopard linker or later, which
2994 // automatically synthesizes these stubs.
2995 OpFlags = PPCII::MO_DARWIN_STUB;
2996 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Chris Lattnerb9082582010-11-14 23:42:06 +00002998 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2999 OpFlags);
3000 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003001 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003002
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003003 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003004 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3005 // to do the call, we can't use PPCISD::CALL.
3006 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003007
3008 if (isSVR4ABI && isPPC64) {
3009 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3010 // entry point, but to the function descriptor (the function entry point
3011 // address is part of the function descriptor though).
3012 // The function descriptor is a three doubleword structure with the
3013 // following fields: function entry point, TOC base address and
3014 // environment pointer.
3015 // Thus for a call through a function pointer, the following actions need
3016 // to be performed:
3017 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt419f3762012-09-19 15:42:13 +00003018 // frame (this is done in LowerCall_Darwin_Or_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003019 // 2. Load the address of the function entry point from the function
3020 // descriptor.
3021 // 3. Load the TOC of the callee from the function descriptor into r2.
3022 // 4. Load the environment pointer from the function descriptor into
3023 // r11.
3024 // 5. Branch to the function entry point address.
3025 // 6. On return of the callee, the TOC of the caller needs to be
3026 // restored (this is done in FinishCall()).
3027 //
3028 // All those operations are flagged together to ensure that no other
3029 // operations can be scheduled in between. E.g. without flagging the
3030 // operations together, a TOC access in the caller could be scheduled
3031 // between the load of the callee TOC and the branch to the callee, which
3032 // results in the TOC access going through the TOC of the callee instead
3033 // of going through the TOC of the caller, which leads to incorrect code.
3034
3035 // Load the address of the function entry point from the function
3036 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003037 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003038 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3039 InFlag.getNode() ? 3 : 2);
3040 Chain = LoadFuncPtr.getValue(1);
3041 InFlag = LoadFuncPtr.getValue(2);
3042
3043 // Load environment pointer into r11.
3044 // Offset of the environment pointer within the function descriptor.
3045 SDValue PtrOff = DAG.getIntPtrConstant(16);
3046
3047 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3048 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3049 InFlag);
3050 Chain = LoadEnvPtr.getValue(1);
3051 InFlag = LoadEnvPtr.getValue(2);
3052
3053 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3054 InFlag);
3055 Chain = EnvVal.getValue(0);
3056 InFlag = EnvVal.getValue(1);
3057
3058 // Load TOC of the callee into r2. We are using a target-specific load
3059 // with r2 hard coded, because the result of a target-independent load
3060 // would never go directly into r2, since r2 is a reserved register (which
3061 // prevents the register allocator from allocating it), resulting in an
3062 // additional register being allocated and an unnecessary move instruction
3063 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003064 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003065 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3066 Callee, InFlag);
3067 Chain = LoadTOCPtr.getValue(0);
3068 InFlag = LoadTOCPtr.getValue(1);
3069
3070 MTCTROps[0] = Chain;
3071 MTCTROps[1] = LoadFuncPtr;
3072 MTCTROps[2] = InFlag;
3073 }
3074
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003075 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3076 2 + (InFlag.getNode() != 0));
3077 InFlag = Chain.getValue(1);
3078
3079 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003081 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003082 Ops.push_back(Chain);
3083 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3084 Callee.setNode(0);
3085 // Add CTR register as callee so a bctr can be emitted later.
3086 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003087 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 }
3089
3090 // If this is a direct call, pass the chain and the callee.
3091 if (Callee.getNode()) {
3092 Ops.push_back(Chain);
3093 Ops.push_back(Callee);
3094 }
3095 // If this is a tail call add stack pointer delta.
3096 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003098
3099 // Add argument registers to the end of the list so that they are known live
3100 // into the call.
3101 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3102 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3103 RegsToPass[i].second.getValueType()));
3104
3105 return CallOpc;
3106}
3107
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003108static
3109bool isLocalCall(const SDValue &Callee)
3110{
3111 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003112 return !G->getGlobal()->isDeclaration() &&
3113 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003114 return false;
3115}
3116
Dan Gohman98ca4f22009-08-05 01:29:28 +00003117SDValue
3118PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003119 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003120 const SmallVectorImpl<ISD::InputArg> &Ins,
3121 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003122 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003123
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003125 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003126 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003127 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128
3129 // Copy all of the result registers out of their specified physreg.
3130 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3131 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003133 assert(VA.isRegLoc() && "Can only return in registers!");
3134 Chain = DAG.getCopyFromReg(Chain, dl,
3135 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003136 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 InFlag = Chain.getValue(2);
3138 }
3139
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141}
3142
Dan Gohman98ca4f22009-08-05 01:29:28 +00003143SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003144PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3145 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146 SelectionDAG &DAG,
3147 SmallVector<std::pair<unsigned, SDValue>, 8>
3148 &RegsToPass,
3149 SDValue InFlag, SDValue Chain,
3150 SDValue &Callee,
3151 int SPDiff, unsigned NumBytes,
3152 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003153 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003154 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 SmallVector<SDValue, 8> Ops;
3156 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3157 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159
Hal Finkel82b38212012-08-28 02:10:27 +00003160 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3161 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3162 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3163
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003164 // When performing tail call optimization the callee pops its arguments off
3165 // the stack. Account for this here so these bytes can be pushed back on in
3166 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3167 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003168 (CallConv == CallingConv::Fast &&
3169 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003170
Roman Divackye46137f2012-03-06 16:41:49 +00003171 // Add a register mask operand representing the call-preserved registers.
3172 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3173 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3174 assert(Mask && "Missing call preserved mask for calling convention");
3175 Ops.push_back(DAG.getRegisterMask(Mask));
3176
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177 if (InFlag.getNode())
3178 Ops.push_back(InFlag);
3179
3180 // Emit tail call.
3181 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003182 // If this is the first return lowered for this function, add the regs
3183 // to the liveout set for the function.
3184 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3185 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003186 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003187 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003188 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3189 for (unsigned i = 0; i != RVLocs.size(); ++i)
3190 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3191 }
3192
3193 assert(((Callee.getOpcode() == ISD::Register &&
3194 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3195 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3196 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3197 isa<ConstantSDNode>(Callee)) &&
3198 "Expecting an global address, external symbol, absolute value or register");
3199
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 }
3202
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003203 // Add a NOP immediately after the branch instruction when using the 64-bit
3204 // SVR4 ABI. At link time, if caller and callee are in a different module and
3205 // thus have a different TOC, the call will be replaced with a call to a stub
3206 // function which saves the current TOC, loads the TOC of the callee and
3207 // branches to the callee. The NOP will be replaced with a load instruction
3208 // which restores the TOC of the caller from the TOC save slot of the current
3209 // stack frame. If caller and callee belong to the same module (and have the
3210 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003211
3212 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003213 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003214 if (CallOpc == PPCISD::BCTRL_SVR4) {
3215 // This is a call through a function pointer.
3216 // Restore the caller TOC from the save area into R2.
3217 // See PrepareCall() for more information about calls through function
3218 // pointers in the 64-bit SVR4 ABI.
3219 // We are using a target-specific load with r2 hard coded, because the
3220 // result of a target-independent load would never go directly into r2,
3221 // since r2 is a reserved register (which prevents the register allocator
3222 // from allocating it), resulting in an additional register being
3223 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003224 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003225 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3226 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003227 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003228 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003229 }
3230
Hal Finkel5b00cea2012-03-31 14:45:15 +00003231 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3232 InFlag = Chain.getValue(1);
3233
3234 if (needsTOCRestore) {
3235 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3236 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3237 InFlag = Chain.getValue(1);
3238 }
3239
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3241 DAG.getIntPtrConstant(BytesCalleePops, true),
3242 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003243 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 InFlag = Chain.getValue(1);
3245
Dan Gohman98ca4f22009-08-05 01:29:28 +00003246 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3247 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248}
3249
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003251PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003252 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003253 SelectionDAG &DAG = CLI.DAG;
3254 DebugLoc &dl = CLI.DL;
3255 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3256 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3257 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3258 SDValue Chain = CLI.Chain;
3259 SDValue Callee = CLI.Callee;
3260 bool &isTailCall = CLI.IsTailCall;
3261 CallingConv::ID CallConv = CLI.CallConv;
3262 bool isVarArg = CLI.IsVarArg;
3263
Evan Cheng0c439eb2010-01-27 00:07:07 +00003264 if (isTailCall)
3265 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3266 Ins, DAG);
3267
Chris Lattnerb9082582010-11-14 23:42:06 +00003268 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Bill Schmidt419f3762012-09-19 15:42:13 +00003269 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3270 isTailCall, Outs, OutVals, Ins,
3271 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00003272
Bill Schmidt419f3762012-09-19 15:42:13 +00003273 return LowerCall_Darwin_Or_64SVR4(Chain, Callee, CallConv, isVarArg,
3274 isTailCall, Outs, OutVals, Ins,
3275 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003276}
3277
3278SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003279PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3280 CallingConv::ID CallConv, bool isVarArg,
3281 bool isTailCall,
3282 const SmallVectorImpl<ISD::OutputArg> &Outs,
3283 const SmallVectorImpl<SDValue> &OutVals,
3284 const SmallVectorImpl<ISD::InputArg> &Ins,
3285 DebugLoc dl, SelectionDAG &DAG,
3286 SmallVectorImpl<SDValue> &InVals) const {
3287 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003288 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289
Dan Gohman98ca4f22009-08-05 01:29:28 +00003290 assert((CallConv == CallingConv::C ||
3291 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003292
Tilmann Schellerffd02002009-07-03 06:45:56 +00003293 unsigned PtrByteSize = 4;
3294
3295 MachineFunction &MF = DAG.getMachineFunction();
3296
3297 // Mark this function as potentially containing a function that contains a
3298 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3299 // and restoring the callers stack pointer in this functions epilog. This is
3300 // done because by tail calling the called function might overwrite the value
3301 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003302 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3303 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003304 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003305
Tilmann Schellerffd02002009-07-03 06:45:56 +00003306 // Count how many bytes are to be pushed on the stack, including the linkage
3307 // area, parameter list area and the part of the local variable space which
3308 // contains copies of aggregates which are passed by value.
3309
3310 // Assign locations to all of the outgoing arguments.
3311 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003312 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003313 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003314
3315 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003316 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003317
3318 if (isVarArg) {
3319 // Handle fixed and variable vector arguments differently.
3320 // Fixed vector arguments go into registers as long as registers are
3321 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003322 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003323
Tilmann Schellerffd02002009-07-03 06:45:56 +00003324 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003325 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003326 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003327 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003328
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003330 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3331 CCInfo);
3332 } else {
3333 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3334 ArgFlags, CCInfo);
3335 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003336
Tilmann Schellerffd02002009-07-03 06:45:56 +00003337 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003338#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003339 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003340 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003341#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003342 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003343 }
3344 }
3345 } else {
3346 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003347 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003348 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349
Tilmann Schellerffd02002009-07-03 06:45:56 +00003350 // Assign locations to all of the outgoing aggregate by value arguments.
3351 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003352 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003353 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003354
3355 // Reserve stack space for the allocations in CCInfo.
3356 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3357
Dan Gohman98ca4f22009-08-05 01:29:28 +00003358 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003359
3360 // Size of the linkage area, parameter list area and the part of the local
3361 // space variable where copies of aggregates which are passed by value are
3362 // stored.
3363 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003364
Tilmann Schellerffd02002009-07-03 06:45:56 +00003365 // Calculate by how many bytes the stack has to be adjusted in case of tail
3366 // call optimization.
3367 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3368
3369 // Adjust the stack pointer for the new arguments...
3370 // These operations are automatically eliminated by the prolog/epilog pass
3371 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3372 SDValue CallSeqStart = Chain;
3373
3374 // Load the return address and frame pointer so it can be moved somewhere else
3375 // later.
3376 SDValue LROp, FPOp;
3377 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3378 dl);
3379
3380 // Set up a copy of the stack pointer for use loading and storing any
3381 // arguments that may not fit in the registers available for argument
3382 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003384
Tilmann Schellerffd02002009-07-03 06:45:56 +00003385 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3386 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3387 SmallVector<SDValue, 8> MemOpChains;
3388
Roman Divacky0aaa9192011-08-30 17:04:16 +00003389 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003390 // Walk the register/memloc assignments, inserting copies/loads.
3391 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3392 i != e;
3393 ++i) {
3394 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003395 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003396 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003397
Tilmann Schellerffd02002009-07-03 06:45:56 +00003398 if (Flags.isByVal()) {
3399 // Argument is an aggregate which is passed by value, thus we need to
3400 // create a copy of it in the local variable space of the current stack
3401 // frame (which is the stack frame of the caller) and pass the address of
3402 // this copy to the callee.
3403 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3404 CCValAssign &ByValVA = ByValArgLocs[j++];
3405 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003406
Tilmann Schellerffd02002009-07-03 06:45:56 +00003407 // Memory reserved in the local variable space of the callers stack frame.
3408 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003409
Tilmann Schellerffd02002009-07-03 06:45:56 +00003410 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3411 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003412
Tilmann Schellerffd02002009-07-03 06:45:56 +00003413 // Create a copy of the argument in the local area of the current
3414 // stack frame.
3415 SDValue MemcpyCall =
3416 CreateCopyOfByValArgument(Arg, PtrOff,
3417 CallSeqStart.getNode()->getOperand(0),
3418 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003419
Tilmann Schellerffd02002009-07-03 06:45:56 +00003420 // This must go outside the CALLSEQ_START..END.
3421 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3422 CallSeqStart.getNode()->getOperand(1));
3423 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3424 NewCallSeqStart.getNode());
3425 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003426
Tilmann Schellerffd02002009-07-03 06:45:56 +00003427 // Pass the address of the aggregate copy on the stack either in a
3428 // physical register or in the parameter list area of the current stack
3429 // frame to the callee.
3430 Arg = PtrOff;
3431 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432
Tilmann Schellerffd02002009-07-03 06:45:56 +00003433 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003434 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003435 // Put argument in a physical register.
3436 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3437 } else {
3438 // Put argument in the parameter list area of the current stack frame.
3439 assert(VA.isMemLoc());
3440 unsigned LocMemOffset = VA.getLocMemOffset();
3441
3442 if (!isTailCall) {
3443 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3444 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3445
3446 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003447 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003448 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003449 } else {
3450 // Calculate and remember argument location.
3451 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3452 TailCallArguments);
3453 }
3454 }
3455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003456
Tilmann Schellerffd02002009-07-03 06:45:56 +00003457 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003459 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003460
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461 // Build a sequence of copy-to-reg nodes chained together with token chain
3462 // and flag operands which copy the outgoing args into the appropriate regs.
3463 SDValue InFlag;
3464 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3465 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3466 RegsToPass[i].second, InFlag);
3467 InFlag = Chain.getValue(1);
3468 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003469
Hal Finkel82b38212012-08-28 02:10:27 +00003470 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3471 // registers.
3472 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003473 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3474 SDValue Ops[] = { Chain, InFlag };
3475
Hal Finkel82b38212012-08-28 02:10:27 +00003476 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003477 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3478
Hal Finkel82b38212012-08-28 02:10:27 +00003479 InFlag = Chain.getValue(1);
3480 }
3481
Chris Lattnerb9082582010-11-14 23:42:06 +00003482 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003483 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3484 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003485
Dan Gohman98ca4f22009-08-05 01:29:28 +00003486 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3487 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3488 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003489}
3490
Dan Gohman98ca4f22009-08-05 01:29:28 +00003491SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003492PPCTargetLowering::LowerCall_Darwin_Or_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003493 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003494 bool isTailCall,
3495 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003496 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 const SmallVectorImpl<ISD::InputArg> &Ins,
3498 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003499 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003500
Bill Schmidt419f3762012-09-19 15:42:13 +00003501 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3502
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003504
Owen Andersone50ed302009-08-10 22:56:29 +00003505 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003507 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003509 MachineFunction &MF = DAG.getMachineFunction();
3510
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003511 // Mark this function as potentially containing a function that contains a
3512 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3513 // and restoring the callers stack pointer in this functions epilog. This is
3514 // done because by tail calling the called function might overwrite the value
3515 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003516 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3517 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003518 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3519
3520 unsigned nAltivecParamsAtEnd = 0;
3521
Chris Lattnerabde4602006-05-16 22:56:08 +00003522 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003523 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003524 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003525 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003527 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003528 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003529
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003530 // Calculate by how many bytes the stack has to be adjusted in case of tail
3531 // call optimization.
3532 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003533
Dan Gohman98ca4f22009-08-05 01:29:28 +00003534 // To protect arguments on the stack from being clobbered in a tail call,
3535 // force all the loads to happen before doing any other lowering.
3536 if (isTailCall)
3537 Chain = DAG.getStackArgumentTokenFactor(Chain);
3538
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003539 // Adjust the stack pointer for the new arguments...
3540 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003541 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003542 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003543
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003544 // Load the return address and frame pointer so it can be move somewhere else
3545 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003546 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3548 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003549
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003550 // Set up a copy of the stack pointer for use loading and storing any
3551 // arguments that may not fit in the registers available for argument
3552 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003553 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003554 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003556 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003558
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003559 // Figure out which arguments are going to go in registers, and which in
3560 // memory. Also, if this is a vararg function, floating point operations
3561 // must be stored to our stack, and loaded into integer regs as well, if
3562 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003563 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003564 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Craig Topperb78ca422012-03-11 07:16:55 +00003566 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003567 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3568 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3569 };
Craig Topperb78ca422012-03-11 07:16:55 +00003570 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003571 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3572 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3573 };
Craig Topperb78ca422012-03-11 07:16:55 +00003574 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003575
Craig Topperb78ca422012-03-11 07:16:55 +00003576 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003577 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3578 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3579 };
Owen Anderson718cb662007-09-07 04:06:50 +00003580 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003581 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003582 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003583
Craig Topperb78ca422012-03-11 07:16:55 +00003584 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003585
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003586 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003587 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3588
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003590 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003591 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003592 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003593
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003594 // PtrOff will be used to store the current argument to the stack if a
3595 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003596 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003597
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003598 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003599
Dale Johannesen39355f92009-02-04 02:34:38 +00003600 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003601
3602 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003604 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3605 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003607 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003608
Dale Johannesen8419dd62008-03-07 20:27:40 +00003609 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00003610 // Note: "by value" is code for passing a structure by value, not
3611 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003612 if (Flags.isByVal()) {
Bill Schmidt419f3762012-09-19 15:42:13 +00003613 // Note: Size includes alignment padding, so
3614 // struct x { short a; char b; }
3615 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3616 // These are the proper values we need for right-justifying the
3617 // aggregate in a parameter register for 64-bit SVR4.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003618 unsigned Size = Flags.getByValSize();
Bill Schmidt419f3762012-09-19 15:42:13 +00003619 // FOR DARWIN ONLY: Very small objects are passed right-justified.
3620 // Everything else is passed left-justified.
3621 // FOR 64-BIT SVR4: All aggregates smaller than 8 bytes must
3622 // be passed right-justified.
3623 if (Size==1 || Size==2 ||
3624 (Size==4 && isSVR4ABI)) {
3625 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003626 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003627 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003628 MachinePointerInfo(), VT,
3629 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003630 MemOpChains.push_back(Load.getValue(1));
3631 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003632
3633 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003634 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003636 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003638 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003639 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003640 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003641 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003642 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003643 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3644 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003645 Chain = CallSeqStart = NewCallSeqStart;
3646 ArgOffset += PtrByteSize;
3647 }
3648 continue;
3649 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003650 // Copy entire object into memory. There are cases where gcc-generated
3651 // code assumes it is there, even if it could be put entirely into
3652 // registers. (This is not what the doc says.)
Bill Schmidt419f3762012-09-19 15:42:13 +00003653
3654 // FIXME: The above statement is likely due to a misunderstanding of the
3655 // documents. At least for 64-bit SVR4, all arguments must be copied
3656 // into the parameter area BY THE CALLEE in the event that the callee
3657 // takes the address of any formal argument. That has not yet been
3658 // implemented. However, it is reasonable to use the stack area as a
3659 // staging area for the register load.
3660
3661 // Skip this for small aggregates under 64-bit SVR4, as we will use
3662 // the same slot for a right-justified copy, below.
3663 if (Size >= 8 || !isSVR4ABI) {
3664 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3665 CallSeqStart.getNode()->getOperand(0),
3666 Flags, DAG, dl);
3667 // This must go outside the CALLSEQ_START..END.
3668 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3669 CallSeqStart.getNode()->getOperand(1));
3670 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3671 NewCallSeqStart.getNode());
3672 Chain = CallSeqStart = NewCallSeqStart;
3673 }
3674
3675 // FOR 64-BIT SVR4: When a register is available, pass the
3676 // aggregate right-justified.
3677 if (isSVR4ABI && Size < 8 && GPR_idx != NumGPRs) {
3678 // The easiest way to get this right-justified in a register
3679 // is to copy the structure into the rightmost portion of a
3680 // local variable slot, then load the whole slot into the
3681 // register.
3682 // FIXME: The memcpy seems to produce pretty awful code for
3683 // small aggregates, particularly for packed ones.
3684 // FIXME: It would be preferable to use the slot in the
3685 // parameter save area instead of a new local variable.
3686 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3687 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3688 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
3689 CallSeqStart.getNode()->getOperand(0),
3690 Flags, DAG, dl);
3691
3692 // Place the memcpy outside the CALLSEQ_START..END.
3693 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3694 CallSeqStart.getNode()->getOperand(1));
3695 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3696 NewCallSeqStart.getNode());
3697 Chain = CallSeqStart = NewCallSeqStart;
3698
3699 // Load the slot into the register.
3700 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3701 MachinePointerInfo(),
3702 false, false, false, 0);
3703 MemOpChains.push_back(Load.getValue(1));
3704 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3705
3706 // Done with this argument.
3707 ArgOffset += PtrByteSize;
3708 continue;
3709 }
3710
3711 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
3712 // copy the pieces of the object that fit into registers from the
3713 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003714 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003715 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003716 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003717 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003718 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3719 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003720 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003721 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003722 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003723 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003724 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003725 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003726 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003727 }
3728 }
3729 continue;
3730 }
3731
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003733 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 case MVT::i32:
3735 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003736 if (GPR_idx != NumGPRs) {
3737 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003738 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003739 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3740 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003741 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003742 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003743 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003744 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 case MVT::f32:
3746 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003747 if (FPR_idx != NumFPRs) {
3748 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3749
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003750 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003751 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3752 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003753 MemOpChains.push_back(Store);
3754
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003755 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003756 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003757 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003758 MachinePointerInfo(), false, false,
3759 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003760 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003761 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003765 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003766 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3767 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003768 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003769 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003770 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003771 }
3772 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003773 // If we have any FPRs remaining, we may also have GPRs remaining.
3774 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3775 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003776 if (GPR_idx != NumGPRs)
3777 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003779 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3780 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003781 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003782 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003783 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3784 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003785 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003786 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003787 if (isPPC64)
3788 ArgOffset += 8;
3789 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003791 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 case MVT::v4f32:
3793 case MVT::v4i32:
3794 case MVT::v8i16:
3795 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003796 if (isVarArg) {
3797 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003798 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003799 // V registers; in fact gcc does this only for arguments that are
3800 // prototyped, not for those that match the ... We do it for all
3801 // arguments, seems to work.
3802 while (ArgOffset % 16 !=0) {
3803 ArgOffset += PtrByteSize;
3804 if (GPR_idx != NumGPRs)
3805 GPR_idx++;
3806 }
3807 // We could elide this store in the case where the object fits
3808 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003809 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003810 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003811 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3812 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003813 MemOpChains.push_back(Store);
3814 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003815 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003816 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003817 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003818 MemOpChains.push_back(Load.getValue(1));
3819 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3820 }
3821 ArgOffset += 16;
3822 for (unsigned i=0; i<16; i+=PtrByteSize) {
3823 if (GPR_idx == NumGPRs)
3824 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003825 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003826 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003827 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003828 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003829 MemOpChains.push_back(Load.getValue(1));
3830 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3831 }
3832 break;
3833 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003834
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003835 // Non-varargs Altivec params generally go in registers, but have
3836 // stack space allocated at the end.
3837 if (VR_idx != NumVRs) {
3838 // Doesn't have GPR space allocated.
3839 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3840 } else if (nAltivecParamsAtEnd==0) {
3841 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003842 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3843 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003844 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003845 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003846 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003847 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003848 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003849 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003850 // If all Altivec parameters fit in registers, as they usually do,
3851 // they get stack space following the non-Altivec parameters. We
3852 // don't track this here because nobody below needs it.
3853 // If there are more Altivec parameters than fit in registers emit
3854 // the stores here.
3855 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3856 unsigned j = 0;
3857 // Offset is aligned; skip 1st 12 params which go in V registers.
3858 ArgOffset = ((ArgOffset+15)/16)*16;
3859 ArgOffset += 12*16;
3860 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003861 SDValue Arg = OutVals[i];
3862 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3864 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003865 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003867 // We are emitting Altivec params in order.
3868 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3869 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003870 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003871 ArgOffset += 16;
3872 }
3873 }
3874 }
3875 }
3876
Chris Lattner9a2a4972006-05-17 06:01:33 +00003877 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003879 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003881 // Check if this is an indirect call (MTCTR/BCTRL).
3882 // See PrepareCall() for more information about calls through function
3883 // pointers in the 64-bit SVR4 ABI.
3884 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3885 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3886 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3887 !isBLACompatibleAddress(Callee, DAG)) {
3888 // Load r2 into a virtual register and store it to the TOC save area.
3889 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3890 // TOC save area offset.
3891 SDValue PtrOff = DAG.getIntPtrConstant(40);
3892 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003893 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003894 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003895 }
3896
Dale Johannesenf7b73042010-03-09 20:15:42 +00003897 // On Darwin, R12 must contain the address of an indirect callee. This does
3898 // not mean the MTCTR instruction must use R12; it's easier to model this as
3899 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003900 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003901 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3902 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3903 !isBLACompatibleAddress(Callee, DAG))
3904 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3905 PPC::R12), Callee));
3906
Chris Lattner9a2a4972006-05-17 06:01:33 +00003907 // Build a sequence of copy-to-reg nodes chained together with token chain
3908 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003909 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003912 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003913 InFlag = Chain.getValue(1);
3914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003915
Chris Lattnerb9082582010-11-14 23:42:06 +00003916 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003917 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3918 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003919
Dan Gohman98ca4f22009-08-05 01:29:28 +00003920 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3921 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3922 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003923}
3924
Hal Finkeld712f932011-10-14 19:51:36 +00003925bool
3926PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3927 MachineFunction &MF, bool isVarArg,
3928 const SmallVectorImpl<ISD::OutputArg> &Outs,
3929 LLVMContext &Context) const {
3930 SmallVector<CCValAssign, 16> RVLocs;
3931 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3932 RVLocs, Context);
3933 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3934}
3935
Dan Gohman98ca4f22009-08-05 01:29:28 +00003936SDValue
3937PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003938 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003939 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003940 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003941 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003942
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003943 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003944 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003945 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003946 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003948 // If this is the first return lowered for this function, add the regs to the
3949 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003950 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003951 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003952 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003953 }
3954
Dan Gohman475871a2008-07-27 21:46:04 +00003955 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003956
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003957 // Copy the result values into the output registers.
3958 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3959 CCValAssign &VA = RVLocs[i];
3960 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003961 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003962 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003963 Flag = Chain.getValue(1);
3964 }
3965
Gabor Greifba36cb52008-08-28 21:40:38 +00003966 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003968 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003970}
3971
Dan Gohman475871a2008-07-27 21:46:04 +00003972SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003973 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003974 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003975 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Jim Laskeyefc7e522006-12-04 22:04:42 +00003977 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003978 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003979
3980 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003981 bool isPPC64 = Subtarget.isPPC64();
3982 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003983 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003984
3985 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003986 SDValue Chain = Op.getOperand(0);
3987 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003988
Jim Laskeyefc7e522006-12-04 22:04:42 +00003989 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003990 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3991 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003992 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Jim Laskeyefc7e522006-12-04 22:04:42 +00003994 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003995 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Jim Laskeyefc7e522006-12-04 22:04:42 +00003997 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003998 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003999 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004000}
4001
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004002
4003
Dan Gohman475871a2008-07-27 21:46:04 +00004004SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004005PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004006 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004007 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004008 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004009 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004010
4011 // Get current frame pointer save index. The users of this index will be
4012 // primarily DYNALLOC instructions.
4013 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4014 int RASI = FI->getReturnAddrSaveIndex();
4015
4016 // If the frame pointer save index hasn't been defined yet.
4017 if (!RASI) {
4018 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004019 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004020 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004021 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004022 // Save the result.
4023 FI->setReturnAddrSaveIndex(RASI);
4024 }
4025 return DAG.getFrameIndex(RASI, PtrVT);
4026}
4027
Dan Gohman475871a2008-07-27 21:46:04 +00004028SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004029PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4030 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004031 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004032 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004033 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004034
4035 // Get current frame pointer save index. The users of this index will be
4036 // primarily DYNALLOC instructions.
4037 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4038 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004039
Jim Laskey2f616bf2006-11-16 22:43:37 +00004040 // If the frame pointer save index hasn't been defined yet.
4041 if (!FPSI) {
4042 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004043 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004044 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004045
Jim Laskey2f616bf2006-11-16 22:43:37 +00004046 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004047 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004048 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004049 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004050 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004051 return DAG.getFrameIndex(FPSI, PtrVT);
4052}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004053
Dan Gohman475871a2008-07-27 21:46:04 +00004054SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004055 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004056 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004057 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004058 SDValue Chain = Op.getOperand(0);
4059 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004060 DebugLoc dl = Op.getDebugLoc();
4061
Jim Laskey2f616bf2006-11-16 22:43:37 +00004062 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004063 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004064 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004065 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004066 DAG.getConstant(0, PtrVT), Size);
4067 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004068 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004069 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004070 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004072 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004073}
4074
Chris Lattner1a635d62006-04-14 06:01:58 +00004075/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4076/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004077SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004078 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004079 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4080 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004081 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004082
Chris Lattner1a635d62006-04-14 06:01:58 +00004083 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Chris Lattner1a635d62006-04-14 06:01:58 +00004085 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004086 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Owen Andersone50ed302009-08-10 22:56:29 +00004088 EVT ResVT = Op.getValueType();
4089 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004090 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4091 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004092 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004093
Chris Lattner1a635d62006-04-14 06:01:58 +00004094 // If the RHS of the comparison is a 0.0, we don't need to do the
4095 // subtraction at all.
4096 if (isFloatingPointZero(RHS))
4097 switch (CC) {
4098 default: break; // SETUO etc aren't handled by fsel.
4099 case ISD::SETULT:
4100 case ISD::SETLT:
4101 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004102 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004103 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4105 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004106 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004107 case ISD::SETUGT:
4108 case ISD::SETGT:
4109 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004110 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004111 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4113 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004114 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004117
Dan Gohman475871a2008-07-27 21:46:04 +00004118 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004119 switch (CC) {
4120 default: break; // SETUO etc aren't handled by fsel.
4121 case ISD::SETULT:
4122 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004123 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4125 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004126 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004127 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004128 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004129 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4131 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004132 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004133 case ISD::SETUGT:
4134 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004135 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4137 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004138 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004139 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004140 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004141 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4143 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004144 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004145 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004146 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004147}
4148
Chris Lattner1f873002007-11-28 18:44:47 +00004149// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004150SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004151 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004152 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004153 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 if (Src.getValueType() == MVT::f32)
4155 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004156
Dan Gohman475871a2008-07-27 21:46:04 +00004157 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004159 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004161 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004162 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004164 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 case MVT::i64:
4166 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004167 break;
4168 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004169
Chris Lattner1a635d62006-04-14 06:01:58 +00004170 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004172
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004173 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004174 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4175 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004176
4177 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4178 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004180 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004181 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004182 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004183 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004184}
4185
Dan Gohmand858e902010-04-17 15:26:15 +00004186SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4187 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004188 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004189 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004191 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004192
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004194 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4196 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004197 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004199 return FP;
4200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004201
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004203 "Unhandled SINT_TO_FP type in custom expander!");
4204 // Since we only generate this in 64-bit mode, we can take advantage of
4205 // 64-bit registers. In particular, sign extend the input value into the
4206 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4207 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004208 MachineFunction &MF = DAG.getMachineFunction();
4209 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004210 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004211 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004212 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004215 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004216
Chris Lattner1a635d62006-04-14 06:01:58 +00004217 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004218 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004219 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004220 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004221 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4222 SDValue Store =
4223 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4224 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004225 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004226 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004227 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Chris Lattner1a635d62006-04-14 06:01:58 +00004229 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4231 if (Op.getValueType() == MVT::f32)
4232 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004233 return FP;
4234}
4235
Dan Gohmand858e902010-04-17 15:26:15 +00004236SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4237 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004238 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004239 /*
4240 The rounding mode is in bits 30:31 of FPSR, and has the following
4241 settings:
4242 00 Round to nearest
4243 01 Round to 0
4244 10 Round to +inf
4245 11 Round to -inf
4246
4247 FLT_ROUNDS, on the other hand, expects the following:
4248 -1 Undefined
4249 0 Round to 0
4250 1 Round to nearest
4251 2 Round to +inf
4252 3 Round to -inf
4253
4254 To perform the conversion, we do:
4255 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4256 */
4257
4258 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004259 EVT VT = Op.getValueType();
4260 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4261 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004262 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004263
4264 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004266 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004267 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004268
4269 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004270 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004271 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004272 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004273 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004274
4275 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004277 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004278 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004279 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004280
4281 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 DAG.getNode(ISD::AND, dl, MVT::i32,
4284 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004285 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 DAG.getNode(ISD::SRL, dl, MVT::i32,
4287 DAG.getNode(ISD::AND, dl, MVT::i32,
4288 DAG.getNode(ISD::XOR, dl, MVT::i32,
4289 CWD, DAG.getConstant(3, MVT::i32)),
4290 DAG.getConstant(3, MVT::i32)),
4291 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004292
Dan Gohman475871a2008-07-27 21:46:04 +00004293 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004295
Duncan Sands83ec4b62008-06-06 12:08:01 +00004296 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004297 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004298}
4299
Dan Gohmand858e902010-04-17 15:26:15 +00004300SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004301 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004302 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004303 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004304 assert(Op.getNumOperands() == 3 &&
4305 VT == Op.getOperand(1).getValueType() &&
4306 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004307
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004308 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004309 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue Lo = Op.getOperand(0);
4311 SDValue Hi = Op.getOperand(1);
4312 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004313 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004315 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004316 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004317 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4318 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4319 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4320 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004321 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004322 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4323 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4324 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004326 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004327}
4328
Dan Gohmand858e902010-04-17 15:26:15 +00004329SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004330 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004331 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004332 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004333 assert(Op.getNumOperands() == 3 &&
4334 VT == Op.getOperand(1).getValueType() &&
4335 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004336
Dan Gohman9ed06db2008-03-07 20:36:53 +00004337 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004338 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue Lo = Op.getOperand(0);
4340 SDValue Hi = Op.getOperand(1);
4341 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004342 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004344 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004345 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004346 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4347 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4348 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4349 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004350 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004351 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4352 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4353 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004354 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004355 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004356}
4357
Dan Gohmand858e902010-04-17 15:26:15 +00004358SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004359 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004360 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004361 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004362 assert(Op.getNumOperands() == 3 &&
4363 VT == Op.getOperand(1).getValueType() &&
4364 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004365
Dan Gohman9ed06db2008-03-07 20:36:53 +00004366 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004367 SDValue Lo = Op.getOperand(0);
4368 SDValue Hi = Op.getOperand(1);
4369 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004370 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004371
Dale Johannesenf5d97892009-02-04 01:48:28 +00004372 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004373 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004374 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4375 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4376 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4377 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004378 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004379 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4380 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4381 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004382 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004383 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004384 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004385}
4386
4387//===----------------------------------------------------------------------===//
4388// Vector related lowering.
4389//
4390
Chris Lattner4a998b92006-04-17 06:00:21 +00004391/// BuildSplatI - Build a canonical splati of Val with an element size of
4392/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004393static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004394 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004395 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004396
Owen Andersone50ed302009-08-10 22:56:29 +00004397 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004399 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004400
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004402
Chris Lattner70fa4932006-12-01 01:45:39 +00004403 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4404 if (Val == -1)
4405 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Owen Andersone50ed302009-08-10 22:56:29 +00004407 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004408
Chris Lattner4a998b92006-04-17 06:00:21 +00004409 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004411 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004412 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004413 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4414 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004415 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004416}
4417
Chris Lattnere7c768e2006-04-18 03:24:30 +00004418/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004419/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004420static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004421 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 EVT DestVT = MVT::Other) {
4423 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004424 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004426}
4427
Chris Lattnere7c768e2006-04-18 03:24:30 +00004428/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4429/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004430static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004431 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 DebugLoc dl, EVT DestVT = MVT::Other) {
4433 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004434 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004436}
4437
4438
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004439/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4440/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004441static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004442 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004443 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004444 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4445 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004446
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004448 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004451 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004452}
4453
Chris Lattnerf1b47082006-04-14 05:19:18 +00004454// If this is a case we can't handle, return null and let the default
4455// expansion code take care of it. If we CAN select this case, and if it
4456// selects to a single instruction, return Op. Otherwise, if we can codegen
4457// this case more efficiently than a constant pool load, lower it to the
4458// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004459SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4460 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004461 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004462 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4463 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004464
Bob Wilson24e338e2009-03-02 23:24:16 +00004465 // Check if this is a splat of a constant value.
4466 APInt APSplatBits, APSplatUndef;
4467 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004468 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004469 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004470 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004471 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004472
Bob Wilsonf2950b02009-03-03 19:26:27 +00004473 unsigned SplatBits = APSplatBits.getZExtValue();
4474 unsigned SplatUndef = APSplatUndef.getZExtValue();
4475 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Bob Wilsonf2950b02009-03-03 19:26:27 +00004477 // First, handle single instruction cases.
4478
4479 // All zeros?
4480 if (SplatBits == 0) {
4481 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4483 SDValue Z = DAG.getConstant(0, MVT::i32);
4484 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004485 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004486 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004487 return Op;
4488 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004489
Bob Wilsonf2950b02009-03-03 19:26:27 +00004490 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4491 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4492 (32-SplatBitSize));
4493 if (SextVal >= -16 && SextVal <= 15)
4494 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495
4496
Bob Wilsonf2950b02009-03-03 19:26:27 +00004497 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004498
Bob Wilsonf2950b02009-03-03 19:26:27 +00004499 // If this value is in the range [-32,30] and is even, use:
4500 // tmp = VSPLTI[bhw], result = add tmp, tmp
4501 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004503 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004504 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004505 }
4506
4507 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4508 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4509 // for fneg/fabs.
4510 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4511 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004513
4514 // Make the VSLW intrinsic, computing 0x8000_0000.
4515 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4516 OnesV, DAG, dl);
4517
4518 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004520 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004521 }
4522
4523 // Check to see if this is a wide variety of vsplti*, binop self cases.
4524 static const signed char SplatCsts[] = {
4525 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4526 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4527 };
4528
4529 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4530 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4531 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4532 int i = SplatCsts[idx];
4533
4534 // Figure out what shift amount will be used by altivec if shifted by i in
4535 // this splat size.
4536 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4537
4538 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004539 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004541 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4542 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4543 Intrinsic::ppc_altivec_vslw
4544 };
4545 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004546 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004547 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004548
Bob Wilsonf2950b02009-03-03 19:26:27 +00004549 // vsplti + srl self.
4550 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004552 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4553 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4554 Intrinsic::ppc_altivec_vsrw
4555 };
4556 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004557 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004558 }
4559
Bob Wilsonf2950b02009-03-03 19:26:27 +00004560 // vsplti + sra self.
4561 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004563 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4564 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4565 Intrinsic::ppc_altivec_vsraw
4566 };
4567 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004568 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Bob Wilsonf2950b02009-03-03 19:26:27 +00004571 // vsplti + rol self.
4572 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4573 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004575 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4576 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4577 Intrinsic::ppc_altivec_vrlw
4578 };
4579 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004580 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004581 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004582
Bob Wilsonf2950b02009-03-03 19:26:27 +00004583 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004584 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004586 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004587 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004588 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004589 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004591 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004592 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004593 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004594 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004596 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4597 }
4598 }
4599
4600 // Three instruction sequences.
4601
4602 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4603 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4605 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004606 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004607 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004608 }
4609 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4610 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4612 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004613 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004614 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004615 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004616
Dan Gohman475871a2008-07-27 21:46:04 +00004617 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004618}
4619
Chris Lattner59138102006-04-17 05:28:54 +00004620/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4621/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004622static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004623 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004624 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004625 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004626 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004627 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004628
Chris Lattner59138102006-04-17 05:28:54 +00004629 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004630 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004631 OP_VMRGHW,
4632 OP_VMRGLW,
4633 OP_VSPLTISW0,
4634 OP_VSPLTISW1,
4635 OP_VSPLTISW2,
4636 OP_VSPLTISW3,
4637 OP_VSLDOI4,
4638 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004639 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004640 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004641
Chris Lattner59138102006-04-17 05:28:54 +00004642 if (OpNum == OP_COPY) {
4643 if (LHSID == (1*9+2)*9+3) return LHS;
4644 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4645 return RHS;
4646 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004647
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004649 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4650 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004651
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004653 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004654 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004655 case OP_VMRGHW:
4656 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4657 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4658 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4659 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4660 break;
4661 case OP_VMRGLW:
4662 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4663 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4664 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4665 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4666 break;
4667 case OP_VSPLTISW0:
4668 for (unsigned i = 0; i != 16; ++i)
4669 ShufIdxs[i] = (i&3)+0;
4670 break;
4671 case OP_VSPLTISW1:
4672 for (unsigned i = 0; i != 16; ++i)
4673 ShufIdxs[i] = (i&3)+4;
4674 break;
4675 case OP_VSPLTISW2:
4676 for (unsigned i = 0; i != 16; ++i)
4677 ShufIdxs[i] = (i&3)+8;
4678 break;
4679 case OP_VSPLTISW3:
4680 for (unsigned i = 0; i != 16; ++i)
4681 ShufIdxs[i] = (i&3)+12;
4682 break;
4683 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004684 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004685 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004686 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004687 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004688 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004689 }
Owen Andersone50ed302009-08-10 22:56:29 +00004690 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004691 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4692 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004694 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004695}
4696
Chris Lattnerf1b47082006-04-14 05:19:18 +00004697/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4698/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4699/// return the code it can be lowered into. Worst case, it can always be
4700/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004701SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004702 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004703 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004704 SDValue V1 = Op.getOperand(0);
4705 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004707 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004708
Chris Lattnerf1b47082006-04-14 05:19:18 +00004709 // Cases that are handled by instructions that take permute immediates
4710 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4711 // selected by the instruction selector.
4712 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4714 PPC::isSplatShuffleMask(SVOp, 2) ||
4715 PPC::isSplatShuffleMask(SVOp, 4) ||
4716 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4717 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4718 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4719 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4720 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4721 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4722 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4723 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4724 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004725 return Op;
4726 }
4727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004728
Chris Lattnerf1b47082006-04-14 05:19:18 +00004729 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4730 // and produce a fixed permutation. If any of these match, do not lower to
4731 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4733 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4734 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4735 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4736 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4737 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4738 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4739 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4740 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004741 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004742
Chris Lattner59138102006-04-17 05:28:54 +00004743 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4744 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004745 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004746
Chris Lattner59138102006-04-17 05:28:54 +00004747 unsigned PFIndexes[4];
4748 bool isFourElementShuffle = true;
4749 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4750 unsigned EltNo = 8; // Start out undef.
4751 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004753 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004754
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004756 if ((ByteSource & 3) != j) {
4757 isFourElementShuffle = false;
4758 break;
4759 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004760
Chris Lattner59138102006-04-17 05:28:54 +00004761 if (EltNo == 8) {
4762 EltNo = ByteSource/4;
4763 } else if (EltNo != ByteSource/4) {
4764 isFourElementShuffle = false;
4765 break;
4766 }
4767 }
4768 PFIndexes[i] = EltNo;
4769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004770
4771 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004772 // perfect shuffle vector to determine if it is cost effective to do this as
4773 // discrete instructions, or whether we should use a vperm.
4774 if (isFourElementShuffle) {
4775 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004777 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004778
Chris Lattner59138102006-04-17 05:28:54 +00004779 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4780 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004781
Chris Lattner59138102006-04-17 05:28:54 +00004782 // Determining when to avoid vperm is tricky. Many things affect the cost
4783 // of vperm, particularly how many times the perm mask needs to be computed.
4784 // For example, if the perm mask can be hoisted out of a loop or is already
4785 // used (perhaps because there are multiple permutes with the same shuffle
4786 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4787 // the loop requires an extra register.
4788 //
4789 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004791 // available, if this block is within a loop, we should avoid using vperm
4792 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004793 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004794 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004795 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Chris Lattnerf1b47082006-04-14 05:19:18 +00004797 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4798 // vector that will get spilled to the constant pool.
4799 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004800
Chris Lattnerf1b47082006-04-14 05:19:18 +00004801 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4802 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004803 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004804 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Dan Gohman475871a2008-07-27 21:46:04 +00004806 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4808 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004809
Chris Lattnerf1b47082006-04-14 05:19:18 +00004810 for (unsigned j = 0; j != BytesPerElement; ++j)
4811 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004814
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004816 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004817 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004818}
4819
Chris Lattner90564f22006-04-18 17:59:36 +00004820/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4821/// altivec comparison. If it is, return true and fill in Opc/isDot with
4822/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004823static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004824 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004825 unsigned IntrinsicID =
4826 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004827 CompareOpc = -1;
4828 isDot = false;
4829 switch (IntrinsicID) {
4830 default: return false;
4831 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004832 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4833 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4834 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4835 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4836 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4837 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4838 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4839 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4840 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4841 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4842 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4843 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4844 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004845
Chris Lattner1a635d62006-04-14 06:01:58 +00004846 // Normal Comparisons.
4847 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4848 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4849 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4850 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4851 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4852 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4853 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4854 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4855 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4856 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4857 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4858 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4859 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4860 }
Chris Lattner90564f22006-04-18 17:59:36 +00004861 return true;
4862}
4863
4864/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4865/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004866SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004867 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004868 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4869 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004870 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004871 int CompareOpc;
4872 bool isDot;
4873 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004874 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004875
Chris Lattner90564f22006-04-18 17:59:36 +00004876 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004877 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004878 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004879 Op.getOperand(1), Op.getOperand(2),
4880 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004881 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004883
Chris Lattner1a635d62006-04-14 06:01:58 +00004884 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004885 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004886 Op.getOperand(2), // LHS
4887 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004889 };
Owen Andersone50ed302009-08-10 22:56:29 +00004890 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004891 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004892 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004893 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004894
Chris Lattner1a635d62006-04-14 06:01:58 +00004895 // Now that we have the comparison, emit a copy from the CR to a GPR.
4896 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4898 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004899 CompNode.getValue(1));
4900
Chris Lattner1a635d62006-04-14 06:01:58 +00004901 // Unpack the result based on how the target uses it.
4902 unsigned BitNo; // Bit # of CR6.
4903 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004904 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004905 default: // Can't happen, don't crash on invalid number though.
4906 case 0: // Return the value of the EQ bit of CR6.
4907 BitNo = 0; InvertBit = false;
4908 break;
4909 case 1: // Return the inverted value of the EQ bit of CR6.
4910 BitNo = 0; InvertBit = true;
4911 break;
4912 case 2: // Return the value of the LT bit of CR6.
4913 BitNo = 2; InvertBit = false;
4914 break;
4915 case 3: // Return the inverted value of the LT bit of CR6.
4916 BitNo = 2; InvertBit = true;
4917 break;
4918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004919
Chris Lattner1a635d62006-04-14 06:01:58 +00004920 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4922 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004923 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4925 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004926
Chris Lattner1a635d62006-04-14 06:01:58 +00004927 // If we are supposed to, toggle the bit.
4928 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4930 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004931 return Flags;
4932}
4933
Scott Michelfdc40a02009-02-17 22:15:04 +00004934SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004935 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004936 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004937 // Create a stack slot that is 16-byte aligned.
4938 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004939 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004940 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004942
Chris Lattner1a635d62006-04-14 06:01:58 +00004943 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004944 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004945 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004946 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004947 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004948 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004949 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004950}
4951
Dan Gohmand858e902010-04-17 15:26:15 +00004952SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004953 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004955 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004956
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4958 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004959
Dan Gohman475871a2008-07-27 21:46:04 +00004960 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004961 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004962
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004963 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004964 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4965 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4966 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004967
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004968 // Low parts multiplied together, generating 32-bit results (we ignore the
4969 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004972
Dan Gohman475871a2008-07-27 21:46:04 +00004973 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004975 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004976 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004977 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4979 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004981
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004983
Chris Lattnercea2aa72006-04-18 04:28:57 +00004984 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004985 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004988
Chris Lattner19a81522006-04-18 03:57:35 +00004989 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004992 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Chris Lattner19a81522006-04-18 03:57:35 +00004994 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004997 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004998
Chris Lattner19a81522006-04-18 03:57:35 +00004999 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005000 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005001 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005002 Ops[i*2 ] = 2*i+1;
5003 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005004 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005006 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005007 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005008 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005009}
5010
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005011/// LowerOperation - Provide custom lowering hooks for some operations.
5012///
Dan Gohmand858e902010-04-17 15:26:15 +00005013SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005014 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005015 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005016 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005017 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005018 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005019 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005020 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005021 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005022 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5023 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005024 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005025 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
5027 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005028 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005029
Jim Laskeyefc7e522006-12-04 22:04:42 +00005030 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005031 case ISD::DYNAMIC_STACKALLOC:
5032 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005033
Chris Lattner1a635d62006-04-14 06:01:58 +00005034 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005035 case ISD::FP_TO_UINT:
5036 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005037 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005038 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005039 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005040
Chris Lattner1a635d62006-04-14 06:01:58 +00005041 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005042 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5043 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5044 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005045
Chris Lattner1a635d62006-04-14 06:01:58 +00005046 // Vector-related lowering.
5047 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5048 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5049 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5050 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005051 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005052
Chris Lattner3fc027d2007-12-08 06:59:59 +00005053 // Frame & Return address.
5054 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005055 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005056 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005057}
5058
Duncan Sands1607f052008-12-01 11:39:25 +00005059void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5060 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005061 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005062 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005063 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005064 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005065 default:
Craig Topperbc219812012-02-07 02:50:20 +00005066 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005067 case ISD::VAARG: {
5068 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5069 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5070 return;
5071
5072 EVT VT = N->getValueType(0);
5073
5074 if (VT == MVT::i64) {
5075 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5076
5077 Results.push_back(NewNode);
5078 Results.push_back(NewNode.getValue(1));
5079 }
5080 return;
5081 }
Duncan Sands1607f052008-12-01 11:39:25 +00005082 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 assert(N->getValueType(0) == MVT::ppcf128);
5084 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005085 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005087 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005088 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005090 DAG.getIntPtrConstant(1));
5091
5092 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5093 // of the long double, and puts FPSCR back the way it was. We do not
5094 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005095 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005096 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5097
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005099 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005100 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005101 MFFSreg = Result.getValue(0);
5102 InFlag = Result.getValue(1);
5103
5104 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005105 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005107 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005108 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005109 InFlag = Result.getValue(0);
5110
5111 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005112 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005114 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005115 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005116 InFlag = Result.getValue(0);
5117
5118 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005120 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005121 Ops[0] = Lo;
5122 Ops[1] = Hi;
5123 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005124 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005125 FPreg = Result.getValue(0);
5126 InFlag = Result.getValue(1);
5127
5128 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 NodeTys.push_back(MVT::f64);
5130 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005131 Ops[1] = MFFSreg;
5132 Ops[2] = FPreg;
5133 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005134 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005135 FPreg = Result.getValue(0);
5136
5137 // We know the low half is about to be thrown away, so just use something
5138 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005140 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005141 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005142 }
Duncan Sands1607f052008-12-01 11:39:25 +00005143 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005144 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005145 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005146 }
5147}
5148
5149
Chris Lattner1a635d62006-04-14 06:01:58 +00005150//===----------------------------------------------------------------------===//
5151// Other Lowering Code
5152//===----------------------------------------------------------------------===//
5153
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005154MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005155PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005156 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005157 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5159
5160 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5161 MachineFunction *F = BB->getParent();
5162 MachineFunction::iterator It = BB;
5163 ++It;
5164
5165 unsigned dest = MI->getOperand(0).getReg();
5166 unsigned ptrA = MI->getOperand(1).getReg();
5167 unsigned ptrB = MI->getOperand(2).getReg();
5168 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005170
5171 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5172 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5173 F->insert(It, loopMBB);
5174 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005175 exitMBB->splice(exitMBB->begin(), BB,
5176 llvm::next(MachineBasicBlock::iterator(MI)),
5177 BB->end());
5178 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005179
5180 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005181 unsigned TmpReg = (!BinOpcode) ? incr :
5182 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005183 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5184 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005185
5186 // thisMBB:
5187 // ...
5188 // fallthrough --> loopMBB
5189 BB->addSuccessor(loopMBB);
5190
5191 // loopMBB:
5192 // l[wd]arx dest, ptr
5193 // add r0, dest, incr
5194 // st[wd]cx. r0, ptr
5195 // bne- loopMBB
5196 // fallthrough --> exitMBB
5197 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005198 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005199 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005200 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005201 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5202 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005203 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005205 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005206 BB->addSuccessor(loopMBB);
5207 BB->addSuccessor(exitMBB);
5208
5209 // exitMBB:
5210 // ...
5211 BB = exitMBB;
5212 return BB;
5213}
5214
5215MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005216PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005217 MachineBasicBlock *BB,
5218 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005219 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005220 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5222 // In 64 bit mode we have to use 64 bits for addresses, even though the
5223 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5224 // registers without caring whether they're 32 or 64, but here we're
5225 // doing actual arithmetic on the addresses.
5226 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005227 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005228
5229 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5230 MachineFunction *F = BB->getParent();
5231 MachineFunction::iterator It = BB;
5232 ++It;
5233
5234 unsigned dest = MI->getOperand(0).getReg();
5235 unsigned ptrA = MI->getOperand(1).getReg();
5236 unsigned ptrB = MI->getOperand(2).getReg();
5237 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005238 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005239
5240 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5241 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5242 F->insert(It, loopMBB);
5243 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005244 exitMBB->splice(exitMBB->begin(), BB,
5245 llvm::next(MachineBasicBlock::iterator(MI)),
5246 BB->end());
5247 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005248
5249 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005250 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005251 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5252 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005253 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5254 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5255 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5256 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5257 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5258 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5259 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5260 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5261 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5262 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005263 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005264 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005265 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005266
5267 // thisMBB:
5268 // ...
5269 // fallthrough --> loopMBB
5270 BB->addSuccessor(loopMBB);
5271
5272 // The 4-byte load must be aligned, while a char or short may be
5273 // anywhere in the word. Hence all this nasty bookkeeping code.
5274 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5275 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005276 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005277 // rlwinm ptr, ptr1, 0, 0, 29
5278 // slw incr2, incr, shift
5279 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5280 // slw mask, mask2, shift
5281 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005282 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005283 // add tmp, tmpDest, incr2
5284 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005285 // and tmp3, tmp, mask
5286 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005287 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005288 // bne- loopMBB
5289 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005290 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005291 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005292 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005293 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005294 .addReg(ptrA).addReg(ptrB);
5295 } else {
5296 Ptr1Reg = ptrB;
5297 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005298 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005299 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005300 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005301 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5302 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005303 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005304 .addReg(Ptr1Reg).addImm(0).addImm(61);
5305 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005306 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005307 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005308 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005309 .addReg(incr).addReg(ShiftReg);
5310 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005311 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005312 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005313 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5314 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005315 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005316 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005317 .addReg(Mask2Reg).addReg(ShiftReg);
5318
5319 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005320 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005321 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005322 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005323 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005324 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005325 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005326 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005327 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005328 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005329 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005330 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005331 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005332 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005333 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005334 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005335 BB->addSuccessor(loopMBB);
5336 BB->addSuccessor(exitMBB);
5337
5338 // exitMBB:
5339 // ...
5340 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005341 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5342 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005343 return BB;
5344}
5345
5346MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005347PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005348 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005349 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005350
5351 // To "insert" these instructions we actually have to insert their
5352 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005353 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005354 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005355 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005356
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005357 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005358
Hal Finkel009f7af2012-06-22 23:10:08 +00005359 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5360 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5361 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5362 PPC::ISEL8 : PPC::ISEL;
5363 unsigned SelectPred = MI->getOperand(4).getImm();
5364 DebugLoc dl = MI->getDebugLoc();
5365
5366 // The SelectPred is ((BI << 5) | BO) for a BCC
5367 unsigned BO = SelectPred & 0xF;
5368 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5369
5370 unsigned TrueOpNo, FalseOpNo;
5371 if (BO == 12) {
5372 TrueOpNo = 2;
5373 FalseOpNo = 3;
5374 } else {
5375 TrueOpNo = 3;
5376 FalseOpNo = 2;
5377 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5378 }
5379
5380 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5381 .addReg(MI->getOperand(TrueOpNo).getReg())
5382 .addReg(MI->getOperand(FalseOpNo).getReg())
5383 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5384 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5385 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5386 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5387 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5388 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5389
Evan Cheng53301922008-07-12 02:23:19 +00005390
5391 // The incoming instruction knows the destination vreg to set, the
5392 // condition code register to branch on, the true/false values to
5393 // select between, and a branch opcode to use.
5394
5395 // thisMBB:
5396 // ...
5397 // TrueVal = ...
5398 // cmpTY ccX, r1, r2
5399 // bCC copy1MBB
5400 // fallthrough --> copy0MBB
5401 MachineBasicBlock *thisMBB = BB;
5402 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5403 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5404 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005405 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005406 F->insert(It, copy0MBB);
5407 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005408
5409 // Transfer the remainder of BB and its successor edges to sinkMBB.
5410 sinkMBB->splice(sinkMBB->begin(), BB,
5411 llvm::next(MachineBasicBlock::iterator(MI)),
5412 BB->end());
5413 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5414
Evan Cheng53301922008-07-12 02:23:19 +00005415 // Next, add the true and fallthrough blocks as its successors.
5416 BB->addSuccessor(copy0MBB);
5417 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Dan Gohman14152b42010-07-06 20:24:04 +00005419 BuildMI(BB, dl, TII->get(PPC::BCC))
5420 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5421
Evan Cheng53301922008-07-12 02:23:19 +00005422 // copy0MBB:
5423 // %FalseValue = ...
5424 // # fallthrough to sinkMBB
5425 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005426
Evan Cheng53301922008-07-12 02:23:19 +00005427 // Update machine-CFG edges
5428 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Evan Cheng53301922008-07-12 02:23:19 +00005430 // sinkMBB:
5431 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5432 // ...
5433 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005434 BuildMI(*BB, BB->begin(), dl,
5435 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005436 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5437 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5438 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005439 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5440 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5441 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5442 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005443 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5444 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5445 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5446 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005447
5448 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5449 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5450 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5451 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005452 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5453 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5454 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5455 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005456
5457 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5458 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5459 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5460 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005461 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5462 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5463 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5464 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005465
5466 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5467 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5468 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5469 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005470 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5471 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5472 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5473 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005474
5475 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005476 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005477 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005478 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005479 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005480 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005481 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005482 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005483
5484 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5485 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5486 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5487 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005488 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5489 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5490 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5491 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005492
Dale Johannesen0e55f062008-08-29 18:29:46 +00005493 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5494 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5495 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5496 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5497 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5498 BB = EmitAtomicBinary(MI, BB, false, 0);
5499 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5500 BB = EmitAtomicBinary(MI, BB, true, 0);
5501
Evan Cheng53301922008-07-12 02:23:19 +00005502 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5503 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5504 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5505
5506 unsigned dest = MI->getOperand(0).getReg();
5507 unsigned ptrA = MI->getOperand(1).getReg();
5508 unsigned ptrB = MI->getOperand(2).getReg();
5509 unsigned oldval = MI->getOperand(3).getReg();
5510 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005511 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005512
Dale Johannesen65e39732008-08-25 18:53:26 +00005513 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5514 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5515 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005516 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005517 F->insert(It, loop1MBB);
5518 F->insert(It, loop2MBB);
5519 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005520 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005521 exitMBB->splice(exitMBB->begin(), BB,
5522 llvm::next(MachineBasicBlock::iterator(MI)),
5523 BB->end());
5524 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005525
5526 // thisMBB:
5527 // ...
5528 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005529 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005530
Dale Johannesen65e39732008-08-25 18:53:26 +00005531 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005532 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005533 // cmp[wd] dest, oldval
5534 // bne- midMBB
5535 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005536 // st[wd]cx. newval, ptr
5537 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005538 // b exitBB
5539 // midMBB:
5540 // st[wd]cx. dest, ptr
5541 // exitBB:
5542 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005543 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005544 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005545 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005546 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005547 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005548 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5549 BB->addSuccessor(loop2MBB);
5550 BB->addSuccessor(midMBB);
5551
5552 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005553 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005554 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005555 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005556 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005557 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005558 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005559 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Dale Johannesen65e39732008-08-25 18:53:26 +00005561 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005562 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005563 .addReg(dest).addReg(ptrA).addReg(ptrB);
5564 BB->addSuccessor(exitMBB);
5565
Evan Cheng53301922008-07-12 02:23:19 +00005566 // exitMBB:
5567 // ...
5568 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005569 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5570 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5571 // We must use 64-bit registers for addresses when targeting 64-bit,
5572 // since we're actually doing arithmetic on them. Other registers
5573 // can be 32-bit.
5574 bool is64bit = PPCSubTarget.isPPC64();
5575 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5576
5577 unsigned dest = MI->getOperand(0).getReg();
5578 unsigned ptrA = MI->getOperand(1).getReg();
5579 unsigned ptrB = MI->getOperand(2).getReg();
5580 unsigned oldval = MI->getOperand(3).getReg();
5581 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005582 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005583
5584 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5585 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5586 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5587 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5588 F->insert(It, loop1MBB);
5589 F->insert(It, loop2MBB);
5590 F->insert(It, midMBB);
5591 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005592 exitMBB->splice(exitMBB->begin(), BB,
5593 llvm::next(MachineBasicBlock::iterator(MI)),
5594 BB->end());
5595 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005596
5597 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005598 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005599 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5600 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005601 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5602 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5603 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5604 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5605 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5606 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5607 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5608 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5609 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5610 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5611 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5612 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5613 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5614 unsigned Ptr1Reg;
5615 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005616 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005617 // thisMBB:
5618 // ...
5619 // fallthrough --> loopMBB
5620 BB->addSuccessor(loop1MBB);
5621
5622 // The 4-byte load must be aligned, while a char or short may be
5623 // anywhere in the word. Hence all this nasty bookkeeping code.
5624 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5625 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005626 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005627 // rlwinm ptr, ptr1, 0, 0, 29
5628 // slw newval2, newval, shift
5629 // slw oldval2, oldval,shift
5630 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5631 // slw mask, mask2, shift
5632 // and newval3, newval2, mask
5633 // and oldval3, oldval2, mask
5634 // loop1MBB:
5635 // lwarx tmpDest, ptr
5636 // and tmp, tmpDest, mask
5637 // cmpw tmp, oldval3
5638 // bne- midMBB
5639 // loop2MBB:
5640 // andc tmp2, tmpDest, mask
5641 // or tmp4, tmp2, newval3
5642 // stwcx. tmp4, ptr
5643 // bne- loop1MBB
5644 // b exitBB
5645 // midMBB:
5646 // stwcx. tmpDest, ptr
5647 // exitBB:
5648 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005649 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005650 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005651 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005652 .addReg(ptrA).addReg(ptrB);
5653 } else {
5654 Ptr1Reg = ptrB;
5655 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005656 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005657 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005658 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005659 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5660 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005661 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005662 .addReg(Ptr1Reg).addImm(0).addImm(61);
5663 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005664 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005665 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005666 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005667 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005668 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005669 .addReg(oldval).addReg(ShiftReg);
5670 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005671 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005672 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005673 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5674 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5675 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005676 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005677 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005678 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005679 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005680 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005681 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005682 .addReg(OldVal2Reg).addReg(MaskReg);
5683
5684 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005685 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005686 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005687 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5688 .addReg(TmpDestReg).addReg(MaskReg);
5689 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005690 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005691 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005692 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5693 BB->addSuccessor(loop2MBB);
5694 BB->addSuccessor(midMBB);
5695
5696 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005697 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5698 .addReg(TmpDestReg).addReg(MaskReg);
5699 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5700 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5701 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005702 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005703 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005704 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005705 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005706 BB->addSuccessor(loop1MBB);
5707 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005708
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005709 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005710 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005711 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005712 BB->addSuccessor(exitMBB);
5713
5714 // exitMBB:
5715 // ...
5716 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005717 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5718 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005719 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005720 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005721 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005722
Dan Gohman14152b42010-07-06 20:24:04 +00005723 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005724 return BB;
5725}
5726
Chris Lattner1a635d62006-04-14 06:01:58 +00005727//===----------------------------------------------------------------------===//
5728// Target Optimization Hooks
5729//===----------------------------------------------------------------------===//
5730
Duncan Sands25cf2272008-11-24 14:53:14 +00005731SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5732 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005733 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005734 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005735 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005736 switch (N->getOpcode()) {
5737 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005738 case PPCISD::SHL:
5739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005740 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005741 return N->getOperand(0);
5742 }
5743 break;
5744 case PPCISD::SRL:
5745 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005746 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005747 return N->getOperand(0);
5748 }
5749 break;
5750 case PPCISD::SRA:
5751 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005752 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005753 C->isAllOnesValue()) // -1 >>s V -> -1.
5754 return N->getOperand(0);
5755 }
5756 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005757
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005758 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005759 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005760 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5761 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5762 // We allow the src/dst to be either f32/f64, but the intermediate
5763 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 if (N->getOperand(0).getValueType() == MVT::i64 &&
5765 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005766 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (Val.getValueType() == MVT::f32) {
5768 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005769 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005771
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005773 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005775 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 if (N->getValueType(0) == MVT::f32) {
5777 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005778 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005779 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005780 }
5781 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005783 // If the intermediate type is i32, we can avoid the load/store here
5784 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005785 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005786 }
5787 }
5788 break;
Chris Lattner51269842006-03-01 05:50:56 +00005789 case ISD::STORE:
5790 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5791 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005792 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005793 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 N->getOperand(1).getValueType() == MVT::i32 &&
5795 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005796 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 if (Val.getValueType() == MVT::f32) {
5798 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005799 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005800 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005802 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005803
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005805 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005806 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005807 return Val;
5808 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005809
Chris Lattnerd9989382006-07-10 20:56:58 +00005810 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005811 if (cast<StoreSDNode>(N)->isUnindexed() &&
5812 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005813 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 (N->getOperand(1).getValueType() == MVT::i32 ||
5815 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005816 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005817 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 if (BSwapOp.getValueType() == MVT::i16)
5819 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005820
Dan Gohmanc76909a2009-09-25 20:36:54 +00005821 SDValue Ops[] = {
5822 N->getOperand(0), BSwapOp, N->getOperand(2),
5823 DAG.getValueType(N->getOperand(1).getValueType())
5824 };
5825 return
5826 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5827 Ops, array_lengthof(Ops),
5828 cast<StoreSDNode>(N)->getMemoryVT(),
5829 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005830 }
5831 break;
5832 case ISD::BSWAP:
5833 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005834 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005835 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005837 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005838 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005839 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005841 LD->getChain(), // Chain
5842 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005843 DAG.getValueType(N->getValueType(0)) // VT
5844 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005845 SDValue BSLoad =
5846 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5847 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5848 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005849
Scott Michelfdc40a02009-02-17 22:15:04 +00005850 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005851 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 if (N->getValueType(0) == MVT::i16)
5853 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005854
Chris Lattnerd9989382006-07-10 20:56:58 +00005855 // First, combine the bswap away. This makes the value produced by the
5856 // load dead.
5857 DCI.CombineTo(N, ResVal);
5858
5859 // Next, combine the load away, we give it a bogus result value but a real
5860 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005861 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005862
Chris Lattnerd9989382006-07-10 20:56:58 +00005863 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005864 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Chris Lattner51269842006-03-01 05:50:56 +00005867 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005868 case PPCISD::VCMP: {
5869 // If a VCMPo node already exists with exactly the same operands as this
5870 // node, use its result instead of this node (VCMPo computes both a CR6 and
5871 // a normal output).
5872 //
5873 if (!N->getOperand(0).hasOneUse() &&
5874 !N->getOperand(1).hasOneUse() &&
5875 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005876
Chris Lattner4468c222006-03-31 06:02:07 +00005877 // Scan all of the users of the LHS, looking for VCMPo's that match.
5878 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005879
Gabor Greifba36cb52008-08-28 21:40:38 +00005880 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005881 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5882 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005883 if (UI->getOpcode() == PPCISD::VCMPo &&
5884 UI->getOperand(1) == N->getOperand(1) &&
5885 UI->getOperand(2) == N->getOperand(2) &&
5886 UI->getOperand(0) == N->getOperand(0)) {
5887 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005888 break;
5889 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005890
Chris Lattner00901202006-04-18 18:28:22 +00005891 // If there is no VCMPo node, or if the flag value has a single use, don't
5892 // transform this.
5893 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5894 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005895
5896 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005897 // chain, this transformation is more complex. Note that multiple things
5898 // could use the value result, which we should ignore.
5899 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005900 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005901 FlagUser == 0; ++UI) {
5902 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005903 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005904 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005905 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005906 FlagUser = User;
5907 break;
5908 }
5909 }
5910 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005911
Chris Lattner00901202006-04-18 18:28:22 +00005912 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5913 // give up for right now.
5914 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005915 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005916 }
5917 break;
5918 }
Chris Lattner90564f22006-04-18 17:59:36 +00005919 case ISD::BR_CC: {
5920 // If this is a branch on an altivec predicate comparison, lower this so
5921 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5922 // lowering is done pre-legalize, because the legalizer lowers the predicate
5923 // compare down to code that is difficult to reassemble.
5924 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005925 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005926 int CompareOpc;
5927 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005928
Chris Lattner90564f22006-04-18 17:59:36 +00005929 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5930 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5931 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5932 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005933
Chris Lattner90564f22006-04-18 17:59:36 +00005934 // If this is a comparison against something other than 0/1, then we know
5935 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005936 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005937 if (Val != 0 && Val != 1) {
5938 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5939 return N->getOperand(0);
5940 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005942 N->getOperand(0), N->getOperand(4));
5943 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005944
Chris Lattner90564f22006-04-18 17:59:36 +00005945 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005946
Chris Lattner90564f22006-04-18 17:59:36 +00005947 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005948 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005949 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005950 LHS.getOperand(2), // LHS of compare
5951 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005953 };
Chris Lattner90564f22006-04-18 17:59:36 +00005954 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005955 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005956 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005957
Chris Lattner90564f22006-04-18 17:59:36 +00005958 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005959 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005960 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005961 default: // Can't happen, don't crash on invalid number though.
5962 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005963 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005964 break;
5965 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005966 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005967 break;
5968 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005969 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005970 break;
5971 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005972 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005973 break;
5974 }
5975
Owen Anderson825b72b2009-08-11 20:47:22 +00005976 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5977 DAG.getConstant(CompOpc, MVT::i32),
5978 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005979 N->getOperand(4), CompNode.getValue(1));
5980 }
5981 break;
5982 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005983 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005984
Dan Gohman475871a2008-07-27 21:46:04 +00005985 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005986}
5987
Chris Lattner1a635d62006-04-14 06:01:58 +00005988//===----------------------------------------------------------------------===//
5989// Inline Assembly Support
5990//===----------------------------------------------------------------------===//
5991
Dan Gohman475871a2008-07-27 21:46:04 +00005992void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005993 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005994 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005995 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005996 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005997 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005998 switch (Op.getOpcode()) {
5999 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006000 case PPCISD::LBRX: {
6001 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006002 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006003 KnownZero = 0xFFFF0000;
6004 break;
6005 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006006 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006007 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006008 default: break;
6009 case Intrinsic::ppc_altivec_vcmpbfp_p:
6010 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6011 case Intrinsic::ppc_altivec_vcmpequb_p:
6012 case Intrinsic::ppc_altivec_vcmpequh_p:
6013 case Intrinsic::ppc_altivec_vcmpequw_p:
6014 case Intrinsic::ppc_altivec_vcmpgefp_p:
6015 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6016 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6017 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6018 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6019 case Intrinsic::ppc_altivec_vcmpgtub_p:
6020 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6021 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6022 KnownZero = ~1U; // All bits but the low one are known to be zero.
6023 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006025 }
6026 }
6027}
6028
6029
Chris Lattner4234f572007-03-25 02:14:49 +00006030/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006031/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006032PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006033PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6034 if (Constraint.size() == 1) {
6035 switch (Constraint[0]) {
6036 default: break;
6037 case 'b':
6038 case 'r':
6039 case 'f':
6040 case 'v':
6041 case 'y':
6042 return C_RegisterClass;
6043 }
6044 }
6045 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006046}
6047
John Thompson44ab89e2010-10-29 17:29:13 +00006048/// Examine constraint type and operand type and determine a weight value.
6049/// This object must already have been set up with the operand type
6050/// and the current alternative constraint selected.
6051TargetLowering::ConstraintWeight
6052PPCTargetLowering::getSingleConstraintMatchWeight(
6053 AsmOperandInfo &info, const char *constraint) const {
6054 ConstraintWeight weight = CW_Invalid;
6055 Value *CallOperandVal = info.CallOperandVal;
6056 // If we don't have a value, we can't do a match,
6057 // but allow it at the lowest weight.
6058 if (CallOperandVal == NULL)
6059 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006060 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006061 // Look at the constraint type.
6062 switch (*constraint) {
6063 default:
6064 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6065 break;
6066 case 'b':
6067 if (type->isIntegerTy())
6068 weight = CW_Register;
6069 break;
6070 case 'f':
6071 if (type->isFloatTy())
6072 weight = CW_Register;
6073 break;
6074 case 'd':
6075 if (type->isDoubleTy())
6076 weight = CW_Register;
6077 break;
6078 case 'v':
6079 if (type->isVectorTy())
6080 weight = CW_Register;
6081 break;
6082 case 'y':
6083 weight = CW_Register;
6084 break;
6085 }
6086 return weight;
6087}
6088
Scott Michelfdc40a02009-02-17 22:15:04 +00006089std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006090PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006091 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006092 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006093 // GCC RS6000 Constraint Letters
6094 switch (Constraint[0]) {
6095 case 'b': // R1-R31
6096 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006097 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006098 return std::make_pair(0U, &PPC::G8RCRegClass);
6099 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006100 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00006102 return std::make_pair(0U, &PPC::F4RCRegClass);
6103 if (VT == MVT::f64)
6104 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006105 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006106 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006107 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006108 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006109 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006110 }
6111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006112
Chris Lattner331d1bc2006-11-02 01:44:04 +00006113 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006114}
Chris Lattner763317d2006-02-07 00:47:13 +00006115
Chris Lattner331d1bc2006-11-02 01:44:04 +00006116
Chris Lattner48884cd2007-08-25 00:47:38 +00006117/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006118/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006119void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006120 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006121 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006122 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006123 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006124
Eric Christopher100c8332011-06-02 23:16:42 +00006125 // Only support length 1 constraints.
6126 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006127
Eric Christopher100c8332011-06-02 23:16:42 +00006128 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006129 switch (Letter) {
6130 default: break;
6131 case 'I':
6132 case 'J':
6133 case 'K':
6134 case 'L':
6135 case 'M':
6136 case 'N':
6137 case 'O':
6138 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006139 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006140 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006141 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006142 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006143 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006144 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006145 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006146 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006147 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006148 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6149 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006150 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006151 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006152 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006153 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006154 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006155 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006156 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006157 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006158 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006159 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006160 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006161 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006162 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006163 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006164 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006165 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006166 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006167 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006168 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006169 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006170 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006171 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006172 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006173 }
6174 break;
6175 }
6176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006177
Gabor Greifba36cb52008-08-28 21:40:38 +00006178 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006179 Ops.push_back(Result);
6180 return;
6181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006182
Chris Lattner763317d2006-02-07 00:47:13 +00006183 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006184 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006185}
Evan Chengc4c62572006-03-13 23:20:37 +00006186
Chris Lattnerc9addb72007-03-30 23:15:24 +00006187// isLegalAddressingMode - Return true if the addressing mode represented
6188// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006189bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006190 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006191 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006192
Chris Lattnerc9addb72007-03-30 23:15:24 +00006193 // PPC allows a sign-extended 16-bit immediate field.
6194 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6195 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006196
Chris Lattnerc9addb72007-03-30 23:15:24 +00006197 // No global is ever allowed as a base.
6198 if (AM.BaseGV)
6199 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006200
6201 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006202 switch (AM.Scale) {
6203 case 0: // "r+i" or just "i", depending on HasBaseReg.
6204 break;
6205 case 1:
6206 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6207 return false;
6208 // Otherwise we have r+r or r+i.
6209 break;
6210 case 2:
6211 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6212 return false;
6213 // Allow 2*r as r+r.
6214 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006215 default:
6216 // No other scales are supported.
6217 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006219
Chris Lattnerc9addb72007-03-30 23:15:24 +00006220 return true;
6221}
6222
Evan Chengc4c62572006-03-13 23:20:37 +00006223/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006224/// as the offset of the target addressing mode for load / store of the
6225/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006226bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006227 // PPC allows a sign-extended 16-bit immediate field.
6228 return (V > -(1 << 16) && V < (1 << 16)-1);
6229}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006230
Craig Topperc89c7442012-03-27 07:21:54 +00006231bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006232 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006233}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006234
Dan Gohmand858e902010-04-17 15:26:15 +00006235SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6236 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006237 MachineFunction &MF = DAG.getMachineFunction();
6238 MachineFrameInfo *MFI = MF.getFrameInfo();
6239 MFI->setReturnAddressIsTaken(true);
6240
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006241 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006242 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006243
Dale Johannesen08673d22010-05-03 22:59:34 +00006244 // Make sure the function does not optimize away the store of the RA to
6245 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006246 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006247 FuncInfo->setLRStoreRequired();
6248 bool isPPC64 = PPCSubTarget.isPPC64();
6249 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6250
6251 if (Depth > 0) {
6252 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6253 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006254
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006255 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006256 isPPC64? MVT::i64 : MVT::i32);
6257 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6258 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6259 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006260 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006261 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006262
Chris Lattner3fc027d2007-12-08 06:59:59 +00006263 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006264 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006265 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006266 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006267}
6268
Dan Gohmand858e902010-04-17 15:26:15 +00006269SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6270 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006271 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006272 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006273
Owen Andersone50ed302009-08-10 22:56:29 +00006274 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006276
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006277 MachineFunction &MF = DAG.getMachineFunction();
6278 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006279 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006280 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6281 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006282 MFI->getStackSize() &&
Bill Wendling2c189062012-09-26 21:48:26 +00006283 !MF.getFunction()->getFnAttributes().hasNakedAttr();
Dale Johannesen08673d22010-05-03 22:59:34 +00006284 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6285 (is31 ? PPC::R31 : PPC::R1);
6286 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6287 PtrVT);
6288 while (Depth--)
6289 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006290 FrameAddr, MachinePointerInfo(), false, false,
6291 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006292 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006293}
Dan Gohman54aeea32008-10-21 03:41:46 +00006294
6295bool
6296PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6297 // The PowerPC target isn't yet aware of offsets.
6298 return false;
6299}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006300
Evan Cheng42642d02010-04-01 20:10:42 +00006301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006302/// and store operations as a result of memset, memcpy, and memmove
6303/// lowering. If DstAlign is zero that means it's safe to destination
6304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6305/// means there isn't a need to check it against alignment requirement,
6306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006311/// It returns EVT::Other if the type should be determined using generic
6312/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006313EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6314 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006315 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006316 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006317 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006318 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006319 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006320 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006322 }
6323}
Hal Finkel3f31d492012-04-01 19:23:08 +00006324
Hal Finkel070b8db2012-06-22 00:49:52 +00006325/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6326/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6327/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6328/// is expanded to mul + add.
6329bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6330 if (!VT.isSimple())
6331 return false;
6332
6333 switch (VT.getSimpleVT().SimpleTy) {
6334 case MVT::f32:
6335 case MVT::f64:
6336 case MVT::v4f32:
6337 return true;
6338 default:
6339 break;
6340 }
6341
6342 return false;
6343}
6344
Hal Finkel3f31d492012-04-01 19:23:08 +00006345Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006346 if (DisableILPPref)
6347 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006348
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006349 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006350}
6351