blob: c7e520f1f54a855a96a3b82e41e265723053c79a [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000025// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman646d7e22005-09-02 21:18:40 +000026// FIXME: divide by zero is currently left unfolded. do we want to turn this
27// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000028// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000029//
30//===----------------------------------------------------------------------===//
31
32#define DEBUG_TYPE "dagcombine"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattner360e8202006-06-28 21:58:30 +000038#include "llvm/Support/Visibility.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000039#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000040#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000041#include <iostream>
Nate Begeman1d4d4142005-09-01 00:19:25 +000042using namespace llvm;
43
44namespace {
Andrew Lenharthae6153f2006-07-20 17:43:27 +000045 static Statistic<> NodesCombined ("dagcombiner",
46 "Number of dag nodes combined");
Nate Begeman1d4d4142005-09-01 00:19:25 +000047
Chris Lattner360e8202006-06-28 21:58:30 +000048 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000049 SelectionDAG &DAG;
50 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000051 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000052
53 // Worklist of all of the nodes that need to be simplified.
54 std::vector<SDNode*> WorkList;
55
56 /// AddUsersToWorkList - When an instruction is simplified, add all users of
57 /// the instruction to the work lists because they might get more simplified
58 /// now.
59 ///
60 void AddUsersToWorkList(SDNode *N) {
61 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000062 UI != UE; ++UI)
63 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000064 }
65
66 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000067 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000068 void removeFromWorkList(SDNode *N) {
69 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
70 WorkList.end());
71 }
72
Chris Lattner24664722006-03-01 04:53:38 +000073 public:
Chris Lattner5750df92006-03-01 04:03:14 +000074 void AddToWorkList(SDNode *N) {
75 WorkList.push_back(N);
76 }
77
Chris Lattner3577e382006-08-11 17:56:38 +000078 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo) {
79 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +000080 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000081 DEBUG(std::cerr << "\nReplacing "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +000082 std::cerr << "\nWith: "; To[0].Val->dump(&DAG);
Chris Lattner3577e382006-08-11 17:56:38 +000083 std::cerr << " and " << NumTo-1 << " other values\n");
Chris Lattner01a22022005-10-10 22:04:48 +000084 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +000085 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +000086
87 // Push the new nodes and any users onto the worklist
Chris Lattner3577e382006-08-11 17:56:38 +000088 for (unsigned i = 0, e = NumTo; i != e; ++i) {
Chris Lattner01a22022005-10-10 22:04:48 +000089 WorkList.push_back(To[i].Val);
90 AddUsersToWorkList(To[i].Val);
91 }
92
93 // Nodes can end up on the worklist more than once. Make sure we do
94 // not process a node that has been replaced.
95 removeFromWorkList(N);
96 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
97 removeFromWorkList(NowDead[i]);
98
99 // Finally, since the node is now dead, remove it from the graph.
100 DAG.DeleteNode(N);
101 return SDOperand(N, 0);
102 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000103
Chris Lattner24664722006-03-01 04:53:38 +0000104 SDOperand CombineTo(SDNode *N, SDOperand Res) {
Chris Lattner3577e382006-08-11 17:56:38 +0000105 return CombineTo(N, &Res, 1);
Chris Lattner24664722006-03-01 04:53:38 +0000106 }
107
108 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
Chris Lattner3577e382006-08-11 17:56:38 +0000109 SDOperand To[] = { Res0, Res1 };
110 return CombineTo(N, To, 2);
Chris Lattner24664722006-03-01 04:53:38 +0000111 }
112 private:
113
Chris Lattner012f2412006-02-17 21:58:01 +0000114 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000115 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000116 /// propagation. If so, return true.
117 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000118 TargetLowering::TargetLoweringOpt TLO(DAG);
119 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000120 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
121 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
122 return false;
123
124 // Revisit the node.
125 WorkList.push_back(Op.Val);
126
127 // Replace the old value with the new one.
128 ++NodesCombined;
129 DEBUG(std::cerr << "\nReplacing "; TLO.Old.Val->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000130 std::cerr << "\nWith: "; TLO.New.Val->dump(&DAG));
Chris Lattner012f2412006-02-17 21:58:01 +0000131
132 std::vector<SDNode*> NowDead;
133 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
134
Chris Lattner7d20d392006-02-20 06:51:04 +0000135 // Push the new node and any (possibly new) users onto the worklist.
Chris Lattner012f2412006-02-17 21:58:01 +0000136 WorkList.push_back(TLO.New.Val);
137 AddUsersToWorkList(TLO.New.Val);
138
139 // Nodes can end up on the worklist more than once. Make sure we do
140 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000141 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
142 removeFromWorkList(NowDead[i]);
143
Chris Lattner7d20d392006-02-20 06:51:04 +0000144 // Finally, if the node is now dead, remove it from the graph. The node
145 // may not be dead if the replacement process recursively simplified to
146 // something else needing this node.
147 if (TLO.Old.Val->use_empty()) {
148 removeFromWorkList(TLO.Old.Val);
149 DAG.DeleteNode(TLO.Old.Val);
150 }
Chris Lattner012f2412006-02-17 21:58:01 +0000151 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000152 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000153
Nate Begeman1d4d4142005-09-01 00:19:25 +0000154 /// visit - call the node-specific routine that knows how to fold each
155 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000156 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000157
158 // Visitation implementation - Implement dag node combining for different
159 // node types. The semantics are as follows:
160 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000161 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000162 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000163 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000164 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000165 SDOperand visitTokenFactor(SDNode *N);
166 SDOperand visitADD(SDNode *N);
167 SDOperand visitSUB(SDNode *N);
168 SDOperand visitMUL(SDNode *N);
169 SDOperand visitSDIV(SDNode *N);
170 SDOperand visitUDIV(SDNode *N);
171 SDOperand visitSREM(SDNode *N);
172 SDOperand visitUREM(SDNode *N);
173 SDOperand visitMULHU(SDNode *N);
174 SDOperand visitMULHS(SDNode *N);
175 SDOperand visitAND(SDNode *N);
176 SDOperand visitOR(SDNode *N);
177 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000178 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000179 SDOperand visitSHL(SDNode *N);
180 SDOperand visitSRA(SDNode *N);
181 SDOperand visitSRL(SDNode *N);
182 SDOperand visitCTLZ(SDNode *N);
183 SDOperand visitCTTZ(SDNode *N);
184 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000185 SDOperand visitSELECT(SDNode *N);
186 SDOperand visitSELECT_CC(SDNode *N);
187 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000188 SDOperand visitSIGN_EXTEND(SDNode *N);
189 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000190 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000191 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
192 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000193 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000194 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000195 SDOperand visitFADD(SDNode *N);
196 SDOperand visitFSUB(SDNode *N);
197 SDOperand visitFMUL(SDNode *N);
198 SDOperand visitFDIV(SDNode *N);
199 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000200 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000201 SDOperand visitSINT_TO_FP(SDNode *N);
202 SDOperand visitUINT_TO_FP(SDNode *N);
203 SDOperand visitFP_TO_SINT(SDNode *N);
204 SDOperand visitFP_TO_UINT(SDNode *N);
205 SDOperand visitFP_ROUND(SDNode *N);
206 SDOperand visitFP_ROUND_INREG(SDNode *N);
207 SDOperand visitFP_EXTEND(SDNode *N);
208 SDOperand visitFNEG(SDNode *N);
209 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000210 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000211 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000212 SDOperand visitLOAD(SDNode *N);
Chris Lattner29cd7db2006-03-31 18:10:41 +0000213 SDOperand visitXEXTLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000214 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000215 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
216 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000217 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000218 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000219 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000220
Evan Cheng44f1f092006-04-20 08:56:16 +0000221 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000222 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
223
Chris Lattner40c62d52005-10-18 06:04:22 +0000224 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000225 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000226 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
227 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
228 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000229 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000230 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000231 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000232 SDOperand BuildSDIV(SDNode *N);
233 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000234public:
235 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000236 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000237
238 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000239 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000240 };
241}
242
Chris Lattner24664722006-03-01 04:53:38 +0000243//===----------------------------------------------------------------------===//
244// TargetLowering::DAGCombinerInfo implementation
245//===----------------------------------------------------------------------===//
246
247void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
248 ((DAGCombiner*)DC)->AddToWorkList(N);
249}
250
251SDOperand TargetLowering::DAGCombinerInfo::
252CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000253 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000254}
255
256SDOperand TargetLowering::DAGCombinerInfo::
257CombineTo(SDNode *N, SDOperand Res) {
258 return ((DAGCombiner*)DC)->CombineTo(N, Res);
259}
260
261
262SDOperand TargetLowering::DAGCombinerInfo::
263CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
264 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
265}
266
267
268
269
270//===----------------------------------------------------------------------===//
271
272
Nate Begeman4ebd8052005-09-01 23:24:04 +0000273// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
274// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000275// Also, set the incoming LHS, RHS, and CC references to the appropriate
276// nodes based on the type of node we are checking. This simplifies life a
277// bit for the callers.
278static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
279 SDOperand &CC) {
280 if (N.getOpcode() == ISD::SETCC) {
281 LHS = N.getOperand(0);
282 RHS = N.getOperand(1);
283 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000284 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000285 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000286 if (N.getOpcode() == ISD::SELECT_CC &&
287 N.getOperand(2).getOpcode() == ISD::Constant &&
288 N.getOperand(3).getOpcode() == ISD::Constant &&
289 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000290 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
291 LHS = N.getOperand(0);
292 RHS = N.getOperand(1);
293 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000294 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000295 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000296 return false;
297}
298
Nate Begeman99801192005-09-07 23:25:52 +0000299// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
300// one use. If this is true, it allows the users to invert the operation for
301// free when it is profitable to do so.
302static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000303 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000304 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000305 return true;
306 return false;
307}
308
Nate Begeman452d7be2005-09-16 00:54:12 +0000309// FIXME: This should probably go in the ISD class rather than being duplicated
310// in several files.
311static bool isCommutativeBinOp(unsigned Opcode) {
312 switch (Opcode) {
313 case ISD::ADD:
314 case ISD::MUL:
315 case ISD::AND:
316 case ISD::OR:
317 case ISD::XOR: return true;
318 default: return false; // FIXME: Need commutative info for user ops!
319 }
320}
321
Nate Begemancd4d58c2006-02-03 06:46:56 +0000322SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
323 MVT::ValueType VT = N0.getValueType();
324 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
325 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
326 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
327 if (isa<ConstantSDNode>(N1)) {
328 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000329 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000330 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
331 } else if (N0.hasOneUse()) {
332 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000333 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000334 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
335 }
336 }
337 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
338 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
339 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
340 if (isa<ConstantSDNode>(N0)) {
341 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000342 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000343 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
344 } else if (N1.hasOneUse()) {
345 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000346 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000347 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
348 }
349 }
350 return SDOperand();
351}
352
Nate Begeman4ebd8052005-09-01 23:24:04 +0000353void DAGCombiner::Run(bool RunningAfterLegalize) {
354 // set the instance variable, so that the various visit routines may use it.
355 AfterLegalize = RunningAfterLegalize;
356
Nate Begeman646d7e22005-09-02 21:18:40 +0000357 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000358 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
359 E = DAG.allnodes_end(); I != E; ++I)
360 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000361
Chris Lattner95038592005-10-05 06:35:28 +0000362 // Create a dummy node (which is not added to allnodes), that adds a reference
363 // to the root node, preventing it from being deleted, and tracking any
364 // changes of the root.
365 HandleSDNode Dummy(DAG.getRoot());
366
Chris Lattner24664722006-03-01 04:53:38 +0000367
368 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
369 TargetLowering::DAGCombinerInfo
370 DagCombineInfo(DAG, !RunningAfterLegalize, this);
371
Nate Begeman1d4d4142005-09-01 00:19:25 +0000372 // while the worklist isn't empty, inspect the node on the end of it and
373 // try and combine it.
374 while (!WorkList.empty()) {
375 SDNode *N = WorkList.back();
376 WorkList.pop_back();
377
378 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000379 // N is deleted from the DAG, since they too may now be dead or may have a
380 // reduced number of uses, allowing other xforms.
381 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000382 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
383 WorkList.push_back(N->getOperand(i).Val);
384
Nate Begeman1d4d4142005-09-01 00:19:25 +0000385 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000386 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000387 continue;
388 }
389
Nate Begeman83e75ec2005-09-06 04:43:02 +0000390 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000391
392 // If nothing happened, try a target-specific DAG combine.
393 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000394 assert(N->getOpcode() != ISD::DELETED_NODE &&
395 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000396 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
397 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
398 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
399 }
400
Nate Begeman83e75ec2005-09-06 04:43:02 +0000401 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000402 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000403 // If we get back the same node we passed in, rather than a new node or
404 // zero, we know that the node must have defined multiple values and
405 // CombineTo was used. Since CombineTo takes care of the worklist
406 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000407 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000408 assert(N->getOpcode() != ISD::DELETED_NODE &&
409 RV.Val->getOpcode() != ISD::DELETED_NODE &&
410 "Node was deleted but visit returned new node!");
411
Nate Begeman2300f552005-09-07 00:15:36 +0000412 DEBUG(std::cerr << "\nReplacing "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000413 std::cerr << "\nWith: "; RV.Val->dump(&DAG);
Nate Begeman2300f552005-09-07 00:15:36 +0000414 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000415 std::vector<SDNode*> NowDead;
Chris Lattnerb9ea4a32006-08-11 17:46:28 +0000416 SDOperand OpV = RV;
417 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000418
419 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000420 WorkList.push_back(RV.Val);
421 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000422
423 // Nodes can end up on the worklist more than once. Make sure we do
424 // not process a node that has been replaced.
425 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000426 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
427 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000428
429 // Finally, since the node is now dead, remove it from the graph.
430 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000431 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000432 }
433 }
Chris Lattner95038592005-10-05 06:35:28 +0000434
435 // If the root changed (e.g. it was a dead load, update the root).
436 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000437}
438
Nate Begeman83e75ec2005-09-06 04:43:02 +0000439SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000440 switch(N->getOpcode()) {
441 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000442 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000443 case ISD::ADD: return visitADD(N);
444 case ISD::SUB: return visitSUB(N);
445 case ISD::MUL: return visitMUL(N);
446 case ISD::SDIV: return visitSDIV(N);
447 case ISD::UDIV: return visitUDIV(N);
448 case ISD::SREM: return visitSREM(N);
449 case ISD::UREM: return visitUREM(N);
450 case ISD::MULHU: return visitMULHU(N);
451 case ISD::MULHS: return visitMULHS(N);
452 case ISD::AND: return visitAND(N);
453 case ISD::OR: return visitOR(N);
454 case ISD::XOR: return visitXOR(N);
455 case ISD::SHL: return visitSHL(N);
456 case ISD::SRA: return visitSRA(N);
457 case ISD::SRL: return visitSRL(N);
458 case ISD::CTLZ: return visitCTLZ(N);
459 case ISD::CTTZ: return visitCTTZ(N);
460 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000461 case ISD::SELECT: return visitSELECT(N);
462 case ISD::SELECT_CC: return visitSELECT_CC(N);
463 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000464 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
465 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000466 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000467 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
468 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000469 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000470 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000471 case ISD::FADD: return visitFADD(N);
472 case ISD::FSUB: return visitFSUB(N);
473 case ISD::FMUL: return visitFMUL(N);
474 case ISD::FDIV: return visitFDIV(N);
475 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000476 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000477 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
478 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
479 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
480 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
481 case ISD::FP_ROUND: return visitFP_ROUND(N);
482 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
483 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
484 case ISD::FNEG: return visitFNEG(N);
485 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000486 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000487 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000488 case ISD::LOAD: return visitLOAD(N);
Chris Lattner29cd7db2006-03-31 18:10:41 +0000489 case ISD::EXTLOAD:
490 case ISD::SEXTLOAD:
491 case ISD::ZEXTLOAD: return visitXEXTLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000492 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000493 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
494 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000495 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000496 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000497 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000498 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
499 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
500 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
501 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
502 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
503 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
504 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
505 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000506 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000507 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000508}
509
Nate Begeman83e75ec2005-09-06 04:43:02 +0000510SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000511 SmallVector<SDOperand, 8> Ops;
Nate Begemanded49632005-10-13 03:11:28 +0000512 bool Changed = false;
513
Nate Begeman1d4d4142005-09-01 00:19:25 +0000514 // If the token factor has two operands and one is the entry token, replace
515 // the token factor with the other operand.
516 if (N->getNumOperands() == 2) {
Chris Lattner21a57dc2006-05-12 05:01:37 +0000517 if (N->getOperand(0).getOpcode() == ISD::EntryToken ||
518 N->getOperand(0) == N->getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000519 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000520 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000521 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000522 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000523
Nate Begemanded49632005-10-13 03:11:28 +0000524 // fold (tokenfactor (tokenfactor)) -> tokenfactor
525 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
526 SDOperand Op = N->getOperand(i);
527 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
Chris Lattnerac0f8f22006-03-13 18:37:30 +0000528 AddToWorkList(Op.Val); // Remove dead node.
Nate Begemanded49632005-10-13 03:11:28 +0000529 Changed = true;
530 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
531 Ops.push_back(Op.getOperand(j));
Chris Lattner21a57dc2006-05-12 05:01:37 +0000532 } else if (i == 0 || N->getOperand(i) != N->getOperand(i-1)) {
Nate Begemanded49632005-10-13 03:11:28 +0000533 Ops.push_back(Op);
Chris Lattner21a57dc2006-05-12 05:01:37 +0000534 } else {
535 // Deleted an operand that was the same as the last one.
536 Changed = true;
Nate Begemanded49632005-10-13 03:11:28 +0000537 }
538 }
539 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000540 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begeman83e75ec2005-09-06 04:43:02 +0000541 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000542}
543
Nate Begeman83e75ec2005-09-06 04:43:02 +0000544SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000545 SDOperand N0 = N->getOperand(0);
546 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000547 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
548 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000549 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000550
551 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000552 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000553 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000554 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000555 if (N0C && !N1C)
556 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000557 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000558 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000559 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000560 // fold ((c1-A)+c2) -> (c1+c2)-A
561 if (N1C && N0.getOpcode() == ISD::SUB)
562 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
563 return DAG.getNode(ISD::SUB, VT,
564 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
565 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000566 // reassociate add
567 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
568 if (RADD.Val != 0)
569 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000570 // fold ((0-A) + B) -> B-A
571 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
572 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000573 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000574 // fold (A + (0-B)) -> A-B
575 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
576 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000577 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000578 // fold (A+(B-A)) -> B
579 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000580 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000581
Evan Cheng860771d2006-03-01 01:09:54 +0000582 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000583 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000584
585 // fold (a+b) -> (a|b) iff a and b share no bits.
586 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
587 uint64_t LHSZero, LHSOne;
588 uint64_t RHSZero, RHSOne;
589 uint64_t Mask = MVT::getIntVTBitMask(VT);
590 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
591 if (LHSZero) {
592 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
593
594 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
595 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
596 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
597 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
598 return DAG.getNode(ISD::OR, VT, N0, N1);
599 }
600 }
601
Nate Begeman83e75ec2005-09-06 04:43:02 +0000602 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000603}
604
Nate Begeman83e75ec2005-09-06 04:43:02 +0000605SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000606 SDOperand N0 = N->getOperand(0);
607 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000608 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
609 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000610 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000611
Chris Lattner854077d2005-10-17 01:07:11 +0000612 // fold (sub x, x) -> 0
613 if (N0 == N1)
614 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000615 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000616 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000617 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000618 // fold (sub x, c) -> (add x, -c)
619 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000620 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000621 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000622 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000623 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000624 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000625 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000626 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000627 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000628}
629
Nate Begeman83e75ec2005-09-06 04:43:02 +0000630SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000631 SDOperand N0 = N->getOperand(0);
632 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000633 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
634 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000635 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000636
637 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000638 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000639 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000640 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000641 if (N0C && !N1C)
642 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000643 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000644 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000645 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000646 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000647 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000648 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000649 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000650 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000651 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000652 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000653 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000654 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
655 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
656 // FIXME: If the input is something that is easily negated (e.g. a
657 // single-use add), we should put the negate there.
658 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
659 DAG.getNode(ISD::SHL, VT, N0,
660 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
661 TLI.getShiftAmountTy())));
662 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000663
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000664 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
665 if (N1C && N0.getOpcode() == ISD::SHL &&
666 isa<ConstantSDNode>(N0.getOperand(1))) {
667 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000668 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000669 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
670 }
671
672 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
673 // use.
674 {
675 SDOperand Sh(0,0), Y(0,0);
676 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
677 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
678 N0.Val->hasOneUse()) {
679 Sh = N0; Y = N1;
680 } else if (N1.getOpcode() == ISD::SHL &&
681 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
682 Sh = N1; Y = N0;
683 }
684 if (Sh.Val) {
685 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
686 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
687 }
688 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000689 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
690 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
691 isa<ConstantSDNode>(N0.getOperand(1))) {
692 return DAG.getNode(ISD::ADD, VT,
693 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
694 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
695 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000696
Nate Begemancd4d58c2006-02-03 06:46:56 +0000697 // reassociate mul
698 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
699 if (RMUL.Val != 0)
700 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000701 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000702}
703
Nate Begeman83e75ec2005-09-06 04:43:02 +0000704SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000705 SDOperand N0 = N->getOperand(0);
706 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000707 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
708 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000709 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000710
711 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000712 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000713 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000714 // fold (sdiv X, 1) -> X
715 if (N1C && N1C->getSignExtended() == 1LL)
716 return N0;
717 // fold (sdiv X, -1) -> 0-X
718 if (N1C && N1C->isAllOnesValue())
719 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000720 // If we know the sign bits of both operands are zero, strength reduce to a
721 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
722 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000723 if (TLI.MaskedValueIsZero(N1, SignBit) &&
724 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000725 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000726 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000727 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000728 (isPowerOf2_64(N1C->getSignExtended()) ||
729 isPowerOf2_64(-N1C->getSignExtended()))) {
730 // If dividing by powers of two is cheap, then don't perform the following
731 // fold.
732 if (TLI.isPow2DivCheap())
733 return SDOperand();
734 int64_t pow2 = N1C->getSignExtended();
735 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000736 unsigned lg2 = Log2_64(abs2);
737 // Splat the sign bit into the register
738 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000739 DAG.getConstant(MVT::getSizeInBits(VT)-1,
740 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000741 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000742 // Add (N0 < 0) ? abs2 - 1 : 0;
743 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
744 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000745 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000746 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000747 AddToWorkList(SRL.Val);
748 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000749 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
750 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000751 // If we're dividing by a positive value, we're done. Otherwise, we must
752 // negate the result.
753 if (pow2 > 0)
754 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000755 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000756 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
757 }
Nate Begeman69575232005-10-20 02:15:44 +0000758 // if integer divide is expensive and we satisfy the requirements, emit an
759 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000760 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000761 !TLI.isIntDivCheap()) {
762 SDOperand Op = BuildSDIV(N);
763 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000764 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000765 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000766}
767
Nate Begeman83e75ec2005-09-06 04:43:02 +0000768SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000769 SDOperand N0 = N->getOperand(0);
770 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000771 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
772 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000773 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000774
775 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000776 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000777 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000778 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000779 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000780 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000781 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000782 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000783 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
784 if (N1.getOpcode() == ISD::SHL) {
785 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
786 if (isPowerOf2_64(SHC->getValue())) {
787 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000788 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
789 DAG.getConstant(Log2_64(SHC->getValue()),
790 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000791 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000792 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000793 }
794 }
795 }
Nate Begeman69575232005-10-20 02:15:44 +0000796 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000797 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
798 SDOperand Op = BuildUDIV(N);
799 if (Op.Val) return Op;
800 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000801 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000802}
803
Nate Begeman83e75ec2005-09-06 04:43:02 +0000804SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000805 SDOperand N0 = N->getOperand(0);
806 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000807 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
808 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000809 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000810
811 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000812 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000813 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000814 // If we know the sign bits of both operands are zero, strength reduce to a
815 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
816 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000817 if (TLI.MaskedValueIsZero(N1, SignBit) &&
818 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000819 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000820 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000821}
822
Nate Begeman83e75ec2005-09-06 04:43:02 +0000823SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000824 SDOperand N0 = N->getOperand(0);
825 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000826 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
827 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000828 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000829
830 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000831 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000832 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000833 // fold (urem x, pow2) -> (and x, pow2-1)
834 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000835 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000836 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
837 if (N1.getOpcode() == ISD::SHL) {
838 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
839 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000840 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000841 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000842 return DAG.getNode(ISD::AND, VT, N0, Add);
843 }
844 }
845 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000846 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000847}
848
Nate Begeman83e75ec2005-09-06 04:43:02 +0000849SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000850 SDOperand N0 = N->getOperand(0);
851 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000852 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000853
854 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000855 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000856 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000857 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000858 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000859 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
860 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000861 TLI.getShiftAmountTy()));
862 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000863}
864
Nate Begeman83e75ec2005-09-06 04:43:02 +0000865SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000866 SDOperand N0 = N->getOperand(0);
867 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000868 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000869
870 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000871 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000872 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000873 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000874 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000875 return DAG.getConstant(0, N0.getValueType());
876 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000877}
878
Chris Lattner35e5c142006-05-05 05:51:50 +0000879/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
880/// two operands of the same opcode, try to simplify it.
881SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
882 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
883 MVT::ValueType VT = N0.getValueType();
884 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
885
Chris Lattner540121f2006-05-05 06:31:05 +0000886 // For each of OP in AND/OR/XOR:
887 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
888 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
889 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +0000890 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +0000891 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +0000892 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +0000893 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
894 SDOperand ORNode = DAG.getNode(N->getOpcode(),
895 N0.getOperand(0).getValueType(),
896 N0.getOperand(0), N1.getOperand(0));
897 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +0000898 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +0000899 }
900
Chris Lattnera3dc3f62006-05-05 06:10:43 +0000901 // For each of OP in SHL/SRL/SRA/AND...
902 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
903 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
904 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +0000905 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +0000906 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +0000907 N0.getOperand(1) == N1.getOperand(1)) {
908 SDOperand ORNode = DAG.getNode(N->getOpcode(),
909 N0.getOperand(0).getValueType(),
910 N0.getOperand(0), N1.getOperand(0));
911 AddToWorkList(ORNode.Val);
912 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
913 }
914
915 return SDOperand();
916}
917
Nate Begeman83e75ec2005-09-06 04:43:02 +0000918SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000919 SDOperand N0 = N->getOperand(0);
920 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +0000921 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +0000922 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
923 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000924 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +0000925 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000926
927 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000928 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000929 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000930 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000931 if (N0C && !N1C)
932 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000933 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000934 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000935 return N0;
936 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +0000937 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000938 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000939 // reassociate and
940 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
941 if (RAND.Val != 0)
942 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000943 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +0000944 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000945 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +0000946 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000947 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +0000948 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
949 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +0000950 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +0000951 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +0000952 ~N1C->getValue() & InMask)) {
953 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
954 N0.getOperand(0));
955
956 // Replace uses of the AND with uses of the Zero extend node.
957 CombineTo(N, Zext);
958
Chris Lattner3603cd62006-02-02 07:17:31 +0000959 // We actually want to replace all uses of the any_extend with the
960 // zero_extend, to avoid duplicating things. This will later cause this
961 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +0000962 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +0000963 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +0000964 }
965 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000966 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
967 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
968 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
969 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
970
971 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
972 MVT::isInteger(LL.getValueType())) {
973 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
974 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
975 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +0000976 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000977 return DAG.getSetCC(VT, ORNode, LR, Op1);
978 }
979 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
980 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
981 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +0000982 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000983 return DAG.getSetCC(VT, ANDNode, LR, Op1);
984 }
985 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
986 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
987 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +0000988 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000989 return DAG.getSetCC(VT, ORNode, LR, Op1);
990 }
991 }
992 // canonicalize equivalent to ll == rl
993 if (LL == RR && LR == RL) {
994 Op1 = ISD::getSetCCSwappedOperands(Op1);
995 std::swap(RL, RR);
996 }
997 if (LL == RL && LR == RR) {
998 bool isInteger = MVT::isInteger(LL.getValueType());
999 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1000 if (Result != ISD::SETCC_INVALID)
1001 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1002 }
1003 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001004
1005 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1006 if (N0.getOpcode() == N1.getOpcode()) {
1007 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1008 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001009 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001010
Nate Begemande996292006-02-03 22:24:05 +00001011 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1012 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001013 if (!MVT::isVector(VT) &&
1014 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001015 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001016 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001017 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001018 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001019 // If we zero all the possible extended bits, then we can turn this into
1020 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001021 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001022 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001023 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1024 N0.getOperand(1), N0.getOperand(2),
1025 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001026 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001027 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001028 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001029 }
1030 }
1031 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001032 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001033 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001034 // If we zero all the possible extended bits, then we can turn this into
1035 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001036 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001037 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001038 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1039 N0.getOperand(1), N0.getOperand(2),
1040 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001041 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001042 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001043 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001044 }
1045 }
Chris Lattner15045b62006-02-28 06:35:35 +00001046
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001047 // fold (and (load x), 255) -> (zextload x, i8)
1048 // fold (and (extload x, i16), 255) -> (zextload x, i8)
1049 if (N1C &&
1050 (N0.getOpcode() == ISD::LOAD || N0.getOpcode() == ISD::EXTLOAD ||
1051 N0.getOpcode() == ISD::ZEXTLOAD) &&
1052 N0.hasOneUse()) {
1053 MVT::ValueType EVT, LoadedVT;
Chris Lattner15045b62006-02-28 06:35:35 +00001054 if (N1C->getValue() == 255)
1055 EVT = MVT::i8;
1056 else if (N1C->getValue() == 65535)
1057 EVT = MVT::i16;
1058 else if (N1C->getValue() == ~0U)
1059 EVT = MVT::i32;
1060 else
1061 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001062
1063 LoadedVT = N0.getOpcode() == ISD::LOAD ? VT :
1064 cast<VTSDNode>(N0.getOperand(3))->getVT();
Chris Lattnere44be602006-04-04 17:39:18 +00001065 if (EVT != MVT::Other && LoadedVT > EVT &&
1066 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Chris Lattner15045b62006-02-28 06:35:35 +00001067 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1068 // For big endian targets, we need to add an offset to the pointer to load
1069 // the correct bytes. For little endian systems, we merely need to read
1070 // fewer bytes from the same pointer.
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001071 unsigned PtrOff =
1072 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1073 SDOperand NewPtr = N0.getOperand(1);
1074 if (!TLI.isLittleEndian())
1075 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1076 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001077 AddToWorkList(NewPtr.Val);
Chris Lattner15045b62006-02-28 06:35:35 +00001078 SDOperand Load =
1079 DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0), NewPtr,
1080 N0.getOperand(2), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001081 AddToWorkList(N);
Chris Lattner15045b62006-02-28 06:35:35 +00001082 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001083 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner15045b62006-02-28 06:35:35 +00001084 }
1085 }
1086
Nate Begeman83e75ec2005-09-06 04:43:02 +00001087 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001088}
1089
Nate Begeman83e75ec2005-09-06 04:43:02 +00001090SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001091 SDOperand N0 = N->getOperand(0);
1092 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001093 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001094 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1095 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001096 MVT::ValueType VT = N1.getValueType();
1097 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001098
1099 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001100 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001101 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001102 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001103 if (N0C && !N1C)
1104 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001105 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001106 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001107 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001108 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001109 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001110 return N1;
1111 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001112 if (N1C &&
1113 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001114 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001115 // reassociate or
1116 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1117 if (ROR.Val != 0)
1118 return ROR;
1119 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1120 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001121 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001122 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1123 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1124 N1),
1125 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001126 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001127 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1128 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1129 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1130 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1131
1132 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1133 MVT::isInteger(LL.getValueType())) {
1134 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1135 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1136 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1137 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1138 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001139 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001140 return DAG.getSetCC(VT, ORNode, LR, Op1);
1141 }
1142 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1143 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1144 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1145 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1146 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001147 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001148 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1149 }
1150 }
1151 // canonicalize equivalent to ll == rl
1152 if (LL == RR && LR == RL) {
1153 Op1 = ISD::getSetCCSwappedOperands(Op1);
1154 std::swap(RL, RR);
1155 }
1156 if (LL == RL && LR == RR) {
1157 bool isInteger = MVT::isInteger(LL.getValueType());
1158 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1159 if (Result != ISD::SETCC_INVALID)
1160 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1161 }
1162 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001163
1164 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1165 if (N0.getOpcode() == N1.getOpcode()) {
1166 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1167 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001168 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001169
Nate Begeman35ef9132006-01-11 21:21:00 +00001170 // canonicalize shl to left side in a shl/srl pair, to match rotate
1171 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
1172 std::swap(N0, N1);
1173 // check for rotl, rotr
1174 if (N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SRL &&
1175 N0.getOperand(0) == N1.getOperand(0) &&
Chris Lattneraf551bc2006-01-12 18:57:33 +00001176 TLI.isOperationLegal(ISD::ROTL, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman35ef9132006-01-11 21:21:00 +00001177 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1178 if (N0.getOperand(1).getOpcode() == ISD::Constant &&
1179 N1.getOperand(1).getOpcode() == ISD::Constant) {
1180 uint64_t c1val = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1181 uint64_t c2val = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1182 if ((c1val + c2val) == OpSizeInBits)
1183 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1184 }
1185 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1186 if (N1.getOperand(1).getOpcode() == ISD::SUB &&
1187 N0.getOperand(1) == N1.getOperand(1).getOperand(1))
1188 if (ConstantSDNode *SUBC =
1189 dyn_cast<ConstantSDNode>(N1.getOperand(1).getOperand(0)))
1190 if (SUBC->getValue() == OpSizeInBits)
1191 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1192 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1193 if (N0.getOperand(1).getOpcode() == ISD::SUB &&
1194 N1.getOperand(1) == N0.getOperand(1).getOperand(1))
1195 if (ConstantSDNode *SUBC =
1196 dyn_cast<ConstantSDNode>(N0.getOperand(1).getOperand(0)))
1197 if (SUBC->getValue() == OpSizeInBits) {
Chris Lattneraf551bc2006-01-12 18:57:33 +00001198 if (TLI.isOperationLegal(ISD::ROTR, VT) && TLI.isTypeLegal(VT))
Nate Begeman35ef9132006-01-11 21:21:00 +00001199 return DAG.getNode(ISD::ROTR, VT, N0.getOperand(0),
1200 N1.getOperand(1));
1201 else
1202 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0),
1203 N0.getOperand(1));
1204 }
1205 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001206 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001207}
1208
Nate Begeman83e75ec2005-09-06 04:43:02 +00001209SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001210 SDOperand N0 = N->getOperand(0);
1211 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001212 SDOperand LHS, RHS, CC;
1213 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1214 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001215 MVT::ValueType VT = N0.getValueType();
1216
1217 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001218 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001219 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001220 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001221 if (N0C && !N1C)
1222 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001223 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001224 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001225 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001226 // reassociate xor
1227 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1228 if (RXOR.Val != 0)
1229 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001230 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001231 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1232 bool isInt = MVT::isInteger(LHS.getValueType());
1233 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1234 isInt);
1235 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001236 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001237 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001238 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001239 assert(0 && "Unhandled SetCC Equivalent!");
1240 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001241 }
Nate Begeman99801192005-09-07 23:25:52 +00001242 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1243 if (N1C && N1C->getValue() == 1 &&
1244 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001245 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001246 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1247 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001248 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1249 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001250 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001251 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001252 }
1253 }
Nate Begeman99801192005-09-07 23:25:52 +00001254 // fold !(x or y) -> (!x and !y) iff x or y are constants
1255 if (N1C && N1C->isAllOnesValue() &&
1256 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001257 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001258 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1259 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001260 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1261 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001262 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001263 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001264 }
1265 }
Nate Begeman223df222005-09-08 20:18:10 +00001266 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1267 if (N1C && N0.getOpcode() == ISD::XOR) {
1268 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1269 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1270 if (N00C)
1271 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1272 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1273 if (N01C)
1274 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1275 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1276 }
1277 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001278 if (N0 == N1) {
1279 if (!MVT::isVector(VT)) {
1280 return DAG.getConstant(0, VT);
1281 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1282 // Produce a vector of zeros.
1283 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1284 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001285 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001286 }
1287 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001288
1289 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1290 if (N0.getOpcode() == N1.getOpcode()) {
1291 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1292 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001293 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001294
Chris Lattner3e104b12006-04-08 04:15:24 +00001295 // Simplify the expression using non-local knowledge.
1296 if (!MVT::isVector(VT) &&
1297 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001298 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001299
Nate Begeman83e75ec2005-09-06 04:43:02 +00001300 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001301}
1302
Nate Begeman83e75ec2005-09-06 04:43:02 +00001303SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001304 SDOperand N0 = N->getOperand(0);
1305 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001306 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1307 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001308 MVT::ValueType VT = N0.getValueType();
1309 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1310
1311 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001312 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001313 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001314 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001315 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001316 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001317 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001318 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001319 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001320 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001321 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001322 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001323 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001324 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001325 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001326 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001327 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001328 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001329 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001330 N0.getOperand(1).getOpcode() == ISD::Constant) {
1331 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001332 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001333 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001334 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001335 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001336 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001337 }
1338 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1339 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001340 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001341 N0.getOperand(1).getOpcode() == ISD::Constant) {
1342 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001343 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001344 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1345 DAG.getConstant(~0ULL << c1, VT));
1346 if (c2 > c1)
1347 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001348 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001349 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001350 return DAG.getNode(ISD::SRL, VT, Mask,
1351 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001352 }
1353 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001354 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001355 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001356 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001357 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1358 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1359 isa<ConstantSDNode>(N0.getOperand(1))) {
1360 return DAG.getNode(ISD::ADD, VT,
1361 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1362 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1363 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001364 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001365}
1366
Nate Begeman83e75ec2005-09-06 04:43:02 +00001367SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001368 SDOperand N0 = N->getOperand(0);
1369 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001370 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1371 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001372 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001373
1374 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001375 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001376 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001377 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001378 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001379 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001380 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001381 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001382 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001383 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001384 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001385 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001386 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001387 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001388 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001389 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1390 // sext_inreg.
1391 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1392 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1393 MVT::ValueType EVT;
1394 switch (LowBits) {
1395 default: EVT = MVT::Other; break;
1396 case 1: EVT = MVT::i1; break;
1397 case 8: EVT = MVT::i8; break;
1398 case 16: EVT = MVT::i16; break;
1399 case 32: EVT = MVT::i32; break;
1400 }
1401 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1402 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1403 DAG.getValueType(EVT));
1404 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001405
1406 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1407 if (N1C && N0.getOpcode() == ISD::SRA) {
1408 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1409 unsigned Sum = N1C->getValue() + C1->getValue();
1410 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1411 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1412 DAG.getConstant(Sum, N1C->getValueType(0)));
1413 }
1414 }
1415
Chris Lattnera8504462006-05-08 20:51:54 +00001416 // Simplify, based on bits shifted out of the LHS.
1417 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1418 return SDOperand(N, 0);
1419
1420
Nate Begeman1d4d4142005-09-01 00:19:25 +00001421 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001422 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001423 return DAG.getNode(ISD::SRL, VT, N0, N1);
1424 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001425}
1426
Nate Begeman83e75ec2005-09-06 04:43:02 +00001427SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001428 SDOperand N0 = N->getOperand(0);
1429 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001430 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1431 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001432 MVT::ValueType VT = N0.getValueType();
1433 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1434
1435 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001436 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001437 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001438 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001439 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001440 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001441 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001442 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001443 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001444 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001445 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001446 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001447 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001448 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001449 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001450 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001451 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001452 N0.getOperand(1).getOpcode() == ISD::Constant) {
1453 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001454 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001455 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001456 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001457 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001458 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001459 }
Chris Lattner350bec02006-04-02 06:11:11 +00001460
Chris Lattner06afe072006-05-05 22:53:17 +00001461 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1462 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1463 // Shifting in all undef bits?
1464 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1465 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1466 return DAG.getNode(ISD::UNDEF, VT);
1467
1468 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1469 AddToWorkList(SmallShift.Val);
1470 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1471 }
1472
Chris Lattner350bec02006-04-02 06:11:11 +00001473 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1474 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1475 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1476 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1477 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1478
1479 // If any of the input bits are KnownOne, then the input couldn't be all
1480 // zeros, thus the result of the srl will always be zero.
1481 if (KnownOne) return DAG.getConstant(0, VT);
1482
1483 // If all of the bits input the to ctlz node are known to be zero, then
1484 // the result of the ctlz is "32" and the result of the shift is one.
1485 uint64_t UnknownBits = ~KnownZero & Mask;
1486 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1487
1488 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1489 if ((UnknownBits & (UnknownBits-1)) == 0) {
1490 // Okay, we know that only that the single bit specified by UnknownBits
1491 // could be set on input to the CTLZ node. If this bit is set, the SRL
1492 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1493 // to an SRL,XOR pair, which is likely to simplify more.
1494 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1495 SDOperand Op = N0.getOperand(0);
1496 if (ShAmt) {
1497 Op = DAG.getNode(ISD::SRL, VT, Op,
1498 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1499 AddToWorkList(Op.Val);
1500 }
1501 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1502 }
1503 }
1504
Nate Begeman83e75ec2005-09-06 04:43:02 +00001505 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001506}
1507
Nate Begeman83e75ec2005-09-06 04:43:02 +00001508SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001509 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001510 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001511
1512 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001513 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001514 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001515 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001516}
1517
Nate Begeman83e75ec2005-09-06 04:43:02 +00001518SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001519 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001520 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001521
1522 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001523 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001524 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001525 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001526}
1527
Nate Begeman83e75ec2005-09-06 04:43:02 +00001528SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001529 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001530 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001531
1532 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001533 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001534 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001535 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001536}
1537
Nate Begeman452d7be2005-09-16 00:54:12 +00001538SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1539 SDOperand N0 = N->getOperand(0);
1540 SDOperand N1 = N->getOperand(1);
1541 SDOperand N2 = N->getOperand(2);
1542 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1543 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1544 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1545 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001546
Nate Begeman452d7be2005-09-16 00:54:12 +00001547 // fold select C, X, X -> X
1548 if (N1 == N2)
1549 return N1;
1550 // fold select true, X, Y -> X
1551 if (N0C && !N0C->isNullValue())
1552 return N1;
1553 // fold select false, X, Y -> Y
1554 if (N0C && N0C->isNullValue())
1555 return N2;
1556 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001557 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001558 return DAG.getNode(ISD::OR, VT, N0, N2);
1559 // fold select C, 0, X -> ~C & X
1560 // FIXME: this should check for C type == X type, not i1?
1561 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1562 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001563 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001564 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1565 }
1566 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001567 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001568 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001569 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001570 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1571 }
1572 // fold select C, X, 0 -> C & X
1573 // FIXME: this should check for C type == X type, not i1?
1574 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1575 return DAG.getNode(ISD::AND, VT, N0, N1);
1576 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1577 if (MVT::i1 == VT && N0 == N1)
1578 return DAG.getNode(ISD::OR, VT, N0, N2);
1579 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1580 if (MVT::i1 == VT && N0 == N2)
1581 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001582
Chris Lattner40c62d52005-10-18 06:04:22 +00001583 // If we can fold this based on the true/false value, do so.
1584 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001585 return SDOperand(N, 0); // Don't revisit N.
1586
Nate Begeman44728a72005-09-19 22:34:01 +00001587 // fold selects based on a setcc into other things, such as min/max/abs
1588 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001589 // FIXME:
1590 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1591 // having to say they don't support SELECT_CC on every type the DAG knows
1592 // about, since there is no way to mark an opcode illegal at all value types
1593 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1594 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1595 N1, N2, N0.getOperand(2));
1596 else
1597 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001598 return SDOperand();
1599}
1600
1601SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001602 SDOperand N0 = N->getOperand(0);
1603 SDOperand N1 = N->getOperand(1);
1604 SDOperand N2 = N->getOperand(2);
1605 SDOperand N3 = N->getOperand(3);
1606 SDOperand N4 = N->getOperand(4);
1607 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1608 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1609 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1610 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1611
1612 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001613 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner5eed34d2006-05-12 17:57:54 +00001614 //ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
Chris Lattner91559022005-10-05 04:45:43 +00001615
Nate Begeman44728a72005-09-19 22:34:01 +00001616 // fold select_cc lhs, rhs, x, x, cc -> x
1617 if (N2 == N3)
1618 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001619
1620 // If we can fold this based on the true/false value, do so.
1621 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001622 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001623
Nate Begeman44728a72005-09-19 22:34:01 +00001624 // fold select_cc into other things, such as min/max/abs
1625 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001626}
1627
1628SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1629 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1630 cast<CondCodeSDNode>(N->getOperand(2))->get());
1631}
1632
Nate Begeman83e75ec2005-09-06 04:43:02 +00001633SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001634 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001635 MVT::ValueType VT = N->getValueType(0);
1636
Nate Begeman1d4d4142005-09-01 00:19:25 +00001637 // fold (sext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001638 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001639 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00001640
Nate Begeman1d4d4142005-09-01 00:19:25 +00001641 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001642 // fold (sext (aext x)) -> (sext x)
1643 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001644 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00001645
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001646 // fold (sext (truncate x)) -> (sextinreg x) iff x size == sext size.
Chris Lattnercc2210b2005-12-07 18:02:05 +00001647 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
1648 (!AfterLegalize ||
1649 TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, N0.getValueType())))
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001650 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1651 DAG.getValueType(N0.getValueType()));
Chris Lattner310b5782006-05-06 23:06:26 +00001652
Evan Cheng110dec22005-12-14 02:19:23 +00001653 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001654 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1655 (!AfterLegalize||TLI.isOperationLegal(ISD::SEXTLOAD, N0.getValueType()))){
Nate Begeman3df4d522005-10-12 20:40:40 +00001656 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1657 N0.getOperand(1), N0.getOperand(2),
1658 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001659 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001660 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1661 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001662 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001663 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001664
1665 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1666 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
1667 if ((N0.getOpcode() == ISD::SEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1668 N0.hasOneUse()) {
Nate Begeman5c742682006-05-08 01:35:01 +00001669 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
1670 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1671 N0.getOperand(1), N0.getOperand(2), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001672 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001673 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1674 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001675 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001676 }
1677
Nate Begeman83e75ec2005-09-06 04:43:02 +00001678 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001679}
1680
Nate Begeman83e75ec2005-09-06 04:43:02 +00001681SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001682 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001683 MVT::ValueType VT = N->getValueType(0);
1684
Nate Begeman1d4d4142005-09-01 00:19:25 +00001685 // fold (zext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001686 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001687 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001688 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001689 // fold (zext (aext x)) -> (zext x)
1690 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001691 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Evan Cheng110dec22005-12-14 02:19:23 +00001692 // fold (zext (truncate x)) -> (zextinreg x) iff x size == zext size.
1693 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001694 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, N0.getValueType())))
Chris Lattner00cb95c2005-12-14 07:58:38 +00001695 return DAG.getZeroExtendInReg(N0.getOperand(0), N0.getValueType());
Evan Cheng110dec22005-12-14 02:19:23 +00001696 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001697 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1698 (!AfterLegalize||TLI.isOperationLegal(ISD::ZEXTLOAD, N0.getValueType()))){
Evan Cheng110dec22005-12-14 02:19:23 +00001699 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1700 N0.getOperand(1), N0.getOperand(2),
1701 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001702 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001703 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1704 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001705 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00001706 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001707
1708 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
1709 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
1710 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1711 N0.hasOneUse()) {
Nate Begeman5c742682006-05-08 01:35:01 +00001712 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
1713 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1714 N0.getOperand(1), N0.getOperand(2), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001715 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001716 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1717 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001718 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001719 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001720 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001721}
1722
Chris Lattner5ffc0662006-05-05 05:58:59 +00001723SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
1724 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00001725 MVT::ValueType VT = N->getValueType(0);
1726
1727 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001728 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00001729 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
1730 // fold (aext (aext x)) -> (aext x)
1731 // fold (aext (zext x)) -> (zext x)
1732 // fold (aext (sext x)) -> (sext x)
1733 if (N0.getOpcode() == ISD::ANY_EXTEND ||
1734 N0.getOpcode() == ISD::ZERO_EXTEND ||
1735 N0.getOpcode() == ISD::SIGN_EXTEND)
1736 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
1737
1738 // fold (aext (truncate x)) -> x iff x size == zext size.
1739 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT)
1740 return N0.getOperand(0);
1741 // fold (aext (load x)) -> (aext (truncate (extload x)))
1742 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1743 (!AfterLegalize||TLI.isOperationLegal(ISD::EXTLOAD, N0.getValueType()))) {
1744 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, N0.getOperand(0),
1745 N0.getOperand(1), N0.getOperand(2),
1746 N0.getValueType());
1747 CombineTo(N, ExtLoad);
1748 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1749 ExtLoad.getValue(1));
1750 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1751 }
1752
1753 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
1754 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
1755 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
1756 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD ||
1757 N0.getOpcode() == ISD::SEXTLOAD) &&
1758 N0.hasOneUse()) {
Nate Begeman5c742682006-05-08 01:35:01 +00001759 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
1760 SDOperand ExtLoad = DAG.getExtLoad(N0.getOpcode(), VT, N0.getOperand(0),
1761 N0.getOperand(1), N0.getOperand(2), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00001762 CombineTo(N, ExtLoad);
1763 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1764 ExtLoad.getValue(1));
1765 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1766 }
1767 return SDOperand();
1768}
1769
1770
Nate Begeman83e75ec2005-09-06 04:43:02 +00001771SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001772 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001773 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001774 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001775 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001776 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001777
Nate Begeman1d4d4142005-09-01 00:19:25 +00001778 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00001779 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00001780 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00001781
Chris Lattner541a24f2006-05-06 22:43:44 +00001782 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00001783 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
1784 return N0;
1785
Nate Begeman646d7e22005-09-02 21:18:40 +00001786 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1787 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1788 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001789 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001790 }
Chris Lattner4b37e872006-05-08 21:18:59 +00001791
Nate Begeman07ed4172005-10-10 21:26:48 +00001792 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001793 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00001794 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00001795
1796 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
1797 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
1798 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
1799 if (N0.getOpcode() == ISD::SRL) {
1800 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
1801 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
1802 // We can turn this into an SRA iff the input to the SRL is already sign
1803 // extended enough.
1804 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
1805 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
1806 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
1807 }
1808 }
1809
Nate Begemanded49632005-10-13 03:11:28 +00001810 // fold (sext_inreg (extload x)) -> (sextload x)
1811 if (N0.getOpcode() == ISD::EXTLOAD &&
1812 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001813 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001814 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1815 N0.getOperand(1), N0.getOperand(2),
1816 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001817 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001818 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001819 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001820 }
1821 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001822 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001823 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001824 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001825 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1826 N0.getOperand(1), N0.getOperand(2),
1827 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001828 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001829 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001830 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001831 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001832 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001833}
1834
Nate Begeman83e75ec2005-09-06 04:43:02 +00001835SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001836 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001837 MVT::ValueType VT = N->getValueType(0);
1838
1839 // noop truncate
1840 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001841 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001842 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001843 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001844 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001845 // fold (truncate (truncate x)) -> (truncate x)
1846 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001847 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001848 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00001849 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
1850 N0.getOpcode() == ISD::ANY_EXTEND) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001851 if (N0.getValueType() < VT)
1852 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001853 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001854 else if (N0.getValueType() > VT)
1855 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001856 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001857 else
1858 // if the source and dest are the same type, we can drop both the extend
1859 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001860 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001861 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001862 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001863 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001864 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1865 "Cannot truncate to larger type!");
1866 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001867 // For big endian targets, we need to add an offset to the pointer to load
1868 // the correct bytes. For little endian systems, we merely need to read
1869 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001870 uint64_t PtrOff =
1871 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001872 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1873 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1874 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001875 AddToWorkList(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001876 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001877 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00001878 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001879 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001880 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001881 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001882}
1883
Chris Lattner94683772005-12-23 05:30:37 +00001884SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
1885 SDOperand N0 = N->getOperand(0);
1886 MVT::ValueType VT = N->getValueType(0);
1887
1888 // If the input is a constant, let getNode() fold it.
1889 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
1890 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
1891 if (Res.Val != N) return Res;
1892 }
1893
Chris Lattnerc8547d82005-12-23 05:37:50 +00001894 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
1895 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00001896
Chris Lattner57104102005-12-23 05:44:41 +00001897 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00001898 // FIXME: These xforms need to know that the resultant load doesn't need a
1899 // higher alignment than the original!
1900 if (0 && N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Chris Lattner57104102005-12-23 05:44:41 +00001901 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), N0.getOperand(1),
1902 N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001903 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00001904 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
1905 Load.getValue(1));
1906 return Load;
1907 }
1908
Chris Lattner94683772005-12-23 05:30:37 +00001909 return SDOperand();
1910}
1911
Chris Lattner6258fb22006-04-02 02:53:43 +00001912SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
1913 SDOperand N0 = N->getOperand(0);
1914 MVT::ValueType VT = N->getValueType(0);
1915
1916 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
1917 // First check to see if this is all constant.
1918 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
1919 VT == MVT::Vector) {
1920 bool isSimple = true;
1921 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
1922 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
1923 N0.getOperand(i).getOpcode() != ISD::Constant &&
1924 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
1925 isSimple = false;
1926 break;
1927 }
1928
Chris Lattner97c20732006-04-03 17:29:28 +00001929 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
1930 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00001931 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
1932 }
1933 }
1934
1935 return SDOperand();
1936}
1937
1938/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
1939/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
1940/// destination element value type.
1941SDOperand DAGCombiner::
1942ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
1943 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
1944
1945 // If this is already the right type, we're done.
1946 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
1947
1948 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
1949 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
1950
1951 // If this is a conversion of N elements of one type to N elements of another
1952 // type, convert each element. This handles FP<->INT cases.
1953 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001954 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00001955 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00001956 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00001957 AddToWorkList(Ops.back().Val);
1958 }
Chris Lattner6258fb22006-04-02 02:53:43 +00001959 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
1960 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001961 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00001962 }
1963
1964 // Otherwise, we're growing or shrinking the elements. To avoid having to
1965 // handle annoying details of growing/shrinking FP values, we convert them to
1966 // int first.
1967 if (MVT::isFloatingPoint(SrcEltVT)) {
1968 // Convert the input float vector to a int vector where the elements are the
1969 // same sizes.
1970 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
1971 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
1972 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
1973 SrcEltVT = IntVT;
1974 }
1975
1976 // Now we know the input is an integer vector. If the output is a FP type,
1977 // convert to integer first, then to FP of the right size.
1978 if (MVT::isFloatingPoint(DstEltVT)) {
1979 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
1980 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
1981 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
1982
1983 // Next, convert to FP elements of the same size.
1984 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
1985 }
1986
1987 // Okay, we know the src/dst types are both integers of differing types.
1988 // Handling growing first.
1989 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
1990 if (SrcBitSize < DstBitSize) {
1991 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
1992
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001993 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00001994 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
1995 i += NumInputsPerOutput) {
1996 bool isLE = TLI.isLittleEndian();
1997 uint64_t NewBits = 0;
1998 bool EltIsUndef = true;
1999 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2000 // Shift the previously computed bits over.
2001 NewBits <<= SrcBitSize;
2002 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2003 if (Op.getOpcode() == ISD::UNDEF) continue;
2004 EltIsUndef = false;
2005
2006 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2007 }
2008
2009 if (EltIsUndef)
2010 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2011 else
2012 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2013 }
2014
2015 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2016 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002017 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002018 }
2019
2020 // Finally, this must be the case where we are shrinking elements: each input
2021 // turns into multiple outputs.
2022 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002023 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002024 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2025 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2026 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2027 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2028 continue;
2029 }
2030 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2031
2032 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2033 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2034 OpVal >>= DstBitSize;
2035 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2036 }
2037
2038 // For big endian targets, swap the order of the pieces of each element.
2039 if (!TLI.isLittleEndian())
2040 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2041 }
2042 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2043 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002044 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002045}
2046
2047
2048
Chris Lattner01b3d732005-09-28 22:28:18 +00002049SDOperand DAGCombiner::visitFADD(SDNode *N) {
2050 SDOperand N0 = N->getOperand(0);
2051 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002052 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2053 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002054 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002055
2056 // fold (fadd c1, c2) -> c1+c2
2057 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002058 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002059 // canonicalize constant to RHS
2060 if (N0CFP && !N1CFP)
2061 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002062 // fold (A + (-B)) -> A-B
2063 if (N1.getOpcode() == ISD::FNEG)
2064 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002065 // fold ((-A) + B) -> B-A
2066 if (N0.getOpcode() == ISD::FNEG)
2067 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002068 return SDOperand();
2069}
2070
2071SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2072 SDOperand N0 = N->getOperand(0);
2073 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002074 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2075 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002076 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002077
2078 // fold (fsub c1, c2) -> c1-c2
2079 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002080 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002081 // fold (A-(-B)) -> A+B
2082 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002083 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002084 return SDOperand();
2085}
2086
2087SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2088 SDOperand N0 = N->getOperand(0);
2089 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002090 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2091 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002092 MVT::ValueType VT = N->getValueType(0);
2093
Nate Begeman11af4ea2005-10-17 20:40:11 +00002094 // fold (fmul c1, c2) -> c1*c2
2095 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002096 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002097 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002098 if (N0CFP && !N1CFP)
2099 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002100 // fold (fmul X, 2.0) -> (fadd X, X)
2101 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2102 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002103 return SDOperand();
2104}
2105
2106SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2107 SDOperand N0 = N->getOperand(0);
2108 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002109 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2110 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002111 MVT::ValueType VT = N->getValueType(0);
2112
Nate Begemana148d982006-01-18 22:35:16 +00002113 // fold (fdiv c1, c2) -> c1/c2
2114 if (N0CFP && N1CFP)
2115 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002116 return SDOperand();
2117}
2118
2119SDOperand DAGCombiner::visitFREM(SDNode *N) {
2120 SDOperand N0 = N->getOperand(0);
2121 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002122 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2123 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002124 MVT::ValueType VT = N->getValueType(0);
2125
Nate Begemana148d982006-01-18 22:35:16 +00002126 // fold (frem c1, c2) -> fmod(c1,c2)
2127 if (N0CFP && N1CFP)
2128 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002129 return SDOperand();
2130}
2131
Chris Lattner12d83032006-03-05 05:30:57 +00002132SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2133 SDOperand N0 = N->getOperand(0);
2134 SDOperand N1 = N->getOperand(1);
2135 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2136 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2137 MVT::ValueType VT = N->getValueType(0);
2138
2139 if (N0CFP && N1CFP) // Constant fold
2140 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2141
2142 if (N1CFP) {
2143 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2144 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2145 union {
2146 double d;
2147 int64_t i;
2148 } u;
2149 u.d = N1CFP->getValue();
2150 if (u.i >= 0)
2151 return DAG.getNode(ISD::FABS, VT, N0);
2152 else
2153 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2154 }
2155
2156 // copysign(fabs(x), y) -> copysign(x, y)
2157 // copysign(fneg(x), y) -> copysign(x, y)
2158 // copysign(copysign(x,z), y) -> copysign(x, y)
2159 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2160 N0.getOpcode() == ISD::FCOPYSIGN)
2161 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2162
2163 // copysign(x, abs(y)) -> abs(x)
2164 if (N1.getOpcode() == ISD::FABS)
2165 return DAG.getNode(ISD::FABS, VT, N0);
2166
2167 // copysign(x, copysign(y,z)) -> copysign(x, z)
2168 if (N1.getOpcode() == ISD::FCOPYSIGN)
2169 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2170
2171 // copysign(x, fp_extend(y)) -> copysign(x, y)
2172 // copysign(x, fp_round(y)) -> copysign(x, y)
2173 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2174 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2175
2176 return SDOperand();
2177}
2178
2179
Chris Lattner01b3d732005-09-28 22:28:18 +00002180
Nate Begeman83e75ec2005-09-06 04:43:02 +00002181SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002182 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002183 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002184 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002185
2186 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002187 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002188 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002189 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002190}
2191
Nate Begeman83e75ec2005-09-06 04:43:02 +00002192SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002193 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002194 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002195 MVT::ValueType VT = N->getValueType(0);
2196
Nate Begeman1d4d4142005-09-01 00:19:25 +00002197 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002198 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002199 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002200 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002201}
2202
Nate Begeman83e75ec2005-09-06 04:43:02 +00002203SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002204 SDOperand N0 = N->getOperand(0);
2205 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2206 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002207
2208 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002209 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002210 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002211 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002212}
2213
Nate Begeman83e75ec2005-09-06 04:43:02 +00002214SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002215 SDOperand N0 = N->getOperand(0);
2216 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2217 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002218
2219 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002220 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002221 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002222 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002223}
2224
Nate Begeman83e75ec2005-09-06 04:43:02 +00002225SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002226 SDOperand N0 = N->getOperand(0);
2227 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2228 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002229
2230 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002231 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002232 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002233
2234 // fold (fp_round (fp_extend x)) -> x
2235 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2236 return N0.getOperand(0);
2237
2238 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2239 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2240 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2241 AddToWorkList(Tmp.Val);
2242 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2243 }
2244
Nate Begeman83e75ec2005-09-06 04:43:02 +00002245 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002246}
2247
Nate Begeman83e75ec2005-09-06 04:43:02 +00002248SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002249 SDOperand N0 = N->getOperand(0);
2250 MVT::ValueType VT = N->getValueType(0);
2251 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002252 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002253
Nate Begeman1d4d4142005-09-01 00:19:25 +00002254 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002255 if (N0CFP) {
2256 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002257 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002258 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002259 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002260}
2261
Nate Begeman83e75ec2005-09-06 04:43:02 +00002262SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002263 SDOperand N0 = N->getOperand(0);
2264 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2265 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002266
2267 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002268 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002269 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002270
2271 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
2272 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
2273 (!AfterLegalize||TLI.isOperationLegal(ISD::EXTLOAD, N0.getValueType()))) {
2274 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, N0.getOperand(0),
2275 N0.getOperand(1), N0.getOperand(2),
2276 N0.getValueType());
2277 CombineTo(N, ExtLoad);
2278 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2279 ExtLoad.getValue(1));
2280 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2281 }
2282
2283
Nate Begeman83e75ec2005-09-06 04:43:02 +00002284 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002285}
2286
Nate Begeman83e75ec2005-09-06 04:43:02 +00002287SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002288 SDOperand N0 = N->getOperand(0);
2289 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2290 MVT::ValueType VT = N->getValueType(0);
2291
2292 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002293 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002294 return DAG.getNode(ISD::FNEG, VT, N0);
2295 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002296 if (N0.getOpcode() == ISD::SUB)
2297 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002298 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002299 if (N0.getOpcode() == ISD::FNEG)
2300 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002301 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002302}
2303
Nate Begeman83e75ec2005-09-06 04:43:02 +00002304SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002305 SDOperand N0 = N->getOperand(0);
2306 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2307 MVT::ValueType VT = N->getValueType(0);
2308
Nate Begeman1d4d4142005-09-01 00:19:25 +00002309 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002310 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002311 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002312 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002313 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002314 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002315 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002316 // fold (fabs (fcopysign x, y)) -> (fabs x)
2317 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2318 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2319
Nate Begeman83e75ec2005-09-06 04:43:02 +00002320 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002321}
2322
Nate Begeman44728a72005-09-19 22:34:01 +00002323SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2324 SDOperand Chain = N->getOperand(0);
2325 SDOperand N1 = N->getOperand(1);
2326 SDOperand N2 = N->getOperand(2);
2327 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2328
2329 // never taken branch, fold to chain
2330 if (N1C && N1C->isNullValue())
2331 return Chain;
2332 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002333 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002334 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002335 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2336 // on the target.
2337 if (N1.getOpcode() == ISD::SETCC &&
2338 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2339 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2340 N1.getOperand(0), N1.getOperand(1), N2);
2341 }
Nate Begeman44728a72005-09-19 22:34:01 +00002342 return SDOperand();
2343}
2344
Chris Lattner3ea0b472005-10-05 06:47:48 +00002345// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2346//
Nate Begeman44728a72005-09-19 22:34:01 +00002347SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002348 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2349 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2350
2351 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002352 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
2353 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2354
2355 // fold br_cc true, dest -> br dest (unconditional branch)
2356 if (SCCC && SCCC->getValue())
2357 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2358 N->getOperand(4));
2359 // fold br_cc false, dest -> unconditional fall through
2360 if (SCCC && SCCC->isNullValue())
2361 return N->getOperand(0);
2362 // fold to a simpler setcc
2363 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2364 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2365 Simp.getOperand(2), Simp.getOperand(0),
2366 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002367 return SDOperand();
2368}
2369
Chris Lattner01a22022005-10-10 22:04:48 +00002370SDOperand DAGCombiner::visitLOAD(SDNode *N) {
2371 SDOperand Chain = N->getOperand(0);
2372 SDOperand Ptr = N->getOperand(1);
2373 SDOperand SrcValue = N->getOperand(2);
Chris Lattnere4b95392006-03-31 18:06:18 +00002374
2375 // If there are no uses of the loaded value, change uses of the chain value
2376 // into uses of the chain input (i.e. delete the dead load).
2377 if (N->hasNUsesOfValue(0, 0))
2378 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002379
2380 // If this load is directly stored, replace the load value with the stored
2381 // value.
2382 // TODO: Handle store large -> read small portion.
2383 // TODO: Handle TRUNCSTORE/EXTLOAD
2384 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
2385 Chain.getOperand(1).getValueType() == N->getValueType(0))
2386 return CombineTo(N, Chain.getOperand(1), Chain);
2387
2388 return SDOperand();
2389}
2390
Chris Lattner29cd7db2006-03-31 18:10:41 +00002391/// visitXEXTLOAD - Handle EXTLOAD/ZEXTLOAD/SEXTLOAD.
2392SDOperand DAGCombiner::visitXEXTLOAD(SDNode *N) {
2393 SDOperand Chain = N->getOperand(0);
2394 SDOperand Ptr = N->getOperand(1);
2395 SDOperand SrcValue = N->getOperand(2);
2396 SDOperand EVT = N->getOperand(3);
2397
2398 // If there are no uses of the loaded value, change uses of the chain value
2399 // into uses of the chain input (i.e. delete the dead load).
2400 if (N->hasNUsesOfValue(0, 0))
2401 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
2402
2403 return SDOperand();
2404}
2405
Chris Lattner87514ca2005-10-10 22:31:19 +00002406SDOperand DAGCombiner::visitSTORE(SDNode *N) {
2407 SDOperand Chain = N->getOperand(0);
2408 SDOperand Value = N->getOperand(1);
2409 SDOperand Ptr = N->getOperand(2);
2410 SDOperand SrcValue = N->getOperand(3);
2411
2412 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002413 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
Chris Lattnerfe7f0462005-10-27 07:10:34 +00002414 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */ &&
2415 // Make sure that these stores are the same value type:
2416 // FIXME: we really care that the second store is >= size of the first.
2417 Value.getValueType() == Chain.getOperand(1).getValueType()) {
Chris Lattner87514ca2005-10-10 22:31:19 +00002418 // Create a new store of Value that replaces both stores.
2419 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002420 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
2421 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00002422 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
2423 PrevStore->getOperand(0), Value, Ptr,
2424 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002425 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00002426 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002427 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00002428 }
2429
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002430 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002431 // FIXME: This needs to know that the resultant store does not need a
2432 // higher alignment than the original.
2433 if (0 && Value.getOpcode() == ISD::BIT_CONVERT)
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002434 return DAG.getNode(ISD::STORE, MVT::Other, Chain, Value.getOperand(0),
2435 Ptr, SrcValue);
2436
Chris Lattner87514ca2005-10-10 22:31:19 +00002437 return SDOperand();
2438}
2439
Chris Lattnerca242442006-03-19 01:27:56 +00002440SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
2441 SDOperand InVec = N->getOperand(0);
2442 SDOperand InVal = N->getOperand(1);
2443 SDOperand EltNo = N->getOperand(2);
2444
2445 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
2446 // vector with the inserted element.
2447 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2448 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002449 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002450 if (Elt < Ops.size())
2451 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002452 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
2453 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002454 }
2455
2456 return SDOperand();
2457}
2458
2459SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
2460 SDOperand InVec = N->getOperand(0);
2461 SDOperand InVal = N->getOperand(1);
2462 SDOperand EltNo = N->getOperand(2);
2463 SDOperand NumElts = N->getOperand(3);
2464 SDOperand EltType = N->getOperand(4);
2465
2466 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
2467 // vector with the inserted element.
2468 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2469 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002470 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002471 if (Elt < Ops.size()-2)
2472 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002473 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
2474 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002475 }
2476
2477 return SDOperand();
2478}
2479
Chris Lattnerd7648c82006-03-28 20:28:38 +00002480SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
2481 unsigned NumInScalars = N->getNumOperands()-2;
2482 SDOperand NumElts = N->getOperand(NumInScalars);
2483 SDOperand EltType = N->getOperand(NumInScalars+1);
2484
2485 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
2486 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
2487 // two distinct vectors, turn this into a shuffle node.
2488 SDOperand VecIn1, VecIn2;
2489 for (unsigned i = 0; i != NumInScalars; ++i) {
2490 // Ignore undef inputs.
2491 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
2492
2493 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
2494 // constant index, bail out.
2495 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
2496 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
2497 VecIn1 = VecIn2 = SDOperand(0, 0);
2498 break;
2499 }
2500
2501 // If the input vector type disagrees with the result of the vbuild_vector,
2502 // we can't make a shuffle.
2503 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
2504 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
2505 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
2506 VecIn1 = VecIn2 = SDOperand(0, 0);
2507 break;
2508 }
2509
2510 // Otherwise, remember this. We allow up to two distinct input vectors.
2511 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
2512 continue;
2513
2514 if (VecIn1.Val == 0) {
2515 VecIn1 = ExtractedFromVec;
2516 } else if (VecIn2.Val == 0) {
2517 VecIn2 = ExtractedFromVec;
2518 } else {
2519 // Too many inputs.
2520 VecIn1 = VecIn2 = SDOperand(0, 0);
2521 break;
2522 }
2523 }
2524
2525 // If everything is good, we can make a shuffle operation.
2526 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002527 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00002528 for (unsigned i = 0; i != NumInScalars; ++i) {
2529 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
2530 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
2531 continue;
2532 }
2533
2534 SDOperand Extract = N->getOperand(i);
2535
2536 // If extracting from the first vector, just use the index directly.
2537 if (Extract.getOperand(0) == VecIn1) {
2538 BuildVecIndices.push_back(Extract.getOperand(1));
2539 continue;
2540 }
2541
2542 // Otherwise, use InIdx + VecSize
2543 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
2544 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
2545 }
2546
2547 // Add count and size info.
2548 BuildVecIndices.push_back(NumElts);
2549 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
2550
2551 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002552 SDOperand Ops[5];
2553 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00002554 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002555 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00002556 } else {
2557 // Use an undef vbuild_vector as input for the second operand.
2558 std::vector<SDOperand> UnOps(NumInScalars,
2559 DAG.getNode(ISD::UNDEF,
2560 cast<VTSDNode>(EltType)->getVT()));
2561 UnOps.push_back(NumElts);
2562 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002563 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2564 &UnOps[0], UnOps.size());
2565 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00002566 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002567 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2568 &BuildVecIndices[0], BuildVecIndices.size());
2569 Ops[3] = NumElts;
2570 Ops[4] = EltType;
2571 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00002572 }
2573
2574 return SDOperand();
2575}
2576
Chris Lattner66445d32006-03-28 22:11:53 +00002577SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002578 SDOperand ShufMask = N->getOperand(2);
2579 unsigned NumElts = ShufMask.getNumOperands();
2580
2581 // If the shuffle mask is an identity operation on the LHS, return the LHS.
2582 bool isIdentity = true;
2583 for (unsigned i = 0; i != NumElts; ++i) {
2584 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2585 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
2586 isIdentity = false;
2587 break;
2588 }
2589 }
2590 if (isIdentity) return N->getOperand(0);
2591
2592 // If the shuffle mask is an identity operation on the RHS, return the RHS.
2593 isIdentity = true;
2594 for (unsigned i = 0; i != NumElts; ++i) {
2595 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2596 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
2597 isIdentity = false;
2598 break;
2599 }
2600 }
2601 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00002602
2603 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
2604 // needed at all.
2605 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00002606 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002607 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00002608 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002609 for (unsigned i = 0; i != NumElts; ++i)
2610 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
2611 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
2612 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00002613 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00002614 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00002615 BaseIdx = Idx;
2616 } else {
2617 if (BaseIdx != Idx)
2618 isSplat = false;
2619 if (VecNum != V) {
2620 isUnary = false;
2621 break;
2622 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00002623 }
2624 }
2625
2626 SDOperand N0 = N->getOperand(0);
2627 SDOperand N1 = N->getOperand(1);
2628 // Normalize unary shuffle so the RHS is undef.
2629 if (isUnary && VecNum == 1)
2630 std::swap(N0, N1);
2631
Evan Cheng917ec982006-07-21 08:25:53 +00002632 // If it is a splat, check if the argument vector is a build_vector with
2633 // all scalar elements the same.
2634 if (isSplat) {
2635 SDNode *V = N0.Val;
2636 if (V->getOpcode() == ISD::BIT_CONVERT)
2637 V = V->getOperand(0).Val;
2638 if (V->getOpcode() == ISD::BUILD_VECTOR) {
2639 unsigned NumElems = V->getNumOperands()-2;
2640 if (NumElems > BaseIdx) {
2641 SDOperand Base;
2642 bool AllSame = true;
2643 for (unsigned i = 0; i != NumElems; ++i) {
2644 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
2645 Base = V->getOperand(i);
2646 break;
2647 }
2648 }
2649 // Splat of <u, u, u, u>, return <u, u, u, u>
2650 if (!Base.Val)
2651 return N0;
2652 for (unsigned i = 0; i != NumElems; ++i) {
2653 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
2654 V->getOperand(i) != Base) {
2655 AllSame = false;
2656 break;
2657 }
2658 }
2659 // Splat of <x, x, x, x>, return <x, x, x, x>
2660 if (AllSame)
2661 return N0;
2662 }
2663 }
2664 }
2665
Evan Chenge7bec0d2006-07-20 22:44:41 +00002666 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
2667 // into an undef.
2668 if (isUnary || N0 == N1) {
2669 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00002670 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00002671 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
2672 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002673 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00002674 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00002675 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
2676 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
2677 MappedOps.push_back(ShufMask.getOperand(i));
2678 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00002679 unsigned NewIdx =
2680 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
2681 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00002682 }
2683 }
2684 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002685 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00002686 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00002687 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00002688 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00002689 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
2690 ShufMask);
2691 }
2692
2693 return SDOperand();
2694}
2695
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002696SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
2697 SDOperand ShufMask = N->getOperand(2);
2698 unsigned NumElts = ShufMask.getNumOperands()-2;
2699
2700 // If the shuffle mask is an identity operation on the LHS, return the LHS.
2701 bool isIdentity = true;
2702 for (unsigned i = 0; i != NumElts; ++i) {
2703 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2704 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
2705 isIdentity = false;
2706 break;
2707 }
2708 }
2709 if (isIdentity) return N->getOperand(0);
2710
2711 // If the shuffle mask is an identity operation on the RHS, return the RHS.
2712 isIdentity = true;
2713 for (unsigned i = 0; i != NumElts; ++i) {
2714 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2715 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
2716 isIdentity = false;
2717 break;
2718 }
2719 }
2720 if (isIdentity) return N->getOperand(1);
2721
Evan Chenge7bec0d2006-07-20 22:44:41 +00002722 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
2723 // needed at all.
2724 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00002725 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002726 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00002727 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002728 for (unsigned i = 0; i != NumElts; ++i)
2729 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
2730 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
2731 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00002732 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00002733 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00002734 BaseIdx = Idx;
2735 } else {
2736 if (BaseIdx != Idx)
2737 isSplat = false;
2738 if (VecNum != V) {
2739 isUnary = false;
2740 break;
2741 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00002742 }
2743 }
2744
2745 SDOperand N0 = N->getOperand(0);
2746 SDOperand N1 = N->getOperand(1);
2747 // Normalize unary shuffle so the RHS is undef.
2748 if (isUnary && VecNum == 1)
2749 std::swap(N0, N1);
2750
Evan Cheng917ec982006-07-21 08:25:53 +00002751 // If it is a splat, check if the argument vector is a build_vector with
2752 // all scalar elements the same.
2753 if (isSplat) {
2754 SDNode *V = N0.Val;
2755 if (V->getOpcode() == ISD::VBIT_CONVERT)
2756 V = V->getOperand(0).Val;
2757 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
2758 unsigned NumElems = V->getNumOperands()-2;
2759 if (NumElems > BaseIdx) {
2760 SDOperand Base;
2761 bool AllSame = true;
2762 for (unsigned i = 0; i != NumElems; ++i) {
2763 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
2764 Base = V->getOperand(i);
2765 break;
2766 }
2767 }
2768 // Splat of <u, u, u, u>, return <u, u, u, u>
2769 if (!Base.Val)
2770 return N0;
2771 for (unsigned i = 0; i != NumElems; ++i) {
2772 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
2773 V->getOperand(i) != Base) {
2774 AllSame = false;
2775 break;
2776 }
2777 }
2778 // Splat of <x, x, x, x>, return <x, x, x, x>
2779 if (AllSame)
2780 return N0;
2781 }
2782 }
2783 }
2784
Evan Chenge7bec0d2006-07-20 22:44:41 +00002785 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
2786 // into an undef.
2787 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00002788 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
2789 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002790 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00002791 for (unsigned i = 0; i != NumElts; ++i) {
2792 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
2793 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
2794 MappedOps.push_back(ShufMask.getOperand(i));
2795 } else {
2796 unsigned NewIdx =
2797 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
2798 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
2799 }
2800 }
2801 // Add the type/#elts values.
2802 MappedOps.push_back(ShufMask.getOperand(NumElts));
2803 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
2804
2805 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002806 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00002807 AddToWorkList(ShufMask.Val);
2808
2809 // Build the undef vector.
2810 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
2811 for (unsigned i = 0; i != NumElts; ++i)
2812 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002813 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
2814 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002815 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2816 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00002817
2818 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00002819 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00002820 MappedOps[NumElts], MappedOps[NumElts+1]);
2821 }
2822
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002823 return SDOperand();
2824}
2825
Evan Cheng44f1f092006-04-20 08:56:16 +00002826/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
2827/// a VAND to a vector_shuffle with the destination vector and a zero vector.
2828/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
2829/// vector_shuffle V, Zero, <0, 4, 2, 4>
2830SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
2831 SDOperand LHS = N->getOperand(0);
2832 SDOperand RHS = N->getOperand(1);
2833 if (N->getOpcode() == ISD::VAND) {
2834 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
2835 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
2836 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
2837 RHS = RHS.getOperand(0);
2838 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
2839 std::vector<SDOperand> IdxOps;
2840 unsigned NumOps = RHS.getNumOperands();
2841 unsigned NumElts = NumOps-2;
2842 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
2843 for (unsigned i = 0; i != NumElts; ++i) {
2844 SDOperand Elt = RHS.getOperand(i);
2845 if (!isa<ConstantSDNode>(Elt))
2846 return SDOperand();
2847 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
2848 IdxOps.push_back(DAG.getConstant(i, EVT));
2849 else if (cast<ConstantSDNode>(Elt)->isNullValue())
2850 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
2851 else
2852 return SDOperand();
2853 }
2854
2855 // Let's see if the target supports this vector_shuffle.
2856 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
2857 return SDOperand();
2858
2859 // Return the new VVECTOR_SHUFFLE node.
2860 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
2861 SDOperand EVTNode = DAG.getValueType(EVT);
2862 std::vector<SDOperand> Ops;
2863 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode, EVTNode);
2864 Ops.push_back(LHS);
2865 AddToWorkList(LHS.Val);
2866 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
2867 ZeroOps.push_back(NumEltsNode);
2868 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002869 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2870 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00002871 IdxOps.push_back(NumEltsNode);
2872 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002873 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2874 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00002875 Ops.push_back(NumEltsNode);
2876 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002877 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
2878 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00002879 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
2880 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
2881 DstVecSize, DstVecEVT);
2882 }
2883 return Result;
2884 }
2885 }
2886 return SDOperand();
2887}
2888
Chris Lattneredab1b92006-04-02 03:25:57 +00002889/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
2890/// the scalar operation of the vop if it is operating on an integer vector
2891/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
2892SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
2893 ISD::NodeType FPOp) {
2894 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
2895 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
2896 SDOperand LHS = N->getOperand(0);
2897 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00002898 SDOperand Shuffle = XformToShuffleWithZero(N);
2899 if (Shuffle.Val) return Shuffle;
2900
Chris Lattneredab1b92006-04-02 03:25:57 +00002901 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
2902 // this operation.
2903 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
2904 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002905 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00002906 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
2907 SDOperand LHSOp = LHS.getOperand(i);
2908 SDOperand RHSOp = RHS.getOperand(i);
2909 // If these two elements can't be folded, bail out.
2910 if ((LHSOp.getOpcode() != ISD::UNDEF &&
2911 LHSOp.getOpcode() != ISD::Constant &&
2912 LHSOp.getOpcode() != ISD::ConstantFP) ||
2913 (RHSOp.getOpcode() != ISD::UNDEF &&
2914 RHSOp.getOpcode() != ISD::Constant &&
2915 RHSOp.getOpcode() != ISD::ConstantFP))
2916 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00002917 // Can't fold divide by zero.
2918 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
2919 if ((RHSOp.getOpcode() == ISD::Constant &&
2920 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
2921 (RHSOp.getOpcode() == ISD::ConstantFP &&
2922 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
2923 break;
2924 }
Chris Lattneredab1b92006-04-02 03:25:57 +00002925 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00002926 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00002927 assert((Ops.back().getOpcode() == ISD::UNDEF ||
2928 Ops.back().getOpcode() == ISD::Constant ||
2929 Ops.back().getOpcode() == ISD::ConstantFP) &&
2930 "Scalar binop didn't fold!");
2931 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00002932
2933 if (Ops.size() == LHS.getNumOperands()-2) {
2934 Ops.push_back(*(LHS.Val->op_end()-2));
2935 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002936 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00002937 }
Chris Lattneredab1b92006-04-02 03:25:57 +00002938 }
2939
2940 return SDOperand();
2941}
2942
Nate Begeman44728a72005-09-19 22:34:01 +00002943SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00002944 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
2945
2946 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
2947 cast<CondCodeSDNode>(N0.getOperand(2))->get());
2948 // If we got a simplified select_cc node back from SimplifySelectCC, then
2949 // break it down into a new SETCC node, and a new SELECT node, and then return
2950 // the SELECT node, since we were called with a SELECT node.
2951 if (SCC.Val) {
2952 // Check to see if we got a select_cc back (to turn into setcc/select).
2953 // Otherwise, just return whatever node we got back, like fabs.
2954 if (SCC.getOpcode() == ISD::SELECT_CC) {
2955 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
2956 SCC.getOperand(0), SCC.getOperand(1),
2957 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00002958 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002959 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2960 SCC.getOperand(3), SETCC);
2961 }
2962 return SCC;
2963 }
Nate Begeman44728a72005-09-19 22:34:01 +00002964 return SDOperand();
2965}
2966
Chris Lattner40c62d52005-10-18 06:04:22 +00002967/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2968/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00002969/// select. Callers of this should assume that TheSelect is deleted if this
2970/// returns true. As such, they should return the appropriate thing (e.g. the
2971/// node) back to the top-level of the DAG combiner loop to avoid it being
2972/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00002973///
2974bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2975 SDOperand RHS) {
2976
2977 // If this is a select from two identical things, try to pull the operation
2978 // through the select.
2979 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2980#if 0
2981 std::cerr << "SELECT: ["; LHS.Val->dump();
2982 std::cerr << "] ["; RHS.Val->dump();
2983 std::cerr << "]\n";
2984#endif
2985
2986 // If this is a load and the token chain is identical, replace the select
2987 // of two loads with a load through a select of the address to load from.
2988 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2989 // constants have been dropped into the constant pool.
2990 if ((LHS.getOpcode() == ISD::LOAD ||
2991 LHS.getOpcode() == ISD::EXTLOAD ||
2992 LHS.getOpcode() == ISD::ZEXTLOAD ||
2993 LHS.getOpcode() == ISD::SEXTLOAD) &&
2994 // Token chains must be identical.
2995 LHS.getOperand(0) == RHS.getOperand(0) &&
2996 // If this is an EXTLOAD, the VT's must match.
2997 (LHS.getOpcode() == ISD::LOAD ||
2998 LHS.getOperand(3) == RHS.getOperand(3))) {
2999 // FIXME: this conflates two src values, discarding one. This is not
3000 // the right thing to do, but nothing uses srcvalues now. When they do,
3001 // turn SrcValue into a list of locations.
3002 SDOperand Addr;
3003 if (TheSelect->getOpcode() == ISD::SELECT)
3004 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
3005 TheSelect->getOperand(0), LHS.getOperand(1),
3006 RHS.getOperand(1));
3007 else
3008 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
3009 TheSelect->getOperand(0),
3010 TheSelect->getOperand(1),
3011 LHS.getOperand(1), RHS.getOperand(1),
3012 TheSelect->getOperand(4));
3013
3014 SDOperand Load;
3015 if (LHS.getOpcode() == ISD::LOAD)
3016 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
3017 Addr, LHS.getOperand(2));
3018 else
3019 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
3020 LHS.getOperand(0), Addr, LHS.getOperand(2),
3021 cast<VTSDNode>(LHS.getOperand(3))->getVT());
3022 // Users of the select now use the result of the load.
3023 CombineTo(TheSelect, Load);
3024
3025 // Users of the old loads now use the new load's chain. We know the
3026 // old-load value is dead now.
3027 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3028 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3029 return true;
3030 }
3031 }
3032
3033 return false;
3034}
3035
Nate Begeman44728a72005-09-19 22:34:01 +00003036SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3037 SDOperand N2, SDOperand N3,
3038 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003039
3040 MVT::ValueType VT = N2.getValueType();
Chris Lattner5eed34d2006-05-12 17:57:54 +00003041 //ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003042 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3043 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3044 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3045
3046 // Determine if the condition we're dealing with is constant
3047 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
3048 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3049
3050 // fold select_cc true, x, y -> x
3051 if (SCCC && SCCC->getValue())
3052 return N2;
3053 // fold select_cc false, x, y -> y
3054 if (SCCC && SCCC->getValue() == 0)
3055 return N3;
3056
3057 // Check to see if we can simplify the select into an fabs node
3058 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3059 // Allow either -0.0 or 0.0
3060 if (CFP->getValue() == 0.0) {
3061 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3062 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3063 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3064 N2 == N3.getOperand(0))
3065 return DAG.getNode(ISD::FABS, VT, N0);
3066
3067 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3068 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3069 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3070 N2.getOperand(0) == N3)
3071 return DAG.getNode(ISD::FABS, VT, N3);
3072 }
3073 }
3074
3075 // Check to see if we can perform the "gzip trick", transforming
3076 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
3077 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
3078 MVT::isInteger(N0.getValueType()) &&
3079 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
3080 MVT::ValueType XType = N0.getValueType();
3081 MVT::ValueType AType = N2.getValueType();
3082 if (XType >= AType) {
3083 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003084 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003085 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3086 unsigned ShCtV = Log2_64(N2C->getValue());
3087 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3088 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3089 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003090 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003091 if (XType > AType) {
3092 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003093 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003094 }
3095 return DAG.getNode(ISD::AND, AType, Shift, N2);
3096 }
3097 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3098 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3099 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003100 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003101 if (XType > AType) {
3102 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003103 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003104 }
3105 return DAG.getNode(ISD::AND, AType, Shift, N2);
3106 }
3107 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003108
3109 // fold select C, 16, 0 -> shl C, 4
3110 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3111 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3112 // Get a SetCC of the condition
3113 // FIXME: Should probably make sure that setcc is legal if we ever have a
3114 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003115 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003116 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003117 if (AfterLegalize) {
3118 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003119 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00003120 } else {
3121 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003122 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003123 }
Chris Lattner5750df92006-03-01 04:03:14 +00003124 AddToWorkList(SCC.Val);
3125 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003126 // shl setcc result by log2 n2c
3127 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3128 DAG.getConstant(Log2_64(N2C->getValue()),
3129 TLI.getShiftAmountTy()));
3130 }
3131
Nate Begemanf845b452005-10-08 00:29:44 +00003132 // Check to see if this is the equivalent of setcc
3133 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3134 // otherwise, go ahead with the folds.
3135 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3136 MVT::ValueType XType = N0.getValueType();
3137 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3138 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3139 if (Res.getValueType() != VT)
3140 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3141 return Res;
3142 }
3143
3144 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3145 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3146 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3147 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3148 return DAG.getNode(ISD::SRL, XType, Ctlz,
3149 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3150 TLI.getShiftAmountTy()));
3151 }
3152 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3153 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3154 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3155 N0);
3156 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3157 DAG.getConstant(~0ULL, XType));
3158 return DAG.getNode(ISD::SRL, XType,
3159 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3160 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3161 TLI.getShiftAmountTy()));
3162 }
3163 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3164 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3165 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3166 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3167 TLI.getShiftAmountTy()));
3168 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3169 }
3170 }
3171
3172 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3173 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3174 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3175 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3176 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3177 MVT::ValueType XType = N0.getValueType();
3178 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3179 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3180 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3181 TLI.getShiftAmountTy()));
3182 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003183 AddToWorkList(Shift.Val);
3184 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003185 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3186 }
3187 }
3188 }
3189
Nate Begeman44728a72005-09-19 22:34:01 +00003190 return SDOperand();
3191}
3192
Nate Begeman452d7be2005-09-16 00:54:12 +00003193SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003194 SDOperand N1, ISD::CondCode Cond,
3195 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003196 // These setcc operations always fold.
3197 switch (Cond) {
3198 default: break;
3199 case ISD::SETFALSE:
3200 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3201 case ISD::SETTRUE:
3202 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3203 }
3204
3205 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3206 uint64_t C1 = N1C->getValue();
3207 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
3208 uint64_t C0 = N0C->getValue();
3209
3210 // Sign extend the operands if required
3211 if (ISD::isSignedIntSetCC(Cond)) {
3212 C0 = N0C->getSignExtended();
3213 C1 = N1C->getSignExtended();
3214 }
3215
3216 switch (Cond) {
3217 default: assert(0 && "Unknown integer setcc!");
3218 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
3219 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
3220 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
3221 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
3222 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
3223 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
3224 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
3225 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
3226 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
3227 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
3228 }
3229 } else {
3230 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3231 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3232 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3233
3234 // If the comparison constant has bits in the upper part, the
3235 // zero-extended value could never match.
3236 if (C1 & (~0ULL << InSize)) {
3237 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3238 switch (Cond) {
3239 case ISD::SETUGT:
3240 case ISD::SETUGE:
3241 case ISD::SETEQ: return DAG.getConstant(0, VT);
3242 case ISD::SETULT:
3243 case ISD::SETULE:
3244 case ISD::SETNE: return DAG.getConstant(1, VT);
3245 case ISD::SETGT:
3246 case ISD::SETGE:
3247 // True if the sign bit of C1 is set.
3248 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3249 case ISD::SETLT:
3250 case ISD::SETLE:
3251 // True if the sign bit of C1 isn't set.
3252 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3253 default:
3254 break;
3255 }
3256 }
3257
3258 // Otherwise, we can perform the comparison with the low bits.
3259 switch (Cond) {
3260 case ISD::SETEQ:
3261 case ISD::SETNE:
3262 case ISD::SETUGT:
3263 case ISD::SETUGE:
3264 case ISD::SETULT:
3265 case ISD::SETULE:
3266 return DAG.getSetCC(VT, N0.getOperand(0),
3267 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3268 Cond);
3269 default:
3270 break; // todo, be more careful with signed comparisons
3271 }
3272 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3273 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3274 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3275 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3276 MVT::ValueType ExtDstTy = N0.getValueType();
3277 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3278
3279 // If the extended part has any inconsistent bits, it cannot ever
3280 // compare equal. In other words, they have to be all ones or all
3281 // zeros.
3282 uint64_t ExtBits =
3283 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3284 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3285 return DAG.getConstant(Cond == ISD::SETNE, VT);
3286
3287 SDOperand ZextOp;
3288 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3289 if (Op0Ty == ExtSrcTy) {
3290 ZextOp = N0.getOperand(0);
3291 } else {
3292 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3293 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3294 DAG.getConstant(Imm, Op0Ty));
3295 }
Chris Lattner5750df92006-03-01 04:03:14 +00003296 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003297 // Otherwise, make this a use of a zext.
3298 return DAG.getSetCC(VT, ZextOp,
3299 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3300 ExtDstTy),
3301 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003302 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
3303 (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3304 (N0.getOpcode() == ISD::XOR ||
3305 (N0.getOpcode() == ISD::AND &&
3306 N0.getOperand(0).getOpcode() == ISD::XOR &&
3307 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
3308 isa<ConstantSDNode>(N0.getOperand(1)) &&
3309 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
3310 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We can
3311 // only do this if the top bits are known zero.
3312 if (TLI.MaskedValueIsZero(N1,
3313 MVT::getIntVTBitMask(N0.getValueType())-1)) {
3314 // Okay, get the un-inverted input value.
3315 SDOperand Val;
3316 if (N0.getOpcode() == ISD::XOR)
3317 Val = N0.getOperand(0);
3318 else {
3319 assert(N0.getOpcode() == ISD::AND &&
3320 N0.getOperand(0).getOpcode() == ISD::XOR);
3321 // ((X^1)&1)^1 -> X & 1
3322 Val = DAG.getNode(ISD::AND, N0.getValueType(),
3323 N0.getOperand(0).getOperand(0), N0.getOperand(1));
3324 }
3325 return DAG.getSetCC(VT, Val, N1,
3326 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
3327 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003328 }
Chris Lattner5c46f742005-10-05 06:11:08 +00003329
Nate Begeman452d7be2005-09-16 00:54:12 +00003330 uint64_t MinVal, MaxVal;
3331 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
3332 if (ISD::isSignedIntSetCC(Cond)) {
3333 MinVal = 1ULL << (OperandBitSize-1);
3334 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
3335 MaxVal = ~0ULL >> (65-OperandBitSize);
3336 else
3337 MaxVal = 0;
3338 } else {
3339 MinVal = 0;
3340 MaxVal = ~0ULL >> (64-OperandBitSize);
3341 }
3342
3343 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
3344 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
3345 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
3346 --C1; // X >= C0 --> X > (C0-1)
3347 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3348 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
3349 }
3350
3351 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
3352 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
3353 ++C1; // X <= C0 --> X < (C0+1)
3354 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3355 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
3356 }
3357
3358 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
3359 return DAG.getConstant(0, VT); // X < MIN --> false
3360
3361 // Canonicalize setgt X, Min --> setne X, Min
3362 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
3363 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00003364 // Canonicalize setlt X, Max --> setne X, Max
3365 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
3366 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00003367
3368 // If we have setult X, 1, turn it into seteq X, 0
3369 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
3370 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
3371 ISD::SETEQ);
3372 // If we have setugt X, Max-1, turn it into seteq X, Max
3373 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
3374 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
3375 ISD::SETEQ);
3376
3377 // If we have "setcc X, C0", check to see if we can shrink the immediate
3378 // by changing cc.
3379
3380 // SETUGT X, SINTMAX -> SETLT X, 0
3381 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
3382 C1 == (~0ULL >> (65-OperandBitSize)))
3383 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
3384 ISD::SETLT);
3385
3386 // FIXME: Implement the rest of these.
3387
3388 // Fold bit comparisons when we can.
3389 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3390 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
3391 if (ConstantSDNode *AndRHS =
3392 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3393 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
3394 // Perform the xform if the AND RHS is a single bit.
3395 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
3396 return DAG.getNode(ISD::SRL, VT, N0,
3397 DAG.getConstant(Log2_64(AndRHS->getValue()),
3398 TLI.getShiftAmountTy()));
3399 }
3400 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
3401 // (X & 8) == 8 --> (X & 8) >> 3
3402 // Perform the xform if C1 is a single bit.
3403 if ((C1 & (C1-1)) == 0) {
3404 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00003405 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00003406 }
3407 }
3408 }
3409 }
3410 } else if (isa<ConstantSDNode>(N0.Val)) {
3411 // Ensure that the constant occurs on the RHS.
3412 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3413 }
3414
3415 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
3416 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
3417 double C0 = N0C->getValue(), C1 = N1C->getValue();
3418
3419 switch (Cond) {
3420 default: break; // FIXME: Implement the rest of these!
3421 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
3422 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
3423 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
3424 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
3425 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
3426 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
3427 }
3428 } else {
3429 // Ensure that the constant occurs on the RHS.
3430 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3431 }
3432
3433 if (N0 == N1) {
3434 // We can always fold X == Y for integer setcc's.
3435 if (MVT::isInteger(N0.getValueType()))
3436 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3437 unsigned UOF = ISD::getUnorderedFlavor(Cond);
3438 if (UOF == 2) // FP operators that are undefined on NaNs.
3439 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3440 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
3441 return DAG.getConstant(UOF, VT);
3442 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
3443 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00003444 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00003445 if (NewCond != Cond)
3446 return DAG.getSetCC(VT, N0, N1, NewCond);
3447 }
3448
3449 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3450 MVT::isInteger(N0.getValueType())) {
3451 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
3452 N0.getOpcode() == ISD::XOR) {
3453 // Simplify (X+Y) == (X+Z) --> Y == Z
3454 if (N0.getOpcode() == N1.getOpcode()) {
3455 if (N0.getOperand(0) == N1.getOperand(0))
3456 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
3457 if (N0.getOperand(1) == N1.getOperand(1))
3458 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
3459 if (isCommutativeBinOp(N0.getOpcode())) {
3460 // If X op Y == Y op X, try other combinations.
3461 if (N0.getOperand(0) == N1.getOperand(1))
3462 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
3463 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00003464 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003465 }
3466 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003467
3468 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
3469 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3470 // Turn (X+C1) == C2 --> X == C2-C1
3471 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
3472 return DAG.getSetCC(VT, N0.getOperand(0),
3473 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
3474 N0.getValueType()), Cond);
3475 }
3476
3477 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
3478 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00003479 // If we know that all of the inverted bits are zero, don't bother
3480 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003481 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00003482 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003483 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00003484 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003485 }
3486
3487 // Turn (C1-X) == C2 --> X == C1-C2
3488 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
3489 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
3490 return DAG.getSetCC(VT, N0.getOperand(1),
3491 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
3492 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00003493 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003494 }
3495 }
3496
Nate Begeman452d7be2005-09-16 00:54:12 +00003497 // Simplify (X+Z) == X --> Z == 0
3498 if (N0.getOperand(0) == N1)
3499 return DAG.getSetCC(VT, N0.getOperand(1),
3500 DAG.getConstant(0, N0.getValueType()), Cond);
3501 if (N0.getOperand(1) == N1) {
3502 if (isCommutativeBinOp(N0.getOpcode()))
3503 return DAG.getSetCC(VT, N0.getOperand(0),
3504 DAG.getConstant(0, N0.getValueType()), Cond);
3505 else {
3506 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
3507 // (Z-X) == X --> Z == X<<1
3508 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
3509 N1,
3510 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003511 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003512 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
3513 }
3514 }
3515 }
3516
3517 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
3518 N1.getOpcode() == ISD::XOR) {
3519 // Simplify X == (X+Z) --> Z == 0
3520 if (N1.getOperand(0) == N0) {
3521 return DAG.getSetCC(VT, N1.getOperand(1),
3522 DAG.getConstant(0, N1.getValueType()), Cond);
3523 } else if (N1.getOperand(1) == N0) {
3524 if (isCommutativeBinOp(N1.getOpcode())) {
3525 return DAG.getSetCC(VT, N1.getOperand(0),
3526 DAG.getConstant(0, N1.getValueType()), Cond);
3527 } else {
3528 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
3529 // X == (Z-X) --> X<<1 == Z
3530 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
3531 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003532 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003533 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
3534 }
3535 }
3536 }
3537 }
3538
3539 // Fold away ALL boolean setcc's.
3540 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00003541 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003542 switch (Cond) {
3543 default: assert(0 && "Unknown integer setcc!");
3544 case ISD::SETEQ: // X == Y -> (X^Y)^1
3545 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3546 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00003547 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003548 break;
3549 case ISD::SETNE: // X != Y --> (X^Y)
3550 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3551 break;
3552 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
3553 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
3554 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3555 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003556 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003557 break;
3558 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
3559 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
3560 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3561 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003562 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003563 break;
3564 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
3565 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
3566 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3567 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003568 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003569 break;
3570 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
3571 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
3572 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3573 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
3574 break;
3575 }
3576 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00003577 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003578 // FIXME: If running after legalize, we probably can't do this.
3579 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
3580 }
3581 return N0;
3582 }
3583
3584 // Could not fold it.
3585 return SDOperand();
3586}
3587
Nate Begeman69575232005-10-20 02:15:44 +00003588/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3589/// return a DAG expression to select that will generate the same value by
3590/// multiplying by a magic number. See:
3591/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3592SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00003593 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003594 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
3595
Andrew Lenharth232c9102006-06-12 16:07:18 +00003596 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003597 ii != ee; ++ii)
3598 AddToWorkList(*ii);
3599 return S;
Nate Begeman69575232005-10-20 02:15:44 +00003600}
3601
3602/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3603/// return a DAG expression to select that will generate the same value by
3604/// multiplying by a magic number. See:
3605/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3606SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00003607 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003608 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00003609
Andrew Lenharth232c9102006-06-12 16:07:18 +00003610 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003611 ii != ee; ++ii)
3612 AddToWorkList(*ii);
3613 return S;
Nate Begeman69575232005-10-20 02:15:44 +00003614}
3615
Nate Begeman1d4d4142005-09-01 00:19:25 +00003616// SelectionDAG::Combine - This is the entry point for the file.
3617//
Nate Begeman4ebd8052005-09-01 23:24:04 +00003618void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00003619 /// run - This is the main entry point to this class.
3620 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00003621 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003622}