blob: d499a98c90a72877ec59521f9f0bd2717c47bb92 [file] [log] [blame]
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001//===-- PPC32ISelSimple.cpp - A simple instruction selector PowerPC32 -----===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Misha Brukman98649d12004-06-24 21:54:47 +000010#define DEBUG_TYPE "isel"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011#include "PowerPC.h"
12#include "PowerPCInstrBuilder.h"
13#include "PowerPCInstrInfo.h"
Misha Brukman3d9a6c22004-08-11 00:09:42 +000014#include "PPC32TargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000015#include "llvm/Constants.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Instructions.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019#include "llvm/Pass.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/MRegisterInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/Debug.h"
30#include "llvm/ADT/Statistic.h"
Misha Brukman98649d12004-06-24 21:54:47 +000031#include <vector>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032using namespace llvm;
33
34namespace {
Misha Brukman422791f2004-06-21 17:41:12 +000035 /// TypeClass - Used by the PowerPC backend to group LLVM types by their basic
36 /// PPC Representation.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000037 ///
38 enum TypeClass {
Misha Brukman7e898c32004-07-20 00:41:46 +000039 cByte, cShort, cInt, cFP32, cFP64, cLong
Misha Brukman5dfe3a92004-06-21 16:55:25 +000040 };
41}
42
43/// getClass - Turn a primitive type into a "class" number which is based on the
44/// size of the type, and whether or not it is floating point.
45///
46static inline TypeClass getClass(const Type *Ty) {
Misha Brukman358829f2004-06-21 17:25:55 +000047 switch (Ty->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +000048 case Type::SByteTyID:
49 case Type::UByteTyID: return cByte; // Byte operands are class #0
50 case Type::ShortTyID:
51 case Type::UShortTyID: return cShort; // Short operands are class #1
52 case Type::IntTyID:
53 case Type::UIntTyID:
Misha Brukman2834a4d2004-07-07 20:07:22 +000054 case Type::PointerTyID: return cInt; // Ints and pointers are class #2
Misha Brukman5dfe3a92004-06-21 16:55:25 +000055
Misha Brukman7e898c32004-07-20 00:41:46 +000056 case Type::FloatTyID: return cFP32; // Single float is #3
57 case Type::DoubleTyID: return cFP64; // Double Point is #4
Misha Brukman5dfe3a92004-06-21 16:55:25 +000058
59 case Type::LongTyID:
Misha Brukman7e898c32004-07-20 00:41:46 +000060 case Type::ULongTyID: return cLong; // Longs are class #5
Misha Brukman5dfe3a92004-06-21 16:55:25 +000061 default:
62 assert(0 && "Invalid type to getClass!");
63 return cByte; // not reached
64 }
65}
66
67// getClassB - Just like getClass, but treat boolean values as ints.
68static inline TypeClass getClassB(const Type *Ty) {
Nate Begemanb73a7112004-08-13 09:32:01 +000069 if (Ty == Type::BoolTy) return cByte;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000070 return getClass(Ty);
71}
72
73namespace {
Misha Brukmana1dca552004-09-21 18:22:19 +000074 struct PPC32ISel : public FunctionPass, InstVisitor<PPC32ISel> {
Misha Brukman3d9a6c22004-08-11 00:09:42 +000075 PPC32TargetMachine &TM;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000076 MachineFunction *F; // The function we are compiling into
77 MachineBasicBlock *BB; // The current MBB we are compiling
78 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Misha Brukmanb097f212004-07-26 18:13:24 +000079
Nate Begeman645495d2004-09-23 05:31:33 +000080 /// CollapsedGepOp - This struct is for recording the intermediate results
81 /// used to calculate the base, index, and offset of a GEP instruction.
82 struct CollapsedGepOp {
83 ConstantSInt *offset; // the current offset into the struct/array
84 Value *index; // the index of the array element
85 ConstantUInt *size; // the size of each array element
86 CollapsedGepOp(ConstantSInt *o, Value *i, ConstantUInt *s) :
87 offset(o), index(i), size(s) {}
88 };
89
90 /// FoldedGEP - This struct is for recording the necessary information to
91 /// emit the GEP in a load or store instruction, used by emitGEPOperation.
92 struct FoldedGEP {
93 unsigned base;
94 unsigned index;
95 ConstantSInt *offset;
96 FoldedGEP() : base(0), index(0), offset(0) {}
97 FoldedGEP(unsigned b, unsigned i, ConstantSInt *o) :
98 base(b), index(i), offset(o) {}
99 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000100
Misha Brukman2834a4d2004-07-07 20:07:22 +0000101 // External functions used in the Module
Nate Begemanb64af912004-08-10 20:42:36 +0000102 Function *fmodfFn, *fmodFn, *__cmpdi2Fn, *__moddi3Fn, *__divdi3Fn,
103 *__umoddi3Fn, *__udivdi3Fn, *__fixsfdiFn, *__fixdfdiFn, *__fixunssfdiFn,
104 *__fixunsdfdiFn, *__floatdisfFn, *__floatdidfFn, *mallocFn, *freeFn;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000105
Nate Begeman645495d2004-09-23 05:31:33 +0000106 // Mapping between Values and SSA Regs
107 std::map<Value*, unsigned> RegMap;
108
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000109 // MBBMap - Mapping between LLVM BB -> Machine BB
110 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
111
112 // AllocaMap - Mapping from fixed sized alloca instructions to the
113 // FrameIndex for the alloca.
114 std::map<AllocaInst*, unsigned> AllocaMap;
115
Nate Begeman645495d2004-09-23 05:31:33 +0000116 // GEPMap - Mapping between basic blocks and GEP definitions
117 std::map<GetElementPtrInst*, FoldedGEP> GEPMap;
118
Misha Brukmanb097f212004-07-26 18:13:24 +0000119 // A Reg to hold the base address used for global loads and stores, and a
120 // flag to set whether or not we need to emit it for this function.
121 unsigned GlobalBaseReg;
122 bool GlobalBaseInitialized;
123
Misha Brukmana1dca552004-09-21 18:22:19 +0000124 PPC32ISel(TargetMachine &tm):TM(reinterpret_cast<PPC32TargetMachine&>(tm)),
Misha Brukmane2eceb52004-07-23 16:08:20 +0000125 F(0), BB(0) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000126
Misha Brukman2834a4d2004-07-07 20:07:22 +0000127 bool doInitialization(Module &M) {
Misha Brukmanb0932592004-07-07 15:36:18 +0000128 // Add external functions that we may call
Nate Begemanb64af912004-08-10 20:42:36 +0000129 Type *i = Type::IntTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000130 Type *d = Type::DoubleTy;
Misha Brukmanf3f63822004-07-08 19:41:16 +0000131 Type *f = Type::FloatTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000132 Type *l = Type::LongTy;
133 Type *ul = Type::ULongTy;
Misha Brukman313efcb2004-07-09 15:45:07 +0000134 Type *voidPtr = PointerType::get(Type::SByteTy);
Misha Brukman7e898c32004-07-20 00:41:46 +0000135 // float fmodf(float, float);
136 fmodfFn = M.getOrInsertFunction("fmodf", f, f, f, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000137 // double fmod(double, double);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000138 fmodFn = M.getOrInsertFunction("fmod", d, d, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000139 // int __cmpdi2(long, long);
140 __cmpdi2Fn = M.getOrInsertFunction("__cmpdi2", i, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000141 // long __moddi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000142 __moddi3Fn = M.getOrInsertFunction("__moddi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000143 // long __divdi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000144 __divdi3Fn = M.getOrInsertFunction("__divdi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000145 // unsigned long __umoddi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000146 __umoddi3Fn = M.getOrInsertFunction("__umoddi3", ul, ul, ul, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000147 // unsigned long __udivdi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000148 __udivdi3Fn = M.getOrInsertFunction("__udivdi3", ul, ul, ul, 0);
Misha Brukman7e898c32004-07-20 00:41:46 +0000149 // long __fixsfdi(float)
Nate Begemanb64af912004-08-10 20:42:36 +0000150 __fixsfdiFn = M.getOrInsertFunction("__fixsfdi", l, f, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000151 // long __fixdfdi(double)
152 __fixdfdiFn = M.getOrInsertFunction("__fixdfdi", l, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000153 // unsigned long __fixunssfdi(float)
154 __fixunssfdiFn = M.getOrInsertFunction("__fixunssfdi", ul, f, 0);
155 // unsigned long __fixunsdfdi(double)
156 __fixunsdfdiFn = M.getOrInsertFunction("__fixunsdfdi", ul, d, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000157 // float __floatdisf(long)
158 __floatdisfFn = M.getOrInsertFunction("__floatdisf", f, l, 0);
159 // double __floatdidf(long)
160 __floatdidfFn = M.getOrInsertFunction("__floatdidf", d, l, 0);
Misha Brukman313efcb2004-07-09 15:45:07 +0000161 // void* malloc(size_t)
162 mallocFn = M.getOrInsertFunction("malloc", voidPtr, Type::UIntTy, 0);
163 // void free(void*)
164 freeFn = M.getOrInsertFunction("free", Type::VoidTy, voidPtr, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000165 return false;
166 }
Misha Brukmand18a31d2004-07-06 22:51:53 +0000167
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000168 /// runOnFunction - Top level implementation of instruction selection for
169 /// the entire function.
170 ///
171 bool runOnFunction(Function &Fn) {
172 // First pass over the function, lower any unknown intrinsic functions
173 // with the IntrinsicLowering class.
174 LowerUnknownIntrinsicFunctionCalls(Fn);
175
176 F = &MachineFunction::construct(&Fn, TM);
177
178 // Create all of the machine basic blocks for the function...
179 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
180 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
181
182 BB = &F->front();
183
Misha Brukmanb097f212004-07-26 18:13:24 +0000184 // Make sure we re-emit a set of the global base reg if necessary
185 GlobalBaseInitialized = false;
186
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000187 // Copy incoming arguments off of the stack...
188 LoadArgumentsToVirtualRegs(Fn);
189
190 // Instruction select everything except PHI nodes
191 visit(Fn);
192
193 // Select the PHI nodes
194 SelectPHINodes();
195
Nate Begeman645495d2004-09-23 05:31:33 +0000196 GEPMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000197 RegMap.clear();
198 MBBMap.clear();
199 AllocaMap.clear();
200 F = 0;
201 // We always build a machine code representation for the function
202 return true;
203 }
204
205 virtual const char *getPassName() const {
206 return "PowerPC Simple Instruction Selection";
207 }
208
209 /// visitBasicBlock - This method is called when we are visiting a new basic
210 /// block. This simply creates a new MachineBasicBlock to emit code into
211 /// and adds it to the current MachineFunction. Subsequent visit* for
212 /// instructions will be invoked for all instructions in the basic block.
213 ///
214 void visitBasicBlock(BasicBlock &LLVM_BB) {
215 BB = MBBMap[&LLVM_BB];
216 }
217
218 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
219 /// function, lowering any calls to unknown intrinsic functions into the
220 /// equivalent LLVM code.
221 ///
222 void LowerUnknownIntrinsicFunctionCalls(Function &F);
223
224 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
225 /// from the stack into virtual registers.
226 ///
227 void LoadArgumentsToVirtualRegs(Function &F);
228
229 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
230 /// because we have to generate our sources into the source basic blocks,
231 /// not the current one.
232 ///
233 void SelectPHINodes();
234
235 // Visitation methods for various instructions. These methods simply emit
236 // fixed PowerPC code for each instruction.
237
238 // Control flow operators
239 void visitReturnInst(ReturnInst &RI);
240 void visitBranchInst(BranchInst &BI);
241
242 struct ValueRecord {
243 Value *Val;
244 unsigned Reg;
245 const Type *Ty;
246 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
247 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
248 };
Misha Brukmanb097f212004-07-26 18:13:24 +0000249
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000250 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000251 const std::vector<ValueRecord> &Args, bool isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000252 void visitCallInst(CallInst &I);
253 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
254
255 // Arithmetic operators
256 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
257 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
258 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
259 void visitMul(BinaryOperator &B);
260
261 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
262 void visitRem(BinaryOperator &B) { visitDivRem(B); }
263 void visitDivRem(BinaryOperator &B);
264
265 // Bitwise operators
266 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
267 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
268 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
269
270 // Comparison operators...
271 void visitSetCondInst(SetCondInst &I);
272 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
273 MachineBasicBlock *MBB,
274 MachineBasicBlock::iterator MBBI);
275 void visitSelectInst(SelectInst &SI);
276
277
278 // Memory Instructions
279 void visitLoadInst(LoadInst &I);
280 void visitStoreInst(StoreInst &I);
281 void visitGetElementPtrInst(GetElementPtrInst &I);
282 void visitAllocaInst(AllocaInst &I);
283 void visitMallocInst(MallocInst &I);
284 void visitFreeInst(FreeInst &I);
285
286 // Other operators
287 void visitShiftInst(ShiftInst &I);
288 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
289 void visitCastInst(CastInst &I);
290 void visitVANextInst(VANextInst &I);
291 void visitVAArgInst(VAArgInst &I);
292
293 void visitInstruction(Instruction &I) {
294 std::cerr << "Cannot instruction select: " << I;
295 abort();
296 }
297
Nate Begemanb47321b2004-08-20 09:56:22 +0000298 unsigned ExtendOrClear(MachineBasicBlock *MBB,
299 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000300 Value *Op0);
Nate Begemanb47321b2004-08-20 09:56:22 +0000301
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000302 /// promote32 - Make a value 32-bits wide, and put it somewhere.
303 ///
304 void promote32(unsigned targetReg, const ValueRecord &VR);
305
306 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
307 /// constant expression GEP support.
308 ///
309 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +0000310 GetElementPtrInst *GEPI, bool foldGEP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000311
312 /// emitCastOperation - Common code shared between visitCastInst and
313 /// constant expression cast support.
314 ///
315 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
316 Value *Src, const Type *DestTy, unsigned TargetReg);
317
318 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
319 /// and constant expression support.
320 ///
321 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
322 MachineBasicBlock::iterator IP,
323 Value *Op0, Value *Op1,
324 unsigned OperatorClass, unsigned TargetReg);
325
326 /// emitBinaryFPOperation - This method handles emission of floating point
327 /// Add (0), Sub (1), Mul (2), and Div (3) operations.
328 void emitBinaryFPOperation(MachineBasicBlock *BB,
329 MachineBasicBlock::iterator IP,
330 Value *Op0, Value *Op1,
331 unsigned OperatorClass, unsigned TargetReg);
332
333 void emitMultiply(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
334 Value *Op0, Value *Op1, unsigned TargetReg);
335
Misha Brukman1013ef52004-07-21 20:09:08 +0000336 void doMultiply(MachineBasicBlock *MBB,
337 MachineBasicBlock::iterator IP,
338 unsigned DestReg, Value *Op0, Value *Op1);
339
340 /// doMultiplyConst - This method will multiply the value in Op0Reg by the
341 /// value of the ContantInt *CI
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000342 void doMultiplyConst(MachineBasicBlock *MBB,
Misha Brukman1013ef52004-07-21 20:09:08 +0000343 MachineBasicBlock::iterator IP,
344 unsigned DestReg, Value *Op0, ConstantInt *CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000345
346 void emitDivRemOperation(MachineBasicBlock *BB,
347 MachineBasicBlock::iterator IP,
348 Value *Op0, Value *Op1, bool isDiv,
349 unsigned TargetReg);
350
351 /// emitSetCCOperation - Common code shared between visitSetCondInst and
352 /// constant expression support.
353 ///
354 void emitSetCCOperation(MachineBasicBlock *BB,
355 MachineBasicBlock::iterator IP,
356 Value *Op0, Value *Op1, unsigned Opcode,
357 unsigned TargetReg);
358
359 /// emitShiftOperation - Common code shared between visitShiftInst and
360 /// constant expression support.
361 ///
362 void emitShiftOperation(MachineBasicBlock *MBB,
363 MachineBasicBlock::iterator IP,
364 Value *Op, Value *ShiftAmount, bool isLeftShift,
365 const Type *ResultTy, unsigned DestReg);
366
367 /// emitSelectOperation - Common code shared between visitSelectInst and the
368 /// constant expression support.
Misha Brukmanb097f212004-07-26 18:13:24 +0000369 ///
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000370 void emitSelectOperation(MachineBasicBlock *MBB,
371 MachineBasicBlock::iterator IP,
372 Value *Cond, Value *TrueVal, Value *FalseVal,
373 unsigned DestReg);
374
Misha Brukmanb097f212004-07-26 18:13:24 +0000375 /// copyGlobalBaseToRegister - Output the instructions required to put the
376 /// base address to use for accessing globals into a register.
377 ///
Misha Brukmana1dca552004-09-21 18:22:19 +0000378 void copyGlobalBaseToRegister(MachineBasicBlock *MBB,
379 MachineBasicBlock::iterator IP,
380 unsigned R);
Misha Brukmanb097f212004-07-26 18:13:24 +0000381
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000382 /// copyConstantToRegister - Output the instructions required to put the
383 /// specified constant into the specified register.
384 ///
385 void copyConstantToRegister(MachineBasicBlock *MBB,
386 MachineBasicBlock::iterator MBBI,
387 Constant *C, unsigned Reg);
388
389 void emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
390 unsigned LHS, unsigned RHS);
391
Nate Begeman645495d2004-09-23 05:31:33 +0000392 /// emitAdd - A convenience function to emit the necessary code to add a
393 /// constant signed value to a register.
394 ///
395 void emitAdd(MachineBasicBlock *MBB,
396 MachineBasicBlock::iterator IP,
397 unsigned Op0Reg, ConstantSInt *Op1, unsigned DestReg);
398
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000399 /// makeAnotherReg - This method returns the next register number we haven't
400 /// yet used.
401 ///
402 /// Long values are handled somewhat specially. They are always allocated
403 /// as pairs of 32 bit integer values. The register number returned is the
Misha Brukman1013ef52004-07-21 20:09:08 +0000404 /// high 32 bits of the long value, and the regNum+1 is the low 32 bits.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000405 ///
406 unsigned makeAnotherReg(const Type *Ty) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000407 assert(dynamic_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo()) &&
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000408 "Current target doesn't have PPC reg info??");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000409 const PPC32RegisterInfo *PPCRI =
410 static_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo());
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000411 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Nate Begemanb64af912004-08-10 20:42:36 +0000412 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Type::IntTy);
413 // Create the upper part
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000414 F->getSSARegMap()->createVirtualRegister(RC);
Nate Begemanb64af912004-08-10 20:42:36 +0000415 // Create the lower part.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000416 return F->getSSARegMap()->createVirtualRegister(RC)-1;
417 }
418
419 // Add the mapping of regnumber => reg class to MachineFunction
Nate Begemanb64af912004-08-10 20:42:36 +0000420 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Ty);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000421 return F->getSSARegMap()->createVirtualRegister(RC);
422 }
423
424 /// getReg - This method turns an LLVM value into a register number.
425 ///
426 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
427 unsigned getReg(Value *V) {
428 // Just append to the end of the current bb.
429 MachineBasicBlock::iterator It = BB->end();
430 return getReg(V, BB, It);
431 }
432 unsigned getReg(Value *V, MachineBasicBlock *MBB,
433 MachineBasicBlock::iterator IPt);
Misha Brukman1013ef52004-07-21 20:09:08 +0000434
435 /// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
436 /// is okay to use as an immediate argument to a certain binary operation
437 bool canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000438
439 /// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
440 /// that is to be statically allocated with the initial stack frame
441 /// adjustment.
442 unsigned getFixedSizedAllocaFI(AllocaInst *AI);
443 };
444}
445
446/// dyn_castFixedAlloca - If the specified value is a fixed size alloca
447/// instruction in the entry block, return it. Otherwise, return a null
448/// pointer.
449static AllocaInst *dyn_castFixedAlloca(Value *V) {
450 if (AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
451 BasicBlock *BB = AI->getParent();
452 if (isa<ConstantUInt>(AI->getArraySize()) && BB ==&BB->getParent()->front())
453 return AI;
454 }
455 return 0;
456}
457
458/// getReg - This method turns an LLVM value into a register number.
459///
Misha Brukmana1dca552004-09-21 18:22:19 +0000460unsigned PPC32ISel::getReg(Value *V, MachineBasicBlock *MBB,
461 MachineBasicBlock::iterator IPt) {
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000462 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattnera51e4f62004-07-18 18:45:01 +0000463 unsigned Reg = makeAnotherReg(V->getType());
464 copyConstantToRegister(MBB, IPt, C, Reg);
465 return Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000466 } else if (AllocaInst *AI = dyn_castFixedAlloca(V)) {
467 unsigned Reg = makeAnotherReg(V->getType());
468 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5b570812004-08-10 22:47:03 +0000469 addFrameReference(BuildMI(*MBB, IPt, PPC::ADDI, 2, Reg), FI, 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000470 return Reg;
471 }
472
473 unsigned &Reg = RegMap[V];
474 if (Reg == 0) {
475 Reg = makeAnotherReg(V->getType());
476 RegMap[V] = Reg;
477 }
478
479 return Reg;
480}
481
Misha Brukman1013ef52004-07-21 20:09:08 +0000482/// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
483/// is okay to use as an immediate argument to a certain binary operator.
484///
485/// Operator is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for Xor.
Misha Brukmana1dca552004-09-21 18:22:19 +0000486bool PPC32ISel::canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Operator) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000487 ConstantSInt *Op1Cs;
488 ConstantUInt *Op1Cu;
489
490 // ADDI, Compare, and non-indexed Load take SIMM
Nate Begemana41fc772004-09-29 02:35:05 +0000491 bool cond1 = (Operator == 0)
492 && ((int32_t)CI->getRawValue() <= 32767)
493 && ((int32_t)CI->getRawValue() >= -32768);
Misha Brukman1013ef52004-07-21 20:09:08 +0000494
495 // SUBI takes -SIMM since it is a mnemonic for ADDI
Misha Brukman17a90002004-07-21 20:22:06 +0000496 bool cond2 = (Operator == 1)
Nate Begemana41fc772004-09-29 02:35:05 +0000497 && ((int32_t)CI->getRawValue() <= 32768)
498 && ((int32_t)CI->getRawValue() >= -32767);
Misha Brukman1013ef52004-07-21 20:09:08 +0000499
500 // ANDIo, ORI, and XORI take unsigned values
Misha Brukman17a90002004-07-21 20:22:06 +0000501 bool cond3 = (Operator >= 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +0000502 && (Op1Cs = dyn_cast<ConstantSInt>(CI))
503 && (Op1Cs->getValue() >= 0)
Nate Begemana41fc772004-09-29 02:35:05 +0000504 && (Op1Cs->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000505
506 // ANDIo, ORI, and XORI take UIMMs, so they can be larger
Nate Begemana41fc772004-09-29 02:35:05 +0000507 bool cond4 = (Operator >= 2)
Misha Brukman17a90002004-07-21 20:22:06 +0000508 && (Op1Cu = dyn_cast<ConstantUInt>(CI))
509 && (Op1Cu->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000510
Nate Begemana41fc772004-09-29 02:35:05 +0000511 if (cond1 || cond2 || cond3 || cond4)
Misha Brukman1013ef52004-07-21 20:09:08 +0000512 return true;
513
514 return false;
515}
516
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000517/// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
518/// that is to be statically allocated with the initial stack frame
519/// adjustment.
Misha Brukmana1dca552004-09-21 18:22:19 +0000520unsigned PPC32ISel::getFixedSizedAllocaFI(AllocaInst *AI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000521 // Already computed this?
522 std::map<AllocaInst*, unsigned>::iterator I = AllocaMap.lower_bound(AI);
523 if (I != AllocaMap.end() && I->first == AI) return I->second;
524
525 const Type *Ty = AI->getAllocatedType();
526 ConstantUInt *CUI = cast<ConstantUInt>(AI->getArraySize());
527 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
528 TySize *= CUI->getValue(); // Get total allocated size...
529 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
530
531 // Create a new stack object using the frame manager...
532 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
533 AllocaMap.insert(I, std::make_pair(AI, FrameIdx));
534 return FrameIdx;
535}
536
537
Misha Brukmanb097f212004-07-26 18:13:24 +0000538/// copyGlobalBaseToRegister - Output the instructions required to put the
539/// base address to use for accessing globals into a register.
540///
Misha Brukmana1dca552004-09-21 18:22:19 +0000541void PPC32ISel::copyGlobalBaseToRegister(MachineBasicBlock *MBB,
542 MachineBasicBlock::iterator IP,
543 unsigned R) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000544 if (!GlobalBaseInitialized) {
545 // Insert the set of GlobalBaseReg into the first MBB of the function
546 MachineBasicBlock &FirstMBB = F->front();
547 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
548 GlobalBaseReg = makeAnotherReg(Type::IntTy);
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000549 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Nate Begemanda721e72004-09-27 05:08:17 +0000550 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
Misha Brukmanb097f212004-07-26 18:13:24 +0000551 GlobalBaseInitialized = true;
552 }
553 // Emit our copy of GlobalBaseReg to the destination register in the
554 // current MBB
Misha Brukman5b570812004-08-10 22:47:03 +0000555 BuildMI(*MBB, IP, PPC::OR, 2, R).addReg(GlobalBaseReg)
Misha Brukmanb097f212004-07-26 18:13:24 +0000556 .addReg(GlobalBaseReg);
557}
558
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000559/// copyConstantToRegister - Output the instructions required to put the
560/// specified constant into the specified register.
561///
Misha Brukmana1dca552004-09-21 18:22:19 +0000562void PPC32ISel::copyConstantToRegister(MachineBasicBlock *MBB,
563 MachineBasicBlock::iterator IP,
564 Constant *C, unsigned R) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000565 if (C->getType()->isIntegral()) {
566 unsigned Class = getClassB(C->getType());
567
568 if (Class == cLong) {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000569 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
570 uint64_t uval = CUI->getValue();
571 unsigned hiUVal = uval >> 32;
572 unsigned loUVal = uval;
573 ConstantUInt *CUHi = ConstantUInt::get(Type::UIntTy, hiUVal);
574 ConstantUInt *CULo = ConstantUInt::get(Type::UIntTy, loUVal);
575 copyConstantToRegister(MBB, IP, CUHi, R);
576 copyConstantToRegister(MBB, IP, CULo, R+1);
577 return;
578 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
579 int64_t sval = CSI->getValue();
580 int hiSVal = sval >> 32;
581 int loSVal = sval;
582 ConstantSInt *CSHi = ConstantSInt::get(Type::IntTy, hiSVal);
583 ConstantSInt *CSLo = ConstantSInt::get(Type::IntTy, loSVal);
584 copyConstantToRegister(MBB, IP, CSHi, R);
585 copyConstantToRegister(MBB, IP, CSLo, R+1);
586 return;
Misha Brukman7e898c32004-07-20 00:41:46 +0000587 } else {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000588 std::cerr << "Unhandled long constant type!\n";
589 abort();
590 }
591 }
592
593 assert(Class <= cInt && "Type not handled yet!");
594
595 // Handle bool
596 if (C->getType() == Type::BoolTy) {
Misha Brukman5b570812004-08-10 22:47:03 +0000597 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(C == ConstantBool::True);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000598 return;
599 }
600
601 // Handle int
602 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
603 unsigned uval = CUI->getValue();
604 if (uval < 32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000605 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000606 } else {
607 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000608 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(uval >> 16);
609 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000610 }
611 return;
612 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
613 int sval = CSI->getValue();
614 if (sval < 32768 && sval >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000615 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(sval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000616 } else {
617 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000618 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(sval >> 16);
619 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(sval);
Misha Brukman7e898c32004-07-20 00:41:46 +0000620 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000621 return;
622 }
Misha Brukmana0af38c2004-07-28 19:13:49 +0000623 std::cerr << "Unhandled integer constant!\n";
624 abort();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000625 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000626 // We need to spill the constant to memory...
627 MachineConstantPool *CP = F->getConstantPool();
628 unsigned CPI = CP->getConstantPoolIndex(CFP);
629 const Type *Ty = CFP->getType();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000630
Misha Brukmand18a31d2004-07-06 22:51:53 +0000631 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Misha Brukmanfc879c32004-07-08 18:02:38 +0000632
Misha Brukmanb097f212004-07-26 18:13:24 +0000633 // Load addr of constant to reg; constant is located at base + distance
634 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanfc879c32004-07-08 18:02:38 +0000635 unsigned Reg1 = makeAnotherReg(Type::IntTy);
Nate Begeman07a73752004-08-17 07:17:44 +0000636 unsigned Opcode = (Ty == Type::FloatTy) ? PPC::LFS : PPC::LFD;
Misha Brukmanb097f212004-07-26 18:13:24 +0000637 // Move value at base + distance into return reg
638 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000639 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, Reg1).addReg(GlobalBase)
Misha Brukmanfc879c32004-07-08 18:02:38 +0000640 .addConstantPoolIndex(CPI);
Nate Begemaned428532004-09-04 05:00:00 +0000641 BuildMI(*MBB, IP, Opcode, 2, R).addConstantPoolIndex(CPI).addReg(Reg1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000642 } else if (isa<ConstantPointerNull>(C)) {
643 // Copy zero (null pointer) to the register.
Misha Brukman5b570812004-08-10 22:47:03 +0000644 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(0);
Chris Lattner67910e12004-07-18 07:29:35 +0000645 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000646 // GV is located at base + distance
Nate Begemaned428532004-09-04 05:00:00 +0000647
Misha Brukmanb097f212004-07-26 18:13:24 +0000648 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000649 unsigned TmpReg = makeAnotherReg(GV->getType());
Nate Begeman81d265d2004-08-19 05:20:54 +0000650 unsigned Opcode = (GV->hasWeakLinkage()
651 || GV->isExternal()
652 || dyn_cast<Function>(GV)) ? PPC::LWZ : PPC::LA;
Misha Brukmanb097f212004-07-26 18:13:24 +0000653
654 // Move value at base + distance into return reg
655 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000656 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, TmpReg).addReg(GlobalBase)
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000657 .addGlobalAddress(GV);
Nate Begemaned428532004-09-04 05:00:00 +0000658 BuildMI(*MBB, IP, Opcode, 2, R).addGlobalAddress(GV).addReg(TmpReg);
Misha Brukmane2eceb52004-07-23 16:08:20 +0000659
660 // Add the GV to the list of things whose addresses have been taken.
661 TM.AddressTaken.insert(GV);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000662 } else {
Chris Lattner76e2df22004-07-15 02:14:30 +0000663 std::cerr << "Offending constant: " << *C << "\n";
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000664 assert(0 && "Type not handled yet!");
665 }
666}
667
668/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
669/// the stack into virtual registers.
Misha Brukmana1dca552004-09-21 18:22:19 +0000670void PPC32ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
Chris Lattner3ea93462004-08-06 06:58:50 +0000671 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000672 unsigned GPR_remaining = 8;
673 unsigned FPR_remaining = 13;
Misha Brukmand18a31d2004-07-06 22:51:53 +0000674 unsigned GPR_idx = 0, FPR_idx = 0;
675 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000676 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
677 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000678 };
679 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000680 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
681 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Misha Brukmand18a31d2004-07-06 22:51:53 +0000682 };
Misha Brukman422791f2004-06-21 17:41:12 +0000683
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000684 MachineFrameInfo *MFI = F->getFrameInfo();
Misha Brukmand18a31d2004-07-06 22:51:53 +0000685
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000686 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
687 bool ArgLive = !I->use_empty();
688 unsigned Reg = ArgLive ? getReg(*I) : 0;
689 int FI; // Frame object index
690
691 switch (getClassB(I->getType())) {
692 case cByte:
693 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000694 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000695 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000696 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
697 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000698 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000699 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000700 addFrameReference(BuildMI(BB, PPC::LBZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000701 }
702 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000703 break;
704 case cShort:
705 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000706 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000707 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000708 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
709 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000710 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000711 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000712 addFrameReference(BuildMI(BB, PPC::LHZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000713 }
714 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000715 break;
716 case cInt:
717 if (ArgLive) {
718 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000719 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000720 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
721 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000722 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000723 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000724 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000725 }
726 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000727 break;
728 case cLong:
729 if (ArgLive) {
730 FI = MFI->CreateFixedObject(8, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000731 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +0000732 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
733 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx+1]);
734 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukman313efcb2004-07-09 15:45:07 +0000735 .addReg(GPR[GPR_idx]);
Misha Brukman5b570812004-08-10 22:47:03 +0000736 BuildMI(BB, PPC::OR, 2, Reg+1).addReg(GPR[GPR_idx+1])
Misha Brukman313efcb2004-07-09 15:45:07 +0000737 .addReg(GPR[GPR_idx+1]);
Misha Brukman422791f2004-06-21 17:41:12 +0000738 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000739 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
740 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg+1), FI, 4);
Misha Brukman422791f2004-06-21 17:41:12 +0000741 }
742 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000743 // longs require 4 additional bytes and use 2 GPRs
744 ArgOffset += 4;
Misha Brukman422791f2004-06-21 17:41:12 +0000745 if (GPR_remaining > 1) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000746 GPR_remaining--;
Misha Brukman422791f2004-06-21 17:41:12 +0000747 GPR_idx++;
748 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000749 break;
Misha Brukman7e898c32004-07-20 00:41:46 +0000750 case cFP32:
751 if (ArgLive) {
752 FI = MFI->CreateFixedObject(4, ArgOffset);
753
Misha Brukman422791f2004-06-21 17:41:12 +0000754 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000755 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
756 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukmand18a31d2004-07-06 22:51:53 +0000757 FPR_remaining--;
758 FPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000759 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000760 addFrameReference(BuildMI(BB, PPC::LFS, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000761 }
762 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000763 break;
764 case cFP64:
765 if (ArgLive) {
766 FI = MFI->CreateFixedObject(8, ArgOffset);
767
768 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000769 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
770 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukman7e898c32004-07-20 00:41:46 +0000771 FPR_remaining--;
772 FPR_idx++;
773 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000774 addFrameReference(BuildMI(BB, PPC::LFD, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000775 }
776 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000777
778 // doubles require 4 additional bytes and use 2 GPRs of param space
779 ArgOffset += 4;
780 if (GPR_remaining > 0) {
781 GPR_remaining--;
782 GPR_idx++;
783 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000784 break;
785 default:
786 assert(0 && "Unhandled argument type!");
787 }
788 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Misha Brukman422791f2004-06-21 17:41:12 +0000789 if (GPR_remaining > 0) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000790 GPR_remaining--; // uses up 2 GPRs
791 GPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000792 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000793 }
794
795 // If the function takes variable number of arguments, add a frame offset for
796 // the start of the first vararg value... this is used to expand
797 // llvm.va_start.
798 if (Fn.getFunctionType()->isVarArg())
Misha Brukmanb097f212004-07-26 18:13:24 +0000799 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000800}
801
802
803/// SelectPHINodes - Insert machine code to generate phis. This is tricky
804/// because we have to generate our sources into the source basic blocks, not
805/// the current one.
806///
Misha Brukmana1dca552004-09-21 18:22:19 +0000807void PPC32ISel::SelectPHINodes() {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000808 const TargetInstrInfo &TII = *TM.getInstrInfo();
809 const Function &LF = *F->getFunction(); // The LLVM function...
810 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
811 const BasicBlock *BB = I;
812 MachineBasicBlock &MBB = *MBBMap[I];
813
814 // Loop over all of the PHI nodes in the LLVM basic block...
815 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
816 for (BasicBlock::const_iterator I = BB->begin();
817 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
818
819 // Create a new machine instr PHI node, and insert it.
820 unsigned PHIReg = getReg(*PN);
821 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000822 PPC::PHI, PN->getNumOperands(), PHIReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000823
824 MachineInstr *LongPhiMI = 0;
825 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
826 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000827 PPC::PHI, PN->getNumOperands(), PHIReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000828
829 // PHIValues - Map of blocks to incoming virtual registers. We use this
830 // so that we only initialize one incoming value for a particular block,
831 // even if the block has multiple entries in the PHI node.
832 //
833 std::map<MachineBasicBlock*, unsigned> PHIValues;
834
835 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
Misha Brukman313efcb2004-07-09 15:45:07 +0000836 MachineBasicBlock *PredMBB = 0;
837 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
838 PE = MBB.pred_end (); PI != PE; ++PI)
839 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
840 PredMBB = *PI;
841 break;
842 }
843 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
844
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000845 unsigned ValReg;
846 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
847 PHIValues.lower_bound(PredMBB);
848
849 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
850 // We already inserted an initialization of the register for this
851 // predecessor. Recycle it.
852 ValReg = EntryIt->second;
Misha Brukman47225442004-07-23 22:35:49 +0000853 } else {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000854 // Get the incoming value into a virtual register.
855 //
856 Value *Val = PN->getIncomingValue(i);
857
858 // If this is a constant or GlobalValue, we may have to insert code
859 // into the basic block to compute it into a virtual register.
860 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
861 isa<GlobalValue>(Val)) {
862 // Simple constants get emitted at the end of the basic block,
863 // before any terminator instructions. We "know" that the code to
864 // move a constant into a register will never clobber any flags.
865 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
866 } else {
867 // Because we don't want to clobber any values which might be in
868 // physical registers with the computation of this constant (which
869 // might be arbitrarily complex if it is a constant expression),
870 // just insert the computation at the top of the basic block.
871 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukman47225442004-07-23 22:35:49 +0000872
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000873 // Skip over any PHI nodes though!
Misha Brukman5b570812004-08-10 22:47:03 +0000874 while (PI != PredMBB->end() && PI->getOpcode() == PPC::PHI)
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000875 ++PI;
Misha Brukman47225442004-07-23 22:35:49 +0000876
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000877 ValReg = getReg(Val, PredMBB, PI);
878 }
879
880 // Remember that we inserted a value for this PHI for this predecessor
881 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
882 }
883
884 PhiMI->addRegOperand(ValReg);
885 PhiMI->addMachineBasicBlockOperand(PredMBB);
886 if (LongPhiMI) {
887 LongPhiMI->addRegOperand(ValReg+1);
888 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
889 }
890 }
891
892 // Now that we emitted all of the incoming values for the PHI node, make
893 // sure to reposition the InsertPoint after the PHI that we just added.
894 // This is needed because we might have inserted a constant into this
895 // block, right after the PHI's which is before the old insert point!
896 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
897 ++PHIInsertPoint;
898 }
899 }
900}
901
902
903// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
904// it into the conditional branch or select instruction which is the only user
905// of the cc instruction. This is the case if the conditional branch is the
906// only user of the setcc, and if the setcc is in the same basic block as the
Misha Brukman1013ef52004-07-21 20:09:08 +0000907// conditional branch.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000908//
909static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
910 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
911 if (SCI->hasOneUse()) {
912 Instruction *User = cast<Instruction>(SCI->use_back());
913 if ((isa<BranchInst>(User) || isa<SelectInst>(User)) &&
Misha Brukmanbebde752004-07-16 21:06:24 +0000914 SCI->getParent() == User->getParent())
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000915 return SCI;
916 }
917 return 0;
918}
919
Misha Brukmanb097f212004-07-26 18:13:24 +0000920// canFoldGEPIntoLoadOrStore - Return the GEP instruction if we can fold it into
921// the load or store instruction that is the only user of the GEP.
922//
923static GetElementPtrInst *canFoldGEPIntoLoadOrStore(Value *V) {
Nate Begeman645495d2004-09-23 05:31:33 +0000924 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(V)) {
925 bool AllUsesAreMem = true;
926 for (Value::use_iterator I = GEPI->use_begin(), E = GEPI->use_end();
927 I != E; ++I) {
928 Instruction *User = cast<Instruction>(*I);
929
930 // If the GEP is the target of a store, but not the source, then we are ok
931 // to fold it.
Misha Brukmanb097f212004-07-26 18:13:24 +0000932 if (isa<StoreInst>(User) &&
933 GEPI->getParent() == User->getParent() &&
934 User->getOperand(0) != GEPI &&
Nate Begeman645495d2004-09-23 05:31:33 +0000935 User->getOperand(1) == GEPI)
936 continue;
937
938 // If the GEP is the source of a load, then we're always ok to fold it
Misha Brukmanb097f212004-07-26 18:13:24 +0000939 if (isa<LoadInst>(User) &&
940 GEPI->getParent() == User->getParent() &&
Nate Begeman645495d2004-09-23 05:31:33 +0000941 User->getOperand(0) == GEPI)
942 continue;
943
944 // if we got to this point, than the instruction was not a load or store
945 // that we are capable of folding the GEP into.
946 AllUsesAreMem = false;
947 break;
Misha Brukmanb097f212004-07-26 18:13:24 +0000948 }
Nate Begeman645495d2004-09-23 05:31:33 +0000949 if (AllUsesAreMem)
950 return GEPI;
951 }
Misha Brukmanb097f212004-07-26 18:13:24 +0000952 return 0;
953}
954
955
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000956// Return a fixed numbering for setcc instructions which does not depend on the
957// order of the opcodes.
958//
959static unsigned getSetCCNumber(unsigned Opcode) {
Misha Brukmane9c65512004-07-06 15:32:44 +0000960 switch (Opcode) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000961 default: assert(0 && "Unknown setcc instruction!");
962 case Instruction::SetEQ: return 0;
963 case Instruction::SetNE: return 1;
964 case Instruction::SetLT: return 2;
965 case Instruction::SetGE: return 3;
966 case Instruction::SetGT: return 4;
967 case Instruction::SetLE: return 5;
968 }
969}
970
Misha Brukmane9c65512004-07-06 15:32:44 +0000971static unsigned getPPCOpcodeForSetCCNumber(unsigned Opcode) {
972 switch (Opcode) {
973 default: assert(0 && "Unknown setcc instruction!");
Misha Brukman5b570812004-08-10 22:47:03 +0000974 case Instruction::SetEQ: return PPC::BEQ;
975 case Instruction::SetNE: return PPC::BNE;
976 case Instruction::SetLT: return PPC::BLT;
977 case Instruction::SetGE: return PPC::BGE;
978 case Instruction::SetGT: return PPC::BGT;
979 case Instruction::SetLE: return PPC::BLE;
Misha Brukmane9c65512004-07-06 15:32:44 +0000980 }
981}
982
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000983/// emitUCOM - emits an unordered FP compare.
Misha Brukmana1dca552004-09-21 18:22:19 +0000984void PPC32ISel::emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
985 unsigned LHS, unsigned RHS) {
Misha Brukman5b570812004-08-10 22:47:03 +0000986 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(LHS).addReg(RHS);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000987}
988
Misha Brukmana1dca552004-09-21 18:22:19 +0000989unsigned PPC32ISel::ExtendOrClear(MachineBasicBlock *MBB,
990 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000991 Value *Op0) {
Nate Begeman0e5e5f52004-08-22 08:10:15 +0000992 const Type *CompTy = Op0->getType();
993 unsigned Reg = getReg(Op0, MBB, IP);
Nate Begemanb47321b2004-08-20 09:56:22 +0000994 unsigned Class = getClassB(CompTy);
995
Nate Begeman1b99fd32004-09-29 03:45:33 +0000996 // Since we know that boolean values will be either zero or one, we don't
997 // have to extend or clear them.
998 if (CompTy == Type::BoolTy)
999 return Reg;
1000
Nate Begemanb47321b2004-08-20 09:56:22 +00001001 // Before we do a comparison or SetCC, we have to make sure that we truncate
1002 // the source registers appropriately.
1003 if (Class == cByte) {
1004 unsigned TmpReg = makeAnotherReg(CompTy);
1005 if (CompTy->isSigned())
1006 BuildMI(*MBB, IP, PPC::EXTSB, 1, TmpReg).addReg(Reg);
1007 else
1008 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1009 .addImm(24).addImm(31);
1010 Reg = TmpReg;
1011 } else if (Class == cShort) {
1012 unsigned TmpReg = makeAnotherReg(CompTy);
1013 if (CompTy->isSigned())
1014 BuildMI(*MBB, IP, PPC::EXTSH, 1, TmpReg).addReg(Reg);
1015 else
1016 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1017 .addImm(16).addImm(31);
1018 Reg = TmpReg;
1019 }
1020 return Reg;
1021}
1022
Misha Brukmanbebde752004-07-16 21:06:24 +00001023/// EmitComparison - emits a comparison of the two operands, returning the
1024/// extended setcc code to use. The result is in CR0.
1025///
Misha Brukmana1dca552004-09-21 18:22:19 +00001026unsigned PPC32ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
1027 MachineBasicBlock *MBB,
1028 MachineBasicBlock::iterator IP) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001029 // The arguments are already supposed to be of the same type.
1030 const Type *CompTy = Op0->getType();
1031 unsigned Class = getClassB(CompTy);
Nate Begemana2de1022004-09-22 04:40:25 +00001032 unsigned Op0r = ExtendOrClear(MBB, IP, Op0);
Misha Brukmanb097f212004-07-26 18:13:24 +00001033
Misha Brukman1013ef52004-07-21 20:09:08 +00001034 // Use crand for lt, gt and crandc for le, ge
Misha Brukman5b570812004-08-10 22:47:03 +00001035 unsigned CROpcode = (OpNum == 2 || OpNum == 4) ? PPC::CRAND : PPC::CRANDC;
Misha Brukman1013ef52004-07-21 20:09:08 +00001036 // ? cr1[lt] : cr1[gt]
1037 unsigned CR1field = (OpNum == 2 || OpNum == 3) ? 4 : 5;
1038 // ? cr0[lt] : cr0[gt]
1039 unsigned CR0field = (OpNum == 2 || OpNum == 5) ? 0 : 1;
Misha Brukman5b570812004-08-10 22:47:03 +00001040 unsigned Opcode = CompTy->isSigned() ? PPC::CMPW : PPC::CMPLW;
1041 unsigned OpcodeImm = CompTy->isSigned() ? PPC::CMPWI : PPC::CMPLWI;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001042
1043 // Special case handling of: cmp R, i
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001044 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001045 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00001046 unsigned Op1v = CI->getRawValue() & 0xFFFF;
Nate Begeman43d64ea2004-08-15 06:42:28 +00001047 unsigned OpClass = (CompTy->isSigned()) ? 0 : 2;
1048
Misha Brukman1013ef52004-07-21 20:09:08 +00001049 // Treat compare like ADDI for the purposes of immediate suitability
Nate Begeman43d64ea2004-08-15 06:42:28 +00001050 if (canUseAsImmediateForOpcode(CI, OpClass)) {
Misha Brukman5b570812004-08-10 22:47:03 +00001051 BuildMI(*MBB, IP, OpcodeImm, 2, PPC::CR0).addReg(Op0r).addSImm(Op1v);
Misha Brukman422791f2004-06-21 17:41:12 +00001052 } else {
1053 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00001054 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman422791f2004-06-21 17:41:12 +00001055 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001056 return OpNum;
1057 } else {
1058 assert(Class == cLong && "Unknown integer class!");
1059 unsigned LowCst = CI->getRawValue();
1060 unsigned HiCst = CI->getRawValue() >> 32;
1061 if (OpNum < 2) { // seteq, setne
Misha Brukman1013ef52004-07-21 20:09:08 +00001062 unsigned LoLow = makeAnotherReg(Type::IntTy);
1063 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1064 unsigned HiLow = makeAnotherReg(Type::IntTy);
1065 unsigned HiTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001066 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman47225442004-07-23 22:35:49 +00001067
Misha Brukman5b570812004-08-10 22:47:03 +00001068 BuildMI(*MBB, IP, PPC::XORI, 2, LoLow).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001069 .addImm(LowCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001070 BuildMI(*MBB, IP, PPC::XORIS, 2, LoTmp).addReg(LoLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001071 .addImm(LowCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001072 BuildMI(*MBB, IP, PPC::XORI, 2, HiLow).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00001073 .addImm(HiCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001074 BuildMI(*MBB, IP, PPC::XORIS, 2, HiTmp).addReg(HiLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001075 .addImm(HiCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001076 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001077 return OpNum;
1078 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001079 unsigned ConstReg = makeAnotherReg(CompTy);
Misha Brukmanbebde752004-07-16 21:06:24 +00001080 copyConstantToRegister(MBB, IP, CI, ConstReg);
Misha Brukman47225442004-07-23 22:35:49 +00001081
Misha Brukman1013ef52004-07-21 20:09:08 +00001082 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001083 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r)
Misha Brukmanbebde752004-07-16 21:06:24 +00001084 .addReg(ConstReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001085 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001086 .addReg(ConstReg+1);
Misha Brukman5b570812004-08-10 22:47:03 +00001087 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1088 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001089 .addImm(2);
Misha Brukman422791f2004-06-21 17:41:12 +00001090 return OpNum;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001091 }
1092 }
1093 }
1094
1095 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman1013ef52004-07-21 20:09:08 +00001096
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001097 switch (Class) {
1098 default: assert(0 && "Unknown type class!");
1099 case cByte:
1100 case cShort:
1101 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001102 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001103 break;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001104
Misha Brukman7e898c32004-07-20 00:41:46 +00001105 case cFP32:
1106 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001107 emitUCOM(MBB, IP, Op0r, Op1r);
1108 break;
1109
1110 case cLong:
1111 if (OpNum < 2) { // seteq, setne
1112 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1113 unsigned HiTmp = makeAnotherReg(Type::IntTy);
1114 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001115 BuildMI(*MBB, IP, PPC::XOR, 2, HiTmp).addReg(Op0r).addReg(Op1r);
1116 BuildMI(*MBB, IP, PPC::XOR, 2, LoTmp).addReg(Op0r+1).addReg(Op1r+1);
1117 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001118 break; // Allow the sete or setne to be generated from flags set by OR
1119 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001120 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
1121 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman1013ef52004-07-21 20:09:08 +00001122
1123 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001124 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
1125 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1).addReg(Op1r+1);
1126 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1127 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001128 .addImm(2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001129 return OpNum;
1130 }
1131 }
1132 return OpNum;
1133}
1134
Misha Brukmand18a31d2004-07-06 22:51:53 +00001135/// visitSetCondInst - emit code to calculate the condition via
1136/// EmitComparison(), and possibly store a 0 or 1 to a register as a result
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001137///
Misha Brukmana1dca552004-09-21 18:22:19 +00001138void PPC32ISel::visitSetCondInst(SetCondInst &I) {
Misha Brukmand18a31d2004-07-06 22:51:53 +00001139 if (canFoldSetCCIntoBranchOrSelect(&I))
Misha Brukmane9c65512004-07-06 15:32:44 +00001140 return;
Misha Brukmanbebde752004-07-16 21:06:24 +00001141
Nate Begemana2de1022004-09-22 04:40:25 +00001142 MachineBasicBlock::iterator MI = BB->end();
1143 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
1144 const Type *Ty = Op0->getType();
1145 unsigned Class = getClassB(Ty);
Nate Begemana96c4af2004-08-21 20:42:14 +00001146 unsigned Opcode = I.getOpcode();
Nate Begemana2de1022004-09-22 04:40:25 +00001147 unsigned OpNum = getSetCCNumber(Opcode);
1148 unsigned DestReg = getReg(I);
1149
1150 // If the comparison type is byte, short, or int, then we can emit a
1151 // branchless version of the SetCC that puts 0 (false) or 1 (true) in the
1152 // destination register.
1153 if (Class <= cInt) {
1154 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
1155
1156 if (CI && CI->getRawValue() == 0) {
Nate Begemana2de1022004-09-22 04:40:25 +00001157 unsigned Op0Reg = ExtendOrClear(BB, MI, Op0);
1158
1159 // comparisons against constant zero and negative one often have shorter
1160 // and/or faster sequences than the set-and-branch general case, handled
1161 // below.
1162 switch(OpNum) {
1163 case 0: { // eq0
1164 unsigned TempReg = makeAnotherReg(Type::IntTy);
1165 BuildMI(*BB, MI, PPC::CNTLZW, 1, TempReg).addReg(Op0Reg);
1166 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(TempReg).addImm(27)
1167 .addImm(5).addImm(31);
1168 break;
1169 }
1170 case 1: { // ne0
1171 unsigned TempReg = makeAnotherReg(Type::IntTy);
1172 BuildMI(*BB, MI, PPC::ADDIC, 2, TempReg).addReg(Op0Reg).addSImm(-1);
1173 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(TempReg).addReg(Op0Reg);
1174 break;
1175 }
1176 case 2: { // lt0, always false if unsigned
1177 if (Ty->isSigned())
1178 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(1)
1179 .addImm(31).addImm(31);
1180 else
1181 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(0);
1182 break;
1183 }
1184 case 3: { // ge0, always true if unsigned
1185 if (Ty->isSigned()) {
1186 unsigned TempReg = makeAnotherReg(Type::IntTy);
1187 BuildMI(*BB, MI, PPC::RLWINM, 4, TempReg).addReg(Op0Reg).addImm(1)
1188 .addImm(31).addImm(31);
1189 BuildMI(*BB, MI, PPC::XORI, 2, DestReg).addReg(TempReg).addImm(1);
1190 } else {
1191 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(1);
1192 }
1193 break;
1194 }
1195 case 4: { // gt0, equivalent to ne0 if unsigned
1196 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1197 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1198 if (Ty->isSigned()) {
1199 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1200 BuildMI(*BB, MI, PPC::ANDC, 2, Temp2).addReg(Temp1).addReg(Op0Reg);
1201 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1202 .addImm(31).addImm(31);
1203 } else {
1204 BuildMI(*BB, MI, PPC::ADDIC, 2, Temp1).addReg(Op0Reg).addSImm(-1);
1205 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(Temp1).addReg(Op0Reg);
1206 }
1207 break;
1208 }
1209 case 5: { // le0, equivalent to eq0 if unsigned
1210 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1211 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1212 if (Ty->isSigned()) {
1213 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1214 BuildMI(*BB, MI, PPC::ORC, 2, Temp2).addReg(Op0Reg).addReg(Temp1);
1215 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1216 .addImm(31).addImm(31);
1217 } else {
1218 BuildMI(*BB, MI, PPC::CNTLZW, 1, Temp1).addReg(Op0Reg);
1219 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp1).addImm(27)
1220 .addImm(5).addImm(31);
1221 }
1222 break;
1223 }
1224 } // switch
1225 return;
1226 }
1227 }
Nate Begemanb47321b2004-08-20 09:56:22 +00001228 unsigned PPCOpcode = getPPCOpcodeForSetCCNumber(Opcode);
Nate Begemana96c4af2004-08-21 20:42:14 +00001229
1230 // Create an iterator with which to insert the MBB for copying the false value
1231 // and the MBB to hold the PHI instruction for this SetCC.
Misha Brukman425ff242004-07-01 21:34:10 +00001232 MachineBasicBlock *thisMBB = BB;
1233 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001234 ilist<MachineBasicBlock>::iterator It = BB;
1235 ++It;
1236
Misha Brukman425ff242004-07-01 21:34:10 +00001237 // thisMBB:
1238 // ...
1239 // cmpTY cr0, r1, r2
Misha Brukman425ff242004-07-01 21:34:10 +00001240 // %TrueValue = li 1
Nate Begemana96c4af2004-08-21 20:42:14 +00001241 // bCC sinkMBB
Nate Begemana2de1022004-09-22 04:40:25 +00001242 EmitComparison(Opcode, Op0, Op1, BB, BB->end());
Misha Brukmane2eceb52004-07-23 16:08:20 +00001243 unsigned TrueValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001244 BuildMI(BB, PPC::LI, 1, TrueValue).addSImm(1);
Nate Begemana96c4af2004-08-21 20:42:14 +00001245 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1246 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1247 BuildMI(BB, PPCOpcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
1248 F->getBasicBlockList().insert(It, copy0MBB);
1249 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001250 // Update machine-CFG edges
Nate Begemana96c4af2004-08-21 20:42:14 +00001251 BB->addSuccessor(copy0MBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001252 BB->addSuccessor(sinkMBB);
1253
Misha Brukman1013ef52004-07-21 20:09:08 +00001254 // copy0MBB:
1255 // %FalseValue = li 0
1256 // fallthrough
1257 BB = copy0MBB;
1258 unsigned FalseValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001259 BuildMI(BB, PPC::LI, 1, FalseValue).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00001260 // Update machine-CFG edges
1261 BB->addSuccessor(sinkMBB);
1262
Misha Brukman425ff242004-07-01 21:34:10 +00001263 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001264 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukman425ff242004-07-01 21:34:10 +00001265 // ...
1266 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001267 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begemana96c4af2004-08-21 20:42:14 +00001268 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001269}
1270
Misha Brukmana1dca552004-09-21 18:22:19 +00001271void PPC32ISel::visitSelectInst(SelectInst &SI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001272 unsigned DestReg = getReg(SI);
1273 MachineBasicBlock::iterator MII = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00001274 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
1275 SI.getFalseValue(), DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001276}
1277
1278/// emitSelect - Common code shared between visitSelectInst and the constant
1279/// expression support.
Misha Brukmana1dca552004-09-21 18:22:19 +00001280void PPC32ISel::emitSelectOperation(MachineBasicBlock *MBB,
1281 MachineBasicBlock::iterator IP,
1282 Value *Cond, Value *TrueVal,
1283 Value *FalseVal, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001284 unsigned SelectClass = getClassB(TrueVal->getType());
Misha Brukman7e898c32004-07-20 00:41:46 +00001285 unsigned Opcode;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001286
Misha Brukmanbebde752004-07-16 21:06:24 +00001287 // See if we can fold the setcc into the select instruction, or if we have
1288 // to get the register of the Cond value
Misha Brukmanbebde752004-07-16 21:06:24 +00001289 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
1290 // We successfully folded the setcc into the select instruction.
Misha Brukmanbebde752004-07-16 21:06:24 +00001291 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Nate Begeman087d5d92004-10-06 09:53:04 +00001292 if (OpNum >= 2 && OpNum <= 5) {
1293 unsigned SetCondClass = getClassB(SCI->getOperand(0)->getType());
1294 if ((SetCondClass == cFP32 || SetCondClass == cFP64) &&
1295 (SelectClass == cFP32 || SelectClass == cFP64)) {
1296 unsigned CondReg = getReg(SCI->getOperand(0), MBB, IP);
1297 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1298 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1299 // if the comparison of the floating point value used to for the select
1300 // is against 0, then we can emit an fsel without subtraction.
1301 ConstantFP *Op1C = dyn_cast<ConstantFP>(SCI->getOperand(1));
1302 if (Op1C && (Op1C->isExactlyValue(-0.0) || Op1C->isExactlyValue(0.0))) {
1303 switch(OpNum) {
1304 case 2: // LT
1305 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1306 .addReg(FalseReg).addReg(TrueReg);
1307 break;
1308 case 3: // GE == !LT
1309 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1310 .addReg(TrueReg).addReg(FalseReg);
1311 break;
1312 case 4: { // GT
1313 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1314 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1315 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1316 .addReg(FalseReg).addReg(TrueReg);
1317 }
1318 break;
1319 case 5: { // LE == !GT
1320 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1321 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1322 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1323 .addReg(TrueReg).addReg(FalseReg);
1324 }
1325 break;
1326 default:
1327 assert(0 && "Invalid SetCC opcode to fsel");
1328 abort();
1329 break;
1330 }
1331 } else {
1332 unsigned OtherCondReg = getReg(SCI->getOperand(1), MBB, IP);
1333 unsigned SelectReg = makeAnotherReg(SCI->getOperand(0)->getType());
1334 switch(OpNum) {
1335 case 2: // LT
1336 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1337 .addReg(OtherCondReg);
1338 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1339 .addReg(FalseReg).addReg(TrueReg);
1340 break;
1341 case 3: // GE == !LT
1342 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1343 .addReg(OtherCondReg);
1344 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1345 .addReg(TrueReg).addReg(FalseReg);
1346 break;
1347 case 4: // GT
1348 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1349 .addReg(CondReg);
1350 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1351 .addReg(FalseReg).addReg(TrueReg);
1352 break;
1353 case 5: // LE == !GT
1354 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1355 .addReg(CondReg);
1356 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1357 .addReg(TrueReg).addReg(FalseReg);
1358 break;
1359 default:
1360 assert(0 && "Invalid SetCC opcode to fsel");
1361 abort();
1362 break;
1363 }
1364 }
Nate Begeman087d5d92004-10-06 09:53:04 +00001365 return;
1366 }
1367 }
Misha Brukman47225442004-07-23 22:35:49 +00001368 OpNum = EmitComparison(OpNum, SCI->getOperand(0),SCI->getOperand(1),MBB,IP);
Misha Brukmanbebde752004-07-16 21:06:24 +00001369 Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
1370 } else {
1371 unsigned CondReg = getReg(Cond, MBB, IP);
Nate Begemaned428532004-09-04 05:00:00 +00001372 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
Misha Brukmanbebde752004-07-16 21:06:24 +00001373 Opcode = getPPCOpcodeForSetCCNumber(Instruction::SetNE);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001374 }
Misha Brukmanbebde752004-07-16 21:06:24 +00001375
1376 MachineBasicBlock *thisMBB = BB;
1377 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001378 ilist<MachineBasicBlock>::iterator It = BB;
1379 ++It;
Misha Brukmanbebde752004-07-16 21:06:24 +00001380
Nate Begemana96c4af2004-08-21 20:42:14 +00001381 // thisMBB:
1382 // ...
1383 // cmpTY cr0, r1, r2
Nate Begeman1f49e862004-09-29 05:00:31 +00001384 // bCC copy1MBB
1385 // fallthrough --> copy0MBB
Misha Brukmanbebde752004-07-16 21:06:24 +00001386 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001387 MachineBasicBlock *copy1MBB = new MachineBasicBlock(LLVM_BB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001388 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001389 BuildMI(BB, Opcode, 2).addReg(PPC::CR0).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001390 F->getBasicBlockList().insert(It, copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001391 F->getBasicBlockList().insert(It, copy1MBB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001392 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001393 // Update machine-CFG edges
Misha Brukmanbebde752004-07-16 21:06:24 +00001394 BB->addSuccessor(copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001395 BB->addSuccessor(copy1MBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001396
Misha Brukman1013ef52004-07-21 20:09:08 +00001397 // copy0MBB:
1398 // %FalseValue = ...
Nate Begeman1f49e862004-09-29 05:00:31 +00001399 // b sinkMBB
Misha Brukman1013ef52004-07-21 20:09:08 +00001400 BB = copy0MBB;
1401 unsigned FalseValue = getReg(FalseVal, BB, BB->begin());
Nate Begeman1f49e862004-09-29 05:00:31 +00001402 BuildMI(BB, PPC::B, 1).addMBB(sinkMBB);
1403 // Update machine-CFG edges
1404 BB->addSuccessor(sinkMBB);
1405
1406 // copy1MBB:
1407 // %TrueValue = ...
1408 // fallthrough
1409 BB = copy1MBB;
1410 unsigned TrueValue = getReg(TrueVal, BB, BB->begin());
Misha Brukman1013ef52004-07-21 20:09:08 +00001411 // Update machine-CFG edges
1412 BB->addSuccessor(sinkMBB);
1413
Misha Brukmanbebde752004-07-16 21:06:24 +00001414 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001415 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukmanbebde752004-07-16 21:06:24 +00001416 // ...
1417 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001418 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begeman1f49e862004-09-29 05:00:31 +00001419 .addMBB(copy0MBB).addReg(TrueValue).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001420
Misha Brukmana31f1f72004-07-21 20:30:18 +00001421 // For a register pair representing a long value, define the second reg
Nate Begemana96c4af2004-08-21 20:42:14 +00001422 // FIXME: Can this really be correct for selecting longs?
Nate Begeman8d963e62004-08-11 03:30:55 +00001423 if (getClassB(TrueVal->getType()) == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00001424 BuildMI(BB, PPC::LI, 1, DestReg+1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001425 return;
1426}
1427
1428
1429
1430/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1431/// operand, in the specified target register.
1432///
Misha Brukmana1dca552004-09-21 18:22:19 +00001433void PPC32ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001434 bool isUnsigned = VR.Ty->isUnsigned() || VR.Ty == Type::BoolTy;
1435
1436 Value *Val = VR.Val;
1437 const Type *Ty = VR.Ty;
1438 if (Val) {
1439 if (Constant *C = dyn_cast<Constant>(Val)) {
1440 Val = ConstantExpr::getCast(C, Type::IntTy);
Chris Lattner74a806c2004-08-11 07:34:50 +00001441 if (isa<ConstantExpr>(Val)) // Could not fold
1442 Val = C;
1443 else
1444 Ty = Type::IntTy; // Folded!
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001445 }
1446
Misha Brukman2fec9902004-06-21 20:22:03 +00001447 // If this is a simple constant, just emit a load directly to avoid the copy
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001448 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
1449 int TheVal = CI->getRawValue() & 0xFFFFFFFF;
1450
1451 if (TheVal < 32768 && TheVal >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +00001452 BuildMI(BB, PPC::LI, 1, targetReg).addSImm(TheVal);
Misha Brukman422791f2004-06-21 17:41:12 +00001453 } else {
1454 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001455 BuildMI(BB, PPC::LIS, 1, TmpReg).addSImm(TheVal >> 16);
1456 BuildMI(BB, PPC::ORI, 2, targetReg).addReg(TmpReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001457 .addImm(TheVal & 0xFFFF);
Misha Brukman422791f2004-06-21 17:41:12 +00001458 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001459 return;
1460 }
1461 }
1462
1463 // Make sure we have the register number for this value...
1464 unsigned Reg = Val ? getReg(Val) : VR.Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001465 switch (getClassB(Ty)) {
1466 case cByte:
1467 // Extend value into target register (8->32)
Nate Begeman1b99fd32004-09-29 03:45:33 +00001468 if (Ty == Type::BoolTy)
1469 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
1470 else if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001471 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001472 .addZImm(24).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001473 else
Misha Brukman5b570812004-08-10 22:47:03 +00001474 BuildMI(BB, PPC::EXTSB, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001475 break;
1476 case cShort:
1477 // Extend value into target register (16->32)
1478 if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001479 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001480 .addZImm(16).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001481 else
Misha Brukman5b570812004-08-10 22:47:03 +00001482 BuildMI(BB, PPC::EXTSH, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001483 break;
1484 case cInt:
1485 // Move value into target register (32->32)
Misha Brukman5b570812004-08-10 22:47:03 +00001486 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001487 break;
1488 default:
1489 assert(0 && "Unpromotable operand class in promote32");
1490 }
1491}
1492
Misha Brukman2fec9902004-06-21 20:22:03 +00001493/// visitReturnInst - implemented with BLR
1494///
Misha Brukmana1dca552004-09-21 18:22:19 +00001495void PPC32ISel::visitReturnInst(ReturnInst &I) {
Misha Brukmand47bbf72004-06-25 19:04:27 +00001496 // Only do the processing if this is a non-void return
1497 if (I.getNumOperands() > 0) {
1498 Value *RetVal = I.getOperand(0);
1499 switch (getClassB(RetVal->getType())) {
1500 case cByte: // integral return values: extend or move into r3 and return
1501 case cShort:
1502 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001503 promote32(PPC::R3, ValueRecord(RetVal));
Misha Brukmand47bbf72004-06-25 19:04:27 +00001504 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001505 case cFP32:
1506 case cFP64: { // Floats & Doubles: Return in f1
Misha Brukmand47bbf72004-06-25 19:04:27 +00001507 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001508 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(RetReg);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001509 break;
1510 }
1511 case cLong: {
1512 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001513 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(RetReg).addReg(RetReg);
1514 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(RetReg+1).addReg(RetReg+1);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001515 break;
1516 }
1517 default:
1518 visitInstruction(I);
1519 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001520 }
Misha Brukman5b570812004-08-10 22:47:03 +00001521 BuildMI(BB, PPC::BLR, 1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001522}
1523
1524// getBlockAfter - Return the basic block which occurs lexically after the
1525// specified one.
1526static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1527 Function::iterator I = BB; ++I; // Get iterator to next block
1528 return I != BB->getParent()->end() ? &*I : 0;
1529}
1530
1531/// visitBranchInst - Handle conditional and unconditional branches here. Note
1532/// that since code layout is frozen at this point, that if we are trying to
1533/// jump to a block that is the immediate successor of the current block, we can
1534/// just make a fall-through (but we don't currently).
1535///
Misha Brukmana1dca552004-09-21 18:22:19 +00001536void PPC32ISel::visitBranchInst(BranchInst &BI) {
Misha Brukman2fec9902004-06-21 20:22:03 +00001537 // Update machine-CFG edges
Misha Brukmane2eceb52004-07-23 16:08:20 +00001538 BB->addSuccessor(MBBMap[BI.getSuccessor(0)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001539 if (BI.isConditional())
Misha Brukmane2eceb52004-07-23 16:08:20 +00001540 BB->addSuccessor(MBBMap[BI.getSuccessor(1)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001541
1542 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
Misha Brukmane9c65512004-07-06 15:32:44 +00001543
Misha Brukman2fec9902004-06-21 20:22:03 +00001544 if (!BI.isConditional()) { // Unconditional branch?
Misha Brukmane9c65512004-07-06 15:32:44 +00001545 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001546 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001547 return;
Misha Brukman2fec9902004-06-21 20:22:03 +00001548 }
1549
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001550 // See if we can fold the setcc into the branch itself...
1551 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
1552 if (SCI == 0) {
1553 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1554 // computed some other way...
1555 unsigned condReg = getReg(BI.getCondition());
Misha Brukman5b570812004-08-10 22:47:03 +00001556 BuildMI(BB, PPC::CMPLI, 3, PPC::CR0).addImm(0).addReg(condReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001557 .addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001558 if (BI.getSuccessor(1) == NextBB) {
1559 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001560 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BNE)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001561 .addMBB(MBBMap[BI.getSuccessor(0)])
1562 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001563 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001564 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BEQ)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001565 .addMBB(MBBMap[BI.getSuccessor(1)])
1566 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001567 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001568 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001569 }
1570 return;
1571 }
1572
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001573 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Misha Brukmane9c65512004-07-06 15:32:44 +00001574 unsigned Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001575 MachineBasicBlock::iterator MII = BB->end();
1576 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001577
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001578 if (BI.getSuccessor(0) != NextBB) {
Misha Brukman5b570812004-08-10 22:47:03 +00001579 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001580 .addMBB(MBBMap[BI.getSuccessor(0)])
1581 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001582 if (BI.getSuccessor(1) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001583 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001584 } else {
1585 // Change to the inverse condition...
1586 if (BI.getSuccessor(1) != NextBB) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001587 Opcode = PPC32InstrInfo::invertPPCBranchOpcode(Opcode);
Misha Brukman5b570812004-08-10 22:47:03 +00001588 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001589 .addMBB(MBBMap[BI.getSuccessor(1)])
1590 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001591 }
1592 }
1593}
1594
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001595/// doCall - This emits an abstract call instruction, setting up the arguments
1596/// and the return value as appropriate. For the actual function call itself,
1597/// it inserts the specified CallMI instruction into the stream.
1598///
1599/// FIXME: See Documentation at the following URL for "correct" behavior
1600/// <http://developer.apple.com/documentation/DeveloperTools/Conceptual/MachORuntime/2rt_powerpc_abi/chapter_9_section_5.html>
Misha Brukmana1dca552004-09-21 18:22:19 +00001601void PPC32ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
1602 const std::vector<ValueRecord> &Args, bool isVarArg) {
Chris Lattner3ea93462004-08-06 06:58:50 +00001603 // Count how many bytes are to be pushed on the stack, including the linkage
1604 // area, and parameter passing area.
1605 unsigned NumBytes = 24;
1606 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001607
1608 if (!Args.empty()) {
1609 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1610 switch (getClassB(Args[i].Ty)) {
1611 case cByte: case cShort: case cInt:
1612 NumBytes += 4; break;
1613 case cLong:
1614 NumBytes += 8; break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001615 case cFP32:
1616 NumBytes += 4; break;
1617 case cFP64:
1618 NumBytes += 8; break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001619 break;
1620 default: assert(0 && "Unknown class!");
1621 }
1622
Nate Begeman865075e2004-08-16 01:50:22 +00001623 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1624 // plus 32 bytes of argument space in case any called code gets funky on us.
1625 if (NumBytes < 56) NumBytes = 56;
Chris Lattner3ea93462004-08-06 06:58:50 +00001626
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001627 // Adjust the stack pointer for the new arguments...
Chris Lattner3ea93462004-08-06 06:58:50 +00001628 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001629 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001630
1631 // Arguments go on the stack in reverse order, as specified by the ABI.
Misha Brukman7e898c32004-07-20 00:41:46 +00001632 // Offset to the paramater area on the stack is 24.
Misha Brukmand18a31d2004-07-06 22:51:53 +00001633 int GPR_remaining = 8, FPR_remaining = 13;
Misha Brukmanfc879c32004-07-08 18:02:38 +00001634 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001635 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001636 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1637 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001638 };
Misha Brukmand18a31d2004-07-06 22:51:53 +00001639 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001640 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6,
1641 PPC::F7, PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12,
1642 PPC::F13
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001643 };
Misha Brukman422791f2004-06-21 17:41:12 +00001644
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001645 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1646 unsigned ArgReg;
1647 switch (getClassB(Args[i].Ty)) {
1648 case cByte:
1649 case cShort:
1650 // Promote arg to 32 bits wide into a temporary register...
1651 ArgReg = makeAnotherReg(Type::UIntTy);
1652 promote32(ArgReg, Args[i]);
Misha Brukman422791f2004-06-21 17:41:12 +00001653
1654 // Reg or stack?
1655 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001656 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001657 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001658 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001659 }
1660 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001661 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1662 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001663 }
1664 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001665 case cInt:
1666 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1667
Misha Brukman422791f2004-06-21 17:41:12 +00001668 // Reg or stack?
1669 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001670 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001671 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001672 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001673 }
1674 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001675 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1676 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001677 }
1678 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001679 case cLong:
Misha Brukman422791f2004-06-21 17:41:12 +00001680 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001681
Misha Brukmanec6319a2004-07-20 15:51:37 +00001682 // Reg or stack? Note that PPC calling conventions state that long args
1683 // are passed rN = hi, rN+1 = lo, opposite of LLVM.
Misha Brukman422791f2004-06-21 17:41:12 +00001684 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001685 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanec6319a2004-07-20 15:51:37 +00001686 .addReg(ArgReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001687 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx+1]).addReg(ArgReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001688 .addReg(ArgReg+1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001689 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1690 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001691 }
1692 if (GPR_remaining <= 1 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001693 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1694 .addReg(PPC::R1);
1695 BuildMI(BB, PPC::STW, 3).addReg(ArgReg+1).addSImm(ArgOffset+4)
1696 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001697 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001698
1699 ArgOffset += 4; // 8 byte entry, not 4.
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001700 GPR_remaining -= 1; // uses up 2 GPRs
1701 GPR_idx += 1;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001702 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001703 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001704 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman7e898c32004-07-20 00:41:46 +00001705 // Reg or stack?
1706 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001707 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001708 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1709 FPR_remaining--;
1710 FPR_idx++;
1711
1712 // If this is a vararg function, and there are GPRs left, also
1713 // pass the float in an int. Otherwise, put it on the stack.
1714 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001715 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1716 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001717 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001718 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx])
Nate Begeman293d88c2004-08-13 04:45:14 +00001719 .addSImm(ArgOffset).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001720 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1721 }
Misha Brukman1916bf92004-06-24 21:56:15 +00001722 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001723 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001724 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1725 .addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001726 }
1727 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001728 case cFP64:
1729 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1730 // Reg or stack?
1731 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001732 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001733 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1734 FPR_remaining--;
1735 FPR_idx++;
1736 // For vararg functions, must pass doubles via int regs as well
1737 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001738 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1739 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001740
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001741 // Doubles can be split across reg + stack for varargs
1742 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001743 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx]).addSImm(ArgOffset)
1744 .addReg(PPC::R1);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001745 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1746 }
1747 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001748 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx+1])
1749 .addSImm(ArgOffset+4).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001750 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
1751 }
1752 }
1753 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001754 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1755 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001756 }
1757 // Doubles use 8 bytes, and 2 GPRs worth of param space
1758 ArgOffset += 4;
1759 GPR_remaining--;
1760 GPR_idx++;
1761 break;
1762
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001763 default: assert(0 && "Unknown class!");
1764 }
1765 ArgOffset += 4;
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001766 GPR_remaining--;
1767 GPR_idx++;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001768 }
1769 } else {
Nate Begeman865075e2004-08-16 01:50:22 +00001770 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001771 }
Nate Begeman43d64ea2004-08-15 06:42:28 +00001772
Misha Brukman5b570812004-08-10 22:47:03 +00001773 BuildMI(BB, PPC::IMPLICIT_DEF, 0, PPC::LR);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001774 BB->push_back(CallMI);
Chris Lattner3ea93462004-08-06 06:58:50 +00001775
1776 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001777 BuildMI(BB, PPC::ADJCALLSTACKUP, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001778
1779 // If there is a return value, scavenge the result from the location the call
1780 // leaves it in...
1781 //
1782 if (Ret.Ty != Type::VoidTy) {
1783 unsigned DestClass = getClassB(Ret.Ty);
1784 switch (DestClass) {
1785 case cByte:
1786 case cShort:
1787 case cInt:
1788 // Integral results are in r3
Misha Brukman5b570812004-08-10 22:47:03 +00001789 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
Misha Brukmane327e492004-06-24 23:53:24 +00001790 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001791 case cFP32: // Floating-point return values live in f1
Misha Brukman7e898c32004-07-20 00:41:46 +00001792 case cFP64:
Misha Brukman5b570812004-08-10 22:47:03 +00001793 BuildMI(BB, PPC::FMR, 1, Ret.Reg).addReg(PPC::F1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001794 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001795 case cLong: // Long values are in r3:r4
Misha Brukman5b570812004-08-10 22:47:03 +00001796 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
1797 BuildMI(BB, PPC::OR, 2, Ret.Reg+1).addReg(PPC::R4).addReg(PPC::R4);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001798 break;
1799 default: assert(0 && "Unknown class!");
1800 }
1801 }
1802}
1803
1804
1805/// visitCallInst - Push args on stack and do a procedure call instruction.
Misha Brukmana1dca552004-09-21 18:22:19 +00001806void PPC32ISel::visitCallInst(CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001807 MachineInstr *TheCall;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001808 Function *F = CI.getCalledFunction();
1809 if (F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001810 // Is it an intrinsic function call?
1811 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
1812 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1813 return;
1814 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001815 // Emit a CALL instruction with PC-relative displacement.
Misha Brukman5b570812004-08-10 22:47:03 +00001816 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(F, true);
Misha Brukmane2eceb52004-07-23 16:08:20 +00001817 // Add it to the set of functions called to be used by the Printer
1818 TM.CalledFunctions.insert(F);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001819 } else { // Emit an indirect call through the CTR
1820 unsigned Reg = getReg(CI.getCalledValue());
Nate Begeman43d64ea2004-08-15 06:42:28 +00001821 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Reg).addReg(Reg);
1822 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1823 TheCall = BuildMI(PPC::CALLindirect, 2).addZImm(20).addZImm(0)
1824 .addReg(PPC::R12);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001825 }
1826
1827 std::vector<ValueRecord> Args;
1828 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
1829 Args.push_back(ValueRecord(CI.getOperand(i)));
1830
1831 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001832 bool isVarArg = F ? F->getFunctionType()->isVarArg() : true;
1833 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args, isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001834}
1835
1836
1837/// dyncastIsNan - Return the operand of an isnan operation if this is an isnan.
1838///
1839static Value *dyncastIsNan(Value *V) {
1840 if (CallInst *CI = dyn_cast<CallInst>(V))
1841 if (Function *F = CI->getCalledFunction())
Misha Brukmana2916ce2004-06-21 17:58:36 +00001842 if (F->getIntrinsicID() == Intrinsic::isunordered)
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001843 return CI->getOperand(1);
1844 return 0;
1845}
1846
1847/// isOnlyUsedByUnorderedComparisons - Return true if this value is only used by
1848/// or's whos operands are all calls to the isnan predicate.
1849static bool isOnlyUsedByUnorderedComparisons(Value *V) {
1850 assert(dyncastIsNan(V) && "The value isn't an isnan call!");
1851
1852 // Check all uses, which will be or's of isnans if this predicate is true.
1853 for (Value::use_iterator UI = V->use_begin(), E = V->use_end(); UI != E;++UI){
1854 Instruction *I = cast<Instruction>(*UI);
1855 if (I->getOpcode() != Instruction::Or) return false;
1856 if (I->getOperand(0) != V && !dyncastIsNan(I->getOperand(0))) return false;
1857 if (I->getOperand(1) != V && !dyncastIsNan(I->getOperand(1))) return false;
1858 }
1859
1860 return true;
1861}
1862
1863/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1864/// function, lowering any calls to unknown intrinsic functions into the
1865/// equivalent LLVM code.
1866///
Misha Brukmana1dca552004-09-21 18:22:19 +00001867void PPC32ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001868 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1869 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1870 if (CallInst *CI = dyn_cast<CallInst>(I++))
1871 if (Function *F = CI->getCalledFunction())
1872 switch (F->getIntrinsicID()) {
1873 case Intrinsic::not_intrinsic:
1874 case Intrinsic::vastart:
1875 case Intrinsic::vacopy:
1876 case Intrinsic::vaend:
1877 case Intrinsic::returnaddress:
1878 case Intrinsic::frameaddress:
Misha Brukmanb097f212004-07-26 18:13:24 +00001879 // FIXME: should lower these ourselves
Misha Brukmana2916ce2004-06-21 17:58:36 +00001880 // case Intrinsic::isunordered:
Misha Brukmanb097f212004-07-26 18:13:24 +00001881 // case Intrinsic::memcpy: -> doCall(). system memcpy almost
1882 // guaranteed to be faster than anything we generate ourselves
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001883 // We directly implement these intrinsics
1884 break;
1885 case Intrinsic::readio: {
1886 // On PPC, memory operations are in-order. Lower this intrinsic
1887 // into a volatile load.
1888 Instruction *Before = CI->getPrev();
1889 LoadInst * LI = new LoadInst(CI->getOperand(1), "", true, CI);
1890 CI->replaceAllUsesWith(LI);
1891 BB->getInstList().erase(CI);
1892 break;
1893 }
1894 case Intrinsic::writeio: {
1895 // On PPC, memory operations are in-order. Lower this intrinsic
1896 // into a volatile store.
1897 Instruction *Before = CI->getPrev();
Misha Brukman8d442c22004-07-14 15:29:51 +00001898 StoreInst *SI = new StoreInst(CI->getOperand(1),
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001899 CI->getOperand(2), true, CI);
Misha Brukman8d442c22004-07-14 15:29:51 +00001900 CI->replaceAllUsesWith(SI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001901 BB->getInstList().erase(CI);
1902 break;
1903 }
1904 default:
1905 // All other intrinsic calls we must lower.
1906 Instruction *Before = CI->getPrev();
1907 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1908 if (Before) { // Move iterator to instruction after call
1909 I = Before; ++I;
1910 } else {
1911 I = BB->begin();
1912 }
1913 }
1914}
1915
Misha Brukmana1dca552004-09-21 18:22:19 +00001916void PPC32ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001917 unsigned TmpReg1, TmpReg2, TmpReg3;
1918 switch (ID) {
1919 case Intrinsic::vastart:
1920 // Get the address of the first vararg value...
1921 TmpReg1 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001922 addFrameReference(BuildMI(BB, PPC::ADDI, 2, TmpReg1), VarArgsFrameIndex,
Misha Brukmanec6319a2004-07-20 15:51:37 +00001923 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001924 return;
1925
1926 case Intrinsic::vacopy:
1927 TmpReg1 = getReg(CI);
1928 TmpReg2 = getReg(CI.getOperand(1));
Misha Brukman5b570812004-08-10 22:47:03 +00001929 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(TmpReg2).addReg(TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001930 return;
1931 case Intrinsic::vaend: return;
1932
1933 case Intrinsic::returnaddress:
Misha Brukmanec6319a2004-07-20 15:51:37 +00001934 TmpReg1 = getReg(CI);
1935 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1936 MachineFrameInfo *MFI = F->getFrameInfo();
1937 unsigned NumBytes = MFI->getStackSize();
1938
Misha Brukman5b570812004-08-10 22:47:03 +00001939 BuildMI(BB, PPC::LWZ, 2, TmpReg1).addSImm(NumBytes+8)
1940 .addReg(PPC::R1);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001941 } else {
1942 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001943 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001944 }
1945 return;
1946
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001947 case Intrinsic::frameaddress:
1948 TmpReg1 = getReg(CI);
1949 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00001950 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001951 } else {
1952 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001953 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001954 }
1955 return;
Misha Brukmanb097f212004-07-26 18:13:24 +00001956
Misha Brukmana2916ce2004-06-21 17:58:36 +00001957#if 0
1958 // This may be useful for supporting isunordered
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001959 case Intrinsic::isnan:
1960 // If this is only used by 'isunordered' style comparisons, don't emit it.
1961 if (isOnlyUsedByUnorderedComparisons(&CI)) return;
1962 TmpReg1 = getReg(CI.getOperand(1));
1963 emitUCOM(BB, BB->end(), TmpReg1, TmpReg1);
Misha Brukman422791f2004-06-21 17:41:12 +00001964 TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001965 BuildMI(BB, PPC::MFCR, TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001966 TmpReg3 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001967 BuildMI(BB, PPC::RLWINM, 4, TmpReg3).addReg(TmpReg2).addImm(4).addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001968 return;
Misha Brukmana2916ce2004-06-21 17:58:36 +00001969#endif
1970
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001971 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
1972 }
1973}
1974
1975/// visitSimpleBinary - Implement simple binary operators for integral types...
1976/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1977/// Xor.
1978///
Misha Brukmana1dca552004-09-21 18:22:19 +00001979void PPC32ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001980 unsigned DestReg = getReg(B);
1981 MachineBasicBlock::iterator MI = BB->end();
1982 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1983 unsigned Class = getClassB(B.getType());
1984
1985 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
1986}
1987
1988/// emitBinaryFPOperation - This method handles emission of floating point
1989/// Add (0), Sub (1), Mul (2), and Div (3) operations.
Misha Brukmana1dca552004-09-21 18:22:19 +00001990void PPC32ISel::emitBinaryFPOperation(MachineBasicBlock *BB,
1991 MachineBasicBlock::iterator IP,
1992 Value *Op0, Value *Op1,
1993 unsigned OperatorClass, unsigned DestReg){
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001994
Nate Begeman6d1e2df2004-08-14 22:11:38 +00001995 static const unsigned OpcodeTab[][4] = {
1996 { PPC::FADDS, PPC::FSUBS, PPC::FMULS, PPC::FDIVS }, // Float
1997 { PPC::FADD, PPC::FSUB, PPC::FMUL, PPC::FDIV }, // Double
1998 };
1999
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002000 // Special case: R1 = op <const fp>, R2
Misha Brukmana596f8c2004-07-13 15:35:45 +00002001 if (ConstantFP *Op0C = dyn_cast<ConstantFP>(Op0))
2002 if (Op0C->isExactlyValue(-0.0) && OperatorClass == 1) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002003 // -0.0 - X === -X
2004 unsigned op1Reg = getReg(Op1, BB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002005 BuildMI(*BB, IP, PPC::FNEG, 1, DestReg).addReg(op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002006 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002007 }
2008
Nate Begeman81d265d2004-08-19 05:20:54 +00002009 unsigned Opcode = OpcodeTab[Op0->getType() == Type::DoubleTy][OperatorClass];
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002010 unsigned Op0r = getReg(Op0, BB, IP);
2011 unsigned Op1r = getReg(Op1, BB, IP);
2012 BuildMI(*BB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
2013}
2014
2015/// emitSimpleBinaryOperation - Implement simple binary operators for integral
2016/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
2017/// Or, 4 for Xor.
2018///
2019/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
2020/// and constant expression support.
2021///
Misha Brukmana1dca552004-09-21 18:22:19 +00002022void PPC32ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
2023 MachineBasicBlock::iterator IP,
2024 Value *Op0, Value *Op1,
2025 unsigned OperatorClass,
2026 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002027 unsigned Class = getClassB(Op0->getType());
2028
Misha Brukman422791f2004-06-21 17:41:12 +00002029 // Arithmetic and Bitwise operators
Misha Brukman911afde2004-06-25 14:50:41 +00002030 static const unsigned OpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002031 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002032 };
Misha Brukman1013ef52004-07-21 20:09:08 +00002033 static const unsigned ImmOpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002034 PPC::ADDI, PPC::SUBI, PPC::ANDIo, PPC::ORI, PPC::XORI
Misha Brukman1013ef52004-07-21 20:09:08 +00002035 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002036 static const unsigned RImmOpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002037 PPC::ADDI, PPC::SUBFIC, PPC::ANDIo, PPC::ORI, PPC::XORI
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002038 };
Misha Brukman1013ef52004-07-21 20:09:08 +00002039
Misha Brukman422791f2004-06-21 17:41:12 +00002040 // Otherwise, code generate the full operation with a constant.
2041 static const unsigned BottomTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002042 PPC::ADDC, PPC::SUBC, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002043 };
2044 static const unsigned TopTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002045 PPC::ADDE, PPC::SUBFE, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002046 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002047
Misha Brukman7e898c32004-07-20 00:41:46 +00002048 if (Class == cFP32 || Class == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002049 assert(OperatorClass < 2 && "No logical ops for FP!");
2050 emitBinaryFPOperation(MBB, IP, Op0, Op1, OperatorClass, DestReg);
2051 return;
2052 }
2053
2054 if (Op0->getType() == Type::BoolTy) {
2055 if (OperatorClass == 3)
2056 // If this is an or of two isnan's, emit an FP comparison directly instead
2057 // of or'ing two isnan's together.
2058 if (Value *LHS = dyncastIsNan(Op0))
2059 if (Value *RHS = dyncastIsNan(Op1)) {
2060 unsigned Op0Reg = getReg(RHS, MBB, IP), Op1Reg = getReg(LHS, MBB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00002061 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002062 emitUCOM(MBB, IP, Op0Reg, Op1Reg);
Misha Brukman5b570812004-08-10 22:47:03 +00002063 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2064 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(TmpReg).addImm(4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002065 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002066 return;
2067 }
2068 }
2069
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002070 // Special case: op <const int>, Reg
Misha Brukman1013ef52004-07-21 20:09:08 +00002071 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002072 // sub 0, X -> subfic
2073 if (OperatorClass == 1 && canUseAsImmediateForOpcode(CI, 0)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002074 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002075 int imm = CI->getRawValue() & 0xFFFF;
Misha Brukman1013ef52004-07-21 20:09:08 +00002076
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002077 if (Class == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00002078 BuildMI(*MBB, IP, PPC::SUBFIC, 2, DestReg+1).addReg(Op1r+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002079 .addSImm(imm);
Misha Brukman5b570812004-08-10 22:47:03 +00002080 BuildMI(*MBB, IP, PPC::SUBFZE, 1, DestReg).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002081 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002082 BuildMI(*MBB, IP, PPC::SUBFIC, 2, DestReg).addReg(Op1r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002083 }
2084 return;
2085 }
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002086
2087 // If it is easy to do, swap the operands and emit an immediate op
2088 if (Class != cLong && OperatorClass != 1 &&
2089 canUseAsImmediateForOpcode(CI, OperatorClass)) {
2090 unsigned Op1r = getReg(Op1, MBB, IP);
2091 int imm = CI->getRawValue() & 0xFFFF;
2092
2093 if (OperatorClass < 2)
2094 BuildMI(*MBB, IP, RImmOpcodeTab[OperatorClass], 2, DestReg).addReg(Op1r)
2095 .addSImm(imm);
2096 else
2097 BuildMI(*MBB, IP, RImmOpcodeTab[OperatorClass], 2, DestReg).addReg(Op1r)
2098 .addZImm(imm);
2099 return;
2100 }
Misha Brukman1013ef52004-07-21 20:09:08 +00002101 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002102
2103 // Special case: op Reg, <const int>
2104 if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
2105 unsigned Op0r = getReg(Op0, MBB, IP);
2106
2107 // xor X, -1 -> not X
2108 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002109 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002110 if (Class == cLong) // Invert the low part too
Misha Brukman5b570812004-08-10 22:47:03 +00002111 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg+1).addReg(Op0r+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002112 .addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002113 return;
2114 }
Misha Brukman1013ef52004-07-21 20:09:08 +00002115
Misha Brukman1013ef52004-07-21 20:09:08 +00002116 if (Class != cLong) {
2117 if (canUseAsImmediateForOpcode(Op1C, OperatorClass)) {
2118 int immediate = Op1C->getRawValue() & 0xFFFF;
2119
2120 if (OperatorClass < 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002121 BuildMI(*MBB, IP, ImmOpcodeTab[OperatorClass], 2,DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002122 .addSImm(immediate);
2123 else
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002124 BuildMI(*MBB, IP, ImmOpcodeTab[OperatorClass], 2,DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002125 .addZImm(immediate);
2126 } else {
2127 unsigned Op1r = getReg(Op1, MBB, IP);
2128 BuildMI(*MBB, IP, OpcodeTab[OperatorClass], 2, DestReg).addReg(Op0r)
2129 .addReg(Op1r);
2130 }
2131 return;
2132 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002133
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002134 unsigned Op1r = getReg(Op1, MBB, IP);
2135
Misha Brukman1013ef52004-07-21 20:09:08 +00002136 BuildMI(*MBB, IP, BottomTab[OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002137 .addReg(Op1r+1);
Misha Brukman1013ef52004-07-21 20:09:08 +00002138 BuildMI(*MBB, IP, TopTab[OperatorClass], 2, DestReg).addReg(Op0r)
2139 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002140 return;
2141 }
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002142
2143 // We couldn't generate an immediate variant of the op, load both halves into
2144 // registers and emit the appropriate opcode.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002145 unsigned Op0r = getReg(Op0, MBB, IP);
2146 unsigned Op1r = getReg(Op1, MBB, IP);
2147
2148 if (Class != cLong) {
Misha Brukman422791f2004-06-21 17:41:12 +00002149 unsigned Opcode = OpcodeTab[OperatorClass];
2150 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002151 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002152 BuildMI(*MBB, IP, BottomTab[OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002153 .addReg(Op1r+1);
Misha Brukman1013ef52004-07-21 20:09:08 +00002154 BuildMI(*MBB, IP, TopTab[OperatorClass], 2, DestReg).addReg(Op0r)
2155 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002156 }
2157 return;
2158}
2159
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002160// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
2161// returns zero when the input is not exactly a power of two.
2162static unsigned ExactLog2(unsigned Val) {
2163 if (Val == 0 || (Val & (Val-1))) return 0;
2164 unsigned Count = 0;
2165 while (Val != 1) {
2166 Val >>= 1;
2167 ++Count;
2168 }
Misha Brukman1013ef52004-07-21 20:09:08 +00002169 return Count;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002170}
2171
Misha Brukman1013ef52004-07-21 20:09:08 +00002172/// doMultiply - Emit appropriate instructions to multiply together the
2173/// Values Op0 and Op1, and put the result in DestReg.
Misha Brukman2fec9902004-06-21 20:22:03 +00002174///
Misha Brukmana1dca552004-09-21 18:22:19 +00002175void PPC32ISel::doMultiply(MachineBasicBlock *MBB,
2176 MachineBasicBlock::iterator IP,
2177 unsigned DestReg, Value *Op0, Value *Op1) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002178 unsigned Class0 = getClass(Op0->getType());
2179 unsigned Class1 = getClass(Op1->getType());
2180
2181 unsigned Op0r = getReg(Op0, MBB, IP);
2182 unsigned Op1r = getReg(Op1, MBB, IP);
2183
2184 // 64 x 64 -> 64
2185 if (Class0 == cLong && Class1 == cLong) {
2186 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2187 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2188 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2189 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002190 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r+1);
2191 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
2192 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Op1r);
2193 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2194 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r+1);
2195 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002196 return;
2197 }
2198
2199 // 64 x 32 or less, promote 32 to 64 and do a 64 x 64
2200 if (Class0 == cLong && Class1 <= cInt) {
2201 unsigned Tmp0 = makeAnotherReg(Type::IntTy);
2202 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2203 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2204 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2205 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
2206 if (Op1->getType()->isSigned())
Misha Brukman5b570812004-08-10 22:47:03 +00002207 BuildMI(*MBB, IP, PPC::SRAWI, 2, Tmp0).addReg(Op1r).addImm(31);
Misha Brukman1013ef52004-07-21 20:09:08 +00002208 else
Misha Brukman5b570812004-08-10 22:47:03 +00002209 BuildMI(*MBB, IP, PPC::LI, 2, Tmp0).addSImm(0);
2210 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r);
2211 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r);
2212 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Tmp0);
2213 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2214 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r);
2215 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002216 return;
2217 }
2218
2219 // 32 x 32 -> 32
2220 if (Class0 <= cInt && Class1 <= cInt) {
Misha Brukman5b570812004-08-10 22:47:03 +00002221 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002222 return;
2223 }
2224
2225 assert(0 && "doMultiply cannot operate on unknown type!");
2226}
2227
2228/// doMultiplyConst - This method will multiply the value in Op0 by the
2229/// value of the ContantInt *CI
Misha Brukmana1dca552004-09-21 18:22:19 +00002230void PPC32ISel::doMultiplyConst(MachineBasicBlock *MBB,
2231 MachineBasicBlock::iterator IP,
2232 unsigned DestReg, Value *Op0, ConstantInt *CI) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002233 unsigned Class = getClass(Op0->getType());
2234
2235 // Mul op0, 0 ==> 0
2236 if (CI->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002237 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002238 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002239 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002240 return;
Misha Brukman1013ef52004-07-21 20:09:08 +00002241 }
2242
2243 // Mul op0, 1 ==> op0
2244 if (CI->equalsInt(1)) {
2245 unsigned Op0r = getReg(Op0, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002246 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002247 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002248 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(Op0r+1).addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002249 return;
2250 }
2251
2252 // If the element size is exactly a power of 2, use a shift to get it.
Misha Brukman1013ef52004-07-21 20:09:08 +00002253 if (unsigned Shift = ExactLog2(CI->getRawValue())) {
2254 ConstantUInt *ShiftCI = ConstantUInt::get(Type::UByteTy, Shift);
2255 emitShiftOperation(MBB, IP, Op0, ShiftCI, true, Op0->getType(), DestReg);
2256 return;
2257 }
2258
2259 // If 32 bits or less and immediate is in right range, emit mul by immediate
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002260 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002261 if (canUseAsImmediateForOpcode(CI, 0)) {
2262 unsigned Op0r = getReg(Op0, MBB, IP);
2263 unsigned imm = CI->getRawValue() & 0xFFFF;
Misha Brukman5b570812004-08-10 22:47:03 +00002264 BuildMI(*MBB, IP, PPC::MULLI, 2, DestReg).addReg(Op0r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002265 return;
2266 }
2267 }
2268
Misha Brukman1013ef52004-07-21 20:09:08 +00002269 doMultiply(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002270}
2271
Misha Brukmana1dca552004-09-21 18:22:19 +00002272void PPC32ISel::visitMul(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002273 unsigned ResultReg = getReg(I);
2274
2275 Value *Op0 = I.getOperand(0);
2276 Value *Op1 = I.getOperand(1);
2277
2278 MachineBasicBlock::iterator IP = BB->end();
2279 emitMultiply(BB, IP, Op0, Op1, ResultReg);
2280}
2281
Misha Brukmana1dca552004-09-21 18:22:19 +00002282void PPC32ISel::emitMultiply(MachineBasicBlock *MBB,
2283 MachineBasicBlock::iterator IP,
2284 Value *Op0, Value *Op1, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002285 TypeClass Class = getClass(Op0->getType());
2286
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002287 switch (Class) {
2288 case cByte:
2289 case cShort:
2290 case cInt:
Misha Brukman1013ef52004-07-21 20:09:08 +00002291 case cLong:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002292 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002293 doMultiplyConst(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002294 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002295 doMultiply(MBB, IP, DestReg, Op0, Op1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002296 }
2297 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002298 case cFP32:
2299 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002300 emitBinaryFPOperation(MBB, IP, Op0, Op1, 2, DestReg);
2301 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002302 break;
2303 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002304}
2305
2306
2307/// visitDivRem - Handle division and remainder instructions... these
2308/// instruction both require the same instructions to be generated, they just
2309/// select the result from a different register. Note that both of these
2310/// instructions work differently for signed and unsigned operands.
2311///
Misha Brukmana1dca552004-09-21 18:22:19 +00002312void PPC32ISel::visitDivRem(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002313 unsigned ResultReg = getReg(I);
2314 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
2315
2316 MachineBasicBlock::iterator IP = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00002317 emitDivRemOperation(BB, IP, Op0, Op1, I.getOpcode() == Instruction::Div,
2318 ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002319}
2320
Nate Begeman087d5d92004-10-06 09:53:04 +00002321void PPC32ISel::emitDivRemOperation(MachineBasicBlock *MBB,
Misha Brukmana1dca552004-09-21 18:22:19 +00002322 MachineBasicBlock::iterator IP,
2323 Value *Op0, Value *Op1, bool isDiv,
2324 unsigned ResultReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002325 const Type *Ty = Op0->getType();
2326 unsigned Class = getClass(Ty);
2327 switch (Class) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002328 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002329 if (isDiv) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002330 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002331 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002332 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002333 } else {
2334 // Floating point remainder via fmodf(float x, float y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002335 unsigned Op0Reg = getReg(Op0, MBB, IP);
2336 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman7e898c32004-07-20 00:41:46 +00002337 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002338 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodfFn, true);
Misha Brukman7e898c32004-07-20 00:41:46 +00002339 std::vector<ValueRecord> Args;
2340 Args.push_back(ValueRecord(Op0Reg, Type::FloatTy));
2341 Args.push_back(ValueRecord(Op1Reg, Type::FloatTy));
2342 doCall(ValueRecord(ResultReg, Type::FloatTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002343 TM.CalledFunctions.insert(fmodfFn);
Misha Brukman7e898c32004-07-20 00:41:46 +00002344 }
2345 return;
2346 case cFP64:
2347 if (isDiv) {
2348 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002349 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002350 return;
2351 } else {
2352 // Floating point remainder via fmod(double x, double y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002353 unsigned Op0Reg = getReg(Op0, MBB, IP);
2354 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002355 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002356 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodFn, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002357 std::vector<ValueRecord> Args;
2358 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2359 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002360 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002361 TM.CalledFunctions.insert(fmodFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002362 }
2363 return;
2364 case cLong: {
Misha Brukman7e898c32004-07-20 00:41:46 +00002365 static Function* const Funcs[] =
Misha Brukman0aa97c62004-07-08 18:27:59 +00002366 { __moddi3Fn, __divdi3Fn, __umoddi3Fn, __udivdi3Fn };
Nate Begeman087d5d92004-10-06 09:53:04 +00002367 unsigned Op0Reg = getReg(Op0, MBB, IP);
2368 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002369 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
2370 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002371 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(Funcs[NameIdx], true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002372
2373 std::vector<ValueRecord> Args;
2374 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2375 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002376 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002377 TM.CalledFunctions.insert(Funcs[NameIdx]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002378 return;
2379 }
2380 case cByte: case cShort: case cInt:
2381 break; // Small integrals, handled below...
2382 default: assert(0 && "Unknown class!");
2383 }
2384
2385 // Special case signed division by power of 2.
2386 if (isDiv)
2387 if (ConstantSInt *CI = dyn_cast<ConstantSInt>(Op1)) {
2388 assert(Class != cLong && "This doesn't handle 64-bit divides!");
2389 int V = CI->getValue();
2390
2391 if (V == 1) { // X /s 1 => X
Nate Begeman087d5d92004-10-06 09:53:04 +00002392 unsigned Op0Reg = getReg(Op0, MBB, IP);
2393 BuildMI(*MBB, IP, PPC::OR, 2, ResultReg).addReg(Op0Reg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002394 return;
2395 }
2396
2397 if (V == -1) { // X /s -1 => -X
Nate Begeman087d5d92004-10-06 09:53:04 +00002398 unsigned Op0Reg = getReg(Op0, MBB, IP);
2399 BuildMI(*MBB, IP, PPC::NEG, 1, ResultReg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002400 return;
2401 }
2402
Misha Brukmanec6319a2004-07-20 15:51:37 +00002403 unsigned log2V = ExactLog2(V);
2404 if (log2V != 0 && Ty->isSigned()) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002405 unsigned Op0Reg = getReg(Op0, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002406 unsigned TmpReg = makeAnotherReg(Op0->getType());
Misha Brukmanec6319a2004-07-20 15:51:37 +00002407
Nate Begeman087d5d92004-10-06 09:53:04 +00002408 BuildMI(*MBB, IP, PPC::SRAWI, 2, TmpReg).addReg(Op0Reg).addImm(log2V);
2409 BuildMI(*MBB, IP, PPC::ADDZE, 1, ResultReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002410 return;
2411 }
2412 }
2413
Nate Begeman087d5d92004-10-06 09:53:04 +00002414 unsigned Op0Reg = getReg(Op0, MBB, IP);
2415
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002416 if (isDiv) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002417 unsigned Op1Reg = getReg(Op1, MBB, IP);
2418 unsigned Opcode = Ty->isSigned() ? PPC::DIVW : PPC::DIVWU;
2419 BuildMI(*MBB, IP, Opcode, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002420 } else { // Remainder
Nate Begeman087d5d92004-10-06 09:53:04 +00002421 // FIXME: don't load the CI part of a CI divide twice
2422 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
Misha Brukman422791f2004-06-21 17:41:12 +00002423 unsigned TmpReg1 = makeAnotherReg(Op0->getType());
2424 unsigned TmpReg2 = makeAnotherReg(Op0->getType());
Nate Begeman087d5d92004-10-06 09:53:04 +00002425 emitDivRemOperation(MBB, IP, Op0, Op1, true, TmpReg1);
2426 if (CI && canUseAsImmediateForOpcode(CI, 0)) {
2427 BuildMI(*MBB, IP, PPC::MULLI, 2, TmpReg2).addReg(TmpReg1)
2428 .addSImm(CI->getRawValue());
2429 } else {
2430 unsigned Op1Reg = getReg(Op1, MBB, IP);
2431 BuildMI(*MBB, IP, PPC::MULLW, 2, TmpReg2).addReg(TmpReg1).addReg(Op1Reg);
2432 }
2433 BuildMI(*MBB, IP, PPC::SUBF, 2, ResultReg).addReg(TmpReg2).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002434 }
2435}
2436
2437
2438/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2439/// for constant immediate shift values, and for constant immediate
2440/// shift values equal to 1. Even the general case is sort of special,
2441/// because the shift amount has to be in CL, not just any old register.
2442///
Misha Brukmana1dca552004-09-21 18:22:19 +00002443void PPC32ISel::visitShiftInst(ShiftInst &I) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00002444 MachineBasicBlock::iterator IP = BB->end();
2445 emitShiftOperation(BB, IP, I.getOperand(0), I.getOperand(1),
2446 I.getOpcode() == Instruction::Shl, I.getType(),
2447 getReg(I));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002448}
2449
2450/// emitShiftOperation - Common code shared between visitShiftInst and
2451/// constant expression support.
Misha Brukman2fec9902004-06-21 20:22:03 +00002452///
Misha Brukmana1dca552004-09-21 18:22:19 +00002453void PPC32ISel::emitShiftOperation(MachineBasicBlock *MBB,
2454 MachineBasicBlock::iterator IP,
2455 Value *Op, Value *ShiftAmount,
2456 bool isLeftShift, const Type *ResultTy,
2457 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002458 unsigned SrcReg = getReg (Op, MBB, IP);
2459 bool isSigned = ResultTy->isSigned ();
2460 unsigned Class = getClass (ResultTy);
2461
2462 // Longs, as usual, are handled specially...
2463 if (Class == cLong) {
2464 // If we have a constant shift, we can generate much more efficient code
2465 // than otherwise...
2466 //
2467 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2468 unsigned Amount = CUI->getValue();
2469 if (Amount < 32) {
2470 if (isLeftShift) {
Misha Brukman422791f2004-06-21 17:41:12 +00002471 // FIXME: RLWIMI is a use-and-def of DestReg+1, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002472 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002473 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5b570812004-08-10 22:47:03 +00002474 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002475 .addImm(Amount).addImm(32-Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002476 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002477 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002478 } else {
Misha Brukman422791f2004-06-21 17:41:12 +00002479 // FIXME: RLWIMI is a use-and-def of DestReg, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002480 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002481 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002482 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002483 .addImm(32-Amount).addImm(0).addImm(Amount-1);
Misha Brukman5b570812004-08-10 22:47:03 +00002484 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002485 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002486 }
2487 } else { // Shifting more than 32 bits
2488 Amount -= 32;
2489 if (isLeftShift) {
2490 if (Amount != 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00002491 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002492 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002493 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002494 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002495 .addReg(SrcReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002496 }
Misha Brukman5b570812004-08-10 22:47:03 +00002497 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002498 } else {
2499 if (Amount != 0) {
2500 if (isSigned)
Misha Brukman5b570812004-08-10 22:47:03 +00002501 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002502 .addImm(Amount);
2503 else
Misha Brukman5b570812004-08-10 22:47:03 +00002504 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002505 .addImm(32-Amount).addImm(Amount).addImm(31);
2506 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002507 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002508 .addReg(SrcReg);
2509 }
Misha Brukman5b570812004-08-10 22:47:03 +00002510 BuildMI(*MBB, IP,PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002511 }
2512 }
2513 } else {
2514 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
2515 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002516 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2517 unsigned TmpReg4 = makeAnotherReg(Type::IntTy);
2518 unsigned TmpReg5 = makeAnotherReg(Type::IntTy);
2519 unsigned TmpReg6 = makeAnotherReg(Type::IntTy);
2520 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2521
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002522 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002523 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002524 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002525 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg2).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002526 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002527 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg3).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002528 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002529 BuildMI(*MBB, IP, PPC::OR, 2,TmpReg4).addReg(TmpReg2).addReg(TmpReg3);
2530 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002531 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002532 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg6).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002533 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002534 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002535 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002536 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002537 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002538 } else {
Nate Begemanf2f07812004-08-29 08:19:32 +00002539 if (isSigned) { // shift right algebraic
2540 MachineBasicBlock *TmpMBB =new MachineBasicBlock(BB->getBasicBlock());
2541 MachineBasicBlock *PhiMBB =new MachineBasicBlock(BB->getBasicBlock());
2542 MachineBasicBlock *OldMBB = BB;
2543 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2544 F->getBasicBlockList().insert(It, TmpMBB);
2545 F->getBasicBlockList().insert(It, PhiMBB);
2546 BB->addSuccessor(TmpMBB);
2547 BB->addSuccessor(PhiMBB);
2548
2549 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
2550 .addSImm(32);
2551 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
2552 .addReg(ShiftAmountReg);
2553 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
2554 .addReg(TmpReg1);
2555 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
2556 .addReg(TmpReg3);
2557 BuildMI(*MBB, IP, PPC::ADDICo, 2, TmpReg5).addReg(ShiftAmountReg)
2558 .addSImm(-32);
2559 BuildMI(*MBB, IP, PPC::SRAW, 2, TmpReg6).addReg(SrcReg)
2560 .addReg(TmpReg5);
2561 BuildMI(*MBB, IP, PPC::SRAW, 2, DestReg).addReg(SrcReg)
2562 .addReg(ShiftAmountReg);
2563 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2564
2565 // OrMBB:
2566 // Select correct least significant half if the shift amount > 32
2567 BB = TmpMBB;
2568 unsigned OrReg = makeAnotherReg(Type::IntTy);
2569 BuildMI(BB, PPC::OR, 2, OrReg).addReg(TmpReg6).addImm(TmpReg6);
2570 TmpMBB->addSuccessor(PhiMBB);
2571
2572 BB = PhiMBB;
2573 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(TmpReg4).addMBB(OldMBB)
2574 .addReg(OrReg).addMBB(TmpMBB);
2575 } else { // shift right logical
Misha Brukman5b570812004-08-10 22:47:03 +00002576 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002577 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002578 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002579 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002580 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002581 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002582 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
Misha Brukman2fec9902004-06-21 20:22:03 +00002583 .addReg(TmpReg3);
Misha Brukman5b570812004-08-10 22:47:03 +00002584 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002585 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002586 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg6).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002587 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002588 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002589 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002590 BuildMI(*MBB, IP, PPC::SRW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002591 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002592 }
2593 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002594 }
2595 return;
2596 }
2597
2598 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2599 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2600 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
2601 unsigned Amount = CUI->getValue();
2602
Misha Brukman422791f2004-06-21 17:41:12 +00002603 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002604 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002605 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman422791f2004-06-21 17:41:12 +00002606 } else {
Misha Brukman2fec9902004-06-21 20:22:03 +00002607 if (isSigned) {
Misha Brukman5b570812004-08-10 22:47:03 +00002608 BuildMI(*MBB, IP, PPC::SRAWI,2,DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukman2fec9902004-06-21 20:22:03 +00002609 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002610 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002611 .addImm(32-Amount).addImm(Amount).addImm(31);
2612 }
Misha Brukman422791f2004-06-21 17:41:12 +00002613 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002614 } else { // The shift amount is non-constant.
2615 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2616
Misha Brukman422791f2004-06-21 17:41:12 +00002617 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002618 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002619 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002620 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002621 BuildMI(*MBB, IP, isSigned ? PPC::SRAW : PPC::SRW, 2, DestReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002622 .addReg(SrcReg).addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002623 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002624 }
2625}
2626
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002627/// LoadNeedsSignExtend - On PowerPC, there is no load byte with sign extend.
2628/// Therefore, if this is a byte load and the destination type is signed, we
Nate Begeman35b020d2004-10-06 11:03:30 +00002629/// would normally need to also emit a sign extend instruction after the load.
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002630/// However, store instructions don't care whether a signed type was sign
2631/// extended across a whole register. Also, a SetCC instruction will emit its
2632/// own sign extension to force the value into the appropriate range, so we
2633/// need not emit it here. Ideally, this kind of thing wouldn't be necessary
2634/// once LLVM's type system is improved.
2635static bool LoadNeedsSignExtend(LoadInst &LI) {
2636 if (cByte == getClassB(LI.getType()) && LI.getType()->isSigned()) {
2637 bool AllUsesAreStoresOrSetCC = true;
Nate Begeman35b020d2004-10-06 11:03:30 +00002638 for (Value::use_iterator I = LI.use_begin(), E = LI.use_end(); I != E; ++I){
2639 if (isa<SetCondInst(*I))
2640 continue;
2641 if (StoreInst *SI = dyn_cast<StoreInst>(*I) &&
2642 cByte == getClassB(SI->getType()))
2643 continue;
2644 AllUsesAreStoresOrSetCC = false;
2645 break;
2646 }
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002647 if (!AllUsesAreStoresOrSetCC)
2648 return true;
2649 }
2650 return false;
2651}
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002652
Misha Brukmanb097f212004-07-26 18:13:24 +00002653/// visitLoadInst - Implement LLVM load instructions. Pretty straightforward
2654/// mapping of LLVM classes to PPC load instructions, with the exception of
2655/// signed byte loads, which need a sign extension following them.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002656///
Misha Brukmana1dca552004-09-21 18:22:19 +00002657void PPC32ISel::visitLoadInst(LoadInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002658 // Immediate opcodes, for reg+imm addressing
2659 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002660 PPC::LBZ, PPC::LHZ, PPC::LWZ,
2661 PPC::LFS, PPC::LFD, PPC::LWZ
Misha Brukmanb097f212004-07-26 18:13:24 +00002662 };
2663 // Indexed opcodes, for reg+reg addressing
2664 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002665 PPC::LBZX, PPC::LHZX, PPC::LWZX,
2666 PPC::LFSX, PPC::LFDX, PPC::LWZX
Misha Brukman2fec9902004-06-21 20:22:03 +00002667 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002668
Misha Brukmanb097f212004-07-26 18:13:24 +00002669 unsigned Class = getClassB(I.getType());
2670 unsigned ImmOpcode = ImmOpcodes[Class];
2671 unsigned IdxOpcode = IdxOpcodes[Class];
2672 unsigned DestReg = getReg(I);
2673 Value *SourceAddr = I.getOperand(0);
2674
Misha Brukman5b570812004-08-10 22:47:03 +00002675 if (Class == cShort && I.getType()->isSigned()) ImmOpcode = PPC::LHA;
2676 if (Class == cShort && I.getType()->isSigned()) IdxOpcode = PPC::LHAX;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002677
Misha Brukmanb097f212004-07-26 18:13:24 +00002678 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
Misha Brukman422791f2004-06-21 17:41:12 +00002679 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002680 if (Class == cLong) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002681 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
2682 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg+1), FI, 4);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002683 } else if (LoadNeedsSignExtend(I)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002684 unsigned TmpReg = makeAnotherReg(I.getType());
Misha Brukmanb097f212004-07-26 18:13:24 +00002685 addFrameReference(BuildMI(BB, ImmOpcode, 2, TmpReg), FI);
Misha Brukman5b570812004-08-10 22:47:03 +00002686 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002687 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00002688 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +00002689 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002690 return;
2691 }
2692
Nate Begeman645495d2004-09-23 05:31:33 +00002693 // If the offset fits in 16 bits, we can emit a reg+imm load, otherwise, we
2694 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002695 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002696
Nate Begeman645495d2004-09-23 05:31:33 +00002697 // Generate the code for the GEP and get the components of the folded GEP
2698 emitGEPOperation(BB, BB->end(), GEPI, true);
2699 unsigned baseReg = GEPMap[GEPI].base;
2700 unsigned indexReg = GEPMap[GEPI].index;
2701 ConstantSInt *offset = GEPMap[GEPI].offset;
2702
2703 if (Class != cLong) {
2704 unsigned TmpReg = makeAnotherReg(I.getType());
2705 if (indexReg == 0)
Misha Brukmanb097f212004-07-26 18:13:24 +00002706 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(offset->getValue())
2707 .addReg(baseReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002708 else
2709 BuildMI(BB, IdxOpcode, 2, TmpReg).addReg(indexReg).addReg(baseReg);
2710 if (LoadNeedsSignExtend(I))
Misha Brukman5b570812004-08-10 22:47:03 +00002711 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002712 else
2713 BuildMI(BB, PPC::OR, 2, DestReg).addReg(TmpReg).addReg(TmpReg);
2714 } else {
2715 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002716 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002717 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002718 BuildMI(BB, IdxOpcode, 2, DestReg).addReg(indexReg).addReg(baseReg);
2719 BuildMI(BB, IdxOpcode, 2, DestReg+1).addReg(indexPlus4).addReg(baseReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002720 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002721 return;
2722 }
2723
2724 // The fallback case, where the load was from a source that could not be
2725 // folded into the load instruction.
2726 unsigned SrcAddrReg = getReg(SourceAddr);
2727
2728 if (Class == cLong) {
2729 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
2730 BuildMI(BB, ImmOpcode, 2, DestReg+1).addSImm(4).addReg(SrcAddrReg);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002731 } else if (LoadNeedsSignExtend(I)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002732 unsigned TmpReg = makeAnotherReg(I.getType());
2733 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002734 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002735 } else {
2736 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002737 }
2738}
2739
2740/// visitStoreInst - Implement LLVM store instructions
2741///
Misha Brukmana1dca552004-09-21 18:22:19 +00002742void PPC32ISel::visitStoreInst(StoreInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002743 // Immediate opcodes, for reg+imm addressing
2744 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002745 PPC::STB, PPC::STH, PPC::STW,
2746 PPC::STFS, PPC::STFD, PPC::STW
Misha Brukmanb097f212004-07-26 18:13:24 +00002747 };
2748 // Indexed opcodes, for reg+reg addressing
2749 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002750 PPC::STBX, PPC::STHX, PPC::STWX,
2751 PPC::STFSX, PPC::STFDX, PPC::STWX
Misha Brukmanb097f212004-07-26 18:13:24 +00002752 };
2753
2754 Value *SourceAddr = I.getOperand(1);
2755 const Type *ValTy = I.getOperand(0)->getType();
2756 unsigned Class = getClassB(ValTy);
2757 unsigned ImmOpcode = ImmOpcodes[Class];
2758 unsigned IdxOpcode = IdxOpcodes[Class];
2759 unsigned ValReg = getReg(I.getOperand(0));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002760
Nate Begeman645495d2004-09-23 05:31:33 +00002761 // If the offset fits in 16 bits, we can emit a reg+imm store, otherwise, we
2762 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002763 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Nate Begeman645495d2004-09-23 05:31:33 +00002764 // Generate the code for the GEP and get the components of the folded GEP
2765 emitGEPOperation(BB, BB->end(), GEPI, true);
2766 unsigned baseReg = GEPMap[GEPI].base;
2767 unsigned indexReg = GEPMap[GEPI].index;
2768 ConstantSInt *offset = GEPMap[GEPI].offset;
Misha Brukmanb097f212004-07-26 18:13:24 +00002769
Nate Begeman645495d2004-09-23 05:31:33 +00002770 if (Class != cLong) {
2771 if (indexReg == 0)
2772 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(offset->getValue())
2773 .addReg(baseReg);
2774 else
2775 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg)
2776 .addReg(baseReg);
2777 } else {
2778 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002779 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002780 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002781 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg).addReg(baseReg);
2782 BuildMI(BB, IdxOpcode, 3).addReg(ValReg+1).addReg(indexPlus4)
2783 .addReg(baseReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002784 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002785 return;
2786 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002787
2788 // If the store address wasn't the only use of a GEP, we fall back to the
2789 // standard path: store the ValReg at the value in AddressReg.
2790 unsigned AddressReg = getReg(I.getOperand(1));
2791 if (Class == cLong) {
2792 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
2793 BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1).addSImm(4).addReg(AddressReg);
2794 return;
2795 }
2796 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002797}
2798
2799
2800/// visitCastInst - Here we have various kinds of copying with or without sign
2801/// extension going on.
2802///
Misha Brukmana1dca552004-09-21 18:22:19 +00002803void PPC32ISel::visitCastInst(CastInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002804 Value *Op = CI.getOperand(0);
2805
2806 unsigned SrcClass = getClassB(Op->getType());
2807 unsigned DestClass = getClassB(CI.getType());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002808
2809 // If this is a cast from a 32-bit integer to a Long type, and the only uses
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002810 // of the cast are GEP instructions, then the cast does not need to be
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002811 // generated explicitly, it will be folded into the GEP.
2812 if (DestClass == cLong && SrcClass == cInt) {
2813 bool AllUsesAreGEPs = true;
2814 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2815 if (!isa<GetElementPtrInst>(*I)) {
2816 AllUsesAreGEPs = false;
2817 break;
2818 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002819 if (AllUsesAreGEPs) return;
2820 }
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002821
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002822 unsigned DestReg = getReg(CI);
2823 MachineBasicBlock::iterator MI = BB->end();
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002824
2825 // If this is a cast from an byte, short, or int to an integer type of equal
2826 // or lesser width, and all uses of the cast are store instructions then dont
2827 // emit them, as the store instruction will implicitly not store the zero or
2828 // sign extended bytes.
2829 if (SrcClass <= cInt && SrcClass >= DestClass) {
2830 bool AllUsesAreStoresOrSetCC = true;
2831 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2832 if (!isa<StoreInst>(*I) && !isa<SetCondInst>(*I)) {
2833 AllUsesAreStoresOrSetCC = false;
2834 break;
2835 }
2836 // Turn this cast directly into a move instruction, which the register
2837 // allocator will deal with.
2838 if (AllUsesAreStoresOrSetCC) {
2839 unsigned SrcReg = getReg(Op, BB, MI);
2840 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2841 return;
2842 }
2843 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002844 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
2845}
2846
2847/// emitCastOperation - Common code shared between visitCastInst and constant
2848/// expression cast support.
2849///
Misha Brukmana1dca552004-09-21 18:22:19 +00002850void PPC32ISel::emitCastOperation(MachineBasicBlock *MBB,
2851 MachineBasicBlock::iterator IP,
2852 Value *Src, const Type *DestTy,
2853 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002854 const Type *SrcTy = Src->getType();
2855 unsigned SrcClass = getClassB(SrcTy);
2856 unsigned DestClass = getClassB(DestTy);
Misha Brukman7e898c32004-07-20 00:41:46 +00002857 unsigned SrcReg = getReg(Src, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002858
2859 // Implement casts to bool by using compare on the operand followed by set if
2860 // not zero on the result.
2861 if (DestTy == Type::BoolTy) {
2862 switch (SrcClass) {
2863 case cByte:
Misha Brukman422791f2004-06-21 17:41:12 +00002864 case cShort:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002865 case cInt: {
2866 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002867 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg).addSImm(-1);
2868 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg).addReg(SrcReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002869 break;
2870 }
2871 case cLong: {
2872 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2873 unsigned SrcReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002874 BuildMI(*MBB, IP, PPC::OR, 2, SrcReg2).addReg(SrcReg).addReg(SrcReg+1);
2875 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg2).addSImm(-1);
2876 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg)
Misha Brukmanbf417a62004-07-20 20:43:05 +00002877 .addReg(SrcReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002878 break;
2879 }
Misha Brukman7e898c32004-07-20 00:41:46 +00002880 case cFP32:
2881 case cFP64:
Nate Begemanf2f07812004-08-29 08:19:32 +00002882 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2883 unsigned ConstZero = getReg(ConstantFP::get(Type::DoubleTy, 0.0), BB, IP);
2884 BuildMI(*MBB, IP, PPC::FCMPU, PPC::CR7).addReg(SrcReg).addReg(ConstZero);
2885 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2886 BuildMI(*MBB, IP, PPC::RLWINM, DestReg).addReg(TmpReg).addImm(31)
2887 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002888 }
2889 return;
2890 }
2891
Misha Brukman7e898c32004-07-20 00:41:46 +00002892 // Handle cast of Float -> Double
2893 if (SrcClass == cFP32 && DestClass == cFP64) {
Misha Brukman5b570812004-08-10 22:47:03 +00002894 BuildMI(*MBB, IP, PPC::FMR, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002895 return;
2896 }
2897
2898 // Handle cast of Double -> Float
2899 if (SrcClass == cFP64 && DestClass == cFP32) {
Misha Brukman5b570812004-08-10 22:47:03 +00002900 BuildMI(*MBB, IP, PPC::FRSP, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002901 return;
2902 }
2903
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002904 // Handle casts from integer to floating point now...
Misha Brukman7e898c32004-07-20 00:41:46 +00002905 if (DestClass == cFP32 || DestClass == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002906
Misha Brukman422791f2004-06-21 17:41:12 +00002907 // Emit a library call for long to float conversion
2908 if (SrcClass == cLong) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002909 Function *floatFn = (DestClass == cFP32) ? __floatdisfFn : __floatdidfFn;
Nate Begemanf2f07812004-08-29 08:19:32 +00002910 if (SrcTy->isSigned()) {
2911 std::vector<ValueRecord> Args;
2912 Args.push_back(ValueRecord(SrcReg, SrcTy));
2913 MachineInstr *TheCall =
2914 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
2915 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
2916 TM.CalledFunctions.insert(floatFn);
2917 } else {
2918 std::vector<ValueRecord> CmpArgs, ClrArgs, SetArgs;
2919 unsigned ZeroLong = getReg(ConstantUInt::get(SrcTy, 0));
2920 unsigned CondReg = makeAnotherReg(Type::IntTy);
2921
2922 // Update machine-CFG edges
2923 MachineBasicBlock *ClrMBB = new MachineBasicBlock(BB->getBasicBlock());
2924 MachineBasicBlock *SetMBB = new MachineBasicBlock(BB->getBasicBlock());
2925 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
2926 MachineBasicBlock *OldMBB = BB;
2927 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2928 F->getBasicBlockList().insert(It, ClrMBB);
2929 F->getBasicBlockList().insert(It, SetMBB);
2930 F->getBasicBlockList().insert(It, PhiMBB);
2931 BB->addSuccessor(ClrMBB);
2932 BB->addSuccessor(SetMBB);
2933
2934 CmpArgs.push_back(ValueRecord(SrcReg, SrcTy));
2935 CmpArgs.push_back(ValueRecord(ZeroLong, SrcTy));
2936 MachineInstr *TheCall =
2937 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(__cmpdi2Fn, true);
2938 doCall(ValueRecord(CondReg, Type::IntTy), TheCall, CmpArgs, false);
2939 TM.CalledFunctions.insert(__cmpdi2Fn);
2940 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
2941 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(SetMBB);
2942
2943 // ClrMBB
2944 BB = ClrMBB;
2945 unsigned ClrReg = makeAnotherReg(DestTy);
2946 ClrArgs.push_back(ValueRecord(SrcReg, SrcTy));
2947 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
2948 doCall(ValueRecord(ClrReg, DestTy), TheCall, ClrArgs, false);
2949 TM.CalledFunctions.insert(floatFn);
2950 BuildMI(BB, PPC::B, 1).addMBB(PhiMBB);
2951 BB->addSuccessor(PhiMBB);
2952
2953 // SetMBB
2954 BB = SetMBB;
2955 unsigned SetReg = makeAnotherReg(DestTy);
2956 unsigned CallReg = makeAnotherReg(DestTy);
2957 unsigned ShiftedReg = makeAnotherReg(SrcTy);
2958 ConstantSInt *Const1 = ConstantSInt::get(Type::IntTy, 1);
2959 emitShiftOperation(BB, BB->end(), Src, Const1, false, SrcTy, ShiftedReg);
2960 SetArgs.push_back(ValueRecord(ShiftedReg, SrcTy));
2961 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
2962 doCall(ValueRecord(CallReg, DestTy), TheCall, SetArgs, false);
2963 TM.CalledFunctions.insert(floatFn);
2964 unsigned SetOpcode = (DestClass == cFP32) ? PPC::FADDS : PPC::FADD;
2965 BuildMI(BB, SetOpcode, 2, SetReg).addReg(CallReg).addReg(CallReg);
2966 BB->addSuccessor(PhiMBB);
2967
2968 // PhiMBB
2969 BB = PhiMBB;
2970 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(ClrReg).addMBB(ClrMBB)
2971 .addReg(SetReg).addMBB(SetMBB);
2972 }
Misha Brukman422791f2004-06-21 17:41:12 +00002973 return;
2974 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002975
Misha Brukman7e898c32004-07-20 00:41:46 +00002976 // Make sure we're dealing with a full 32 bits
2977 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2978 promote32(TmpReg, ValueRecord(SrcReg, SrcTy));
2979
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002980 SrcReg = TmpReg;
Misha Brukman422791f2004-06-21 17:41:12 +00002981
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002982 // Spill the integer to memory and reload it from there.
Misha Brukman422791f2004-06-21 17:41:12 +00002983 // Also spill room for a special conversion constant
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002984 int ValueFrameIdx =
2985 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
2986
Nate Begeman81d265d2004-08-19 05:20:54 +00002987 MachineConstantPool *CP = F->getConstantPool();
Misha Brukman422791f2004-06-21 17:41:12 +00002988 unsigned constantHi = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002989 unsigned TempF = makeAnotherReg(Type::DoubleTy);
2990
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002991 if (!SrcTy->isSigned()) {
Nate Begeman81d265d2004-08-19 05:20:54 +00002992 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000000p52);
2993 unsigned ConstF = getReg(CFP, BB, IP);
Nate Begemanf2f07812004-08-29 08:19:32 +00002994 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
2995 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00002996 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00002997 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(SrcReg),
Misha Brukman2fec9902004-06-21 20:22:03 +00002998 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00002999 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3000 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003001 } else {
Nate Begeman81d265d2004-08-19 05:20:54 +00003002 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000008p52);
3003 unsigned ConstF = getReg(CFP, BB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00003004 unsigned TempLo = makeAnotherReg(Type::IntTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003005 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3006 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003007 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003008 BuildMI(*MBB, IP, PPC::XORIS, 2, TempLo).addReg(SrcReg).addImm(0x8000);
3009 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(TempLo),
Misha Brukman2fec9902004-06-21 20:22:03 +00003010 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003011 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3012 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003013 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003014 return;
3015 }
3016
3017 // Handle casts from floating point to integer now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003018 if (SrcClass == cFP32 || SrcClass == cFP64) {
Nate Begemanb64af912004-08-10 20:42:36 +00003019 static Function* const Funcs[] =
3020 { __fixsfdiFn, __fixdfdiFn, __fixunssfdiFn, __fixunsdfdiFn };
Misha Brukman422791f2004-06-21 17:41:12 +00003021 // emit library call
3022 if (DestClass == cLong) {
Nate Begemanb64af912004-08-10 20:42:36 +00003023 bool isDouble = SrcClass == cFP64;
3024 unsigned nameIndex = 2 * DestTy->isSigned() + isDouble;
Misha Brukman422791f2004-06-21 17:41:12 +00003025 std::vector<ValueRecord> Args;
3026 Args.push_back(ValueRecord(SrcReg, SrcTy));
Nate Begemanb64af912004-08-10 20:42:36 +00003027 Function *floatFn = Funcs[nameIndex];
Misha Brukman2fec9902004-06-21 20:22:03 +00003028 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003029 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003030 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003031 TM.CalledFunctions.insert(floatFn);
Misha Brukman422791f2004-06-21 17:41:12 +00003032 return;
3033 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003034
3035 int ValueFrameIdx =
Nate Begeman43d64ea2004-08-15 06:42:28 +00003036 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003037
Misha Brukman7e898c32004-07-20 00:41:46 +00003038 if (DestTy->isSigned()) {
Misha Brukman4c14f332004-07-23 01:11:19 +00003039 unsigned TempReg = makeAnotherReg(Type::DoubleTy);
3040
3041 // Convert to integer in the FP reg and store it to a stack slot
Nate Begemanf2f07812004-08-29 08:19:32 +00003042 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, TempReg).addReg(SrcReg);
3043 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3)
Misha Brukman4c14f332004-07-23 01:11:19 +00003044 .addReg(TempReg), ValueFrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003045
3046 // There is no load signed byte opcode, so we must emit a sign extend for
3047 // that particular size. Make sure to source the new integer from the
3048 // correct offset.
Misha Brukman4c14f332004-07-23 01:11:19 +00003049 if (DestClass == cByte) {
3050 unsigned TempReg2 = makeAnotherReg(DestTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003051 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, TempReg2),
Misha Brukmanb097f212004-07-26 18:13:24 +00003052 ValueFrameIdx, 7);
Nate Begemanf2f07812004-08-29 08:19:32 +00003053 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(TempReg2);
Misha Brukman4c14f332004-07-23 01:11:19 +00003054 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00003055 int offset = (DestClass == cShort) ? 6 : 4;
Misha Brukman5b570812004-08-10 22:47:03 +00003056 unsigned LoadOp = (DestClass == cShort) ? PPC::LHA : PPC::LWZ;
Nate Begemanf2f07812004-08-29 08:19:32 +00003057 addFrameReference(BuildMI(*MBB, IP, LoadOp, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003058 ValueFrameIdx, offset);
Misha Brukman4c14f332004-07-23 01:11:19 +00003059 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003060 } else {
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003061 unsigned Zero = getReg(ConstantFP::get(Type::DoubleTy, 0.0f));
3062 double maxInt = (1LL << 32) - 1;
3063 unsigned MaxInt = getReg(ConstantFP::get(Type::DoubleTy, maxInt));
3064 double border = 1LL << 31;
3065 unsigned Border = getReg(ConstantFP::get(Type::DoubleTy, border));
3066 unsigned UseZero = makeAnotherReg(Type::DoubleTy);
3067 unsigned UseMaxInt = makeAnotherReg(Type::DoubleTy);
3068 unsigned UseChoice = makeAnotherReg(Type::DoubleTy);
3069 unsigned TmpReg = makeAnotherReg(Type::DoubleTy);
3070 unsigned TmpReg2 = makeAnotherReg(Type::DoubleTy);
3071 unsigned ConvReg = makeAnotherReg(Type::DoubleTy);
3072 unsigned IntTmp = makeAnotherReg(Type::IntTy);
3073 unsigned XorReg = makeAnotherReg(Type::IntTy);
3074 int FrameIdx =
3075 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
3076 // Update machine-CFG edges
3077 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
3078 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3079 MachineBasicBlock *OldMBB = BB;
3080 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3081 F->getBasicBlockList().insert(It, XorMBB);
3082 F->getBasicBlockList().insert(It, PhiMBB);
3083 BB->addSuccessor(XorMBB);
3084 BB->addSuccessor(PhiMBB);
3085
3086 // Convert from floating point to unsigned 32-bit value
3087 // Use 0 if incoming value is < 0.0
Nate Begemanf2f07812004-08-29 08:19:32 +00003088 BuildMI(*MBB, IP, PPC::FSEL, 3, UseZero).addReg(SrcReg).addReg(SrcReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003089 .addReg(Zero);
3090 // Use 2**32 - 1 if incoming value is >= 2**32
Nate Begemanf2f07812004-08-29 08:19:32 +00003091 BuildMI(*MBB, IP, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(SrcReg);
3092 BuildMI(*MBB, IP, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003093 .addReg(UseZero).addReg(MaxInt);
3094 // Subtract 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003095 BuildMI(*MBB, IP, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003096 // Use difference if >= 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003097 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003098 .addReg(Border);
Nate Begemanf2f07812004-08-29 08:19:32 +00003099 BuildMI(*MBB, IP, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003100 .addReg(UseChoice);
3101 // Convert to integer
Nate Begemanf2f07812004-08-29 08:19:32 +00003102 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
3103 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3).addReg(ConvReg),
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003104 FrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003105 if (DestClass == cByte) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003106 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003107 FrameIdx, 7);
3108 } else if (DestClass == cShort) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003109 addFrameReference(BuildMI(*MBB, IP, PPC::LHZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003110 FrameIdx, 6);
3111 } if (DestClass == cInt) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003112 addFrameReference(BuildMI(*MBB, IP, PPC::LWZ, 2, IntTmp),
Misha Brukmanb097f212004-07-26 18:13:24 +00003113 FrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003114 BuildMI(*MBB, IP, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
3115 BuildMI(*MBB, IP, PPC::B, 1).addMBB(XorMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003116
Misha Brukmanb097f212004-07-26 18:13:24 +00003117 // XorMBB:
3118 // add 2**31 if input was >= 2**31
3119 BB = XorMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00003120 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
Misha Brukmanb097f212004-07-26 18:13:24 +00003121 XorMBB->addSuccessor(PhiMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003122
Misha Brukmanb097f212004-07-26 18:13:24 +00003123 // PhiMBB:
3124 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
3125 BB = PhiMBB;
Misha Brukmand2cbb872004-08-19 21:00:12 +00003126 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(IntTmp).addMBB(OldMBB)
Misha Brukmanb097f212004-07-26 18:13:24 +00003127 .addReg(XorReg).addMBB(XorMBB);
3128 }
3129 }
3130 return;
3131 }
3132
3133 // Check our invariants
3134 assert((SrcClass <= cInt || SrcClass == cLong) &&
3135 "Unhandled source class for cast operation!");
3136 assert((DestClass <= cInt || DestClass == cLong) &&
3137 "Unhandled destination class for cast operation!");
3138
3139 bool sourceUnsigned = SrcTy->isUnsigned() || SrcTy == Type::BoolTy;
3140 bool destUnsigned = DestTy->isUnsigned();
3141
3142 // Unsigned -> Unsigned, clear if larger,
3143 if (sourceUnsigned && destUnsigned) {
3144 // handle long dest class now to keep switch clean
3145 if (DestClass == cLong) {
3146 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003147 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3148 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003149 .addReg(SrcReg+1);
3150 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003151 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3152 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003153 .addReg(SrcReg);
3154 }
3155 return;
3156 }
3157
3158 // handle u{ byte, short, int } x u{ byte, short, int }
3159 unsigned clearBits = (SrcClass == cByte || DestClass == cByte) ? 24 : 16;
3160 switch (SrcClass) {
3161 case cByte:
3162 case cShort:
3163 if (SrcClass == DestClass)
Misha Brukman5b570812004-08-10 22:47:03 +00003164 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003165 else
Misha Brukman5b570812004-08-10 22:47:03 +00003166 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003167 .addImm(0).addImm(clearBits).addImm(31);
3168 break;
3169 case cLong:
3170 ++SrcReg;
3171 // Fall through
3172 case cInt:
3173 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003174 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003175 else
Misha Brukman5b570812004-08-10 22:47:03 +00003176 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003177 .addImm(0).addImm(clearBits).addImm(31);
3178 break;
3179 }
3180 return;
3181 }
3182
3183 // Signed -> Signed
3184 if (!sourceUnsigned && !destUnsigned) {
3185 // handle long dest class now to keep switch clean
3186 if (DestClass == cLong) {
3187 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003188 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3189 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003190 .addReg(SrcReg+1);
3191 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003192 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3193 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003194 .addReg(SrcReg);
3195 }
3196 return;
3197 }
3198
3199 // handle { byte, short, int } x { byte, short, int }
3200 switch (SrcClass) {
3201 case cByte:
3202 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003203 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003204 else
Misha Brukman5b570812004-08-10 22:47:03 +00003205 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003206 break;
3207 case cShort:
3208 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003209 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003210 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003211 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003212 else
Misha Brukman5b570812004-08-10 22:47:03 +00003213 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003214 break;
3215 case cLong:
3216 ++SrcReg;
3217 // Fall through
3218 case cInt:
3219 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003220 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003221 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003222 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003223 else
Misha Brukman5b570812004-08-10 22:47:03 +00003224 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003225 break;
3226 }
3227 return;
3228 }
3229
3230 // Unsigned -> Signed
3231 if (sourceUnsigned && !destUnsigned) {
3232 // handle long dest class now to keep switch clean
3233 if (DestClass == cLong) {
3234 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003235 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3236 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1).
Misha Brukmanb097f212004-07-26 18:13:24 +00003237 addReg(SrcReg+1);
3238 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003239 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3240 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003241 .addReg(SrcReg);
3242 }
3243 return;
3244 }
3245
3246 // handle u{ byte, short, int } -> { byte, short, int }
3247 switch (SrcClass) {
3248 case cByte:
3249 if (DestClass == cByte)
3250 // uByte 255 -> signed byte == -1
Misha Brukman5b570812004-08-10 22:47:03 +00003251 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003252 else
3253 // uByte 255 -> signed short/int == 255
Misha Brukman5b570812004-08-10 22:47:03 +00003254 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003255 .addImm(24).addImm(31);
3256 break;
3257 case cShort:
3258 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003259 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003260 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003261 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003262 else
Misha Brukman5b570812004-08-10 22:47:03 +00003263 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003264 .addImm(16).addImm(31);
3265 break;
3266 case cLong:
3267 ++SrcReg;
3268 // Fall through
3269 case cInt:
3270 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003271 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003272 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003273 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003274 else
Misha Brukman5b570812004-08-10 22:47:03 +00003275 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003276 break;
3277 }
3278 return;
3279 }
3280
3281 // Signed -> Unsigned
3282 if (!sourceUnsigned && destUnsigned) {
3283 // handle long dest class now to keep switch clean
3284 if (DestClass == cLong) {
3285 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003286 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3287 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003288 .addReg(SrcReg+1);
3289 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003290 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3291 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003292 .addReg(SrcReg);
3293 }
3294 return;
3295 }
3296
3297 // handle { byte, short, int } -> u{ byte, short, int }
3298 unsigned clearBits = (DestClass == cByte) ? 24 : 16;
3299 switch (SrcClass) {
3300 case cByte:
3301 case cShort:
3302 if (DestClass == cByte || DestClass == cShort)
3303 // sbyte -1 -> ubyte 0x000000FF
Misha Brukman5b570812004-08-10 22:47:03 +00003304 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003305 .addImm(0).addImm(clearBits).addImm(31);
3306 else
3307 // sbyte -1 -> ubyte 0xFFFFFFFF
Misha Brukman5b570812004-08-10 22:47:03 +00003308 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003309 break;
3310 case cLong:
3311 ++SrcReg;
3312 // Fall through
3313 case cInt:
3314 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003315 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003316 else
Misha Brukman5b570812004-08-10 22:47:03 +00003317 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003318 .addImm(0).addImm(clearBits).addImm(31);
3319 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00003320 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003321 return;
3322 }
3323
3324 // Anything we haven't handled already, we can't (yet) handle at all.
Misha Brukmanb097f212004-07-26 18:13:24 +00003325 std::cerr << "Unhandled cast from " << SrcTy->getDescription()
3326 << "to " << DestTy->getDescription() << '\n';
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003327 abort();
3328}
3329
3330/// visitVANextInst - Implement the va_next instruction...
3331///
Misha Brukmana1dca552004-09-21 18:22:19 +00003332void PPC32ISel::visitVANextInst(VANextInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003333 unsigned VAList = getReg(I.getOperand(0));
3334 unsigned DestReg = getReg(I);
3335
3336 unsigned Size;
Misha Brukman358829f2004-06-21 17:25:55 +00003337 switch (I.getArgType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003338 default:
3339 std::cerr << I;
3340 assert(0 && "Error: bad type for va_next instruction!");
3341 return;
3342 case Type::PointerTyID:
3343 case Type::UIntTyID:
3344 case Type::IntTyID:
3345 Size = 4;
3346 break;
3347 case Type::ULongTyID:
3348 case Type::LongTyID:
3349 case Type::DoubleTyID:
3350 Size = 8;
3351 break;
3352 }
3353
3354 // Increment the VAList pointer...
Misha Brukman5b570812004-08-10 22:47:03 +00003355 BuildMI(BB, PPC::ADDI, 2, DestReg).addReg(VAList).addSImm(Size);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003356}
3357
Misha Brukmana1dca552004-09-21 18:22:19 +00003358void PPC32ISel::visitVAArgInst(VAArgInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003359 unsigned VAList = getReg(I.getOperand(0));
3360 unsigned DestReg = getReg(I);
3361
Misha Brukman358829f2004-06-21 17:25:55 +00003362 switch (I.getType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003363 default:
3364 std::cerr << I;
3365 assert(0 && "Error: bad type for va_next instruction!");
3366 return;
3367 case Type::PointerTyID:
3368 case Type::UIntTyID:
3369 case Type::IntTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003370 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003371 break;
3372 case Type::ULongTyID:
3373 case Type::LongTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003374 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
3375 BuildMI(BB, PPC::LWZ, 2, DestReg+1).addSImm(4).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003376 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003377 case Type::FloatTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003378 BuildMI(BB, PPC::LFS, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukmanb097f212004-07-26 18:13:24 +00003379 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003380 case Type::DoubleTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003381 BuildMI(BB, PPC::LFD, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003382 break;
3383 }
3384}
3385
3386/// visitGetElementPtrInst - instruction-select GEP instructions
3387///
Misha Brukmana1dca552004-09-21 18:22:19 +00003388void PPC32ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003389 if (canFoldGEPIntoLoadOrStore(&I))
3390 return;
3391
Nate Begeman645495d2004-09-23 05:31:33 +00003392 emitGEPOperation(BB, BB->end(), &I, false);
3393}
3394
3395/// emitAdd - A convenience function to emit the necessary code to add a
3396/// constant signed value to a register.
3397///
3398void PPC32ISel::emitAdd(MachineBasicBlock *MBB,
3399 MachineBasicBlock::iterator IP,
3400 unsigned Op0Reg, ConstantSInt *Op1, unsigned DestReg) {
3401 if (canUseAsImmediateForOpcode(Op1, 0)) {
3402 BuildMI(*MBB, IP, PPC::ADDI, 2, DestReg).addReg(Op0Reg)
3403 .addSImm(Op1->getValue());
3404 } else {
3405 unsigned Op1Reg = getReg(Op1, MBB, IP);
3406 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Op0Reg).addReg(Op1Reg);
3407 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003408}
3409
Misha Brukman1013ef52004-07-21 20:09:08 +00003410/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
3411/// constant expression GEP support.
3412///
Misha Brukmana1dca552004-09-21 18:22:19 +00003413void PPC32ISel::emitGEPOperation(MachineBasicBlock *MBB,
3414 MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +00003415 GetElementPtrInst *GEPI, bool GEPIsFolded) {
3416 // If we've already emitted this particular GEP, just return to avoid
3417 // multiple definitions of the base register.
Nate Begemana41fc772004-09-29 02:35:05 +00003418 if (GEPIsFolded && (GEPMap[GEPI].base != 0))
Nate Begeman645495d2004-09-23 05:31:33 +00003419 return;
Nate Begeman645495d2004-09-23 05:31:33 +00003420
3421 Value *Src = GEPI->getOperand(0);
3422 User::op_iterator IdxBegin = GEPI->op_begin()+1;
3423 User::op_iterator IdxEnd = GEPI->op_end();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003424 const TargetData &TD = TM.getTargetData();
3425 const Type *Ty = Src->getType();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003426 int64_t constValue = 0;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003427
3428 // Record the operations to emit the GEP in a vector so that we can emit them
3429 // after having analyzed the entire instruction.
Misha Brukmanb097f212004-07-26 18:13:24 +00003430 std::vector<CollapsedGepOp> ops;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003431
Misha Brukman1013ef52004-07-21 20:09:08 +00003432 // GEPs have zero or more indices; we must perform a struct access
3433 // or array access for each one.
3434 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
3435 ++oi) {
3436 Value *idx = *oi;
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003437 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00003438 // It's a struct access. idx is the index into the structure,
3439 // which names the field. Use the TargetData structure to
3440 // pick out what the layout of the structure is in memory.
3441 // Use the (constant) structure index's value to find the
3442 // right byte offset from the StructLayout class's list of
3443 // structure member offsets.
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003444 unsigned fieldIndex = cast<ConstantUInt>(idx)->getValue();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003445
3446 // StructType member offsets are always constant values. Add it to the
3447 // running total.
Nate Begeman645495d2004-09-23 05:31:33 +00003448 constValue += TD.getStructLayout(StTy)->MemberOffsets[fieldIndex];
Misha Brukmane2eceb52004-07-23 16:08:20 +00003449
Nate Begeman645495d2004-09-23 05:31:33 +00003450 // The next type is the member of the structure selected by the index.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003451 Ty = StTy->getElementType (fieldIndex);
Nate Begeman645495d2004-09-23 05:31:33 +00003452 } else if (const SequentialType *SqTy = dyn_cast<SequentialType>(Ty)) {
Misha Brukman313efcb2004-07-09 15:45:07 +00003453 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
3454 // operand. Handle this case directly now...
3455 if (CastInst *CI = dyn_cast<CastInst>(idx))
3456 if (CI->getOperand(0)->getType() == Type::IntTy ||
3457 CI->getOperand(0)->getType() == Type::UIntTy)
3458 idx = CI->getOperand(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00003459
Misha Brukmane2eceb52004-07-23 16:08:20 +00003460 // It's an array or pointer access: [ArraySize x ElementType].
3461 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
3462 // must find the size of the pointed-to type (Not coincidentally, the next
3463 // type is the type of the elements in the array).
Misha Brukman1013ef52004-07-21 20:09:08 +00003464 Ty = SqTy->getElementType();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003465 unsigned elementSize = TD.getTypeSize(Ty);
Misha Brukman1013ef52004-07-21 20:09:08 +00003466
Misha Brukmane2eceb52004-07-23 16:08:20 +00003467 if (ConstantInt *C = dyn_cast<ConstantInt>(idx)) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00003468 if (ConstantSInt *CS = dyn_cast<ConstantSInt>(C))
3469 constValue += CS->getValue() * elementSize;
3470 else if (ConstantUInt *CU = dyn_cast<ConstantUInt>(C))
3471 constValue += CU->getValue() * elementSize;
3472 else
3473 assert(0 && "Invalid ConstantInt GEP index type!");
3474 } else {
Nate Begeman645495d2004-09-23 05:31:33 +00003475 // Push current gep state to this point as an add and multiply
3476 ops.push_back(CollapsedGepOp(
3477 ConstantSInt::get(Type::IntTy, constValue),
3478 idx, ConstantUInt::get(Type::UIntTy, elementSize)));
3479
Misha Brukmane2eceb52004-07-23 16:08:20 +00003480 constValue = 0;
Misha Brukman313efcb2004-07-09 15:45:07 +00003481 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003482 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003483 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003484 // Emit instructions for all the collapsed ops
Nate Begeman645495d2004-09-23 05:31:33 +00003485 unsigned indexReg = 0;
Misha Brukmanb097f212004-07-26 18:13:24 +00003486 for(std::vector<CollapsedGepOp>::iterator cgo_i = ops.begin(),
Misha Brukmane2eceb52004-07-23 16:08:20 +00003487 cgo_e = ops.end(); cgo_i != cgo_e; ++cgo_i) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003488 CollapsedGepOp& cgo = *cgo_i;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003489
Nate Begeman645495d2004-09-23 05:31:33 +00003490 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
3491 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
3492 doMultiplyConst(MBB, IP, TmpReg1, cgo.index, cgo.size);
3493 emitAdd(MBB, IP, TmpReg1, cgo.offset, TmpReg2);
3494
3495 if (indexReg == 0)
3496 indexReg = TmpReg2;
3497 else {
3498 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
3499 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg3).addReg(indexReg).addReg(TmpReg2);
3500 indexReg = TmpReg3;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003501 }
Misha Brukman2fec9902004-06-21 20:22:03 +00003502 }
Nate Begeman645495d2004-09-23 05:31:33 +00003503
3504 // We now have a base register, an index register, and possibly a constant
3505 // remainder. If the GEP is going to be folded, we try to generate the
3506 // optimal addressing mode.
3507 unsigned TargetReg = getReg(GEPI, MBB, IP);
3508 unsigned basePtrReg = getReg(Src, MBB, IP);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003509 ConstantSInt *remainder = ConstantSInt::get(Type::IntTy, constValue);
3510
Misha Brukmanb097f212004-07-26 18:13:24 +00003511 // If we are emitting this during a fold, copy the current base register to
3512 // the target, and save the current constant offset so the folding load or
3513 // store can try and use it as an immediate.
3514 if (GEPIsFolded) {
Nate Begeman645495d2004-09-23 05:31:33 +00003515 if (indexReg == 0) {
3516 if (!canUseAsImmediateForOpcode(remainder, 0)) {
3517 indexReg = getReg(remainder, MBB, IP);
3518 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003519 }
Nate Begeman645495d2004-09-23 05:31:33 +00003520 } else {
3521 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3522 emitAdd(MBB, IP, indexReg, remainder, TmpReg);
3523 indexReg = TmpReg;
3524 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003525 }
Misha Brukman5b570812004-08-10 22:47:03 +00003526 BuildMI (*MBB, IP, PPC::OR, 2, TargetReg).addReg(basePtrReg)
Nate Begemanb64af912004-08-10 20:42:36 +00003527 .addReg(basePtrReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003528 GEPMap[GEPI] = FoldedGEP(TargetReg, indexReg, remainder);
Misha Brukmanb097f212004-07-26 18:13:24 +00003529 return;
3530 }
Nate Begemanb64af912004-08-10 20:42:36 +00003531
Nate Begeman645495d2004-09-23 05:31:33 +00003532 // We're not folding, so collapse the base, index, and any remainder into the
3533 // destination register.
3534 if (indexReg != 0) {
Nate Begemanb64af912004-08-10 20:42:36 +00003535 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begeman645495d2004-09-23 05:31:33 +00003536 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg).addReg(indexReg).addReg(basePtrReg);
Nate Begemanb64af912004-08-10 20:42:36 +00003537 basePtrReg = TmpReg;
3538 }
Nate Begeman645495d2004-09-23 05:31:33 +00003539 emitAdd(MBB, IP, basePtrReg, remainder, TargetReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003540}
3541
3542/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
3543/// frame manager, otherwise do it the hard way.
3544///
Misha Brukmana1dca552004-09-21 18:22:19 +00003545void PPC32ISel::visitAllocaInst(AllocaInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003546 // If this is a fixed size alloca in the entry block for the function, we
3547 // statically stack allocate the space, so we don't need to do anything here.
3548 //
3549 if (dyn_castFixedAlloca(&I)) return;
3550
3551 // Find the data size of the alloca inst's getAllocatedType.
3552 const Type *Ty = I.getAllocatedType();
3553 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
3554
3555 // Create a register to hold the temporary result of multiplying the type size
3556 // constant by the variable amount.
3557 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003558
3559 // TotalSizeReg = mul <numelements>, <TypeSize>
3560 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003561 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, TySize);
3562 doMultiplyConst(BB, MBBI, TotalSizeReg, I.getArraySize(), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003563
3564 // AddedSize = add <TotalSizeReg>, 15
3565 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003566 BuildMI(BB, PPC::ADDI, 2, AddedSizeReg).addReg(TotalSizeReg).addSImm(15);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003567
3568 // AlignedSize = and <AddedSize>, ~15
3569 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003570 BuildMI(BB, PPC::RLWINM, 4, AlignedSize).addReg(AddedSizeReg).addImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00003571 .addImm(0).addImm(27);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003572
3573 // Subtract size from stack pointer, thereby allocating some space.
Misha Brukman5b570812004-08-10 22:47:03 +00003574 BuildMI(BB, PPC::SUB, 2, PPC::R1).addReg(PPC::R1).addReg(AlignedSize);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003575
3576 // Put a pointer to the space into the result register, by copying
3577 // the stack pointer.
Misha Brukman5b570812004-08-10 22:47:03 +00003578 BuildMI(BB, PPC::OR, 2, getReg(I)).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003579
3580 // Inform the Frame Information that we have just allocated a variable-sized
3581 // object.
3582 F->getFrameInfo()->CreateVariableSizedObject();
3583}
3584
3585/// visitMallocInst - Malloc instructions are code generated into direct calls
3586/// to the library malloc.
3587///
Misha Brukmana1dca552004-09-21 18:22:19 +00003588void PPC32ISel::visitMallocInst(MallocInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003589 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3590 unsigned Arg;
3591
3592 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3593 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3594 } else {
3595 Arg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003596 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003597 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, AllocSize);
3598 doMultiplyConst(BB, MBBI, Arg, I.getOperand(0), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003599 }
3600
3601 std::vector<ValueRecord> Args;
3602 Args.push_back(ValueRecord(Arg, Type::UIntTy));
Misha Brukman2fec9902004-06-21 20:22:03 +00003603 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003604 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(mallocFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003605 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003606 TM.CalledFunctions.insert(mallocFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003607}
3608
3609
3610/// visitFreeInst - Free instructions are code gen'd to call the free libc
3611/// function.
3612///
Misha Brukmana1dca552004-09-21 18:22:19 +00003613void PPC32ISel::visitFreeInst(FreeInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003614 std::vector<ValueRecord> Args;
3615 Args.push_back(ValueRecord(I.getOperand(0)));
Misha Brukman2fec9902004-06-21 20:22:03 +00003616 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003617 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(freeFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003618 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003619 TM.CalledFunctions.insert(freeFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003620}
3621
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003622/// createPPC32ISelSimple - This pass converts an LLVM function into a machine
3623/// code representation is a very simple peep-hole fashion.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003624///
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003625FunctionPass *llvm::createPPC32ISelSimple(TargetMachine &TM) {
Misha Brukmana1dca552004-09-21 18:22:19 +00003626 return new PPC32ISel(TM);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003627}