blob: a42ff7849e8cdd075aec2d077d517f2d229ab62e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Craig Topperc1f6f422012-03-17 07:33:42 +000018#include "ARM.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000019#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Target/TargetLowering.h"
Evan Cheng31446872010-07-23 22:39:59 +000021#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000022#include "llvm/CodeGen/FastISel.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000024#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include <vector>
26
27namespace llvm {
28 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000029
30 namespace ARMISD {
31 // ARM Specific DAG Nodes
32 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000033 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000034 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000035
36 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
37 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng53519f02011-01-21 18:55:51 +000038 WrapperDYN, // WrapperDYN - A wrapper node for TargetGlobalAddress in
39 // DYN mode.
Evan Cheng5de5d4b2011-01-17 08:03:18 +000040 WrapperPIC, // WrapperPIC - A wrapper node for TargetGlobalAddress in
41 // PIC mode.
Evan Chenga8e29892007-01-19 07:51:42 +000042 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000043
Manman Ren763a75d2012-06-01 02:44:42 +000044 // Add pseudo op to model memcpy for struct byval.
45 COPY_STRUCT_BYVAL,
46
Evan Chenga8e29892007-01-19 07:51:42 +000047 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000048 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000049 CALL_NOLINK, // Function call with branch not branch-and-link.
50 tCALL, // Thumb function call.
51 BRCOND, // Conditional branch.
52 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000053 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000054 RET_FLAG, // Return with a flag operand.
55
56 PIC_ADD, // Add with a PC operand and a PIC label.
57
58 CMP, // ARM compare instructions.
Bill Wendlingad5c8802012-06-11 08:07:26 +000059 CMN, // ARM CMN instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000060 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000061 CMPFP, // ARM VFP compare instruction, sets FPSCR.
62 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
63 FMSTAT, // ARM fmstat instruction.
Evan Chengc892aeb2012-02-23 01:19:06 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 CMOV, // ARM conditional move instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000066
Evan Cheng218977b2010-07-13 19:27:42 +000067 BCC_i64,
68
Jim Grosbach3482c802010-01-18 19:58:49 +000069 RBIT, // ARM bitreverse instruction
70
Bob Wilson76a312b2010-03-19 22:51:32 +000071 FTOSI, // FP to sint within a FP register.
72 FTOUI, // FP to uint within a FP register.
73 SITOF, // sint to FP within a FP register.
74 UITOF, // uint to FP within a FP register.
75
Evan Chenga8e29892007-01-19 07:51:42 +000076 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
77 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
78 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000079
Evan Cheng342e3162011-08-30 01:34:54 +000080 ADDC, // Add with carry
81 ADDE, // Add using carry
82 SUBC, // Sub with carry
83 SUBE, // Sub using carry
84
Jim Grosbache5165492009-11-09 00:11:35 +000085 VMOVRRD, // double to two gprs.
86 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087
Jim Grosbache4ad3872010-10-19 23:27:08 +000088 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
89 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000090
Dale Johannesen51e28e62010-06-03 21:09:53 +000091 TC_RETURN, // Tail call return pseudo.
92
Bob Wilson5bafff32009-06-22 23:27:02 +000093 THREAD_POINTER,
94
Evan Cheng86198642009-08-07 00:34:42 +000095 DYN_ALLOC, // Dynamic allocation on the stack.
96
Bob Wilsonf74a4292010-10-30 00:54:37 +000097 MEMBARRIER, // Memory barrier (DMB)
98 MEMBARRIER_MCR, // Memory barrier (MCR)
Evan Chengdfed19f2010-11-03 06:34:55 +000099
100 PRELOAD, // Preload
Andrew Trick5adfba22011-04-23 03:24:11 +0000101
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 VCEQ, // Vector compare equal.
Owen Andersonc24cb352010-11-08 23:21:22 +0000103 VCEQZ, // Vector compare equal to zero.
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 VCGE, // Vector compare greater than or equal.
Owen Andersonc24cb352010-11-08 23:21:22 +0000105 VCGEZ, // Vector compare greater than or equal to zero.
106 VCLEZ, // Vector compare less than or equal to zero.
Bob Wilson5bafff32009-06-22 23:27:02 +0000107 VCGEU, // Vector compare unsigned greater than or equal.
108 VCGT, // Vector compare greater than.
Owen Andersonc24cb352010-11-08 23:21:22 +0000109 VCGTZ, // Vector compare greater than zero.
110 VCLTZ, // Vector compare less than zero.
Bob Wilson5bafff32009-06-22 23:27:02 +0000111 VCGTU, // Vector compare unsigned greater than.
112 VTST, // Vector test bits.
113
114 // Vector shift by immediate:
115 VSHL, // ...left
116 VSHRs, // ...right (signed)
117 VSHRu, // ...right (unsigned)
118 VSHLLs, // ...left long (signed)
119 VSHLLu, // ...left long (unsigned)
120 VSHLLi, // ...left long (with maximum shift count)
121 VSHRN, // ...right narrow
122
123 // Vector rounding shift by immediate:
124 VRSHRs, // ...right (signed)
125 VRSHRu, // ...right (unsigned)
126 VRSHRN, // ...right narrow
127
128 // Vector saturating shift by immediate:
129 VQSHLs, // ...left (signed)
130 VQSHLu, // ...left (unsigned)
131 VQSHLsu, // ...left (signed to unsigned)
132 VQSHRNs, // ...right narrow (signed)
133 VQSHRNu, // ...right narrow (unsigned)
134 VQSHRNsu, // ...right narrow (signed to unsigned)
135
136 // Vector saturating rounding shift by immediate:
137 VQRSHRNs, // ...right narrow (signed)
138 VQRSHRNu, // ...right narrow (unsigned)
139 VQRSHRNsu, // ...right narrow (signed to unsigned)
140
141 // Vector shift and insert:
142 VSLI, // ...left
143 VSRI, // ...right
144
145 // Vector get lane (VMOV scalar to ARM core register)
146 // (These are used for 8- and 16-bit element types only.)
147 VGETLANEu, // zero-extend vector extract element
148 VGETLANEs, // sign-extend vector extract element
149
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000150 // Vector move immediate and move negated immediate:
Bob Wilsoncba270d2010-07-13 21:16:48 +0000151 VMOVIMM,
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000152 VMVNIMM,
153
Evan Chengeaa192a2011-11-15 02:12:34 +0000154 // Vector move f32 immediate:
155 VMOVFPIMM,
156
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000157 // Vector duplicate:
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000158 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000159 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000160
Bob Wilsond8e17572009-08-12 22:31:50 +0000161 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000162 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000163 VREV64, // reverse elements within 64-bit doublewords
164 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000165 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000166 VZIP, // zip (interleave)
167 VUZP, // unzip (deinterleave)
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000168 VTRN, // transpose
Bill Wendling69a05a72011-03-14 23:02:38 +0000169 VTBL1, // 1-register shuffle with mask
170 VTBL2, // 2-register shuffle with mask
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000171
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000172 // Vector multiply long:
173 VMULLs, // ...signed
174 VMULLu, // ...unsigned
175
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000176 UMLAL, // 64bit Unsigned Accumulate Multiply
177 SMLAL, // 64bit Signed Accumulate Multiply
178
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000179 // Operands of the standard BUILD_VECTOR node are not legalized, which
180 // is fine if BUILD_VECTORs are always lowered to shuffles or other
181 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
182 // operands need to be legalized. Define an ARM-specific version of
183 // BUILD_VECTOR for this purpose.
184 BUILD_VECTOR,
185
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000186 // Floating-point max and min:
187 FMAX,
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000188 FMIN,
189
190 // Bit-field insert
Owen Andersond9668172010-11-03 22:44:51 +0000191 BFI,
Andrew Trick5adfba22011-04-23 03:24:11 +0000192
Owen Andersond9668172010-11-03 22:44:51 +0000193 // Vector OR with immediate
Owen Anderson080c0922010-11-05 19:27:46 +0000194 VORRIMM,
195 // Vector AND with NOT of immediate
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000196 VBICIMM,
197
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000198 // Vector bitwise select
199 VBSL,
200
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000201 // Vector load N-element structure to all lanes:
202 VLD2DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
203 VLD3DUP,
Bob Wilson1c3ef902011-02-07 17:43:21 +0000204 VLD4DUP,
205
206 // NEON loads with post-increment base updates:
207 VLD1_UPD,
208 VLD2_UPD,
209 VLD3_UPD,
210 VLD4_UPD,
211 VLD2LN_UPD,
212 VLD3LN_UPD,
213 VLD4LN_UPD,
214 VLD2DUP_UPD,
215 VLD3DUP_UPD,
216 VLD4DUP_UPD,
217
218 // NEON stores with post-increment base updates:
219 VST1_UPD,
220 VST2_UPD,
221 VST3_UPD,
222 VST4_UPD,
223 VST2LN_UPD,
224 VST3LN_UPD,
Eli Friedman2bdffe42011-08-31 00:31:29 +0000225 VST4LN_UPD,
226
227 // 64-bit atomic ops (value split into two registers)
228 ATOMADD64_DAG,
229 ATOMSUB64_DAG,
230 ATOMOR64_DAG,
231 ATOMXOR64_DAG,
232 ATOMAND64_DAG,
233 ATOMNAND64_DAG,
234 ATOMSWAP64_DAG,
Silviu Baranga35b3df62012-11-29 14:41:25 +0000235 ATOMCMPXCHG64_DAG,
236 ATOMMIN64_DAG,
237 ATOMUMIN64_DAG,
238 ATOMMAX64_DAG,
239 ATOMUMAX64_DAG
Evan Chenga8e29892007-01-19 07:51:42 +0000240 };
241 }
242
Bob Wilson5bafff32009-06-22 23:27:02 +0000243 /// Define some predicates that are used for node matching.
244 namespace ARM {
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000245 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson5bafff32009-06-22 23:27:02 +0000246 }
247
Bob Wilson261f2a22009-05-20 16:30:25 +0000248 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000249 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000250
Evan Chenga8e29892007-01-19 07:51:42 +0000251 class ARMTargetLowering : public TargetLowering {
Evan Chenga8e29892007-01-19 07:51:42 +0000252 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000253 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Dmitri Gribenko79c07d22012-11-15 16:51:49 +0000255 virtual unsigned getJumpTableEncoding() const;
Jim Grosbache1102ca2010-07-19 17:20:38 +0000256
Dan Gohmand858e902010-04-17 15:26:15 +0000257 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000258
259 /// ReplaceNodeResults - Replace the results of node with an illegal result
260 /// type with new values built out of custom code.
261 ///
262 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000263 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000264
Evan Chenga8e29892007-01-19 07:51:42 +0000265 virtual const char *getTargetNodeName(unsigned Opcode) const;
266
Nadav Rotem9f40cb32012-09-02 12:10:19 +0000267 virtual bool isSelectSupported(SelectSupportKind Kind) const {
268 // ARM does not support scalar condition selects on vectors.
269 return (Kind != ScalarCondVectorVal);
270 }
271
Duncan Sands28b77e92011-09-06 19:07:46 +0000272 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
273 virtual EVT getSetCCResultType(EVT VT) const;
274
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000275 virtual MachineBasicBlock *
276 EmitInstrWithCustomInserter(MachineInstr *MI,
277 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000278
Evan Cheng37fefc22011-08-30 19:09:48 +0000279 virtual void
280 AdjustInstrPostInstrSelection(MachineInstr *MI, SDNode *Node) const;
281
Evan Chenge721f5c2011-07-13 00:42:17 +0000282 SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
Evan Cheng31959b12011-02-02 01:06:55 +0000283 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
284
285 bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const;
286
Bill Wendlingaf566342009-08-15 21:21:19 +0000287 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
288 /// unaligned memory accesses. of the specified type.
Bill Wendlingaf566342009-08-15 21:21:19 +0000289 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
290
Lang Hames1a1d1fc2011-11-02 22:52:45 +0000291 virtual EVT getOptimalMemOpType(uint64_t Size,
292 unsigned DstAlign, unsigned SrcAlign,
Lang Hamesa1e78882011-11-02 23:37:04 +0000293 bool IsZeroVal,
Lang Hames1a1d1fc2011-11-02 22:52:45 +0000294 bool MemcpyStrSrc,
295 MachineFunction &MF) const;
296
Chris Lattnerc9addb72007-03-30 23:15:24 +0000297 /// isLegalAddressingMode - Return true if the addressing mode represented
298 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000299 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000300 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000301
Evan Cheng77e47512009-11-11 19:05:52 +0000302 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach18f30e62010-06-02 21:53:11 +0000303 /// icmp immediate, that is the target has icmp instructions which can
304 /// compare a register against the immediate without having to materialize
305 /// the immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000306 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000307
Dan Gohmancca82142011-05-03 00:46:49 +0000308 /// isLegalAddImmediate - Return true if the specified immediate is legal
309 /// add immediate, that is the target has add instructions which can
310 /// add a register and the immediate without having to materialize
311 /// the immediate into a register.
312 virtual bool isLegalAddImmediate(int64_t Imm) const;
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314 /// getPreIndexedAddressParts - returns true by value, base pointer and
315 /// offset pointer and addressing mode by reference if the node's address
316 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000317 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
318 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000319 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000320 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000321
322 /// getPostIndexedAddressParts - returns true by value, base pointer and
323 /// offset pointer and addressing mode by reference if this node can be
324 /// combined with a load / store to form a post-indexed load / store.
325 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000326 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000327 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000328 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000329
Dan Gohman475871a2008-07-27 21:46:04 +0000330 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000331 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000332 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000333 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000334 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000335
336
Evan Cheng55d42002011-01-08 01:24:27 +0000337 virtual bool ExpandInlineAsm(CallInst *CI) const;
338
Chris Lattner4234f572007-03-25 02:14:49 +0000339 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000340
341 /// Examine constraint string and operand type and determine a weight value.
342 /// The operand object must already have been set up with the operand type.
343 ConstraintWeight getSingleConstraintMatchWeight(
344 AsmOperandInfo &info, const char *constraint) const;
345
Jim Grosbach6aa71972009-05-13 22:32:43 +0000346 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000347 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000348 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000349
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000350 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
351 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
352 /// true it means one of the asm constraint of the inline asm instruction
353 /// being processed is 'm'.
354 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000355 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000356 std::vector<SDValue> &Ops,
357 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000358
Dan Gohman419e4f92010-05-11 16:21:03 +0000359 const ARMSubtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000360 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000361 }
362
Evan Cheng06b666c2010-05-15 02:18:07 +0000363 /// getRegClassFor - Return the register class that should be used for the
364 /// specified value type.
Craig Topper44d23822012-02-22 05:59:10 +0000365 virtual const TargetRegisterClass *getRegClassFor(EVT VT) const;
Evan Cheng06b666c2010-05-15 02:18:07 +0000366
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000367 /// getMaximalGlobalOffset - Returns the maximal possible offset which can
368 /// be used for loads / stores from the global.
369 virtual unsigned getMaximalGlobalOffset() const;
370
Eric Christopherab695882010-07-21 22:26:11 +0000371 /// createFastISel - This method returns a target specific FastISel object,
372 /// or null if the target does not support "fast" ISel.
Bob Wilsond49edb72012-08-03 04:06:28 +0000373 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
374 const TargetLibraryInfo *libInfo) const;
Eric Christopherab695882010-07-21 22:26:11 +0000375
Evan Cheng1cc39842010-05-20 23:26:43 +0000376 Sched::Preference getSchedulingPreference(SDNode *N) const;
377
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000378 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000379 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000380
381 /// isFPImmLegal - Returns true if the target can instruction select the
382 /// specified FP immediate natively. If false, the legalizer will
383 /// materialize the FP immediate as a load from a constant pool.
384 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
385
Bob Wilson65ffec42010-09-21 17:56:22 +0000386 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
387 const CallInst &I,
388 unsigned Intrinsic) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000389 protected:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000390 std::pair<const TargetRegisterClass*, uint8_t>
391 findRepresentativeClass(EVT VT) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000392
Evan Chenga8e29892007-01-19 07:51:42 +0000393 private:
394 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
395 /// make the right decision when generating code for different targets.
396 const ARMSubtarget *Subtarget;
397
Evan Cheng31446872010-07-23 22:39:59 +0000398 const TargetRegisterInfo *RegInfo;
399
Evan Cheng3ef1c872010-09-10 01:29:16 +0000400 const InstrItineraryData *Itins;
401
Bob Wilsond2559bf2009-07-13 18:11:36 +0000402 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000403 ///
404 unsigned ARMPCLabelIndex;
405
Craig Topper0faf46c2012-08-12 03:16:37 +0000406 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
407 void addDRTypeForNEON(MVT VT);
408 void addQRTypeForNEON(MVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000409
410 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000411 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000412 SDValue Chain, SDValue &Arg,
413 RegsToPassVector &RegsToPass,
414 CCValAssign &VA, CCValAssign &NextVA,
415 SDValue &StackPtr,
416 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000417 ISD::ArgFlagsTy Flags) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000418 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmand858e902010-04-17 15:26:15 +0000419 SDValue &Root, SelectionDAG &DAG,
420 DebugLoc dl) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000421
Jim Grosbach18f30e62010-06-02 21:53:11 +0000422 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
423 bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000424 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
425 DebugLoc dl, SelectionDAG &DAG,
426 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000427 ISD::ArgFlagsTy Flags) const;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000428 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000429 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha87ded22010-02-08 23:22:00 +0000430 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000431 const ARMSubtarget *Subtarget) const;
432 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
433 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
434 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
435 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000436 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000437 SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000438 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgfd5abd52012-05-04 09:40:39 +0000439 SelectionDAG &DAG,
440 TLSModel::Model model) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000441 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
442 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Bill Wendlingde2b1512010-08-11 08:43:16 +0000443 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000444 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
445 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng515fe3a2010-07-08 02:08:50 +0000446 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng2457f2c2010-05-22 01:47:14 +0000447 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000448 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000449 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
450 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemand1fb5832010-08-03 21:31:55 +0000451 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Lang Hames45b5f882012-03-15 18:49:02 +0000452 SDValue LowerConstantFP(SDValue Op, SelectionDAG &DAG,
453 const ARMSubtarget *ST) const;
Andrew Trick5adfba22011-04-23 03:24:11 +0000454 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Bob Wilson11a1dff2011-01-07 21:37:30 +0000455 const ARMSubtarget *ST) const;
456
457 SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000458
Dan Gohman98ca4f22009-08-05 01:29:28 +0000459 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000460 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000461 const SmallVectorImpl<ISD::InputArg> &Ins,
462 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000463 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000464
465 virtual SDValue
466 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000467 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000468 const SmallVectorImpl<ISD::InputArg> &Ins,
469 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000470 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000471
Stuart Hastingsc7315872011-04-20 16:47:52 +0000472 void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +0000473 DebugLoc dl, SDValue &Chain,
474 const Value *OrigArg,
475 unsigned OffsetFromOrigArg,
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +0000476 unsigned ArgOffset,
477 bool ForceMutable = false)
Stuart Hastingsc7315872011-04-20 16:47:52 +0000478 const;
479
480 void computeRegArea(CCState &CCInfo, MachineFunction &MF,
481 unsigned &VARegSize, unsigned &VARegSaveSize) const;
482
Dan Gohman98ca4f22009-08-05 01:29:28 +0000483 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000484 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000485 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000486
Stuart Hastingsf222e592011-02-28 17:17:53 +0000487 /// HandleByVal - Target-specific cleanup for ByVal support.
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +0000488 virtual void HandleByVal(CCState *, unsigned &, unsigned) const;
Stuart Hastingsf222e592011-02-28 17:17:53 +0000489
Dale Johannesen51e28e62010-06-03 21:09:53 +0000490 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
491 /// for tail call optimization. Targets which want to do tail call
492 /// optimization should implement this function.
493 bool IsEligibleForTailCallOptimization(SDValue Callee,
494 CallingConv::ID CalleeCC,
495 bool isVarArg,
496 bool isCalleeStructRet,
497 bool isCallerStructRet,
498 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000499 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000500 const SmallVectorImpl<ISD::InputArg> &Ins,
501 SelectionDAG& DAG) const;
Benjamin Kramer350c0082012-11-28 20:55:10 +0000502
503 virtual bool CanLowerReturn(CallingConv::ID CallConv,
504 MachineFunction &MF, bool isVarArg,
505 const SmallVectorImpl<ISD::OutputArg> &Outs,
506 LLVMContext &Context) const;
507
Dan Gohman98ca4f22009-08-05 01:29:28 +0000508 virtual SDValue
509 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000510 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000511 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000512 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000513 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng06b53c02009-11-12 07:13:11 +0000514
Evan Chengbf010eb2012-04-10 01:51:00 +0000515 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Cheng3d2125c2010-11-30 23:55:39 +0000516
Evan Cheng485fafc2011-03-21 01:19:09 +0000517 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
518
Evan Cheng06b53c02009-11-12 07:13:11 +0000519 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +0000520 SDValue &ARMcc, SelectionDAG &DAG, DebugLoc dl) const;
521 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
522 SelectionDAG &DAG, DebugLoc dl) const;
Bob Wilson79f56c92011-03-08 01:17:20 +0000523 SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
Evan Cheng218977b2010-07-13 19:27:42 +0000524
525 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000526
Jim Grosbache801dc42009-12-12 01:40:06 +0000527 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
528 MachineBasicBlock *BB,
529 unsigned Size) const;
530 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
531 MachineBasicBlock *BB,
532 unsigned Size,
533 unsigned BinOpcode) const;
Eli Friedman2bdffe42011-08-31 00:31:29 +0000534 MachineBasicBlock *EmitAtomicBinary64(MachineInstr *MI,
535 MachineBasicBlock *BB,
536 unsigned Op1,
537 unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +0000538 bool NeedsCarry = false,
Silviu Baranga35b3df62012-11-29 14:41:25 +0000539 bool IsCmpxchg = false,
540 bool IsMinMax = false,
541 ARMCC::CondCodes CC = ARMCC::AL) const;
Jim Grosbachf7da8822011-04-26 19:44:18 +0000542 MachineBasicBlock * EmitAtomicBinaryMinMax(MachineInstr *MI,
543 MachineBasicBlock *BB,
544 unsigned Size,
545 bool signExtend,
546 ARMCC::CondCodes Cond) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000547
Bill Wendlinge29fa1d2011-10-06 22:18:16 +0000548 void SetupEntryBlockForSjLj(MachineInstr *MI,
549 MachineBasicBlock *MBB,
550 MachineBasicBlock *DispatchBB, int FI) const;
551
Bill Wendlingf7e4aef2011-10-03 21:25:38 +0000552 MachineBasicBlock *EmitSjLjDispatchBlock(MachineInstr *MI,
553 MachineBasicBlock *MBB) const;
554
Andrew Trick1c3af772011-04-23 03:55:32 +0000555 bool RemapAddSubWithFlags(MachineInstr *MI, MachineBasicBlock *BB) const;
Manman Ren68f25572012-06-01 19:33:18 +0000556
557 MachineBasicBlock *EmitStructByval(MachineInstr *MI,
558 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000559 };
Andrew Trick5adfba22011-04-23 03:24:11 +0000560
Owen Anderson36fa3ea2010-11-05 21:57:54 +0000561 enum NEONModImmType {
562 VMOVModImm,
563 VMVNModImm,
564 OtherModImm
565 };
Andrew Trick5adfba22011-04-23 03:24:11 +0000566
567
Eric Christopherab695882010-07-21 22:26:11 +0000568 namespace ARM {
Bob Wilsond49edb72012-08-03 04:06:28 +0000569 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
570 const TargetLibraryInfo *libInfo);
Eric Christopherab695882010-07-21 22:26:11 +0000571 }
Evan Chenga8e29892007-01-19 07:51:42 +0000572}
573
574#endif // ARMISELLOWERING_H