blob: 0c67149b76147d12ac0cd8f4be633aec1a531016 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetInstrInfo.h"
33#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000039#include "llvm/ADT/DepthFirstIterator.h"
40#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000041#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000043#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000044#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Dan Gohman844731a2008-05-13 00:00:25 +000048// Hidden options for help debugging.
49static cl::opt<bool> DisableReMat("disable-rematerialization",
50 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000051
Dan Gohman844731a2008-05-13 00:00:25 +000052static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
53 cl::init(true), cl::Hidden);
54static cl::opt<int> SplitLimit("split-limit",
55 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000056
Dan Gohman4c8f8702008-07-25 15:08:37 +000057static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
58
Owen Andersonae339ba2008-08-19 00:17:30 +000059static cl::opt<bool> EnableFastSpilling("fast-spill",
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000063STATISTIC(numFolds , "Number of loads/stores folded into instructions");
64STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000065
Devang Patel19974732007-05-03 01:11:54 +000066char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000067static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000070 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000071 AU.addRequired<AliasAnalysis>();
72 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000073 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000075 AU.addPreservedID(MachineLoopInfoID);
76 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000077
78 if (!StrongPHIElim) {
79 AU.addPreservedID(PHIEliminationID);
80 AU.addRequiredID(PHIEliminationID);
81 }
82
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000083 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000085}
86
Chris Lattnerf7da2c72006-08-24 22:43:55 +000087void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000088 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000089 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000090 E = r2iMap_.end(); I != E; ++I)
91 delete I->second;
92
Evan Cheng3f32d652008-06-04 09:18:41 +000093 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000094 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000095 mi2iMap_.clear();
96 i2miMap_.clear();
97 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000098 terminatorGaps.clear();
99
Evan Chengdd199d22007-09-06 01:07:24 +0000100 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
101 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +0000102 while (!ClonedMIs.empty()) {
103 MachineInstr *MI = ClonedMIs.back();
104 ClonedMIs.pop_back();
105 mf_->DeleteMachineInstr(MI);
106 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000107}
108
Evan Cheng6ade93b2009-08-05 03:53:14 +0000109static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
110 const TargetInstrInfo *tii_) {
111 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
112 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
113 Reg == SrcReg)
114 return true;
115
116 if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
117 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
118 MI->getOperand(2).getReg() == Reg)
119 return true;
120 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG &&
121 MI->getOperand(1).getReg() == Reg)
122 return true;
123 return false;
124}
125
Evan Cheng2578ba22009-07-01 01:59:31 +0000126/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
127/// there is one implicit_def for each use. Add isUndef marker to
128/// implicit_def defs and their uses.
129void LiveIntervals::processImplicitDefs() {
130 SmallSet<unsigned, 8> ImpDefRegs;
131 SmallVector<MachineInstr*, 8> ImpDefMIs;
132 MachineBasicBlock *Entry = mf_->begin();
133 SmallPtrSet<MachineBasicBlock*,16> Visited;
134 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
135 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
136 DFI != E; ++DFI) {
137 MachineBasicBlock *MBB = *DFI;
138 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
139 I != E; ) {
140 MachineInstr *MI = &*I;
141 ++I;
142 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
143 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000144 ImpDefRegs.insert(Reg);
145 ImpDefMIs.push_back(MI);
146 continue;
147 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000148
149 bool ChangedToImpDef = false;
150 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000151 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000152 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000153 continue;
154 unsigned Reg = MO.getReg();
155 if (!Reg)
156 continue;
157 if (!ImpDefRegs.count(Reg))
158 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000159 // Use is a copy, just turn it into an implicit_def.
Evan Cheng6ade93b2009-08-05 03:53:14 +0000160 if (CanTurnIntoImplicitDef(MI, Reg, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000161 bool isKill = MO.isKill();
162 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
163 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
164 MI->RemoveOperand(j);
165 if (isKill)
166 ImpDefRegs.erase(Reg);
167 ChangedToImpDef = true;
168 break;
169 }
170
Evan Cheng2578ba22009-07-01 01:59:31 +0000171 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000172 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
173 // Make sure other uses of
174 for (unsigned j = i+1; j != e; ++j) {
175 MachineOperand &MOJ = MI->getOperand(j);
176 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
177 MOJ.setIsUndef();
178 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000179 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000180 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000181 }
182
Evan Cheng459a7c62009-07-01 08:19:36 +0000183 if (ChangedToImpDef) {
184 // Backtrack to process this new implicit_def.
185 --I;
186 } else {
187 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
188 MachineOperand& MO = MI->getOperand(i);
189 if (!MO.isReg() || !MO.isDef())
190 continue;
191 ImpDefRegs.erase(MO.getReg());
192 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000193 }
194 }
195
196 // Any outstanding liveout implicit_def's?
197 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
198 MachineInstr *MI = ImpDefMIs[i];
199 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000200 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
201 !ImpDefRegs.count(Reg)) {
202 // Delete all "local" implicit_def's. That include those which define
203 // physical registers since they cannot be liveout.
204 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000205 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000206 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000207
208 // If there are multiple defs of the same register and at least one
209 // is not an implicit_def, do not insert implicit_def's before the
210 // uses.
211 bool Skip = false;
212 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
213 DE = mri_->def_end(); DI != DE; ++DI) {
214 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
215 Skip = true;
216 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000217 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000218 }
219 if (Skip)
220 continue;
221
Evan Chengd129d732009-07-17 19:43:40 +0000222 // The only implicit_def which we want to keep are those that are live
223 // out of its block.
224 MI->eraseFromParent();
225
Evan Cheng459a7c62009-07-01 08:19:36 +0000226 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
227 UE = mri_->use_end(); UI != UE; ) {
228 MachineOperand &RMO = UI.getOperand();
229 MachineInstr *RMI = &*UI;
230 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000231 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000232 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000233 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000234
235 // Turn a copy use into an implicit_def.
236 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
237 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
238 Reg == SrcReg) {
239 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
240 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
241 RMI->RemoveOperand(j);
242 continue;
243 }
244
Evan Cheng2578ba22009-07-01 01:59:31 +0000245 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
246 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000247 RMO.setReg(NewVReg);
248 RMO.setIsUndef();
249 RMO.setIsKill();
250 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000251 }
252 ImpDefRegs.clear();
253 ImpDefMIs.clear();
254 }
255}
256
Lang Hames86511252009-09-04 20:41:11 +0000257
Owen Anderson80b3ce62008-05-28 20:54:50 +0000258void LiveIntervals::computeNumbering() {
259 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000260 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000261
262 Idx2MBBMap.clear();
263 MBB2IdxMap.clear();
264 mi2iMap_.clear();
265 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000266 terminatorGaps.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000267
Owen Andersona1566f22008-07-22 22:46:49 +0000268 FunctionSize = 0;
269
Chris Lattner428b92e2006-09-15 03:57:23 +0000270 // Number MachineInstrs and MachineBasicBlocks.
271 // Initialize MBB indexes to a sentinal.
Lang Hames86511252009-09-04 20:41:11 +0000272 MBB2IdxMap.resize(mf_->getNumBlockIDs(),
273 std::make_pair(MachineInstrIndex(),MachineInstrIndex()));
Chris Lattner428b92e2006-09-15 03:57:23 +0000274
Lang Hames86511252009-09-04 20:41:11 +0000275 MachineInstrIndex MIIndex;
Chris Lattner428b92e2006-09-15 03:57:23 +0000276 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
277 MBB != E; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000278 MachineInstrIndex StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000279
Owen Anderson7fbad272008-07-23 21:37:49 +0000280 // Insert an empty slot at the beginning of each block.
Lang Hames35f291d2009-09-12 03:34:03 +0000281 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +0000282 i2miMap_.push_back(0);
283
Chris Lattner428b92e2006-09-15 03:57:23 +0000284 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
285 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000286
287 if (I == MBB->getFirstTerminator()) {
288 // Leave a gap for before terminators, this is where we will point
289 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000290 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000291 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000292 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000293 assert(inserted &&
294 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000295 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000296 i2miMap_.push_back(0);
297
Lang Hames35f291d2009-09-12 03:34:03 +0000298 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000299 }
300
Chris Lattner428b92e2006-09-15 03:57:23 +0000301 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000303 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000304 i2miMap_.push_back(I);
Lang Hames35f291d2009-09-12 03:34:03 +0000305 MIIndex = getNextIndex(MIIndex);
Owen Andersona1566f22008-07-22 22:46:49 +0000306 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000307
Evan Cheng4ed43292008-10-18 05:21:37 +0000308 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000309 unsigned Slots = I->getDesc().getNumDefs();
310 if (Slots == 0)
311 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +0000312 while (Slots--) {
Lang Hames35f291d2009-09-12 03:34:03 +0000313 MIIndex = getNextIndex(MIIndex);
Evan Cheng99fe34b2008-10-18 05:18:55 +0000314 i2miMap_.push_back(0);
Lang Hames86511252009-09-04 20:41:11 +0000315 }
316
Owen Anderson35578012008-06-16 07:10:49 +0000317 }
Lang Hamesffd13262009-07-09 03:57:02 +0000318
319 if (MBB->getFirstTerminator() == MBB->end()) {
320 // Leave a gap for before terminators, this is where we will point
321 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000322 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000323 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000324 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000325 assert(inserted &&
326 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000327 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000328 i2miMap_.push_back(0);
329
Lang Hames35f291d2009-09-12 03:34:03 +0000330 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000331 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000332
Owen Anderson1fbb4542008-06-16 16:58:24 +0000333 // Set the MBB2IdxMap entry for this MBB.
Lang Hames35f291d2009-09-12 03:34:03 +0000334 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, getPrevSlot(MIIndex));
Owen Anderson1fbb4542008-06-16 16:58:24 +0000335 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000336 }
Lang Hamesffd13262009-07-09 03:57:02 +0000337
Evan Cheng4ca980e2007-10-17 02:10:22 +0000338 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000339
340 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000341 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000342 for (LiveInterval::iterator LI = OI->second->begin(),
343 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000344
Owen Anderson7eec0c22008-05-29 23:01:22 +0000345 // Remap the start index of the live range to the corresponding new
346 // number, or our best guess at what it _should_ correspond to if the
347 // original instruction has been erased. This is either the following
348 // instruction or its predecessor.
Lang Hames86511252009-09-04 20:41:11 +0000349 unsigned index = LI->start.getVecIndex();
350 MachineInstrIndex::Slot offset = LI->start.getSlot();
351 if (LI->start.isLoad()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000352 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000353 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000354 // Take the pair containing the index
355 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000356 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000357
Owen Anderson7fbad272008-07-23 21:37:49 +0000358 LI->start = getMBBStartIdx(J->second);
359 } else {
Lang Hames86511252009-09-04 20:41:11 +0000360 LI->start = MachineInstrIndex(
361 MachineInstrIndex(mi2iMap_[OldI2MI[index]]),
362 (MachineInstrIndex::Slot)offset);
Owen Anderson7eec0c22008-05-29 23:01:22 +0000363 }
364
365 // Remap the ending index in the same way that we remapped the start,
366 // except for the final step where we always map to the immediately
367 // following instruction.
Lang Hames35f291d2009-09-12 03:34:03 +0000368 index = (getPrevSlot(LI->end)).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000369 offset = LI->end.getSlot();
370 if (LI->end.isLoad()) {
Owen Anderson9382b932008-07-30 00:22:56 +0000371 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000372 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000373 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000374 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000375
Lang Hames35f291d2009-09-12 03:34:03 +0000376 LI->end = getNextSlot(getMBBEndIdx(I->second));
Owen Anderson4b5b2092008-05-29 18:15:49 +0000377 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000378 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000379 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
380
381 if (index != OldI2MI.size())
Lang Hames86511252009-09-04 20:41:11 +0000382 LI->end =
383 MachineInstrIndex(mi2iMap_[OldI2MI[index]],
384 (idx == index ? offset : MachineInstrIndex::LOAD));
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000385 else
Lang Hames86511252009-09-04 20:41:11 +0000386 LI->end =
387 MachineInstrIndex(MachineInstrIndex::NUM * i2miMap_.size());
Owen Anderson4b5b2092008-05-29 18:15:49 +0000388 }
Owen Anderson788d0412008-08-06 18:35:45 +0000389 }
390
Owen Anderson03857b22008-08-13 21:49:13 +0000391 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
392 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000393 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000394
Owen Anderson7eec0c22008-05-29 23:01:22 +0000395 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000396 // start indices above. VN's with special sentinel defs
397 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000398 if (vni->isDefAccurate() && !vni->isUnused()) {
Lang Hames86511252009-09-04 20:41:11 +0000399 unsigned index = vni->def.getVecIndex();
400 MachineInstrIndex::Slot offset = vni->def.getSlot();
401 if (vni->def.isLoad()) {
Owen Anderson91292392008-07-30 17:42:47 +0000402 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000403 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000404 // Take the pair containing the index
405 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000406 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000407
Owen Anderson91292392008-07-30 17:42:47 +0000408 vni->def = getMBBStartIdx(J->second);
409 } else {
Lang Hames86511252009-09-04 20:41:11 +0000410 vni->def = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Owen Anderson91292392008-07-30 17:42:47 +0000411 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000412 }
Owen Anderson745825f42008-05-28 22:40:08 +0000413
Owen Anderson7eec0c22008-05-29 23:01:22 +0000414 // Remap the VNInfo kill indices, which works the same as
415 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000416 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hames35f291d2009-09-12 03:34:03 +0000417 unsigned index = getPrevSlot(vni->kills[i]).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000418 MachineInstrIndex::Slot offset = vni->kills[i].getSlot();
Lang Hamesffd13262009-07-09 03:57:02 +0000419
Lang Hames86511252009-09-04 20:41:11 +0000420 if (vni->kills[i].isLoad()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000421 assert("Value killed at a load slot.");
422 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000423 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000424 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000425
Lang Hamesffd13262009-07-09 03:57:02 +0000426 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000427 } else {
Lang Hames86511252009-09-04 20:41:11 +0000428 if (vni->kills[i].isPHIIndex()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000429 std::vector<IdxMBBPair>::const_iterator I =
Lang Hames86511252009-09-04 20:41:11 +0000430 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Lang Hamesffd13262009-07-09 03:57:02 +0000431 --I;
Lang Hames86511252009-09-04 20:41:11 +0000432 vni->kills[i] = terminatorGaps[I->second];
Lang Hamesffd13262009-07-09 03:57:02 +0000433 } else {
434 assert(OldI2MI[index] != 0 &&
435 "Kill refers to instruction not present in index maps.");
Lang Hames86511252009-09-04 20:41:11 +0000436 vni->kills[i] = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Lang Hamesffd13262009-07-09 03:57:02 +0000437 }
438
439 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000440 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000441 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
442
443 if (index != OldI2MI.size())
444 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
445 (idx == index ? offset : 0);
446 else
447 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000448 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000449 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000450 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000451 }
Owen Anderson788d0412008-08-06 18:35:45 +0000452 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000453}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000454
Lang Hamesf41538d2009-06-02 16:53:25 +0000455void LiveIntervals::scaleNumbering(int factor) {
456 // Need to
457 // * scale MBB begin and end points
458 // * scale all ranges.
459 // * Update VNI structures.
460 // * Scale instruction numberings
461
462 // Scale the MBB indices.
463 Idx2MBBMap.clear();
464 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
465 MBB != MBBE; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000466 std::pair<MachineInstrIndex, MachineInstrIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
467 mbbIndices.first = mbbIndices.first.scale(factor);
468 mbbIndices.second = mbbIndices.second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000469 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
470 }
471 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
472
Lang Hamesffd13262009-07-09 03:57:02 +0000473 // Scale terminator gaps.
Lang Hames86511252009-09-04 20:41:11 +0000474 for (DenseMap<MachineBasicBlock*, MachineInstrIndex>::iterator
Lang Hamesffd13262009-07-09 03:57:02 +0000475 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
476 TGI != TGE; ++TGI) {
Lang Hames86511252009-09-04 20:41:11 +0000477 terminatorGaps[TGI->first] = TGI->second.scale(factor);
Lang Hamesffd13262009-07-09 03:57:02 +0000478 }
479
Lang Hamesf41538d2009-06-02 16:53:25 +0000480 // Scale the intervals.
481 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
482 LI->second->scaleNumbering(factor);
483 }
484
485 // Scale MachineInstrs.
486 Mi2IndexMap oldmi2iMap = mi2iMap_;
Lang Hames86511252009-09-04 20:41:11 +0000487 MachineInstrIndex highestSlot;
Lang Hamesf41538d2009-06-02 16:53:25 +0000488 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
489 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000490 MachineInstrIndex newSlot = MI->second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 mi2iMap_[MI->first] = newSlot;
492 highestSlot = std::max(highestSlot, newSlot);
493 }
494
Lang Hames86511252009-09-04 20:41:11 +0000495 unsigned highestVIndex = highestSlot.getVecIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +0000496 i2miMap_.clear();
Lang Hames86511252009-09-04 20:41:11 +0000497 i2miMap_.resize(highestVIndex + 1);
Lang Hamesf41538d2009-06-02 16:53:25 +0000498 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
499 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000500 i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000501 }
502
503}
504
505
Owen Anderson80b3ce62008-05-28 20:54:50 +0000506/// runOnMachineFunction - Register allocate the whole function
507///
508bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
509 mf_ = &fn;
510 mri_ = &mf_->getRegInfo();
511 tm_ = &fn.getTarget();
512 tri_ = tm_->getRegisterInfo();
513 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000514 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000515 lv_ = &getAnalysis<LiveVariables>();
516 allocatableRegs_ = tri_->getAllocatableSet(fn);
517
Evan Cheng2578ba22009-07-01 01:59:31 +0000518 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000519 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000521
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 numIntervals += getNumIntervals();
523
Chris Lattner70ca3582004-09-30 15:59:17 +0000524 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000526}
527
Chris Lattner70ca3582004-09-30 15:59:17 +0000528/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000529void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000530 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000531 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000532 I->second->print(OS, tri_);
533 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000534 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000535
Chris Lattner705e07f2009-08-23 03:41:05 +0000536 OS << "********** MACHINEINSTRS **********\n";
537
Chris Lattner3380d5c2009-07-21 21:12:58 +0000538 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
539 mbbi != mbbe; ++mbbi) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000540 OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000541 for (MachineBasicBlock::iterator mii = mbbi->begin(),
542 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000543 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000544 }
545 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000546}
547
Evan Chengc92da382007-11-03 07:20:12 +0000548/// conflictsWithPhysRegDef - Returns true if the specified register
549/// is defined during the duration of the specified interval.
550bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
551 VirtRegMap &vrm, unsigned reg) {
552 for (LiveInterval::Ranges::const_iterator
553 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000554 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000555 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
556 index = getNextIndex(index)) {
Evan Chengc92da382007-11-03 07:20:12 +0000557 // skip deleted instructions
558 while (index != end && !getInstructionFromIndex(index))
Lang Hames35f291d2009-09-12 03:34:03 +0000559 index = getNextIndex(index);
Evan Chengc92da382007-11-03 07:20:12 +0000560 if (index == end) break;
561
562 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000563 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
564 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000565 if (SrcReg == li.reg || DstReg == li.reg)
566 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000567 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
568 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000569 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000570 continue;
571 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000572 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000573 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000574 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000575 if (!vrm.hasPhys(PhysReg))
576 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000577 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000578 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000579 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000580 return true;
581 }
582 }
583 }
584
585 return false;
586}
587
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000588/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
589/// it can check use as well.
590bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
591 unsigned Reg, bool CheckUse,
592 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
593 for (LiveInterval::Ranges::const_iterator
594 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000595 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000596 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
597 index = getNextIndex(index)) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000598 // Skip deleted instructions.
599 MachineInstr *MI = 0;
600 while (index != end) {
601 MI = getInstructionFromIndex(index);
602 if (MI)
603 break;
Lang Hames35f291d2009-09-12 03:34:03 +0000604 index = getNextIndex(index);
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000605 }
606 if (index == end) break;
607
608 if (JoinedCopies.count(MI))
609 continue;
610 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
611 MachineOperand& MO = MI->getOperand(i);
612 if (!MO.isReg())
613 continue;
614 if (MO.isUse() && !CheckUse)
615 continue;
616 unsigned PhysReg = MO.getReg();
617 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
618 continue;
619 if (tri_->isSubRegister(Reg, PhysReg))
620 return true;
621 }
622 }
623 }
624
625 return false;
626}
627
628
Evan Cheng549f27d32007-08-13 23:45:17 +0000629void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000630 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000631 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000632 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000633 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000634}
635
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000636void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000637 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000638 MachineInstrIndex MIIdx,
639 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000640 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000641 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000642 DEBUG({
643 errs() << "\t\tregister: ";
644 printRegName(interval.reg);
645 });
Evan Cheng419852c2008-04-03 16:39:43 +0000646
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000647 // Virtual registers may be defined multiple times (due to phi
648 // elimination and 2-addr elimination). Much of what we do only has to be
649 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000650 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000651 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000652 if (interval.empty()) {
653 // Get the Idx of the defining instructions.
Lang Hames86511252009-09-04 20:41:11 +0000654 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000655 // Earlyclobbers move back one.
656 if (MO.isEarlyClobber())
657 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000658 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000659 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000660 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000661 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000662 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000663 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000664 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000665 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000666 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000667 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000668
669 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000670
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000671 // Loop over all of the blocks that the vreg is defined in. There are
672 // two cases we have to handle here. The most common case is a vreg
673 // whose lifetime is contained within a basic block. In this case there
674 // will be a single kill, in MBB, which comes after the definition.
675 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
676 // FIXME: what about dead vars?
Lang Hames86511252009-09-04 20:41:11 +0000677 MachineInstrIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 if (vi.Kills[0] != mi)
Lang Hames35f291d2009-09-12 03:34:03 +0000679 killIdx = getNextSlot(getUseIndex(getInstructionIndex(vi.Kills[0])));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000680 else
Lang Hames35f291d2009-09-12 03:34:03 +0000681 killIdx = getNextSlot(defIndex);
Chris Lattner6097d132004-07-19 02:15:56 +0000682
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000683 // If the kill happens after the definition, we have an intra-block
684 // live range.
685 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000686 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000687 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000688 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000689 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000690 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000691 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000692 return;
693 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000694 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000695
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000696 // The other case we handle is when a virtual register lives to the end
697 // of the defining block, potentially live across some blocks, then is
698 // live into some number of blocks, but gets killed. Start by adding a
699 // range that goes from this definition to the end of the defining block.
Lang Hames35f291d2009-09-12 03:34:03 +0000700 LiveRange NewLR(defIndex, getNextSlot(getMBBEndIdx(mbb)), ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000701 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000702 interval.addRange(NewLR);
703
704 // Iterate over all of the blocks that the variable is completely
705 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
706 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000707 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
708 E = vi.AliveBlocks.end(); I != E; ++I) {
709 LiveRange LR(getMBBStartIdx(*I),
Lang Hames35f291d2009-09-12 03:34:03 +0000710 getNextSlot(getMBBEndIdx(*I)), // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000711 ValNo);
712 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000713 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000714 }
715
716 // Finally, this virtual register is live from the start of any killing
717 // block to the 'use' slot of the killing instruction.
718 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
719 MachineInstr *Kill = vi.Kills[i];
Evan Cheng21731112009-09-12 02:01:07 +0000720 MachineInstrIndex killIdx =
Lang Hames35f291d2009-09-12 03:34:03 +0000721 getNextSlot(getUseIndex(getInstructionIndex(Kill)));
Chris Lattner428b92e2006-09-15 03:57:23 +0000722 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000723 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000724 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000725 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000726 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000727 }
728
729 } else {
730 // If this is the second time we see a virtual register definition, it
731 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000732 // the result of two address elimination, then the vreg is one of the
733 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000734 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000735 // If this is a two-address definition, then we have already processed
736 // the live range. The only problem is that we didn't realize there
737 // are actually two values in the live interval. Because of this we
738 // need to take the LiveRegion that defines this register and split it
739 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000740 assert(interval.containsOneValue());
Lang Hames86511252009-09-04 20:41:11 +0000741 MachineInstrIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
742 MachineInstrIndex RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000743 if (MO.isEarlyClobber())
744 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000745
Lang Hames35f291d2009-09-12 03:34:03 +0000746 const LiveRange *OldLR =
747 interval.getLiveRangeContaining(getPrevSlot(RedefIndex));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000748 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000749
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000750 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000751 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000752 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000753
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000754 // Two-address vregs should always only be redefined once. This means
755 // that at this point, there should be exactly one value number in it.
756 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
757
Chris Lattner91725b72006-08-31 05:54:43 +0000758 // The new value number (#1) is defined by the instruction we claimed
759 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000760 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000761 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000762 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000763 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
764
Chris Lattner91725b72006-08-31 05:54:43 +0000765 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000766 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000767 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000768 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000769 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000770
771 // Add the new live interval which replaces the range for the input copy.
772 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000773 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000774 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000775 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000776
777 // If this redefinition is dead, we need to add a dummy unit live
778 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000779 if (MO.isDead())
Lang Hames35f291d2009-09-12 03:34:03 +0000780 interval.addRange(
781 LiveRange(RedefIndex, getNextSlot(RedefIndex), OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000782
Bill Wendling8e6179f2009-08-22 20:18:03 +0000783 DEBUG({
784 errs() << " RESULT: ";
785 interval.print(errs(), tri_);
786 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000787 } else {
788 // Otherwise, this must be because of phi elimination. If this is the
789 // first redefinition of the vreg that we have seen, go back and change
790 // the live range in the PHI block to be a different value number.
791 if (interval.containsOneValue()) {
792 assert(vi.Kills.size() == 1 &&
793 "PHI elimination vreg should have one kill, the PHI itself!");
794
795 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000796 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000797 MachineInstr *Killer = vi.Kills[0];
Lang Hames86511252009-09-04 20:41:11 +0000798 MachineInstrIndex Start = getMBBStartIdx(Killer->getParent());
Evan Cheng21731112009-09-12 02:01:07 +0000799 MachineInstrIndex End =
Lang Hames35f291d2009-09-12 03:34:03 +0000800 getNextSlot(getUseIndex(getInstructionIndex(Killer)));
Bill Wendling8e6179f2009-08-22 20:18:03 +0000801 DEBUG({
802 errs() << " Removing [" << Start << "," << End << "] from: ";
803 interval.print(errs(), tri_);
804 errs() << "\n";
805 });
Lang Hamesffd13262009-07-09 03:57:02 +0000806 interval.removeRange(Start, End);
807 assert(interval.ranges.size() == 1 &&
808 "newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000809 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
810 VNI->addKill(terminatorGaps[killMBB]);
Lang Hames857c4e02009-06-17 21:01:20 +0000811 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000812 DEBUG({
813 errs() << " RESULT: ";
814 interval.print(errs(), tri_);
815 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000816
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000817 // Replace the interval with one of a NEW value number. Note that this
818 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000819 LiveRange LR(Start, End,
Lang Hames86511252009-09-04 20:41:11 +0000820 interval.getNextValue(MachineInstrIndex(mbb->getNumber()),
821 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000822 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000823 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000824 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000825 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000826 DEBUG({
827 errs() << " RESULT: ";
828 interval.print(errs(), tri_);
829 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000830 }
831
832 // In the case of PHI elimination, each variable definition is only
833 // live until the end of the block. We've already taken care of the
834 // rest of the live range.
Lang Hames86511252009-09-04 20:41:11 +0000835 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000836 if (MO.isEarlyClobber())
837 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000838
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000839 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000840 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000841 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000842 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000843 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000844 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000845 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000846 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000847 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000848
Lang Hames35f291d2009-09-12 03:34:03 +0000849 MachineInstrIndex killIndex = getNextSlot(getMBBEndIdx(mbb));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000850 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000851 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000852 ValNo->addKill(terminatorGaps[mbb]);
Lang Hames857c4e02009-06-17 21:01:20 +0000853 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000854 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000855 }
856 }
857
Bill Wendling8e6179f2009-08-22 20:18:03 +0000858 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000859}
860
Chris Lattnerf35fef72004-07-23 21:24:19 +0000861void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000862 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000863 MachineInstrIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000864 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000865 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000866 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000867 // A physical register cannot be live across basic block, so its
868 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000869 DEBUG({
870 errs() << "\t\tregister: ";
871 printRegName(interval.reg);
872 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000873
Lang Hames86511252009-09-04 20:41:11 +0000874 MachineInstrIndex baseIndex = MIIdx;
875 MachineInstrIndex start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000876 // Earlyclobbers move back one.
877 if (MO.isEarlyClobber())
878 start = getUseIndex(MIIdx);
Lang Hames86511252009-09-04 20:41:11 +0000879 MachineInstrIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000880
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000881 // If it is not used after definition, it is considered dead at
882 // the instruction defining it. Hence its interval is:
883 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000884 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000885 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +0000886 end = getNextSlot(start);
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000887 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000888 }
889
890 // If it is not dead on definition, it must be killed by a
891 // subsequent instruction. Hence its interval is:
892 // [defSlot(def), useSlot(kill)+1)
Lang Hames35f291d2009-09-12 03:34:03 +0000893 baseIndex = getNextIndex(baseIndex);
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000894 while (++mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +0000895 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +0000896 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +0000897 baseIndex = getNextIndex(baseIndex);
Evan Cheng6130f662008-03-05 00:59:57 +0000898 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000899 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +0000900 end = getNextSlot(getUseIndex(baseIndex));
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000901 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000902 } else {
903 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
904 if (DefIdx != -1) {
905 if (mi->isRegTiedToUseOperand(DefIdx)) {
906 // Two-address instruction.
907 end = getDefIndex(baseIndex);
908 if (mi->getOperand(DefIdx).isEarlyClobber())
909 end = getUseIndex(baseIndex);
910 } else {
911 // Another instruction redefines the register before it is ever read.
912 // Then the register is essentially dead at the instruction that defines
913 // it. Hence its interval is:
914 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000915 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +0000916 end = getNextSlot(start);
Evan Chengc45288e2009-04-27 20:42:46 +0000917 }
918 goto exit;
919 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000920 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000921
Lang Hames35f291d2009-09-12 03:34:03 +0000922 baseIndex = getNextIndex(baseIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000923 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000924
925 // The only case we should have a dead physreg here without a killing or
926 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000927 // and never used. Another possible case is the implicit use of the
928 // physical register has been deleted by two-address pass.
Lang Hames35f291d2009-09-12 03:34:03 +0000929 end = getNextSlot(start);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000930
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000931exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000932 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000933
Evan Cheng24a3cc42007-04-25 07:30:23 +0000934 // Already exists? Extend old live interval.
935 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000936 bool Extend = OldLR != interval.end();
937 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000938 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000939 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000940 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000941 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000942 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000943 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000944 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000945}
946
Chris Lattnerf35fef72004-07-23 21:24:19 +0000947void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
948 MachineBasicBlock::iterator MI,
Lang Hames86511252009-09-04 20:41:11 +0000949 MachineInstrIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000950 MachineOperand& MO,
951 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000952 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000953 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000954 getOrCreateInterval(MO.getReg()));
955 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000956 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000957 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000958 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000959 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000960 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000961 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000962 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000963 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000964 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000965 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000966 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000967 // If MI also modifies the sub-register explicitly, avoid processing it
968 // more than once. Do not pass in TRI here so it checks for exact match.
969 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000970 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000971 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000972 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000973}
974
Evan Chengb371f452007-02-19 21:49:54 +0000975void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames86511252009-09-04 20:41:11 +0000976 MachineInstrIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000977 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000978 DEBUG({
979 errs() << "\t\tlivein register: ";
980 printRegName(interval.reg);
981 });
Evan Chengb371f452007-02-19 21:49:54 +0000982
983 // Look for kills, if it reaches a def before it's killed, then it shouldn't
984 // be considered a livein.
985 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames86511252009-09-04 20:41:11 +0000986 MachineInstrIndex baseIndex = MIIdx;
987 MachineInstrIndex start = baseIndex;
988 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +0000989 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +0000990 baseIndex = getNextIndex(baseIndex);
Lang Hames86511252009-09-04 20:41:11 +0000991 MachineInstrIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000992 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000993
Evan Chengb371f452007-02-19 21:49:54 +0000994 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000995 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000996 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +0000997 end = getNextSlot(getUseIndex(baseIndex));
Evan Cheng0076c612009-03-05 03:34:26 +0000998 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000999 break;
Evan Cheng6130f662008-03-05 00:59:57 +00001000 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +00001001 // Another instruction redefines the register before it is ever read.
1002 // Then the register is essentially dead at the instruction that defines
1003 // it. Hence its interval is:
1004 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +00001005 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001006 end = getNextSlot(getDefIndex(start));
Evan Cheng0076c612009-03-05 03:34:26 +00001007 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001008 break;
Evan Chengb371f452007-02-19 21:49:54 +00001009 }
1010
Lang Hames35f291d2009-09-12 03:34:03 +00001011 baseIndex = getNextIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +00001012 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +00001013 if (mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +00001014 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Evan Cheng0076c612009-03-05 03:34:26 +00001015 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001016 baseIndex = getNextIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +00001017 }
Evan Chengb371f452007-02-19 21:49:54 +00001018 }
1019
Evan Cheng75611fb2007-06-27 01:16:36 +00001020 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +00001021 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +00001022 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001023 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001024 end = getNextSlot(getDefIndex(MIIdx));
Evan Cheng292da942007-06-27 18:47:28 +00001025 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001026 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +00001027 end = baseIndex;
1028 }
Evan Cheng24a3cc42007-04-25 07:30:23 +00001029 }
1030
Lang Hames10382fb2009-06-19 02:17:53 +00001031 VNInfo *vni =
Lang Hames86511252009-09-04 20:41:11 +00001032 interval.getNextValue(MachineInstrIndex(MBB->getNumber()),
1033 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +00001034 vni->setIsPHIDef(true);
1035 LiveRange LR(start, end, vni);
1036
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001037 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +00001038 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001039 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +00001040}
1041
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001042/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001043/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001044/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001045/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001046void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001047 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +00001048 << "********** Function: "
1049 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001050
1051 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001052 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1053 MBBI != E; ++MBBI) {
1054 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001055 // Track the index of the current machine instr.
Lang Hames86511252009-09-04 20:41:11 +00001056 MachineInstrIndex MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001057 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001058
Chris Lattner428b92e2006-09-15 03:57:23 +00001059 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001060
Dan Gohmancb406c22007-10-03 19:26:29 +00001061 // Create intervals for live-ins to this BB first.
1062 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1063 LE = MBB->livein_end(); LI != LE; ++LI) {
1064 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1065 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001066 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001067 if (!hasInterval(*AS))
1068 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1069 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001070 }
1071
Owen Anderson99500ae2008-09-15 22:00:38 +00001072 // Skip over empty initial indices.
Lang Hames86511252009-09-04 20:41:11 +00001073 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +00001074 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001075 MIIndex = getNextIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +00001076
Chris Lattner428b92e2006-09-15 03:57:23 +00001077 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001078 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001079
Evan Cheng438f7bc2006-11-10 08:43:01 +00001080 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001081 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1082 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001083 if (!MO.isReg() || !MO.getReg())
1084 continue;
1085
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001086 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001087 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001088 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001089 else if (MO.isUndef())
1090 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001091 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001092
1093 // Skip over the empty slots after each instruction.
1094 unsigned Slots = MI->getDesc().getNumDefs();
1095 if (Slots == 0)
1096 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +00001097
1098 while (Slots--)
Lang Hames35f291d2009-09-12 03:34:03 +00001099 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +00001100
1101 // Skip over empty indices.
Lang Hames86511252009-09-04 20:41:11 +00001102 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +00001103 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001104 MIIndex = getNextIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001105 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001106 }
Evan Chengd129d732009-07-17 19:43:40 +00001107
1108 // Create empty intervals for registers defined by implicit_def's (except
1109 // for those implicit_def that define values which are liveout of their
1110 // blocks.
1111 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1112 unsigned UndefReg = UndefUses[i];
1113 (void)getOrCreateInterval(UndefReg);
1114 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001115}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001116
Lang Hames86511252009-09-04 20:41:11 +00001117bool LiveIntervals::findLiveInMBBs(
1118 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001119 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001120 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001121 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001122
1123 bool ResVal = false;
1124 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001125 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001126 break;
1127 MBBs.push_back(I->second);
1128 ResVal = true;
1129 ++I;
1130 }
1131 return ResVal;
1132}
1133
Lang Hames86511252009-09-04 20:41:11 +00001134bool LiveIntervals::findReachableMBBs(
1135 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chengd0e32c52008-10-29 05:06:14 +00001136 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1137 std::vector<IdxMBBPair>::const_iterator I =
1138 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1139
1140 bool ResVal = false;
1141 while (I != Idx2MBBMap.end()) {
1142 if (I->first > End)
1143 break;
1144 MachineBasicBlock *MBB = I->second;
1145 if (getMBBEndIdx(MBB) > End)
1146 break;
1147 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1148 SE = MBB->succ_end(); SI != SE; ++SI)
1149 MBBs.push_back(*SI);
1150 ResVal = true;
1151 ++I;
1152 }
1153 return ResVal;
1154}
1155
Owen Anderson03857b22008-08-13 21:49:13 +00001156LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001157 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001158 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001159}
Evan Chengf2fbca62007-11-12 06:35:08 +00001160
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001161/// dupInterval - Duplicate a live interval. The caller is responsible for
1162/// managing the allocated memory.
1163LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1164 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001165 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001166 return NewLI;
1167}
1168
Evan Chengc8d044e2008-02-15 18:24:29 +00001169/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1170/// copy field and returns the source register that defines it.
1171unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001172 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001173 return 0;
1174
Lang Hames52c1afc2009-08-10 23:43:28 +00001175 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001176 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001177 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001178 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001179 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001180 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001181 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1182 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1183 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001184
Evan Cheng04ee5a12009-01-20 19:12:24 +00001185 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001186 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001187 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001188 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001189 return 0;
1190}
Evan Chengf2fbca62007-11-12 06:35:08 +00001191
1192//===----------------------------------------------------------------------===//
1193// Register allocator hooks.
1194//
1195
Evan Chengd70dbb52008-02-22 09:24:50 +00001196/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1197/// allow one) virtual register operand, then its uses are implicitly using
1198/// the register. Returns the virtual register.
1199unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1200 MachineInstr *MI) const {
1201 unsigned RegOp = 0;
1202 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1203 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001204 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001205 continue;
1206 unsigned Reg = MO.getReg();
1207 if (Reg == 0 || Reg == li.reg)
1208 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001209
1210 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1211 !allocatableRegs_[Reg])
1212 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001213 // FIXME: For now, only remat MI with at most one register operand.
1214 assert(!RegOp &&
1215 "Can't rematerialize instruction with multiple register operand!");
1216 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001217#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001218 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001219#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001220 }
1221 return RegOp;
1222}
1223
1224/// isValNoAvailableAt - Return true if the val# of the specified interval
1225/// which reaches the given instruction also reaches the specified use index.
1226bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames86511252009-09-04 20:41:11 +00001227 MachineInstrIndex UseIdx) const {
1228 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001229 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1230 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1231 return UI != li.end() && UI->valno == ValNo;
1232}
1233
Evan Chengf2fbca62007-11-12 06:35:08 +00001234/// isReMaterializable - Returns true if the definition MI of the specified
1235/// val# of the specified interval is re-materializable.
1236bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001237 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001238 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001239 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001240 if (DisableReMat)
1241 return false;
1242
Evan Cheng20ccded2008-03-15 00:19:36 +00001243 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001244 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001245
1246 int FrameIdx = 0;
1247 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001248 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001249 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1250 // this but remember this is not safe to fold into a two-address
1251 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001252 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001253 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001254
Dan Gohman6d69ba82008-07-25 00:02:30 +00001255 // If the target-specific rules don't identify an instruction as
1256 // being trivially rematerializable, use some target-independent
1257 // rules.
1258 if (!MI->getDesc().isRematerializable() ||
1259 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001260 if (!EnableAggressiveRemat)
1261 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001262
Dan Gohman0471a792008-07-28 18:43:51 +00001263 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001264 // we can't analyze it.
1265 const TargetInstrDesc &TID = MI->getDesc();
1266 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1267 return false;
1268
1269 // Avoid instructions obviously unsafe for remat.
1270 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1271 return false;
1272
1273 // If the instruction accesses memory and the memory could be non-constant,
1274 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001275 for (std::list<MachineMemOperand>::const_iterator
1276 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001277 const MachineMemOperand &MMO = *I;
1278 if (MMO.isVolatile() || MMO.isStore())
1279 return false;
1280 const Value *V = MMO.getValue();
1281 if (!V)
1282 return false;
1283 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1284 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001285 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001286 } else if (!aa_->pointsToConstantMemory(V))
1287 return false;
1288 }
1289
1290 // If any of the registers accessed are non-constant, conservatively assume
1291 // the instruction is not rematerializable.
1292 unsigned ImpUse = 0;
1293 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1294 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001295 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001296 unsigned Reg = MO.getReg();
1297 if (Reg == 0)
1298 continue;
1299 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1300 return false;
1301
1302 // Only allow one def, and that in the first operand.
1303 if (MO.isDef() != (i == 0))
1304 return false;
1305
1306 // Only allow constant-valued registers.
1307 bool IsLiveIn = mri_->isLiveIn(Reg);
1308 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1309 E = mri_->def_end();
1310
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001311 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001312 if (MO.isDef() && (next(I) != E || IsLiveIn))
1313 return false;
1314
1315 if (MO.isUse()) {
1316 // Only allow one use other register use, as that's all the
1317 // remat mechanisms support currently.
1318 if (Reg != li.reg) {
1319 if (ImpUse == 0)
1320 ImpUse = Reg;
1321 else if (Reg != ImpUse)
1322 return false;
1323 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001324 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001325 if (I != E && (next(I) != E || IsLiveIn))
1326 return false;
1327 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001328 }
1329 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001330 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001331
Dan Gohman6d69ba82008-07-25 00:02:30 +00001332 unsigned ImpUse = getReMatImplicitUse(li, MI);
1333 if (ImpUse) {
1334 const LiveInterval &ImpLi = getInterval(ImpUse);
1335 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1336 re = mri_->use_end(); ri != re; ++ri) {
1337 MachineInstr *UseMI = &*ri;
Lang Hames86511252009-09-04 20:41:11 +00001338 MachineInstrIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +00001339 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1340 continue;
1341 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1342 return false;
1343 }
Evan Chengdc377862008-09-30 15:44:16 +00001344
1345 // If a register operand of the re-materialized instruction is going to
1346 // be spilled next, then it's not legal to re-materialize this instruction.
1347 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1348 if (ImpUse == SpillIs[i]->reg)
1349 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001350 }
1351 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001352}
1353
Evan Cheng06587492008-10-24 02:05:00 +00001354/// isReMaterializable - Returns true if the definition MI of the specified
1355/// val# of the specified interval is re-materializable.
1356bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1357 const VNInfo *ValNo, MachineInstr *MI) {
1358 SmallVector<LiveInterval*, 4> Dummy1;
1359 bool Dummy2;
1360 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1361}
1362
Evan Cheng5ef3a042007-12-06 00:01:56 +00001363/// isReMaterializable - Returns true if every definition of MI of every
1364/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001365bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1366 SmallVectorImpl<LiveInterval*> &SpillIs,
1367 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001368 isLoad = false;
1369 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1370 i != e; ++i) {
1371 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001372 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001373 continue; // Dead val#.
1374 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001375 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001376 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001377 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001378 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001379 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001380 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001381 return false;
1382 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001383 }
1384 return true;
1385}
1386
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001387/// FilterFoldedOps - Filter out two-address use operands. Return
1388/// true if it finds any issue with the operands that ought to prevent
1389/// folding.
1390static bool FilterFoldedOps(MachineInstr *MI,
1391 SmallVector<unsigned, 2> &Ops,
1392 unsigned &MRInfo,
1393 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001394 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001395 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1396 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001397 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001398 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001399 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001400 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001401 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001402 MRInfo |= (unsigned)VirtRegMap::isMod;
1403 else {
1404 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001405 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001406 MRInfo = VirtRegMap::isModRef;
1407 continue;
1408 }
1409 MRInfo |= (unsigned)VirtRegMap::isRef;
1410 }
1411 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001412 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001413 return false;
1414}
1415
1416
1417/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1418/// slot / to reg or any rematerialized load into ith operand of specified
1419/// MI. If it is successul, MI is updated with the newly created MI and
1420/// returns true.
1421bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1422 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames86511252009-09-04 20:41:11 +00001423 MachineInstrIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001424 SmallVector<unsigned, 2> &Ops,
1425 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001426 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001427 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001428 RemoveMachineInstrFromMaps(MI);
1429 vrm.RemoveMachineInstrFromMaps(MI);
1430 MI->eraseFromParent();
1431 ++numFolds;
1432 return true;
1433 }
1434
1435 // Filter the list of operand indexes that are to be folded. Abort if
1436 // any operand will prevent folding.
1437 unsigned MRInfo = 0;
1438 SmallVector<unsigned, 2> FoldOps;
1439 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1440 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001441
Evan Cheng427f4c12008-03-31 23:19:51 +00001442 // The only time it's safe to fold into a two address instruction is when
1443 // it's folding reload and spill from / into a spill stack slot.
1444 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001445 return false;
1446
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001447 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1448 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001449 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001450 // Remember this instruction uses the spill slot.
1451 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1452
Evan Chengf2fbca62007-11-12 06:35:08 +00001453 // Attempt to fold the memory reference into the instruction. If
1454 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001455 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001456 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001457 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001458 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001459 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001460 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001461 mi2iMap_.erase(MI);
Lang Hames86511252009-09-04 20:41:11 +00001462 i2miMap_[InstrIdx.getVecIndex()] = fmi;
Evan Chengcddbb832007-11-30 21:23:43 +00001463 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001464 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001465 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001466 return true;
1467 }
1468 return false;
1469}
1470
Evan Cheng018f9b02007-12-05 03:22:34 +00001471/// canFoldMemoryOperand - Returns true if the specified load / store
1472/// folding is possible.
1473bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001474 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001475 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001476 // Filter the list of operand indexes that are to be folded. Abort if
1477 // any operand will prevent folding.
1478 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001479 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001480 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1481 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001482
Evan Cheng3c75ba82008-04-01 21:37:32 +00001483 // It's only legal to remat for a use, not a def.
1484 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001485 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001486
Evan Chengd70dbb52008-02-22 09:24:50 +00001487 return tii_->canFoldMemoryOperand(MI, FoldOps);
1488}
1489
Evan Cheng81a03822007-11-17 00:40:40 +00001490bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1491 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1492 for (LiveInterval::Ranges::const_iterator
1493 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1494 std::vector<IdxMBBPair>::const_iterator II =
1495 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1496 if (II == Idx2MBBMap.end())
1497 continue;
1498 if (I->end > II->first) // crossing a MBB.
1499 return false;
1500 MBBs.insert(II->second);
1501 if (MBBs.size() > 1)
1502 return false;
1503 }
1504 return true;
1505}
1506
Evan Chengd70dbb52008-02-22 09:24:50 +00001507/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1508/// interval on to-be re-materialized operands of MI) with new register.
1509void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1510 MachineInstr *MI, unsigned NewVReg,
1511 VirtRegMap &vrm) {
1512 // There is an implicit use. That means one of the other operand is
1513 // being remat'ed and the remat'ed instruction has li.reg as an
1514 // use operand. Make sure we rewrite that as well.
1515 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1516 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001517 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001518 continue;
1519 unsigned Reg = MO.getReg();
1520 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1521 continue;
1522 if (!vrm.isReMaterialized(Reg))
1523 continue;
1524 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001525 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1526 if (UseMO)
1527 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001528 }
1529}
1530
Evan Chengf2fbca62007-11-12 06:35:08 +00001531/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1532/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001533bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001534rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001535 bool TrySplit, MachineInstrIndex index, MachineInstrIndex end,
1536 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001537 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001538 unsigned Slot, int LdSlot,
1539 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001540 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001541 const TargetRegisterClass* rc,
1542 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001543 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001544 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001545 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001546 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001547 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001548 RestartInstruction:
1549 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1550 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001551 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001552 continue;
1553 unsigned Reg = mop.getReg();
1554 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001555 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001556 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001557 if (Reg != li.reg)
1558 continue;
1559
1560 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001561 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001562 int FoldSlot = Slot;
1563 if (DefIsReMat) {
1564 // If this is the rematerializable definition MI itself and
1565 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001566 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001567 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1568 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001569 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001570 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001571 MI->eraseFromParent();
1572 break;
1573 }
1574
1575 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001576 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001577 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001578 if (isLoad) {
1579 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1580 FoldSS = isLoadSS;
1581 FoldSlot = LdSlot;
1582 }
1583 }
1584
Evan Chengf2fbca62007-11-12 06:35:08 +00001585 // Scan all of the operands of this instruction rewriting operands
1586 // to use NewVReg instead of li.reg as appropriate. We do this for
1587 // two reasons:
1588 //
1589 // 1. If the instr reads the same spilled vreg multiple times, we
1590 // want to reuse the NewVReg.
1591 // 2. If the instr is a two-addr instruction, we are required to
1592 // keep the src/dst regs pinned.
1593 //
1594 // Keep track of whether we replace a use and/or def so that we can
1595 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001596
Evan Cheng81a03822007-11-17 00:40:40 +00001597 HasUse = mop.isUse();
1598 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001599 SmallVector<unsigned, 2> Ops;
1600 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001601 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001602 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001603 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001604 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001605 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001606 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001607 continue;
1608 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001609 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001610 if (!MOj.isUndef()) {
1611 HasUse |= MOj.isUse();
1612 HasDef |= MOj.isDef();
1613 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001614 }
1615 }
1616
David Greene26b86a02008-10-27 17:38:59 +00001617 // Create a new virtual register for the spill interval.
1618 // Create the new register now so we can map the fold instruction
1619 // to the new register so when it is unfolded we get the correct
1620 // answer.
1621 bool CreatedNewVReg = false;
1622 if (NewVReg == 0) {
1623 NewVReg = mri_->createVirtualRegister(rc);
1624 vrm.grow();
1625 CreatedNewVReg = true;
1626 }
1627
Evan Cheng9c3c2212008-06-06 07:54:39 +00001628 if (!TryFold)
1629 CanFold = false;
1630 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001631 // Do not fold load / store here if we are splitting. We'll find an
1632 // optimal point to insert a load / store later.
1633 if (!TrySplit) {
1634 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001635 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001636 // Folding the load/store can completely change the instruction in
1637 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001638
1639 if (FoldSS) {
1640 // We need to give the new vreg the same stack slot as the
1641 // spilled interval.
1642 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1643 }
1644
Evan Cheng018f9b02007-12-05 03:22:34 +00001645 HasUse = false;
1646 HasDef = false;
1647 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001648 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001649 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001650 goto RestartInstruction;
1651 }
1652 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001653 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001654 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001655 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001656 }
Evan Chengcddbb832007-11-30 21:23:43 +00001657
Evan Chengcddbb832007-11-30 21:23:43 +00001658 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001659 if (mop.isImplicit())
1660 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001661
1662 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001663 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1664 MachineOperand &mopj = MI->getOperand(Ops[j]);
1665 mopj.setReg(NewVReg);
1666 if (mopj.isImplicit())
1667 rewriteImplicitOps(li, MI, NewVReg, vrm);
1668 }
Evan Chengcddbb832007-11-30 21:23:43 +00001669
Evan Cheng81a03822007-11-17 00:40:40 +00001670 if (CreatedNewVReg) {
1671 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001672 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001673 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001674 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001675 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001676 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001677 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001678 }
1679 if (!CanDelete || (HasUse && HasDef)) {
1680 // If this is a two-addr instruction then its use operands are
1681 // rematerializable but its def is not. It should be assigned a
1682 // stack slot.
1683 vrm.assignVirt2StackSlot(NewVReg, Slot);
1684 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001685 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001686 vrm.assignVirt2StackSlot(NewVReg, Slot);
1687 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001688 } else if (HasUse && HasDef &&
1689 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1690 // If this interval hasn't been assigned a stack slot (because earlier
1691 // def is a deleted remat def), do it now.
1692 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1693 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001694 }
1695
Evan Cheng313d4b82008-02-23 00:33:04 +00001696 // Re-matting an instruction with virtual register use. Add the
1697 // register as an implicit use on the use MI.
1698 if (DefIsReMat && ImpUse)
1699 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1700
Evan Cheng5b69eba2009-04-21 22:46:52 +00001701 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001702 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001703 if (CreatedNewVReg) {
1704 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001705 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001706 if (TrySplit)
1707 vrm.setIsSplitFromReg(NewVReg, li.reg);
1708 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001709
1710 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001711 if (CreatedNewVReg) {
Lang Hames35f291d2009-09-12 03:34:03 +00001712 LiveRange LR(getLoadIndex(index), getNextSlot(getUseIndex(index)),
Lang Hames86511252009-09-04 20:41:11 +00001713 nI.getNextValue(MachineInstrIndex(), 0, false,
1714 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001715 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001716 nI.addRange(LR);
1717 } else {
1718 // Extend the split live interval to this def / use.
Lang Hames35f291d2009-09-12 03:34:03 +00001719 MachineInstrIndex End = getNextSlot(getUseIndex(index));
Evan Cheng81a03822007-11-17 00:40:40 +00001720 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1721 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001722 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001723 nI.addRange(LR);
1724 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001725 }
1726 if (HasDef) {
1727 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00001728 nI.getNextValue(MachineInstrIndex(), 0, false,
1729 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001730 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001731 nI.addRange(LR);
1732 }
Evan Cheng81a03822007-11-17 00:40:40 +00001733
Bill Wendling8e6179f2009-08-22 20:18:03 +00001734 DEBUG({
1735 errs() << "\t\t\t\tAdded new interval: ";
1736 nI.print(errs(), tri_);
1737 errs() << '\n';
1738 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001739 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001740 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001741}
Evan Cheng81a03822007-11-17 00:40:40 +00001742bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001743 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001744 MachineBasicBlock *MBB,
1745 MachineInstrIndex Idx) const {
1746 MachineInstrIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001747 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames86511252009-09-04 20:41:11 +00001748 if (VNI->kills[j].isPHIIndex())
Lang Hamesffd13262009-07-09 03:57:02 +00001749 continue;
1750
Lang Hames86511252009-09-04 20:41:11 +00001751 MachineInstrIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001752 if (KillIdx > Idx && KillIdx < End)
1753 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001754 }
1755 return false;
1756}
1757
Evan Cheng063284c2008-02-21 00:34:19 +00001758/// RewriteInfo - Keep track of machine instrs that will be rewritten
1759/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001760namespace {
1761 struct RewriteInfo {
Lang Hames86511252009-09-04 20:41:11 +00001762 MachineInstrIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001763 MachineInstr *MI;
1764 bool HasUse;
1765 bool HasDef;
Lang Hames86511252009-09-04 20:41:11 +00001766 RewriteInfo(MachineInstrIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001767 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1768 };
Evan Cheng063284c2008-02-21 00:34:19 +00001769
Dan Gohman844731a2008-05-13 00:00:25 +00001770 struct RewriteInfoCompare {
1771 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1772 return LHS.Index < RHS.Index;
1773 }
1774 };
1775}
Evan Cheng063284c2008-02-21 00:34:19 +00001776
Evan Chengf2fbca62007-11-12 06:35:08 +00001777void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001778rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001779 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001780 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001781 unsigned Slot, int LdSlot,
1782 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001783 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001784 const TargetRegisterClass* rc,
1785 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001786 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001787 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001788 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001789 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001790 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1791 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001792 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001793 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001794 unsigned NewVReg = 0;
Lang Hames86511252009-09-04 20:41:11 +00001795 MachineInstrIndex start = getBaseIndex(I->start);
Lang Hames35f291d2009-09-12 03:34:03 +00001796 MachineInstrIndex end = getNextIndex(getBaseIndex(getPrevSlot(I->end)));
Evan Chengf2fbca62007-11-12 06:35:08 +00001797
Evan Cheng063284c2008-02-21 00:34:19 +00001798 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001799 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001800 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001801 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1802 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001803 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001804 MachineOperand &O = ri.getOperand();
1805 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001806 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames86511252009-09-04 20:41:11 +00001807 MachineInstrIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001808 if (index < start || index >= end)
1809 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001810
1811 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001812 // Must be defined by an implicit def. It should not be spilled. Note,
1813 // this is for correctness reason. e.g.
1814 // 8 %reg1024<def> = IMPLICIT_DEF
1815 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1816 // The live range [12, 14) are not part of the r1024 live interval since
1817 // it's defined by an implicit def. It will not conflicts with live
1818 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001819 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001820 // the INSERT_SUBREG and both target registers that would overlap.
1821 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001822 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1823 }
1824 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1825
Evan Cheng313d4b82008-02-23 00:33:04 +00001826 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001827 // Now rewrite the defs and uses.
1828 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1829 RewriteInfo &rwi = RewriteMIs[i];
1830 ++i;
Lang Hames86511252009-09-04 20:41:11 +00001831 MachineInstrIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001832 bool MIHasUse = rwi.HasUse;
1833 bool MIHasDef = rwi.HasDef;
1834 MachineInstr *MI = rwi.MI;
1835 // If MI def and/or use the same register multiple times, then there
1836 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001837 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001838 while (i != e && RewriteMIs[i].MI == MI) {
1839 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001840 bool isUse = RewriteMIs[i].HasUse;
1841 if (isUse) ++NumUses;
1842 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001843 MIHasDef |= RewriteMIs[i].HasDef;
1844 ++i;
1845 }
Evan Cheng81a03822007-11-17 00:40:40 +00001846 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001847
Evan Cheng0a891ed2008-05-23 23:00:04 +00001848 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001849 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001850 // register interval's spill weight to HUGE_VALF to prevent it from
1851 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001852 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001853 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001854 }
1855
Evan Cheng063284c2008-02-21 00:34:19 +00001856 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001857 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001858 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001859 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001860 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001861 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001862 // One common case:
1863 // x = use
1864 // ...
1865 // ...
1866 // def = ...
1867 // = use
1868 // It's better to start a new interval to avoid artifically
1869 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001870 if (MIHasDef && !MIHasUse) {
1871 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001872 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001873 }
1874 }
Evan Chengcada2452007-11-28 01:28:46 +00001875 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001876
1877 bool IsNew = ThisVReg == 0;
1878 if (IsNew) {
1879 // This ends the previous live interval. If all of its def / use
1880 // can be folded, give it a low spill weight.
1881 if (NewVReg && TrySplit && AllCanFold) {
1882 LiveInterval &nI = getOrCreateInterval(NewVReg);
1883 nI.weight /= 10.0F;
1884 }
1885 AllCanFold = true;
1886 }
1887 NewVReg = ThisVReg;
1888
Evan Cheng81a03822007-11-17 00:40:40 +00001889 bool HasDef = false;
1890 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001891 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001892 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1893 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1894 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001895 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001896 if (!HasDef && !HasUse)
1897 continue;
1898
Evan Cheng018f9b02007-12-05 03:22:34 +00001899 AllCanFold &= CanFold;
1900
Evan Cheng81a03822007-11-17 00:40:40 +00001901 // Update weight of spill interval.
1902 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001903 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001904 // The spill weight is now infinity as it cannot be spilled again.
1905 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001906 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001907 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001908
1909 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001910 if (HasDef) {
1911 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001912 bool HasKill = false;
1913 if (!HasUse)
1914 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1915 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001916 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames86511252009-09-04 20:41:11 +00001917 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001918 if (VNI)
1919 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1920 }
Owen Anderson28998312008-08-13 22:28:50 +00001921 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001922 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001923 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001924 if (SII == SpillIdxes.end()) {
1925 std::vector<SRInfo> S;
1926 S.push_back(SRInfo(index, NewVReg, true));
1927 SpillIdxes.insert(std::make_pair(MBBId, S));
1928 } else if (SII->second.back().vreg != NewVReg) {
1929 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001930 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001931 // If there is an earlier def and this is a two-address
1932 // instruction, then it's not possible to fold the store (which
1933 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001934 SRInfo &Info = SII->second.back();
1935 Info.index = index;
1936 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001937 }
1938 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001939 } else if (SII != SpillIdxes.end() &&
1940 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001941 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001942 // There is an earlier def that's not killed (must be two-address).
1943 // The spill is no longer needed.
1944 SII->second.pop_back();
1945 if (SII->second.empty()) {
1946 SpillIdxes.erase(MBBId);
1947 SpillMBBs.reset(MBBId);
1948 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001949 }
1950 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001951 }
1952
1953 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001954 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001955 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001956 if (SII != SpillIdxes.end() &&
1957 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001958 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001959 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001960 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001961 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001962 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001963 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001964 // If we are splitting live intervals, only fold if it's the first
1965 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001966 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001967 else if (IsNew) {
1968 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001969 if (RII == RestoreIdxes.end()) {
1970 std::vector<SRInfo> Infos;
1971 Infos.push_back(SRInfo(index, NewVReg, true));
1972 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1973 } else {
1974 RII->second.push_back(SRInfo(index, NewVReg, true));
1975 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001976 RestoreMBBs.set(MBBId);
1977 }
1978 }
1979
1980 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001981 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001982 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001983 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001984
1985 if (NewVReg && TrySplit && AllCanFold) {
1986 // If all of its def / use can be folded, give it a low spill weight.
1987 LiveInterval &nI = getOrCreateInterval(NewVReg);
1988 nI.weight /= 10.0F;
1989 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001990}
1991
Lang Hames86511252009-09-04 20:41:11 +00001992bool LiveIntervals::alsoFoldARestore(int Id, MachineInstrIndex index,
1993 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001994 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001995 if (!RestoreMBBs[Id])
1996 return false;
1997 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1998 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1999 if (Restores[i].index == index &&
2000 Restores[i].vreg == vr &&
2001 Restores[i].canFold)
2002 return true;
2003 return false;
2004}
2005
Lang Hames86511252009-09-04 20:41:11 +00002006void LiveIntervals::eraseRestoreInfo(int Id, MachineInstrIndex index,
2007 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002008 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002009 if (!RestoreMBBs[Id])
2010 return;
2011 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2012 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2013 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames86511252009-09-04 20:41:11 +00002014 Restores[i].index = MachineInstrIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00002015}
Evan Cheng81a03822007-11-17 00:40:40 +00002016
Evan Cheng4cce6b42008-04-11 17:53:36 +00002017/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
2018/// spilled and create empty intervals for their uses.
2019void
2020LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
2021 const TargetRegisterClass* rc,
2022 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00002023 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
2024 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002025 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00002026 MachineInstr *MI = &*ri;
2027 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00002028 if (O.isDef()) {
2029 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
2030 "Register def was not rewritten?");
2031 RemoveMachineInstrFromMaps(MI);
2032 vrm.RemoveMachineInstrFromMaps(MI);
2033 MI->eraseFromParent();
2034 } else {
2035 // This must be an use of an implicit_def so it's not part of the live
2036 // interval. Create a new empty live interval for it.
2037 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
2038 unsigned NewVReg = mri_->createVirtualRegister(rc);
2039 vrm.grow();
2040 vrm.setIsImplicitlyDefined(NewVReg);
2041 NewLIs.push_back(&getOrCreateInterval(NewVReg));
2042 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2043 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002044 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002045 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002046 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002047 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002048 }
2049 }
Evan Cheng419852c2008-04-03 16:39:43 +00002050 }
2051}
2052
Evan Chengf2fbca62007-11-12 06:35:08 +00002053std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002054addIntervalsForSpillsFast(const LiveInterval &li,
2055 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002056 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002057 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002058
2059 std::vector<LiveInterval*> added;
2060
2061 assert(li.weight != HUGE_VALF &&
2062 "attempt to spill already spilled interval!");
2063
Bill Wendling8e6179f2009-08-22 20:18:03 +00002064 DEBUG({
2065 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2066 li.dump();
2067 errs() << '\n';
2068 });
Owen Andersond6664312008-08-18 18:05:32 +00002069
2070 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2071
Owen Andersona41e47a2008-08-19 22:12:11 +00002072 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2073 while (RI != mri_->reg_end()) {
2074 MachineInstr* MI = &*RI;
2075
2076 SmallVector<unsigned, 2> Indices;
2077 bool HasUse = false;
2078 bool HasDef = false;
2079
2080 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2081 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002082 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002083
2084 HasUse |= MI->getOperand(i).isUse();
2085 HasDef |= MI->getOperand(i).isDef();
2086
2087 Indices.push_back(i);
2088 }
2089
2090 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2091 Indices, true, slot, li.reg)) {
2092 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002093 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002094 vrm.assignVirt2StackSlot(NewVReg, slot);
2095
Owen Andersona41e47a2008-08-19 22:12:11 +00002096 // create a new register for this spill
2097 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002098
Owen Andersona41e47a2008-08-19 22:12:11 +00002099 // the spill weight is now infinity as it
2100 // cannot be spilled again
2101 nI.weight = HUGE_VALF;
2102
2103 // Rewrite register operands to use the new vreg.
2104 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2105 E = Indices.end(); I != E; ++I) {
2106 MI->getOperand(*I).setReg(NewVReg);
2107
2108 if (MI->getOperand(*I).isUse())
2109 MI->getOperand(*I).setIsKill(true);
2110 }
2111
2112 // Fill in the new live interval.
Lang Hames86511252009-09-04 20:41:11 +00002113 MachineInstrIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00002114 if (HasUse) {
2115 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002116 nI.getNextValue(MachineInstrIndex(), 0, false,
2117 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002118 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002119 nI.addRange(LR);
2120 vrm.addRestorePoint(NewVReg, MI);
2121 }
2122 if (HasDef) {
2123 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002124 nI.getNextValue(MachineInstrIndex(), 0, false,
2125 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002126 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002127 nI.addRange(LR);
2128 vrm.addSpillPoint(NewVReg, true, MI);
2129 }
2130
Owen Anderson17197312008-08-18 23:41:04 +00002131 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002132
Bill Wendling8e6179f2009-08-22 20:18:03 +00002133 DEBUG({
2134 errs() << "\t\t\t\tadded new interval: ";
2135 nI.dump();
2136 errs() << '\n';
2137 });
Owen Andersona41e47a2008-08-19 22:12:11 +00002138 }
Owen Anderson9a032932008-08-18 21:20:32 +00002139
Owen Anderson9a032932008-08-18 21:20:32 +00002140
Owen Andersona41e47a2008-08-19 22:12:11 +00002141 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002142 }
Owen Andersond6664312008-08-18 18:05:32 +00002143
2144 return added;
2145}
2146
2147std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002148addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002149 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002150 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002151
2152 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002153 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002154
Evan Chengf2fbca62007-11-12 06:35:08 +00002155 assert(li.weight != HUGE_VALF &&
2156 "attempt to spill already spilled interval!");
2157
Bill Wendling8e6179f2009-08-22 20:18:03 +00002158 DEBUG({
2159 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2160 li.print(errs(), tri_);
2161 errs() << '\n';
2162 });
Evan Chengf2fbca62007-11-12 06:35:08 +00002163
Evan Cheng72eeb942008-12-05 17:00:16 +00002164 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002165 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002166 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002167 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002168 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2169 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002170 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002171 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002172
2173 unsigned NumValNums = li.getNumValNums();
2174 SmallVector<MachineInstr*, 4> ReMatDefs;
2175 ReMatDefs.resize(NumValNums, NULL);
2176 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2177 ReMatOrigDefs.resize(NumValNums, NULL);
2178 SmallVector<int, 4> ReMatIds;
2179 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2180 BitVector ReMatDelete(NumValNums);
2181 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2182
Evan Cheng81a03822007-11-17 00:40:40 +00002183 // Spilling a split live interval. It cannot be split any further. Also,
2184 // it's also guaranteed to be a single val# / range interval.
2185 if (vrm.getPreSplitReg(li.reg)) {
2186 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002187 // Unset the split kill marker on the last use.
Lang Hames86511252009-09-04 20:41:11 +00002188 MachineInstrIndex KillIdx = vrm.getKillPoint(li.reg);
2189 if (KillIdx != MachineInstrIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00002190 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2191 assert(KillMI && "Last use disappeared?");
2192 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2193 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002194 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002195 }
Evan Chengadf85902007-12-05 09:51:10 +00002196 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002197 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2198 Slot = vrm.getStackSlot(li.reg);
2199 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2200 MachineInstr *ReMatDefMI = DefIsReMat ?
2201 vrm.getReMaterializedMI(li.reg) : NULL;
2202 int LdSlot = 0;
2203 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2204 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002205 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002206 bool IsFirstRange = true;
2207 for (LiveInterval::Ranges::const_iterator
2208 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2209 // If this is a split live interval with multiple ranges, it means there
2210 // are two-address instructions that re-defined the value. Only the
2211 // first def can be rematerialized!
2212 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002213 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002214 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2215 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002216 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002217 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002218 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002219 } else {
2220 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2221 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002222 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002223 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002224 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002225 }
2226 IsFirstRange = false;
2227 }
Evan Cheng419852c2008-04-03 16:39:43 +00002228
Evan Cheng4cce6b42008-04-11 17:53:36 +00002229 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002230 return NewLIs;
2231 }
2232
2233 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002234 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
2235 TrySplit = false;
2236 if (TrySplit)
2237 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002238 bool NeedStackSlot = false;
2239 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2240 i != e; ++i) {
2241 const VNInfo *VNI = *i;
2242 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002243 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002244 continue; // Dead val#.
2245 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002246 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2247 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002248 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002249 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002250 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002251 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002252 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002253 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
2254 ClonedMIs.push_back(Clone);
2255 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002256
2257 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002258 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002259 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002260 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002261 CanDelete = false;
2262 // Need a stack slot if there is any live range where uses cannot be
2263 // rematerialized.
2264 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002265 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002266 if (CanDelete)
2267 ReMatDelete.set(VN);
2268 } else {
2269 // Need a stack slot if there is any live range where uses cannot be
2270 // rematerialized.
2271 NeedStackSlot = true;
2272 }
2273 }
2274
2275 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002276 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2277 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2278 Slot = vrm.assignVirt2StackSlot(li.reg);
2279
2280 // This case only occurs when the prealloc splitter has already assigned
2281 // a stack slot to this vreg.
2282 else
2283 Slot = vrm.getStackSlot(li.reg);
2284 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002285
2286 // Create new intervals and rewrite defs and uses.
2287 for (LiveInterval::Ranges::const_iterator
2288 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002289 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2290 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2291 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002292 bool CanDelete = ReMatDelete[I->valno->id];
2293 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002294 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002295 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002296 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002297 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002298 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002299 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002300 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002301 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002302 }
2303
Evan Cheng0cbb1162007-11-29 01:06:25 +00002304 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002305 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002306 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002307 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002308 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002309
Evan Chengb50bb8c2007-12-05 08:16:32 +00002310 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002311 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002312 if (NeedStackSlot) {
2313 int Id = SpillMBBs.find_first();
2314 while (Id != -1) {
2315 std::vector<SRInfo> &spills = SpillIdxes[Id];
2316 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002317 MachineInstrIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002318 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002319 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002320 bool isReMat = vrm.isReMaterialized(VReg);
2321 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002322 bool CanFold = false;
2323 bool FoundUse = false;
2324 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002325 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002326 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002327 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2328 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002329 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002330 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002331
2332 Ops.push_back(j);
2333 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002334 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002335 if (isReMat ||
2336 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2337 RestoreMBBs, RestoreIdxes))) {
2338 // MI has two-address uses of the same register. If the use
2339 // isn't the first and only use in the BB, then we can't fold
2340 // it. FIXME: Move this to rewriteInstructionsForSpills.
2341 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002342 break;
2343 }
Evan Chengaee4af62007-12-02 08:30:39 +00002344 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002345 }
2346 }
2347 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002348 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002349 if (CanFold && !Ops.empty()) {
2350 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002351 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002352 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002353 // Also folded uses, do not issue a load.
2354 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames35f291d2009-09-12 03:34:03 +00002355 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengf38d14f2007-12-05 09:05:34 +00002356 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002357 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002358 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002359 }
2360
Evan Cheng7e073ba2008-04-09 20:57:25 +00002361 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002362 if (!Folded) {
2363 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2364 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002365 if (!MI->registerDefIsDead(nI.reg))
2366 // No need to spill a dead def.
2367 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002368 if (isKill)
2369 AddedKill.insert(&nI);
2370 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002371 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002372 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002373 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002374 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002375
Evan Cheng1953d0c2007-11-29 10:12:14 +00002376 int Id = RestoreMBBs.find_first();
2377 while (Id != -1) {
2378 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2379 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002380 MachineInstrIndex index = restores[i].index;
2381 if (index == MachineInstrIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00002382 continue;
2383 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002384 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002385 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002386 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002387 bool CanFold = false;
2388 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002389 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002390 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002391 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2392 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002393 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002394 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002395
Evan Cheng0cbb1162007-11-29 01:06:25 +00002396 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002397 // If this restore were to be folded, it would have been folded
2398 // already.
2399 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002400 break;
2401 }
Evan Chengaee4af62007-12-02 08:30:39 +00002402 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002403 }
2404 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002405
2406 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002407 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002408 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002409 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002410 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2411 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002412 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2413 int LdSlot = 0;
2414 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2415 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002416 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002417 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2418 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002419 if (!Folded) {
2420 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2421 if (ImpUse) {
2422 // Re-matting an instruction with virtual register use. Add the
2423 // register as an implicit use on the use MI and update the register
2424 // interval's spill weight to HUGE_VALF to prevent it from being
2425 // spilled.
2426 LiveInterval &ImpLi = getInterval(ImpUse);
2427 ImpLi.weight = HUGE_VALF;
2428 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2429 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002430 }
Evan Chengaee4af62007-12-02 08:30:39 +00002431 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002432 }
2433 // If folding is not possible / failed, then tell the spiller to issue a
2434 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002435 if (Folded)
Lang Hames35f291d2009-09-12 03:34:03 +00002436 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengb50bb8c2007-12-05 08:16:32 +00002437 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002438 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002439 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002440 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002441 }
2442
Evan Chengb50bb8c2007-12-05 08:16:32 +00002443 // Finalize intervals: add kills, finalize spill weights, and filter out
2444 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002445 std::vector<LiveInterval*> RetNewLIs;
2446 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2447 LiveInterval *LI = NewLIs[i];
2448 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002449 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002450 if (!AddedKill.count(LI)) {
2451 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames86511252009-09-04 20:41:11 +00002452 MachineInstrIndex LastUseIdx = getBaseIndex(LR->end);
Evan Chengd120ffd2007-12-05 10:24:35 +00002453 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002454 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002455 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002456 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002457 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002458 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002459 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002460 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002461 RetNewLIs.push_back(LI);
2462 }
2463 }
Evan Cheng81a03822007-11-17 00:40:40 +00002464
Evan Cheng4cce6b42008-04-11 17:53:36 +00002465 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002466 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002467}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002468
2469/// hasAllocatableSuperReg - Return true if the specified physical register has
2470/// any super register that's allocatable.
2471bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2472 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2473 if (allocatableRegs_[*AS] && hasInterval(*AS))
2474 return true;
2475 return false;
2476}
2477
2478/// getRepresentativeReg - Find the largest super register of the specified
2479/// physical register.
2480unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2481 // Find the largest super-register that is allocatable.
2482 unsigned BestReg = Reg;
2483 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2484 unsigned SuperReg = *AS;
2485 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2486 BestReg = SuperReg;
2487 break;
2488 }
2489 }
2490 return BestReg;
2491}
2492
2493/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2494/// specified interval that conflicts with the specified physical register.
2495unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2496 unsigned PhysReg) const {
2497 unsigned NumConflicts = 0;
2498 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2499 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2500 E = mri_->reg_end(); I != E; ++I) {
2501 MachineOperand &O = I.getOperand();
2502 MachineInstr *MI = O.getParent();
Lang Hames86511252009-09-04 20:41:11 +00002503 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002504 if (pli.liveAt(Index))
2505 ++NumConflicts;
2506 }
2507 return NumConflicts;
2508}
2509
2510/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002511/// around all defs and uses of the specified interval. Return true if it
2512/// was able to cut its interval.
2513bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002514 unsigned PhysReg, VirtRegMap &vrm) {
2515 unsigned SpillReg = getRepresentativeReg(PhysReg);
2516
2517 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2518 // If there are registers which alias PhysReg, but which are not a
2519 // sub-register of the chosen representative super register. Assert
2520 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002521 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002522 tri_->isSuperRegister(*AS, SpillReg));
2523
Evan Cheng2824a652009-03-23 18:24:37 +00002524 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002525 LiveInterval &pli = getInterval(SpillReg);
2526 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2527 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2528 E = mri_->reg_end(); I != E; ++I) {
2529 MachineOperand &O = I.getOperand();
2530 MachineInstr *MI = O.getParent();
2531 if (SeenMIs.count(MI))
2532 continue;
2533 SeenMIs.insert(MI);
Lang Hames86511252009-09-04 20:41:11 +00002534 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002535 if (pli.liveAt(Index)) {
2536 vrm.addEmergencySpill(SpillReg, MI);
Lang Hames86511252009-09-04 20:41:11 +00002537 MachineInstrIndex StartIdx = getLoadIndex(Index);
Lang Hames35f291d2009-09-12 03:34:03 +00002538 MachineInstrIndex EndIdx = getNextSlot(getStoreIndex(Index));
Evan Cheng2824a652009-03-23 18:24:37 +00002539 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002540 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002541 Cut = true;
2542 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002543 std::string msg;
2544 raw_string_ostream Msg(msg);
2545 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002546 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002547 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002548 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002549 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002550 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002551 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002552 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002553 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2554 if (!hasInterval(*AS))
2555 continue;
2556 LiveInterval &spli = getInterval(*AS);
2557 if (spli.liveAt(Index))
Lang Hames35f291d2009-09-12 03:34:03 +00002558 spli.removeRange(getLoadIndex(Index), getNextSlot(getStoreIndex(Index)));
Evan Cheng676dd7c2008-03-11 07:19:34 +00002559 }
2560 }
2561 }
Evan Cheng2824a652009-03-23 18:24:37 +00002562 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002563}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002564
2565LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002566 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002567 LiveInterval& Interval = getOrCreateInterval(reg);
2568 VNInfo* VN = Interval.getNextValue(
Lang Hames86511252009-09-04 20:41:11 +00002569 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
2570 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002571 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002572 VN->kills.push_back(terminatorGaps[startInst->getParent()]);
2573 LiveRange LR(
2574 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
Lang Hames35f291d2009-09-12 03:34:03 +00002575 getNextSlot(getMBBEndIdx(startInst->getParent())), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002576 Interval.addRange(LR);
2577
2578 return LR;
2579}
David Greeneb5257662009-08-03 21:55:09 +00002580