blob: ff22e3fadae16714d116569003235ebddaae93ba [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000523 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000556 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000612 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Owen Anderson080c0922010-11-05 19:27:46 +0000676 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasNEON())
679 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000682
Evan Chengf7d87ee2010-05-21 00:43:17 +0000683 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
684 setSchedulingPreference(Sched::RegPressure);
685 else
686 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000687
688 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000689
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000690 // On ARM arguments smaller than 4 bytes are extended, so all arguments
691 // are at least 4 bytes aligned.
692 setMinStackArgumentAlignment(4);
693
Evan Chengfff606d2010-09-24 19:07:23 +0000694 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Evan Cheng4f6b4672010-07-21 06:09:07 +0000697std::pair<const TargetRegisterClass*, uint8_t>
698ARMTargetLowering::findRepresentativeClass(EVT VT) const{
699 const TargetRegisterClass *RRC = 0;
700 uint8_t Cost = 1;
701 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000702 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000704 // Use DPR as representative register class for all floating point
705 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
706 // the cost is 1 for both f32 and f64.
707 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 break;
711 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
712 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
720 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000721 RRC = ARM::DPRRegisterClass;
722 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000724 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000726}
727
Evan Chenga8e29892007-01-19 07:51:42 +0000728const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
729 switch (Opcode) {
730 default: return 0;
731 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
733 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000734 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
736 case ARMISD::tCALL: return "ARMISD::tCALL";
737 case ARMISD::BRCOND: return "ARMISD::BRCOND";
738 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000739 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
741 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
742 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000743 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::CMPFP: return "ARMISD::CMPFP";
745 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000746 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
748 case ARMISD::CMOV: return "ARMISD::CMOV";
749 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000750
Jim Grosbach3482c802010-01-18 19:58:49 +0000751 case ARMISD::RBIT: return "ARMISD::RBIT";
752
Bob Wilson76a312b2010-03-19 22:51:32 +0000753 case ARMISD::FTOSI: return "ARMISD::FTOSI";
754 case ARMISD::FTOUI: return "ARMISD::FTOUI";
755 case ARMISD::SITOF: return "ARMISD::SITOF";
756 case ARMISD::UITOF: return "ARMISD::UITOF";
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
759 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
760 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000761
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000762 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
763 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764
Evan Chengc5942082009-10-28 06:55:03 +0000765 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
766 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000767 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000768
Dale Johannesen51e28e62010-06-03 21:09:53 +0000769 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000771 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000772
Evan Cheng86198642009-08-07 00:34:42 +0000773 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
774
Jim Grosbach3728e962009-12-10 00:11:09 +0000775 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000776 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000777
Evan Chengdfed19f2010-11-03 06:34:55 +0000778 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
781 case ARMISD::VCGE: return "ARMISD::VCGE";
782 case ARMISD::VCGEU: return "ARMISD::VCGEU";
783 case ARMISD::VCGT: return "ARMISD::VCGT";
784 case ARMISD::VCGTU: return "ARMISD::VCGTU";
785 case ARMISD::VTST: return "ARMISD::VTST";
786
787 case ARMISD::VSHL: return "ARMISD::VSHL";
788 case ARMISD::VSHRs: return "ARMISD::VSHRs";
789 case ARMISD::VSHRu: return "ARMISD::VSHRu";
790 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
791 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
792 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
793 case ARMISD::VSHRN: return "ARMISD::VSHRN";
794 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
795 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
796 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
797 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
798 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
799 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
800 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
801 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
802 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
803 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
804 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
805 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
806 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
807 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000808 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000809 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000810 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000811 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000812 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000813 case ARMISD::VREV64: return "ARMISD::VREV64";
814 case ARMISD::VREV32: return "ARMISD::VREV32";
815 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000816 case ARMISD::VZIP: return "ARMISD::VZIP";
817 case ARMISD::VUZP: return "ARMISD::VUZP";
818 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000819 case ARMISD::VMULLs: return "ARMISD::VMULLs";
820 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000821 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000822 case ARMISD::FMAX: return "ARMISD::FMAX";
823 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000824 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000825 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
826 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Evan Chenga8e29892007-01-19 07:51:42 +0000827 }
828}
829
Evan Cheng06b666c2010-05-15 02:18:07 +0000830/// getRegClassFor - Return the register class that should be used for the
831/// specified value type.
832TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
833 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
834 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
835 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000836 if (Subtarget->hasNEON()) {
837 if (VT == MVT::v4i64)
838 return ARM::QQPRRegisterClass;
839 else if (VT == MVT::v8i64)
840 return ARM::QQQQPRRegisterClass;
841 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000842 return TargetLowering::getRegClassFor(VT);
843}
844
Eric Christopherab695882010-07-21 22:26:11 +0000845// Create a fast isel object.
846FastISel *
847ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
848 return ARM::createFastISel(funcInfo);
849}
850
Bill Wendlingb4202b82009-07-01 18:50:55 +0000851/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000852unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000853 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000854}
855
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000856/// getMaximalGlobalOffset - Returns the maximal possible offset which can
857/// be used for loads / stores from the global.
858unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
859 return (Subtarget->isThumb1Only() ? 127 : 4095);
860}
861
Evan Cheng1cc39842010-05-20 23:26:43 +0000862Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000863 unsigned NumVals = N->getNumValues();
864 if (!NumVals)
865 return Sched::RegPressure;
866
867 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000868 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000869 if (VT == MVT::Flag || VT == MVT::Other)
870 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000871 if (VT.isFloatingPoint() || VT.isVector())
872 return Sched::Latency;
873 }
Evan Chengc10f5432010-05-28 23:25:23 +0000874
875 if (!N->isMachineOpcode())
876 return Sched::RegPressure;
877
878 // Load are scheduled for latency even if there instruction itinerary
879 // is not available.
880 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
881 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000882
883 if (TID.getNumDefs() == 0)
884 return Sched::RegPressure;
885 if (!Itins->isEmpty() &&
886 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000887 return Sched::Latency;
888
Evan Cheng1cc39842010-05-20 23:26:43 +0000889 return Sched::RegPressure;
890}
891
Evan Cheng31446872010-07-23 22:39:59 +0000892unsigned
893ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
894 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000895 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
896
Evan Cheng31446872010-07-23 22:39:59 +0000897 switch (RC->getID()) {
898 default:
899 return 0;
900 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000901 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000902 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000903 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000904 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
905 }
Evan Cheng31446872010-07-23 22:39:59 +0000906 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
907 case ARM::DPRRegClassID:
908 return 32 - 10;
909 }
910}
911
Evan Chenga8e29892007-01-19 07:51:42 +0000912//===----------------------------------------------------------------------===//
913// Lowering Code
914//===----------------------------------------------------------------------===//
915
Evan Chenga8e29892007-01-19 07:51:42 +0000916/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
917static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
918 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000919 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000920 case ISD::SETNE: return ARMCC::NE;
921 case ISD::SETEQ: return ARMCC::EQ;
922 case ISD::SETGT: return ARMCC::GT;
923 case ISD::SETGE: return ARMCC::GE;
924 case ISD::SETLT: return ARMCC::LT;
925 case ISD::SETLE: return ARMCC::LE;
926 case ISD::SETUGT: return ARMCC::HI;
927 case ISD::SETUGE: return ARMCC::HS;
928 case ISD::SETULT: return ARMCC::LO;
929 case ISD::SETULE: return ARMCC::LS;
930 }
931}
932
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000933/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
934static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000935 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000936 CondCode2 = ARMCC::AL;
937 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000938 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000939 case ISD::SETEQ:
940 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
941 case ISD::SETGT:
942 case ISD::SETOGT: CondCode = ARMCC::GT; break;
943 case ISD::SETGE:
944 case ISD::SETOGE: CondCode = ARMCC::GE; break;
945 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000946 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
948 case ISD::SETO: CondCode = ARMCC::VC; break;
949 case ISD::SETUO: CondCode = ARMCC::VS; break;
950 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
951 case ISD::SETUGT: CondCode = ARMCC::HI; break;
952 case ISD::SETUGE: CondCode = ARMCC::PL; break;
953 case ISD::SETLT:
954 case ISD::SETULT: CondCode = ARMCC::LT; break;
955 case ISD::SETLE:
956 case ISD::SETULE: CondCode = ARMCC::LE; break;
957 case ISD::SETNE:
958 case ISD::SETUNE: CondCode = ARMCC::NE; break;
959 }
Evan Chenga8e29892007-01-19 07:51:42 +0000960}
961
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962//===----------------------------------------------------------------------===//
963// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000964//===----------------------------------------------------------------------===//
965
966#include "ARMGenCallingConv.inc"
967
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000968/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
969/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000970CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000971 bool Return,
972 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000973 switch (CC) {
974 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000975 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000976 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000977 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000978 if (!Subtarget->isAAPCS_ABI())
979 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
980 // For AAPCS ABI targets, just use VFP variant of the calling convention.
981 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
982 }
983 // Fallthrough
984 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000985 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000986 if (!Subtarget->isAAPCS_ABI())
987 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
988 else if (Subtarget->hasVFP2() &&
989 FloatABIType == FloatABI::Hard && !isVarArg)
990 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
991 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
992 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000993 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000994 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000995 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000996 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000997 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000998 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000999 }
1000}
1001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002/// LowerCallResult - Lower the result values of a call into the
1003/// appropriate copies out of appropriate physical registers.
1004SDValue
1005ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001006 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 const SmallVectorImpl<ISD::InputArg> &Ins,
1008 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001009 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001010
Bob Wilson1f595bb2009-04-17 19:07:39 +00001011 // Assign locations to each value returned by this call.
1012 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001013 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001014 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001016 CCAssignFnForNode(CallConv, /* Return*/ true,
1017 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018
1019 // Copy all of the result registers out of their specified physreg.
1020 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1021 CCValAssign VA = RVLocs[i];
1022
Bob Wilson80915242009-04-25 00:33:20 +00001023 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001024 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001027 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001028 Chain = Lo.getValue(1);
1029 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001032 InFlag);
1033 Chain = Hi.getValue(1);
1034 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001035 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001036
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 if (VA.getLocVT() == MVT::v2f64) {
1038 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1039 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1040 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001041
1042 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001044 Chain = Lo.getValue(1);
1045 InFlag = Lo.getValue(2);
1046 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001048 Chain = Hi.getValue(1);
1049 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001050 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1052 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001053 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001055 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1056 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001057 Chain = Val.getValue(1);
1058 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059 }
Bob Wilson80915242009-04-25 00:33:20 +00001060
1061 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001062 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001063 case CCValAssign::Full: break;
1064 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001065 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001066 break;
1067 }
1068
Dan Gohman98ca4f22009-08-05 01:29:28 +00001069 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070 }
1071
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073}
1074
1075/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1076/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001077/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078/// a byval function parameter.
1079/// Sometimes what we are copying is the end of a larger object, the part that
1080/// does not fit in registers.
1081static SDValue
1082CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1083 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1084 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001087 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001088 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089}
1090
Bob Wilsondee46d72009-04-17 20:35:10 +00001091/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1094 SDValue StackPtr, SDValue Arg,
1095 DebugLoc dl, SelectionDAG &DAG,
1096 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001097 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 unsigned LocMemOffset = VA.getLocMemOffset();
1099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001101 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001103
Bob Wilson1f595bb2009-04-17 19:07:39 +00001104 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001105 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001106 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001107}
1108
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 SDValue Chain, SDValue &Arg,
1111 RegsToPassVector &RegsToPass,
1112 CCValAssign &VA, CCValAssign &NextVA,
1113 SDValue &StackPtr,
1114 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001115 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001116
Jim Grosbache5165492009-11-09 00:11:35 +00001117 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1120
1121 if (NextVA.isRegLoc())
1122 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1123 else {
1124 assert(NextVA.isMemLoc());
1125 if (StackPtr.getNode() == 0)
1126 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1127
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1129 dl, DAG, NextVA,
1130 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 }
1132}
1133
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001135/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1136/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001138ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001139 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001140 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001142 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 const SmallVectorImpl<ISD::InputArg> &Ins,
1144 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001145 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001146 MachineFunction &MF = DAG.getMachineFunction();
1147 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1148 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001149 // Temporarily disable tail calls so things don't break.
1150 if (!EnableARMTailCalls)
1151 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001152 if (isTailCall) {
1153 // Check if it's really possible to do a tail call.
1154 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1155 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001156 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001157 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1158 // detected sibcalls.
1159 if (isTailCall) {
1160 ++NumTailCalls;
1161 IsSibCall = true;
1162 }
1163 }
Evan Chenga8e29892007-01-19 07:51:42 +00001164
Bob Wilson1f595bb2009-04-17 19:07:39 +00001165 // Analyze operands of the call, assigning locations to each operand.
1166 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1168 *DAG.getContext());
1169 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001170 CCAssignFnForNode(CallConv, /* Return*/ false,
1171 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 // Get a count of how many bytes are to be pushed on the stack.
1174 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Dale Johannesen51e28e62010-06-03 21:09:53 +00001176 // For tail calls, memory operands are available in our caller's stack.
1177 if (IsSibCall)
1178 NumBytes = 0;
1179
Evan Chenga8e29892007-01-19 07:51:42 +00001180 // Adjust the stack pointer for the new arguments...
1181 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001182 if (!IsSibCall)
1183 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001184
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001185 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Bob Wilson5bafff32009-06-22 23:27:02 +00001187 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001191 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1193 i != e;
1194 ++i, ++realArgIdx) {
1195 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001196 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
Bob Wilson1f595bb2009-04-17 19:07:39 +00001199 // Promote the value if needed.
1200 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001201 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001202 case CCValAssign::Full: break;
1203 case CCValAssign::SExt:
1204 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1205 break;
1206 case CCValAssign::ZExt:
1207 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1208 break;
1209 case CCValAssign::AExt:
1210 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1211 break;
1212 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001213 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001215 }
1216
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001217 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001218 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 if (VA.getLocVT() == MVT::v2f64) {
1220 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1221 DAG.getConstant(0, MVT::i32));
1222 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1223 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1227
1228 VA = ArgLocs[++i]; // skip ahead to next loc
1229 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1232 } else {
1233 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001234
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1236 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001237 }
1238 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 }
1242 } else if (VA.isRegLoc()) {
1243 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001244 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1248 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 }
Evan Chenga8e29892007-01-19 07:51:42 +00001250 }
1251
1252 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001254 &MemOpChains[0], MemOpChains.size());
1255
1256 // Build a sequence of copy-to-reg nodes chained together with token chain
1257 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001259 // Tail call byval lowering might overwrite argument registers so in case of
1260 // tail call optimization the copies to registers are lowered later.
1261 if (!isTailCall)
1262 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1263 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1264 RegsToPass[i].second, InFlag);
1265 InFlag = Chain.getValue(1);
1266 }
Evan Chenga8e29892007-01-19 07:51:42 +00001267
Dale Johannesen51e28e62010-06-03 21:09:53 +00001268 // For tail calls lower the arguments to the 'real' stack slot.
1269 if (isTailCall) {
1270 // Force all the incoming stack arguments to be loaded from the stack
1271 // before any new outgoing arguments are stored to the stack, because the
1272 // outgoing stack slots may alias the incoming argument stack slots, and
1273 // the alias isn't otherwise explicit. This is slightly more conservative
1274 // than necessary, because it means that each store effectively depends
1275 // on every argument instead of just those arguments it would clobber.
1276
1277 // Do not flag preceeding copytoreg stuff together with the following stuff.
1278 InFlag = SDValue();
1279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1280 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1281 RegsToPass[i].second, InFlag);
1282 InFlag = Chain.getValue(1);
1283 }
1284 InFlag =SDValue();
1285 }
1286
Bill Wendling056292f2008-09-16 21:48:12 +00001287 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1288 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1289 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001290 bool isDirect = false;
1291 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001292 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001293 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001294
1295 if (EnableARMLongCalls) {
1296 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1297 && "long-calls with non-static relocation model!");
1298 // Handle a global address or an external symbol. If it's not one of
1299 // those, the target's already in a register, so we don't need to do
1300 // anything extra.
1301 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001302 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001303 // Create a constant pool entry for the callee address
1304 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1305 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1306 ARMPCLabelIndex,
1307 ARMCP::CPValue, 0);
1308 // Get the address of the callee into a register
1309 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1310 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1311 Callee = DAG.getLoad(getPointerTy(), dl,
1312 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001313 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001314 false, false, 0);
1315 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1316 const char *Sym = S->getSymbol();
1317
1318 // Create a constant pool entry for the callee address
1319 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1320 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1321 Sym, ARMPCLabelIndex, 0);
1322 // Get the address of the callee into a register
1323 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1324 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1325 Callee = DAG.getLoad(getPointerTy(), dl,
1326 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001327 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001328 false, false, 0);
1329 }
1330 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001331 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001332 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001333 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001334 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001335 getTargetMachine().getRelocationModel() != Reloc::Static;
1336 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001337 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001338 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001339 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001340 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001341 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001342 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001343 ARMPCLabelIndex,
1344 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001345 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001347 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001348 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001349 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001350 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001351 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001352 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001354 } else {
1355 // On ELF targets for PIC code, direct calls should go through the PLT
1356 unsigned OpFlags = 0;
1357 if (Subtarget->isTargetELF() &&
1358 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1359 OpFlags = ARMII::MO_PLT;
1360 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1361 }
Bill Wendling056292f2008-09-16 21:48:12 +00001362 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001363 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001364 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001365 getTargetMachine().getRelocationModel() != Reloc::Static;
1366 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001367 // tBX takes a register source operand.
1368 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001369 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001370 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001371 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001372 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001373 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001375 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001376 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001377 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001378 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001379 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001380 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001381 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001382 } else {
1383 unsigned OpFlags = 0;
1384 // On ELF targets for PIC code, direct calls should go through the PLT
1385 if (Subtarget->isTargetELF() &&
1386 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1387 OpFlags = ARMII::MO_PLT;
1388 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1389 }
Evan Chenga8e29892007-01-19 07:51:42 +00001390 }
1391
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001392 // FIXME: handle tail calls differently.
1393 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001394 if (Subtarget->isThumb()) {
1395 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001396 CallOpc = ARMISD::CALL_NOLINK;
1397 else
1398 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1399 } else {
1400 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001401 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1402 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001403 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001404
Dan Gohman475871a2008-07-27 21:46:04 +00001405 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001406 Ops.push_back(Chain);
1407 Ops.push_back(Callee);
1408
1409 // Add argument registers to the end of the list so that they are known live
1410 // into the call.
1411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1412 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1413 RegsToPass[i].second.getValueType()));
1414
Gabor Greifba36cb52008-08-28 21:40:38 +00001415 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001416 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
1418 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001419 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001421
Duncan Sands4bdcb612008-07-02 17:40:58 +00001422 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001424 InFlag = Chain.getValue(1);
1425
Chris Lattnere563bbc2008-10-11 22:08:30 +00001426 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1427 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001429 InFlag = Chain.getValue(1);
1430
Bob Wilson1f595bb2009-04-17 19:07:39 +00001431 // Handle result values, copying them out of physregs into vregs that we
1432 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1434 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001435}
1436
Dale Johannesen51e28e62010-06-03 21:09:53 +00001437/// MatchingStackOffset - Return true if the given stack call argument is
1438/// already available in the same position (relatively) of the caller's
1439/// incoming argument stack.
1440static
1441bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1442 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1443 const ARMInstrInfo *TII) {
1444 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1445 int FI = INT_MAX;
1446 if (Arg.getOpcode() == ISD::CopyFromReg) {
1447 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1448 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1449 return false;
1450 MachineInstr *Def = MRI->getVRegDef(VR);
1451 if (!Def)
1452 return false;
1453 if (!Flags.isByVal()) {
1454 if (!TII->isLoadFromStackSlot(Def, FI))
1455 return false;
1456 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001457 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001458 }
1459 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1460 if (Flags.isByVal())
1461 // ByVal argument is passed in as a pointer but it's now being
1462 // dereferenced. e.g.
1463 // define @foo(%struct.X* %A) {
1464 // tail call @bar(%struct.X* byval %A)
1465 // }
1466 return false;
1467 SDValue Ptr = Ld->getBasePtr();
1468 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1469 if (!FINode)
1470 return false;
1471 FI = FINode->getIndex();
1472 } else
1473 return false;
1474
1475 assert(FI != INT_MAX);
1476 if (!MFI->isFixedObjectIndex(FI))
1477 return false;
1478 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1479}
1480
1481/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1482/// for tail call optimization. Targets which want to do tail call
1483/// optimization should implement this function.
1484bool
1485ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1486 CallingConv::ID CalleeCC,
1487 bool isVarArg,
1488 bool isCalleeStructRet,
1489 bool isCallerStructRet,
1490 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001491 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492 const SmallVectorImpl<ISD::InputArg> &Ins,
1493 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001494 const Function *CallerF = DAG.getMachineFunction().getFunction();
1495 CallingConv::ID CallerCC = CallerF->getCallingConv();
1496 bool CCMatch = CallerCC == CalleeCC;
1497
1498 // Look for obvious safe cases to perform tail call optimization that do not
1499 // require ABI changes. This is what gcc calls sibcall.
1500
Jim Grosbach7616b642010-06-16 23:45:49 +00001501 // Do not sibcall optimize vararg calls unless the call site is not passing
1502 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001503 if (isVarArg && !Outs.empty())
1504 return false;
1505
1506 // Also avoid sibcall optimization if either caller or callee uses struct
1507 // return semantics.
1508 if (isCalleeStructRet || isCallerStructRet)
1509 return false;
1510
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001511 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001512 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001513 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1514 // LR. This means if we need to reload LR, it takes an extra instructions,
1515 // which outweighs the value of the tail call; but here we don't know yet
1516 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001517 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001518 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001519 if (Subtarget->isThumb1Only())
1520 return false;
1521
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001522 // For the moment, we can only do this to functions defined in this
1523 // compilation, or to indirect calls. A Thumb B to an ARM function,
1524 // or vice versa, is not easily fixed up in the linker unlike BL.
1525 // (We could do this by loading the address of the callee into a register;
1526 // that is an extra instruction over the direct call and burns a register
1527 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001528
1529 // It might be safe to remove this restriction on non-Darwin.
1530
1531 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1532 // but we need to make sure there are enough registers; the only valid
1533 // registers are the 4 used for parameters. We don't currently do this
1534 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001535 if (isa<ExternalSymbolSDNode>(Callee))
1536 return false;
1537
1538 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001539 const GlobalValue *GV = G->getGlobal();
1540 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001541 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001542 }
1543
Dale Johannesen51e28e62010-06-03 21:09:53 +00001544 // If the calling conventions do not match, then we'd better make sure the
1545 // results are returned in the same way as what the caller expects.
1546 if (!CCMatch) {
1547 SmallVector<CCValAssign, 16> RVLocs1;
1548 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1549 RVLocs1, *DAG.getContext());
1550 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1551
1552 SmallVector<CCValAssign, 16> RVLocs2;
1553 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1554 RVLocs2, *DAG.getContext());
1555 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1556
1557 if (RVLocs1.size() != RVLocs2.size())
1558 return false;
1559 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1560 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1561 return false;
1562 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1563 return false;
1564 if (RVLocs1[i].isRegLoc()) {
1565 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1566 return false;
1567 } else {
1568 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1569 return false;
1570 }
1571 }
1572 }
1573
1574 // If the callee takes no arguments then go on to check the results of the
1575 // call.
1576 if (!Outs.empty()) {
1577 // Check if stack adjustment is needed. For now, do not do this if any
1578 // argument is passed on the stack.
1579 SmallVector<CCValAssign, 16> ArgLocs;
1580 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1581 ArgLocs, *DAG.getContext());
1582 CCInfo.AnalyzeCallOperands(Outs,
1583 CCAssignFnForNode(CalleeCC, false, isVarArg));
1584 if (CCInfo.getNextStackOffset()) {
1585 MachineFunction &MF = DAG.getMachineFunction();
1586
1587 // Check if the arguments are already laid out in the right way as
1588 // the caller's fixed stack objects.
1589 MachineFrameInfo *MFI = MF.getFrameInfo();
1590 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1591 const ARMInstrInfo *TII =
1592 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001593 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1594 i != e;
1595 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001596 CCValAssign &VA = ArgLocs[i];
1597 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001598 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001599 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001600 if (VA.getLocInfo() == CCValAssign::Indirect)
1601 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001602 if (VA.needsCustom()) {
1603 // f64 and vector types are split into multiple registers or
1604 // register/stack-slot combinations. The types will not match
1605 // the registers; give up on memory f64 refs until we figure
1606 // out what to do about this.
1607 if (!VA.isRegLoc())
1608 return false;
1609 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001610 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001611 if (RegVT == MVT::v2f64) {
1612 if (!ArgLocs[++i].isRegLoc())
1613 return false;
1614 if (!ArgLocs[++i].isRegLoc())
1615 return false;
1616 }
1617 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001618 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1619 MFI, MRI, TII))
1620 return false;
1621 }
1622 }
1623 }
1624 }
1625
1626 return true;
1627}
1628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629SDValue
1630ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001631 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001633 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001634 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001635
Bob Wilsondee46d72009-04-17 20:35:10 +00001636 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638
Bob Wilsondee46d72009-04-17 20:35:10 +00001639 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1641 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001644 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1645 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646
1647 // If this is the first return lowered for this function, add
1648 // the regs to the liveout set for the function.
1649 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1650 for (unsigned i = 0; i != RVLocs.size(); ++i)
1651 if (RVLocs[i].isRegLoc())
1652 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001653 }
1654
Bob Wilson1f595bb2009-04-17 19:07:39 +00001655 SDValue Flag;
1656
1657 // Copy the result values into the output registers.
1658 for (unsigned i = 0, realRVLocIdx = 0;
1659 i != RVLocs.size();
1660 ++i, ++realRVLocIdx) {
1661 CCValAssign &VA = RVLocs[i];
1662 assert(VA.isRegLoc() && "Can only return in registers!");
1663
Dan Gohmanc9403652010-07-07 15:54:55 +00001664 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665
1666 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001667 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 case CCValAssign::Full: break;
1669 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001670 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 break;
1672 }
1673
Bob Wilson1f595bb2009-04-17 19:07:39 +00001674 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1678 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001679 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001681
1682 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1683 Flag = Chain.getValue(1);
1684 VA = RVLocs[++i]; // skip ahead to next loc
1685 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1686 HalfGPRs.getValue(1), Flag);
1687 Flag = Chain.getValue(1);
1688 VA = RVLocs[++i]; // skip ahead to next loc
1689
1690 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1692 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001693 }
1694 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1695 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001696 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001699 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 VA = RVLocs[++i]; // skip ahead to next loc
1701 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1702 Flag);
1703 } else
1704 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1705
Bob Wilsondee46d72009-04-17 20:35:10 +00001706 // Guarantee that all emitted copies are
1707 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 Flag = Chain.getValue(1);
1709 }
1710
1711 SDValue result;
1712 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001715 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001716
1717 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001718}
1719
Bob Wilsonb62d2572009-11-03 00:02:05 +00001720// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1721// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1722// one of the above mentioned nodes. It has to be wrapped because otherwise
1723// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1724// be used to form addressing mode. These wrapped nodes will be selected
1725// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001726static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001727 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001728 // FIXME there is no actual debug info here
1729 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001730 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001732 if (CP->isMachineConstantPoolEntry())
1733 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1734 CP->getAlignment());
1735 else
1736 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1737 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001739}
1740
Jim Grosbache1102ca2010-07-19 17:20:38 +00001741unsigned ARMTargetLowering::getJumpTableEncoding() const {
1742 return MachineJumpTableInfo::EK_Inline;
1743}
1744
Dan Gohmand858e902010-04-17 15:26:15 +00001745SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1746 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001747 MachineFunction &MF = DAG.getMachineFunction();
1748 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1749 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001750 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001751 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001752 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001753 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1754 SDValue CPAddr;
1755 if (RelocM == Reloc::Static) {
1756 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1757 } else {
1758 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001759 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001760 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1761 ARMCP::CPBlockAddress,
1762 PCAdj);
1763 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1764 }
1765 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1766 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001767 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001768 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001769 if (RelocM == Reloc::Static)
1770 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001771 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001772 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001773}
1774
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001775// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001776SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001777ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001778 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001779 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001780 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001782 MachineFunction &MF = DAG.getMachineFunction();
1783 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1784 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001785 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001786 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001787 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001788 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001790 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001791 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001792 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001793 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001794
Evan Chenge7e0d622009-11-06 22:24:13 +00001795 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001796 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001797
1798 // call __tls_get_addr.
1799 ArgListTy Args;
1800 ArgListEntry Entry;
1801 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001802 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001803 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001804 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001805 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001806 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1807 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001809 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001810 return CallResult.first;
1811}
1812
1813// Lower ISD::GlobalTLSAddress using the "initial exec" or
1814// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001815SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001816ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001817 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001818 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001819 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue Offset;
1821 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001822 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001823 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001824 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001825
Chris Lattner4fb63d02009-07-15 04:12:33 +00001826 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001827 MachineFunction &MF = DAG.getMachineFunction();
1828 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1829 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1830 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001831 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1832 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001833 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001834 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001835 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001837 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001838 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001839 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001840 Chain = Offset.getValue(1);
1841
Evan Chenge7e0d622009-11-06 22:24:13 +00001842 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001843 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001844
Evan Cheng9eda6892009-10-31 03:39:36 +00001845 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001846 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001847 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001848 } else {
1849 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001850 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001851 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001853 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001854 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001855 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001856 }
1857
1858 // The address of the thread local variable is the add of the thread
1859 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001860 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001861}
1862
Dan Gohman475871a2008-07-27 21:46:04 +00001863SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001864ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001865 // TODO: implement the "local dynamic" model
1866 assert(Subtarget->isTargetELF() &&
1867 "TLS not implemented for non-ELF targets");
1868 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1869 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1870 // otherwise use the "Local Exec" TLS Model
1871 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1872 return LowerToTLSGeneralDynamicModel(GA, DAG);
1873 else
1874 return LowerToTLSExecModels(GA, DAG);
1875}
1876
Dan Gohman475871a2008-07-27 21:46:04 +00001877SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001878 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001879 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001880 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001881 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001882 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1883 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001884 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001885 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001886 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001887 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001889 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001890 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001891 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001892 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001894 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001895 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001896 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001897 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001898 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001899 return Result;
1900 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001901 // If we have T2 ops, we can materialize the address directly via movt/movw
1902 // pair. This is always cheaper.
1903 if (Subtarget->useMovt()) {
1904 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001905 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001906 } else {
1907 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1908 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1909 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001910 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001911 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001912 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001913 }
1914}
1915
Dan Gohman475871a2008-07-27 21:46:04 +00001916SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001917 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001918 MachineFunction &MF = DAG.getMachineFunction();
1919 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1920 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001922 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001923 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001924 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001926 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001927 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001928 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001929 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001930 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1931 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001932 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001933 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001934 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001936
Evan Cheng9eda6892009-10-31 03:39:36 +00001937 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001938 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001939 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001941
1942 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001943 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001944 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001945 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001946
Evan Cheng63476a82009-09-03 07:04:02 +00001947 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001948 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001949 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001950
1951 return Result;
1952}
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001955 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001956 assert(Subtarget->isTargetELF() &&
1957 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001958 MachineFunction &MF = DAG.getMachineFunction();
1959 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1960 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001962 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001963 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001964 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1965 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001966 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001967 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001969 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001970 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001971 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001972 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001973 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001974}
1975
Jim Grosbach0e0da732009-05-12 23:59:14 +00001976SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001977ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1978 const {
1979 DebugLoc dl = Op.getDebugLoc();
1980 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1981 Op.getOperand(0), Op.getOperand(1));
1982}
1983
1984SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001985ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1986 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001987 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001988 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1989 Op.getOperand(1), Val);
1990}
1991
1992SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001993ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1994 DebugLoc dl = Op.getDebugLoc();
1995 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1996 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1997}
1998
1999SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002000ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002001 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002002 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002003 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002004 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002005 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002006 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002008 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2009 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002010 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002011 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002012 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2013 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002014 EVT PtrVT = getPointerTy();
2015 DebugLoc dl = Op.getDebugLoc();
2016 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2017 SDValue CPAddr;
2018 unsigned PCAdj = (RelocM != Reloc::PIC_)
2019 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002020 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002021 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2022 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002023 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002025 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002026 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002027 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002028 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002029
2030 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002031 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002032 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2033 }
2034 return Result;
2035 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002036 }
2037}
2038
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002039static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002040 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002041 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002042 if (!Subtarget->hasDataBarrier()) {
2043 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2044 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2045 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002046 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002047 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002048 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002049 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002050 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002051
2052 SDValue Op5 = Op.getOperand(5);
2053 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2054 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2055 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2056 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2057
2058 ARM_MB::MemBOpt DMBOpt;
2059 if (isDeviceBarrier)
2060 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2061 else
2062 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2063 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2064 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002065}
2066
Evan Chengdfed19f2010-11-03 06:34:55 +00002067static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2068 const ARMSubtarget *Subtarget) {
2069 // ARM pre v5TE and Thumb1 does not have preload instructions.
2070 if (!(Subtarget->isThumb2() ||
2071 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2072 // Just preserve the chain.
2073 return Op.getOperand(0);
2074
2075 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002076 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2077 if (!isRead &&
2078 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2079 // ARMv7 with MP extension has PLDW.
2080 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002081
2082 if (Subtarget->isThumb())
2083 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002084 isRead = ~isRead & 1;
2085 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002086
Evan Cheng416941d2010-11-04 05:19:35 +00002087 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002088 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002089 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2090 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002091}
2092
Dan Gohman1e93df62010-04-17 14:41:14 +00002093static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2094 MachineFunction &MF = DAG.getMachineFunction();
2095 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2096
Evan Chenga8e29892007-01-19 07:51:42 +00002097 // vastart just stores the address of the VarArgsFrameIndex slot into the
2098 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002099 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002101 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002102 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002103 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2104 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002105}
2106
Dan Gohman475871a2008-07-27 21:46:04 +00002107SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002108ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2109 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002110 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 MachineFunction &MF = DAG.getMachineFunction();
2112 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2113
2114 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002115 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 RC = ARM::tGPRRegisterClass;
2117 else
2118 RC = ARM::GPRRegisterClass;
2119
2120 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002121 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002123
2124 SDValue ArgValue2;
2125 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002126 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002127 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129 // Create load node to retrieve arguments from the stack.
2130 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002131 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002132 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002133 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 } else {
2135 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002137 }
2138
Jim Grosbache5165492009-11-09 00:11:35 +00002139 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002140}
2141
2142SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002144 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 const SmallVectorImpl<ISD::InputArg>
2146 &Ins,
2147 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002148 SmallVectorImpl<SDValue> &InVals)
2149 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150
Bob Wilson1f595bb2009-04-17 19:07:39 +00002151 MachineFunction &MF = DAG.getMachineFunction();
2152 MachineFrameInfo *MFI = MF.getFrameInfo();
2153
Bob Wilson1f595bb2009-04-17 19:07:39 +00002154 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2155
2156 // Assign locations to all of the incoming arguments.
2157 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2159 *DAG.getContext());
2160 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002161 CCAssignFnForNode(CallConv, /* Return*/ false,
2162 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002163
2164 SmallVector<SDValue, 16> ArgValues;
2165
2166 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2167 CCValAssign &VA = ArgLocs[i];
2168
Bob Wilsondee46d72009-04-17 20:35:10 +00002169 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002170 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002171 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002174 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 // f64 and vector types are split up into multiple registers or
2176 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002178 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002180 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002181 SDValue ArgValue2;
2182 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002183 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002184 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2185 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002186 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002187 false, false, 0);
2188 } else {
2189 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2190 Chain, DAG, dl);
2191 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2193 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002194 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002196 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2197 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002199
Bob Wilson5bafff32009-06-22 23:27:02 +00002200 } else {
2201 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002202
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002204 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002208 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002209 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002210 RC = (AFI->isThumb1OnlyFunction() ?
2211 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002212 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002213 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002214
2215 // Transform the arguments in physical registers into virtual ones.
2216 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002218 }
2219
2220 // If this is an 8 or 16-bit value, it is really passed promoted
2221 // to 32 bits. Insert an assert[sz]ext to capture this, then
2222 // truncate to the right size.
2223 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002224 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002225 case CCValAssign::Full: break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002228 break;
2229 case CCValAssign::SExt:
2230 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2231 DAG.getValueType(VA.getValVT()));
2232 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2233 break;
2234 case CCValAssign::ZExt:
2235 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2236 DAG.getValueType(VA.getValVT()));
2237 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2238 break;
2239 }
2240
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002242
2243 } else { // VA.isRegLoc()
2244
2245 // sanity check
2246 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002248
2249 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002250 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002251
Bob Wilsondee46d72009-04-17 20:35:10 +00002252 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002253 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002254 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002255 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002256 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002257 }
2258 }
2259
2260 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002261 if (isVarArg) {
2262 static const unsigned GPRArgRegs[] = {
2263 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2264 };
2265
Bob Wilsondee46d72009-04-17 20:35:10 +00002266 unsigned NumGPRs = CCInfo.getFirstUnallocated
2267 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002268
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002269 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2270 unsigned VARegSize = (4 - NumGPRs) * 4;
2271 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002272 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002273 if (VARegSaveSize) {
2274 // If this function is vararg, store any remaining integer argument regs
2275 // to their spots on the stack so that they may be loaded by deferencing
2276 // the result of va_next.
2277 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002278 AFI->setVarArgsFrameIndex(
2279 MFI->CreateFixedObject(VARegSaveSize,
2280 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002281 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002282 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2283 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002284
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002286 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002287 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002288 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002289 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002290 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002291 RC = ARM::GPRRegisterClass;
2292
Bob Wilson998e1252009-04-20 18:36:57 +00002293 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002295 SDValue Store =
2296 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002297 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2298 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002299 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002300 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002301 DAG.getConstant(4, getPointerTy()));
2302 }
2303 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002306 } else
2307 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002308 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002309 }
2310
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002312}
2313
2314/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002315static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002316 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002317 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002318 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002319 // Maybe this has already been legalized into the constant pool?
2320 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002322 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002323 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002324 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002325 }
2326 }
2327 return false;
2328}
2329
Evan Chenga8e29892007-01-19 07:51:42 +00002330/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2331/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002332SDValue
2333ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002334 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002335 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002336 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002337 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002338 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002339 // Constant does not fit, try adjusting it by one?
2340 switch (CC) {
2341 default: break;
2342 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002343 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002344 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002345 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002347 }
2348 break;
2349 case ISD::SETULT:
2350 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002351 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002352 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002354 }
2355 break;
2356 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002357 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002358 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002359 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002361 }
2362 break;
2363 case ISD::SETULE:
2364 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002365 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002366 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002368 }
2369 break;
2370 }
2371 }
2372 }
2373
2374 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002375 ARMISD::NodeType CompareType;
2376 switch (CondCode) {
2377 default:
2378 CompareType = ARMISD::CMP;
2379 break;
2380 case ARMCC::EQ:
2381 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002382 // Uses only Z Flag
2383 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002384 break;
2385 }
Evan Cheng218977b2010-07-13 19:27:42 +00002386 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002388}
2389
2390/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002391SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002392ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002393 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002394 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002395 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002397 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2399 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002400}
2401
Bill Wendlingde2b1512010-08-11 08:43:16 +00002402SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2403 SDValue Cond = Op.getOperand(0);
2404 SDValue SelectTrue = Op.getOperand(1);
2405 SDValue SelectFalse = Op.getOperand(2);
2406 DebugLoc dl = Op.getDebugLoc();
2407
2408 // Convert:
2409 //
2410 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2411 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2412 //
2413 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2414 const ConstantSDNode *CMOVTrue =
2415 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2416 const ConstantSDNode *CMOVFalse =
2417 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2418
2419 if (CMOVTrue && CMOVFalse) {
2420 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2421 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2422
2423 SDValue True;
2424 SDValue False;
2425 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2426 True = SelectTrue;
2427 False = SelectFalse;
2428 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2429 True = SelectFalse;
2430 False = SelectTrue;
2431 }
2432
2433 if (True.getNode() && False.getNode()) {
2434 EVT VT = Cond.getValueType();
2435 SDValue ARMcc = Cond.getOperand(2);
2436 SDValue CCR = Cond.getOperand(3);
2437 SDValue Cmp = Cond.getOperand(4);
2438 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2439 }
2440 }
2441 }
2442
2443 return DAG.getSelectCC(dl, Cond,
2444 DAG.getConstant(0, Cond.getValueType()),
2445 SelectTrue, SelectFalse, ISD::SETNE);
2446}
2447
Dan Gohmand858e902010-04-17 15:26:15 +00002448SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue LHS = Op.getOperand(0);
2451 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002452 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue TrueVal = Op.getOperand(2);
2454 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002455 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002458 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002460 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2461 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002462 }
2463
2464 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002465 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002466
Evan Cheng218977b2010-07-13 19:27:42 +00002467 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2468 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002470 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002471 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002472 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002473 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002474 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002475 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002476 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002477 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002478 }
2479 return Result;
2480}
2481
Evan Cheng218977b2010-07-13 19:27:42 +00002482/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2483/// to morph to an integer compare sequence.
2484static bool canChangeToInt(SDValue Op, bool &SeenZero,
2485 const ARMSubtarget *Subtarget) {
2486 SDNode *N = Op.getNode();
2487 if (!N->hasOneUse())
2488 // Otherwise it requires moving the value from fp to integer registers.
2489 return false;
2490 if (!N->getNumValues())
2491 return false;
2492 EVT VT = Op.getValueType();
2493 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2494 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2495 // vmrs are very slow, e.g. cortex-a8.
2496 return false;
2497
2498 if (isFloatingPointZero(Op)) {
2499 SeenZero = true;
2500 return true;
2501 }
2502 return ISD::isNormalLoad(N);
2503}
2504
2505static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2506 if (isFloatingPointZero(Op))
2507 return DAG.getConstant(0, MVT::i32);
2508
2509 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2510 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002511 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002512 Ld->isVolatile(), Ld->isNonTemporal(),
2513 Ld->getAlignment());
2514
2515 llvm_unreachable("Unknown VFP cmp argument!");
2516}
2517
2518static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2519 SDValue &RetVal1, SDValue &RetVal2) {
2520 if (isFloatingPointZero(Op)) {
2521 RetVal1 = DAG.getConstant(0, MVT::i32);
2522 RetVal2 = DAG.getConstant(0, MVT::i32);
2523 return;
2524 }
2525
2526 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2527 SDValue Ptr = Ld->getBasePtr();
2528 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2529 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002530 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002531 Ld->isVolatile(), Ld->isNonTemporal(),
2532 Ld->getAlignment());
2533
2534 EVT PtrType = Ptr.getValueType();
2535 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2536 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2537 PtrType, Ptr, DAG.getConstant(4, PtrType));
2538 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2539 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002540 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002541 Ld->isVolatile(), Ld->isNonTemporal(),
2542 NewAlign);
2543 return;
2544 }
2545
2546 llvm_unreachable("Unknown VFP cmp argument!");
2547}
2548
2549/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2550/// f32 and even f64 comparisons to integer ones.
2551SDValue
2552ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2553 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002554 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002555 SDValue LHS = Op.getOperand(2);
2556 SDValue RHS = Op.getOperand(3);
2557 SDValue Dest = Op.getOperand(4);
2558 DebugLoc dl = Op.getDebugLoc();
2559
2560 bool SeenZero = false;
2561 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2562 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002563 // If one of the operand is zero, it's safe to ignore the NaN case since
2564 // we only care about equality comparisons.
2565 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002566 // If unsafe fp math optimization is enabled and there are no othter uses of
2567 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2568 // to an integer comparison.
2569 if (CC == ISD::SETOEQ)
2570 CC = ISD::SETEQ;
2571 else if (CC == ISD::SETUNE)
2572 CC = ISD::SETNE;
2573
2574 SDValue ARMcc;
2575 if (LHS.getValueType() == MVT::f32) {
2576 LHS = bitcastf32Toi32(LHS, DAG);
2577 RHS = bitcastf32Toi32(RHS, DAG);
2578 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2579 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2580 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2581 Chain, Dest, ARMcc, CCR, Cmp);
2582 }
2583
2584 SDValue LHS1, LHS2;
2585 SDValue RHS1, RHS2;
2586 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2587 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2588 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2589 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2590 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2591 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2592 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2593 }
2594
2595 return SDValue();
2596}
2597
2598SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2599 SDValue Chain = Op.getOperand(0);
2600 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2601 SDValue LHS = Op.getOperand(2);
2602 SDValue RHS = Op.getOperand(3);
2603 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002604 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002605
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002607 SDValue ARMcc;
2608 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002611 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002612 }
2613
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002615
2616 if (UnsafeFPMath &&
2617 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2618 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2619 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2620 if (Result.getNode())
2621 return Result;
2622 }
2623
Evan Chenga8e29892007-01-19 07:51:42 +00002624 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002625 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002626
Evan Cheng218977b2010-07-13 19:27:42 +00002627 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2628 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2630 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002631 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002632 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002633 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002634 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2635 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002636 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002637 }
2638 return Res;
2639}
2640
Dan Gohmand858e902010-04-17 15:26:15 +00002641SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue Chain = Op.getOperand(0);
2643 SDValue Table = Op.getOperand(1);
2644 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002645 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002646
Owen Andersone50ed302009-08-10 22:56:29 +00002647 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002648 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2649 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002650 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002651 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002653 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2654 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002655 if (Subtarget->isThumb2()) {
2656 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2657 // which does another jump to the destination. This also makes it easier
2658 // to translate it to TBB / TBH later.
2659 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002661 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002662 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002663 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002664 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002665 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002666 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002667 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002668 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002670 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002671 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002672 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002673 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002675 }
Evan Chenga8e29892007-01-19 07:51:42 +00002676}
2677
Bob Wilson76a312b2010-03-19 22:51:32 +00002678static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2679 DebugLoc dl = Op.getDebugLoc();
2680 unsigned Opc;
2681
2682 switch (Op.getOpcode()) {
2683 default:
2684 assert(0 && "Invalid opcode!");
2685 case ISD::FP_TO_SINT:
2686 Opc = ARMISD::FTOSI;
2687 break;
2688 case ISD::FP_TO_UINT:
2689 Opc = ARMISD::FTOUI;
2690 break;
2691 }
2692 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002693 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002694}
2695
2696static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2697 EVT VT = Op.getValueType();
2698 DebugLoc dl = Op.getDebugLoc();
2699 unsigned Opc;
2700
2701 switch (Op.getOpcode()) {
2702 default:
2703 assert(0 && "Invalid opcode!");
2704 case ISD::SINT_TO_FP:
2705 Opc = ARMISD::SITOF;
2706 break;
2707 case ISD::UINT_TO_FP:
2708 Opc = ARMISD::UITOF;
2709 break;
2710 }
2711
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002712 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002713 return DAG.getNode(Opc, dl, VT, Op);
2714}
2715
Evan Cheng515fe3a2010-07-08 02:08:50 +00002716SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002717 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002718 SDValue Tmp0 = Op.getOperand(0);
2719 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002720 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT VT = Op.getValueType();
2722 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002723 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002724 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002725 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002726 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002728 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002729}
2730
Evan Cheng2457f2c2010-05-22 01:47:14 +00002731SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2732 MachineFunction &MF = DAG.getMachineFunction();
2733 MachineFrameInfo *MFI = MF.getFrameInfo();
2734 MFI->setReturnAddressIsTaken(true);
2735
2736 EVT VT = Op.getValueType();
2737 DebugLoc dl = Op.getDebugLoc();
2738 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2739 if (Depth) {
2740 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2741 SDValue Offset = DAG.getConstant(4, MVT::i32);
2742 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2743 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002744 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002745 }
2746
2747 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002748 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002749 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2750}
2751
Dan Gohmand858e902010-04-17 15:26:15 +00002752SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002753 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2754 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002755
Owen Andersone50ed302009-08-10 22:56:29 +00002756 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002757 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2758 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002759 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002760 ? ARM::R7 : ARM::R11;
2761 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2762 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002763 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2764 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002765 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002766 return FrameAddr;
2767}
2768
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002769/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002770/// expand a bit convert where either the source or destination type is i64 to
2771/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2772/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2773/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002775 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2776 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002777 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002778
Bob Wilson9f3f0612010-04-17 05:30:19 +00002779 // This function is only supposed to be called for i64 types, either as the
2780 // source or destination of the bit convert.
2781 EVT SrcVT = Op.getValueType();
2782 EVT DstVT = N->getValueType(0);
2783 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002784 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002785
Bob Wilson9f3f0612010-04-17 05:30:19 +00002786 // Turn i64->f64 into VMOVDRR.
2787 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002788 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2789 DAG.getConstant(0, MVT::i32));
2790 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2791 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002793 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002794 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002795
Jim Grosbache5165492009-11-09 00:11:35 +00002796 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002797 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2798 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2799 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2800 // Merge the pieces into a single i64 value.
2801 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2802 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002803
Bob Wilson9f3f0612010-04-17 05:30:19 +00002804 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002805}
2806
Bob Wilson5bafff32009-06-22 23:27:02 +00002807/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002808/// Zero vectors are used to represent vector negation and in those cases
2809/// will be implemented with the NEON VNEG instruction. However, VNEG does
2810/// not support i64 elements, so sometimes the zero vectors will need to be
2811/// explicitly constructed. Regardless, use a canonical VMOV to create the
2812/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002813static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002814 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002815 // The canonical modified immediate encoding of a zero vector is....0!
2816 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2817 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2818 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002819 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002820}
2821
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002822/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2823/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002824SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2825 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002826 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2827 EVT VT = Op.getValueType();
2828 unsigned VTBits = VT.getSizeInBits();
2829 DebugLoc dl = Op.getDebugLoc();
2830 SDValue ShOpLo = Op.getOperand(0);
2831 SDValue ShOpHi = Op.getOperand(1);
2832 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002833 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002834 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002835
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002836 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2837
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002838 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2839 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2840 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2841 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2842 DAG.getConstant(VTBits, MVT::i32));
2843 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2844 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002845 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002846
2847 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2848 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002849 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002850 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002851 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002852 CCR, Cmp);
2853
2854 SDValue Ops[2] = { Lo, Hi };
2855 return DAG.getMergeValues(Ops, 2, dl);
2856}
2857
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002858/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2859/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002860SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2861 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002862 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2863 EVT VT = Op.getValueType();
2864 unsigned VTBits = VT.getSizeInBits();
2865 DebugLoc dl = Op.getDebugLoc();
2866 SDValue ShOpLo = Op.getOperand(0);
2867 SDValue ShOpHi = Op.getOperand(1);
2868 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002869 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002870
2871 assert(Op.getOpcode() == ISD::SHL_PARTS);
2872 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2873 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2874 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2875 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2876 DAG.getConstant(VTBits, MVT::i32));
2877 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2878 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2879
2880 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2881 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2882 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002883 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002884 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002885 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002886 CCR, Cmp);
2887
2888 SDValue Ops[2] = { Lo, Hi };
2889 return DAG.getMergeValues(Ops, 2, dl);
2890}
2891
Jim Grosbach4725ca72010-09-08 03:54:02 +00002892SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002893 SelectionDAG &DAG) const {
2894 // The rounding mode is in bits 23:22 of the FPSCR.
2895 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2896 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2897 // so that the shift + and get folded into a bitfield extract.
2898 DebugLoc dl = Op.getDebugLoc();
2899 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2900 DAG.getConstant(Intrinsic::arm_get_fpscr,
2901 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002902 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002903 DAG.getConstant(1U << 22, MVT::i32));
2904 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2905 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002906 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002907 DAG.getConstant(3, MVT::i32));
2908}
2909
Jim Grosbach3482c802010-01-18 19:58:49 +00002910static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2911 const ARMSubtarget *ST) {
2912 EVT VT = N->getValueType(0);
2913 DebugLoc dl = N->getDebugLoc();
2914
2915 if (!ST->hasV6T2Ops())
2916 return SDValue();
2917
2918 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2919 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2920}
2921
Bob Wilson5bafff32009-06-22 23:27:02 +00002922static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2923 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002924 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 DebugLoc dl = N->getDebugLoc();
2926
Bob Wilsond5448bb2010-11-18 21:16:28 +00002927 if (!VT.isVector())
2928 return SDValue();
2929
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002931 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002932
Bob Wilsond5448bb2010-11-18 21:16:28 +00002933 // Left shifts translate directly to the vshiftu intrinsic.
2934 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002935 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002936 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2937 N->getOperand(0), N->getOperand(1));
2938
2939 assert((N->getOpcode() == ISD::SRA ||
2940 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2941
2942 // NEON uses the same intrinsics for both left and right shifts. For
2943 // right shifts, the shift amounts are negative, so negate the vector of
2944 // shift amounts.
2945 EVT ShiftVT = N->getOperand(1).getValueType();
2946 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2947 getZeroVector(ShiftVT, DAG, dl),
2948 N->getOperand(1));
2949 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2950 Intrinsic::arm_neon_vshifts :
2951 Intrinsic::arm_neon_vshiftu);
2952 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2953 DAG.getConstant(vshiftInt, MVT::i32),
2954 N->getOperand(0), NegatedCount);
2955}
2956
2957static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
2958 const ARMSubtarget *ST) {
2959 EVT VT = N->getValueType(0);
2960 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002961
Eli Friedmance392eb2009-08-22 03:13:10 +00002962 // We can get here for a node like i32 = ISD::SHL i32, i64
2963 if (VT != MVT::i64)
2964 return SDValue();
2965
2966 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002967 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002968
Chris Lattner27a6c732007-11-24 07:07:01 +00002969 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2970 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002971 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002972 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002973
Chris Lattner27a6c732007-11-24 07:07:01 +00002974 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002975 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002976
Chris Lattner27a6c732007-11-24 07:07:01 +00002977 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002979 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002981 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002982
Chris Lattner27a6c732007-11-24 07:07:01 +00002983 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2984 // captures the result into a carry flag.
2985 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002987
Chris Lattner27a6c732007-11-24 07:07:01 +00002988 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002990
Chris Lattner27a6c732007-11-24 07:07:01 +00002991 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002993}
2994
Bob Wilson5bafff32009-06-22 23:27:02 +00002995static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2996 SDValue TmpOp0, TmpOp1;
2997 bool Invert = false;
2998 bool Swap = false;
2999 unsigned Opc = 0;
3000
3001 SDValue Op0 = Op.getOperand(0);
3002 SDValue Op1 = Op.getOperand(1);
3003 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003004 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3006 DebugLoc dl = Op.getDebugLoc();
3007
3008 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3009 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003010 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 case ISD::SETUNE:
3012 case ISD::SETNE: Invert = true; // Fallthrough
3013 case ISD::SETOEQ:
3014 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3015 case ISD::SETOLT:
3016 case ISD::SETLT: Swap = true; // Fallthrough
3017 case ISD::SETOGT:
3018 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3019 case ISD::SETOLE:
3020 case ISD::SETLE: Swap = true; // Fallthrough
3021 case ISD::SETOGE:
3022 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3023 case ISD::SETUGE: Swap = true; // Fallthrough
3024 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3025 case ISD::SETUGT: Swap = true; // Fallthrough
3026 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3027 case ISD::SETUEQ: Invert = true; // Fallthrough
3028 case ISD::SETONE:
3029 // Expand this to (OLT | OGT).
3030 TmpOp0 = Op0;
3031 TmpOp1 = Op1;
3032 Opc = ISD::OR;
3033 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3034 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3035 break;
3036 case ISD::SETUO: Invert = true; // Fallthrough
3037 case ISD::SETO:
3038 // Expand this to (OLT | OGE).
3039 TmpOp0 = Op0;
3040 TmpOp1 = Op1;
3041 Opc = ISD::OR;
3042 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3043 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3044 break;
3045 }
3046 } else {
3047 // Integer comparisons.
3048 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003049 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003050 case ISD::SETNE: Invert = true;
3051 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3052 case ISD::SETLT: Swap = true;
3053 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3054 case ISD::SETLE: Swap = true;
3055 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3056 case ISD::SETULT: Swap = true;
3057 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3058 case ISD::SETULE: Swap = true;
3059 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3060 }
3061
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003062 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003063 if (Opc == ARMISD::VCEQ) {
3064
3065 SDValue AndOp;
3066 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3067 AndOp = Op0;
3068 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3069 AndOp = Op1;
3070
3071 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003072 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003073 AndOp = AndOp.getOperand(0);
3074
3075 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3076 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3078 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003079 Invert = !Invert;
3080 }
3081 }
3082 }
3083
3084 if (Swap)
3085 std::swap(Op0, Op1);
3086
Owen Andersonc24cb352010-11-08 23:21:22 +00003087 // If one of the operands is a constant vector zero, attempt to fold the
3088 // comparison to a specialized compare-against-zero form.
3089 SDValue SingleOp;
3090 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3091 SingleOp = Op0;
3092 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3093 if (Opc == ARMISD::VCGE)
3094 Opc = ARMISD::VCLEZ;
3095 else if (Opc == ARMISD::VCGT)
3096 Opc = ARMISD::VCLTZ;
3097 SingleOp = Op1;
3098 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003099
Owen Andersonc24cb352010-11-08 23:21:22 +00003100 SDValue Result;
3101 if (SingleOp.getNode()) {
3102 switch (Opc) {
3103 case ARMISD::VCEQ:
3104 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3105 case ARMISD::VCGE:
3106 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3107 case ARMISD::VCLEZ:
3108 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3109 case ARMISD::VCGT:
3110 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3111 case ARMISD::VCLTZ:
3112 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3113 default:
3114 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3115 }
3116 } else {
3117 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3118 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
3120 if (Invert)
3121 Result = DAG.getNOT(dl, Result, VT);
3122
3123 return Result;
3124}
3125
Bob Wilsond3c42842010-06-14 22:19:57 +00003126/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3127/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003128/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003129static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3130 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003131 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003132 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133
Bob Wilson827b2102010-06-15 19:05:35 +00003134 // SplatBitSize is set to the smallest size that splats the vector, so a
3135 // zero vector will always have SplatBitSize == 8. However, NEON modified
3136 // immediate instructions others than VMOV do not support the 8-bit encoding
3137 // of a zero vector, and the default encoding of zero is supposed to be the
3138 // 32-bit version.
3139 if (SplatBits == 0)
3140 SplatBitSize = 32;
3141
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 switch (SplatBitSize) {
3143 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003144 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003145 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003146 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003147 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003148 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003149 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003150 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003151 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153 case 16:
3154 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003155 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003156 if ((SplatBits & ~0xff) == 0) {
3157 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003158 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003159 Imm = SplatBits;
3160 break;
3161 }
3162 if ((SplatBits & ~0xff00) == 0) {
3163 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003164 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003165 Imm = SplatBits >> 8;
3166 break;
3167 }
3168 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003169
3170 case 32:
3171 // NEON's 32-bit VMOV supports splat values where:
3172 // * only one byte is nonzero, or
3173 // * the least significant byte is 0xff and the second byte is nonzero, or
3174 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003175 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003176 if ((SplatBits & ~0xff) == 0) {
3177 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003178 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003179 Imm = SplatBits;
3180 break;
3181 }
3182 if ((SplatBits & ~0xff00) == 0) {
3183 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003184 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003185 Imm = SplatBits >> 8;
3186 break;
3187 }
3188 if ((SplatBits & ~0xff0000) == 0) {
3189 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003190 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003191 Imm = SplatBits >> 16;
3192 break;
3193 }
3194 if ((SplatBits & ~0xff000000) == 0) {
3195 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003196 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 Imm = SplatBits >> 24;
3198 break;
3199 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003200
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003201 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3202 if (type == OtherModImm) return SDValue();
3203
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003205 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3206 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003207 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003208 Imm = SplatBits >> 8;
3209 SplatBits |= 0xff;
3210 break;
3211 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003212
3213 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003214 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3215 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003216 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003217 Imm = SplatBits >> 16;
3218 SplatBits |= 0xffff;
3219 break;
3220 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003221
3222 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3223 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3224 // VMOV.I32. A (very) minor optimization would be to replicate the value
3225 // and fall through here to test for a valid 64-bit splat. But, then the
3226 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003227 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003228
3229 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003230 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003231 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003232 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003233 uint64_t BitMask = 0xff;
3234 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003235 unsigned ImmMask = 1;
3236 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003238 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003239 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003240 Imm |= ImmMask;
3241 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003243 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003244 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003245 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003246 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003247 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003248 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003249 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003250 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003251 break;
3252 }
3253
Bob Wilson1a913ed2010-06-11 21:34:50 +00003254 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003255 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003256 return SDValue();
3257 }
3258
Bob Wilsoncba270d2010-07-13 21:16:48 +00003259 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3260 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003261}
3262
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003263static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3264 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003265 unsigned NumElts = VT.getVectorNumElements();
3266 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003267
3268 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3269 if (M[0] < 0)
3270 return false;
3271
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003272 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003273
3274 // If this is a VEXT shuffle, the immediate value is the index of the first
3275 // element. The other shuffle indices must be the successive elements after
3276 // the first one.
3277 unsigned ExpectedElt = Imm;
3278 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003279 // Increment the expected index. If it wraps around, it may still be
3280 // a VEXT but the source vectors must be swapped.
3281 ExpectedElt += 1;
3282 if (ExpectedElt == NumElts * 2) {
3283 ExpectedElt = 0;
3284 ReverseVEXT = true;
3285 }
3286
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003287 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003288 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003289 return false;
3290 }
3291
3292 // Adjust the index value if the source operands will be swapped.
3293 if (ReverseVEXT)
3294 Imm -= NumElts;
3295
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003296 return true;
3297}
3298
Bob Wilson8bb9e482009-07-26 00:39:34 +00003299/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3300/// instruction with the specified blocksize. (The order of the elements
3301/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003302static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3303 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003304 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3305 "Only possible block sizes for VREV are: 16, 32, 64");
3306
Bob Wilson8bb9e482009-07-26 00:39:34 +00003307 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003308 if (EltSz == 64)
3309 return false;
3310
3311 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003312 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003313 // If the first shuffle index is UNDEF, be optimistic.
3314 if (M[0] < 0)
3315 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003316
3317 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3318 return false;
3319
3320 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003321 if (M[i] < 0) continue; // ignore UNDEF indices
3322 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003323 return false;
3324 }
3325
3326 return true;
3327}
3328
Bob Wilsonc692cb72009-08-21 20:54:19 +00003329static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3330 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003331 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3332 if (EltSz == 64)
3333 return false;
3334
Bob Wilsonc692cb72009-08-21 20:54:19 +00003335 unsigned NumElts = VT.getVectorNumElements();
3336 WhichResult = (M[0] == 0 ? 0 : 1);
3337 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003338 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3339 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003340 return false;
3341 }
3342 return true;
3343}
3344
Bob Wilson324f4f12009-12-03 06:40:55 +00003345/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3346/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3347/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3348static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3349 unsigned &WhichResult) {
3350 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3351 if (EltSz == 64)
3352 return false;
3353
3354 unsigned NumElts = VT.getVectorNumElements();
3355 WhichResult = (M[0] == 0 ? 0 : 1);
3356 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003357 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3358 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003359 return false;
3360 }
3361 return true;
3362}
3363
Bob Wilsonc692cb72009-08-21 20:54:19 +00003364static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3365 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003366 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3367 if (EltSz == 64)
3368 return false;
3369
Bob Wilsonc692cb72009-08-21 20:54:19 +00003370 unsigned NumElts = VT.getVectorNumElements();
3371 WhichResult = (M[0] == 0 ? 0 : 1);
3372 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003373 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003374 if ((unsigned) M[i] != 2 * i + WhichResult)
3375 return false;
3376 }
3377
3378 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003379 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003380 return false;
3381
3382 return true;
3383}
3384
Bob Wilson324f4f12009-12-03 06:40:55 +00003385/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3386/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3387/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3388static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3389 unsigned &WhichResult) {
3390 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3391 if (EltSz == 64)
3392 return false;
3393
3394 unsigned Half = VT.getVectorNumElements() / 2;
3395 WhichResult = (M[0] == 0 ? 0 : 1);
3396 for (unsigned j = 0; j != 2; ++j) {
3397 unsigned Idx = WhichResult;
3398 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003399 int MIdx = M[i + j * Half];
3400 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003401 return false;
3402 Idx += 2;
3403 }
3404 }
3405
3406 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3407 if (VT.is64BitVector() && EltSz == 32)
3408 return false;
3409
3410 return true;
3411}
3412
Bob Wilsonc692cb72009-08-21 20:54:19 +00003413static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3414 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003415 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3416 if (EltSz == 64)
3417 return false;
3418
Bob Wilsonc692cb72009-08-21 20:54:19 +00003419 unsigned NumElts = VT.getVectorNumElements();
3420 WhichResult = (M[0] == 0 ? 0 : 1);
3421 unsigned Idx = WhichResult * NumElts / 2;
3422 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003423 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3424 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003425 return false;
3426 Idx += 1;
3427 }
3428
3429 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003430 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003431 return false;
3432
3433 return true;
3434}
3435
Bob Wilson324f4f12009-12-03 06:40:55 +00003436/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3437/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3438/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3439static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3440 unsigned &WhichResult) {
3441 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3442 if (EltSz == 64)
3443 return false;
3444
3445 unsigned NumElts = VT.getVectorNumElements();
3446 WhichResult = (M[0] == 0 ? 0 : 1);
3447 unsigned Idx = WhichResult * NumElts / 2;
3448 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003449 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3450 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003451 return false;
3452 Idx += 1;
3453 }
3454
3455 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3456 if (VT.is64BitVector() && EltSz == 32)
3457 return false;
3458
3459 return true;
3460}
3461
Dale Johannesenf630c712010-07-29 20:10:08 +00003462// If N is an integer constant that can be moved into a register in one
3463// instruction, return an SDValue of such a constant (will become a MOV
3464// instruction). Otherwise return null.
3465static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3466 const ARMSubtarget *ST, DebugLoc dl) {
3467 uint64_t Val;
3468 if (!isa<ConstantSDNode>(N))
3469 return SDValue();
3470 Val = cast<ConstantSDNode>(N)->getZExtValue();
3471
3472 if (ST->isThumb1Only()) {
3473 if (Val <= 255 || ~Val <= 255)
3474 return DAG.getConstant(Val, MVT::i32);
3475 } else {
3476 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3477 return DAG.getConstant(Val, MVT::i32);
3478 }
3479 return SDValue();
3480}
3481
Bob Wilson5bafff32009-06-22 23:27:02 +00003482// If this is a case we can't handle, return null and let the default
3483// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003484static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003485 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003486 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003487 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003488 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003489
3490 APInt SplatBits, SplatUndef;
3491 unsigned SplatBitSize;
3492 bool HasAnyUndefs;
3493 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003494 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003495 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003496 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003497 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003498 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003499 DAG, VmovVT, VT.is128BitVector(),
3500 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003501 if (Val.getNode()) {
3502 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003503 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003504 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003505
3506 // Try an immediate VMVN.
3507 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3508 ((1LL << SplatBitSize) - 1));
3509 Val = isNEONModifiedImm(NegatedImm,
3510 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003512 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003513 if (Val.getNode()) {
3514 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003516 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003517 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003518 }
3519
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003520 // Scan through the operands to see if only one value is used.
3521 unsigned NumElts = VT.getVectorNumElements();
3522 bool isOnlyLowElement = true;
3523 bool usesOnlyOneValue = true;
3524 bool isConstant = true;
3525 SDValue Value;
3526 for (unsigned i = 0; i < NumElts; ++i) {
3527 SDValue V = Op.getOperand(i);
3528 if (V.getOpcode() == ISD::UNDEF)
3529 continue;
3530 if (i > 0)
3531 isOnlyLowElement = false;
3532 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3533 isConstant = false;
3534
3535 if (!Value.getNode())
3536 Value = V;
3537 else if (V != Value)
3538 usesOnlyOneValue = false;
3539 }
3540
3541 if (!Value.getNode())
3542 return DAG.getUNDEF(VT);
3543
3544 if (isOnlyLowElement)
3545 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3546
Dale Johannesenf630c712010-07-29 20:10:08 +00003547 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3548
Dale Johannesen575cd142010-10-19 20:00:17 +00003549 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3550 // i32 and try again.
3551 if (usesOnlyOneValue && EltSize <= 32) {
3552 if (!isConstant)
3553 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3554 if (VT.getVectorElementType().isFloatingPoint()) {
3555 SmallVector<SDValue, 8> Ops;
3556 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003557 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003558 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003559 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3560 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003561 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3562 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003564 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003565 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3566 if (Val.getNode())
3567 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003568 }
3569
3570 // If all elements are constants and the case above didn't get hit, fall back
3571 // to the default expansion, which will generate a load from the constant
3572 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003573 if (isConstant)
3574 return SDValue();
3575
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003576 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003577 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3578 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003579 if (EltSize >= 32) {
3580 // Do the expansion with floating-point types, since that is what the VFP
3581 // registers are defined to use, and since i64 is not legal.
3582 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3583 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003584 SmallVector<SDValue, 8> Ops;
3585 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003587 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003589 }
3590
3591 return SDValue();
3592}
3593
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003594/// isShuffleMaskLegal - Targets can use this to indicate that they only
3595/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3596/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3597/// are assumed to be legal.
3598bool
3599ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3600 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003601 if (VT.getVectorNumElements() == 4 &&
3602 (VT.is128BitVector() || VT.is64BitVector())) {
3603 unsigned PFIndexes[4];
3604 for (unsigned i = 0; i != 4; ++i) {
3605 if (M[i] < 0)
3606 PFIndexes[i] = 8;
3607 else
3608 PFIndexes[i] = M[i];
3609 }
3610
3611 // Compute the index in the perfect shuffle table.
3612 unsigned PFTableIndex =
3613 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3614 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3615 unsigned Cost = (PFEntry >> 30);
3616
3617 if (Cost <= 4)
3618 return true;
3619 }
3620
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003621 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003622 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003623
Bob Wilson53dd2452010-06-07 23:53:38 +00003624 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3625 return (EltSize >= 32 ||
3626 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003627 isVREVMask(M, VT, 64) ||
3628 isVREVMask(M, VT, 32) ||
3629 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003630 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3631 isVTRNMask(M, VT, WhichResult) ||
3632 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003633 isVZIPMask(M, VT, WhichResult) ||
3634 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3635 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3636 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003637}
3638
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003639/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3640/// the specified operations to build the shuffle.
3641static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3642 SDValue RHS, SelectionDAG &DAG,
3643 DebugLoc dl) {
3644 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3645 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3646 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3647
3648 enum {
3649 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3650 OP_VREV,
3651 OP_VDUP0,
3652 OP_VDUP1,
3653 OP_VDUP2,
3654 OP_VDUP3,
3655 OP_VEXT1,
3656 OP_VEXT2,
3657 OP_VEXT3,
3658 OP_VUZPL, // VUZP, left result
3659 OP_VUZPR, // VUZP, right result
3660 OP_VZIPL, // VZIP, left result
3661 OP_VZIPR, // VZIP, right result
3662 OP_VTRNL, // VTRN, left result
3663 OP_VTRNR // VTRN, right result
3664 };
3665
3666 if (OpNum == OP_COPY) {
3667 if (LHSID == (1*9+2)*9+3) return LHS;
3668 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3669 return RHS;
3670 }
3671
3672 SDValue OpLHS, OpRHS;
3673 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3674 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3675 EVT VT = OpLHS.getValueType();
3676
3677 switch (OpNum) {
3678 default: llvm_unreachable("Unknown shuffle opcode!");
3679 case OP_VREV:
3680 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3681 case OP_VDUP0:
3682 case OP_VDUP1:
3683 case OP_VDUP2:
3684 case OP_VDUP3:
3685 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003686 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003687 case OP_VEXT1:
3688 case OP_VEXT2:
3689 case OP_VEXT3:
3690 return DAG.getNode(ARMISD::VEXT, dl, VT,
3691 OpLHS, OpRHS,
3692 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3693 case OP_VUZPL:
3694 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003695 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003696 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3697 case OP_VZIPL:
3698 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003699 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003700 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3701 case OP_VTRNL:
3702 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003703 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3704 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003705 }
3706}
3707
Bob Wilson5bafff32009-06-22 23:27:02 +00003708static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003709 SDValue V1 = Op.getOperand(0);
3710 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003711 DebugLoc dl = Op.getDebugLoc();
3712 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003713 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003714 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003715
Bob Wilson28865062009-08-13 02:13:04 +00003716 // Convert shuffles that are directly supported on NEON to target-specific
3717 // DAG nodes, instead of keeping them as shuffles and matching them again
3718 // during code selection. This is more efficient and avoids the possibility
3719 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003720 // FIXME: floating-point vectors should be canonicalized to integer vectors
3721 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003722 SVN->getMask(ShuffleMask);
3723
Bob Wilson53dd2452010-06-07 23:53:38 +00003724 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3725 if (EltSize <= 32) {
3726 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3727 int Lane = SVN->getSplatIndex();
3728 // If this is undef splat, generate it via "just" vdup, if possible.
3729 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003730
Bob Wilson53dd2452010-06-07 23:53:38 +00003731 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3732 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3733 }
3734 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3735 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003736 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003737
3738 bool ReverseVEXT;
3739 unsigned Imm;
3740 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3741 if (ReverseVEXT)
3742 std::swap(V1, V2);
3743 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3744 DAG.getConstant(Imm, MVT::i32));
3745 }
3746
3747 if (isVREVMask(ShuffleMask, VT, 64))
3748 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3749 if (isVREVMask(ShuffleMask, VT, 32))
3750 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3751 if (isVREVMask(ShuffleMask, VT, 16))
3752 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3753
3754 // Check for Neon shuffles that modify both input vectors in place.
3755 // If both results are used, i.e., if there are two shuffles with the same
3756 // source operands and with masks corresponding to both results of one of
3757 // these operations, DAG memoization will ensure that a single node is
3758 // used for both shuffles.
3759 unsigned WhichResult;
3760 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3761 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3762 V1, V2).getValue(WhichResult);
3763 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3764 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3765 V1, V2).getValue(WhichResult);
3766 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3767 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3768 V1, V2).getValue(WhichResult);
3769
3770 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3771 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3772 V1, V1).getValue(WhichResult);
3773 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3774 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3775 V1, V1).getValue(WhichResult);
3776 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3777 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3778 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003779 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003780
Bob Wilsonc692cb72009-08-21 20:54:19 +00003781 // If the shuffle is not directly supported and it has 4 elements, use
3782 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003783 unsigned NumElts = VT.getVectorNumElements();
3784 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003785 unsigned PFIndexes[4];
3786 for (unsigned i = 0; i != 4; ++i) {
3787 if (ShuffleMask[i] < 0)
3788 PFIndexes[i] = 8;
3789 else
3790 PFIndexes[i] = ShuffleMask[i];
3791 }
3792
3793 // Compute the index in the perfect shuffle table.
3794 unsigned PFTableIndex =
3795 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003796 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3797 unsigned Cost = (PFEntry >> 30);
3798
3799 if (Cost <= 4)
3800 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3801 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003802
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003803 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003804 if (EltSize >= 32) {
3805 // Do the expansion with floating-point types, since that is what the VFP
3806 // registers are defined to use, and since i64 is not legal.
3807 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3808 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003809 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3810 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003811 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003812 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003813 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003814 Ops.push_back(DAG.getUNDEF(EltVT));
3815 else
3816 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3817 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3818 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3819 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003820 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003821 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003822 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00003823 }
3824
Bob Wilson22cac0d2009-08-14 05:16:33 +00003825 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003826}
3827
Bob Wilson5bafff32009-06-22 23:27:02 +00003828static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003829 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003830 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003831 if (!isa<ConstantSDNode>(Lane))
3832 return SDValue();
3833
3834 SDValue Vec = Op.getOperand(0);
3835 if (Op.getValueType() == MVT::i32 &&
3836 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3837 DebugLoc dl = Op.getDebugLoc();
3838 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3839 }
3840
3841 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003842}
3843
Bob Wilsona6d65862009-08-03 20:36:38 +00003844static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3845 // The only time a CONCAT_VECTORS operation can have legal types is when
3846 // two 64-bit vectors are concatenated to a 128-bit vector.
3847 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3848 "unexpected CONCAT_VECTORS");
3849 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003851 SDValue Op0 = Op.getOperand(0);
3852 SDValue Op1 = Op.getOperand(1);
3853 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003855 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003856 DAG.getIntPtrConstant(0));
3857 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003859 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003860 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003861 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003862}
3863
Bob Wilson626613d2010-11-23 19:38:38 +00003864/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
3865/// element has been zero/sign-extended, depending on the isSigned parameter,
3866/// from an integer type half its size.
3867static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
3868 bool isSigned) {
3869 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
3870 EVT VT = N->getValueType(0);
3871 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
3872 SDNode *BVN = N->getOperand(0).getNode();
3873 if (BVN->getValueType(0) != MVT::v4i32 ||
3874 BVN->getOpcode() != ISD::BUILD_VECTOR)
3875 return false;
3876 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3877 unsigned HiElt = 1 - LoElt;
3878 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
3879 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
3880 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
3881 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
3882 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
3883 return false;
3884 if (isSigned) {
3885 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
3886 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
3887 return true;
3888 } else {
3889 if (Hi0->isNullValue() && Hi1->isNullValue())
3890 return true;
3891 }
3892 return false;
3893 }
3894
3895 if (N->getOpcode() != ISD::BUILD_VECTOR)
3896 return false;
3897
3898 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
3899 SDNode *Elt = N->getOperand(i).getNode();
3900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
3901 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3902 unsigned HalfSize = EltSize / 2;
3903 if (isSigned) {
3904 int64_t SExtVal = C->getSExtValue();
3905 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
3906 return false;
3907 } else {
3908 if ((C->getZExtValue() >> HalfSize) != 0)
3909 return false;
3910 }
3911 continue;
3912 }
3913 return false;
3914 }
3915
3916 return true;
3917}
3918
3919/// isSignExtended - Check if a node is a vector value that is sign-extended
3920/// or a constant BUILD_VECTOR with sign-extended elements.
3921static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
3922 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
3923 return true;
3924 if (isExtendedBUILD_VECTOR(N, DAG, true))
3925 return true;
3926 return false;
3927}
3928
3929/// isZeroExtended - Check if a node is a vector value that is zero-extended
3930/// or a constant BUILD_VECTOR with zero-extended elements.
3931static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
3932 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
3933 return true;
3934 if (isExtendedBUILD_VECTOR(N, DAG, false))
3935 return true;
3936 return false;
3937}
3938
3939/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
3940/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003941static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3942 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3943 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00003944 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
3945 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3946 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
3947 LD->isNonTemporal(), LD->getAlignment());
3948 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
3949 // have been legalized as a BITCAST from v4i32.
3950 if (N->getOpcode() == ISD::BITCAST) {
3951 SDNode *BVN = N->getOperand(0).getNode();
3952 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
3953 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
3954 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3955 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
3956 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
3957 }
3958 // Construct a new BUILD_VECTOR with elements truncated to half the size.
3959 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
3960 EVT VT = N->getValueType(0);
3961 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
3962 unsigned NumElts = VT.getVectorNumElements();
3963 MVT TruncVT = MVT::getIntegerVT(EltSize);
3964 SmallVector<SDValue, 8> Ops;
3965 for (unsigned i = 0; i != NumElts; ++i) {
3966 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
3967 const APInt &CInt = C->getAPIntValue();
3968 Ops.push_back(DAG.getConstant(APInt(CInt).trunc(EltSize), TruncVT));
3969 }
3970 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
3971 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003972}
3973
3974static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3975 // Multiplications are only custom-lowered for 128-bit vectors so that
3976 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3977 EVT VT = Op.getValueType();
3978 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3979 SDNode *N0 = Op.getOperand(0).getNode();
3980 SDNode *N1 = Op.getOperand(1).getNode();
3981 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00003982 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003983 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00003984 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003985 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00003986 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003987 // Fall through to expand this. It is not legal.
3988 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00003989 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003990 // Other vector multiplications are legal.
3991 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003992
3993 // Legalize to a VMULL instruction.
3994 DebugLoc DL = Op.getDebugLoc();
3995 SDValue Op0 = SkipExtension(N0, DAG);
3996 SDValue Op1 = SkipExtension(N1, DAG);
3997
3998 assert(Op0.getValueType().is64BitVector() &&
3999 Op1.getValueType().is64BitVector() &&
4000 "unexpected types for extended operands to VMULL");
4001 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4002}
4003
Dan Gohmand858e902010-04-17 15:26:15 +00004004SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004005 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004006 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004007 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004008 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004009 case ISD::GlobalAddress:
4010 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4011 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004012 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004013 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004014 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4015 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004016 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004017 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004018 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004019 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004020 case ISD::SINT_TO_FP:
4021 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4022 case ISD::FP_TO_SINT:
4023 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004024 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004025 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004026 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004027 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004028 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004029 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004030 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004031 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4032 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004033 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004034 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004035 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004036 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004037 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004038 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004039 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004040 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004041 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004042 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004043 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004044 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004045 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004046 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004047 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004048 }
Dan Gohman475871a2008-07-27 21:46:04 +00004049 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004050}
4051
Duncan Sands1607f052008-12-01 11:39:25 +00004052/// ReplaceNodeResults - Replace the results of node with an illegal result
4053/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004054void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4055 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004056 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004057 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004058 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004059 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004060 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004061 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004062 case ISD::BITCAST:
4063 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004064 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004065 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004066 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004067 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004068 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004069 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004070 if (Res.getNode())
4071 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004072}
Chris Lattner27a6c732007-11-24 07:07:01 +00004073
Evan Chenga8e29892007-01-19 07:51:42 +00004074//===----------------------------------------------------------------------===//
4075// ARM Scheduler Hooks
4076//===----------------------------------------------------------------------===//
4077
4078MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004079ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4080 MachineBasicBlock *BB,
4081 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004082 unsigned dest = MI->getOperand(0).getReg();
4083 unsigned ptr = MI->getOperand(1).getReg();
4084 unsigned oldval = MI->getOperand(2).getReg();
4085 unsigned newval = MI->getOperand(3).getReg();
4086 unsigned scratch = BB->getParent()->getRegInfo()
4087 .createVirtualRegister(ARM::GPRRegisterClass);
4088 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4089 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004090 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004091
4092 unsigned ldrOpc, strOpc;
4093 switch (Size) {
4094 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004095 case 1:
4096 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4097 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4098 break;
4099 case 2:
4100 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4101 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4102 break;
4103 case 4:
4104 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4105 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4106 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004107 }
4108
4109 MachineFunction *MF = BB->getParent();
4110 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4111 MachineFunction::iterator It = BB;
4112 ++It; // insert the new blocks after the current block
4113
4114 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4115 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4116 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4117 MF->insert(It, loop1MBB);
4118 MF->insert(It, loop2MBB);
4119 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004120
4121 // Transfer the remainder of BB and its successor edges to exitMBB.
4122 exitMBB->splice(exitMBB->begin(), BB,
4123 llvm::next(MachineBasicBlock::iterator(MI)),
4124 BB->end());
4125 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004126
4127 // thisMBB:
4128 // ...
4129 // fallthrough --> loop1MBB
4130 BB->addSuccessor(loop1MBB);
4131
4132 // loop1MBB:
4133 // ldrex dest, [ptr]
4134 // cmp dest, oldval
4135 // bne exitMBB
4136 BB = loop1MBB;
4137 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004138 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004139 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004140 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4141 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004142 BB->addSuccessor(loop2MBB);
4143 BB->addSuccessor(exitMBB);
4144
4145 // loop2MBB:
4146 // strex scratch, newval, [ptr]
4147 // cmp scratch, #0
4148 // bne loop1MBB
4149 BB = loop2MBB;
4150 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4151 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004152 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004153 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004154 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4155 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004156 BB->addSuccessor(loop1MBB);
4157 BB->addSuccessor(exitMBB);
4158
4159 // exitMBB:
4160 // ...
4161 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004162
Dan Gohman14152b42010-07-06 20:24:04 +00004163 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004164
Jim Grosbach5278eb82009-12-11 01:42:04 +00004165 return BB;
4166}
4167
4168MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004169ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4170 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004171 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4172 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4173
4174 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004175 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004176 MachineFunction::iterator It = BB;
4177 ++It;
4178
4179 unsigned dest = MI->getOperand(0).getReg();
4180 unsigned ptr = MI->getOperand(1).getReg();
4181 unsigned incr = MI->getOperand(2).getReg();
4182 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004183
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004184 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004185 unsigned ldrOpc, strOpc;
4186 switch (Size) {
4187 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004188 case 1:
4189 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004190 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004191 break;
4192 case 2:
4193 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4194 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4195 break;
4196 case 4:
4197 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4198 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4199 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004200 }
4201
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004202 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4203 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4204 MF->insert(It, loopMBB);
4205 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004206
4207 // Transfer the remainder of BB and its successor edges to exitMBB.
4208 exitMBB->splice(exitMBB->begin(), BB,
4209 llvm::next(MachineBasicBlock::iterator(MI)),
4210 BB->end());
4211 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004212
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004213 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004214 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4215 unsigned scratch2 = (!BinOpcode) ? incr :
4216 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4217
4218 // thisMBB:
4219 // ...
4220 // fallthrough --> loopMBB
4221 BB->addSuccessor(loopMBB);
4222
4223 // loopMBB:
4224 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004225 // <binop> scratch2, dest, incr
4226 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004227 // cmp scratch, #0
4228 // bne- loopMBB
4229 // fallthrough --> exitMBB
4230 BB = loopMBB;
4231 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004232 if (BinOpcode) {
4233 // operand order needs to go the other way for NAND
4234 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4235 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4236 addReg(incr).addReg(dest)).addReg(0);
4237 else
4238 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4239 addReg(dest).addReg(incr)).addReg(0);
4240 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004241
4242 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4243 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004244 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004245 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004246 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4247 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004248
4249 BB->addSuccessor(loopMBB);
4250 BB->addSuccessor(exitMBB);
4251
4252 // exitMBB:
4253 // ...
4254 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004255
Dan Gohman14152b42010-07-06 20:24:04 +00004256 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004257
Jim Grosbachc3c23542009-12-14 04:22:04 +00004258 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004259}
4260
Evan Cheng218977b2010-07-13 19:27:42 +00004261static
4262MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4263 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4264 E = MBB->succ_end(); I != E; ++I)
4265 if (*I != Succ)
4266 return *I;
4267 llvm_unreachable("Expecting a BB with two successors!");
4268}
4269
Jim Grosbache801dc42009-12-12 01:40:06 +00004270MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004271ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004272 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004274 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004275 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004276 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004277 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004278 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004279 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004280
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004281 case ARM::ATOMIC_LOAD_ADD_I8:
4282 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4283 case ARM::ATOMIC_LOAD_ADD_I16:
4284 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4285 case ARM::ATOMIC_LOAD_ADD_I32:
4286 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004287
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004288 case ARM::ATOMIC_LOAD_AND_I8:
4289 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4290 case ARM::ATOMIC_LOAD_AND_I16:
4291 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4292 case ARM::ATOMIC_LOAD_AND_I32:
4293 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004294
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004295 case ARM::ATOMIC_LOAD_OR_I8:
4296 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4297 case ARM::ATOMIC_LOAD_OR_I16:
4298 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4299 case ARM::ATOMIC_LOAD_OR_I32:
4300 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004301
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004302 case ARM::ATOMIC_LOAD_XOR_I8:
4303 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4304 case ARM::ATOMIC_LOAD_XOR_I16:
4305 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4306 case ARM::ATOMIC_LOAD_XOR_I32:
4307 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004308
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004309 case ARM::ATOMIC_LOAD_NAND_I8:
4310 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4311 case ARM::ATOMIC_LOAD_NAND_I16:
4312 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4313 case ARM::ATOMIC_LOAD_NAND_I32:
4314 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004315
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004316 case ARM::ATOMIC_LOAD_SUB_I8:
4317 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4318 case ARM::ATOMIC_LOAD_SUB_I16:
4319 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4320 case ARM::ATOMIC_LOAD_SUB_I32:
4321 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004322
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004323 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4324 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4325 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004326
4327 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4328 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4329 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004330
Evan Cheng007ea272009-08-12 05:17:19 +00004331 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004332 // To "insert" a SELECT_CC instruction, we actually have to insert the
4333 // diamond control-flow pattern. The incoming instruction knows the
4334 // destination vreg to set, the condition code register to branch on, the
4335 // true/false values to select between, and a branch opcode to use.
4336 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004337 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004338 ++It;
4339
4340 // thisMBB:
4341 // ...
4342 // TrueVal = ...
4343 // cmpTY ccX, r1, r2
4344 // bCC copy1MBB
4345 // fallthrough --> copy0MBB
4346 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004347 MachineFunction *F = BB->getParent();
4348 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4349 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004350 F->insert(It, copy0MBB);
4351 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004352
4353 // Transfer the remainder of BB and its successor edges to sinkMBB.
4354 sinkMBB->splice(sinkMBB->begin(), BB,
4355 llvm::next(MachineBasicBlock::iterator(MI)),
4356 BB->end());
4357 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4358
Dan Gohman258c58c2010-07-06 15:49:48 +00004359 BB->addSuccessor(copy0MBB);
4360 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004361
Dan Gohman14152b42010-07-06 20:24:04 +00004362 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4363 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4364
Evan Chenga8e29892007-01-19 07:51:42 +00004365 // copy0MBB:
4366 // %FalseValue = ...
4367 // # fallthrough to sinkMBB
4368 BB = copy0MBB;
4369
4370 // Update machine-CFG edges
4371 BB->addSuccessor(sinkMBB);
4372
4373 // sinkMBB:
4374 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4375 // ...
4376 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004377 BuildMI(*BB, BB->begin(), dl,
4378 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004379 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4380 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4381
Dan Gohman14152b42010-07-06 20:24:04 +00004382 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004383 return BB;
4384 }
Evan Cheng86198642009-08-07 00:34:42 +00004385
Evan Cheng218977b2010-07-13 19:27:42 +00004386 case ARM::BCCi64:
4387 case ARM::BCCZi64: {
4388 // Compare both parts that make up the double comparison separately for
4389 // equality.
4390 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4391
4392 unsigned LHS1 = MI->getOperand(1).getReg();
4393 unsigned LHS2 = MI->getOperand(2).getReg();
4394 if (RHSisZero) {
4395 AddDefaultPred(BuildMI(BB, dl,
4396 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4397 .addReg(LHS1).addImm(0));
4398 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4399 .addReg(LHS2).addImm(0)
4400 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4401 } else {
4402 unsigned RHS1 = MI->getOperand(3).getReg();
4403 unsigned RHS2 = MI->getOperand(4).getReg();
4404 AddDefaultPred(BuildMI(BB, dl,
4405 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4406 .addReg(LHS1).addReg(RHS1));
4407 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4408 .addReg(LHS2).addReg(RHS2)
4409 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4410 }
4411
4412 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4413 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4414 if (MI->getOperand(0).getImm() == ARMCC::NE)
4415 std::swap(destMBB, exitMBB);
4416
4417 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4418 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4419 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4420 .addMBB(exitMBB);
4421
4422 MI->eraseFromParent(); // The pseudo instruction is gone now.
4423 return BB;
4424 }
Evan Chenga8e29892007-01-19 07:51:42 +00004425 }
4426}
4427
4428//===----------------------------------------------------------------------===//
4429// ARM Optimization Hooks
4430//===----------------------------------------------------------------------===//
4431
Chris Lattnerd1980a52009-03-12 06:52:53 +00004432static
4433SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4434 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004435 SelectionDAG &DAG = DCI.DAG;
4436 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004437 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004438 unsigned Opc = N->getOpcode();
4439 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4440 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4441 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4442 ISD::CondCode CC = ISD::SETCC_INVALID;
4443
4444 if (isSlctCC) {
4445 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4446 } else {
4447 SDValue CCOp = Slct.getOperand(0);
4448 if (CCOp.getOpcode() == ISD::SETCC)
4449 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4450 }
4451
4452 bool DoXform = false;
4453 bool InvCC = false;
4454 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4455 "Bad input!");
4456
4457 if (LHS.getOpcode() == ISD::Constant &&
4458 cast<ConstantSDNode>(LHS)->isNullValue()) {
4459 DoXform = true;
4460 } else if (CC != ISD::SETCC_INVALID &&
4461 RHS.getOpcode() == ISD::Constant &&
4462 cast<ConstantSDNode>(RHS)->isNullValue()) {
4463 std::swap(LHS, RHS);
4464 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004465 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004466 Op0.getOperand(0).getValueType();
4467 bool isInt = OpVT.isInteger();
4468 CC = ISD::getSetCCInverse(CC, isInt);
4469
4470 if (!TLI.isCondCodeLegal(CC, OpVT))
4471 return SDValue(); // Inverse operator isn't legal.
4472
4473 DoXform = true;
4474 InvCC = true;
4475 }
4476
4477 if (DoXform) {
4478 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4479 if (isSlctCC)
4480 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4481 Slct.getOperand(0), Slct.getOperand(1), CC);
4482 SDValue CCOp = Slct.getOperand(0);
4483 if (InvCC)
4484 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4485 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4486 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4487 CCOp, OtherOp, Result);
4488 }
4489 return SDValue();
4490}
4491
Bob Wilson3d5792a2010-07-29 20:34:14 +00004492/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4493/// operands N0 and N1. This is a helper for PerformADDCombine that is
4494/// called with the default operands, and if that fails, with commuted
4495/// operands.
4496static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4497 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004498 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4499 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4500 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4501 if (Result.getNode()) return Result;
4502 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004503 return SDValue();
4504}
4505
Bob Wilson3d5792a2010-07-29 20:34:14 +00004506/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4507///
4508static SDValue PerformADDCombine(SDNode *N,
4509 TargetLowering::DAGCombinerInfo &DCI) {
4510 SDValue N0 = N->getOperand(0);
4511 SDValue N1 = N->getOperand(1);
4512
4513 // First try with the default operand order.
4514 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4515 if (Result.getNode())
4516 return Result;
4517
4518 // If that didn't work, try again with the operands commuted.
4519 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4520}
4521
Chris Lattnerd1980a52009-03-12 06:52:53 +00004522/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004523///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004524static SDValue PerformSUBCombine(SDNode *N,
4525 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004526 SDValue N0 = N->getOperand(0);
4527 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004528
Chris Lattnerd1980a52009-03-12 06:52:53 +00004529 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4530 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4531 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4532 if (Result.getNode()) return Result;
4533 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004534
Chris Lattnerd1980a52009-03-12 06:52:53 +00004535 return SDValue();
4536}
4537
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004538static SDValue PerformMULCombine(SDNode *N,
4539 TargetLowering::DAGCombinerInfo &DCI,
4540 const ARMSubtarget *Subtarget) {
4541 SelectionDAG &DAG = DCI.DAG;
4542
4543 if (Subtarget->isThumb1Only())
4544 return SDValue();
4545
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004546 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4547 return SDValue();
4548
4549 EVT VT = N->getValueType(0);
4550 if (VT != MVT::i32)
4551 return SDValue();
4552
4553 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4554 if (!C)
4555 return SDValue();
4556
4557 uint64_t MulAmt = C->getZExtValue();
4558 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4559 ShiftAmt = ShiftAmt & (32 - 1);
4560 SDValue V = N->getOperand(0);
4561 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004562
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004563 SDValue Res;
4564 MulAmt >>= ShiftAmt;
4565 if (isPowerOf2_32(MulAmt - 1)) {
4566 // (mul x, 2^N + 1) => (add (shl x, N), x)
4567 Res = DAG.getNode(ISD::ADD, DL, VT,
4568 V, DAG.getNode(ISD::SHL, DL, VT,
4569 V, DAG.getConstant(Log2_32(MulAmt-1),
4570 MVT::i32)));
4571 } else if (isPowerOf2_32(MulAmt + 1)) {
4572 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4573 Res = DAG.getNode(ISD::SUB, DL, VT,
4574 DAG.getNode(ISD::SHL, DL, VT,
4575 V, DAG.getConstant(Log2_32(MulAmt+1),
4576 MVT::i32)),
4577 V);
4578 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004579 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004580
4581 if (ShiftAmt != 0)
4582 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4583 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004584
4585 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004586 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004587 return SDValue();
4588}
4589
Owen Anderson080c0922010-11-05 19:27:46 +00004590static SDValue PerformANDCombine(SDNode *N,
4591 TargetLowering::DAGCombinerInfo &DCI) {
4592 // Attempt to use immediate-form VBIC
4593 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4594 DebugLoc dl = N->getDebugLoc();
4595 EVT VT = N->getValueType(0);
4596 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004597
Owen Anderson080c0922010-11-05 19:27:46 +00004598 APInt SplatBits, SplatUndef;
4599 unsigned SplatBitSize;
4600 bool HasAnyUndefs;
4601 if (BVN &&
4602 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4603 if (SplatBitSize <= 64) {
4604 EVT VbicVT;
4605 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4606 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004607 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004608 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004609 if (Val.getNode()) {
4610 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004611 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004612 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004613 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004614 }
4615 }
4616 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004617
Owen Anderson080c0922010-11-05 19:27:46 +00004618 return SDValue();
4619}
4620
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004621/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4622static SDValue PerformORCombine(SDNode *N,
4623 TargetLowering::DAGCombinerInfo &DCI,
4624 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004625 // Attempt to use immediate-form VORR
4626 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4627 DebugLoc dl = N->getDebugLoc();
4628 EVT VT = N->getValueType(0);
4629 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004630
Owen Anderson60f48702010-11-03 23:15:26 +00004631 APInt SplatBits, SplatUndef;
4632 unsigned SplatBitSize;
4633 bool HasAnyUndefs;
4634 if (BVN && Subtarget->hasNEON() &&
4635 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4636 if (SplatBitSize <= 64) {
4637 EVT VorrVT;
4638 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4639 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004640 DAG, VorrVT, VT.is128BitVector(),
4641 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004642 if (Val.getNode()) {
4643 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004644 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004645 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004646 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004647 }
4648 }
4649 }
4650
Jim Grosbach54238562010-07-17 03:30:54 +00004651 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4652 // reasonable.
4653
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004654 // BFI is only available on V6T2+
4655 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4656 return SDValue();
4657
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004658 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004659 DebugLoc DL = N->getDebugLoc();
4660 // 1) or (and A, mask), val => ARMbfi A, val, mask
4661 // iff (val & mask) == val
4662 //
4663 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4664 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4665 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4666 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4667 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4668 // (i.e., copy a bitfield value into another bitfield of the same width)
4669 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004670 return SDValue();
4671
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004672 if (VT != MVT::i32)
4673 return SDValue();
4674
Jim Grosbach54238562010-07-17 03:30:54 +00004675
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004676 // The value and the mask need to be constants so we can verify this is
4677 // actually a bitfield set. If the mask is 0xffff, we can do better
4678 // via a movt instruction, so don't use BFI in that case.
4679 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4680 if (!C)
4681 return SDValue();
4682 unsigned Mask = C->getZExtValue();
4683 if (Mask == 0xffff)
4684 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004685 SDValue Res;
4686 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4687 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4688 unsigned Val = C->getZExtValue();
4689 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4690 return SDValue();
4691 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004692
Jim Grosbach54238562010-07-17 03:30:54 +00004693 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4694 DAG.getConstant(Val, MVT::i32),
4695 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004696
Jim Grosbach54238562010-07-17 03:30:54 +00004697 // Do not add new nodes to DAG combiner worklist.
4698 DCI.CombineTo(N, Res, false);
4699 } else if (N1.getOpcode() == ISD::AND) {
4700 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4701 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4702 if (!C)
4703 return SDValue();
4704 unsigned Mask2 = C->getZExtValue();
4705
4706 if (ARM::isBitFieldInvertedMask(Mask) &&
4707 ARM::isBitFieldInvertedMask(~Mask2) &&
4708 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4709 // The pack halfword instruction works better for masks that fit it,
4710 // so use that when it's available.
4711 if (Subtarget->hasT2ExtractPack() &&
4712 (Mask == 0xffff || Mask == 0xffff0000))
4713 return SDValue();
4714 // 2a
4715 unsigned lsb = CountTrailingZeros_32(Mask2);
4716 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4717 DAG.getConstant(lsb, MVT::i32));
4718 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4719 DAG.getConstant(Mask, MVT::i32));
4720 // Do not add new nodes to DAG combiner worklist.
4721 DCI.CombineTo(N, Res, false);
4722 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4723 ARM::isBitFieldInvertedMask(Mask2) &&
4724 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4725 // The pack halfword instruction works better for masks that fit it,
4726 // so use that when it's available.
4727 if (Subtarget->hasT2ExtractPack() &&
4728 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4729 return SDValue();
4730 // 2b
4731 unsigned lsb = CountTrailingZeros_32(Mask);
4732 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4733 DAG.getConstant(lsb, MVT::i32));
4734 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4735 DAG.getConstant(Mask2, MVT::i32));
4736 // Do not add new nodes to DAG combiner worklist.
4737 DCI.CombineTo(N, Res, false);
4738 }
4739 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004740
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004741 return SDValue();
4742}
4743
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004744/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4745/// ARMISD::VMOVRRD.
4746static SDValue PerformVMOVRRDCombine(SDNode *N,
4747 TargetLowering::DAGCombinerInfo &DCI) {
4748 // vmovrrd(vmovdrr x, y) -> x,y
4749 SDValue InDouble = N->getOperand(0);
4750 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4751 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4752 return SDValue();
4753}
4754
4755/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4756/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4757static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4758 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4759 SDValue Op0 = N->getOperand(0);
4760 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004761 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004762 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004763 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004764 Op1 = Op1.getOperand(0);
4765 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4766 Op0.getNode() == Op1.getNode() &&
4767 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004768 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004769 N->getValueType(0), Op0.getOperand(0));
4770 return SDValue();
4771}
4772
Bob Wilson75f02882010-09-17 22:59:05 +00004773/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4774/// ISD::BUILD_VECTOR.
4775static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4776 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4777 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4778 // into a pair of GPRs, which is fine when the value is used as a scalar,
4779 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004780 if (N->getNumOperands() == 2)
4781 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004782
4783 return SDValue();
4784}
4785
Bob Wilsonf20700c2010-10-27 20:38:28 +00004786/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4787/// ISD::VECTOR_SHUFFLE.
4788static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4789 // The LLVM shufflevector instruction does not require the shuffle mask
4790 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4791 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4792 // operands do not match the mask length, they are extended by concatenating
4793 // them with undef vectors. That is probably the right thing for other
4794 // targets, but for NEON it is better to concatenate two double-register
4795 // size vector operands into a single quad-register size vector. Do that
4796 // transformation here:
4797 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4798 // shuffle(concat(v1, v2), undef)
4799 SDValue Op0 = N->getOperand(0);
4800 SDValue Op1 = N->getOperand(1);
4801 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4802 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4803 Op0.getNumOperands() != 2 ||
4804 Op1.getNumOperands() != 2)
4805 return SDValue();
4806 SDValue Concat0Op1 = Op0.getOperand(1);
4807 SDValue Concat1Op1 = Op1.getOperand(1);
4808 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4809 Concat1Op1.getOpcode() != ISD::UNDEF)
4810 return SDValue();
4811 // Skip the transformation if any of the types are illegal.
4812 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4813 EVT VT = N->getValueType(0);
4814 if (!TLI.isTypeLegal(VT) ||
4815 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4816 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4817 return SDValue();
4818
4819 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4820 Op0.getOperand(0), Op1.getOperand(0));
4821 // Translate the shuffle mask.
4822 SmallVector<int, 16> NewMask;
4823 unsigned NumElts = VT.getVectorNumElements();
4824 unsigned HalfElts = NumElts/2;
4825 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4826 for (unsigned n = 0; n < NumElts; ++n) {
4827 int MaskElt = SVN->getMaskElt(n);
4828 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004829 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004830 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004831 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004832 NewElt = HalfElts + MaskElt - NumElts;
4833 NewMask.push_back(NewElt);
4834 }
4835 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4836 DAG.getUNDEF(VT), NewMask.data());
4837}
4838
Bob Wilson9e82bf12010-07-14 01:22:12 +00004839/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4840/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004841static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004842 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4843 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004844 SDValue Op = N->getOperand(0);
4845 EVT VT = N->getValueType(0);
4846
4847 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004848 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004849 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004850 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004851 return SDValue();
4852
4853 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4854 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4855 // The canonical VMOV for a zero vector uses a 32-bit element size.
4856 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4857 unsigned EltBits;
4858 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4859 EltSize = 8;
4860 if (EltSize > VT.getVectorElementType().getSizeInBits())
4861 return SDValue();
4862
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004864}
4865
Bob Wilson5bafff32009-06-22 23:27:02 +00004866/// getVShiftImm - Check if this is a valid build_vector for the immediate
4867/// operand of a vector shift operation, where all the elements of the
4868/// build_vector must have the same constant integer value.
4869static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4870 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004871 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00004872 Op = Op.getOperand(0);
4873 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4874 APInt SplatBits, SplatUndef;
4875 unsigned SplatBitSize;
4876 bool HasAnyUndefs;
4877 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4878 HasAnyUndefs, ElementBits) ||
4879 SplatBitSize > ElementBits)
4880 return false;
4881 Cnt = SplatBits.getSExtValue();
4882 return true;
4883}
4884
4885/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4886/// operand of a vector shift left operation. That value must be in the range:
4887/// 0 <= Value < ElementBits for a left shift; or
4888/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004889static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004890 assert(VT.isVector() && "vector shift count is not a vector type");
4891 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4892 if (! getVShiftImm(Op, ElementBits, Cnt))
4893 return false;
4894 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4895}
4896
4897/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4898/// operand of a vector shift right operation. For a shift opcode, the value
4899/// is positive, but for an intrinsic the value count must be negative. The
4900/// absolute value must be in the range:
4901/// 1 <= |Value| <= ElementBits for a right shift; or
4902/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004903static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004904 int64_t &Cnt) {
4905 assert(VT.isVector() && "vector shift count is not a vector type");
4906 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4907 if (! getVShiftImm(Op, ElementBits, Cnt))
4908 return false;
4909 if (isIntrinsic)
4910 Cnt = -Cnt;
4911 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4912}
4913
4914/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4915static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4916 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4917 switch (IntNo) {
4918 default:
4919 // Don't do anything for most intrinsics.
4920 break;
4921
4922 // Vector shifts: check for immediate versions and lower them.
4923 // Note: This is done during DAG combining instead of DAG legalizing because
4924 // the build_vectors for 64-bit vector element shift counts are generally
4925 // not legal, and it is hard to see their values after they get legalized to
4926 // loads from a constant pool.
4927 case Intrinsic::arm_neon_vshifts:
4928 case Intrinsic::arm_neon_vshiftu:
4929 case Intrinsic::arm_neon_vshiftls:
4930 case Intrinsic::arm_neon_vshiftlu:
4931 case Intrinsic::arm_neon_vshiftn:
4932 case Intrinsic::arm_neon_vrshifts:
4933 case Intrinsic::arm_neon_vrshiftu:
4934 case Intrinsic::arm_neon_vrshiftn:
4935 case Intrinsic::arm_neon_vqshifts:
4936 case Intrinsic::arm_neon_vqshiftu:
4937 case Intrinsic::arm_neon_vqshiftsu:
4938 case Intrinsic::arm_neon_vqshiftns:
4939 case Intrinsic::arm_neon_vqshiftnu:
4940 case Intrinsic::arm_neon_vqshiftnsu:
4941 case Intrinsic::arm_neon_vqrshiftns:
4942 case Intrinsic::arm_neon_vqrshiftnu:
4943 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004944 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004945 int64_t Cnt;
4946 unsigned VShiftOpc = 0;
4947
4948 switch (IntNo) {
4949 case Intrinsic::arm_neon_vshifts:
4950 case Intrinsic::arm_neon_vshiftu:
4951 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4952 VShiftOpc = ARMISD::VSHL;
4953 break;
4954 }
4955 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4956 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4957 ARMISD::VSHRs : ARMISD::VSHRu);
4958 break;
4959 }
4960 return SDValue();
4961
4962 case Intrinsic::arm_neon_vshiftls:
4963 case Intrinsic::arm_neon_vshiftlu:
4964 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4965 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004966 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004967
4968 case Intrinsic::arm_neon_vrshifts:
4969 case Intrinsic::arm_neon_vrshiftu:
4970 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4971 break;
4972 return SDValue();
4973
4974 case Intrinsic::arm_neon_vqshifts:
4975 case Intrinsic::arm_neon_vqshiftu:
4976 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4977 break;
4978 return SDValue();
4979
4980 case Intrinsic::arm_neon_vqshiftsu:
4981 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4982 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004983 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004984
4985 case Intrinsic::arm_neon_vshiftn:
4986 case Intrinsic::arm_neon_vrshiftn:
4987 case Intrinsic::arm_neon_vqshiftns:
4988 case Intrinsic::arm_neon_vqshiftnu:
4989 case Intrinsic::arm_neon_vqshiftnsu:
4990 case Intrinsic::arm_neon_vqrshiftns:
4991 case Intrinsic::arm_neon_vqrshiftnu:
4992 case Intrinsic::arm_neon_vqrshiftnsu:
4993 // Narrowing shifts require an immediate right shift.
4994 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4995 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004996 llvm_unreachable("invalid shift count for narrowing vector shift "
4997 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004998
4999 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005000 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005001 }
5002
5003 switch (IntNo) {
5004 case Intrinsic::arm_neon_vshifts:
5005 case Intrinsic::arm_neon_vshiftu:
5006 // Opcode already set above.
5007 break;
5008 case Intrinsic::arm_neon_vshiftls:
5009 case Intrinsic::arm_neon_vshiftlu:
5010 if (Cnt == VT.getVectorElementType().getSizeInBits())
5011 VShiftOpc = ARMISD::VSHLLi;
5012 else
5013 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5014 ARMISD::VSHLLs : ARMISD::VSHLLu);
5015 break;
5016 case Intrinsic::arm_neon_vshiftn:
5017 VShiftOpc = ARMISD::VSHRN; break;
5018 case Intrinsic::arm_neon_vrshifts:
5019 VShiftOpc = ARMISD::VRSHRs; break;
5020 case Intrinsic::arm_neon_vrshiftu:
5021 VShiftOpc = ARMISD::VRSHRu; break;
5022 case Intrinsic::arm_neon_vrshiftn:
5023 VShiftOpc = ARMISD::VRSHRN; break;
5024 case Intrinsic::arm_neon_vqshifts:
5025 VShiftOpc = ARMISD::VQSHLs; break;
5026 case Intrinsic::arm_neon_vqshiftu:
5027 VShiftOpc = ARMISD::VQSHLu; break;
5028 case Intrinsic::arm_neon_vqshiftsu:
5029 VShiftOpc = ARMISD::VQSHLsu; break;
5030 case Intrinsic::arm_neon_vqshiftns:
5031 VShiftOpc = ARMISD::VQSHRNs; break;
5032 case Intrinsic::arm_neon_vqshiftnu:
5033 VShiftOpc = ARMISD::VQSHRNu; break;
5034 case Intrinsic::arm_neon_vqshiftnsu:
5035 VShiftOpc = ARMISD::VQSHRNsu; break;
5036 case Intrinsic::arm_neon_vqrshiftns:
5037 VShiftOpc = ARMISD::VQRSHRNs; break;
5038 case Intrinsic::arm_neon_vqrshiftnu:
5039 VShiftOpc = ARMISD::VQRSHRNu; break;
5040 case Intrinsic::arm_neon_vqrshiftnsu:
5041 VShiftOpc = ARMISD::VQRSHRNsu; break;
5042 }
5043
5044 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005046 }
5047
5048 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005050 int64_t Cnt;
5051 unsigned VShiftOpc = 0;
5052
5053 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5054 VShiftOpc = ARMISD::VSLI;
5055 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5056 VShiftOpc = ARMISD::VSRI;
5057 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005058 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005059 }
5060
5061 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5062 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005064 }
5065
5066 case Intrinsic::arm_neon_vqrshifts:
5067 case Intrinsic::arm_neon_vqrshiftu:
5068 // No immediate versions of these to check for.
5069 break;
5070 }
5071
5072 return SDValue();
5073}
5074
5075/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5076/// lowers them. As with the vector shift intrinsics, this is done during DAG
5077/// combining instead of DAG legalizing because the build_vectors for 64-bit
5078/// vector element shift counts are generally not legal, and it is hard to see
5079/// their values after they get legalized to loads from a constant pool.
5080static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5081 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005082 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005083
5084 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5086 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005087 return SDValue();
5088
5089 assert(ST->hasNEON() && "unexpected vector shift");
5090 int64_t Cnt;
5091
5092 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005093 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005094
5095 case ISD::SHL:
5096 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5097 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005099 break;
5100
5101 case ISD::SRA:
5102 case ISD::SRL:
5103 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5104 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5105 ARMISD::VSHRs : ARMISD::VSHRu);
5106 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005108 }
5109 }
5110 return SDValue();
5111}
5112
5113/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5114/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5115static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5116 const ARMSubtarget *ST) {
5117 SDValue N0 = N->getOperand(0);
5118
5119 // Check for sign- and zero-extensions of vector extract operations of 8-
5120 // and 16-bit vector elements. NEON supports these directly. They are
5121 // handled during DAG combining because type legalization will promote them
5122 // to 32-bit types and it is messy to recognize the operations after that.
5123 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5124 SDValue Vec = N0.getOperand(0);
5125 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005126 EVT VT = N->getValueType(0);
5127 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005128 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5129
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 if (VT == MVT::i32 &&
5131 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005132 TLI.isTypeLegal(Vec.getValueType()) &&
5133 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005134
5135 unsigned Opc = 0;
5136 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005137 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005138 case ISD::SIGN_EXTEND:
5139 Opc = ARMISD::VGETLANEs;
5140 break;
5141 case ISD::ZERO_EXTEND:
5142 case ISD::ANY_EXTEND:
5143 Opc = ARMISD::VGETLANEu;
5144 break;
5145 }
5146 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5147 }
5148 }
5149
5150 return SDValue();
5151}
5152
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005153/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5154/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5155static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5156 const ARMSubtarget *ST) {
5157 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005158 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005159 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5160 // a NaN; only do the transformation when it matches that behavior.
5161
5162 // For now only do this when using NEON for FP operations; if using VFP, it
5163 // is not obvious that the benefit outweighs the cost of switching to the
5164 // NEON pipeline.
5165 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5166 N->getValueType(0) != MVT::f32)
5167 return SDValue();
5168
5169 SDValue CondLHS = N->getOperand(0);
5170 SDValue CondRHS = N->getOperand(1);
5171 SDValue LHS = N->getOperand(2);
5172 SDValue RHS = N->getOperand(3);
5173 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5174
5175 unsigned Opcode = 0;
5176 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005177 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005178 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005179 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005180 IsReversed = true ; // x CC y ? y : x
5181 } else {
5182 return SDValue();
5183 }
5184
Bob Wilsone742bb52010-02-24 22:15:53 +00005185 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005186 switch (CC) {
5187 default: break;
5188 case ISD::SETOLT:
5189 case ISD::SETOLE:
5190 case ISD::SETLT:
5191 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005192 case ISD::SETULT:
5193 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005194 // If LHS is NaN, an ordered comparison will be false and the result will
5195 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5196 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5197 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5198 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5199 break;
5200 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5201 // will return -0, so vmin can only be used for unsafe math or if one of
5202 // the operands is known to be nonzero.
5203 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5204 !UnsafeFPMath &&
5205 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5206 break;
5207 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005208 break;
5209
5210 case ISD::SETOGT:
5211 case ISD::SETOGE:
5212 case ISD::SETGT:
5213 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005214 case ISD::SETUGT:
5215 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005216 // If LHS is NaN, an ordered comparison will be false and the result will
5217 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5218 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5219 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5220 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5221 break;
5222 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5223 // will return +0, so vmax can only be used for unsafe math or if one of
5224 // the operands is known to be nonzero.
5225 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5226 !UnsafeFPMath &&
5227 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5228 break;
5229 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005230 break;
5231 }
5232
5233 if (!Opcode)
5234 return SDValue();
5235 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5236}
5237
Dan Gohman475871a2008-07-27 21:46:04 +00005238SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005239 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005240 switch (N->getOpcode()) {
5241 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005242 case ISD::ADD: return PerformADDCombine(N, DCI);
5243 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005244 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005245 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005246 case ISD::AND: return PerformANDCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005247 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005248 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5249 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005250 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005251 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005252 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005253 case ISD::SHL:
5254 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005255 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005256 case ISD::SIGN_EXTEND:
5257 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005258 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5259 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005260 }
Dan Gohman475871a2008-07-27 21:46:04 +00005261 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005262}
5263
Bill Wendlingaf566342009-08-15 21:21:19 +00005264bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005265 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005266 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005267
5268 switch (VT.getSimpleVT().SimpleTy) {
5269 default:
5270 return false;
5271 case MVT::i8:
5272 case MVT::i16:
5273 case MVT::i32:
5274 return true;
5275 // FIXME: VLD1 etc with standard alignment is legal.
5276 }
5277}
5278
Evan Chenge6c835f2009-08-14 20:09:37 +00005279static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5280 if (V < 0)
5281 return false;
5282
5283 unsigned Scale = 1;
5284 switch (VT.getSimpleVT().SimpleTy) {
5285 default: return false;
5286 case MVT::i1:
5287 case MVT::i8:
5288 // Scale == 1;
5289 break;
5290 case MVT::i16:
5291 // Scale == 2;
5292 Scale = 2;
5293 break;
5294 case MVT::i32:
5295 // Scale == 4;
5296 Scale = 4;
5297 break;
5298 }
5299
5300 if ((V & (Scale - 1)) != 0)
5301 return false;
5302 V /= Scale;
5303 return V == (V & ((1LL << 5) - 1));
5304}
5305
5306static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5307 const ARMSubtarget *Subtarget) {
5308 bool isNeg = false;
5309 if (V < 0) {
5310 isNeg = true;
5311 V = - V;
5312 }
5313
5314 switch (VT.getSimpleVT().SimpleTy) {
5315 default: return false;
5316 case MVT::i1:
5317 case MVT::i8:
5318 case MVT::i16:
5319 case MVT::i32:
5320 // + imm12 or - imm8
5321 if (isNeg)
5322 return V == (V & ((1LL << 8) - 1));
5323 return V == (V & ((1LL << 12) - 1));
5324 case MVT::f32:
5325 case MVT::f64:
5326 // Same as ARM mode. FIXME: NEON?
5327 if (!Subtarget->hasVFP2())
5328 return false;
5329 if ((V & 3) != 0)
5330 return false;
5331 V >>= 2;
5332 return V == (V & ((1LL << 8) - 1));
5333 }
5334}
5335
Evan Chengb01fad62007-03-12 23:30:29 +00005336/// isLegalAddressImmediate - Return true if the integer value can be used
5337/// as the offset of the target addressing mode for load / store of the
5338/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005339static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005340 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005341 if (V == 0)
5342 return true;
5343
Evan Cheng65011532009-03-09 19:15:00 +00005344 if (!VT.isSimple())
5345 return false;
5346
Evan Chenge6c835f2009-08-14 20:09:37 +00005347 if (Subtarget->isThumb1Only())
5348 return isLegalT1AddressImmediate(V, VT);
5349 else if (Subtarget->isThumb2())
5350 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005351
Evan Chenge6c835f2009-08-14 20:09:37 +00005352 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005353 if (V < 0)
5354 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005356 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 case MVT::i1:
5358 case MVT::i8:
5359 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005360 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005361 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005363 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005364 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 case MVT::f32:
5366 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005367 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005368 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005369 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005370 return false;
5371 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005372 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005373 }
Evan Chenga8e29892007-01-19 07:51:42 +00005374}
5375
Evan Chenge6c835f2009-08-14 20:09:37 +00005376bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5377 EVT VT) const {
5378 int Scale = AM.Scale;
5379 if (Scale < 0)
5380 return false;
5381
5382 switch (VT.getSimpleVT().SimpleTy) {
5383 default: return false;
5384 case MVT::i1:
5385 case MVT::i8:
5386 case MVT::i16:
5387 case MVT::i32:
5388 if (Scale == 1)
5389 return true;
5390 // r + r << imm
5391 Scale = Scale & ~1;
5392 return Scale == 2 || Scale == 4 || Scale == 8;
5393 case MVT::i64:
5394 // r + r
5395 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5396 return true;
5397 return false;
5398 case MVT::isVoid:
5399 // Note, we allow "void" uses (basically, uses that aren't loads or
5400 // stores), because arm allows folding a scale into many arithmetic
5401 // operations. This should be made more precise and revisited later.
5402
5403 // Allow r << imm, but the imm has to be a multiple of two.
5404 if (Scale & 1) return false;
5405 return isPowerOf2_32(Scale);
5406 }
5407}
5408
Chris Lattner37caf8c2007-04-09 23:33:39 +00005409/// isLegalAddressingMode - Return true if the addressing mode represented
5410/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005411bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005412 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005413 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005414 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005415 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005416
Chris Lattner37caf8c2007-04-09 23:33:39 +00005417 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005418 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005419 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005420
Chris Lattner37caf8c2007-04-09 23:33:39 +00005421 switch (AM.Scale) {
5422 case 0: // no scale reg, must be "r+i" or "r", or "i".
5423 break;
5424 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005425 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005426 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005427 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005428 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005429 // ARM doesn't support any R+R*scale+imm addr modes.
5430 if (AM.BaseOffs)
5431 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005432
Bob Wilson2c7dab12009-04-08 17:55:28 +00005433 if (!VT.isSimple())
5434 return false;
5435
Evan Chenge6c835f2009-08-14 20:09:37 +00005436 if (Subtarget->isThumb2())
5437 return isLegalT2ScaledAddressingMode(AM, VT);
5438
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005439 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005441 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 case MVT::i1:
5443 case MVT::i8:
5444 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005445 if (Scale < 0) Scale = -Scale;
5446 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005447 return true;
5448 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005449 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005451 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005452 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005453 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005454 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005455 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005456
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005458 // Note, we allow "void" uses (basically, uses that aren't loads or
5459 // stores), because arm allows folding a scale into many arithmetic
5460 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005461
Chris Lattner37caf8c2007-04-09 23:33:39 +00005462 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005463 if (Scale & 1) return false;
5464 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005465 }
5466 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005467 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005468 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005469}
5470
Evan Cheng77e47512009-11-11 19:05:52 +00005471/// isLegalICmpImmediate - Return true if the specified immediate is legal
5472/// icmp immediate, that is the target has icmp instructions which can compare
5473/// a register against the immediate without having to materialize the
5474/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005475bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005476 if (!Subtarget->isThumb())
5477 return ARM_AM::getSOImmVal(Imm) != -1;
5478 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005479 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005480 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005481}
5482
Owen Andersone50ed302009-08-10 22:56:29 +00005483static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005484 bool isSEXTLoad, SDValue &Base,
5485 SDValue &Offset, bool &isInc,
5486 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005487 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5488 return false;
5489
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005491 // AddressingMode 3
5492 Base = Ptr->getOperand(0);
5493 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005494 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005495 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005496 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005497 isInc = false;
5498 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5499 return true;
5500 }
5501 }
5502 isInc = (Ptr->getOpcode() == ISD::ADD);
5503 Offset = Ptr->getOperand(1);
5504 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005506 // AddressingMode 2
5507 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005508 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005509 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005510 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005511 isInc = false;
5512 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5513 Base = Ptr->getOperand(0);
5514 return true;
5515 }
5516 }
5517
5518 if (Ptr->getOpcode() == ISD::ADD) {
5519 isInc = true;
5520 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5521 if (ShOpcVal != ARM_AM::no_shift) {
5522 Base = Ptr->getOperand(1);
5523 Offset = Ptr->getOperand(0);
5524 } else {
5525 Base = Ptr->getOperand(0);
5526 Offset = Ptr->getOperand(1);
5527 }
5528 return true;
5529 }
5530
5531 isInc = (Ptr->getOpcode() == ISD::ADD);
5532 Base = Ptr->getOperand(0);
5533 Offset = Ptr->getOperand(1);
5534 return true;
5535 }
5536
Jim Grosbache5165492009-11-09 00:11:35 +00005537 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005538 return false;
5539}
5540
Owen Andersone50ed302009-08-10 22:56:29 +00005541static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005542 bool isSEXTLoad, SDValue &Base,
5543 SDValue &Offset, bool &isInc,
5544 SelectionDAG &DAG) {
5545 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5546 return false;
5547
5548 Base = Ptr->getOperand(0);
5549 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5550 int RHSC = (int)RHS->getZExtValue();
5551 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5552 assert(Ptr->getOpcode() == ISD::ADD);
5553 isInc = false;
5554 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5555 return true;
5556 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5557 isInc = Ptr->getOpcode() == ISD::ADD;
5558 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5559 return true;
5560 }
5561 }
5562
5563 return false;
5564}
5565
Evan Chenga8e29892007-01-19 07:51:42 +00005566/// getPreIndexedAddressParts - returns true by value, base pointer and
5567/// offset pointer and addressing mode by reference if the node's address
5568/// can be legally represented as pre-indexed load / store address.
5569bool
Dan Gohman475871a2008-07-27 21:46:04 +00005570ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5571 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005572 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005573 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005574 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005575 return false;
5576
Owen Andersone50ed302009-08-10 22:56:29 +00005577 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005579 bool isSEXTLoad = false;
5580 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5581 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005582 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005583 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5584 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5585 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005586 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005587 } else
5588 return false;
5589
5590 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005591 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005592 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005593 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5594 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005595 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005596 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005597 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005598 if (!isLegal)
5599 return false;
5600
5601 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5602 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005603}
5604
5605/// getPostIndexedAddressParts - returns true by value, base pointer and
5606/// offset pointer and addressing mode by reference if this node can be
5607/// combined with a load / store to form a post-indexed load / store.
5608bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005609 SDValue &Base,
5610 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005611 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005612 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005613 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005614 return false;
5615
Owen Andersone50ed302009-08-10 22:56:29 +00005616 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005617 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005618 bool isSEXTLoad = false;
5619 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005620 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005621 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005622 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5623 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005624 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005625 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005626 } else
5627 return false;
5628
5629 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005630 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005631 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005632 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005633 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005634 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005635 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5636 isInc, DAG);
5637 if (!isLegal)
5638 return false;
5639
Evan Cheng28dad2a2010-05-18 21:31:17 +00005640 if (Ptr != Base) {
5641 // Swap base ptr and offset to catch more post-index load / store when
5642 // it's legal. In Thumb2 mode, offset must be an immediate.
5643 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5644 !Subtarget->isThumb2())
5645 std::swap(Base, Offset);
5646
5647 // Post-indexed load / store update the base pointer.
5648 if (Ptr != Base)
5649 return false;
5650 }
5651
Evan Chenge88d5ce2009-07-02 07:28:31 +00005652 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5653 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005654}
5655
Dan Gohman475871a2008-07-27 21:46:04 +00005656void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005657 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005658 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005659 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005660 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005661 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005662 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005663 switch (Op.getOpcode()) {
5664 default: break;
5665 case ARMISD::CMOV: {
5666 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005667 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005668 if (KnownZero == 0 && KnownOne == 0) return;
5669
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005670 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005671 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5672 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005673 KnownZero &= KnownZeroRHS;
5674 KnownOne &= KnownOneRHS;
5675 return;
5676 }
5677 }
5678}
5679
5680//===----------------------------------------------------------------------===//
5681// ARM Inline Assembly Support
5682//===----------------------------------------------------------------------===//
5683
5684/// getConstraintType - Given a constraint letter, return the type of
5685/// constraint it is for this target.
5686ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005687ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5688 if (Constraint.size() == 1) {
5689 switch (Constraint[0]) {
5690 default: break;
5691 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005692 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005693 }
Evan Chenga8e29892007-01-19 07:51:42 +00005694 }
Chris Lattner4234f572007-03-25 02:14:49 +00005695 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005696}
5697
John Thompson44ab89e2010-10-29 17:29:13 +00005698/// Examine constraint type and operand type and determine a weight value.
5699/// This object must already have been set up with the operand type
5700/// and the current alternative constraint selected.
5701TargetLowering::ConstraintWeight
5702ARMTargetLowering::getSingleConstraintMatchWeight(
5703 AsmOperandInfo &info, const char *constraint) const {
5704 ConstraintWeight weight = CW_Invalid;
5705 Value *CallOperandVal = info.CallOperandVal;
5706 // If we don't have a value, we can't do a match,
5707 // but allow it at the lowest weight.
5708 if (CallOperandVal == NULL)
5709 return CW_Default;
5710 const Type *type = CallOperandVal->getType();
5711 // Look at the constraint type.
5712 switch (*constraint) {
5713 default:
5714 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5715 break;
5716 case 'l':
5717 if (type->isIntegerTy()) {
5718 if (Subtarget->isThumb())
5719 weight = CW_SpecificReg;
5720 else
5721 weight = CW_Register;
5722 }
5723 break;
5724 case 'w':
5725 if (type->isFloatingPointTy())
5726 weight = CW_Register;
5727 break;
5728 }
5729 return weight;
5730}
5731
Bob Wilson2dc4f542009-03-20 22:42:55 +00005732std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005733ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005734 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005735 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005736 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005737 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005738 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005739 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005740 return std::make_pair(0U, ARM::tGPRRegisterClass);
5741 else
5742 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005743 case 'r':
5744 return std::make_pair(0U, ARM::GPRRegisterClass);
5745 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005747 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005748 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005749 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005750 if (VT.getSizeInBits() == 128)
5751 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005752 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005753 }
5754 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005755 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005756 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005757
Evan Chenga8e29892007-01-19 07:51:42 +00005758 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5759}
5760
5761std::vector<unsigned> ARMTargetLowering::
5762getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005763 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005764 if (Constraint.size() != 1)
5765 return std::vector<unsigned>();
5766
5767 switch (Constraint[0]) { // GCC ARM Constraint Letters
5768 default: break;
5769 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005770 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5771 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5772 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005773 case 'r':
5774 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5775 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5776 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5777 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005778 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005780 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5781 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5782 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5783 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5784 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5785 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5786 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5787 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005788 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005789 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5790 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5791 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5792 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005793 if (VT.getSizeInBits() == 128)
5794 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5795 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005796 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005797 }
5798
5799 return std::vector<unsigned>();
5800}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005801
5802/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5803/// vector. If it is invalid, don't add anything to Ops.
5804void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5805 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005806 std::vector<SDValue>&Ops,
5807 SelectionDAG &DAG) const {
5808 SDValue Result(0, 0);
5809
5810 switch (Constraint) {
5811 default: break;
5812 case 'I': case 'J': case 'K': case 'L':
5813 case 'M': case 'N': case 'O':
5814 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5815 if (!C)
5816 return;
5817
5818 int64_t CVal64 = C->getSExtValue();
5819 int CVal = (int) CVal64;
5820 // None of these constraints allow values larger than 32 bits. Check
5821 // that the value fits in an int.
5822 if (CVal != CVal64)
5823 return;
5824
5825 switch (Constraint) {
5826 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005827 if (Subtarget->isThumb1Only()) {
5828 // This must be a constant between 0 and 255, for ADD
5829 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005830 if (CVal >= 0 && CVal <= 255)
5831 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005832 } else if (Subtarget->isThumb2()) {
5833 // A constant that can be used as an immediate value in a
5834 // data-processing instruction.
5835 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5836 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005837 } else {
5838 // A constant that can be used as an immediate value in a
5839 // data-processing instruction.
5840 if (ARM_AM::getSOImmVal(CVal) != -1)
5841 break;
5842 }
5843 return;
5844
5845 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005846 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005847 // This must be a constant between -255 and -1, for negated ADD
5848 // immediates. This can be used in GCC with an "n" modifier that
5849 // prints the negated value, for use with SUB instructions. It is
5850 // not useful otherwise but is implemented for compatibility.
5851 if (CVal >= -255 && CVal <= -1)
5852 break;
5853 } else {
5854 // This must be a constant between -4095 and 4095. It is not clear
5855 // what this constraint is intended for. Implemented for
5856 // compatibility with GCC.
5857 if (CVal >= -4095 && CVal <= 4095)
5858 break;
5859 }
5860 return;
5861
5862 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005863 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005864 // A 32-bit value where only one byte has a nonzero value. Exclude
5865 // zero to match GCC. This constraint is used by GCC internally for
5866 // constants that can be loaded with a move/shift combination.
5867 // It is not useful otherwise but is implemented for compatibility.
5868 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5869 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005870 } else if (Subtarget->isThumb2()) {
5871 // A constant whose bitwise inverse can be used as an immediate
5872 // value in a data-processing instruction. This can be used in GCC
5873 // with a "B" modifier that prints the inverted value, for use with
5874 // BIC and MVN instructions. It is not useful otherwise but is
5875 // implemented for compatibility.
5876 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5877 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005878 } else {
5879 // A constant whose bitwise inverse can be used as an immediate
5880 // value in a data-processing instruction. This can be used in GCC
5881 // with a "B" modifier that prints the inverted value, for use with
5882 // BIC and MVN instructions. It is not useful otherwise but is
5883 // implemented for compatibility.
5884 if (ARM_AM::getSOImmVal(~CVal) != -1)
5885 break;
5886 }
5887 return;
5888
5889 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005890 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005891 // This must be a constant between -7 and 7,
5892 // for 3-operand ADD/SUB immediate instructions.
5893 if (CVal >= -7 && CVal < 7)
5894 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005895 } else if (Subtarget->isThumb2()) {
5896 // A constant whose negation can be used as an immediate value in a
5897 // data-processing instruction. This can be used in GCC with an "n"
5898 // modifier that prints the negated value, for use with SUB
5899 // instructions. It is not useful otherwise but is implemented for
5900 // compatibility.
5901 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5902 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005903 } else {
5904 // A constant whose negation can be used as an immediate value in a
5905 // data-processing instruction. This can be used in GCC with an "n"
5906 // modifier that prints the negated value, for use with SUB
5907 // instructions. It is not useful otherwise but is implemented for
5908 // compatibility.
5909 if (ARM_AM::getSOImmVal(-CVal) != -1)
5910 break;
5911 }
5912 return;
5913
5914 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005915 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005916 // This must be a multiple of 4 between 0 and 1020, for
5917 // ADD sp + immediate.
5918 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5919 break;
5920 } else {
5921 // A power of two or a constant between 0 and 32. This is used in
5922 // GCC for the shift amount on shifted register operands, but it is
5923 // useful in general for any shift amounts.
5924 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5925 break;
5926 }
5927 return;
5928
5929 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005930 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005931 // This must be a constant between 0 and 31, for shift amounts.
5932 if (CVal >= 0 && CVal <= 31)
5933 break;
5934 }
5935 return;
5936
5937 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005938 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005939 // This must be a multiple of 4 between -508 and 508, for
5940 // ADD/SUB sp = sp + immediate.
5941 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5942 break;
5943 }
5944 return;
5945 }
5946 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5947 break;
5948 }
5949
5950 if (Result.getNode()) {
5951 Ops.push_back(Result);
5952 return;
5953 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005954 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005955}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005956
5957bool
5958ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5959 // The ARM target isn't yet aware of offsets.
5960 return false;
5961}
Evan Cheng39382422009-10-28 01:44:26 +00005962
5963int ARM::getVFPf32Imm(const APFloat &FPImm) {
5964 APInt Imm = FPImm.bitcastToAPInt();
5965 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5966 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5967 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5968
5969 // We can handle 4 bits of mantissa.
5970 // mantissa = (16+UInt(e:f:g:h))/16.
5971 if (Mantissa & 0x7ffff)
5972 return -1;
5973 Mantissa >>= 19;
5974 if ((Mantissa & 0xf) != Mantissa)
5975 return -1;
5976
5977 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5978 if (Exp < -3 || Exp > 4)
5979 return -1;
5980 Exp = ((Exp+3) & 0x7) ^ 4;
5981
5982 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5983}
5984
5985int ARM::getVFPf64Imm(const APFloat &FPImm) {
5986 APInt Imm = FPImm.bitcastToAPInt();
5987 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5988 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5989 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5990
5991 // We can handle 4 bits of mantissa.
5992 // mantissa = (16+UInt(e:f:g:h))/16.
5993 if (Mantissa & 0xffffffffffffLL)
5994 return -1;
5995 Mantissa >>= 48;
5996 if ((Mantissa & 0xf) != Mantissa)
5997 return -1;
5998
5999 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6000 if (Exp < -3 || Exp > 4)
6001 return -1;
6002 Exp = ((Exp+3) & 0x7) ^ 4;
6003
6004 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6005}
6006
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006007bool ARM::isBitFieldInvertedMask(unsigned v) {
6008 if (v == 0xffffffff)
6009 return 0;
6010 // there can be 1's on either or both "outsides", all the "inside"
6011 // bits must be 0's
6012 unsigned int lsb = 0, msb = 31;
6013 while (v & (1 << msb)) --msb;
6014 while (v & (1 << lsb)) ++lsb;
6015 for (unsigned int i = lsb; i <= msb; ++i) {
6016 if (v & (1 << i))
6017 return 0;
6018 }
6019 return 1;
6020}
6021
Evan Cheng39382422009-10-28 01:44:26 +00006022/// isFPImmLegal - Returns true if the target can instruction select the
6023/// specified FP immediate natively. If false, the legalizer will
6024/// materialize the FP immediate as a load from a constant pool.
6025bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6026 if (!Subtarget->hasVFP3())
6027 return false;
6028 if (VT == MVT::f32)
6029 return ARM::getVFPf32Imm(Imm) != -1;
6030 if (VT == MVT::f64)
6031 return ARM::getVFPf64Imm(Imm) != -1;
6032 return false;
6033}
Bob Wilson65ffec42010-09-21 17:56:22 +00006034
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006035/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006036/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6037/// specified in the intrinsic calls.
6038bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6039 const CallInst &I,
6040 unsigned Intrinsic) const {
6041 switch (Intrinsic) {
6042 case Intrinsic::arm_neon_vld1:
6043 case Intrinsic::arm_neon_vld2:
6044 case Intrinsic::arm_neon_vld3:
6045 case Intrinsic::arm_neon_vld4:
6046 case Intrinsic::arm_neon_vld2lane:
6047 case Intrinsic::arm_neon_vld3lane:
6048 case Intrinsic::arm_neon_vld4lane: {
6049 Info.opc = ISD::INTRINSIC_W_CHAIN;
6050 // Conservatively set memVT to the entire set of vectors loaded.
6051 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6052 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6053 Info.ptrVal = I.getArgOperand(0);
6054 Info.offset = 0;
6055 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6056 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6057 Info.vol = false; // volatile loads with NEON intrinsics not supported
6058 Info.readMem = true;
6059 Info.writeMem = false;
6060 return true;
6061 }
6062 case Intrinsic::arm_neon_vst1:
6063 case Intrinsic::arm_neon_vst2:
6064 case Intrinsic::arm_neon_vst3:
6065 case Intrinsic::arm_neon_vst4:
6066 case Intrinsic::arm_neon_vst2lane:
6067 case Intrinsic::arm_neon_vst3lane:
6068 case Intrinsic::arm_neon_vst4lane: {
6069 Info.opc = ISD::INTRINSIC_VOID;
6070 // Conservatively set memVT to the entire set of vectors stored.
6071 unsigned NumElts = 0;
6072 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6073 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6074 if (!ArgTy->isVectorTy())
6075 break;
6076 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6077 }
6078 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6079 Info.ptrVal = I.getArgOperand(0);
6080 Info.offset = 0;
6081 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6082 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6083 Info.vol = false; // volatile stores with NEON intrinsics not supported
6084 Info.readMem = false;
6085 Info.writeMem = true;
6086 return true;
6087 }
6088 default:
6089 break;
6090 }
6091
6092 return false;
6093}