blob: 4a6e5cf0361eaf1b7a6e23ee1ed9b9143945b500 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
David Blaikie6d9dbd52013-06-16 20:34:15 +000018#include "llvm/ADT/Optional.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszak81bfd712013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick3d74dea2013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/DataLayout.h"
Stephen Hines36b56882014-04-23 16:57:46 -070040#include "llvm/IR/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000041#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000050#include "llvm/Support/CommandLine.h"
51#include "llvm/Support/Debug.h"
52#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000053#include "llvm/Support/MathExtras.h"
54#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000055#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000057#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000058#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include "llvm/Target/TargetOptions.h"
Richard Sandifordac168b82013-08-12 10:28:10 +000061#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Dale Johannesen601d3c02008-09-05 01:48:15 +000065/// LimitFloatPrecision - Generate low-precision inline sequences for
66/// some float libcalls (6, 8 or 12 bits).
67static unsigned LimitFloatPrecision;
68
69static cl::opt<unsigned, true>
70LimitFPPrecision("limit-float-precision",
71 cl::desc("Generate low-precision inline sequences "
72 "for some float libcalls"),
73 cl::location(LimitFloatPrecision),
74 cl::init(0));
75
Andrew Trickde91f3c2010-11-12 17:50:46 +000076// Limit the width of DAG chains. This is important in general to prevent
77// prevent DAG-based analysis from blowing up. For example, alias analysis and
78// load clustering may not complete in reasonable time. It is difficult to
79// recognize and avoid this situation within each individual analysis, and
80// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000082//
83// MaxParallelChains default is arbitrarily high to avoid affecting
84// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000085// sequence over this should have been converted to llvm.memcpy by the
86// frontend. It easy to induce this behavior with .ll code such as:
87// %buffer = alloca [4096 x i8]
88// %data = load [4096 x i8]* %argPtr
89// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000090static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000091
Andrew Trickac6d9be2013-05-25 02:42:55 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +000093 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000094 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000103 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000104 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000105 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000106 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
108 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 SDValue Val = Parts[0];
113
114 if (NumParts > 1) {
115 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000116 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 unsigned PartBits = PartVT.getSizeInBits();
118 unsigned ValueBits = ValueVT.getSizeInBits();
119
120 // Assemble the power of 2 part.
121 unsigned RoundParts = NumParts & (NumParts - 1) ?
122 1 << Log2_32(NumParts) : NumParts;
123 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000124 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 SDValue Lo, Hi;
127
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000134 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000140 if (TLI.isBigEndian())
141 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000142
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000144
145 if (RoundParts < NumParts) {
146 // Assemble the trailing non-power-of-2 part.
147 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000149 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000150 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000151
152 // Combine the round and odd parts.
153 Lo = Val;
154 if (TLI.isBigEndian())
155 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000160 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000163 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 } else if (PartVT.isFloatingPoint()) {
165 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000167 "Unexpected split");
168 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000171 if (TLI.isBigEndian())
172 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000174 } else {
175 // FP split into integer parts (soft fp)
176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
177 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000180 }
181 }
182
183 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000184 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000186 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 return Val;
188
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000189 if (PartEVT.isInteger() && ValueVT.isInteger()) {
190 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 // For a truncate, see if we have any information to
192 // indicate whether the truncated bits will always be
193 // zero or sign-extension.
194 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000200 }
201
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 // FP_ROUND's are always exact here.
204 if (ValueVT.bitsLT(Val.getValueType()))
205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000206 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000207
Chris Lattner3ac18842010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 }
210
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213
Torok Edwinc23197a2009-07-14 16:55:14 +0000214 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000215}
216
Stephen Hines36b56882014-04-23 16:57:46 -0700217static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
218 const Twine &ErrMsg) {
219 const Instruction *I = dyn_cast_or_null<Instruction>(V);
220 if (!V)
221 return Ctx.emitError(ErrMsg);
222
223 const char *AsmError = ", possible invalid constraint for vector type";
224 if (const CallInst *CI = dyn_cast<CallInst>(I))
225 if (isa<InlineAsm>(CI->getCalledValue()))
226 return Ctx.emitError(I, ErrMsg + AsmError);
227
228 return Ctx.emitError(I, ErrMsg);
229}
230
Bill Wendling12931302012-09-26 04:04:19 +0000231/// getCopyFromPartsVector - Create a value that contains the specified legal
232/// parts combined into the value they represent. If the parts combine to a
233/// type larger then ValueVT then AssertOp can be used to specify whether the
234/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
235/// ValueVT (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +0000236static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000238 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 assert(ValueVT.isVector() && "Not a vector value");
240 assert(NumParts > 0 && "No parts to assemble!");
241 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
242 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000243
Chris Lattner3ac18842010-08-24 23:20:40 +0000244 // Handle a multi-element vector.
245 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000246 EVT IntermediateVT;
247 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000248 unsigned NumIntermediates;
249 unsigned NumRegs =
250 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
251 NumIntermediates, RegisterVT);
252 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
253 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000254 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000255 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000257
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 // Assemble the parts into intermediate operands.
259 SmallVector<SDValue, 8> Ops(NumIntermediates);
260 if (NumIntermediates == NumParts) {
261 // If the register was not expanded, truncate or copy the value,
262 // as appropriate.
263 for (unsigned i = 0; i != NumParts; ++i)
264 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000265 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 } else if (NumParts > 0) {
267 // If the intermediate type was expanded, build the intermediate
268 // operands from the parts.
269 assert(NumParts % NumIntermediates == 0 &&
270 "Must expand into a divisible number of parts!");
271 unsigned Factor = NumParts / NumIntermediates;
272 for (unsigned i = 0; i != NumIntermediates; ++i)
273 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000274 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000275 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000276
Chris Lattner3ac18842010-08-24 23:20:40 +0000277 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
278 // intermediate operands.
279 Val = DAG.getNode(IntermediateVT.isVector() ?
280 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
281 ValueVT, &Ops[0], NumIntermediates);
282 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283
Chris Lattner3ac18842010-08-24 23:20:40 +0000284 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000285 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000286
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000287 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000288 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000290 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000291 // If the element type of the source/dest vectors are the same, but the
292 // parts vector has more elements than the value vector, then we have a
293 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
294 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000295 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
296 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000297 "Cannot narrow, it would be a lossy transformation");
298 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellard425b76c2013-08-05 22:22:01 +0000299 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300 }
301
Chris Lattnere6f7c262010-08-25 22:49:25 +0000302 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000303 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000304 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
305
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000306 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000307 "Cannot handle this kind of promotion");
308 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000309 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000310 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
311 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000312
Chris Lattnere6f7c262010-08-25 22:49:25 +0000313 }
Eric Christopher471e4222011-06-08 23:55:35 +0000314
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000315 // Trivial bitcast if the types are the same size and the destination
316 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000317 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000318 TLI.isTypeLegal(ValueVT))
319 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000321 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000322 if (ValueVT.getVectorNumElements() != 1) {
Stephen Hines36b56882014-04-23 16:57:46 -0700323 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
324 "non-trivial scalar-to-vector conversion");
Chad Rosierf0b07552013-05-01 19:49:26 +0000325 return DAG.getUNDEF(ValueVT);
Bill Wendling12931302012-09-26 04:04:19 +0000326 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000327
328 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000329 ValueVT.getVectorElementType() != PartEVT) {
330 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000331 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
332 DL, ValueVT.getScalarType(), Val);
333 }
334
Chris Lattner3ac18842010-08-24 23:20:40 +0000335 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
336}
337
Andrew Trickac6d9be2013-05-25 02:42:55 +0000338static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000340 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000342/// getCopyToParts - Create a series of nodes that contain the specified value
343/// split into legal parts. If the parts contain more bits than Val, then, for
344/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000345static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000346 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000347 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000349 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000350
Chris Lattnera13b8602010-08-24 23:10:06 +0000351 // Handle the vector case separately.
352 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000353 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000354
Chris Lattnera13b8602010-08-24 23:10:06 +0000355 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000356 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000357 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
359
Chris Lattnera13b8602010-08-24 23:10:06 +0000360 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 return;
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000364 EVT PartEVT = PartVT;
365 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000366 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000367 Parts[0] = Val;
368 return;
369 }
370
Chris Lattnera13b8602010-08-24 23:10:06 +0000371 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
372 // If the parts cover more bits than the value has, promote the value.
373 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
374 assert(NumParts == 1 && "Do not know what to promote to!");
375 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
376 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000377 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
378 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000379 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000380 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
381 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000382 if (PartVT == MVT::x86mmx)
383 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000384 }
385 } else if (PartBits == ValueVT.getSizeInBits()) {
386 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000387 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000389 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
390 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000391 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
392 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000393 "Unknown mismatch!");
394 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
395 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000396 if (PartVT == MVT::x86mmx)
397 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000398 }
399
400 // The value may have changed - recompute ValueVT.
401 ValueVT = Val.getValueType();
402 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
403 "Failed to tile the value with PartVT!");
404
405 if (NumParts == 1) {
Stephen Hines36b56882014-04-23 16:57:46 -0700406 if (PartEVT != ValueVT)
407 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
408 "scalar-to-vector conversion failed");
Bill Wendlingf18eb582012-09-26 06:16:18 +0000409
Chris Lattnera13b8602010-08-24 23:10:06 +0000410 Parts[0] = Val;
411 return;
412 }
413
414 // Expand the value into multiple parts.
415 if (NumParts & (NumParts - 1)) {
416 // The number of parts is not a power of 2. Split off and copy the tail.
417 assert(PartVT.isInteger() && ValueVT.isInteger() &&
418 "Do not know what to expand to!");
419 unsigned RoundParts = 1 << Log2_32(NumParts);
420 unsigned RoundBits = RoundParts * PartBits;
421 unsigned OddParts = NumParts - RoundParts;
422 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
423 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000424 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000425
426 if (TLI.isBigEndian())
427 // The odd parts were reversed by getCopyToParts - unreverse them.
428 std::reverse(Parts + RoundParts, Parts + NumParts);
429
430 NumParts = RoundParts;
431 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
432 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
433 }
434
435 // The number of parts is a power of 2. Repeatedly bisect the value using
436 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000437 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000438 EVT::getIntegerVT(*DAG.getContext(),
439 ValueVT.getSizeInBits()),
440 Val);
441
442 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
443 for (unsigned i = 0; i < NumParts; i += StepSize) {
444 unsigned ThisBits = StepSize * PartBits / 2;
445 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
446 SDValue &Part0 = Parts[i];
447 SDValue &Part1 = Parts[i+StepSize/2];
448
449 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
450 ThisVT, Part0, DAG.getIntPtrConstant(1));
451 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(0));
453
454 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000455 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
456 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000457 }
458 }
459 }
460
461 if (TLI.isBigEndian())
462 std::reverse(Parts, Parts + OrigNumParts);
463}
464
465
466/// getCopyToPartsVector - Create a series of nodes that contain the specified
467/// value split into legal parts.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000468static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000469 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000470 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000471 EVT ValueVT = Val.getValueType();
472 assert(ValueVT.isVector() && "Not a vector");
473 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Chris Lattnera13b8602010-08-24 23:10:06 +0000475 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000476 EVT PartEVT = PartVT;
477 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000478 // Nothing to do.
479 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
480 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000481 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000483 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
484 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000485 EVT ElementVT = PartVT.getVectorElementType();
486 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
487 // undef elements.
488 SmallVector<SDValue, 16> Ops;
489 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
490 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000491 ElementVT, Val, DAG.getConstant(i,
492 TLI.getVectorIdxTy())));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000493
Chris Lattnere6f7c262010-08-25 22:49:25 +0000494 for (unsigned i = ValueVT.getVectorNumElements(),
495 e = PartVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getUNDEF(ElementVT));
497
498 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
499
500 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Chris Lattnere6f7c262010-08-25 22:49:25 +0000502 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
503 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000505 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000506 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000507 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000508
509 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000510 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000511 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
512 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000513 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000514 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000515 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000516 "Only trivial vector-to-scalar conversions should get here!");
517 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000518 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000519
520 bool Smaller = ValueVT.bitsLE(PartVT);
521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000524
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Parts[0] = Val;
526 return;
527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000530 EVT IntermediateVT;
531 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000534 IntermediateVT,
535 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000536 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
539 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000540 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Tom Stellard425b76c2013-08-05 22:22:01 +0000548 DAG.getConstant(i * (NumElements / NumIntermediates),
549 TLI.getVectorIdxTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000550 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000551 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000552 IntermediateVT, Val,
553 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000554 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000556 // Split the intermediate operands into legal parts.
557 if (NumParts == NumIntermediates) {
558 // If the register was not expanded, promote or copy the value,
559 // as appropriate.
560 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000561 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000562 } else if (NumParts > 0) {
563 // If the intermediate type was expanded, split each the value into
564 // legal parts.
565 assert(NumParts % NumIntermediates == 0 &&
566 "Must expand into a divisible number of parts!");
567 unsigned Factor = NumParts / NumIntermediates;
568 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000569 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000570 }
571}
572
Dan Gohman462f6b52010-05-29 17:53:24 +0000573namespace {
574 /// RegsForValue - This struct represents the registers (physical or virtual)
575 /// that a particular set of values is assigned, and the type information
576 /// about the value. The most common situation is to represent one value at a
577 /// time, but struct or array values are handled element-wise as multiple
578 /// values. The splitting of aggregates is performed recursively, so that we
579 /// never have aggregate-typed registers. The values at this point do not
580 /// necessarily have legal types, so each value may require one or more
581 /// registers of some legal type.
582 ///
583 struct RegsForValue {
584 /// ValueVTs - The value types of the values, which may not be legal, and
585 /// may need be promoted or synthesized from one or more registers.
586 ///
587 SmallVector<EVT, 4> ValueVTs;
588
589 /// RegVTs - The value types of the registers. This is the same size as
590 /// ValueVTs and it records, for each value, what the type of the assigned
591 /// register or registers are. (Individual values are never synthesized
592 /// from more than one type of register.)
593 ///
594 /// With virtual registers, the contents of RegVTs is redundant with TLI's
595 /// getRegisterType member function, however when with physical registers
596 /// it is necessary to have a separate record of the types.
597 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000598 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000599
600 /// Regs - This list holds the registers assigned to the values.
601 /// Each legal or promoted value requires one register, and each
602 /// expanded value requires multiple registers.
603 ///
604 SmallVector<unsigned, 4> Regs;
605
606 RegsForValue() {}
607
608 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000609 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
611
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000613 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000614 ComputeValueVTs(tli, Ty, ValueVTs);
615
616 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
617 EVT ValueVT = ValueVTs[Value];
618 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000619 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000620 for (unsigned i = 0; i != NumRegs; ++i)
621 Regs.push_back(Reg + i);
622 RegVTs.push_back(RegisterVT);
623 Reg += NumRegs;
624 }
625 }
626
Dan Gohman462f6b52010-05-29 17:53:24 +0000627 /// append - Add the specified values to this one.
628 void append(const RegsForValue &RHS) {
629 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
630 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
631 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
632 }
633
634 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
635 /// this value and returns the result as a ValueVTs value. This uses
636 /// Chain/Flag as the input and updates them for the output Chain/Flag.
637 /// If the Flag pointer is NULL, no flag is used.
638 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000639 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000640 SDValue &Chain, SDValue *Flag,
641 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000642
643 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
644 /// specified value into the registers specified by this object. This uses
645 /// Chain/Flag as the input and updates them for the output Chain/Flag.
646 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000647 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000648 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000649
650 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
651 /// operand list. This adds the code marker, matching input operand index
652 /// (if applicable), and includes the number of values added into it.
653 void AddInlineAsmOperands(unsigned Kind,
654 bool HasMatching, unsigned MatchingIdx,
655 SelectionDAG &DAG,
656 std::vector<SDValue> &Ops) const;
657 };
658}
659
660/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
661/// this value and returns the result as a ValueVT value. This uses
662/// Chain/Flag as the input and updates them for the output Chain/Flag.
663/// If the Flag pointer is NULL, no flag is used.
664SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
665 FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000666 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000667 SDValue &Chain, SDValue *Flag,
668 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000669 // A Value with type {} or [0 x %t] needs no registers.
670 if (ValueVTs.empty())
671 return SDValue();
672
Dan Gohman462f6b52010-05-29 17:53:24 +0000673 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
674
675 // Assemble the legal parts into the final values.
676 SmallVector<SDValue, 4> Values(ValueVTs.size());
677 SmallVector<SDValue, 8> Parts;
678 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
679 // Copy the legal parts from the registers.
680 EVT ValueVT = ValueVTs[Value];
681 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000682 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
684 Parts.resize(NumRegs);
685 for (unsigned i = 0; i != NumRegs; ++i) {
686 SDValue P;
687 if (Flag == 0) {
688 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
689 } else {
690 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
691 *Flag = P.getValue(2);
692 }
693
694 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000695 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000696
697 // If the source register was virtual and if we know something about it,
698 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000699 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000700 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000701 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000702
703 const FunctionLoweringInfo::LiveOutInfo *LOI =
704 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
705 if (!LOI)
706 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000707
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000708 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000709 unsigned NumSignBits = LOI->NumSignBits;
710 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000711
Quentin Colombeta3fb49c2013-06-18 20:14:39 +0000712 if (NumZeroBits == RegSize) {
713 // The current value is a zero.
714 // Explicitly express that as it would be easier for
715 // optimizations to kick in.
716 Parts[i] = DAG.getConstant(0, RegisterVT);
717 continue;
718 }
719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
Stephen Hines36b56882014-04-23 16:57:46 -0700841 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman462f6b52010-05-29 17:53:24 +0000842 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
843 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000844 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000845 for (unsigned i = 0; i != NumRegs; ++i) {
846 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Stephen Hines36b56882014-04-23 16:57:46 -0700847 unsigned TheReg = Regs[Reg++];
848 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
849
850 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
851 // If we clobbered the stack pointer, MFI should know about it.
852 assert(DAG.getMachineFunction().getFrameInfo()->
853 hasInlineAsmWithSPAdjust());
854 }
Dan Gohman462f6b52010-05-29 17:53:24 +0000855 }
856 }
857}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000858
Owen Anderson243eb9e2011-12-08 22:15:21 +0000859void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
860 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 AA = &aa;
862 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000863 LibInfo = li;
Stephen Hines36b56882014-04-23 16:57:46 -0700864 DL = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000865 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000866 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867}
868
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000869/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000870/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000871/// for a new block. This doesn't clear out information about
872/// additional blocks that are needed to complete switch lowering
873/// or PHI node updating; that information is cleared out as it is
874/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000875void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000877 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878 PendingLoads.clear();
879 PendingExports.clear();
Andrew Trickea5db0c2013-05-25 02:20:36 +0000880 CurInst = NULL;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000881 HasTailCall = false;
Stephen Hines36b56882014-04-23 16:57:46 -0700882 SDNodeOrder = LowestSDNodeOrder;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883}
884
Devang Patel23385752011-05-23 17:44:13 +0000885/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000886/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000887/// information that is dangling in a basic block can be properly
888/// resolved in a different basic block. This allows the
889/// SelectionDAG to resolve dangling debug information attached
890/// to PHI nodes.
891void SelectionDAGBuilder::clearDanglingDebugInfo() {
892 DanglingDebugInfoMap.clear();
893}
894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895/// getRoot - Return the current virtual root of the Selection DAG,
896/// flushing any PendingLoad items. This must be done before emitting
897/// a store or any other node that may need to be ordered after any
898/// prior load instructions.
899///
Dan Gohman2048b852009-11-23 18:04:58 +0000900SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000901 if (PendingLoads.empty())
902 return DAG.getRoot();
903
904 if (PendingLoads.size() == 1) {
905 SDValue Root = PendingLoads[0];
906 DAG.setRoot(Root);
907 PendingLoads.clear();
908 return Root;
909 }
910
911 // Otherwise, we have to make a token factor node.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000912 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 &PendingLoads[0], PendingLoads.size());
914 PendingLoads.clear();
915 DAG.setRoot(Root);
916 return Root;
917}
918
919/// getControlRoot - Similar to getRoot, but instead of flushing all the
920/// PendingLoad items, flush all the PendingExports items. It is necessary
921/// to do this before emitting a terminator instruction.
922///
Dan Gohman2048b852009-11-23 18:04:58 +0000923SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924 SDValue Root = DAG.getRoot();
925
926 if (PendingExports.empty())
927 return Root;
928
929 // Turn all of the CopyToReg chains into one factored node.
930 if (Root.getOpcode() != ISD::EntryToken) {
931 unsigned i = 0, e = PendingExports.size();
932 for (; i != e; ++i) {
933 assert(PendingExports[i].getNode()->getNumOperands() > 1);
934 if (PendingExports[i].getNode()->getOperand(0) == Root)
935 break; // Don't add the root if we already indirectly depend on it.
936 }
937
938 if (i == e)
939 PendingExports.push_back(Root);
940 }
941
Andrew Trickac6d9be2013-05-25 02:42:55 +0000942 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 &PendingExports[0],
944 PendingExports.size());
945 PendingExports.clear();
946 DAG.setRoot(Root);
947 return Root;
948}
949
Dan Gohman46510a72010-04-15 01:51:59 +0000950void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000951 // Set up outgoing PHI node register values before emitting the terminator.
952 if (isa<TerminatorInst>(&I))
953 HandlePHINodesInSuccessorBlocks(I.getParent());
954
Andrew Trickdd0fb012013-05-25 03:08:10 +0000955 ++SDNodeOrder;
956
Andrew Trickea5db0c2013-05-25 02:20:36 +0000957 CurInst = &I;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000960
Dan Gohman92884f72010-04-20 15:03:56 +0000961 if (!isa<TerminatorInst>(&I) && !HasTailCall)
962 CopyToExportRegsIfNeeded(&I);
963
Andrew Trickea5db0c2013-05-25 02:20:36 +0000964 CurInst = NULL;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965}
966
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000967void SelectionDAGBuilder::visitPHI(const PHINode &) {
968 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
969}
970
Dan Gohman46510a72010-04-15 01:51:59 +0000971void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000972 // Note: this doesn't use InstVisitor, because it has to work with
973 // ConstantExpr's in addition to instructions.
974 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000975 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 // Build the switch statement using the Instruction.def file.
977#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000978 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth0b8c9a82013-01-02 11:36:10 +0000979#include "llvm/IR/Instruction.def"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000980 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000981}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000982
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000983// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
984// generate the debug data structures now that we've seen its definition.
985void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
986 SDValue Val) {
987 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000988 if (DDI.getDI()) {
989 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000990 DebugLoc dl = DDI.getdl();
991 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000992 MDNode *Variable = DI->getVariable();
993 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000994 SDDbgValue *SDV;
995 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000996 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDV = DAG.getDbgValue(Variable, Val.getNode(),
998 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
999 DAG.AddDbgValue(SDV, Val.getNode(), false);
1000 }
Owen Anderson95771af2011-02-25 21:41:48 +00001001 } else
Adrian Prantl5da4e4f2013-05-22 18:02:19 +00001002 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001003 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1004 }
1005}
1006
Nick Lewycky8de34002011-09-30 22:19:53 +00001007/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001008SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001009 // If we already have an SDValue for this value, use it. It's important
1010 // to do this first, so that we don't create a CopyFromReg if we already
1011 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 SDValue &N = NodeMap[V];
1013 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman28a17352010-07-01 01:59:43 +00001015 // If there's a virtual register allocated and initialized for this
1016 // value, use it.
1017 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1018 if (It != FuncInfo.ValueMap.end()) {
1019 unsigned InReg = It->second;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001020 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1021 InReg, V->getType());
Dan Gohman28a17352010-07-01 01:59:43 +00001022 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001023 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001024 resolveDanglingDebugInfo(V, N);
1025 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001026 }
1027
1028 // Otherwise create a new SDValue and remember it.
1029 SDValue Val = getValueImpl(V);
1030 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001031 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001032 return Val;
1033}
1034
1035/// getNonRegisterValue - Return an SDValue for the given Value, but
1036/// don't look in FuncInfo.ValueMap for a virtual register.
1037SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1038 // If we already have an SDValue for this value, use it.
1039 SDValue &N = NodeMap[V];
1040 if (N.getNode()) return N;
1041
1042 // Otherwise create a new SDValue and remember it.
1043 SDValue Val = getValueImpl(V);
1044 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001045 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001046 return Val;
1047}
1048
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001049/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001050/// Create an SDValue for the given value.
1051SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001052 const TargetLowering *TLI = TM.getTargetLowering();
1053
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001055 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001061 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Matt Arsenault4fe5b642013-11-16 20:24:41 +00001063 if (isa<ConstantPointerNull>(C)) {
1064 unsigned AS = V->getType()->getPointerAddressSpace();
1065 return DAG.getConstant(0, TLI->getPointerTy(AS));
1066 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001067
Dan Gohman383b5f62010-04-17 15:32:28 +00001068 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001069 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Nate Begeman9008ca62009-04-27 18:41:29 +00001071 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001072 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073
Dan Gohman383b5f62010-04-17 15:32:28 +00001074 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 visit(CE->getOpcode(), *CE);
1076 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001077 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001078 return N1;
1079 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001080
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1082 SmallVector<SDValue, 4> Constants;
1083 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1084 OI != OE; ++OI) {
1085 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001086 // If the operand is an empty aggregate, there are no values.
1087 if (!Val) continue;
1088 // Add each leaf value from the operand to the Constants list
1089 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1091 Constants.push_back(SDValue(Val, i));
1092 }
Bill Wendling87710f02009-12-21 23:47:40 +00001093
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001095 getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Stephen Lin155615d2013-07-08 00:37:03 +00001097
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001098 if (const ConstantDataSequential *CDS =
1099 dyn_cast<ConstantDataSequential>(C)) {
1100 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001101 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001102 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1103 // Add each leaf value from the operand to the Constants list
1104 // to form a flattened list of all the values.
1105 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1106 Ops.push_back(SDValue(Val, i));
1107 }
1108
1109 if (isa<ArrayType>(CDS->getType()))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001110 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1111 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001112 VT, &Ops[0], Ops.size());
1113 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114
Duncan Sands1df98592010-02-16 11:11:14 +00001115 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1117 "Unknown struct or array constant!");
1118
Owen Andersone50ed302009-08-10 22:56:29 +00001119 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001120 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121 unsigned NumElts = ValueVTs.size();
1122 if (NumElts == 0)
1123 return SDValue(); // empty struct
1124 SmallVector<SDValue, 4> Constants(NumElts);
1125 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001126 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001128 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129 else if (EltVT.isFloatingPoint())
1130 Constants[i] = DAG.getConstantFP(0, EltVT);
1131 else
1132 Constants[i] = DAG.getConstant(0, EltVT);
1133 }
Bill Wendling87710f02009-12-21 23:47:40 +00001134
Bill Wendling4533cac2010-01-28 21:51:40 +00001135 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001136 getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001137 }
1138
Dan Gohman383b5f62010-04-17 15:32:28 +00001139 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001140 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001141
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001142 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001145 // Now that we know the number and type of the elements, get that number of
1146 // elements into the Ops array based on what kind of constant it is.
1147 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001150 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001152 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00001153 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154
1155 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001156 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001157 Op = DAG.getConstantFP(0, EltVT);
1158 else
1159 Op = DAG.getConstant(0, EltVT);
1160 Ops.assign(NumElements, Op);
1161 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163 // Create a BUILD_VECTOR node.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001164 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001165 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001168 // If this is a static alloca, generate it as the frameindex instead of
1169 // computation.
1170 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1171 DenseMap<const AllocaInst*, int>::iterator SI =
1172 FuncInfo.StaticAllocaMap.find(AI);
1173 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlingba54bca2013-06-19 21:36:55 +00001174 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001175 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001176
Dan Gohman28a17352010-07-01 01:59:43 +00001177 // If this is an instruction which fast-isel has deferred, select it now.
1178 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001179 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlingba54bca2013-06-19 21:36:55 +00001180 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohman84023e02010-07-10 09:00:22 +00001181 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001182 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001183 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001184
Dan Gohman28a17352010-07-01 01:59:43 +00001185 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186}
1187
Dan Gohman46510a72010-04-15 01:51:59 +00001188void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001189 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 SDValue Chain = getControlRoot();
1191 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001192 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001193
Dan Gohman7451d3e2010-05-29 17:03:36 +00001194 if (!FuncInfo.CanLowerReturn) {
1195 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001196 const Function *F = I.getParent()->getParent();
1197
1198 // Emit a store of the return value through the virtual register.
1199 // Leave Outs empty so that LowerReturn won't try to load return
1200 // registers the usual way.
1201 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001202 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 PtrValueVTs);
1204
1205 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1206 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001207
Owen Andersone50ed302009-08-10 22:56:29 +00001208 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001209 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001210 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001211 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001212
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001213 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001214 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001215 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattnera13b8602010-08-24 23:10:06 +00001216 RetPtr.getValueType(), RetPtr,
1217 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001218 Chains[i] =
Andrew Trickac6d9be2013-05-25 02:42:55 +00001219 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001220 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001221 // FIXME: better loc info would be nice.
1222 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001223 }
1224
Andrew Trickac6d9be2013-05-25 02:42:55 +00001225 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001226 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001227 } else if (I.getNumOperands() != 0) {
1228 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001229 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattner25d58372010-02-28 18:53:13 +00001230 unsigned NumValues = ValueVTs.size();
1231 if (NumValues) {
1232 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1234 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001236 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001237
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001238 const Function *F = I.getParent()->getParent();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001239 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001241 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling8b62abd2012-12-30 13:01:51 +00001242 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1243 Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001244 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001246 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlingba54bca2013-06-19 21:36:55 +00001247 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001248
Bill Wendlingba54bca2013-06-19 21:36:55 +00001249 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1250 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001251 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001252 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001253 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001254 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001255
1256 // 'inreg' on function refers to return value
1257 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001258 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1259 Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001260 Flags.setInReg();
1261
1262 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001263 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001264 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001265 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001266 Flags.setZExt();
1267
Dan Gohmanc9403652010-07-07 15:54:55 +00001268 for (unsigned i = 0; i < NumParts; ++i) {
1269 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellardd0716b02013-10-23 00:44:24 +00001270 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001271 OutVals.push_back(Parts[i]);
1272 }
Evan Cheng3927f432009-03-25 20:20:11 +00001273 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 }
1275 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276
1277 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001278 CallingConv::ID CallConv =
1279 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlingba54bca2013-06-19 21:36:55 +00001280 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1281 Outs, OutVals, getCurSDLoc(),
1282 DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001283
1284 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001286 "LowerReturn didn't return a valid chain!");
1287
1288 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290}
1291
Dan Gohmanad62f532009-04-23 23:13:24 +00001292/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1293/// created for it, emit nodes to copy the value into the virtual
1294/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001295void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001296 // Skip empty types
1297 if (V->getType()->isEmptyTy())
1298 return;
1299
Dan Gohman33b7a292010-04-16 17:15:02 +00001300 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1301 if (VMI != FuncInfo.ValueMap.end()) {
1302 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1303 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001304 }
1305}
1306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1308/// the current basic block, add it to ValueMap now so that we'll get a
1309/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001310void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // No need to export constants.
1312 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001314 // Already exported?
1315 if (FuncInfo.isExportedInst(V)) return;
1316
1317 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1318 CopyValueToVirtualRegister(V, Reg);
1319}
1320
Dan Gohman46510a72010-04-15 01:51:59 +00001321bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001322 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 // The operands of the setcc have to be in this block. We don't know
1324 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001325 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Can export from current BB.
1327 if (VI->getParent() == FromBB)
1328 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // Is already exported, noop.
1331 return FuncInfo.isExportedInst(V);
1332 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 // If this is an argument, we can export it if the BB is the entry block or
1335 // if it is already exported.
1336 if (isa<Argument>(V)) {
1337 if (FromBB == &FromBB->getParent()->getEntryBlock())
1338 return true;
1339
1340 // Otherwise, can only export this if it is already exported.
1341 return FuncInfo.isExportedInst(V);
1342 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001344 // Otherwise, constants can always be exported.
1345 return true;
1346}
1347
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001348/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001349uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1350 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001351 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1352 if (!BPI)
1353 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001354 const BasicBlock *SrcBB = Src->getBasicBlock();
1355 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001356 return BPI->getEdgeWeight(SrcBB, DstBB);
1357}
1358
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001359void SelectionDAGBuilder::
1360addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1361 uint32_t Weight /* = 0 */) {
1362 if (!Weight)
1363 Weight = getEdgeWeight(Src, Dst);
1364 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001365}
1366
1367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368static bool InBlock(const Value *V, const BasicBlock *BB) {
1369 if (const Instruction *I = dyn_cast<Instruction>(V))
1370 return I->getParent() == BB;
1371 return true;
1372}
1373
Dan Gohmanc2277342008-10-17 21:16:08 +00001374/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1375/// This function emits a branch and is used at the leaves of an OR or an
1376/// AND operator tree.
1377///
1378void
Dan Gohman46510a72010-04-15 01:51:59 +00001379SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001380 MachineBasicBlock *TBB,
1381 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineBasicBlock *CurBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001383 MachineBasicBlock *SwitchBB,
1384 uint32_t TWeight,
1385 uint32_t FWeight) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001386 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387
Dan Gohmanc2277342008-10-17 21:16:08 +00001388 // If the leaf of the tree is a comparison, merge the condition into
1389 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001390 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001391 // The operands of the cmp have to be in this block. We don't know
1392 // how to export them from some other block. If this is the first block
1393 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001395 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1396 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001398 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001399 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001400 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001401 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001402 if (TM.Options.NoNaNsFPMath)
1403 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 } else {
1405 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001406 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001408
1409 CaseBlock CB(Condition, BOp->getOperand(0),
Stephen Hines36b56882014-04-23 16:57:46 -07001410 BOp->getOperand(1), NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 SwitchCases.push_back(CB);
1412 return;
1413 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001414 }
1415
1416 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001417 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Stephen Hines36b56882014-04-23 16:57:46 -07001418 NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmanc2277342008-10-17 21:16:08 +00001419 SwitchCases.push_back(CB);
1420}
1421
Stephen Hines36b56882014-04-23 16:57:46 -07001422/// Scale down both weights to fit into uint32_t.
1423static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1424 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1425 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1426 NewTrue = NewTrue / Scale;
1427 NewFalse = NewFalse / Scale;
1428}
1429
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001431void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001432 MachineBasicBlock *TBB,
1433 MachineBasicBlock *FBB,
1434 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 MachineBasicBlock *SwitchBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001436 unsigned Opc, uint32_t TWeight,
1437 uint32_t FWeight) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001438 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001439 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001440 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001441 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1442 BOp->getParent() != CurBB->getBasicBlock() ||
1443 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1444 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Stephen Hines36b56882014-04-23 16:57:46 -07001445 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1446 TWeight, FWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 return;
1448 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // Create TmpBB after CurBB.
1451 MachineFunction::iterator BBI = CurBB;
1452 MachineFunction &MF = DAG.getMachineFunction();
1453 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1454 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 if (Opc == Instruction::Or) {
1457 // Codegen X | Y as:
Stephen Hines36b56882014-04-23 16:57:46 -07001458 // BB1:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 // jmp_if_X TBB
1460 // jmp TmpBB
1461 // TmpBB:
1462 // jmp_if_Y TBB
1463 // jmp FBB
1464 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001465
Stephen Hines36b56882014-04-23 16:57:46 -07001466 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1467 // The requirement is that
1468 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1469 // = TrueProb for orignal BB.
1470 // Assuming the orignal weights are A and B, one choice is to set BB1's
1471 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1472 // assumes that
1473 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1474 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1475 // TmpBB, but the math is more complicated.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001476
Stephen Hines36b56882014-04-23 16:57:46 -07001477 uint64_t NewTrueWeight = TWeight;
1478 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1479 ScaleWeights(NewTrueWeight, NewFalseWeight);
1480 // Emit the LHS condition.
1481 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1482 NewTrueWeight, NewFalseWeight);
1483
1484 NewTrueWeight = TWeight;
1485 NewFalseWeight = 2 * (uint64_t)FWeight;
1486 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // Emit the RHS condition into TmpBB.
Stephen Hines36b56882014-04-23 16:57:46 -07001488 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1489 NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 } else {
1491 assert(Opc == Instruction::And && "Unknown merge op!");
1492 // Codegen X & Y as:
Stephen Hines36b56882014-04-23 16:57:46 -07001493 // BB1:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 // jmp_if_X TmpBB
1495 // jmp FBB
1496 // TmpBB:
1497 // jmp_if_Y TBB
1498 // jmp FBB
1499 //
1500 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001501
Stephen Hines36b56882014-04-23 16:57:46 -07001502 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1503 // The requirement is that
1504 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1505 // = FalseProb for orignal BB.
1506 // Assuming the orignal weights are A and B, one choice is to set BB1's
1507 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1508 // assumes that
1509 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001510
Stephen Hines36b56882014-04-23 16:57:46 -07001511 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1512 uint64_t NewFalseWeight = FWeight;
1513 ScaleWeights(NewTrueWeight, NewFalseWeight);
1514 // Emit the LHS condition.
1515 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1516 NewTrueWeight, NewFalseWeight);
1517
1518 NewTrueWeight = 2 * (uint64_t)TWeight;
1519 NewFalseWeight = FWeight;
1520 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 // Emit the RHS condition into TmpBB.
Stephen Hines36b56882014-04-23 16:57:46 -07001522 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1523 NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 }
1525}
1526
1527/// If the set of cases should be emitted as a series of branches, return true.
1528/// If we should emit this as a bunch of and/or'd together conditions, return
1529/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001530bool
Stephen Lin09f8ca32013-07-06 21:44:25 +00001531SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 // If this is two comparisons of the same values or'd or and'd together, they
1535 // will get folded into a single comparison, so don't emit two blocks.
1536 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1537 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1538 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1539 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1540 return false;
1541 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001542
Chris Lattner133ce872010-01-02 00:00:03 +00001543 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1544 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1545 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1546 Cases[0].CC == Cases[1].CC &&
1547 isa<Constant>(Cases[0].CmpRHS) &&
1548 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1549 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1550 return false;
1551 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1552 return false;
1553 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 return true;
1556}
1557
Dan Gohman46510a72010-04-15 01:51:59 +00001558void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001559 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561 // Update machine-CFG edges.
1562 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1563
1564 // Figure out which block is immediately after the current one.
1565 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001566 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001567 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 NextBlock = BBI;
1569
1570 if (I.isUnconditional()) {
1571 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001572 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001573
Stephen Hines36b56882014-04-23 16:57:46 -07001574 // If this is not a fall-through branch or optimizations are switched off,
1575 // emit the branch.
1576 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001577 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001579 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 return;
1582 }
1583
1584 // If this condition is one of the special cases we handle, do special stuff
1585 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001586 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1588
1589 // If this is a series of conditions that are or'd or and'd together, emit
1590 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001591 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 // For example, instead of something like:
1593 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001594 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001596 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 // or C, F
1598 // jnz foo
1599 // Emit:
1600 // cmp A, B
1601 // je foo
1602 // cmp D, E
1603 // jle foo
1604 //
Dan Gohman46510a72010-04-15 01:51:59 +00001605 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001606 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001607 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 (BOp->getOpcode() == Instruction::And ||
1609 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001610 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001611 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1612 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // If the compares in later blocks need to use values not currently
1614 // exported from this block, export them now. This block should always
1615 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001616 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 // Allow some cases to be rejected.
1619 if (ShouldEmitAsBranches(SwitchCases)) {
1620 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1621 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1622 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1623 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001624
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001626 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 SwitchCases.erase(SwitchCases.begin());
1628 return;
1629 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 // Okay, we decided not to do this, remove any inserted MBB's and clear
1632 // SwitchCases.
1633 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001634 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001635
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636 SwitchCases.clear();
1637 }
1638 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001641 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001642 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 // Use visitSwitchCase to actually insert the fast branch sequence for this
1645 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001646 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647}
1648
1649/// visitSwitchCase - Emits the necessary code to represent a single node in
1650/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1652 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 SDValue Cond;
1654 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001655 SDLoc dl = getCurSDLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001656
1657 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 if (CB.CmpMHS == NULL) {
1659 // Fold "(X == true)" to X and "(X == false)" to !X to
1660 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001661 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001662 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001663 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001664 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001665 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001666 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001667 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 } else {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001671 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672
Anton Korobeynikov23218582008-12-23 22:25:27 +00001673 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1674 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
1676 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001677 EVT VT = CmpOp.getValueType();
Stephen Lin155615d2013-07-08 00:37:03 +00001678
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001679 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001681 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001683 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001684 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 DAG.getConstant(High-Low, VT), ISD::SETULE);
1687 }
1688 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001691 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001692 // TrueBB and FalseBB are always different unless the incoming IR is
1693 // degenerate. This only happens when running llc on weird IR.
1694 if (CB.TrueBB != CB.FalseBB)
1695 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697 // Set NextBlock to be the MBB immediately after the current one, if any.
1698 // This is used to avoid emitting unnecessary branches to the next block.
1699 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001701 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // If the lhs block is the next block, invert the condition so that we can
1705 // fall through to the lhs instead of the rhs block.
1706 if (CB.TrueBB == NextBlock) {
1707 std::swap(CB.TrueBB, CB.FalseBB);
1708 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001709 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001711
Dale Johannesenf5d97892009-02-04 01:48:28 +00001712 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001714 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001715
Evan Cheng266a99d2010-09-23 06:51:55 +00001716 // Insert the false branch. Do this even if it's a fall through branch,
1717 // this makes it easier to do DAG optimizations which require inverting
1718 // the branch condition.
1719 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1720 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001721
1722 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723}
1724
1725/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001726void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727 // Emit the code for the jump table
1728 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00001729 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001730 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001731 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001733 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001734 MVT::Other, Index.getValue(1),
1735 Table, Index);
1736 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737}
1738
1739/// visitJumpTableHeader - This function emits necessary code to produce index
1740/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001741void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001742 JumpTableHeader &JTH,
1743 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001744 // Subtract the lowest switch case value from the value being switched on and
1745 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746 // difference between smallest and largest cases.
1747 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001749 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001750 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001751
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001752 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001753 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001754 // can be used as an index into the jump table in a subsequent basic block.
1755 // This value may be smaller or larger than the target's pointer type, and
1756 // therefore require extension or truncating.
Bill Wendlingba54bca2013-06-19 21:36:55 +00001757 const TargetLowering *TLI = TM.getTargetLowering();
1758 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001759
Bill Wendlingba54bca2013-06-19 21:36:55 +00001760 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00001761 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001762 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 JT.Reg = JumpTableReg;
1764
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001765 // Emit the range check for the jump table, and branch to the default block
1766 // for the switch statement if the value being switched on exceeds the largest
1767 // case in the switch.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001768 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001769 TLI->getSetCCResultType(*DAG.getContext(),
1770 Sub.getValueType()),
Matt Arsenault225ed702013-05-18 00:21:46 +00001771 Sub,
1772 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001773 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
1777 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001779
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001780 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781 NextBlock = BBI;
1782
Andrew Trickac6d9be2013-05-25 02:42:55 +00001783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001785 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786
Bill Wendling4533cac2010-01-28 21:51:40 +00001787 if (JT.MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001788 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001789 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001790
Bill Wendling87710f02009-12-21 23:47:40 +00001791 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792}
1793
Michael Gottesman657484f2013-08-20 07:00:16 +00001794/// Codegen a new tail for a stack protector check ParentMBB which has had its
1795/// tail spliced into a stack protector check success bb.
1796///
1797/// For a high level explanation of how this fits into the stack protector
1798/// generation see the comment on the declaration of class
1799/// StackProtectorDescriptor.
1800void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1801 MachineBasicBlock *ParentBB) {
1802
1803 // First create the loads to the guard/stack slot for the comparison.
1804 const TargetLowering *TLI = TM.getTargetLowering();
1805 EVT PtrTy = TLI->getPointerTy();
1806
1807 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1808 int FI = MFI->getStackProtectorIndex();
1809
1810 const Value *IRGuard = SPD.getGuard();
1811 SDValue GuardPtr = getValue(IRGuard);
1812 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1813
1814 unsigned Align =
1815 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1816 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1817 GuardPtr, MachinePointerInfo(IRGuard, 0),
1818 true, false, false, Align);
1819
1820 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1821 StackSlotPtr,
1822 MachinePointerInfo::getFixedStack(FI),
1823 true, false, false, Align);
1824
1825 // Perform the comparison via a subtract/getsetcc.
1826 EVT VT = Guard.getValueType();
1827 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1828
1829 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1830 TLI->getSetCCResultType(*DAG.getContext(),
1831 Sub.getValueType()),
1832 Sub, DAG.getConstant(0, VT),
1833 ISD::SETNE);
1834
1835 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1836 // branch to failure MBB.
1837 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1838 MVT::Other, StackSlot.getOperand(0),
1839 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1840 // Otherwise branch to success MBB.
1841 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1842 MVT::Other, BrCond,
1843 DAG.getBasicBlock(SPD.getSuccessMBB()));
1844
1845 DAG.setRoot(Br);
1846}
1847
1848/// Codegen the failure basic block for a stack protector check.
1849///
1850/// A failure stack protector machine basic block consists simply of a call to
1851/// __stack_chk_fail().
1852///
1853/// For a high level explanation of how this fits into the stack protector
1854/// generation see the comment on the declaration of class
1855/// StackProtectorDescriptor.
1856void
1857SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1858 const TargetLowering *TLI = TM.getTargetLowering();
1859 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
1860 MVT::isVoid, 0, 0, false, getCurSDLoc(),
Michael Gottesman58a9b432013-08-22 23:45:24 +00001861 false, false).second;
Michael Gottesman657484f2013-08-20 07:00:16 +00001862 DAG.setRoot(Chain);
1863}
1864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865/// visitBitTestHeader - This function emits necessary code to produce value
1866/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001867void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1868 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 // Subtract the minimum value
1870 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001871 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001872 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001873 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001874
1875 // Check range
Bill Wendlingba54bca2013-06-19 21:36:55 +00001876 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001877 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001878 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001879 Sub.getValueType()),
Bill Wendling87710f02009-12-21 23:47:40 +00001880 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001881 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882
Evan Chengd08e5b42011-01-06 01:02:44 +00001883 // Determine the type of the test operands.
1884 bool UsePtrType = false;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001885 if (!TLI->isTypeLegal(VT))
Evan Chengd08e5b42011-01-06 01:02:44 +00001886 UsePtrType = true;
1887 else {
1888 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001889 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001890 // Switch table case range are encoded into series of masks.
1891 // Just use pointer type, it's guaranteed to fit.
1892 UsePtrType = true;
1893 break;
1894 }
1895 }
1896 if (UsePtrType) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001897 VT = TLI->getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001898 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengd08e5b42011-01-06 01:02:44 +00001899 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001901 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001902 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001903 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001904 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001905
1906 // Set NextBlock to be the MBB immediately after the current one, if any.
1907 // This is used to avoid emitting unnecessary branches to the next block.
1908 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001909 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001910 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 NextBlock = BBI;
1912
1913 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1914
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001915 addSuccessorWithWeight(SwitchBB, B.Default);
1916 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
Andrew Trickac6d9be2013-05-25 02:42:55 +00001918 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001920 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001921
Evan Cheng8c1f4322010-09-23 18:32:19 +00001922 if (MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001923 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001924 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001925
Bill Wendling87710f02009-12-21 23:47:40 +00001926 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927}
1928
1929/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001930void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1931 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001932 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001933 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001934 BitTestCase &B,
1935 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001936 MVT VT = BB.RegVT;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001937 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001938 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001939 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001940 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlingba54bca2013-06-19 21:36:55 +00001941 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001942 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001943 // Testing for a single bit; just compare the shift count with what it
1944 // would need to be to shift a 1 bit in that position.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001945 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001946 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001947 ShiftOp,
Michael J. Spencerc6af2432013-05-24 22:23:49 +00001948 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001949 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001950 } else if (PopCount == BB.Range) {
1951 // There is only one zero bit in the range, test for it directly.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001952 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001953 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001954 ShiftOp,
1955 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1956 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001957 } else {
1958 // Make desired shift
Andrew Trickac6d9be2013-05-25 02:42:55 +00001959 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengd08e5b42011-01-06 01:02:44 +00001960 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961
Dan Gohman8e0163a2010-06-24 02:06:24 +00001962 // Emit bit tests and jumps
Andrew Trickac6d9be2013-05-25 02:42:55 +00001963 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001964 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001965 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001966 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengd08e5b42011-01-06 01:02:44 +00001967 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001968 ISD::SETNE);
1969 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970
Manman Ren1a710fd2012-08-24 18:14:27 +00001971 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1972 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1973 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1974 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001975
Andrew Trickac6d9be2013-05-25 02:42:55 +00001976 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001978 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979
1980 // Set NextBlock to be the MBB immediately after the current one, if any.
1981 // This is used to avoid emitting unnecessary branches to the next block.
1982 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001983 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001984 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 NextBlock = BBI;
1986
Evan Cheng8c1f4322010-09-23 18:32:19 +00001987 if (NextMBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001988 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001989 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001990
Bill Wendling87710f02009-12-21 23:47:40 +00001991 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992}
1993
Dan Gohman46510a72010-04-15 01:51:59 +00001994void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001995 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 // Retrieve successors.
1998 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1999 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2000
Gabor Greifb67e6b32009-01-15 11:10:44 +00002001 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00002002 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00002003 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00002005 else if (Fn && Fn->isIntrinsic()) {
2006 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00002007 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00002008 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00002009 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010
2011 // If the value of the invoke is used outside of its defining block, make it
2012 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00002013 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002014
2015 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00002016 addSuccessorWithWeight(InvokeMBB, Return);
2017 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018
2019 // Drop into normal successor.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002020 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002021 MVT::Other, getControlRoot(),
2022 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023}
2024
Bill Wendlingdccc03b2011-07-31 06:30:59 +00002025void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2026 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2027}
2028
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002029void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2030 assert(FuncInfo.MBB->isLandingPad() &&
2031 "Call to landingpad not in landing pad!");
2032
2033 MachineBasicBlock *MBB = FuncInfo.MBB;
2034 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2035 AddLandingPadInfo(LP, MMI, MBB);
2036
Bill Wendlingbdf9db62012-02-13 23:47:16 +00002037 // If there aren't registers to copy the values into (e.g., during SjLj
2038 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlingba54bca2013-06-19 21:36:55 +00002039 const TargetLowering *TLI = TM.getTargetLowering();
2040 if (TLI->getExceptionPointerRegister() == 0 &&
2041 TLI->getExceptionSelectorRegister() == 0)
Bill Wendlingbdf9db62012-02-13 23:47:16 +00002042 return;
2043
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002044 SmallVector<EVT, 2> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00002045 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002046 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002047
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002048 // Get the two live-in registers as SDValues. The physregs have already been
2049 // copied into virtual registers.
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002050 SDValue Ops[2];
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002051 Ops[0] = DAG.getZExtOrTrunc(
2052 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2053 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2054 getCurSDLoc(), ValueVTs[0]);
2055 Ops[1] = DAG.getZExtOrTrunc(
2056 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2057 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2058 getCurSDLoc(), ValueVTs[1]);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002059
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002060 // Merge into one.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002061 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002062 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
2063 &Ops[0], 2);
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002064 setValue(&LP, Res);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002065}
2066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2068/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00002069bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2070 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002071 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002072 MachineBasicBlock *Default,
2073 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077 return false;
2078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 // Get the MachineFunction which holds the current MBB. This is used when
2080 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002081 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082
2083 // Figure out which block is immediately after the current one.
2084 MachineBasicBlock *NextBlock = 0;
2085 MachineFunction::iterator BBI = CR.CaseBB;
2086
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002087 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 NextBlock = BBI;
2089
Manman Ren1a710fd2012-08-24 18:14:27 +00002090 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00002091 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 // is the same as the other, but has one bit unset that the other has set,
2093 // use bit manipulation to do two compares at once. For example:
2094 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00002095 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2096 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2097 if (Size == 2 && CR.CaseBB == SwitchBB) {
2098 Case &Small = *CR.Range.first;
2099 Case &Big = *(CR.Range.second-1);
2100
2101 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2102 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2103 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2104
2105 // Check that there is only one bit different.
2106 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2107 (SmallValue | BigValue) == BigValue) {
2108 // Isolate the common bit.
2109 APInt CommonBit = BigValue & ~SmallValue;
2110 assert((SmallValue | CommonBit) == BigValue &&
2111 CommonBit.countPopulation() == 1 && "Not a common bit?");
2112
2113 SDValue CondLHS = getValue(SV);
2114 EVT VT = CondLHS.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002115 SDLoc DL = getCurSDLoc();
Benjamin Kramerce750f02010-11-22 09:45:38 +00002116
2117 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2118 DAG.getConstant(CommonBit, VT));
2119 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2120 Or, DAG.getConstant(BigValue, VT),
2121 ISD::SETEQ);
2122
2123 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00002124 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2125 addSuccessorWithWeight(SwitchBB, Small.BB,
2126 Small.ExtraWeight + Big.ExtraWeight);
2127 addSuccessorWithWeight(SwitchBB, Default,
2128 // The default destination is the first successor in IR.
2129 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002130
2131 // Insert the true branch.
2132 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2133 getControlRoot(), Cond,
2134 DAG.getBasicBlock(Small.BB));
2135
2136 // Insert the false branch.
2137 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2138 DAG.getBasicBlock(Default));
2139
2140 DAG.setRoot(BrCond);
2141 return true;
2142 }
2143 }
2144 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002145
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002146 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002147 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002148 if (BPI) {
2149 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002150 uint32_t IWeight = I->ExtraWeight;
2151 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002152 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002153 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002154 if (IWeight > JWeight)
2155 std::swap(*I, *J);
2156 }
2157 }
2158 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002160 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002161 if (Size > 1 &&
2162 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 // The last case block won't fall through into 'NextBlock' if we emit the
2164 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002165 // We start at the bottom as it's the case with the least weight.
Stephen Lin09f8ca32013-07-06 21:44:25 +00002166 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 if (I->BB == NextBlock) {
2168 std::swap(*I, BackCase);
2169 break;
2170 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Create a CaseBlock record representing a conditional branch to
2174 // the Case's target mbb if the value being switched on SV is equal
2175 // to C.
2176 MachineBasicBlock *CurBlock = CR.CaseBB;
2177 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2178 MachineBasicBlock *FallThrough;
2179 if (I != E-1) {
2180 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2181 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002182
2183 // Put SV in a virtual register to make it available from the new blocks.
2184 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 } else {
2186 // If the last case doesn't match, go to the default block.
2187 FallThrough = Default;
2188 }
2189
Dan Gohman46510a72010-04-15 01:51:59 +00002190 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 ISD::CondCode CC;
2192 if (I->High == I->Low) {
2193 // This is just small small case range :) containing exactly 1 case
2194 CC = ISD::SETEQ;
2195 LHS = SV; RHS = I->High; MHS = NULL;
2196 } else {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002197 CC = ISD::SETLE;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 LHS = I->Low; MHS = SV; RHS = I->High;
2199 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002200
Manman Ren1a710fd2012-08-24 18:14:27 +00002201 // The false weight should be sum of all un-handled cases.
2202 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002203 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2204 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002205 /* trueweight */ I->ExtraWeight,
2206 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 // If emitting the first comparison, just call visitSwitchCase to emit the
2209 // code into the current block. Otherwise, push the CaseBlock onto the
2210 // vector to be later processed by SDISel, and insert the node's MBB
2211 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002212 if (CurBlock == SwitchBB)
2213 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 else
2215 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 CurBlock = FallThrough;
2218 }
2219
2220 return true;
2221}
2222
2223static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002224 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2226 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002228
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002229static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002230 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002231 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002232 return (LastExt - FirstExt + 1ULL);
2233}
2234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002236bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2237 CaseRecVector &WorkList,
2238 const Value *SV,
2239 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002240 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 Case& FrontCase = *CR.Range.first;
2242 Case& BackCase = *(CR.Range.second-1);
2243
Chris Lattnere880efe2009-11-07 07:50:34 +00002244 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2245 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246
Chris Lattnere880efe2009-11-07 07:50:34 +00002247 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002248 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 TSize += I->size();
2250
Bill Wendlingba54bca2013-06-19 21:36:55 +00002251 const TargetLowering *TLI = TM.getTargetLowering();
2252 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002254
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002255 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002256 // The density is TSize / Range. Require at least 40%.
2257 // It should not be possible for IntTSize to saturate for sane code, but make
2258 // sure we handle Range saturation correctly.
2259 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2260 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2261 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 return false;
2263
David Greene4b69d992010-01-05 01:24:57 +00002264 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002265 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002266 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267
2268 // Get the MachineFunction which holds the current MBB. This is used when
2269 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002270 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271
2272 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002274 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275
2276 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2277
2278 // Create a new basic block to hold the code for loading the address
2279 // of the jump table, and jumping to it. Update successor information;
2280 // we will either branch to the default case for the switch, or the jump
2281 // table.
2282 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2283 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002284
2285 addSuccessorWithWeight(CR.CaseBB, Default);
2286 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // Build a vector of destination BBs, corresponding to each target
2289 // of the jump table. If the value of the jump table slot corresponds to
2290 // a case statement, push the case's BB onto the vector, otherwise, push
2291 // the default BB.
2292 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002293 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002295 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2296 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002298 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 DestBBs.push_back(I->BB);
2300 if (TEI==High)
2301 ++I;
2302 } else {
2303 DestBBs.push_back(Default);
2304 }
2305 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002306
Manman Ren1a710fd2012-08-24 18:14:27 +00002307 // Calculate weight for each unique destination in CR.
2308 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2309 if (FuncInfo.BPI)
2310 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2311 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2312 DestWeights.find(I->BB);
Stephen Lin155615d2013-07-08 00:37:03 +00002313 if (Itr != DestWeights.end())
Manman Ren1a710fd2012-08-24 18:14:27 +00002314 Itr->second += I->ExtraWeight;
2315 else
2316 DestWeights[I->BB] = I->ExtraWeight;
2317 }
2318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2321 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 E = DestBBs.end(); I != E; ++I) {
2323 if (!SuccsHandled[(*I)->getNumber()]) {
2324 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002325 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2326 DestWeights.find(*I);
2327 addSuccessorWithWeight(JumpTableBB, *I,
2328 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 }
2330 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002332 // Create a jump table index for this jump table.
Bill Wendlingba54bca2013-06-19 21:36:55 +00002333 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattner071c62f2010-01-25 23:26:13 +00002334 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002335 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 // Set the jump table information so that we can codegen it as a second
2338 // MachineBasicBlock
2339 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002340 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2341 if (CR.CaseBB == SwitchBB)
2342 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 return true;
2346}
2347
2348/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2349/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002350bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2351 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002352 const Value* SV,
Stephen Lin09f8ca32013-07-06 21:44:25 +00002353 MachineBasicBlock* Default,
2354 MachineBasicBlock* SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 // Get the MachineFunction which holds the current MBB. This is used when
2356 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002357 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358
2359 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002361 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362
2363 Case& FrontCase = *CR.Range.first;
2364 Case& BackCase = *(CR.Range.second-1);
2365 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2366
2367 // Size is the number of Cases represented by this range.
2368 unsigned Size = CR.Range.second - CR.Range.first;
2369
Chris Lattnere880efe2009-11-07 07:50:34 +00002370 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2371 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 double FMetric = 0;
2373 CaseItr Pivot = CR.Range.first + Size/2;
2374
2375 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2376 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002377 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2379 I!=E; ++I)
2380 TSize += I->size();
2381
Chris Lattnere880efe2009-11-07 07:50:34 +00002382 APInt LSize = FrontCase.size();
2383 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002384 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002385 << "First: " << First << ", Last: " << Last <<'\n'
2386 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2388 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002389 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2390 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002391 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002392 assert((Range - 2ULL).isNonNegative() &&
2393 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002394 // Use volatile double here to avoid excess precision issues on some hosts,
2395 // e.g. that use 80-bit X87 registers.
2396 volatile double LDensity =
2397 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002398 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002399 volatile double RDensity =
2400 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002401 (Last - RBegin + 1ULL).roundToDouble();
Stephen Hines36b56882014-04-23 16:57:46 -07002402 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002404 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002405 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2406 << "LDensity: " << LDensity
2407 << ", RDensity: " << RDensity << '\n'
2408 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 if (FMetric < Metric) {
2410 Pivot = J;
2411 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002412 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 }
2414
2415 LSize += J->size();
2416 RSize -= J->size();
2417 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00002418
2419 const TargetLowering *TLI = TM.getTargetLowering();
2420 if (areJTsAllowed(*TLI)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 // If our case is dense we *really* should handle it earlier!
2422 assert((FMetric > 0) && "Should handle dense range earlier!");
2423 } else {
2424 Pivot = CR.Range.first + Size/2;
2425 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427 CaseRange LHSR(CR.Range.first, Pivot);
2428 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002429 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002433 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002435 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 // Pivot's Value, then we can branch directly to the LHS's Target,
2437 // rather than creating a leaf node for it.
2438 if ((LHSR.second - LHSR.first) == 1 &&
2439 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002440 cast<ConstantInt>(C)->getValue() ==
2441 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 TrueBB = LHSR.first->BB;
2443 } else {
2444 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2445 CurMF->insert(BBI, TrueBB);
2446 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002447
2448 // Put SV in a virtual register to make it available from the new blocks.
2449 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 // Similar to the optimization above, if the Value being switched on is
2453 // known to be less than the Constant CR.LT, and the current Case Value
2454 // is CR.LT - 1, then we can branch directly to the target block for
2455 // the current Case Value, rather than emitting a RHS leaf node for it.
2456 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002457 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2458 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 FalseBB = RHSR.first->BB;
2460 } else {
2461 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2462 CurMF->insert(BBI, FalseBB);
2463 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002464
2465 // Put SV in a virtual register to make it available from the new blocks.
2466 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467 }
2468
2469 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002470 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471 // Otherwise, branch to LHS.
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002472 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473
Dan Gohman99be8ae2010-04-19 22:41:47 +00002474 if (CR.CaseBB == SwitchBB)
2475 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 else
2477 SwitchCases.push_back(CB);
2478
2479 return true;
2480}
2481
2482/// handleBitTestsSwitchCase - if current case range has few destination and
2483/// range span less, than machine word bitwidth, encode case range into series
2484/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002485bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2486 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002487 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002488 MachineBasicBlock* Default,
Stephen Lin09f8ca32013-07-06 21:44:25 +00002489 MachineBasicBlock* SwitchBB) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00002490 const TargetLowering *TLI = TM.getTargetLowering();
2491 EVT PTy = TLI->getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002492 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493
2494 Case& FrontCase = *CR.Range.first;
2495 Case& BackCase = *(CR.Range.second-1);
2496
2497 // Get the MachineFunction which holds the current MBB. This is used when
2498 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002499 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002501 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenault599c0af2013-10-21 19:24:15 +00002502 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002503 return false;
2504
Anton Korobeynikov23218582008-12-23 22:25:27 +00002505 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2507 I!=E; ++I) {
2508 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002509 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 // Count unique destinations
2513 SmallSet<MachineBasicBlock*, 4> Dests;
2514 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2515 Dests.insert(I->BB);
2516 if (Dests.size() > 3)
2517 // Don't bother the code below, if there are too much unique destinations
2518 return false;
2519 }
David Greene4b69d992010-01-05 01:24:57 +00002520 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002521 << Dests.size() << '\n'
2522 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002525 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2526 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002527 APInt cmpRange = maxValue - minValue;
2528
David Greene4b69d992010-01-05 01:24:57 +00002529 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002530 << "Low bound: " << minValue << '\n'
2531 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002532
Dan Gohmane0567812010-04-08 23:03:40 +00002533 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 (!(Dests.size() == 1 && numCmps >= 3) &&
2535 !(Dests.size() == 2 && numCmps >= 5) &&
2536 !(Dests.size() >= 3 && numCmps >= 6)))
2537 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002538
David Greene4b69d992010-01-05 01:24:57 +00002539 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002540 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // Optimize the case where all the case values fit in a
2543 // word without having to subtract minValue. In this case,
2544 // we can optimize away the subtraction.
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002545 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002546 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002548 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 CaseBitsVector CasesBits;
2552 unsigned i, count = 0;
2553
2554 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2555 MachineBasicBlock* Dest = I->BB;
2556 for (i = 0; i < count; ++i)
2557 if (Dest == CasesBits[i].BB)
2558 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 if (i == count) {
2561 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002562 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 count++;
2564 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002565
2566 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2567 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2568
2569 uint64_t lo = (lowValue - lowBound).getZExtValue();
2570 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002571 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573 for (uint64_t j = lo; j <= hi; j++) {
2574 CasesBits[i].Mask |= 1ULL << j;
2575 CasesBits[i].Bits++;
2576 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 }
2579 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581 BitTestInfo BTC;
2582
2583 // Figure out which block is immediately after the current one.
2584 MachineFunction::iterator BBI = CR.CaseBB;
2585 ++BBI;
2586
2587 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2588
David Greene4b69d992010-01-05 01:24:57 +00002589 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002591 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002592 << ", Bits: " << CasesBits[i].Bits
2593 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594
2595 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2596 CurMF->insert(BBI, CaseBB);
2597 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2598 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002599 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002600
2601 // Put SV in a virtual register to make it available from the new blocks.
2602 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002604
2605 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002606 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 CR.CaseBB, Default, BTC);
2608
Dan Gohman99be8ae2010-04-19 22:41:47 +00002609 if (CR.CaseBB == SwitchBB)
2610 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002611
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 BitTestCases.push_back(BTB);
2613
2614 return true;
2615}
2616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002618size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2619 const SwitchInst& SI) {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002620 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621
Manman Ren1a710fd2012-08-24 18:14:27 +00002622 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002624 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002625 i != e; ++i) {
2626 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002627 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2628
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002629 uint32_t ExtraWeight =
2630 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2631
2632 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2633 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002634 }
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002635 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lin155615d2013-07-08 00:37:03 +00002636
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002637 // Merge case into clusters
2638 if (Cases.size() >= 2)
2639 // Must recompute end() each iteration because it may be
2640 // invalidated by erase if we hold on to it
Stephen Hines36b56882014-04-23 16:57:46 -07002641 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002642 J != Cases.end(); ) {
2643 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2644 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2645 MachineBasicBlock* nextBB = J->BB;
2646 MachineBasicBlock* currentBB = I->BB;
Stephen Lin155615d2013-07-08 00:37:03 +00002647
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002648 // If the two neighboring cases go to the same destination, merge them
2649 // into a single case.
2650 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2651 I->High = J->High;
2652 I->ExtraWeight += J->ExtraWeight;
2653 J = Cases.erase(J);
2654 } else {
2655 I = J++;
2656 }
2657 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002659 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2660 if (I->Low != I->High)
2661 // A range counts double, since it requires two compares.
2662 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 }
2664
2665 return numCmps;
2666}
2667
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002668void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2669 MachineBasicBlock *Last) {
2670 // Update JTCases.
2671 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2672 if (JTCases[i].first.HeaderBB == First)
2673 JTCases[i].first.HeaderBB = Last;
2674
2675 // Update BitTestCases.
2676 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2677 if (BitTestCases[i].Parent == First)
2678 BitTestCases[i].Parent = Last;
2679}
2680
Dan Gohman46510a72010-04-15 01:51:59 +00002681void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002682 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 // Figure out which block is immediately after the current one.
2685 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2687
2688 // If there is only the default destination, branch to it if it is not the
2689 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002690 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 // Update machine-CFG edges.
2692
2693 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002694 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002695 if (Default != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002696 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002697 MVT::Other, getControlRoot(),
2698 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700 return;
2701 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703 // If there are any non-default case statements, create a vector of Cases
2704 // representing each one, and sort the vector so that we can efficiently
2705 // create a binary search tree from them.
2706 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002707 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002708 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002709 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002710 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711
2712 // Get the Value to be switched on and default basic blocks, which will be
2713 // inserted into CaseBlock records, representing basic blocks in the binary
2714 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002715 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716
2717 // Push the initial CaseRec onto the worklist
2718 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002719 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2720 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721
2722 while (!WorkList.empty()) {
2723 // Grab a record representing a case range to process off the worklist
2724 CaseRec CR = WorkList.back();
2725 WorkList.pop_back();
2726
Dan Gohman99be8ae2010-04-19 22:41:47 +00002727 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002729
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 // If the range has few cases (two or less) emit a series of specific
2731 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002732 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002734
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002735 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002736 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002738 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002739 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2743 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002744 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745 }
2746}
2747
Dan Gohman46510a72010-04-15 01:51:59 +00002748void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002749 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002750
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002751 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002752 SmallSet<BasicBlock*, 32> Done;
2753 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2754 BasicBlock *BB = I.getSuccessor(i);
2755 bool Inserted = Done.insert(BB);
2756 if (!Inserted)
2757 continue;
2758
2759 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002760 addSuccessorWithWeight(IndirectBrMBB, Succ);
2761 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002762
Andrew Trickac6d9be2013-05-25 02:42:55 +00002763 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002764 MVT::Other, getControlRoot(),
2765 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002766}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767
Dan Gohman46510a72010-04-15 01:51:59 +00002768void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002770 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002771 if (isa<Constant>(I.getOperand(0)) &&
2772 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2773 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002774 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner2ca5c862011-02-15 00:14:00 +00002775 Op2.getValueType(), Op2));
2776 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002778
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002779 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780}
2781
Dan Gohman46510a72010-04-15 01:51:59 +00002782void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783 SDValue Op1 = getValue(I.getOperand(0));
2784 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002785 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002786 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787}
2788
Dan Gohman46510a72010-04-15 01:51:59 +00002789void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790 SDValue Op1 = getValue(I.getOperand(0));
2791 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002792
Bill Wendlingba54bca2013-06-19 21:36:55 +00002793 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Anderson95771af2011-02-25 21:41:48 +00002794
Chris Lattnerd3027732011-02-13 09:02:52 +00002795 // Coerce the shift amount to the right type if we can.
2796 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002797 unsigned ShiftSize = ShiftTy.getSizeInBits();
2798 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002799 SDLoc DL = getCurSDLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002800
Dan Gohman57fc82d2009-04-09 03:51:29 +00002801 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002802 if (ShiftSize > Op2Size)
2803 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002804
Dan Gohman57fc82d2009-04-09 03:51:29 +00002805 // If the operand is larger than the shift count type but the shift
2806 // count type has enough bits to represent any shift value, truncate
2807 // it now. This is a common case and it exposes the truncate to
2808 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002809 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2810 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2811 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002812 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002813 else
Chris Lattnere0751182011-02-13 19:09:16 +00002814 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002816
Andrew Trickac6d9be2013-05-25 02:42:55 +00002817 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002818 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819}
2820
Benjamin Kramer9c640302011-07-08 10:31:30 +00002821void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002822 SDValue Op1 = getValue(I.getOperand(0));
2823 SDValue Op2 = getValue(I.getOperand(1));
2824
2825 // Turn exact SDivs into multiplications.
2826 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2827 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002828 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2829 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002830 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlingba54bca2013-06-19 21:36:55 +00002831 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2832 getCurSDLoc(), DAG));
Benjamin Kramer9c640302011-07-08 10:31:30 +00002833 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00002834 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9c640302011-07-08 10:31:30 +00002835 Op1, Op2));
2836}
2837
Dan Gohman46510a72010-04-15 01:51:59 +00002838void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002840 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002842 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 predicate = ICmpInst::Predicate(IC->getPredicate());
2844 SDValue Op1 = getValue(I.getOperand(0));
2845 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002846 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002847
Bill Wendlingba54bca2013-06-19 21:36:55 +00002848 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002849 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850}
2851
Dan Gohman46510a72010-04-15 01:51:59 +00002852void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002853 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002854 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002856 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 predicate = FCmpInst::Predicate(FC->getPredicate());
2858 SDValue Op1 = getValue(I.getOperand(0));
2859 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002860 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002861 if (TM.Options.NoNaNsFPMath)
2862 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlingba54bca2013-06-19 21:36:55 +00002863 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002864 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865}
2866
Dan Gohman46510a72010-04-15 01:51:59 +00002867void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002868 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00002869 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002870 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002871 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002872
Bill Wendling49fcff82009-12-21 22:30:11 +00002873 SmallVector<SDValue, 4> Values(NumValues);
2874 SDValue Cond = getValue(I.getOperand(0));
2875 SDValue TrueVal = getValue(I.getOperand(1));
2876 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002877 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2878 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002879
Bill Wendling4533cac2010-01-28 21:51:40 +00002880 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002881 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sands28b77e92011-09-06 19:07:46 +00002882 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002883 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002884 SDValue(TrueVal.getNode(),
2885 TrueVal.getResNo() + i),
2886 SDValue(FalseVal.getNode(),
2887 FalseVal.getResNo() + i));
2888
Andrew Trickac6d9be2013-05-25 02:42:55 +00002889 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002890 DAG.getVTList(&ValueVTs[0], NumValues),
2891 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002892}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893
Dan Gohman46510a72010-04-15 01:51:59 +00002894void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2896 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002897 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002898 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899}
2900
Dan Gohman46510a72010-04-15 01:51:59 +00002901void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2903 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2904 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002905 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002906 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002907}
2908
Dan Gohman46510a72010-04-15 01:51:59 +00002909void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2911 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2912 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002913 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002914 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915}
2916
Dan Gohman46510a72010-04-15 01:51:59 +00002917void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918 // FPTrunc is never a no-op cast, no need to check
2919 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002920 const TargetLowering *TLI = TM.getTargetLowering();
2921 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002922 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002923 DestVT, N,
Bill Wendlingba54bca2013-06-19 21:36:55 +00002924 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925}
2926
Stephen Lin09f8ca32013-07-06 21:44:25 +00002927void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkel46bb70c2011-10-18 03:51:57 +00002928 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002930 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002931 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932}
2933
Dan Gohman46510a72010-04-15 01:51:59 +00002934void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 // FPToUI is never a no-op cast, no need to check
2936 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002937 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002938 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939}
2940
Dan Gohman46510a72010-04-15 01:51:59 +00002941void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 // FPToSI is never a no-op cast, no need to check
2943 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002944 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002945 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946}
2947
Dan Gohman46510a72010-04-15 01:51:59 +00002948void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 // UIToFP is never a no-op cast, no need to check
2950 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002951 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002952 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953}
2954
Stephen Lin09f8ca32013-07-06 21:44:25 +00002955void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling181b6272008-10-19 20:34:04 +00002956 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002958 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002959 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960}
2961
Dan Gohman46510a72010-04-15 01:51:59 +00002962void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 // What to do depends on the size of the integer and the size of the pointer.
2964 // We can either truncate, zero extend, or no-op, accordingly.
2965 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002966 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002967 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968}
2969
Dan Gohman46510a72010-04-15 01:51:59 +00002970void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 // What to do depends on the size of the integer and the size of the pointer.
2972 // We can either truncate, zero extend, or no-op, accordingly.
2973 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002974 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002975 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976}
2977
Dan Gohman46510a72010-04-15 01:51:59 +00002978void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002980 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981
Bill Wendling49fcff82009-12-21 22:30:11 +00002982 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002983 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002984 if (DestVT != N.getValueType())
Andrew Trickac6d9be2013-05-25 02:42:55 +00002985 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002986 DestVT, N)); // convert types.
Stephen Hines36b56882014-04-23 16:57:46 -07002987 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2988 // might fold any kind of constant expression to an integer constant and that
2989 // is not what we are looking for. Only regcognize a bitcast of a genuine
2990 // constant integer as an opaque constant.
2991 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
2992 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
2993 /*isOpaque*/true));
Bill Wendling4533cac2010-01-28 21:51:40 +00002994 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002995 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996}
2997
Matt Arsenault59d3ae62013-11-15 01:34:59 +00002998void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2999 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3000 const Value *SV = I.getOperand(0);
3001 SDValue N = getValue(SV);
3002 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3003
3004 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3005 unsigned DestAS = I.getType()->getPointerAddressSpace();
3006
3007 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3008 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3009
3010 setValue(&I, N);
3011}
3012
Dan Gohman46510a72010-04-15 01:51:59 +00003013void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellard425b76c2013-08-05 22:22:01 +00003014 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 SDValue InVec = getValue(I.getOperand(0));
3016 SDValue InVal = getValue(I.getOperand(1));
Tom Stellard425b76c2013-08-05 22:22:01 +00003017 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3018 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003019 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003020 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling4533cac2010-01-28 21:51:40 +00003021 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022}
3023
Dan Gohman46510a72010-04-15 01:51:59 +00003024void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellard425b76c2013-08-05 22:22:01 +00003025 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 SDValue InVec = getValue(I.getOperand(0));
Tom Stellard425b76c2013-08-05 22:22:01 +00003027 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3028 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003029 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003030 TM.getTargetLowering()->getValueType(I.getType()),
3031 InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032}
3033
Craig Topper51578342012-01-04 09:23:09 +00003034// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003035// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00003036// specified sequential range [L, L+Pos). or is undef.
3037static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00003038 unsigned Pos, unsigned Size, int Low) {
3039 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00003040 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003042 return true;
3043}
3044
Dan Gohman46510a72010-04-15 01:51:59 +00003045void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00003046 SDValue Src1 = getValue(I.getOperand(0));
3047 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048
Chris Lattner56243b82012-01-26 02:51:13 +00003049 SmallVector<int, 8> Mask;
3050 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3051 unsigned MaskNumElts = Mask.size();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003052
3053 const TargetLowering *TLI = TM.getTargetLowering();
3054 EVT VT = TLI->getValueType(I.getType());
Owen Andersone50ed302009-08-10 22:56:29 +00003055 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00003056 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003057
Mon P Wangc7849c22008-11-16 05:06:27 +00003058 if (SrcNumElts == MaskNumElts) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003059 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003060 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003061 return;
3062 }
3063
3064 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00003065 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3066 // Mask is longer than the source vectors and is a multiple of the source
3067 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00003068 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00003069 if (SrcNumElts*2 == MaskNumElts) {
3070 // First check for Src1 in low and Src2 in high
3071 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3072 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3073 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003074 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00003075 VT, Src1, Src2));
3076 return;
3077 }
3078 // Then check for Src2 in low and Src1 in high
3079 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3080 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3081 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003082 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00003083 VT, Src2, Src1));
3084 return;
3085 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00003086 }
3087
Mon P Wangc7849c22008-11-16 05:06:27 +00003088 // Pad both vectors with undefs to make them the same length as the mask.
3089 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3091 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00003092 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3095 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00003096 MOps1[0] = Src1;
3097 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003098
3099 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003100 getCurSDLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 &MOps1[0], NumConcat);
3102 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003103 getCurSDLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00003105
Mon P Wangaeb06d22008-11-10 04:46:22 +00003106 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00003107 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003108 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003110 if (Idx >= (int)SrcNumElts)
3111 Idx -= SrcNumElts - MaskNumElts;
3112 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003113 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003114
Andrew Trickac6d9be2013-05-25 02:42:55 +00003115 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003116 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003117 return;
3118 }
3119
Mon P Wangc7849c22008-11-16 05:06:27 +00003120 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003121 // Analyze the access pattern of the vector to see if we can extract
3122 // two subvectors and do the shuffle. The analysis is done by calculating
3123 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00003124 int MinRange[2] = { static_cast<int>(SrcNumElts),
3125 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00003126 int MaxRange[2] = {-1, -1};
3127
Nate Begeman5a5ca152009-04-29 05:20:52 +00003128 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00003130 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 if (Idx < 0)
3132 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003133
Nate Begeman5a5ca152009-04-29 05:20:52 +00003134 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 Input = 1;
3136 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003137 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 if (Idx > MaxRange[Input])
3139 MaxRange[Input] = Idx;
3140 if (Idx < MinRange[Input])
3141 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003142 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00003143
Mon P Wangc7849c22008-11-16 05:06:27 +00003144 // Check if the access is smaller than the vector size and can we find
3145 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00003146 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3147 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00003148 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00003149 for (unsigned Input = 0; Input < 2; ++Input) {
3150 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003151 RangeUse[Input] = 0; // Unused
3152 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00003153 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00003154 }
Craig Topperf873dde2012-04-08 17:53:33 +00003155
3156 // Find a good start index that is a multiple of the mask length. Then
3157 // see if the rest of the elements are in range.
3158 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3159 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3160 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3161 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00003162 }
3163
Bill Wendling636e2582009-08-21 18:16:06 +00003164 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003165 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003166 return;
3167 }
Craig Topper10612dc2012-04-08 23:15:04 +00003168 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003169 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003170 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003171 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003172 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003173 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003174 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00003175 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellard425b76c2013-08-05 22:22:01 +00003176 Src, DAG.getConstant(StartIdx[Input],
3177 TLI->getVectorIdxTy()));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003178 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003179
Mon P Wangc7849c22008-11-16 05:06:27 +00003180 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003182 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003184 if (Idx >= 0) {
3185 if (Idx < (int)SrcNumElts)
3186 Idx -= StartIdx[0];
3187 else
3188 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3189 }
3190 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003191 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003192
Andrew Trickac6d9be2013-05-25 02:42:55 +00003193 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003194 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003195 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003196 }
3197 }
3198
Mon P Wangc7849c22008-11-16 05:06:27 +00003199 // We can't use either concat vectors or extract subvectors so fall back to
3200 // replacing the shuffle with extract and build vector.
3201 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003202 EVT EltVT = VT.getVectorElementType();
Tom Stellard425b76c2013-08-05 22:22:01 +00003203 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003204 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003205 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003206 int Idx = Mask[i];
3207 SDValue Res;
3208
3209 if (Idx < 0) {
3210 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003211 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003212 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3213 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003214
Andrew Trickac6d9be2013-05-25 02:42:55 +00003215 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellard425b76c2013-08-05 22:22:01 +00003216 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003217 }
Craig Topper23de31b2012-04-11 03:06:35 +00003218
3219 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003220 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003221
Andrew Trickac6d9be2013-05-25 02:42:55 +00003222 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003223 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224}
3225
Dan Gohman46510a72010-04-15 01:51:59 +00003226void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227 const Value *Op0 = I.getOperand(0);
3228 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003229 Type *AggTy = I.getType();
3230 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003231 bool IntoUndef = isa<UndefValue>(Op0);
3232 bool FromUndef = isa<UndefValue>(Op1);
3233
Jay Foadfc6d3a42011-07-13 10:26:04 +00003234 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003235
Bill Wendlingba54bca2013-06-19 21:36:55 +00003236 const TargetLowering *TLI = TM.getTargetLowering();
Owen Andersone50ed302009-08-10 22:56:29 +00003237 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003238 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003239 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003240 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003241
3242 unsigned NumAggValues = AggValueVTs.size();
3243 unsigned NumValValues = ValValueVTs.size();
3244 SmallVector<SDValue, 4> Values(NumAggValues);
3245
3246 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003247 unsigned i = 0;
3248 // Copy the beginning value(s) from the original aggregate.
3249 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003250 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003251 SDValue(Agg.getNode(), Agg.getResNo() + i);
3252 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003253 if (NumValValues) {
3254 SDValue Val = getValue(Op1);
3255 for (; i != LinearIndex + NumValValues; ++i)
3256 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3257 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3258 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259 // Copy remaining value(s) from the original aggregate.
3260 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003261 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262 SDValue(Agg.getNode(), Agg.getResNo() + i);
3263
Andrew Trickac6d9be2013-05-25 02:42:55 +00003264 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003265 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3266 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267}
3268
Dan Gohman46510a72010-04-15 01:51:59 +00003269void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003271 Type *AggTy = Op0->getType();
3272 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273 bool OutOfUndef = isa<UndefValue>(Op0);
3274
Jay Foadfc6d3a42011-07-13 10:26:04 +00003275 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276
Bill Wendlingba54bca2013-06-19 21:36:55 +00003277 const TargetLowering *TLI = TM.getTargetLowering();
Owen Andersone50ed302009-08-10 22:56:29 +00003278 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003279 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280
3281 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003282
3283 // Ignore a extractvalue that produces an empty object
3284 if (!NumValValues) {
3285 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3286 return;
3287 }
3288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003289 SmallVector<SDValue, 4> Values(NumValValues);
3290
3291 SDValue Agg = getValue(Op0);
3292 // Copy out the selected value(s).
3293 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3294 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003295 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003296 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003297 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003298
Andrew Trickac6d9be2013-05-25 02:42:55 +00003299 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003300 DAG.getVTList(&ValValueVTs[0], NumValValues),
3301 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003302}
3303
Dan Gohman46510a72010-04-15 01:51:59 +00003304void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultff718122013-10-21 20:03:54 +00003305 Value *Op0 = I.getOperand(0);
Nadav Rotem1c239202012-02-28 14:13:19 +00003306 // Note that the pointer operand may be a vector of pointers. Take the scalar
3307 // element which holds a pointer.
Matt Arsenaultff718122013-10-21 20:03:54 +00003308 Type *Ty = Op0->getType()->getScalarType();
3309 unsigned AS = Ty->getPointerAddressSpace();
3310 SDValue N = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003311
Dan Gohman46510a72010-04-15 01:51:59 +00003312 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003313 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003314 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003315 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003316 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003317 if (Field) {
3318 // N = N + Offset
Stephen Hines36b56882014-04-23 16:57:46 -07003319 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003320 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003321 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003322 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003324 Ty = StTy->getElementType(Field);
3325 } else {
3326 Ty = cast<SequentialType>(Ty)->getElementType();
3327
3328 // If this is a constant subscript, handle it quickly.
Bill Wendlingba54bca2013-06-19 21:36:55 +00003329 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohman46510a72010-04-15 01:51:59 +00003330 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003331 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003332 uint64_t Offs =
Stephen Hines36b56882014-04-23 16:57:46 -07003333 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003334 SDValue OffsVal;
Tom Stellardda25cd32013-08-26 15:05:36 +00003335 EVT PTy = TLI->getPointerTy(AS);
Owen Anderson77547be2009-08-10 18:56:59 +00003336 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003337 if (PtrBits < 64)
Tom Stellardda25cd32013-08-26 15:05:36 +00003338 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003340 else
Tom Stellardda25cd32013-08-26 15:05:36 +00003341 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003342
Andrew Trickac6d9be2013-05-25 02:42:55 +00003343 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003344 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003345 continue;
3346 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003348 // N = N + Idx * ElementSize;
Tom Stellardda25cd32013-08-26 15:05:36 +00003349 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Stephen Hines36b56882014-04-23 16:57:46 -07003350 DL->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003351 SDValue IdxN = getValue(Idx);
3352
3353 // If the index is smaller or larger than intptr_t, truncate or extend
3354 // it.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003355 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003356
3357 // If this is a multiply by a power of two, turn it into a shl
3358 // immediately. This is a very common case.
3359 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003360 if (ElementSize.isPowerOf2()) {
3361 unsigned Amt = ElementSize.logBase2();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003362 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003363 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003364 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003365 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003366 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003367 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003368 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003369 }
3370 }
3371
Andrew Trickac6d9be2013-05-25 02:42:55 +00003372 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003373 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003374 }
3375 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003377 setValue(&I, N);
3378}
3379
Dan Gohman46510a72010-04-15 01:51:59 +00003380void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003381 // If this is a fixed sized alloca in the entry block of the function,
3382 // allocate it statically on the stack.
3383 if (FuncInfo.StaticAllocaMap.count(&I))
3384 return; // getValue will auto-populate this.
3385
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003386 Type *Ty = I.getAllocatedType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003387 const TargetLowering *TLI = TM.getTargetLowering();
3388 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003389 unsigned Align =
Bill Wendlingba54bca2013-06-19 21:36:55 +00003390 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003391 I.getAlignment());
3392
3393 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003394
Bill Wendlingba54bca2013-06-19 21:36:55 +00003395 EVT IntPtr = TLI->getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003396 if (AllocSize.getValueType() != IntPtr)
Andrew Trickac6d9be2013-05-25 02:42:55 +00003397 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003398
Andrew Trickac6d9be2013-05-25 02:42:55 +00003399 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003400 AllocSize,
3401 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003403 // Handle alignment. If the requested alignment is less than or equal to
3404 // the stack alignment, ignore it. If the size is greater than or equal to
3405 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003406 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003407 if (Align <= StackAlign)
3408 Align = 0;
3409
3410 // Round the size of the allocation up to the stack alignment size
3411 // by add SA-1 to the size.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003412 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003413 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003414 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003416 // Mask out the low bits for alignment purposes.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003417 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003418 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003419 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3420
3421 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003423 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003424 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003425 setValue(&I, DSA);
3426 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003427
Stephen Hines36b56882014-04-23 16:57:46 -07003428 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003429}
3430
Dan Gohman46510a72010-04-15 01:51:59 +00003431void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003432 if (I.isAtomic())
3433 return visitAtomicLoad(I);
3434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003435 const Value *SV = I.getOperand(0);
3436 SDValue Ptr = getValue(SV);
3437
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003438 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003440 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003441 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003442 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003443 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003444 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003445 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003446
Owen Andersone50ed302009-08-10 22:56:29 +00003447 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003448 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003449 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003450 unsigned NumValues = ValueVTs.size();
3451 if (NumValues == 0)
3452 return;
3453
3454 SDValue Root;
3455 bool ConstantMemory = false;
Stephen Hines36b56882014-04-23 16:57:46 -07003456 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003457 // Serialize volatile loads with other side effects.
3458 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003459 else if (AA->pointsToConstantMemory(
3460 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003461 // Do not serialize (non-volatile) loads of constant memory with anything.
3462 Root = DAG.getEntryNode();
3463 ConstantMemory = true;
3464 } else {
3465 // Do not serialize non-volatile loads against each other.
3466 Root = DAG.getRoot();
3467 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003468
Stephen Hines36b56882014-04-23 16:57:46 -07003469 const TargetLowering *TLI = TM.getTargetLowering();
3470 if (isVolatile)
3471 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003473 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003474 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3475 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003476 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003477 unsigned ChainI = 0;
3478 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3479 // Serializing loads here may result in excessive register pressure, and
3480 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3481 // could recover a bit by hoisting nodes upward in the chain by recognizing
3482 // they are side-effect free or do not alias. The optimizer should really
3483 // avoid this case by converting large object/array copies to llvm.memcpy
3484 // (MaxParallelChains should always remain as failsafe).
3485 if (ChainI == MaxParallelChains) {
3486 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickac6d9be2013-05-25 02:42:55 +00003487 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003488 MVT::Other, &Chains[0], ChainI);
3489 Root = Chain;
3490 ChainI = 0;
3491 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003492 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00003493 PtrVT, Ptr,
3494 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003495 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003496 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003497 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3498 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003499
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003500 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003501 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003502 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504 if (!ConstantMemory) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003505 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003506 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003507 if (isVolatile)
3508 DAG.setRoot(Chain);
3509 else
3510 PendingLoads.push_back(Chain);
3511 }
3512
Andrew Trickac6d9be2013-05-25 02:42:55 +00003513 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00003514 DAG.getVTList(&ValueVTs[0], NumValues),
3515 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003516}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003517
Dan Gohman46510a72010-04-15 01:51:59 +00003518void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003519 if (I.isAtomic())
3520 return visitAtomicStore(I);
3521
Dan Gohman46510a72010-04-15 01:51:59 +00003522 const Value *SrcV = I.getOperand(0);
3523 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003524
Owen Andersone50ed302009-08-10 22:56:29 +00003525 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003526 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003527 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003528 unsigned NumValues = ValueVTs.size();
3529 if (NumValues == 0)
3530 return;
3531
3532 // Get the lowered operands. Note that we do this after
3533 // checking if NumResults is zero, because with zero results
3534 // the operands won't have values in the map.
3535 SDValue Src = getValue(SrcV);
3536 SDValue Ptr = getValue(PtrV);
3537
3538 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003539 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3540 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003541 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003542 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003543 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003544 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003545 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003546
Andrew Trickde91f3c2010-11-12 17:50:46 +00003547 unsigned ChainI = 0;
3548 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3549 // See visitLoad comments.
3550 if (ChainI == MaxParallelChains) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003551 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003552 MVT::Other, &Chains[0], ChainI);
3553 Root = Chain;
3554 ChainI = 0;
3555 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003556 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendling856ff412009-12-22 00:12:37 +00003557 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003558 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003559 SDValue(Src.getNode(), Src.getResNo() + i),
3560 Add, MachinePointerInfo(PtrV, Offsets[i]),
3561 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3562 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003563 }
3564
Andrew Trickac6d9be2013-05-25 02:42:55 +00003565 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003566 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003567 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003568}
3569
Eli Friedman26689ac2011-08-03 21:06:02 +00003570static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003571 SynchronizationScope Scope,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003572 bool Before, SDLoc dl,
Eli Friedman26689ac2011-08-03 21:06:02 +00003573 SelectionDAG &DAG,
3574 const TargetLowering &TLI) {
3575 // Fence, if necessary
3576 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003577 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003578 Order = Release;
3579 else if (Order == Acquire || Order == Monotonic)
3580 return Chain;
3581 } else {
3582 if (Order == AcquireRelease)
3583 Order = Acquire;
3584 else if (Order == Release || Order == Monotonic)
3585 return Chain;
3586 }
3587 SDValue Ops[3];
3588 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003589 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3590 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003591 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3592}
3593
Eli Friedmanff030482011-07-28 21:48:00 +00003594void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003595 SDLoc dl = getCurSDLoc();
Stephen Hines36b56882014-04-23 16:57:46 -07003596 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3597 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003598 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003599
3600 SDValue InChain = getRoot();
3601
Bill Wendlingba54bca2013-06-19 21:36:55 +00003602 const TargetLowering *TLI = TM.getTargetLowering();
3603 if (TLI->getInsertFencesForAtomic())
Stephen Hines36b56882014-04-23 16:57:46 -07003604 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003605 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003606
Eli Friedman55ba8162011-07-29 03:05:32 +00003607 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003608 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topper0ff11902013-08-15 02:44:19 +00003609 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003610 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003611 getValue(I.getPointerOperand()),
3612 getValue(I.getCompareOperand()),
3613 getValue(I.getNewValOperand()),
3614 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Stephen Hines36b56882014-04-23 16:57:46 -07003615 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3616 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder,
Eli Friedman327236c2011-08-24 20:50:09 +00003617 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003618
3619 SDValue OutChain = L.getValue(1);
3620
Bill Wendlingba54bca2013-06-19 21:36:55 +00003621 if (TLI->getInsertFencesForAtomic())
Stephen Hines36b56882014-04-23 16:57:46 -07003622 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003623 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003624
Eli Friedman55ba8162011-07-29 03:05:32 +00003625 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003626 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003627}
3628
3629void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003630 SDLoc dl = getCurSDLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003631 ISD::NodeType NT;
3632 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003633 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003634 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3635 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3636 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3637 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3638 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3639 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3640 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3641 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3642 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3643 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3644 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3645 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003646 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003647 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003648
3649 SDValue InChain = getRoot();
3650
Bill Wendlingba54bca2013-06-19 21:36:55 +00003651 const TargetLowering *TLI = TM.getTargetLowering();
3652 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003653 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003654 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003655
Eli Friedman55ba8162011-07-29 03:05:32 +00003656 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003657 DAG.getAtomic(NT, dl,
Craig Topper0ff11902013-08-15 02:44:19 +00003658 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003659 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003660 getValue(I.getPointerOperand()),
3661 getValue(I.getValOperand()),
3662 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003663 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003664 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003665
3666 SDValue OutChain = L.getValue(1);
3667
Bill Wendlingba54bca2013-06-19 21:36:55 +00003668 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003669 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003670 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003671
Eli Friedman55ba8162011-07-29 03:05:32 +00003672 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003673 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003674}
3675
Eli Friedman47f35132011-07-25 23:16:38 +00003676void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003677 SDLoc dl = getCurSDLoc();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003678 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman14648462011-07-27 22:21:52 +00003679 SDValue Ops[3];
3680 Ops[0] = getRoot();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003681 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3682 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman14648462011-07-27 22:21:52 +00003683 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003684}
3685
Eli Friedman327236c2011-08-24 20:50:09 +00003686void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003687 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003688 AtomicOrdering Order = I.getOrdering();
3689 SynchronizationScope Scope = I.getSynchScope();
3690
3691 SDValue InChain = getRoot();
3692
Bill Wendlingba54bca2013-06-19 21:36:55 +00003693 const TargetLowering *TLI = TM.getTargetLowering();
3694 EVT VT = TLI->getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003695
Evan Cheng607acd62013-02-06 02:06:33 +00003696 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003697 report_fatal_error("Cannot generate unaligned atomic load");
3698
Stephen Hines36b56882014-04-23 16:57:46 -07003699 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman327236c2011-08-24 20:50:09 +00003700 SDValue L =
3701 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3702 getValue(I.getPointerOperand()),
3703 I.getPointerOperand(), I.getAlignment(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003704 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003705 Scope);
3706
3707 SDValue OutChain = L.getValue(1);
3708
Bill Wendlingba54bca2013-06-19 21:36:55 +00003709 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003710 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003711 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003712
3713 setValue(&I, L);
3714 DAG.setRoot(OutChain);
3715}
3716
3717void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003718 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003719
3720 AtomicOrdering Order = I.getOrdering();
3721 SynchronizationScope Scope = I.getSynchScope();
3722
3723 SDValue InChain = getRoot();
3724
Bill Wendlingba54bca2013-06-19 21:36:55 +00003725 const TargetLowering *TLI = TM.getTargetLowering();
3726 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003727
Evan Cheng607acd62013-02-06 02:06:33 +00003728 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003729 report_fatal_error("Cannot generate unaligned atomic store");
3730
Bill Wendlingba54bca2013-06-19 21:36:55 +00003731 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003732 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003733 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003734
3735 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003736 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003737 InChain,
3738 getValue(I.getPointerOperand()),
3739 getValue(I.getValueOperand()),
3740 I.getPointerOperand(), I.getAlignment(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003741 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003742 Scope);
3743
Bill Wendlingba54bca2013-06-19 21:36:55 +00003744 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003745 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003746 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003747
3748 DAG.setRoot(OutChain);
3749}
3750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003751/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3752/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003753void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003754 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003755 bool HasChain = !I.doesNotAccessMemory();
3756 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3757
3758 // Build the operand list.
3759 SmallVector<SDValue, 8> Ops;
3760 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3761 if (OnlyLoad) {
3762 // We don't need to serialize loads against other loads.
3763 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003764 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003765 Ops.push_back(getRoot());
3766 }
3767 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003768
3769 // Info is set by getTgtMemInstrinsic
3770 TargetLowering::IntrinsicInfo Info;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003771 const TargetLowering *TLI = TM.getTargetLowering();
3772 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003773
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003774 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003775 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3776 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlingba54bca2013-06-19 21:36:55 +00003777 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003778
3779 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003780 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3781 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003782 Ops.push_back(Op);
3783 }
3784
Owen Andersone50ed302009-08-10 22:56:29 +00003785 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003786 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003788 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003790
Bob Wilson8d919552009-07-31 22:41:21 +00003791 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003792
3793 // Create the node.
3794 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003795 if (IsTgtIntrinsic) {
3796 // This is target intrinsic that touches memory
Andrew Trickac6d9be2013-05-25 02:42:55 +00003797 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003798 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003799 Info.memVT,
3800 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003801 Info.align, Info.vol,
3802 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003803 } else if (!HasChain) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003804 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003805 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003806 } else if (!I.getType()->isVoidTy()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003807 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003808 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003809 } else {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003810 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003811 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003812 }
3813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003814 if (HasChain) {
3815 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3816 if (OnlyLoad)
3817 PendingLoads.push_back(Chain);
3818 else
3819 DAG.setRoot(Chain);
3820 }
Bill Wendling856ff412009-12-22 00:12:37 +00003821
Benjamin Kramerf0127052010-01-05 13:12:22 +00003822 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003823 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00003824 EVT VT = TLI->getValueType(PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003825 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003826 }
Bill Wendling856ff412009-12-22 00:12:37 +00003827
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003828 setValue(&I, Result);
3829 }
3830}
3831
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832/// GetSignificand - Get the significand and build it into a floating-point
3833/// number with exponent of 1:
3834///
3835/// Op = (Op & 0x007fffff) | 0x3f800000;
3836///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003837/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003838static SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003839GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3841 DAG.getConstant(0x007fffff, MVT::i32));
3842 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3843 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003844 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003845}
3846
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003847/// GetExponent - Get the exponent:
3848///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003849/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003850///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003851/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003852static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003853GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003854 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3856 DAG.getConstant(0x7f800000, MVT::i32));
3857 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003858 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3860 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003861 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003862}
3863
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864/// getF32Constant - Get 32-bit floating point constant.
3865static SDValue
3866getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover0a29cb02013-01-22 09:46:31 +00003867 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3868 MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003869}
3870
Craig Topper538cd482012-11-24 18:52:06 +00003871/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003872/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003873static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00003874 const TargetLowering &TLI) {
3875 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003876 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003877
3878 // Put the exponent in the right bit position for later addition to the
3879 // final result:
3880 //
3881 // #define LOG2OFe 1.4426950f
3882 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003886
3887 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3889 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003890
3891 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003893 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003894
Craig Topperb3157722012-11-24 08:22:37 +00003895 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003896 if (LimitFloatPrecision <= 6) {
3897 // For floating-point precision of 6:
3898 //
3899 // TwoToFractionalPartOfX =
3900 // 0.997535578f +
3901 // (0.735607626f + 0.252464424f * x) * x;
3902 //
3903 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003909 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3910 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003911 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003912 // For floating-point precision of 12:
3913 //
3914 // TwoToFractionalPartOfX =
3915 // 0.999892986f +
3916 // (0.696457318f +
3917 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3918 //
3919 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3925 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003928 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3929 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003930 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003931 // For floating-point precision of 18:
3932 //
3933 // TwoToFractionalPartOfX =
3934 // 0.999999982f +
3935 // (0.693148872f +
3936 // (0.240227044f +
3937 // (0.554906021e-1f +
3938 // (0.961591928e-2f +
3939 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3940 //
3941 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3947 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3950 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3953 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3956 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003959 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3960 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003961 }
Craig Topperb3157722012-11-24 08:22:37 +00003962
3963 // Add the exponent into the result in integer domain.
3964 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003965 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3966 DAG.getNode(ISD::ADD, dl, MVT::i32,
3967 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003968 }
3969
Craig Topper538cd482012-11-24 18:52:06 +00003970 // No special expansion.
3971 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003972}
3973
Craig Topper5d1e0892012-11-23 18:38:31 +00003974/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003975/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003976static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00003977 const TargetLowering &TLI) {
3978 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003979 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003980 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003981
3982 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003983 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003985 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003986
3987 // Get the significand and build it into a floating-point number with
3988 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003989 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003990
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003991 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003992 if (LimitFloatPrecision <= 6) {
3993 // For floating-point precision of 6:
3994 //
3995 // LogofMantissa =
3996 // -1.1609546f +
3997 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003998 //
Bill Wendling39150252008-09-09 20:39:27 +00003999 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004005 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4006 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00004007 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00004008 // For floating-point precision of 12:
4009 //
4010 // LogOfMantissa =
4011 // -1.7417939f +
4012 // (2.8212026f +
4013 // (-1.4699568f +
4014 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4015 //
4016 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4022 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4025 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004028 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4029 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00004030 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00004031 // For floating-point precision of 18:
4032 //
4033 // LogOfMantissa =
4034 // -2.1072184f +
4035 // (4.2372794f +
4036 // (-3.7029485f +
4037 // (2.2781945f +
4038 // (-0.87823314f +
4039 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4040 //
4041 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004045 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4047 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004048 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4050 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004051 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4053 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004054 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4056 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004059 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4060 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00004061 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004062
Craig Topper5d1e0892012-11-23 18:38:31 +00004063 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00004064 }
4065
Craig Topper5d1e0892012-11-23 18:38:31 +00004066 // No special expansion.
4067 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004068}
4069
Craig Topper5d1e0892012-11-23 18:38:31 +00004070/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00004071/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004072static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00004073 const TargetLowering &TLI) {
4074 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004075 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004076 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004077
Bill Wendling39150252008-09-09 20:39:27 +00004078 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00004079 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00004080
Bill Wendling3eb59402008-09-09 00:28:24 +00004081 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004082 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004083 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004084
Bill Wendling3eb59402008-09-09 00:28:24 +00004085 // Different possible minimax approximations of significand in
4086 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004087 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004088 if (LimitFloatPrecision <= 6) {
4089 // For floating-point precision of 6:
4090 //
4091 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4092 //
4093 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004095 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004099 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4100 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00004101 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004102 // For floating-point precision of 12:
4103 //
4104 // Log2ofMantissa =
4105 // -2.51285454f +
4106 // (4.07009056f +
4107 // (-2.12067489f +
4108 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004109 //
Bill Wendling3eb59402008-09-09 00:28:24 +00004110 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004114 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4116 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004117 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4119 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004122 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4123 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00004124 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00004125 // For floating-point precision of 18:
4126 //
4127 // Log2ofMantissa =
4128 // -3.0400495f +
4129 // (6.1129976f +
4130 // (-5.3420409f +
4131 // (3.2865683f +
4132 // (-1.2669343f +
4133 // (0.27515199f -
4134 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4135 //
4136 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4142 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4145 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4148 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4151 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004154 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4155 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00004156 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004157
Craig Topper5d1e0892012-11-23 18:38:31 +00004158 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00004159 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004160
Craig Topper5d1e0892012-11-23 18:38:31 +00004161 // No special expansion.
4162 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004163}
4164
Craig Topper5d1e0892012-11-23 18:38:31 +00004165/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00004166/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004167static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00004168 const TargetLowering &TLI) {
4169 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004170 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004171 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004172
Bill Wendling39150252008-09-09 20:39:27 +00004173 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004174 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004177
4178 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004179 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004180 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004181
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004182 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004183 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004184 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004185 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004186 // Log10ofMantissa =
4187 // -0.50419619f +
4188 // (0.60948995f - 0.10380950f * x) * x;
4189 //
4190 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004192 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004194 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004196 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4197 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004198 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004199 // For floating-point precision of 12:
4200 //
4201 // Log10ofMantissa =
4202 // -0.64831180f +
4203 // (0.91751397f +
4204 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4205 //
4206 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004210 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4212 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004213 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004215 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4216 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004217 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004218 // For floating-point precision of 18:
4219 //
4220 // Log10ofMantissa =
4221 // -0.84299375f +
4222 // (1.5327582f +
4223 // (-1.0688956f +
4224 // (0.49102474f +
4225 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4226 //
4227 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004229 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004231 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4233 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004234 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4236 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4239 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004240 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004242 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4243 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004244 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004245
Craig Topper5d1e0892012-11-23 18:38:31 +00004246 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004247 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004248
Craig Topper5d1e0892012-11-23 18:38:31 +00004249 // No special expansion.
4250 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004251}
4252
Craig Topper538cd482012-11-24 18:52:06 +00004253/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004254/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004255static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00004256 const TargetLowering &TLI) {
4257 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004258 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004260
4261 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4263 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004264
4265 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004267 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004268
Craig Topperb3157722012-11-24 08:22:37 +00004269 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004270 if (LimitFloatPrecision <= 6) {
4271 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004272 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004273 // TwoToFractionalPartOfX =
4274 // 0.997535578f +
4275 // (0.735607626f + 0.252464424f * x) * x;
4276 //
4277 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004283 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4284 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004285 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004286 // For floating-point precision of 12:
4287 //
4288 // TwoToFractionalPartOfX =
4289 // 0.999892986f +
4290 // (0.696457318f +
4291 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4292 //
4293 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004295 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004297 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4299 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004300 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004302 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4303 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004304 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004305 // For floating-point precision of 18:
4306 //
4307 // TwoToFractionalPartOfX =
4308 // 0.999999982f +
4309 // (0.693148872f +
4310 // (0.240227044f +
4311 // (0.554906021e-1f +
4312 // (0.961591928e-2f +
4313 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4314 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004316 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004318 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4320 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004321 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4323 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004324 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4326 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004327 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4329 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004330 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004332 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4333 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004334 }
Craig Topperb3157722012-11-24 08:22:37 +00004335
4336 // Add the exponent into the result in integer domain.
4337 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4338 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004339 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4340 DAG.getNode(ISD::ADD, dl, MVT::i32,
4341 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004342 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004343
Craig Topper538cd482012-11-24 18:52:06 +00004344 // No special expansion.
4345 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004346}
4347
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004348/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4349/// limited-precision mode with x == 10.0f.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004350static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper327e4cb2012-11-25 08:08:58 +00004351 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004352 bool IsExp10 = false;
Bill Wendling77e30192013-12-15 21:02:34 +00004353 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004354 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004355 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4356 APFloat Ten(10.0f);
4357 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004358 }
4359 }
4360
Craig Topperc1aa6382012-11-25 00:48:58 +00004361 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004362 // Put the exponent in the right bit position for later addition to the
4363 // final result:
4364 //
4365 // #define LOG2OF10 3.3219281f
4366 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004367 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004368 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004370
4371 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4373 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004374
4375 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004377 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004378
Craig Topper915562e2012-11-25 00:15:07 +00004379 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004380 if (LimitFloatPrecision <= 6) {
4381 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004382 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004383 // twoToFractionalPartOfX =
4384 // 0.997535578f +
4385 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004386 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004387 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004389 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004391 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004393 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4394 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004395 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004396 // For floating-point precision of 12:
4397 //
4398 // TwoToFractionalPartOfX =
4399 // 0.999892986f +
4400 // (0.696457318f +
4401 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4402 //
4403 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004405 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004407 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4409 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004410 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004411 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004412 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4413 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004414 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004415 // For floating-point precision of 18:
4416 //
4417 // TwoToFractionalPartOfX =
4418 // 0.999999982f +
4419 // (0.693148872f +
4420 // (0.240227044f +
4421 // (0.554906021e-1f +
4422 // (0.961591928e-2f +
4423 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4424 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004426 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004428 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4430 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004431 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4433 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004434 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4436 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004437 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4439 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004440 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004442 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4443 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004444 }
Craig Topper915562e2012-11-25 00:15:07 +00004445
4446 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004447 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4448 DAG.getNode(ISD::ADD, dl, MVT::i32,
4449 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004450 }
4451
Craig Topper327e4cb2012-11-25 08:08:58 +00004452 // No special expansion.
4453 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004454}
4455
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004456
4457/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004458static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004459 SelectionDAG &DAG) {
4460 // If RHS is a constant, we can expand this out to a multiplication tree,
4461 // otherwise we end up lowering to a call to __powidf2 (for example). When
4462 // optimizing for size, we only want to do this if the expansion would produce
4463 // a small number of multiplies, otherwise we do the full expansion.
4464 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4465 // Get the exponent as a positive value.
4466 unsigned Val = RHSC->getSExtValue();
4467 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004468
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004469 // powi(x, 0) -> 1.0
4470 if (Val == 0)
4471 return DAG.getConstantFP(1.0, LHS.getValueType());
4472
Dan Gohmanae541aa2010-04-15 04:33:49 +00004473 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00004474 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4475 Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004476 // If optimizing for size, don't insert too many multiplies. This
4477 // inserts up to 5 multiplies.
4478 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4479 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004480 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004481 // powi(x,15) generates one more multiply than it should), but this has
4482 // the benefit of being both really simple and much better than a libcall.
4483 SDValue Res; // Logically starts equal to 1.0
4484 SDValue CurSquare = LHS;
4485 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004486 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004487 if (Res.getNode())
4488 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4489 else
4490 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004491 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004492
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004493 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4494 CurSquare, CurSquare);
4495 Val >>= 1;
4496 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004497
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004498 // If the original was negative, invert the result, producing 1/(x*x*x).
4499 if (RHSC->getSExtValue() < 0)
4500 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4501 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4502 return Res;
4503 }
4504 }
4505
4506 // Otherwise, expand to a libcall.
4507 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4508}
4509
Devang Patel227dfdb2011-05-16 21:24:05 +00004510// getTruncatedArgReg - Find underlying register used for an truncated
4511// argument.
4512static unsigned getTruncatedArgReg(const SDValue &N) {
4513 if (N.getOpcode() != ISD::TRUNCATE)
4514 return 0;
4515
4516 const SDValue &Ext = N.getOperand(0);
Stephen Lin09f8ca32013-07-06 21:44:25 +00004517 if (Ext.getOpcode() == ISD::AssertZext ||
4518 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004519 const SDValue &CFR = Ext.getOperand(0);
4520 if (CFR.getOpcode() == ISD::CopyFromReg)
4521 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004522 if (CFR.getOpcode() == ISD::TRUNCATE)
4523 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004524 }
4525 return 0;
4526}
4527
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004528/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4529/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4530/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004531bool
Devang Patel78a06e52010-08-25 20:39:26 +00004532SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004533 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004534 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004535 const Argument *Arg = dyn_cast<Argument>(V);
4536 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004537 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004538
Devang Patel719f6a92010-04-29 20:40:36 +00004539 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004540 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patela90b3052010-11-02 17:01:30 +00004541
Devang Patela83ce982010-04-29 18:50:36 +00004542 // Ignore inlined function arguments here.
4543 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004544 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004545 return false;
4546
David Blaikie6d9dbd52013-06-16 20:34:15 +00004547 Optional<MachineOperand> Op;
Devang Patel9aee3352011-09-08 22:59:09 +00004548 // Some arguments' frame index is recorded during argument lowering.
David Blaikie6d9dbd52013-06-16 20:34:15 +00004549 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4550 Op = MachineOperand::CreateFI(FI);
Devang Patel0b48ead2010-08-31 22:22:42 +00004551
David Blaikie6d9dbd52013-06-16 20:34:15 +00004552 if (!Op && N.getNode()) {
4553 unsigned Reg;
Devang Patel227dfdb2011-05-16 21:24:05 +00004554 if (N.getOpcode() == ISD::CopyFromReg)
4555 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4556 else
4557 Reg = getTruncatedArgReg(N);
4558 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004559 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4560 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4561 if (PR)
4562 Reg = PR;
4563 }
David Blaikie6d9dbd52013-06-16 20:34:15 +00004564 if (Reg)
4565 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004566 }
4567
David Blaikie6d9dbd52013-06-16 20:34:15 +00004568 if (!Op) {
Devang Patela90b3052010-11-02 17:01:30 +00004569 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004570 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004571 if (VMI != FuncInfo.ValueMap.end())
David Blaikie6d9dbd52013-06-16 20:34:15 +00004572 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Chenga36acad2010-04-29 06:33:38 +00004573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004574
David Blaikie6d9dbd52013-06-16 20:34:15 +00004575 if (!Op && N.getNode())
Devang Patela90b3052010-11-02 17:01:30 +00004576 // Check if frame index is available.
4577 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004578 if (FrameIndexSDNode *FINode =
David Blaikie6d9dbd52013-06-16 20:34:15 +00004579 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4580 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patel8bc9ef72010-11-02 17:19:03 +00004581
David Blaikie6d9dbd52013-06-16 20:34:15 +00004582 if (!Op)
Devang Patel8bc9ef72010-11-02 17:19:03 +00004583 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004584
Adrian Prantl893ae832013-07-10 01:53:30 +00004585 // FIXME: This does not handle register-indirect values at offset 0.
4586 bool IsIndirect = Offset != 0;
David Blaikie6d9dbd52013-06-16 20:34:15 +00004587 if (Op->isReg())
Adrian Prantl35176402013-07-09 20:28:37 +00004588 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4589 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantl893ae832013-07-10 01:53:30 +00004590 IsIndirect,
Adrian Prantl35176402013-07-09 20:28:37 +00004591 Op->getReg(), Offset, Variable));
4592 else
4593 FuncInfo.ArgDbgValues.push_back(
David Blaikie6d9dbd52013-06-16 20:34:15 +00004594 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4595 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl35176402013-07-09 20:28:37 +00004596
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004597 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004598}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004599
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004600// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004601#if defined(_MSC_VER) && defined(setjmp) && \
4602 !defined(setjmp_undefined_for_msvc)
4603# pragma push_macro("setjmp")
4604# undef setjmp
4605# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004606#endif
4607
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4609/// we want to emit this as a call to a named external function, return the name
4610/// otherwise lower it and return null.
4611const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004612SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004613 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004614 SDLoc sdl = getCurSDLoc();
Dale Johannesen66978ee2009-01-31 02:22:37 +00004615 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004616 SDValue Res;
4617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004618 switch (Intrinsic) {
4619 default:
4620 // By default, turn this into a target intrinsic node.
4621 visitTargetIntrinsic(I, Intrinsic);
4622 return 0;
4623 case Intrinsic::vastart: visitVAStart(I); return 0;
4624 case Intrinsic::vaend: visitVAEnd(I); return 0;
4625 case Intrinsic::vacopy: visitVACopy(I); return 0;
4626 case Intrinsic::returnaddress:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004627 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004628 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004630 case Intrinsic::frameaddress:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004631 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004632 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004633 return 0;
4634 case Intrinsic::setjmp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004635 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004636 case Intrinsic::longjmp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004637 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004638 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004639 // Assert for address < 256 since we support only user defined address
4640 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004641 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004642 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004643 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004644 < 256 &&
4645 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004646 SDValue Op1 = getValue(I.getArgOperand(0));
4647 SDValue Op2 = getValue(I.getArgOperand(1));
4648 SDValue Op3 = getValue(I.getArgOperand(2));
4649 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004650 if (!Align)
4651 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004652 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004653 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004654 MachinePointerInfo(I.getArgOperand(0)),
4655 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 return 0;
4657 }
Chris Lattner824b9582008-11-21 16:42:48 +00004658 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004659 // Assert for address < 256 since we support only user defined address
4660 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004661 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004662 < 256 &&
4663 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004664 SDValue Op1 = getValue(I.getArgOperand(0));
4665 SDValue Op2 = getValue(I.getArgOperand(1));
4666 SDValue Op3 = getValue(I.getArgOperand(2));
4667 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004668 if (!Align)
4669 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004670 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004671 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004672 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 return 0;
4674 }
Chris Lattner824b9582008-11-21 16:42:48 +00004675 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004676 // Assert for address < 256 since we support only user defined address
4677 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004678 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004679 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004680 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004681 < 256 &&
4682 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004683 SDValue Op1 = getValue(I.getArgOperand(0));
4684 SDValue Op2 = getValue(I.getArgOperand(1));
4685 SDValue Op3 = getValue(I.getArgOperand(2));
4686 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004687 if (!Align)
4688 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004689 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004690 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004691 MachinePointerInfo(I.getArgOperand(0)),
4692 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693 return 0;
4694 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004695 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004696 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004697 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004698 const Value *Address = DI.getAddress();
Manman Rencbafae62013-06-28 05:43:10 +00004699 DIVariable DIVar(Variable);
4700 assert((!DIVar || DIVar.isVariable()) &&
4701 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4702 if (!Address || !DIVar) {
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004703 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004704 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004705 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004706
Devang Patel3f74a112010-09-02 21:29:42 +00004707 // Check if address has undef value.
4708 if (isa<UndefValue>(Address) ||
4709 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004710 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004711 return 0;
4712 }
4713
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004714 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004715 if (!N.getNode() && isa<Argument>(Address))
4716 // Check unused arguments map.
4717 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004718 SDDbgValue *SDV;
4719 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004720 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4721 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004722 // Parameters are handled specially.
4723 bool isParameter =
4724 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4725 isa<Argument>(Address));
4726
Devang Patel8e741ed2010-09-02 21:02:27 +00004727 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4728
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004729 if (isParameter && !AI) {
4730 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4731 if (FINode)
4732 // Byval parameter. We have a frame index at this point.
4733 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4734 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004735 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004736 // Address is an argument, so try to emit its dbg value using
4737 // virtual register info from the FuncInfo.ValueMap.
4738 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004739 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004740 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004741 } else if (AI)
4742 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4743 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004744 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004745 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004746 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004747 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4748 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004749 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004750 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004751 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4752 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004753 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004754 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004755 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004756 // If variable is pinned by a alloca in dominating bb then
4757 // use StaticAllocaMap.
4758 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004759 if (AI->getParent() != DI.getParent()) {
4760 DenseMap<const AllocaInst*, int>::iterator SI =
4761 FuncInfo.StaticAllocaMap.find(AI);
4762 if (SI != FuncInfo.StaticAllocaMap.end()) {
4763 SDV = DAG.getDbgValue(Variable, SI->second,
4764 0, dl, SDNodeOrder);
4765 DAG.AddDbgValue(SDV, 0, false);
4766 return 0;
4767 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004768 }
4769 }
Eric Christopher0822e012012-02-23 03:39:43 +00004770 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004771 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004772 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004774 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004775 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004776 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Rencbafae62013-06-28 05:43:10 +00004777 DIVariable DIVar(DI.getVariable());
4778 assert((!DIVar || DIVar.isVariable()) &&
4779 "Variable in DbgValueInst should be either null or a DIVariable.");
4780 if (!DIVar)
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004781 return 0;
4782
4783 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004784 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004785 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004786 if (!V)
4787 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004788
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004789 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004790 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004791 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4792 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004793 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004794 // Do not use getValue() in here; we don't want to generate code at
4795 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004796 SDValue N = NodeMap[V];
4797 if (!N.getNode() && isa<Argument>(V))
4798 // Check unused arguments map.
4799 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004800 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004801 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004802 SDV = DAG.getDbgValue(Variable, N.getNode(),
4803 N.getResNo(), Offset, dl, SDNodeOrder);
4804 DAG.AddDbgValue(SDV, N.getNode(), false);
4805 }
Devang Patela778f5c2011-02-18 22:43:42 +00004806 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004807 // Do not call getValue(V) yet, as we don't want to generate code.
4808 // Remember it for later.
4809 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4810 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004811 } else {
Devang Patel00190342010-03-15 19:15:44 +00004812 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004813 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004814 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004815 }
Devang Patel00190342010-03-15 19:15:44 +00004816 }
4817
4818 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004819 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004820 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004821 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004822 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004823 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004824 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4825 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004826 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004827 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004828 DenseMap<const AllocaInst*, int>::iterator SI =
4829 FuncInfo.StaticAllocaMap.find(AI);
4830 if (SI == FuncInfo.StaticAllocaMap.end())
4831 return 0; // VLAs.
4832 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004833
Chris Lattner512063d2010-04-05 06:19:28 +00004834 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4835 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4836 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004837 return 0;
4838 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004839
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004840 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004841 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004842 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004843 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4844 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004845 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 return 0;
4847 }
4848
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004849 case Intrinsic::eh_return_i32:
4850 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004851 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004852 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattner512063d2010-04-05 06:19:28 +00004853 MVT::Other,
4854 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004855 getValue(I.getArgOperand(0)),
4856 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004858 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004859 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004860 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004861 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004862 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00004863 TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004864 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellardedd08f72013-08-26 15:06:10 +00004865 CfaArg.getValueType(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00004866 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellardedd08f72013-08-26 15:06:10 +00004867 CfaArg.getValueType()),
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004868 CfaArg);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004869 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00004870 TLI->getPointerTy(),
4871 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellardedd08f72013-08-26 15:06:10 +00004872 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling4533cac2010-01-28 21:51:40 +00004873 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004874 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004876 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004877 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004878 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004879 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004880 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004881
Chris Lattner512063d2010-04-05 06:19:28 +00004882 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004883 return 0;
4884 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004885 case Intrinsic::eh_sjlj_functioncontext: {
4886 // Get and store the index of the function context.
4887 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004888 AllocaInst *FnCtx =
4889 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004890 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4891 MFI->setFunctionContextIndex(FI);
4892 return 0;
4893 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004894 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004895 SDValue Ops[2];
4896 Ops[0] = getRoot();
4897 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004898 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendlingce370cf2011-10-07 21:25:38 +00004899 DAG.getVTList(MVT::i32, MVT::Other),
4900 Ops, 2);
4901 setValue(&I, Op.getValue(0));
4902 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004903 return 0;
4904 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004905 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004906 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004907 getRoot(), getValue(I.getArgOperand(0))));
4908 return 0;
4909 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004910
Dale Johannesen0488fb62010-09-30 23:57:10 +00004911 case Intrinsic::x86_mmx_pslli_w:
4912 case Intrinsic::x86_mmx_pslli_d:
4913 case Intrinsic::x86_mmx_pslli_q:
4914 case Intrinsic::x86_mmx_psrli_w:
4915 case Intrinsic::x86_mmx_psrli_d:
4916 case Intrinsic::x86_mmx_psrli_q:
4917 case Intrinsic::x86_mmx_psrai_w:
4918 case Intrinsic::x86_mmx_psrai_d: {
4919 SDValue ShAmt = getValue(I.getArgOperand(1));
4920 if (isa<ConstantSDNode>(ShAmt)) {
4921 visitTargetIntrinsic(I, Intrinsic);
4922 return 0;
4923 }
4924 unsigned NewIntrinsic = 0;
4925 EVT ShAmtVT = MVT::v2i32;
4926 switch (Intrinsic) {
4927 case Intrinsic::x86_mmx_pslli_w:
4928 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4929 break;
4930 case Intrinsic::x86_mmx_pslli_d:
4931 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4932 break;
4933 case Intrinsic::x86_mmx_pslli_q:
4934 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4935 break;
4936 case Intrinsic::x86_mmx_psrli_w:
4937 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4938 break;
4939 case Intrinsic::x86_mmx_psrli_d:
4940 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4941 break;
4942 case Intrinsic::x86_mmx_psrli_q:
4943 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4944 break;
4945 case Intrinsic::x86_mmx_psrai_w:
4946 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4947 break;
4948 case Intrinsic::x86_mmx_psrai_d:
4949 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4950 break;
4951 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4952 }
4953
4954 // The vector shift intrinsics with scalars uses 32b shift amounts but
4955 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4956 // to be zero.
4957 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004958 SDValue ShOps[2];
4959 ShOps[0] = ShAmt;
4960 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004961 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlingba54bca2013-06-19 21:36:55 +00004962 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004963 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4964 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00004965 DAG.getConstant(NewIntrinsic, MVT::i32),
4966 getValue(I.getArgOperand(0)), ShAmt);
4967 setValue(&I, Res);
4968 return 0;
4969 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004970 case Intrinsic::x86_avx_vinsertf128_pd_256:
4971 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004972 case Intrinsic::x86_avx_vinsertf128_si_256:
4973 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004974 EVT DestVT = TLI->getValueType(I.getType());
4975 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooperd18134f2012-02-24 03:51:49 +00004976 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4977 ElVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004978 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooperd18134f2012-02-24 03:51:49 +00004979 getValue(I.getArgOperand(0)),
4980 getValue(I.getArgOperand(1)),
Tom Stellard425b76c2013-08-05 22:22:01 +00004981 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topperf6dc7922012-09-05 05:48:09 +00004982 setValue(&I, Res);
4983 return 0;
4984 }
4985 case Intrinsic::x86_avx_vextractf128_pd_256:
4986 case Intrinsic::x86_avx_vextractf128_ps_256:
4987 case Intrinsic::x86_avx_vextractf128_si_256:
4988 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004989 EVT DestVT = TLI->getValueType(I.getType());
Craig Topperf6dc7922012-09-05 05:48:09 +00004990 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4991 DestVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004992 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topperf6dc7922012-09-05 05:48:09 +00004993 getValue(I.getArgOperand(0)),
Tom Stellard425b76c2013-08-05 22:22:01 +00004994 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooperd18134f2012-02-24 03:51:49 +00004995 setValue(&I, Res);
4996 return 0;
4997 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004998 case Intrinsic::convertff:
4999 case Intrinsic::convertfsi:
5000 case Intrinsic::convertfui:
5001 case Intrinsic::convertsif:
5002 case Intrinsic::convertuif:
5003 case Intrinsic::convertss:
5004 case Intrinsic::convertsu:
5005 case Intrinsic::convertus:
5006 case Intrinsic::convertuu: {
5007 ISD::CvtCode Code = ISD::CVT_INVALID;
5008 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00005009 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00005010 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5011 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5012 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5013 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5014 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5015 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5016 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5017 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5018 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5019 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00005020 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00005021 const Value *Op1 = I.getArgOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005022 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005023 DAG.getValueType(DestVT),
5024 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00005025 getValue(I.getArgOperand(1)),
5026 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005027 Code);
5028 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00005029 return 0;
5030 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005031 case Intrinsic::powi:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005032 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greif0635f352010-06-25 09:38:13 +00005033 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005035 case Intrinsic::log:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005036 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005037 return 0;
5038 case Intrinsic::log2:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005039 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005040 return 0;
5041 case Intrinsic::log10:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005042 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005043 return 0;
5044 case Intrinsic::exp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005045 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005046 return 0;
5047 case Intrinsic::exp2:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005048 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005049 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050 case Intrinsic::pow:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005051 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlingba54bca2013-06-19 21:36:55 +00005052 getValue(I.getArgOperand(1)), DAG, *TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005054 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00005055 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00005056 case Intrinsic::sin:
5057 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00005058 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00005059 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00005060 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00005061 case Intrinsic::rint:
Hal Finkel41418d12013-08-07 22:49:12 +00005062 case Intrinsic::nearbyint:
5063 case Intrinsic::round: {
Craig Topper9bd4dd72012-11-16 07:48:23 +00005064 unsigned Opcode;
5065 switch (Intrinsic) {
5066 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5067 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5068 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5069 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5070 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5071 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5072 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5073 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5074 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5075 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel41418d12013-08-07 22:49:12 +00005076 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005077 }
5078
Andrew Trickac6d9be2013-05-25 02:42:55 +00005079 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper49010472012-11-15 06:51:10 +00005080 getValue(I.getArgOperand(0)).getValueType(),
5081 getValue(I.getArgOperand(0))));
5082 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005083 }
Hal Finkel66d1fa62013-08-19 23:35:46 +00005084 case Intrinsic::copysign:
5085 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5086 getValue(I.getArgOperand(0)).getValueType(),
5087 getValue(I.getArgOperand(0)),
5088 getValue(I.getArgOperand(1))));
5089 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00005090 case Intrinsic::fma:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005091 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarich33390842011-07-08 21:39:21 +00005092 getValue(I.getArgOperand(0)).getValueType(),
5093 getValue(I.getArgOperand(0)),
5094 getValue(I.getArgOperand(1)),
5095 getValue(I.getArgOperand(2))));
5096 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00005097 case Intrinsic::fmuladd: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00005098 EVT VT = TLI->getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00005099 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Line54885a2013-07-09 18:16:56 +00005100 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005101 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005102 getValue(I.getArgOperand(0)).getValueType(),
5103 getValue(I.getArgOperand(0)),
5104 getValue(I.getArgOperand(1)),
5105 getValue(I.getArgOperand(2))));
5106 } else {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005107 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005108 getValue(I.getArgOperand(0)).getValueType(),
5109 getValue(I.getArgOperand(0)),
5110 getValue(I.getArgOperand(1)));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005111 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005112 getValue(I.getArgOperand(0)).getValueType(),
5113 Mul,
5114 getValue(I.getArgOperand(2)));
5115 setValue(&I, Add);
5116 }
5117 return 0;
5118 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005119 case Intrinsic::convert_to_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005120 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005121 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005122 return 0;
5123 case Intrinsic::convert_from_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005124 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005125 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005126 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005127 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00005128 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005129 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130 return 0;
5131 }
5132 case Intrinsic::readcyclecounter: {
5133 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005134 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005135 DAG.getVTList(MVT::i64, MVT::Other),
5136 &Op, 1);
5137 setValue(&I, Res);
5138 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 return 0;
5140 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 case Intrinsic::bswap:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005142 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005143 getValue(I.getArgOperand(0)).getValueType(),
5144 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 return 0;
5146 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005147 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005148 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005149 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005150 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005151 sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 return 0;
5153 }
5154 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005155 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005156 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005157 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005158 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005159 sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 return 0;
5161 }
5162 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005163 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005164 EVT Ty = Arg.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005165 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 return 0;
5167 }
5168 case Intrinsic::stacksave: {
5169 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005170 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00005171 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005172 setValue(&I, Res);
5173 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 return 0;
5175 }
5176 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005177 Res = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005178 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 return 0;
5180 }
Bill Wendling57344502008-11-18 11:01:33 +00005181 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005182 // Emit code into the DAG to store the stack guard onto the stack.
5183 MachineFunction &MF = DAG.getMachineFunction();
5184 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005185 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005186
Gabor Greif0635f352010-06-25 09:38:13 +00005187 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5188 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005189
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005190 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005191 MFI->setStackProtectorIndex(FI);
5192
5193 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5194
5195 // Store the stack protector onto the stack.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005196 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005197 MachinePointerInfo::getFixedStack(FI),
5198 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005199 setValue(&I, Res);
5200 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005201 return 0;
5202 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005203 case Intrinsic::objectsize: {
5204 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005205 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005206
5207 assert(CI && "Non-constant type in __builtin_object_size?");
5208
Gabor Greif0635f352010-06-25 09:38:13 +00005209 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005210 EVT Ty = Arg.getValueType();
5211
Dan Gohmane368b462010-06-18 14:22:04 +00005212 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005213 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005214 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005215 Res = DAG.getConstant(0, Ty);
5216
5217 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005218 return 0;
5219 }
Justin Holewinskic2b7f5f2013-05-21 14:37:16 +00005220 case Intrinsic::annotation:
5221 case Intrinsic::ptr_annotation:
5222 // Drop the intrinsic, but forward the value
5223 setValue(&I, getValue(I.getOperand(0)));
5224 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 case Intrinsic::var_annotation:
5226 // Discard annotate attributes
5227 return 0;
5228
5229 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005230 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231
5232 SDValue Ops[6];
5233 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005234 Ops[1] = getValue(I.getArgOperand(0));
5235 Ops[2] = getValue(I.getArgOperand(1));
5236 Ops[3] = getValue(I.getArgOperand(2));
5237 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 Ops[5] = DAG.getSrcValue(F);
5239
Andrew Trickac6d9be2013-05-25 02:42:55 +00005240 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241
Duncan Sands4a544a72011-09-06 13:37:06 +00005242 DAG.setRoot(Res);
5243 return 0;
5244 }
5245 case Intrinsic::adjust_trampoline: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005246 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00005247 TLI->getPointerTy(),
Duncan Sands4a544a72011-09-06 13:37:06 +00005248 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 return 0;
5250 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251 case Intrinsic::gcroot:
5252 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005253 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005254 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5257 GFI->addStackRoot(FI->getIndex(), TypeMap);
5258 }
5259 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005260 case Intrinsic::gcread:
5261 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005262 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005263 case Intrinsic::flt_rounds:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005264 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005266
5267 case Intrinsic::expect: {
5268 // Just replace __builtin_expect(exp, c) with EXP.
5269 setValue(&I, getValue(I.getArgOperand(0)));
5270 return 0;
5271 }
5272
Shuxin Yang970755e2012-10-19 20:11:16 +00005273 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005274 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005275 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005276 if (TrapFuncName.empty()) {
Stephen Lin155615d2013-07-08 00:37:03 +00005277 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yang970755e2012-10-19 20:11:16 +00005278 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00005279 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005280 return 0;
5281 }
5282 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005283 TargetLowering::
5284 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005285 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005286 /*isTailCall=*/false,
5287 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlingba54bca2013-06-19 21:36:55 +00005288 DAG.getExternalSymbol(TrapFuncName.data(),
5289 TLI->getPointerTy()),
Andrew Trickac6d9be2013-05-25 02:42:55 +00005290 Args, DAG, sdl);
Bill Wendlingba54bca2013-06-19 21:36:55 +00005291 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005292 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005293 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005294 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005295
Bill Wendlingef375462008-11-21 02:38:44 +00005296 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005297 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005298 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005299 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005300 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005301 case Intrinsic::smul_with_overflow: {
5302 ISD::NodeType Op;
5303 switch (Intrinsic) {
5304 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5305 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5306 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5307 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5308 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5309 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5310 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5311 }
5312 SDValue Op1 = getValue(I.getArgOperand(0));
5313 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005314
Craig Topperc42e6402012-04-11 04:34:11 +00005315 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005316 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005317 return 0;
5318 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005319 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005320 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005321 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005322 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005323 Ops[1] = getValue(I.getArgOperand(0));
5324 Ops[2] = getValue(I.getArgOperand(1));
5325 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005326 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005327 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005328 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005329 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005330 EVT::getIntegerVT(*Context, 8),
5331 MachinePointerInfo(I.getArgOperand(0)),
5332 0, /* align */
5333 false, /* volatile */
5334 rw==0, /* read */
5335 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 return 0;
5337 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005338 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005339 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005340 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005341 // Stack coloring is not enabled in O0, discard region information.
5342 if (TM.getOptLevel() == CodeGenOpt::None)
5343 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005344
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005345 SmallVector<Value *, 4> Allocas;
Stephen Hines36b56882014-04-23 16:57:46 -07005346 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005347
Craig Topperf22fd3f2013-07-03 05:11:49 +00005348 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5349 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005350 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5351
5352 // Could not find an Alloca.
5353 if (!LifetimeObject)
5354 continue;
5355
5356 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5357
5358 SDValue Ops[2];
5359 Ops[0] = getRoot();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005360 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005361 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5362
Andrew Trickac6d9be2013-05-25 02:42:55 +00005363 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005364 DAG.setRoot(Res);
5365 }
Nadav Rotem5882e562013-02-01 19:25:23 +00005366 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005367 }
5368 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005369 // Discard region information.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005370 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005371 return 0;
5372 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005373 // Discard region information.
5374 return 0;
Michael Gottesman657484f2013-08-20 07:00:16 +00005375 case Intrinsic::stackprotectorcheck: {
5376 // Do not actually emit anything for this basic block. Instead we initialize
5377 // the stack protector descriptor and export the guard variable so we can
5378 // access it in FinishBasicBlock.
5379 const BasicBlock *BB = I.getParent();
5380 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5381 ExportFromCurrentBlock(SPDescriptor.getGuard());
5382
5383 // Flush our exports since we are going to process a terminator.
5384 (void)getControlRoot();
5385 return 0;
5386 }
Stephen Hines36b56882014-04-23 16:57:46 -07005387 case Intrinsic::clear_cache:
5388 return TLI->getClearCacheBuiltinName();
Nuno Lopes85b40892012-06-28 22:30:12 +00005389 case Intrinsic::donothing:
5390 // ignore
5391 return 0;
Andrew Trick2343e3b2013-10-31 17:18:24 +00005392 case Intrinsic::experimental_stackmap: {
5393 visitStackmap(I);
5394 return 0;
5395 }
5396 case Intrinsic::experimental_patchpoint_void:
5397 case Intrinsic::experimental_patchpoint_i64: {
5398 visitPatchpoint(I);
5399 return 0;
5400 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 }
5402}
5403
Dan Gohman46510a72010-04-15 01:51:59 +00005404void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005405 bool isTailCall,
5406 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005407 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5408 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5409 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005410 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005411 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412
5413 TargetLowering::ArgListTy Args;
5414 TargetLowering::ArgListEntry Entry;
5415 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005416
5417 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005418 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00005419 const TargetLowering *TLI = TM.getTargetLowering();
5420 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005421
Bill Wendlingba54bca2013-06-19 21:36:55 +00005422 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5423 DAG.getMachineFunction(),
5424 FTy->isVarArg(), Outs,
5425 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005426
5427 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005428 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005429
5430 if (!CanLowerReturn) {
Stephen Hines36b56882014-04-23 16:57:46 -07005431 assert(!CS.hasInAllocaArgument() &&
5432 "sret demotion is incompatible with inalloca");
Bill Wendlingba54bca2013-06-19 21:36:55 +00005433 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005434 FTy->getReturnType());
Bill Wendlingba54bca2013-06-19 21:36:55 +00005435 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005436 FTy->getReturnType());
5437 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005438 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005439 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005440
Bill Wendlingba54bca2013-06-19 21:36:55 +00005441 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005442 Entry.Node = DemoteStackSlot;
5443 Entry.Ty = StackSlotPtrType;
5444 Entry.isSExt = false;
5445 Entry.isZExt = false;
5446 Entry.isInReg = false;
5447 Entry.isSRet = true;
5448 Entry.isNest = false;
5449 Entry.isByVal = false;
Stephen Lin456ca042013-04-20 05:14:40 +00005450 Entry.isReturned = false;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005451 Entry.Alignment = Align;
5452 Args.push_back(Entry);
5453 RetTy = Type::getVoidTy(FTy->getContext());
5454 }
5455
Dan Gohman46510a72010-04-15 01:51:59 +00005456 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005457 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005458 const Value *V = *i;
5459
5460 // Skip empty types
5461 if (V->getType()->isEmptyTy())
5462 continue;
5463
5464 SDValue ArgNode = getValue(V);
5465 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466
Andrew Trick2343e3b2013-10-31 17:18:24 +00005467 // Skip the first return-type Attribute to get to params.
5468 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 Args.push_back(Entry);
5470 }
5471
Chris Lattner512063d2010-04-05 06:19:28 +00005472 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005473 // Insert a label before the invoke call to mark the try range. This can be
5474 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005475 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005476
Jim Grosbachca752c92010-01-28 01:45:32 +00005477 // For SjLj, keep track of which landing pads go with which invokes
5478 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005479 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005480 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005481 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005482 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005483
Jim Grosbachca752c92010-01-28 01:45:32 +00005484 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005485 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005486 }
5487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005488 // Both PendingLoads and PendingExports must be flushed here;
5489 // this call might not return.
5490 (void)getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005491 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 }
5493
Dan Gohman98ca4f22009-08-05 01:29:28 +00005494 // Check if target-independent constraints permit a tail call here.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005495 // Target-dependent constraints are checked within TLI->LowerCallTo.
5496 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005497 isTailCall = false;
5498
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005499 TargetLowering::
5500 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005501 getCurSDLoc(), CS);
Bill Wendlingba54bca2013-06-19 21:36:55 +00005502 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005503 assert((isTailCall || Result.second.getNode()) &&
5504 "Non-null chain expected with non-tail call!");
5505 assert((Result.second.getNode() || !Result.first.getNode()) &&
5506 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005507 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005509 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005510 // The instruction result is the result of loading from the
5511 // hidden sret parameter.
5512 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005513 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005514
Bill Wendlingba54bca2013-06-19 21:36:55 +00005515 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005516 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5517 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005518
5519 SmallVector<EVT, 4> RetTys;
5520 SmallVector<uint64_t, 4> Offsets;
5521 RetTy = FTy->getReturnType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005522 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005523
5524 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005525 SmallVector<SDValue, 4> Values(NumValues);
5526 SmallVector<SDValue, 4> Chains(NumValues);
5527
5528 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005529 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinge80ae832009-12-22 00:50:32 +00005530 DemoteStackSlot,
5531 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005532 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005533 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005534 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005535 Values[i] = L;
5536 Chains[i] = L.getValue(1);
5537 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005538
Andrew Trickac6d9be2013-05-25 02:42:55 +00005539 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005540 MVT::Other, &Chains[0], NumValues);
5541 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005542
Bill Wendling4533cac2010-01-28 21:51:40 +00005543 setValue(CS.getInstruction(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00005544 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00005545 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005546 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005547 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005548
Evan Cheng8380c032011-04-01 19:42:22 +00005549 if (!Result.second.getNode()) {
Andrew Trick2343e3b2013-10-31 17:18:24 +00005550 // As a special case, a null chain means that a tail call has been emitted
5551 // and the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005552 HasTailCall = true;
Tim Northovere5a81a12013-07-06 12:58:45 +00005553
5554 // Since there's no actual continuation from this block, nothing can be
5555 // relying on us setting vregs for them.
5556 PendingExports.clear();
Evan Cheng8380c032011-04-01 19:42:22 +00005557 } else {
5558 DAG.setRoot(Result.second);
Evan Cheng8380c032011-04-01 19:42:22 +00005559 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560
Chris Lattner512063d2010-04-05 06:19:28 +00005561 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 // Insert a label at the end of the invoke call to mark the try range. This
5563 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005564 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005565 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566
5567 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005568 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 }
5570}
5571
Chris Lattner8047d9a2009-12-24 00:37:38 +00005572/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5573/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005574static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Stephen Hines36b56882014-04-23 16:57:46 -07005575 for (const User *U : V->users()) {
5576 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005577 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005578 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005579 if (C->isNullValue())
5580 continue;
5581 // Unknown instruction.
5582 return false;
5583 }
5584 return true;
5585}
5586
Dan Gohman46510a72010-04-15 01:51:59 +00005587static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005588 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005589 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005590
Chris Lattner8047d9a2009-12-24 00:37:38 +00005591 // Check to see if this load can be trivially constant folded, e.g. if the
5592 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005593 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005594 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005595 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005596 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005597
Dan Gohman46510a72010-04-15 01:51:59 +00005598 if (const Constant *LoadCst =
5599 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Stephen Hines36b56882014-04-23 16:57:46 -07005600 Builder.DL))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005601 return Builder.getValue(LoadCst);
5602 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005603
Chris Lattner8047d9a2009-12-24 00:37:38 +00005604 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5605 // still constant memory, the input chain can be the entry node.
5606 SDValue Root;
5607 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005608
Chris Lattner8047d9a2009-12-24 00:37:38 +00005609 // Do not serialize (non-volatile) loads of constant memory with anything.
5610 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5611 Root = Builder.DAG.getEntryNode();
5612 ConstantMemory = true;
5613 } else {
5614 // Do not serialize non-volatile loads against each other.
5615 Root = Builder.DAG.getRoot();
5616 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005617
Chris Lattner8047d9a2009-12-24 00:37:38 +00005618 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005619 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005620 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005621 false /*volatile*/,
Stephen Lin155615d2013-07-08 00:37:03 +00005622 false /*nontemporal*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005623 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005624
Chris Lattner8047d9a2009-12-24 00:37:38 +00005625 if (!ConstantMemory)
5626 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5627 return LoadVal;
5628}
5629
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005630/// processIntegerCallValue - Record the value for an instruction that
5631/// produces an integer result, converting the type where necessary.
5632void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5633 SDValue Value,
5634 bool IsSigned) {
5635 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5636 if (IsSigned)
5637 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5638 else
5639 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5640 setValue(&I, Value);
5641}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005642
5643/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5644/// If so, return true and lower it, otherwise return false and it will be
5645/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005646bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005647 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005648 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005649 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005650
Gabor Greif0635f352010-06-25 09:38:13 +00005651 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005652 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005653 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005654 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005655 return false;
5656
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005657 const Value *Size = I.getArgOperand(2);
5658 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5659 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandifordac168b82013-08-12 10:28:10 +00005660 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5661 setValue(&I, DAG.getConstant(0, CallVT));
5662 return true;
5663 }
5664
Richard Sandifordac168b82013-08-12 10:28:10 +00005665 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5666 std::pair<SDValue, SDValue> Res =
5667 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005668 getValue(LHS), getValue(RHS), getValue(Size),
5669 MachinePointerInfo(LHS),
5670 MachinePointerInfo(RHS));
Richard Sandifordac168b82013-08-12 10:28:10 +00005671 if (Res.first.getNode()) {
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005672 processIntegerCallValue(I, Res.first, true);
5673 PendingLoads.push_back(Res.second);
Richard Sandifordac168b82013-08-12 10:28:10 +00005674 return true;
5675 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005676
Chris Lattner8047d9a2009-12-24 00:37:38 +00005677 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5678 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005679 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattner04b091a2009-12-24 01:07:17 +00005680 bool ActuallyDoIt = true;
5681 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005682 Type *LoadTy;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005683 switch (CSize->getZExtValue()) {
Chris Lattner04b091a2009-12-24 01:07:17 +00005684 default:
5685 LoadVT = MVT::Other;
5686 LoadTy = 0;
5687 ActuallyDoIt = false;
5688 break;
5689 case 2:
5690 LoadVT = MVT::i16;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005691 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005692 break;
5693 case 4:
5694 LoadVT = MVT::i32;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005695 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005696 break;
5697 case 8:
5698 LoadVT = MVT::i64;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005699 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005700 break;
5701 /*
5702 case 16:
5703 LoadVT = MVT::v4i32;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005704 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005705 LoadTy = VectorType::get(LoadTy, 4);
5706 break;
5707 */
5708 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005709
Chris Lattner04b091a2009-12-24 01:07:17 +00005710 // This turns into unaligned loads. We only do this if the target natively
5711 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5712 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005713
Chris Lattner04b091a2009-12-24 01:07:17 +00005714 // Require that we can find a legal MVT, and only do this if the target
5715 // supports unaligned loads of that type. Expanding into byte loads would
5716 // bloat the code.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005717 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005718 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Stephen Hines36b56882014-04-23 16:57:46 -07005719 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5720 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattner04b091a2009-12-24 01:07:17 +00005721 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5722 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Stephen Hines36b56882014-04-23 16:57:46 -07005723 if (!TLI->isTypeLegal(LoadVT) ||
5724 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) ||
5725 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattner04b091a2009-12-24 01:07:17 +00005726 ActuallyDoIt = false;
5727 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005728
Chris Lattner04b091a2009-12-24 01:07:17 +00005729 if (ActuallyDoIt) {
5730 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5731 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005732
Andrew Trickac6d9be2013-05-25 02:42:55 +00005733 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattner04b091a2009-12-24 01:07:17 +00005734 ISD::SETNE);
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005735 processIntegerCallValue(I, Res, false);
Chris Lattner04b091a2009-12-24 01:07:17 +00005736 return true;
5737 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005738 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005739
5740
Chris Lattner8047d9a2009-12-24 00:37:38 +00005741 return false;
5742}
5743
Richard Sandiford8c201582013-08-20 09:38:48 +00005744/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5745/// form. If so, return true and lower it, otherwise return false and it
5746/// will be lowered like a normal call.
5747bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5748 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5749 if (I.getNumArgOperands() != 3)
5750 return false;
5751
5752 const Value *Src = I.getArgOperand(0);
5753 const Value *Char = I.getArgOperand(1);
5754 const Value *Length = I.getArgOperand(2);
5755 if (!Src->getType()->isPointerTy() ||
5756 !Char->getType()->isIntegerTy() ||
5757 !Length->getType()->isIntegerTy() ||
5758 !I.getType()->isPointerTy())
5759 return false;
5760
5761 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5762 std::pair<SDValue, SDValue> Res =
5763 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5764 getValue(Src), getValue(Char), getValue(Length),
5765 MachinePointerInfo(Src));
5766 if (Res.first.getNode()) {
5767 setValue(&I, Res.first);
5768 PendingLoads.push_back(Res.second);
5769 return true;
5770 }
5771
5772 return false;
5773}
5774
Richard Sandiford4fc73552013-08-16 11:29:37 +00005775/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5776/// optimized form. If so, return true and lower it, otherwise return false
5777/// and it will be lowered like a normal call.
5778bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5779 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5780 if (I.getNumArgOperands() != 2)
5781 return false;
5782
5783 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5784 if (!Arg0->getType()->isPointerTy() ||
5785 !Arg1->getType()->isPointerTy() ||
5786 !I.getType()->isPointerTy())
5787 return false;
5788
5789 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5790 std::pair<SDValue, SDValue> Res =
5791 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5792 getValue(Arg0), getValue(Arg1),
5793 MachinePointerInfo(Arg0),
5794 MachinePointerInfo(Arg1), isStpcpy);
5795 if (Res.first.getNode()) {
5796 setValue(&I, Res.first);
5797 DAG.setRoot(Res.second);
5798 return true;
5799 }
5800
5801 return false;
5802}
5803
Richard Sandiforde1b2af72013-08-16 11:21:54 +00005804/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5805/// If so, return true and lower it, otherwise return false and it will be
5806/// lowered like a normal call.
5807bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5808 // Verify that the prototype makes sense. int strcmp(void*,void*)
5809 if (I.getNumArgOperands() != 2)
5810 return false;
5811
5812 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5813 if (!Arg0->getType()->isPointerTy() ||
5814 !Arg1->getType()->isPointerTy() ||
5815 !I.getType()->isIntegerTy())
5816 return false;
5817
5818 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5819 std::pair<SDValue, SDValue> Res =
5820 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5821 getValue(Arg0), getValue(Arg1),
5822 MachinePointerInfo(Arg0),
5823 MachinePointerInfo(Arg1));
5824 if (Res.first.getNode()) {
5825 processIntegerCallValue(I, Res.first, true);
5826 PendingLoads.push_back(Res.second);
5827 return true;
5828 }
5829
5830 return false;
5831}
5832
Richard Sandiford19262ee2013-08-16 11:41:43 +00005833/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5834/// form. If so, return true and lower it, otherwise return false and it
5835/// will be lowered like a normal call.
5836bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5837 // Verify that the prototype makes sense. size_t strlen(char *)
5838 if (I.getNumArgOperands() != 1)
5839 return false;
5840
5841 const Value *Arg0 = I.getArgOperand(0);
5842 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5843 return false;
5844
5845 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5846 std::pair<SDValue, SDValue> Res =
5847 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5848 getValue(Arg0), MachinePointerInfo(Arg0));
5849 if (Res.first.getNode()) {
5850 processIntegerCallValue(I, Res.first, false);
5851 PendingLoads.push_back(Res.second);
5852 return true;
5853 }
5854
5855 return false;
5856}
5857
5858/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5859/// form. If so, return true and lower it, otherwise return false and it
5860/// will be lowered like a normal call.
5861bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5862 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5863 if (I.getNumArgOperands() != 2)
5864 return false;
5865
5866 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5867 if (!Arg0->getType()->isPointerTy() ||
5868 !Arg1->getType()->isIntegerTy() ||
5869 !I.getType()->isIntegerTy())
5870 return false;
5871
5872 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5873 std::pair<SDValue, SDValue> Res =
5874 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5875 getValue(Arg0), getValue(Arg1),
5876 MachinePointerInfo(Arg0));
5877 if (Res.first.getNode()) {
5878 processIntegerCallValue(I, Res.first, false);
5879 PendingLoads.push_back(Res.second);
5880 return true;
5881 }
5882
5883 return false;
5884}
5885
Bob Wilson53624a22012-08-03 23:29:17 +00005886/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5887/// operation (as expected), translate it to an SDNode with the specified opcode
5888/// and return true.
5889bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5890 unsigned Opcode) {
5891 // Sanity check that it really is a unary floating-point call.
5892 if (I.getNumArgOperands() != 1 ||
5893 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5894 I.getType() != I.getArgOperand(0)->getType() ||
5895 !I.onlyReadsMemory())
5896 return false;
5897
5898 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005899 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson53624a22012-08-03 23:29:17 +00005900 return true;
5901}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005902
Dan Gohman46510a72010-04-15 01:51:59 +00005903void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005904 // Handle inline assembly differently.
5905 if (isa<InlineAsm>(I.getCalledValue())) {
5906 visitInlineAsm(&I);
5907 return;
5908 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005909
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005910 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005911 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 const char *RenameFn = 0;
5914 if (Function *F = I.getCalledFunction()) {
5915 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005916 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005917 if (unsigned IID = II->getIntrinsicID(F)) {
5918 RenameFn = visitIntrinsicCall(I, IID);
5919 if (!RenameFn)
5920 return;
5921 }
5922 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 if (unsigned IID = F->getIntrinsicID()) {
5924 RenameFn = visitIntrinsicCall(I, IID);
5925 if (!RenameFn)
5926 return;
5927 }
5928 }
5929
5930 // Check for well-known libc/libm calls. If the function is internal, it
5931 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005932 LibFunc::Func Func;
5933 if (!F->hasLocalLinkage() && F->hasName() &&
5934 LibInfo->getLibFunc(F->getName(), Func) &&
5935 LibInfo->hasOptimizedCodeGen(Func)) {
5936 switch (Func) {
5937 default: break;
5938 case LibFunc::copysign:
5939 case LibFunc::copysignf:
5940 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005941 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005942 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5943 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005944 I.getType() == I.getArgOperand(1)->getType() &&
5945 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005946 SDValue LHS = getValue(I.getArgOperand(0));
5947 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005948 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0d580132009-12-23 01:28:19 +00005949 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 return;
5951 }
Bob Wilson982dc842012-08-03 21:26:24 +00005952 break;
5953 case LibFunc::fabs:
5954 case LibFunc::fabsf:
5955 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005956 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005958 break;
5959 case LibFunc::sin:
5960 case LibFunc::sinf:
5961 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005962 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005964 break;
5965 case LibFunc::cos:
5966 case LibFunc::cosf:
5967 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005968 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005970 break;
5971 case LibFunc::sqrt:
5972 case LibFunc::sqrtf:
5973 case LibFunc::sqrtl:
Preston Gurdb704d232013-05-27 15:44:35 +00005974 case LibFunc::sqrt_finite:
5975 case LibFunc::sqrtf_finite:
5976 case LibFunc::sqrtl_finite:
Bob Wilson53624a22012-08-03 23:29:17 +00005977 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005978 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005979 break;
5980 case LibFunc::floor:
5981 case LibFunc::floorf:
5982 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005983 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005984 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005985 break;
5986 case LibFunc::nearbyint:
5987 case LibFunc::nearbyintf:
5988 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005989 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005990 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005991 break;
5992 case LibFunc::ceil:
5993 case LibFunc::ceilf:
5994 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005995 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005996 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005997 break;
5998 case LibFunc::rint:
5999 case LibFunc::rintf:
6000 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00006001 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00006002 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006003 break;
Hal Finkel41418d12013-08-07 22:49:12 +00006004 case LibFunc::round:
6005 case LibFunc::roundf:
6006 case LibFunc::roundl:
6007 if (visitUnaryFloatCall(I, ISD::FROUND))
6008 return;
6009 break;
Bob Wilson982dc842012-08-03 21:26:24 +00006010 case LibFunc::trunc:
6011 case LibFunc::truncf:
6012 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00006013 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00006014 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006015 break;
6016 case LibFunc::log2:
6017 case LibFunc::log2f:
6018 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00006019 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00006020 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006021 break;
6022 case LibFunc::exp2:
6023 case LibFunc::exp2f:
6024 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00006025 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00006026 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006027 break;
6028 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00006029 if (visitMemCmpCall(I))
6030 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006031 break;
Richard Sandiford8c201582013-08-20 09:38:48 +00006032 case LibFunc::memchr:
6033 if (visitMemChrCall(I))
6034 return;
6035 break;
Richard Sandiford4fc73552013-08-16 11:29:37 +00006036 case LibFunc::strcpy:
6037 if (visitStrCpyCall(I, false))
6038 return;
6039 break;
6040 case LibFunc::stpcpy:
6041 if (visitStrCpyCall(I, true))
6042 return;
6043 break;
Richard Sandiforde1b2af72013-08-16 11:21:54 +00006044 case LibFunc::strcmp:
6045 if (visitStrCmpCall(I))
6046 return;
6047 break;
Richard Sandiford19262ee2013-08-16 11:41:43 +00006048 case LibFunc::strlen:
6049 if (visitStrLenCall(I))
6050 return;
6051 break;
6052 case LibFunc::strnlen:
6053 if (visitStrNLenCall(I))
6054 return;
6055 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 }
6057 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 SDValue Callee;
6061 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00006062 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 else
Bill Wendlingba54bca2013-06-19 21:36:55 +00006064 Callee = DAG.getExternalSymbol(RenameFn,
6065 TM.getTargetLowering()->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066
Bill Wendling0d580132009-12-23 01:28:19 +00006067 // Check if we can potentially perform a tail call. More detailed checking is
6068 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00006069 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070}
6071
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006072namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00006073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006074/// AsmOperandInfo - This contains information for each constraint that we are
6075/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006076class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00006077public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006078 /// CallOperand - If this is the result output operand or a clobber
6079 /// this is null, otherwise it is the incoming operand to the CallInst.
6080 /// This gets modified as the asm is processed.
6081 SDValue CallOperand;
6082
6083 /// AssignedRegs - If this is a register or register class operand, this
6084 /// contains the set of register corresponding to the operand.
6085 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006086
John Thompsoneac6e1d2010-09-13 18:15:37 +00006087 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
6089 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Owen Andersone50ed302009-08-10 22:56:29 +00006091 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00006092 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006094 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00006095 const TargetLowering &TLI,
Stephen Hines36b56882014-04-23 16:57:46 -07006096 const DataLayout *DL) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00006097 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006098
Chris Lattner81249c92008-10-17 17:05:25 +00006099 if (isa<BasicBlock>(CallOperandVal))
6100 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006101
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006102 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006103
Eric Christophercef81b72011-05-09 20:04:43 +00006104 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00006105 // If this is an indirect operand, the operand is a pointer to the
6106 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00006107 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006108 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00006109 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00006110 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00006111 OpTy = PtrTy->getElementType();
6112 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006113
Eric Christophercef81b72011-05-09 20:04:43 +00006114 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006115 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00006116 if (STy->getNumElements() == 1)
6117 OpTy = STy->getElementType(0);
6118
Chris Lattner81249c92008-10-17 17:05:25 +00006119 // If OpTy is not a single value, it may be a struct/union that we
6120 // can tile with integers.
6121 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Stephen Hines36b56882014-04-23 16:57:46 -07006122 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner81249c92008-10-17 17:05:25 +00006123 switch (BitSize) {
6124 default: break;
6125 case 1:
6126 case 8:
6127 case 16:
6128 case 32:
6129 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00006130 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00006131 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00006132 break;
6133 }
6134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006135
Chris Lattner81249c92008-10-17 17:05:25 +00006136 return TLI.getValueType(OpTy, true);
6137 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138};
Dan Gohman462f6b52010-05-29 17:53:24 +00006139
John Thompson44ab89e2010-10-29 17:29:13 +00006140typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6141
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006142} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006144/// GetRegistersForValue - Assign registers (virtual or physical) for the
6145/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00006146/// register allocator to handle the assignment process. However, if the asm
6147/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148/// allocation. This produces generally horrible, but correct, code.
6149///
6150/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006152static void GetRegistersForValue(SelectionDAG &DAG,
6153 const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006154 SDLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006155 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006156 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00006157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 MachineFunction &MF = DAG.getMachineFunction();
6159 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 // If this is a constraint for a single physreg, or a constraint for a
6162 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006163 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6165 OpInfo.ConstraintVT);
6166
6167 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00006169 // If this is a FP input in an integer register (or visa versa) insert a bit
6170 // cast of the input value. More generally, handle any case where the input
6171 // value disagrees with the register class we plan to stick this in.
6172 if (OpInfo.Type == InlineAsm::isInput &&
6173 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00006174 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00006175 // types are identical size, use a bitcast to convert (e.g. two differing
6176 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006177 MVT RegVT = *PhysReg.second->vt_begin();
Stephen Hines36b56882014-04-23 16:57:46 -07006178 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006179 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006180 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00006181 OpInfo.ConstraintVT = RegVT;
6182 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6183 // If the input is a FP value and we want it in FP registers, do a
6184 // bitcast to the corresponding integer type. This turns an f64 value
6185 // into i64, which can be passed with two i32 values on a 32-bit
6186 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006187 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006188 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006189 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00006190 OpInfo.ConstraintVT = RegVT;
6191 }
6192 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006193
Owen Anderson23b9b192009-08-12 00:36:31 +00006194 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00006195 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006196
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006197 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00006198 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199
6200 // If this is a constraint for a specific physical register, like {r17},
6201 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006202 if (unsigned AssignedReg = PhysReg.first) {
6203 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00006204 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006205 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 // Get the actual register value type. This is important, because the user
6208 // may have asked for (e.g.) the AX register in i32 type. We need to
6209 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006210 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006213 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214
6215 // If this is an expanded reference, add the rest of the regs to Regs.
6216 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006217 TargetRegisterClass::iterator I = RC->begin();
6218 for (; *I != AssignedReg; ++I)
6219 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 // Already added the first reg.
6222 --NumRegs; ++I;
6223 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006224 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225 Regs.push_back(*I);
6226 }
6227 }
Bill Wendling651ad132009-12-22 01:25:10 +00006228
Dan Gohman7451d3e2010-05-29 17:03:36 +00006229 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 return;
6231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 // Otherwise, if this was a reference to an LLVM register class, create vregs
6234 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00006235 if (const TargetRegisterClass *RC = PhysReg.second) {
6236 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00006238 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006239
Evan Chengfb112882009-03-23 08:01:15 +00006240 // Create the appropriate number of virtual registers.
6241 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6242 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00006243 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006244
Dan Gohman7451d3e2010-05-29 17:03:36 +00006245 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00006246 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006249 // Otherwise, we couldn't allocate enough registers for this.
6250}
6251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252/// visitInlineAsm - Handle a call to an InlineAsm object.
6253///
Dan Gohman46510a72010-04-15 01:51:59 +00006254void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6255 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256
6257 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00006258 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006259
Bill Wendlingba54bca2013-06-19 21:36:55 +00006260 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengce1cdac2011-05-06 20:52:23 +00006261 TargetLowering::AsmOperandInfoVector
Bill Wendlingba54bca2013-06-19 21:36:55 +00006262 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengce1cdac2011-05-06 20:52:23 +00006263
John Thompsoneac6e1d2010-09-13 18:15:37 +00006264 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00006265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6267 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006268 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6269 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006270 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00006271
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00006272 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006273
6274 // Compute the value type for each operand.
6275 switch (OpInfo.Type) {
6276 case InlineAsm::isOutput:
6277 // Indirect outputs just consume an argument.
6278 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00006279 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006280 break;
6281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283 // The return value of the call is this value. As such, there is no
6284 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00006285 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006286 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006287 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 } else {
6289 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00006290 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006291 }
6292 ++ResNo;
6293 break;
6294 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00006295 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006296 break;
6297 case InlineAsm::isClobber:
6298 // Nothing to do.
6299 break;
6300 }
6301
6302 // If this is an input or an indirect output, process the call argument.
6303 // BasicBlocks are labels, currently appearing only in asm's.
6304 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00006305 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006306 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00006307 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006310
Stephen Hines36b56882014-04-23 16:57:46 -07006311 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00006312 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00006316
John Thompsoneac6e1d2010-09-13 18:15:37 +00006317 // Indirect operand accesses access memory.
6318 if (OpInfo.isIndirect)
6319 hasMemory = true;
6320 else {
6321 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006322 TargetLowering::ConstraintType
Bill Wendlingba54bca2013-06-19 21:36:55 +00006323 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00006324 if (CType == TargetLowering::C_Memory) {
6325 hasMemory = true;
6326 break;
6327 }
6328 }
6329 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006330 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006331
John Thompsoneac6e1d2010-09-13 18:15:37 +00006332 SDValue Chain, Flag;
6333
6334 // We won't need to flush pending loads if this asm doesn't touch
6335 // memory and is nonvolatile.
6336 if (hasMemory || IA->hasSideEffects())
6337 Chain = getRoot();
6338 else
6339 Chain = DAG.getRoot();
6340
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006341 // Second pass over the constraints: compute which constraint option to use
6342 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006343 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006344 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006345
John Thompson54584742010-09-24 22:24:05 +00006346 // If this is an output operand with a matching input operand, look up the
6347 // matching input. If their types mismatch, e.g. one is an integer, the
6348 // other is floating point, or their sizes are different, flag it as an
6349 // error.
6350 if (OpInfo.hasMatchingInput()) {
6351 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00006352
John Thompson54584742010-09-24 22:24:05 +00006353 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00006354 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlingba54bca2013-06-19 21:36:55 +00006355 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6356 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00006357 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlingba54bca2013-06-19 21:36:55 +00006358 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6359 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006360 if ((OpInfo.ConstraintVT.isInteger() !=
6361 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006362 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006363 report_fatal_error("Unsupported asm: input constraint"
6364 " with a matching output constraint of"
6365 " incompatible type!");
6366 }
6367 Input.ConstraintVT = OpInfo.ConstraintVT;
6368 }
6369 }
6370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 // Compute the constraint code and ConstraintType to use.
Bill Wendlingba54bca2013-06-19 21:36:55 +00006372 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373
Eric Christopherfffe3632013-01-11 18:12:39 +00006374 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6375 OpInfo.Type == InlineAsm::isClobber)
6376 continue;
6377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 // If this is a memory input, and if the operand is not indirect, do what we
6379 // need to to provide an address for the memory input.
6380 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6381 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006382 assert((OpInfo.isMultipleAlternative ||
6383 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006386 // Memory operands really want the address of the value. If we don't have
6387 // an indirect input, put it in the constpool if we can, otherwise spill
6388 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006389 // TODO: This isn't quite right. We need to handle these according to
6390 // the addressing mode that the constraint wants. Also, this may take
6391 // an additional register for the computation and we don't want that
6392 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 // If the operand is a float, integer, or vector constant, spill to a
6395 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006396 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006398 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlingba54bca2013-06-19 21:36:55 +00006400 TLI->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 } else {
6402 // Otherwise, create a stack slot and emit a store to it before the
6403 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006404 Type *Ty = OpVal->getType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00006405 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6406 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006408 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlingba54bca2013-06-19 21:36:55 +00006409 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006410 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006411 OpInfo.CallOperand, StackSlot,
6412 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006413 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 OpInfo.CallOperand = StackSlot;
6415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 // There is no longer a Value* corresponding to this operand.
6418 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 // It is now an indirect operand.
6421 OpInfo.isIndirect = true;
6422 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 // If this constraint is for a specific register, allocate it before
6425 // anything else.
6426 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlingba54bca2013-06-19 21:36:55 +00006427 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006431 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6433 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435 // C_Register operands have already been allocated, Other/Memory don't need
6436 // to be.
6437 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlingba54bca2013-06-19 21:36:55 +00006438 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006439 }
6440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6442 std::vector<SDValue> AsmNodeOperands;
6443 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6444 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006445 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00006446 TLI->getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006447
Chris Lattnerdecc2672010-04-07 05:20:54 +00006448 // If we have a !srcloc metadata node associated with it, we want to attach
6449 // this to the ultimately generated inline asm machineinstr. To do this, we
6450 // pass in the third operand as this (potentially null) inline asm MDNode.
6451 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6452 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006453
Chad Rosier3d716882012-10-30 19:11:54 +00006454 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6455 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006456 unsigned ExtraInfo = 0;
6457 if (IA->hasSideEffects())
6458 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6459 if (IA->isAlignStack())
6460 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006461 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006462 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006463
6464 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6465 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6466 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6467
6468 // Compute the constraint code and ConstraintType to use.
Bill Wendlingba54bca2013-06-19 21:36:55 +00006469 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier3d716882012-10-30 19:11:54 +00006470
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006471 // Ideally, we would only check against memory constraints. However, the
6472 // meaning of an other constraint can be target-specific and we can't easily
6473 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6474 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006475 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6476 OpInfo.ConstraintType == TargetLowering::C_Other) {
6477 if (OpInfo.Type == InlineAsm::isInput)
6478 ExtraInfo |= InlineAsm::Extra_MayLoad;
6479 else if (OpInfo.Type == InlineAsm::isOutput)
6480 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopherfffe3632013-01-11 18:12:39 +00006481 else if (OpInfo.Type == InlineAsm::isClobber)
6482 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier3d716882012-10-30 19:11:54 +00006483 }
6484 }
6485
Evan Chengc36b7062011-01-07 23:50:32 +00006486 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006487 TLI->getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006489 // Loop over all of the inputs, copying the operand values into the
6490 // appropriate registers and processing the output regs.
6491 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006493 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6494 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006496 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6497 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6498
6499 switch (OpInfo.Type) {
6500 case InlineAsm::isOutput: {
6501 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6502 OpInfo.ConstraintType != TargetLowering::C_Register) {
6503 // Memory output, or 'other' output (e.g. 'X' constraint).
6504 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6505
6506 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006507 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6508 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006509 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006510 AsmNodeOperands.push_back(OpInfo.CallOperand);
6511 break;
6512 }
6513
6514 // Otherwise, this is a register or register class output.
6515
6516 // Copy the output from the appropriate register. Find a register that
6517 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006518 if (OpInfo.AssignedRegs.Regs.empty()) {
6519 LLVMContext &Ctx = *DAG.getContext();
Stephen Lin155615d2013-07-08 00:37:03 +00006520 Ctx.emitError(CS.getInstruction(),
Chris Lattnerfcd70902012-01-03 23:51:01 +00006521 "couldn't allocate output register for constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006522 Twine(OpInfo.ConstraintCode) + "'");
6523 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006524 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006525
6526 // If this is an indirect operand, store through the pointer after the
6527 // asm.
6528 if (OpInfo.isIndirect) {
6529 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6530 OpInfo.CallOperandVal));
6531 } else {
6532 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006533 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006534 // Concatenate this output onto the outputs list.
6535 RetValRegs.append(OpInfo.AssignedRegs);
6536 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538 // Add information to the INLINEASM node to know that this register is
6539 // set.
Eric Christopherb0bee812013-07-30 22:50:44 +00006540 OpInfo.AssignedRegs
6541 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6542 ? InlineAsm::Kind_RegDefEarlyClobber
6543 : InlineAsm::Kind_RegDef,
6544 false, 0, DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006545 break;
6546 }
6547 case InlineAsm::isInput: {
6548 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006549
Chris Lattner6bdcda32008-10-17 16:47:46 +00006550 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006551 // If this is required to match an output register we have already set,
6552 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006553 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006555 // Scan until we find the definition we already emitted of this operand.
6556 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006557 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006558 for (; OperandNo; --OperandNo) {
6559 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006560 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006561 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006562 assert((InlineAsm::isRegDefKind(OpFlag) ||
6563 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6564 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006565 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006566 }
6567
Evan Cheng697cbbf2009-03-20 18:03:34 +00006568 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006569 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006570 if (InlineAsm::isRegDefKind(OpFlag) ||
6571 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006572 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006573 if (OpInfo.isIndirect) {
6574 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006575 LLVMContext &Ctx = *DAG.getContext();
Eric Christopher1a54c572013-07-31 01:26:24 +00006576 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6577 " don't know how to handle tied "
6578 "indirect register inputs");
6579 return;
Chris Lattner6129c372010-04-08 00:09:16 +00006580 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006582 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006584 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006585 MatchedRegs.RegVTs.push_back(RegVT);
6586 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006587 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier2871ba92013-04-24 22:53:10 +00006588 i != e; ++i) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006589 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier2871ba92013-04-24 22:53:10 +00006590 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6591 else {
6592 LLVMContext &Ctx = *DAG.getContext();
Eric Christopher1a54c572013-07-31 01:26:24 +00006593 Ctx.emitError(CS.getInstruction(),
6594 "inline asm error: This value"
Chad Rosier2871ba92013-04-24 22:53:10 +00006595 " type register class is not natively supported!");
Eric Christopher1a54c572013-07-31 01:26:24 +00006596 return;
Chad Rosier2871ba92013-04-24 22:53:10 +00006597 }
6598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006599 // Use the produced MatchedRegs object to
Andrew Trickac6d9be2013-05-25 02:42:55 +00006600 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006601 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006602 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006603 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006604 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006605 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006606 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006607
Chris Lattnerdecc2672010-04-07 05:20:54 +00006608 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6609 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6610 "Unexpected number of operands");
6611 // Add information to the INLINEASM node to know about this input.
6612 // See InlineAsm.h isUseOperandTiedToDef.
6613 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6614 OpInfo.getMatchedOperand());
6615 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006616 TLI->getPointerTy()));
Chris Lattnerdecc2672010-04-07 05:20:54 +00006617 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6618 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006619 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006620
Dale Johannesenb5611a62010-07-13 20:17:05 +00006621 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006622 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6623 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006624 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006625
Dale Johannesenb5611a62010-07-13 20:17:05 +00006626 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006627 std::vector<SDValue> Ops;
Bill Wendlingba54bca2013-06-19 21:36:55 +00006628 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6629 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006630 if (Ops.empty()) {
6631 LLVMContext &Ctx = *DAG.getContext();
6632 Ctx.emitError(CS.getInstruction(),
6633 "invalid operand for inline asm constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006634 Twine(OpInfo.ConstraintCode) + "'");
6635 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006636 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006638 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006639 unsigned ResOpType =
6640 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006641 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006642 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006643 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6644 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006645 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006646
Chris Lattnerdecc2672010-04-07 05:20:54 +00006647 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006648 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00006649 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006650 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006652 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006653 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006654 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006655 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006656 AsmNodeOperands.push_back(InOperandVal);
6657 break;
6658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006660 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6661 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6662 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006663
6664 // TODO: Support this.
6665 if (OpInfo.isIndirect) {
6666 LLVMContext &Ctx = *DAG.getContext();
6667 Ctx.emitError(CS.getInstruction(),
6668 "Don't know how to handle indirect register inputs yet "
Eric Christopher1a54c572013-07-31 01:26:24 +00006669 "for constraint '" +
6670 Twine(OpInfo.ConstraintCode) + "'");
6671 return;
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006672 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006673
6674 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006675 if (OpInfo.AssignedRegs.Regs.empty()) {
6676 LLVMContext &Ctx = *DAG.getContext();
Stephen Lin155615d2013-07-08 00:37:03 +00006677 Ctx.emitError(CS.getInstruction(),
Chris Lattnerfcd70902012-01-03 23:51:01 +00006678 "couldn't allocate input reg for constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006679 Twine(OpInfo.ConstraintCode) + "'");
6680 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006681 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006682
Andrew Trickac6d9be2013-05-25 02:42:55 +00006683 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006684 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006685
Chris Lattnerdecc2672010-04-07 05:20:54 +00006686 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006687 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006688 break;
6689 }
6690 case InlineAsm::isClobber: {
6691 // Add the clobbered value to the operand list, so that the register
6692 // allocator is aware that the physreg got clobbered.
6693 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006694 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006695 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006696 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006697 break;
6698 }
6699 }
6700 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006701
Chris Lattnerdecc2672010-04-07 05:20:54 +00006702 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006703 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006704 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006705
Andrew Trickac6d9be2013-05-25 02:42:55 +00006706 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006707 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006708 &AsmNodeOperands[0], AsmNodeOperands.size());
6709 Flag = Chain.getValue(1);
6710
6711 // If this asm returns a register value, copy the result from that register
6712 // and set it as the value of the call.
6713 if (!RetValRegs.Regs.empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006714 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006715 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006716
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006717 // FIXME: Why don't we do this for inline asms with MRVs?
6718 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006719 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006720
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006721 // If any of the results of the inline asm is a vector, it may have the
6722 // wrong width/num elts. This can happen for register classes that can
6723 // contain multiple different value types. The preg or vreg allocated may
6724 // not have the same VT as was expected. Convert it to the right type
6725 // with bit_convert.
6726 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006727 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006728 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006729
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006730 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006731 ResultType.isInteger() && Val.getValueType().isInteger()) {
6732 // If a result value was tied to an input value, the computed result may
6733 // have a wider width than the expected result. Extract the relevant
6734 // portion.
Andrew Trickac6d9be2013-05-25 02:42:55 +00006735 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006736 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006737
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006738 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006739 }
Dan Gohman95915732008-10-18 01:03:45 +00006740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006741 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006742 // Don't need to use this as a chain in this case.
6743 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6744 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006745 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006746
Dan Gohman46510a72010-04-15 01:51:59 +00006747 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006749 // Process indirect outputs, first output all of the flagged copies out of
6750 // physregs.
6751 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6752 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006753 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006754 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006755 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006756 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6757 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006759 // Emit the non-flagged stores from the physregs.
6760 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006761 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006762 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling651ad132009-12-22 01:25:10 +00006763 StoresToEmit[i].first,
6764 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006765 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006766 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006767 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006768 }
6769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006770 if (!OutChains.empty())
Andrew Trickac6d9be2013-05-25 02:42:55 +00006771 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006772 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006774 DAG.setRoot(Chain);
6775}
6776
Dan Gohman46510a72010-04-15 01:51:59 +00006777void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006778 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006779 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006780 getValue(I.getArgOperand(0)),
6781 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782}
6783
Dan Gohman46510a72010-04-15 01:51:59 +00006784void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006785 const TargetLowering *TLI = TM.getTargetLowering();
Stephen Hines36b56882014-04-23 16:57:46 -07006786 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlingba54bca2013-06-19 21:36:55 +00006787 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00006788 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006789 DAG.getSrcValue(I.getOperand(0)),
Stephen Hines36b56882014-04-23 16:57:46 -07006790 DL.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006791 setValue(&I, V);
6792 DAG.setRoot(V.getValue(1));
6793}
6794
Dan Gohman46510a72010-04-15 01:51:59 +00006795void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006796 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006797 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006798 getValue(I.getArgOperand(0)),
6799 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006800}
6801
Dan Gohman46510a72010-04-15 01:51:59 +00006802void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006803 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006804 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006805 getValue(I.getArgOperand(0)),
6806 getValue(I.getArgOperand(1)),
6807 DAG.getSrcValue(I.getArgOperand(0)),
6808 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006809}
6810
Andrew Trick2343e3b2013-10-31 17:18:24 +00006811/// \brief Lower an argument list according to the target calling convention.
6812///
6813/// \return A tuple of <return-value, token-chain>
6814///
6815/// This is a helper for lowering intrinsics that follow a target calling
6816/// convention or require stack pointer adjustment. Only a subset of the
6817/// intrinsic's operands need to participate in the calling convention.
6818std::pair<SDValue, SDValue>
6819SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006820 unsigned NumArgs, SDValue Callee,
6821 bool useVoidTy) {
Andrew Trick2343e3b2013-10-31 17:18:24 +00006822 TargetLowering::ArgListTy Args;
6823 Args.reserve(NumArgs);
6824
6825 // Populate the argument list.
6826 // Attributes for args start at offset 1, after the return attribute.
6827 ImmutableCallSite CS(&CI);
6828 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6829 ArgI != ArgE; ++ArgI) {
6830 const Value *V = CI.getOperand(ArgI);
6831
6832 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6833
6834 TargetLowering::ArgListEntry Entry;
6835 Entry.Node = getValue(V);
6836 Entry.Ty = V->getType();
6837 Entry.setAttributes(&CS, AttrI);
6838 Args.push_back(Entry);
6839 }
6840
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006841 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6842 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6843 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6844 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick2343e3b2013-10-31 17:18:24 +00006845 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6846
6847 const TargetLowering *TLI = TM.getTargetLowering();
6848 return TLI->LowerCallTo(CLI);
6849}
6850
Stephen Hines36b56882014-04-23 16:57:46 -07006851/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6852/// or patchpoint target node's operand list.
6853///
6854/// Constants are converted to TargetConstants purely as an optimization to
6855/// avoid constant materialization and register allocation.
6856///
6857/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6858/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6859/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6860/// address materialization and register allocation, but may also be required
6861/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6862/// alloca in the entry block, then the runtime may assume that the alloca's
6863/// StackMap location can be read immediately after compilation and that the
6864/// location is valid at any point during execution (this is similar to the
6865/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6866/// only available in a register, then the runtime would need to trap when
6867/// execution reaches the StackMap in order to read the alloca's location.
6868static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6869 SmallVectorImpl<SDValue> &Ops,
6870 SelectionDAGBuilder &Builder) {
6871 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6872 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6873 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6874 Ops.push_back(
6875 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6876 Ops.push_back(
6877 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
6878 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6879 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6880 Ops.push_back(
6881 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
6882 } else
6883 Ops.push_back(OpVal);
6884 }
6885}
6886
Andrew Trick2343e3b2013-10-31 17:18:24 +00006887/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6888void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6889 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6890 // [live variables...])
6891
6892 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6893
Stephen Hines36b56882014-04-23 16:57:46 -07006894 SDValue Chain, InFlag, Callee, NullPtr;
6895 SmallVector<SDValue, 32> Ops;
Andrew Trick2343e3b2013-10-31 17:18:24 +00006896
Stephen Hines36b56882014-04-23 16:57:46 -07006897 SDLoc DL = getCurSDLoc();
6898 Callee = getValue(CI.getCalledValue());
6899 NullPtr = DAG.getIntPtrConstant(0, true);
6900
6901 // The stackmap intrinsic only records the live variables (the arguemnts
6902 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6903 // intrinsic, this won't be lowered to a function call. This means we don't
6904 // have to worry about calling conventions and target specific lowering code.
6905 // Instead we perform the call lowering right here.
6906 //
6907 // chain, flag = CALLSEQ_START(chain, 0)
6908 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6909 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6910 //
6911 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6912 InFlag = Chain.getValue(1);
6913
6914 // Add the <id> and <numBytes> constants.
6915 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6916 Ops.push_back(DAG.getTargetConstant(
6917 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6918 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6919 Ops.push_back(DAG.getTargetConstant(
6920 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
6921
6922 // Push live variables for the stack map.
6923 addStackMapLiveVars(CI, 2, Ops, *this);
6924
6925 // We are not pushing any register mask info here on the operands list,
6926 // because the stackmap doesn't clobber anything.
6927
6928 // Push the chain and the glue flag.
6929 Ops.push_back(Chain);
6930 Ops.push_back(InFlag);
6931
6932 // Create the STACKMAP node.
6933 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6934 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6935 Chain = SDValue(SM, 0);
6936 InFlag = Chain.getValue(1);
6937
6938 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
6939
6940 // Stackmaps don't generate values, so nothing goes into the NodeMap.
6941
Andrew Trick2343e3b2013-10-31 17:18:24 +00006942 // Set the root to the target-lowered call chain.
Andrew Trick2343e3b2013-10-31 17:18:24 +00006943 DAG.setRoot(Chain);
6944
Stephen Hines36b56882014-04-23 16:57:46 -07006945 // Inform the Frame Information that we have a stackmap in this function.
6946 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006947}
6948
6949/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6950void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Stephen Hines36b56882014-04-23 16:57:46 -07006951 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick72cf01c2013-11-14 06:54:10 +00006952 // i32 <numBytes>,
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006953 // i8* <target>,
6954 // i32 <numArgs>,
6955 // [Args...],
6956 // [live variables...])
Andrew Trick2343e3b2013-10-31 17:18:24 +00006957
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00006958 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006959 bool isAnyRegCC = CC == CallingConv::AnyReg;
6960 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006961 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6962
6963 // Get the real number of arguments participating in the call <numArgs>
Stephen Hines36b56882014-04-23 16:57:46 -07006964 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6965 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006966
6967 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Stephen Hines36b56882014-04-23 16:57:46 -07006968 // Intrinsics include all meta-operands up to but not including CC.
6969 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6970 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick2343e3b2013-10-31 17:18:24 +00006971 "Not enough arguments provided to the patchpoint intrinsic");
6972
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006973 // For AnyRegCC the arguments are lowered later on manually.
6974 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick2343e3b2013-10-31 17:18:24 +00006975 std::pair<SDValue, SDValue> Result =
Stephen Hines36b56882014-04-23 16:57:46 -07006976 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006977
Andrew Trick2343e3b2013-10-31 17:18:24 +00006978 // Set the root to the target-lowered call chain.
6979 SDValue Chain = Result.second;
6980 DAG.setRoot(Chain);
6981
6982 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006983 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6984 CallEnd = CallEnd->getOperand(0).getNode();
6985
Andrew Trick2343e3b2013-10-31 17:18:24 +00006986 /// Get a call instruction from the call sequence chain.
6987 /// Tail calls are not allowed.
6988 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6989 "Expected a callseq node.");
6990 SDNode *Call = CallEnd->getOperand(0).getNode();
6991 bool hasGlue = Call->getGluedNode();
6992
6993 // Replace the target specific call node with the patchable intrinsic.
6994 SmallVector<SDValue, 8> Ops;
6995
Stephen Hines36b56882014-04-23 16:57:46 -07006996 // Add the <id> and <numBytes> constants.
6997 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6998 Ops.push_back(DAG.getTargetConstant(
6999 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
7000 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7001 Ops.push_back(DAG.getTargetConstant(
7002 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7003
Andrew Trick2343e3b2013-10-31 17:18:24 +00007004 // Assume that the Callee is a constant address.
Stephen Hines36b56882014-04-23 16:57:46 -07007005 // FIXME: handle function symbols in the future.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007006 Ops.push_back(
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00007007 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7008 /*isTarget=*/true));
Andrew Trick2343e3b2013-10-31 17:18:24 +00007009
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007010 // Adjust <numArgs> to account for any arguments that have been passed on the
7011 // stack instead.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007012 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007013 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7014 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7015 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7016
7017 // Add the calling convention
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00007018 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007019
7020 // Add the arguments we omitted previously. The register allocator should
7021 // place these in any free register.
7022 if (isAnyRegCC)
Stephen Hines36b56882014-04-23 16:57:46 -07007023 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007024 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick2343e3b2013-10-31 17:18:24 +00007025
Stephen Hines36b56882014-04-23 16:57:46 -07007026 // Push the arguments from the call instruction up to the register mask.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007027 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7028 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7029 Ops.push_back(*i);
7030
7031 // Push live variables for the stack map.
Stephen Hines36b56882014-04-23 16:57:46 -07007032 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick2343e3b2013-10-31 17:18:24 +00007033
7034 // Push the register mask info.
7035 if (hasGlue)
7036 Ops.push_back(*(Call->op_end()-2));
7037 else
7038 Ops.push_back(*(Call->op_end()-1));
7039
7040 // Push the chain (this is originally the first operand of the call, but
7041 // becomes now the last or second to last operand).
7042 Ops.push_back(*(Call->op_begin()));
7043
7044 // Push the glue flag (last operand).
7045 if (hasGlue)
7046 Ops.push_back(*(Call->op_end()-1));
7047
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007048 SDVTList NodeTys;
7049 if (isAnyRegCC && hasDef) {
7050 // Create the return types based on the intrinsic definition
7051 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7052 SmallVector<EVT, 3> ValueVTs;
7053 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7054 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trickdc8224d2013-11-05 22:44:04 +00007055
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007056 // There is always a chain and a glue type at the end
7057 ValueVTs.push_back(MVT::Other);
7058 ValueVTs.push_back(MVT::Glue);
7059 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
7060 } else
7061 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7062
7063 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trickdc8224d2013-11-05 22:44:04 +00007064 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7065 getCurSDLoc(), NodeTys, Ops);
7066
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007067 // Update the NodeMap.
7068 if (hasDef) {
7069 if (isAnyRegCC)
7070 setValue(&CI, SDValue(MN, 0));
7071 else
7072 setValue(&CI, Result.first);
7073 }
Andrew Trickdc8224d2013-11-05 22:44:04 +00007074
7075 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007076 // call sequence. Furthermore the location of the chain and glue can change
7077 // when the AnyReg calling convention is used and the intrinsic returns a
7078 // value.
7079 if (isAnyRegCC && hasDef) {
7080 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7081 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7082 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7083 } else
7084 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trickdc8224d2013-11-05 22:44:04 +00007085 DAG.DeleteNode(Call);
Stephen Hines36b56882014-04-23 16:57:46 -07007086
7087 // Inform the Frame Information that we have a patchpoint in this function.
7088 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick2343e3b2013-10-31 17:18:24 +00007089}
7090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007091/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00007092/// implementation, which just calls LowerCall.
7093/// FIXME: When all targets are
7094/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007095std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007096TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin3484da92013-04-30 22:49:28 +00007097 // Handle the incoming return values from the call.
7098 CLI.Ins.clear();
7099 SmallVector<EVT, 4> RetTys;
7100 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7101 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7102 EVT VT = RetTys[I];
7103 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7104 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7105 for (unsigned i = 0; i != NumRegs; ++i) {
7106 ISD::InputArg MyFlags;
7107 MyFlags.VT = RegisterVT;
Tom Stellardd0716b02013-10-23 00:44:24 +00007108 MyFlags.ArgVT = VT;
Stephen Lin3484da92013-04-30 22:49:28 +00007109 MyFlags.Used = CLI.IsReturnValueUsed;
7110 if (CLI.RetSExt)
7111 MyFlags.Flags.setSExt();
7112 if (CLI.RetZExt)
7113 MyFlags.Flags.setZExt();
7114 if (CLI.IsInReg)
7115 MyFlags.Flags.setInReg();
7116 CLI.Ins.push_back(MyFlags);
7117 }
7118 }
7119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007120 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007121 CLI.Outs.clear();
7122 CLI.OutVals.clear();
7123 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007124 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00007125 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007126 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7127 for (unsigned Value = 0, NumValues = ValueVTs.size();
7128 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00007129 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007130 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00007131 SDValue Op = SDValue(Args[i].Node.getNode(),
7132 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007133 ISD::ArgFlagsTy Flags;
7134 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00007135 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007136
7137 if (Args[i].isZExt)
7138 Flags.setZExt();
7139 if (Args[i].isSExt)
7140 Flags.setSExt();
7141 if (Args[i].isInReg)
7142 Flags.setInReg();
7143 if (Args[i].isSRet)
7144 Flags.setSRet();
Stephen Hines36b56882014-04-23 16:57:46 -07007145 if (Args[i].isByVal)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007146 Flags.setByVal();
Stephen Hines36b56882014-04-23 16:57:46 -07007147 if (Args[i].isInAlloca) {
7148 Flags.setInAlloca();
7149 // Set the byval flag for CCAssignFn callbacks that don't know about
7150 // inalloca. This way we can know how many bytes we should've allocated
7151 // and how many bytes a callee cleanup function will pop. If we port
7152 // inalloca to more targets, we'll have to add custom inalloca handling
7153 // in the various CC lowering callbacks.
7154 Flags.setByVal();
7155 }
7156 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007157 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7158 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00007159 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007160 // For ByVal, alignment should come from FE. BE will guess if this
7161 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00007162 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007163 if (Args[i].Alignment)
7164 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00007165 else
7166 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007167 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007168 }
7169 if (Args[i].isNest)
7170 Flags.setNest();
7171 Flags.setOrigAlign(OriginalAlignment);
7172
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00007173 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007174 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007175 SmallVector<SDValue, 4> Parts(NumParts);
7176 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7177
7178 if (Args[i].isSExt)
7179 ExtendKind = ISD::SIGN_EXTEND;
7180 else if (Args[i].isZExt)
7181 ExtendKind = ISD::ZERO_EXTEND;
7182
Stephen Lin3484da92013-04-30 22:49:28 +00007183 // Conservatively only handle 'returned' on non-vectors for now
7184 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7185 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7186 "unexpected use of 'returned'");
7187 // Before passing 'returned' to the target lowering code, ensure that
7188 // either the register MVT and the actual EVT are the same size or that
7189 // the return value and argument are extended in the same way; in these
7190 // cases it's safe to pass the argument register value unchanged as the
7191 // return register value (although it's at the target's option whether
7192 // to do so)
7193 // TODO: allow code generation to take advantage of partially preserved
7194 // registers rather than clobbering the entire register when the
7195 // parameter extension method is not compatible with the return
7196 // extension method
7197 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7198 (ExtendKind != ISD::ANY_EXTEND &&
7199 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7200 Flags.setReturned();
7201 }
7202
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007203 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00007204 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007205
Dan Gohman98ca4f22009-08-05 01:29:28 +00007206 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007207 // if it isn't first piece, alignment must be 1
Tom Stellardd0716b02013-10-23 00:44:24 +00007208 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren0a1544d2012-11-01 23:49:58 +00007209 i < CLI.NumFixedArgs,
7210 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007211 if (NumParts > 1 && j == 0)
7212 MyFlags.Flags.setSplit();
7213 else if (j != 0)
7214 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007215
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007216 CLI.Outs.push_back(MyFlags);
7217 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007218 }
7219 }
7220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007221
Dan Gohman98ca4f22009-08-05 01:29:28 +00007222 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007223 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00007224
7225 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007226 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00007227 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007228 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00007229 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007230 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00007231 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00007232
7233 // For a tail call, the return value is merely live-out and there aren't
7234 // any nodes in the DAG representing it. Return a special value to
7235 // indicate that a tail call has been emitted and no more Instructions
7236 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007237 if (CLI.IsTailCall) {
7238 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007239 return std::make_pair(SDValue(), SDValue());
7240 }
7241
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007242 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00007243 assert(InVals[i].getNode() &&
7244 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007245 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00007246 "LowerCall emitted a value with the wrong type!");
7247 });
7248
Dan Gohman98ca4f22009-08-05 01:29:28 +00007249 // Collect the legal value parts into potentially illegal values
7250 // that correspond to the original function's return values.
7251 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007252 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00007253 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007254 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00007255 AssertOp = ISD::AssertZext;
7256 SmallVector<SDValue, 4> ReturnValues;
7257 unsigned CurReg = 0;
7258 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00007259 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00007260 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007261 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007262
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007263 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00007264 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00007265 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007266 CurReg += NumRegs;
7267 }
7268
7269 // For a function returning void, there is no return value. We can't create
7270 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00007271 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007272 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007273 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007274
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007275 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
7276 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00007277 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007278 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007279}
7280
Duncan Sands9fbc7e22009-01-21 09:00:29 +00007281void TargetLowering::LowerOperationWrapper(SDNode *N,
7282 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007283 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00007284 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00007285 if (Res.getNode())
7286 Results.push_back(Res);
7287}
7288
Dan Gohmand858e902010-04-17 15:26:15 +00007289SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00007290 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007291}
7292
Dan Gohman46510a72010-04-15 01:51:59 +00007293void
7294SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00007295 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007296 assert((Op.getOpcode() != ISD::CopyFromReg ||
7297 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7298 "Copy from a reg to the same reg!");
7299 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7300
Bill Wendlingba54bca2013-06-19 21:36:55 +00007301 const TargetLowering *TLI = TM.getTargetLowering();
7302 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007303 SDValue Chain = DAG.getEntryNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007304 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007305 PendingExports.push_back(Chain);
7306}
7307
7308#include "llvm/CodeGen/SelectionDAGISel.h"
7309
Eli Friedman23d32432011-05-05 16:53:34 +00007310/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7311/// entry block, return true. This includes arguments used by switches, since
7312/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007313static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00007314 // With FastISel active, we may be splitting blocks, so force creation
7315 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007316 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00007317 return A->use_empty();
7318
7319 const BasicBlock *Entry = A->getParent()->begin();
Stephen Hines36b56882014-04-23 16:57:46 -07007320 for (const User *U : A->users())
Eli Friedman23d32432011-05-05 16:53:34 +00007321 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7322 return false; // Use not in entry block.
Stephen Hines36b56882014-04-23 16:57:46 -07007323
Eli Friedman23d32432011-05-05 16:53:34 +00007324 return true;
7325}
7326
Eli Bendersky6437d382013-02-28 23:09:18 +00007327void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman2048b852009-11-23 18:04:58 +00007328 SelectionDAG &DAG = SDB->DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007329 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlingba54bca2013-06-19 21:36:55 +00007330 const TargetLowering *TLI = getTargetLowering();
Stephen Hines36b56882014-04-23 16:57:46 -07007331 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007332 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007333
Dan Gohman7451d3e2010-05-29 17:03:36 +00007334 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007335 // Put in an sret pointer parameter before all the other parameters.
7336 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00007337 ComputeValueVTs(*getTargetLowering(),
7338 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007339
7340 // NOTE: Assuming that a pointer will never break down to more than one VT
7341 // or one register.
7342 ISD::ArgFlagsTy Flags;
7343 Flags.setSRet();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007344 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellardd0716b02013-10-23 00:44:24 +00007345 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007346 Ins.push_back(RetArg);
7347 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00007348
Dan Gohman98ca4f22009-08-05 01:29:28 +00007349 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007350 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00007351 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00007352 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00007353 SmallVector<EVT, 4> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007354 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007355 bool isArgValueUsed = !I->use_empty();
Tom Stellardd0716b02013-10-23 00:44:24 +00007356 unsigned PartBase = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00007357 for (unsigned Value = 0, NumValues = ValueVTs.size();
7358 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00007359 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007360 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007361 ISD::ArgFlagsTy Flags;
7362 unsigned OriginalAlignment =
Stephen Hines36b56882014-04-23 16:57:46 -07007363 DL->getABITypeAlignment(ArgTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007364
Bill Wendling39cd0c82012-12-30 12:45:13 +00007365 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007366 Flags.setZExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007367 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007368 Flags.setSExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007369 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007370 Flags.setInReg();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007371 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007372 Flags.setSRet();
Stephen Hines36b56882014-04-23 16:57:46 -07007373 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007374 Flags.setByVal();
Stephen Hines36b56882014-04-23 16:57:46 -07007375 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7376 Flags.setInAlloca();
7377 // Set the byval flag for CCAssignFn callbacks that don't know about
7378 // inalloca. This way we can know how many bytes we should've allocated
7379 // and how many bytes a callee cleanup function will pop. If we port
7380 // inalloca to more targets, we'll have to add custom inalloca handling
7381 // in the various CC lowering callbacks.
7382 Flags.setByVal();
7383 }
7384 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007385 PointerType *Ty = cast<PointerType>(I->getType());
7386 Type *ElementTy = Ty->getElementType();
Stephen Hines36b56882014-04-23 16:57:46 -07007387 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007388 // For ByVal, alignment should be passed from FE. BE will guess if
7389 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00007390 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00007391 if (F.getParamAlignment(Idx))
7392 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00007393 else
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007394 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007395 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007396 }
Bill Wendling39cd0c82012-12-30 12:45:13 +00007397 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007398 Flags.setNest();
7399 Flags.setOrigAlign(OriginalAlignment);
7400
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007401 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7402 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007403 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellardd0716b02013-10-23 00:44:24 +00007404 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7405 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007406 if (NumRegs > 1 && i == 0)
7407 MyFlags.Flags.setSplit();
7408 // if it isn't first piece, alignment must be 1
7409 else if (i > 0)
7410 MyFlags.Flags.setOrigAlign(1);
7411 Ins.push_back(MyFlags);
7412 }
Tom Stellardd0716b02013-10-23 00:44:24 +00007413 PartBase += VT.getStoreSize();
Dan Gohman98ca4f22009-08-05 01:29:28 +00007414 }
7415 }
7416
7417 // Call the target to set up the argument values.
7418 SmallVector<SDValue, 8> InVals;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007419 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7420 F.isVarArg(), Ins,
7421 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00007422
7423 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00007425 "LowerFormalArguments didn't return a valid chain!");
7426 assert(InVals.size() == Ins.size() &&
7427 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00007428 DEBUG({
7429 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7430 assert(InVals[i].getNode() &&
7431 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00007432 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00007433 "LowerFormalArguments emitted a value with the wrong type!");
7434 }
7435 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00007436
Dan Gohman5e866062009-08-06 15:37:27 +00007437 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007438 DAG.setRoot(NewRoot);
7439
7440 // Set up the argument values.
7441 unsigned i = 0;
7442 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00007443 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007444 // Create a virtual register for the sret pointer, and put in a copy
7445 // from the sret argument into it.
7446 SmallVector<EVT, 1> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007447 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00007448 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007449 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007450 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00007451 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00007452 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007453
Dan Gohman2048b852009-11-23 18:04:58 +00007454 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007455 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007456 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00007457 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007458 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00007459 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007460 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00007461
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007462 // i indexes lowered arguments. Bump it past the hidden sret argument.
7463 // Idx indexes LLVM arguments. Don't touch it.
7464 ++i;
7465 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007466
Dan Gohman46510a72010-04-15 01:51:59 +00007467 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00007468 ++I, ++Idx) {
7469 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00007470 SmallVector<EVT, 4> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007471 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007472 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00007473
7474 // If this argument is unused then remember its value. It is used to generate
7475 // debugging information.
Adrian Prantldf688032013-05-16 23:44:12 +00007476 if (I->use_empty() && NumValues) {
Devang Patel9126c0d2010-06-01 19:59:01 +00007477 SDB->setUnusedArgValue(I, InVals[i]);
7478
Adrian Prantldf688032013-05-16 23:44:12 +00007479 // Also remember any frame index for use in FastISel.
7480 if (FrameIndexSDNode *FI =
7481 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7482 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7483 }
7484
Eli Friedman23d32432011-05-05 16:53:34 +00007485 for (unsigned Val = 0; Val != NumValues; ++Val) {
7486 EVT VT = ValueVTs[Val];
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007487 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7488 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007489
7490 if (!I->use_empty()) {
7491 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling39cd0c82012-12-30 12:45:13 +00007492 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007493 AssertOp = ISD::AssertSext;
Bill Wendling39cd0c82012-12-30 12:45:13 +00007494 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007495 AssertOp = ISD::AssertZext;
7496
Bill Wendling46ada192010-03-02 01:55:18 +00007497 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00007498 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00007499 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007500 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007501
Dan Gohman98ca4f22009-08-05 01:29:28 +00007502 i += NumParts;
7503 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007504
Eli Friedman23d32432011-05-05 16:53:34 +00007505 // We don't need to do anything else for unused arguments.
7506 if (ArgValues.empty())
7507 continue;
7508
Devang Patel9aee3352011-09-08 22:59:09 +00007509 // Note down frame index.
7510 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00007511 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00007512 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00007513
Eli Friedman23d32432011-05-05 16:53:34 +00007514 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007515 SDB->getCurSDLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00007516
Eli Friedman23d32432011-05-05 16:53:34 +00007517 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007518 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lin155615d2013-07-08 00:37:03 +00007519 if (LoadSDNode *LNode =
Devang Patel9aee3352011-09-08 22:59:09 +00007520 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7521 if (FrameIndexSDNode *FI =
7522 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7523 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7524 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007525
Eli Friedman23d32432011-05-05 16:53:34 +00007526 // If this argument is live outside of the entry block, insert a copy from
7527 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007528 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00007529 // If we can, though, try to skip creating an unnecessary vreg.
7530 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00007531 // general. It's also subtly incompatible with the hacks FastISel
7532 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00007533 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7534 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7535 FuncInfo->ValueMap[I] = Reg;
7536 continue;
7537 }
7538 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007539 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00007540 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00007541 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007542 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007543 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007544
Dan Gohman98ca4f22009-08-05 01:29:28 +00007545 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007546
7547 // Finally, if the target has anything special to do, allow it to do so.
7548 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00007549 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007550}
7551
7552/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7553/// ensure constants are generated when needed. Remember the virtual registers
7554/// that need to be added to the Machine PHI nodes as input. We cannot just
7555/// directly add them, because expansion might result in multiple MBB's for one
7556/// BB. As such, the start of the BB might correspond to a different MBB than
7557/// the end.
7558///
7559void
Dan Gohmanf81eca02010-04-22 20:46:50 +00007560SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00007561 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007562
7563 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7564
7565 // Check successor nodes' PHI nodes that expect a constant to be available
7566 // from this block.
7567 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00007568 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007569 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00007570 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007572 // If this terminator has multiple identical successors (common for
7573 // switches), only handle each succ once.
7574 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007576 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007577
7578 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7579 // nodes and Machine PHI nodes, but the incoming operands have not been
7580 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00007581 for (BasicBlock::const_iterator I = SuccBB->begin();
7582 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007583 // Ignore dead phi's.
7584 if (PN->use_empty()) continue;
7585
Rafael Espindola3fa82832011-05-13 15:18:06 +00007586 // Skip empty types
7587 if (PN->getType()->isEmptyTy())
7588 continue;
7589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007590 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00007591 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007592
Dan Gohman46510a72010-04-15 01:51:59 +00007593 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00007594 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007595 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00007596 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00007597 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007598 }
7599 Reg = RegOut;
7600 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00007601 DenseMap<const Value *, unsigned>::iterator I =
7602 FuncInfo.ValueMap.find(PHIOp);
7603 if (I != FuncInfo.ValueMap.end())
7604 Reg = I->second;
7605 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007606 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00007607 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007608 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00007609 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00007610 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007611 }
7612 }
7613
7614 // Remember that this register needs to added to the machine PHI node as
7615 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00007616 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00007617 const TargetLowering *TLI = TM.getTargetLowering();
7618 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007619 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00007620 EVT VT = ValueVTs[vti];
Bill Wendlingba54bca2013-06-19 21:36:55 +00007621 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007622 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00007623 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007624 Reg += NumRegisters;
7625 }
7626 }
7627 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00007628
Dan Gohmanf81eca02010-04-22 20:46:50 +00007629 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00007630}
Michael Gottesman657484f2013-08-20 07:00:16 +00007631
7632/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7633/// is 0.
7634MachineBasicBlock *
7635SelectionDAGBuilder::StackProtectorDescriptor::
7636AddSuccessorMBB(const BasicBlock *BB,
7637 MachineBasicBlock *ParentMBB,
7638 MachineBasicBlock *SuccMBB) {
7639 // If SuccBB has not been created yet, create it.
7640 if (!SuccMBB) {
7641 MachineFunction *MF = ParentMBB->getParent();
7642 MachineFunction::iterator BBI = ParentMBB;
7643 SuccMBB = MF->CreateMachineBasicBlock(BB);
7644 MF->insert(++BBI, SuccMBB);
7645 }
7646 // Add it as a successor of ParentMBB.
7647 ParentMBB->addSuccessor(SuccMBB);
7648 return SuccMBB;
7649}