blob: a84a542bea3196cfa91817790cab92818f757691 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000035#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000040#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000041#include "llvm/Support/CommandLine.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Chris Lattnerd43d00c2008-01-24 08:07:48 +000058 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000059
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000061 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000062
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 // Set up the TargetLowering object.
64
65 // X86 is weird, it always uses i8 for shift amounts and setcc results.
66 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000068 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000069 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000070 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000071
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000073 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(false);
75 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000076 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000077 // MS runtime is weird: it exports _setjmp, but longjmp!
78 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(false);
80 } else {
81 setUseUnderscoreSetJmp(true);
82 setUseUnderscoreLongJmp(true);
83 }
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000086 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
87 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
88 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000089 if (Subtarget->is64Bit())
90 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091
Evan Cheng03294662008-10-14 21:26:46 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000093
Scott Michelfdc40a02009-02-17 22:15:04 +000094 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000095 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
98 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
99 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000100 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
101
102 // SETOEQ and SETUNE require checking two conditions.
103 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
105 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
108 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
111 // operation.
112 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
114 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000115
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000118 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000119 } else if (!UseSoftFloat) {
120 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000121 // We have an impenetrably clever algorithm for ui64->double only.
122 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000123 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000124 // We have an algorithm for SSE2, and we turn this into a 64-bit
125 // FILD for other targets.
126 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000127 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
129 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
130 // this operation.
131 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
132 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133
134 if (!UseSoftFloat && !NoImplicitFloat) {
135 // SSE has no i16 to fp conversion, only i32
136 if (X86ScalarSSEf32) {
137 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
138 // f32 and f64 cases are Legal, f80 case is not
139 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
140 } else {
141 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
142 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
143 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000144 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000145 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
146 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000147 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000148
Dale Johannesen73328d12007-09-19 23:55:34 +0000149 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
150 // are Legal, f80 is custom lowered.
151 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
152 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000153
Evan Cheng02568ff2006-01-30 22:13:22 +0000154 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
155 // this operation.
156 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
157 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
158
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000159 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000160 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000161 // f32 and f64 cases are Legal, f80 case is not
162 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000165 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 }
167
168 // Handle FP_TO_UINT by promoting the destination to a larger signed
169 // conversion.
170 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
171 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
172 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
173
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 if (Subtarget->is64Bit()) {
175 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000177 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000178 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000179 // Expand FP_TO_UINT into a select.
180 // FIXME: We would like to use a Custom expander here eventually to do
181 // the optimal thing for SSE vs. the default expansion in the legalizer.
182 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
183 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000184 // With SSE3 we can use fisttpll to convert to a signed i64; without
185 // SSE, we're stuck with a fistpll.
186 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000187 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Chris Lattner399610a2006-12-05 18:22:22 +0000189 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000190 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000191 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
192 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
193 }
Chris Lattner21f66852005-12-23 05:15:23 +0000194
Dan Gohmanb00ee212008-02-18 19:34:53 +0000195 // Scalar integer divide and remainder are lowered to use operations that
196 // produce two results, to match the available instructions. This exposes
197 // the two-result form to trivial CSE, which is able to combine x/y and x%y
198 // into a single instruction.
199 //
200 // Scalar integer multiply-high is also lowered to use two-result
201 // operations, to match the available instructions. However, plain multiply
202 // (low) operations are left as Legal, as there are single-result
203 // instructions for this in x86. Using the two-result multiply instructions
204 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000205 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
206 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
207 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
209 setOperationAction(ISD::SREM , MVT::i8 , Expand);
210 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000211 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
212 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
213 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
215 setOperationAction(ISD::SREM , MVT::i16 , Expand);
216 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000217 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
218 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
219 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
221 setOperationAction(ISD::SREM , MVT::i32 , Expand);
222 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000223 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
224 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
225 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
227 setOperationAction(ISD::SREM , MVT::i64 , Expand);
228 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000229
Evan Chengc35497f2006-10-30 08:02:39 +0000230 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000231 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000232 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
239 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000241 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000242 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000243 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000245 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000246 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
247 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000249 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
250 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000252 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
253 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000256 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
257 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
259
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000260 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000261 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 // These should be promoted to a larger select which is supported.
264 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
265 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000266 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000267 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
268 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
270 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000272 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
274 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
276 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000278 if (Subtarget->is64Bit()) {
279 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
280 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
281 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000282 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000284 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000285
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000286 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000287 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000288 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000289 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000290 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000291 if (Subtarget->is64Bit())
292 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000293 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000294 if (Subtarget->is64Bit()) {
295 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
296 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
297 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000298 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000301 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
303 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000304 if (Subtarget->is64Bit()) {
305 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
307 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
308 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Chengd2cde682008-03-10 19:38:10 +0000310 if (Subtarget->hasSSE1())
311 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000312
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000313 if (!Subtarget->hasSSE2())
314 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
315
Mon P Wang63307c32008-05-05 19:05:59 +0000316 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
320 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000321
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
325 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000327 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000328 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
334 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000335 }
336
Dan Gohman7f460202008-06-30 20:59:49 +0000337 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
338 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000339 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000340 if (!Subtarget->isTargetDarwin() &&
341 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000342 !Subtarget->isTargetCygMing()) {
343 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
344 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
345 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000346
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
349 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
350 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
351 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000352 setExceptionPointerRegister(X86::RAX);
353 setExceptionSelectorRegister(X86::RDX);
354 } else {
355 setExceptionPointerRegister(X86::EAX);
356 setExceptionSelectorRegister(X86::EDX);
357 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000359 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
360
Duncan Sandsf7331b32007-09-11 14:10:23 +0000361 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000362
Chris Lattnerda68d302008-01-15 21:58:22 +0000363 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000364
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
366 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000367 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000368 if (Subtarget->is64Bit()) {
369 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000370 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000371 } else {
372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000374 }
Evan Chengae642192007-03-02 23:16:35 +0000375
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000376 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000377 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000378 if (Subtarget->is64Bit())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000380 if (Subtarget->isTargetCygMing())
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
382 else
383 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000384
Evan Chengc7ce29b2009-02-13 22:36:38 +0000385 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000386 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000387 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000388 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
389 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000390
Evan Cheng223547a2006-01-31 22:28:30 +0000391 // Use ANDPD to simulate FABS.
392 setOperationAction(ISD::FABS , MVT::f64, Custom);
393 setOperationAction(ISD::FABS , MVT::f32, Custom);
394
395 // Use XORP to simulate FNEG.
396 setOperationAction(ISD::FNEG , MVT::f64, Custom);
397 setOperationAction(ISD::FNEG , MVT::f32, Custom);
398
Evan Cheng68c47cb2007-01-05 07:55:56 +0000399 // Use ANDPD and ORPD to simulate FCOPYSIGN.
400 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
401 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
402
Evan Chengd25e9e82006-02-02 00:28:23 +0000403 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f64, Expand);
405 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406 setOperationAction(ISD::FSIN , MVT::f32, Expand);
407 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000408
Chris Lattnera54aa942006-01-29 06:26:08 +0000409 // Expand FP immediates into loads from the stack, except for the special
410 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000411 addLegalFPImmediate(APFloat(+0.0)); // xorpd
412 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000413
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000414 // Floating truncations from f80 and extensions to f80 go through memory.
415 // If optimizing, we lie about this though and handle it in
416 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
417 if (Fast) {
418 setConvertAction(MVT::f32, MVT::f80, Expand);
419 setConvertAction(MVT::f64, MVT::f80, Expand);
420 setConvertAction(MVT::f80, MVT::f32, Expand);
421 setConvertAction(MVT::f80, MVT::f64, Expand);
422 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // Use SSE for f32, x87 for f64.
425 // Set up the FP register classes.
426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
428
429 // Use ANDPS to simulate FABS.
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
431
432 // Use XORP to simulate FNEG.
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
434
435 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
436
437 // Use ANDPS and ORPS to simulate FCOPYSIGN.
438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
440
441 // We don't support sin/cos/fmod
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000444
Nate Begemane1795842008-02-14 08:57:00 +0000445 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 addLegalFPImmediate(APFloat(+0.0f)); // xorps
447 addLegalFPImmediate(APFloat(+0.0)); // FLD0
448 addLegalFPImmediate(APFloat(+1.0)); // FLD1
449 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
450 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
451
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000452 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
453 // this though and handle it in InstructionSelectPreprocess so that
454 // dagcombine2 can hack on these.
455 if (Fast) {
456 setConvertAction(MVT::f32, MVT::f64, Expand);
457 setConvertAction(MVT::f32, MVT::f80, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000458 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000459 setConvertAction(MVT::f64, MVT::f32, Expand);
460 // And x87->x87 truncations also.
461 setConvertAction(MVT::f80, MVT::f64, Expand);
462 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 if (!UnsafeFPMath) {
465 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
466 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
467 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000468 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000471 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
472 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000473
Evan Cheng68c47cb2007-01-05 07:55:56 +0000474 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000475 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000476 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
477 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000478
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000479 // Floating truncations go through memory. If optimizing, we lie about
480 // this though and handle it in InstructionSelectPreprocess so that
481 // dagcombine2 can hack on these.
482 if (Fast) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000483 setConvertAction(MVT::f80, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000484 setConvertAction(MVT::f64, MVT::f32, Expand);
485 setConvertAction(MVT::f80, MVT::f64, Expand);
486 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000488 if (!UnsafeFPMath) {
489 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
490 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
491 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000492 addLegalFPImmediate(APFloat(+0.0)); // FLD0
493 addLegalFPImmediate(APFloat(+1.0)); // FLD1
494 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
495 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000496 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
497 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
498 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
499 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000500 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000501
Dale Johannesen59a58732007-08-05 18:49:15 +0000502 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000503 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000504 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
505 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
507 {
508 bool ignored;
509 APFloat TmpFlt(+0.0);
510 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
511 &ignored);
512 addLegalFPImmediate(TmpFlt); // FLD0
513 TmpFlt.changeSign();
514 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
515 APFloat TmpFlt2(+1.0);
516 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt2); // FLD1
519 TmpFlt2.changeSign();
520 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
521 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UnsafeFPMath) {
524 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
525 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
526 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000527 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000528
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000529 // Always use a library call for pow.
530 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
531 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
532 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
533
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000534 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000535 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000536 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000537 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000538 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
539
Mon P Wangf007a8b2008-11-06 05:31:54 +0000540 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000541 // (for widening) or expand (for scalarization). Then we will selectively
542 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000543 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
544 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000545 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000560 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000561 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000562 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000584 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000589 }
590
Evan Chengc7ce29b2009-02-13 22:36:38 +0000591 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
592 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000593 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
595 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
596 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000597 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000598 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000600 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
601 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
602 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000603 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000604
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000605 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
606 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
607 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000608 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000609
Bill Wendling74027e92007-03-15 21:24:36 +0000610 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
611 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
612
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000613 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000614 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000615 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000616 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
617 setOperationAction(ISD::AND, MVT::v2i32, Promote);
618 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
619 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000620
621 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000622 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000623 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000624 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
625 setOperationAction(ISD::OR, MVT::v2i32, Promote);
626 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
627 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000628
629 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000630 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000631 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000632 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
633 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
634 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
635 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000636
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000637 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000638 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000639 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000640 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
641 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
642 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000643 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
644 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000645 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000646
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000647 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
649 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000650 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000651 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000652
653 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
654 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000656 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000657
Evan Cheng52672b82008-07-22 18:39:19 +0000658 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000659 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000661 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000662
663 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000664
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000665 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000666 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
667 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
668 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
669 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
670 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Evan Cheng92722532009-03-26 23:06:32 +0000673 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
675
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000676 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
677 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
678 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
679 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000680 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
681 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000682 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000685 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000686 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000687 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688 }
689
Evan Cheng92722532009-03-26 23:06:32 +0000690 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000691 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000692
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000693 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
694 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000695 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
696 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
697 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
698 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
699
Evan Chengf7c378e2006-04-10 07:23:14 +0000700 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
701 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
702 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000703 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000704 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000705 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
706 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
707 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000708 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000709 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000710 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
711 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
712 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
713 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000714 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
715 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000716
Nate Begeman30a0de92008-07-17 16:51:19 +0000717 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
719 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000721
Evan Chengf7c378e2006-04-10 07:23:14 +0000722 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
723 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000727
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000729 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
730 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000731 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000732 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000733 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000734 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000737 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000738
Evan Cheng2c3ae372006-04-12 21:21:57 +0000739 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
741 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000745
Nate Begemancdd1eec2008-02-12 22:51:28 +0000746 if (Subtarget->is64Bit()) {
747 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000748 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000749 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000750
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000751 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000752 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000753 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
754 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
755 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
756 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
758 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
760 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
762 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Evan Cheng470a6ad2006-02-22 02:26:30 +0000773 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000774
Nate Begeman14d12ca2008-02-11 04:19:36 +0000775 if (Subtarget->hasSSE41()) {
776 // FIXME: Do we need to handle scalar-to-vector here?
777 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
778
779 // i8 and i16 vectors are custom , because the source register and source
780 // source memory operand types are not the same width. f32 vectors are
781 // custom since the immediate controlling the insert encodes additional
782 // information.
783 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
787
788 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792
793 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000796 }
797 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000798
Nate Begeman30a0de92008-07-17 16:51:19 +0000799 if (Subtarget->hasSSE42()) {
800 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
801 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Evan Cheng6be2c582006-04-05 23:38:46 +0000803 // We want to custom lower some of our intrinsics.
804 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
805
Bill Wendling74c37652008-12-09 22:08:41 +0000806 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000807 setOperationAction(ISD::SADDO, MVT::i32, Custom);
808 setOperationAction(ISD::SADDO, MVT::i64, Custom);
809 setOperationAction(ISD::UADDO, MVT::i32, Custom);
810 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000811 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
812 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
813 setOperationAction(ISD::USUBO, MVT::i32, Custom);
814 setOperationAction(ISD::USUBO, MVT::i64, Custom);
815 setOperationAction(ISD::SMULO, MVT::i32, Custom);
816 setOperationAction(ISD::SMULO, MVT::i64, Custom);
817 setOperationAction(ISD::UMULO, MVT::i32, Custom);
818 setOperationAction(ISD::UMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000819
Evan Chengd54f2d52009-03-31 19:38:51 +0000820 if (!Subtarget->is64Bit()) {
821 // These libcalls are not available in 32-bit.
822 setLibcallName(RTLIB::SHL_I128, 0);
823 setLibcallName(RTLIB::SRL_I128, 0);
824 setLibcallName(RTLIB::SRA_I128, 0);
825 }
826
Evan Cheng206ee9d2006-07-07 08:33:52 +0000827 // We have target-specific dag combine patterns for the following nodes:
828 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000829 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000830 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000831 setTargetDAGCombine(ISD::SHL);
832 setTargetDAGCombine(ISD::SRA);
833 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000834 setTargetDAGCombine(ISD::STORE);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000835 if (Subtarget->is64Bit())
836 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000837
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000838 computeRegisterProperties();
839
Evan Cheng87ed7162006-02-14 08:25:08 +0000840 // FIXME: These should be based on subtarget info. Plus, the values should
841 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000842 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
843 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
844 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000845 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000846 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000847 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000848}
849
Scott Michel5b8f82e2008-03-10 15:42:14 +0000850
Duncan Sands5480c042009-01-01 15:52:00 +0000851MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000852 return MVT::i8;
853}
854
855
Evan Cheng29286502008-01-23 23:17:41 +0000856/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
857/// the desired ByVal argument alignment.
858static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
859 if (MaxAlign == 16)
860 return;
861 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
862 if (VTy->getBitWidth() == 128)
863 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000864 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
865 unsigned EltAlign = 0;
866 getMaxByValAlign(ATy->getElementType(), EltAlign);
867 if (EltAlign > MaxAlign)
868 MaxAlign = EltAlign;
869 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
870 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
871 unsigned EltAlign = 0;
872 getMaxByValAlign(STy->getElementType(i), EltAlign);
873 if (EltAlign > MaxAlign)
874 MaxAlign = EltAlign;
875 if (MaxAlign == 16)
876 break;
877 }
878 }
879 return;
880}
881
882/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
883/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000884/// that contain SSE vectors are placed at 16-byte boundaries while the rest
885/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000886unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000887 if (Subtarget->is64Bit()) {
888 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000889 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000890 if (TyAlign > 8)
891 return TyAlign;
892 return 8;
893 }
894
Evan Cheng29286502008-01-23 23:17:41 +0000895 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000896 if (Subtarget->hasSSE1())
897 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000898 return Align;
899}
Chris Lattner2b02a442007-02-25 08:29:00 +0000900
Evan Chengf0df0312008-05-15 08:39:06 +0000901/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000902/// and store operations as a result of memset, memcpy, and memmove
903/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000904/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000905MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000906X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
907 bool isSrcConst, bool isSrcStr) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000908 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
909 // linux. This is because the stack realignment code can't handle certain
910 // cases like PR2962. This should be removed when PR2962 is fixed.
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000911 if (!NoImplicitFloat && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +0000912 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
913 return MVT::v4i32;
914 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
915 return MVT::v4f32;
916 }
Evan Chengf0df0312008-05-15 08:39:06 +0000917 if (Subtarget->is64Bit() && Size >= 8)
918 return MVT::i64;
919 return MVT::i32;
920}
921
Evan Chengcc415862007-11-09 01:32:10 +0000922/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
923/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +0000924SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +0000925 SelectionDAG &DAG) const {
926 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000927 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000928 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000929 // This doesn't have DebugLoc associated with it, but is not really the
930 // same as a Register.
931 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
932 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000933 return Table;
934}
935
Chris Lattner2b02a442007-02-25 08:29:00 +0000936//===----------------------------------------------------------------------===//
937// Return Value Calling Convention Implementation
938//===----------------------------------------------------------------------===//
939
Chris Lattner59ed56b2007-02-28 04:55:35 +0000940#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000941
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000942/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +0000943SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000944 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000945 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattner9774c912007-02-27 05:28:59 +0000947 SmallVector<CCValAssign, 16> RVLocs;
948 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000949 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
950 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +0000951 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000953 // If this is the first return lowered for this function, add the regs to the
954 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000955 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000956 for (unsigned i = 0; i != RVLocs.size(); ++i)
957 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000958 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000959 }
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000962 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000963 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000964 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000965 SDValue TailCall = Chain;
966 SDValue TargetAddress = TailCall.getOperand(1);
967 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000968 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +0000969 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000970 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendling056292f2008-09-16 21:48:12 +0000971 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +0000972 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000973 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000974 assert(StackAdjustment.getOpcode() == ISD::Constant &&
975 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000976
Dan Gohman475871a2008-07-27 21:46:04 +0000977 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000978 Operands.push_back(Chain.getOperand(0));
979 Operands.push_back(TargetAddress);
980 Operands.push_back(StackAdjustment);
981 // Copy registers used by the call. Last operand is a flag so it is not
982 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000983 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000984 Operands.push_back(Chain.getOperand(i));
985 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000986 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000987 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000988 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000990 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000992
Dan Gohman475871a2008-07-27 21:46:04 +0000993 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +0000994 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
995 // Operand #1 = Bytes To Pop
996 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000998 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +0000999 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1000 CCValAssign &VA = RVLocs[i];
1001 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001002 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001003
Chris Lattner447ff682008-03-11 03:23:40 +00001004 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1005 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001006 if (VA.getLocReg() == X86::ST0 ||
1007 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001008 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1009 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001010 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001011 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001012 RetOps.push_back(ValToCopy);
1013 // Don't emit a copytoreg.
1014 continue;
1015 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001016
Evan Cheng242b38b2009-02-23 09:03:22 +00001017 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1018 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001019 if (Subtarget->is64Bit()) {
1020 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001021 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001022 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001023 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1024 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1025 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001026 }
1027
Dale Johannesendd64c412009-02-04 00:33:20 +00001028 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001029 Flag = Chain.getValue(1);
1030 }
Dan Gohman61a92132008-04-21 23:59:07 +00001031
1032 // The x86-64 ABI for returning structs by value requires that we copy
1033 // the sret argument into %rax for the return. We saved the argument into
1034 // a virtual register in the entry block, so now we copy the value out
1035 // and into %rax.
1036 if (Subtarget->is64Bit() &&
1037 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1038 MachineFunction &MF = DAG.getMachineFunction();
1039 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1040 unsigned Reg = FuncInfo->getSRetReturnReg();
1041 if (!Reg) {
1042 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1043 FuncInfo->setSRetReturnReg(Reg);
1044 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001045 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001046
Dale Johannesendd64c412009-02-04 00:33:20 +00001047 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001048 Flag = Chain.getValue(1);
1049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Chris Lattner447ff682008-03-11 03:23:40 +00001051 RetOps[0] = Chain; // Update chain.
1052
1053 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001054 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001055 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
1057 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001058 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001059}
1060
1061
Chris Lattner3085e152007-02-25 08:59:22 +00001062/// LowerCallResult - Lower the result values of an ISD::CALL into the
1063/// appropriate copies out of appropriate physical registers. This assumes that
1064/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1065/// being lowered. The returns a SDNode with the same number of values as the
1066/// ISD::CALL.
1067SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001068LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001069 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001070
Scott Michelfdc40a02009-02-17 22:15:04 +00001071 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001072 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001073 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001074 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001075 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001076 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001077 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1078
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattner3085e152007-02-25 08:59:22 +00001081 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001082 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001083 CCValAssign &VA = RVLocs[i];
1084 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001085
Torok Edwin3f142c32009-02-01 18:15:56 +00001086 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001088 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
1089 cerr << "SSE register return with SSE disabled\n";
1090 exit(1);
1091 }
1092
Chris Lattner8e6da152008-03-10 21:08:41 +00001093 // If this is a call to a function that returns an fp value on the floating
1094 // point stack, but where we prefer to use the value in xmm registers, copy
1095 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001096 if ((VA.getLocReg() == X86::ST0 ||
1097 VA.getLocReg() == X86::ST1) &&
1098 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001099 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001101
Evan Cheng79fb3b42009-02-20 20:43:02 +00001102 SDValue Val;
1103 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001104 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1105 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1106 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1107 MVT::v2i64, InFlag).getValue(1);
1108 Val = Chain.getValue(0);
1109 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1110 Val, DAG.getConstant(0, MVT::i64));
1111 } else {
1112 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1113 MVT::i64, InFlag).getValue(1);
1114 Val = Chain.getValue(0);
1115 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001116 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1117 } else {
1118 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1119 CopyVT, InFlag).getValue(1);
1120 Val = Chain.getValue(0);
1121 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001122 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001123
Dan Gohman37eed792009-02-04 17:28:58 +00001124 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001125 // Round the F80 the right size, which also moves to the appropriate xmm
1126 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001128 // This truncation won't change the value.
1129 DAG.getIntPtrConstant(1));
1130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Chris Lattner8e6da152008-03-10 21:08:41 +00001132 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001133 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001134
Chris Lattner3085e152007-02-25 08:59:22 +00001135 // Merge everything together with a MERGE_VALUES node.
1136 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001137 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1138 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001139}
1140
1141
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001142//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001143// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001144//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001145// StdCall calling convention seems to be standard for many Windows' API
1146// routines and around. It differs from C calling convention just a little:
1147// callee should clean up the stack, not caller. Symbols should be also
1148// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001149// For info on fast calling convention see Fast Calling Convention (tail call)
1150// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001151
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001152/// CallIsStructReturn - Determines whether a CALL node uses struct return
1153/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001154static bool CallIsStructReturn(CallSDNode *TheCall) {
1155 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001156 if (!NumOps)
1157 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001158
Dan Gohman095cc292008-09-13 01:54:27 +00001159 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001160}
1161
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001162/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1163/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001164static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001165 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001166 if (!NumArgs)
1167 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001168
1169 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001170}
1171
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001172/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1173/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001174/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001175bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001176 if (IsVarArg)
1177 return false;
1178
Dan Gohman095cc292008-09-13 01:54:27 +00001179 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001180 default:
1181 return false;
1182 case CallingConv::X86_StdCall:
1183 return !Subtarget->is64Bit();
1184 case CallingConv::X86_FastCall:
1185 return !Subtarget->is64Bit();
1186 case CallingConv::Fast:
1187 return PerformTailCallOpt;
1188 }
1189}
1190
Dan Gohman095cc292008-09-13 01:54:27 +00001191/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1192/// given CallingConvention value.
1193CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001194 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001195 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001196 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001197 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1198 return CC_X86_64_TailCall;
1199 else
1200 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001201 }
1202
Gordon Henriksen86737662008-01-05 16:56:59 +00001203 if (CC == CallingConv::X86_FastCall)
1204 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001205 else if (CC == CallingConv::Fast)
1206 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001207 else
1208 return CC_X86_32_C;
1209}
1210
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001211/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1212/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001213NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001214X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001215 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001216 if (CC == CallingConv::X86_FastCall)
1217 return FastCall;
1218 else if (CC == CallingConv::X86_StdCall)
1219 return StdCall;
1220 return None;
1221}
1222
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001223
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001224/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1225/// in a register before calling.
1226bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1227 return !IsTailCall && !Is64Bit &&
1228 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1229 Subtarget->isPICStyleGOT();
1230}
1231
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001232/// CallRequiresFnAddressInReg - Check whether the call requires the function
1233/// address to be loaded in a register.
Scott Michelfdc40a02009-02-17 22:15:04 +00001234bool
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001235X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001236 return !Is64Bit && IsTailCall &&
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001237 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1238 Subtarget->isPICStyleGOT();
1239}
1240
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001241/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1242/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001243/// the specific parameter attribute. The copy will be passed as a byval
1244/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001245static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001246CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1248 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001250 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001251 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001252}
1253
Dan Gohman475871a2008-07-27 21:46:04 +00001254SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001255 const CCValAssign &VA,
1256 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001257 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001259 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001260 ISD::ArgFlagsTy Flags =
1261 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001262 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001263 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001264
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001265 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001266 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001267 // In case of tail call optimization mark all arguments mutable. Since they
1268 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001269 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001270 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001271 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001272 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001273 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001274 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001275 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001276}
1277
Dan Gohman475871a2008-07-27 21:46:04 +00001278SDValue
1279X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001280 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001282 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Gordon Henriksen86737662008-01-05 16:56:59 +00001284 const Function* Fn = MF.getFunction();
1285 if (Fn->hasExternalLinkage() &&
1286 Subtarget->isTargetCygMing() &&
1287 Fn->getName() == "main")
1288 FuncInfo->setForceFramePointer(true);
1289
1290 // Decorate the function name.
1291 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Cheng1bc78042006-04-26 01:20:17 +00001293 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001295 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001296 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001297 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001298 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001299
1300 assert(!(isVarArg && CC == CallingConv::Fast) &&
1301 "Var args not supported with calling convention fastcc");
1302
Chris Lattner638402b2007-02-28 07:00:42 +00001303 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001304 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001305 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001306 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001307
Dan Gohman475871a2008-07-27 21:46:04 +00001308 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001309 unsigned LastVal = ~0U;
1310 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1311 CCValAssign &VA = ArgLocs[i];
1312 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1313 // places.
1314 assert(VA.getValNo() != LastVal &&
1315 "Don't support value assigned to multiple locs yet");
1316 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Chris Lattnerf39f7712007-02-28 05:46:49 +00001318 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001319 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001320 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001321 if (RegVT == MVT::i32)
1322 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001323 else if (Is64Bit && RegVT == MVT::i64)
1324 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001325 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001327 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001328 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001330 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001331 else if (RegVT.isVector()) {
1332 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001333 if (!Is64Bit)
1334 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1335 else {
1336 // Darwin calling convention passes MMX values in either GPRs or
1337 // XMMs in x86-64. Other targets pass them in memory.
1338 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1339 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1340 RegVT = MVT::v2i64;
1341 } else {
1342 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1343 RegVT = MVT::i64;
1344 }
1345 }
1346 } else {
1347 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001348 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001349
Bob Wilson998e1252009-04-20 18:36:57 +00001350 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Chris Lattnerf39f7712007-02-28 05:46:49 +00001353 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1354 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1355 // right size.
1356 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001357 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001358 DAG.getValueType(VA.getValVT()));
1359 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001360 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001361 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Chris Lattnerf39f7712007-02-28 05:46:49 +00001363 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001364 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Gordon Henriksen86737662008-01-05 16:56:59 +00001366 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001367 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001368 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001369 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001370 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001371 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1372 ArgValue, DAG.getConstant(0, MVT::i64));
1373 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001374 }
1375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Chris Lattnerf39f7712007-02-28 05:46:49 +00001377 ArgValues.push_back(ArgValue);
1378 } else {
1379 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001380 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001382 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001383
Dan Gohman61a92132008-04-21 23:59:07 +00001384 // The x86-64 ABI for returning structs by value requires that we copy
1385 // the sret argument into %rax for the return. Save the argument into
1386 // a virtual register so that we can access it from the return points.
1387 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1388 MachineFunction &MF = DAG.getMachineFunction();
1389 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1390 unsigned Reg = FuncInfo->getSRetReturnReg();
1391 if (!Reg) {
1392 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1393 FuncInfo->setSRetReturnReg(Reg);
1394 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001395 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001396 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001397 }
1398
Chris Lattnerf39f7712007-02-28 05:46:49 +00001399 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001400 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001401 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001402 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001403
Evan Cheng1bc78042006-04-26 01:20:17 +00001404 // If the function takes variable number of arguments, make a frame index for
1405 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001406 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1408 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1409 }
1410 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001411 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1412
1413 // FIXME: We should really autogenerate these arrays
1414 static const unsigned GPR64ArgRegsWin64[] = {
1415 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001416 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001417 static const unsigned XMMArgRegsWin64[] = {
1418 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1419 };
1420 static const unsigned GPR64ArgRegs64Bit[] = {
1421 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1422 };
1423 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1425 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1426 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001427 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1428
1429 if (IsWin64) {
1430 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1431 GPR64ArgRegs = GPR64ArgRegsWin64;
1432 XMMArgRegs = XMMArgRegsWin64;
1433 } else {
1434 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1435 GPR64ArgRegs = GPR64ArgRegs64Bit;
1436 XMMArgRegs = XMMArgRegs64Bit;
1437 }
1438 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1439 TotalNumIntRegs);
1440 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1441 TotalNumXMMRegs);
1442
Evan Chengc7ce29b2009-02-13 22:36:38 +00001443 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001444 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001445 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloat) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001446 "SSE register cannot be used when SSE is disabled!");
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001447 if (UseSoftFloat || NoImplicitFloat || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001448 // Kernel mode asks for SSE to be disabled, so don't push them
1449 // on the stack.
1450 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001451
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 // For X86-64, if there are vararg parameters that are passed via
1453 // registers, then we must store them to their spots on the stack so they
1454 // may be loaded by deferencing the result of va_next.
1455 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001456 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1457 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1458 TotalNumXMMRegs * 16, 16);
1459
Gordon Henriksen86737662008-01-05 16:56:59 +00001460 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001461 SmallVector<SDValue, 8> MemOps;
1462 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001463 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001464 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001465 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001466 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1467 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001468 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001469 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001470 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001471 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001472 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001473 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001474 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001475 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001476
Gordon Henriksen86737662008-01-05 16:56:59 +00001477 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001478 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001479 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001480 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001481 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1482 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001483 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001485 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001486 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001487 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001488 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001489 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 }
1491 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001492 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 &MemOps[0], MemOps.size());
1494 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Gordon Henriksenae636f82008-01-03 16:47:34 +00001497 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001500 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001501 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001502 BytesCallerReserves = 0;
1503 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001504 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001506 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001507 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001508 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001509 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 if (!Is64Bit) {
1512 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1513 if (CC == CallingConv::X86_FastCall)
1514 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1515 }
Evan Cheng25caf632006-05-23 21:06:34 +00001516
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001517 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001518
Evan Cheng25caf632006-05-23 21:06:34 +00001519 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001520 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001521 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001522}
1523
Dan Gohman475871a2008-07-27 21:46:04 +00001524SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001525X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001526 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001527 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001529 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001530 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001531 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001532 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001533 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001534 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001536 }
Dale Johannesenace16102009-02-03 19:33:06 +00001537 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001538 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001539}
1540
Bill Wendling64e87322009-01-16 19:25:27 +00001541/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001542/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001543SDValue
1544X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001546 SDValue Chain,
1547 bool IsTailCall,
1548 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001549 int FPDiff,
1550 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001551 if (!IsTailCall || FPDiff==0) return Chain;
1552
1553 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001554 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001555 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001556
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001557 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001558 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001559 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001560}
1561
1562/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1563/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001564static SDValue
1565EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001567 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001568 // Store the return address to the appropriate stack slot.
1569 if (!FPDiff) return Chain;
1570 // Calculate the new stack slot for the return address.
1571 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001572 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001573 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001574 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001575 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001577 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001578 return Chain;
1579}
1580
Dan Gohman475871a2008-07-27 21:46:04 +00001581SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001582 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001583 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1584 SDValue Chain = TheCall->getChain();
1585 unsigned CC = TheCall->getCallingConv();
1586 bool isVarArg = TheCall->isVarArg();
1587 bool IsTailCall = TheCall->isTailCall() &&
1588 CC == CallingConv::Fast && PerformTailCallOpt;
1589 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001591 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001592 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001593
1594 assert(!(isVarArg && CC == CallingConv::Fast) &&
1595 "Var args not supported with calling convention fastcc");
1596
Chris Lattner638402b2007-02-28 07:00:42 +00001597 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001598 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001599 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001600 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner423c5f42007-02-28 05:31:48 +00001602 // Get a count of how many bytes are to be pushed on the stack.
1603 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001604 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001605 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001606
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 int FPDiff = 0;
1608 if (IsTailCall) {
1609 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001611 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1612 FPDiff = NumBytesCallerPushed - NumBytes;
1613
1614 // Set the delta of movement of the returnaddr stackslot.
1615 // But only set if delta is greater than previous delta.
1616 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1617 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1618 }
1619
Chris Lattnere563bbc2008-10-11 22:08:30 +00001620 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621
Dan Gohman475871a2008-07-27 21:46:04 +00001622 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001623 // Load return adress for tail calls.
1624 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001625 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001626
Dan Gohman475871a2008-07-27 21:46:04 +00001627 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1628 SmallVector<SDValue, 8> MemOpChains;
1629 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001630
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001631 // Walk the register/memloc assignments, inserting copies/loads. In the case
1632 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001633 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1634 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001635 SDValue Arg = TheCall->getArg(i);
1636 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1637 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Chris Lattner423c5f42007-02-28 05:31:48 +00001639 // Promote the value if needed.
1640 switch (VA.getLocInfo()) {
1641 default: assert(0 && "Unknown loc info!");
1642 case CCValAssign::Full: break;
1643 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001644 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001645 break;
1646 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001647 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001648 break;
1649 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001650 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001651 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattner423c5f42007-02-28 05:31:48 +00001654 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001655 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT RegVT = VA.getLocVT();
1657 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001658 switch (VA.getLocReg()) {
1659 default:
1660 break;
1661 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1662 case X86::R8: {
1663 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001664 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001665 break;
1666 }
1667 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1668 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1669 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001670 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1671 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001672 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001673 break;
1674 }
1675 }
1676 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001677 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1678 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001680 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001681 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001682 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001683
Dan Gohman095cc292008-09-13 01:54:27 +00001684 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1685 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001686 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Evan Cheng32fe1032006-05-25 00:59:30 +00001690 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001691 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001692 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Evan Cheng347d5f72006-04-28 21:29:37 +00001694 // Build a sequence of copy-to-reg nodes chained together with token chain
1695 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001697 // Tail call byval lowering might overwrite argument registers so in case of
1698 // tail call optimization the copies to registers are lowered later.
1699 if (!IsTailCall)
1700 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001702 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001703 InFlag = Chain.getValue(1);
1704 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001705
Evan Chengf4684712007-02-21 21:18:14 +00001706 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001707 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001708 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001710 DAG.getNode(X86ISD::GlobalBaseReg,
1711 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001712 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001713 InFlag);
1714 InFlag = Chain.getValue(1);
1715 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001716 // If we are tail calling and generating PIC/GOT style code load the address
1717 // of the callee into ecx. The value in ecx is used as target of the tail
1718 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1719 // calls on PIC/GOT architectures. Normally we would just put the address of
1720 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1721 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001722 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001723 // Note: The actual moving to ecx is done further down.
1724 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001725 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001726 !G->getGlobal()->hasProtectedVisibility())
1727 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001728 else if (isa<ExternalSymbolSDNode>(Callee))
1729 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001730 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001731
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 if (Is64Bit && isVarArg) {
1733 // From AMD64 ABI document:
1734 // For calls that may call functions that use varargs or stdargs
1735 // (prototype-less calls or calls to functions containing ellipsis (...) in
1736 // the declaration) %al is used as hidden argument to specify the number
1737 // of SSE registers used. The contents of %al do not need to match exactly
1738 // the number of registers, but must be an ubound on the number of SSE
1739 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001740
1741 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001742 // Count the number of XMM registers allocated.
1743 static const unsigned XMMArgRegs[] = {
1744 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1745 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1746 };
1747 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001748 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001750
Dale Johannesendd64c412009-02-04 00:33:20 +00001751 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1753 InFlag = Chain.getValue(1);
1754 }
1755
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001756
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001757 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SmallVector<SDValue, 8> MemOpChains2;
1760 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001762 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001763 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1765 CCValAssign &VA = ArgLocs[i];
1766 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001767 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001768 SDValue Arg = TheCall->getArg(i);
1769 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 // Create frame index.
1771 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001772 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001773 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001775
Duncan Sands276dcbd2008-03-21 09:14:45 +00001776 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001777 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001779 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001781 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001782 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001783
1784 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001787 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001788 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001789 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001790 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001791 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001792 }
1793 }
1794
1795 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001796 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001797 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001798
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001799 // Copy arguments to their registers.
1800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Dan Gohman475871a2008-07-27 21:46:04 +00001805 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001806
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001809 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 }
1811
Evan Cheng32fe1032006-05-25 00:59:30 +00001812 // If the callee is a GlobalAddress node (quite common, every direct call is)
1813 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001814 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001815 // We should use extra load for direct calls to dllimported functions in
1816 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001817 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1818 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001819 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1820 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001821 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1822 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 } else if (IsTailCall) {
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001824 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001825
Dale Johannesendd64c412009-02-04 00:33:20 +00001826 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001827 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 Callee,InFlag);
1829 Callee = DAG.getRegister(Opc, getPointerTy());
1830 // Add register as live out.
1831 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001833
Chris Lattnerd96d0722007-02-25 06:40:16 +00001834 // Returns a chain & a flag for retval copy to use.
1835 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001837
1838 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001839 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1840 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 // Returns a chain & a flag for retval copy to use.
1844 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1845 Ops.clear();
1846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001847
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001848 Ops.push_back(Chain);
1849 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001850
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 if (IsTailCall)
1852 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001853
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 // Add argument registers to the end of the list so that they are known live
1855 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001856 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1857 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1858 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Evan Cheng586ccac2008-03-18 23:36:35 +00001860 // Add an implicit use GOT pointer in EBX.
1861 if (!IsTailCall && !Is64Bit &&
1862 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1863 Subtarget->isPICStyleGOT())
1864 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1865
1866 // Add an implicit use of AL for x86 vararg functions.
1867 if (Is64Bit && isVarArg)
1868 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1869
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001871 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001872
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001874 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001876 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001877 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Gabor Greifba36cb52008-08-28 21:40:38 +00001879 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
1881
Dale Johannesenace16102009-02-03 19:33:06 +00001882 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001883 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001884
Chris Lattner2d297092006-05-23 18:50:38 +00001885 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001887 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001889 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001890 // If this is is a call to a struct-return function, the callee
1891 // pops the hidden struct pointer, so we have to push it back.
1892 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001895 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001896
Gordon Henriksenae636f82008-01-03 16:47:34 +00001897 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001898 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001899 DAG.getIntPtrConstant(NumBytes, true),
1900 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1901 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001902 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001903 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001904
Chris Lattner3085e152007-02-25 08:59:22 +00001905 // Handle result values, copying them out of physregs into vregs that we
1906 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001907 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001908 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001909}
1910
Evan Cheng25ab6902006-09-08 06:48:29 +00001911
1912//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001913// Fast Calling Convention (tail call) implementation
1914//===----------------------------------------------------------------------===//
1915
1916// Like std call, callee cleans arguments, convention except that ECX is
1917// reserved for storing the tail called function address. Only 2 registers are
1918// free for argument passing (inreg). Tail call optimization is performed
1919// provided:
1920// * tailcallopt is enabled
1921// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001922// On X86_64 architecture with GOT-style position independent code only local
1923// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001924// To keep the stack aligned according to platform abi the function
1925// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1926// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001927// If a tail called function callee has more arguments than the caller the
1928// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001929// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001930// original REtADDR, but before the saved framepointer or the spilled registers
1931// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1932// stack layout:
1933// arg1
1934// arg2
1935// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00001936// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001937// move area ]
1938// (possible EBP)
1939// ESI
1940// EDI
1941// local1 ..
1942
1943/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1944/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00001945unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001946 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 const TargetMachine &TM = MF.getTarget();
1949 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1950 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00001951 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001952 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001953 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00001954 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1955 // Number smaller than 12 so just add the difference.
1956 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1957 } else {
1958 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00001959 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00001960 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001961 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00001962 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001963}
1964
1965/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001966/// following the call is a return. A function is eligible if caller/callee
1967/// calling conventions match, currently only fastcc supports tail calls, and
1968/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00001969bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001971 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001972 if (!PerformTailCallOpt)
1973 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001974
Dan Gohman095cc292008-09-13 01:54:27 +00001975 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001976 MachineFunction &MF = DAG.getMachineFunction();
1977 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001978 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001979 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00001980 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001981 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001982 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001983 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00001984 return true;
1985
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001986 // Can only do local tail calls (in same module, hidden or protected) on
1987 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1989 return G->getGlobal()->hasHiddenVisibility()
1990 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001991 }
1992 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001993
1994 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001995}
1996
Dan Gohman3df24e62008-09-03 23:12:08 +00001997FastISel *
1998X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001999 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002000 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002001 DenseMap<const Value *, unsigned> &vm,
2002 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002003 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002004 DenseMap<const AllocaInst *, int> &am
2005#ifndef NDEBUG
2006 , SmallSet<Instruction*, 8> &cil
2007#endif
2008 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002009 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002010#ifndef NDEBUG
2011 , cil
2012#endif
2013 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002014}
2015
2016
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002017//===----------------------------------------------------------------------===//
2018// Other Lowering Hooks
2019//===----------------------------------------------------------------------===//
2020
2021
Dan Gohman475871a2008-07-27 21:46:04 +00002022SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2025 int ReturnAddrIndex = FuncInfo->getRAIndex();
2026
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002027 if (ReturnAddrIndex == 0) {
2028 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002029 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002030 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002031 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002032 }
2033
Evan Cheng25ab6902006-09-08 06:48:29 +00002034 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002035}
2036
2037
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002038/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2039/// specific condition code, returning the condition code and the LHS/RHS of the
2040/// comparison to make.
2041static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2042 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002043 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002044 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2045 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2046 // X > -1 -> X == 0, jump !sign.
2047 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002048 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002049 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2050 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002051 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002052 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002053 // X < 1 -> X <= 0
2054 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002055 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002056 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002058
Evan Chengd9558e02006-01-06 00:43:03 +00002059 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002060 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002061 case ISD::SETEQ: return X86::COND_E;
2062 case ISD::SETGT: return X86::COND_G;
2063 case ISD::SETGE: return X86::COND_GE;
2064 case ISD::SETLT: return X86::COND_L;
2065 case ISD::SETLE: return X86::COND_LE;
2066 case ISD::SETNE: return X86::COND_NE;
2067 case ISD::SETULT: return X86::COND_B;
2068 case ISD::SETUGT: return X86::COND_A;
2069 case ISD::SETULE: return X86::COND_BE;
2070 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002071 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002073
Chris Lattner4c78e022008-12-23 23:42:27 +00002074 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002075
Chris Lattner4c78e022008-12-23 23:42:27 +00002076 // If LHS is a foldable load, but RHS is not, flip the condition.
2077 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2078 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2079 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2080 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002081 }
2082
Chris Lattner4c78e022008-12-23 23:42:27 +00002083 switch (SetCCOpcode) {
2084 default: break;
2085 case ISD::SETOLT:
2086 case ISD::SETOLE:
2087 case ISD::SETUGT:
2088 case ISD::SETUGE:
2089 std::swap(LHS, RHS);
2090 break;
2091 }
2092
2093 // On a floating point condition, the flags are set as follows:
2094 // ZF PF CF op
2095 // 0 | 0 | 0 | X > Y
2096 // 0 | 0 | 1 | X < Y
2097 // 1 | 0 | 0 | X == Y
2098 // 1 | 1 | 1 | unordered
2099 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002100 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002101 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002102 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002103 case ISD::SETOLT: // flipped
2104 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002105 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002106 case ISD::SETOLE: // flipped
2107 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002108 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002109 case ISD::SETUGT: // flipped
2110 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002111 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002112 case ISD::SETUGE: // flipped
2113 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002114 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002115 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002116 case ISD::SETNE: return X86::COND_NE;
2117 case ISD::SETUO: return X86::COND_P;
2118 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002119 }
Evan Chengd9558e02006-01-06 00:43:03 +00002120}
2121
Evan Cheng4a460802006-01-11 00:33:36 +00002122/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2123/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002124/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002125static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002126 switch (X86CC) {
2127 default:
2128 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002129 case X86::COND_B:
2130 case X86::COND_BE:
2131 case X86::COND_E:
2132 case X86::COND_P:
2133 case X86::COND_A:
2134 case X86::COND_AE:
2135 case X86::COND_NE:
2136 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002137 return true;
2138 }
2139}
2140
Nate Begeman9008ca62009-04-27 18:41:29 +00002141/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2142/// the specified range (L, H].
2143static bool isUndefOrInRange(int Val, int Low, int Hi) {
2144 return (Val < 0) || (Val >= Low && Val < Hi);
2145}
2146
2147/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2148/// specified value.
2149static bool isUndefOrEqual(int Val, int CmpVal) {
2150 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002151 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002152 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002153}
2154
Nate Begeman9008ca62009-04-27 18:41:29 +00002155/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2156/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2157/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002158static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002159 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2160 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2161 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2162 return (Mask[0] < 2 && Mask[1] < 2);
2163 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002164}
2165
Nate Begeman9008ca62009-04-27 18:41:29 +00002166bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2167 SmallVector<int, 8> M;
2168 N->getMask(M);
2169 return ::isPSHUFDMask(M, N->getValueType(0));
2170}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002171
Nate Begeman9008ca62009-04-27 18:41:29 +00002172/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2173/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002174static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002175 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002176 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002177
2178 // Lower quadword copied in order or undef.
2179 for (int i = 0; i != 4; ++i)
2180 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002181 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002182
Evan Cheng506d3df2006-03-29 23:07:14 +00002183 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002184 for (int i = 4; i != 8; ++i)
2185 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002186 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002187
Evan Cheng506d3df2006-03-29 23:07:14 +00002188 return true;
2189}
2190
Nate Begeman9008ca62009-04-27 18:41:29 +00002191bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2192 SmallVector<int, 8> M;
2193 N->getMask(M);
2194 return ::isPSHUFHWMask(M, N->getValueType(0));
2195}
Evan Cheng506d3df2006-03-29 23:07:14 +00002196
Nate Begeman9008ca62009-04-27 18:41:29 +00002197/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2198/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002199static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002200 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002201 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002202
Rafael Espindola15684b22009-04-24 12:40:33 +00002203 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002204 for (int i = 4; i != 8; ++i)
2205 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002206 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002207
Rafael Espindola15684b22009-04-24 12:40:33 +00002208 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002209 for (int i = 0; i != 4; ++i)
2210 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002211 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002212
Rafael Espindola15684b22009-04-24 12:40:33 +00002213 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002214}
2215
Nate Begeman9008ca62009-04-27 18:41:29 +00002216bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2217 SmallVector<int, 8> M;
2218 N->getMask(M);
2219 return ::isPSHUFLWMask(M, N->getValueType(0));
2220}
2221
Evan Cheng14aed5e2006-03-24 01:18:28 +00002222/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2223/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002224static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002225 int NumElems = VT.getVectorNumElements();
2226 if (NumElems != 2 && NumElems != 4)
2227 return false;
2228
2229 int Half = NumElems / 2;
2230 for (int i = 0; i < Half; ++i)
2231 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002232 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002233 for (int i = Half; i < NumElems; ++i)
2234 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002235 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002236
Evan Cheng14aed5e2006-03-24 01:18:28 +00002237 return true;
2238}
2239
Nate Begeman9008ca62009-04-27 18:41:29 +00002240bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2241 SmallVector<int, 8> M;
2242 N->getMask(M);
2243 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002244}
2245
Evan Cheng213d2cf2007-05-17 18:45:50 +00002246/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002247/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2248/// half elements to come from vector 1 (which would equal the dest.) and
2249/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002250static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002251 int NumElems = VT.getVectorNumElements();
2252
2253 if (NumElems != 2 && NumElems != 4)
2254 return false;
2255
2256 int Half = NumElems / 2;
2257 for (int i = 0; i < Half; ++i)
2258 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002259 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002260 for (int i = Half; i < NumElems; ++i)
2261 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002262 return false;
2263 return true;
2264}
2265
Nate Begeman9008ca62009-04-27 18:41:29 +00002266static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2267 SmallVector<int, 8> M;
2268 N->getMask(M);
2269 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002270}
2271
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002272/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2273/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002274bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2275 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002276 return false;
2277
Evan Cheng2064a2b2006-03-28 06:50:32 +00002278 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002279 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2280 isUndefOrEqual(N->getMaskElt(1), 7) &&
2281 isUndefOrEqual(N->getMaskElt(2), 2) &&
2282 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002283}
2284
Evan Cheng5ced1d82006-04-06 23:23:56 +00002285/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2286/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002287bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2288 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002289
Evan Cheng5ced1d82006-04-06 23:23:56 +00002290 if (NumElems != 2 && NumElems != 4)
2291 return false;
2292
Evan Chengc5cdff22006-04-07 21:53:05 +00002293 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002294 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002295 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002296
Evan Chengc5cdff22006-04-07 21:53:05 +00002297 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002298 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002299 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002300
2301 return true;
2302}
2303
2304/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002305/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2306/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002307bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2308 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002309
Evan Cheng5ced1d82006-04-06 23:23:56 +00002310 if (NumElems != 2 && NumElems != 4)
2311 return false;
2312
Evan Chengc5cdff22006-04-07 21:53:05 +00002313 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002315 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002316
Nate Begeman9008ca62009-04-27 18:41:29 +00002317 for (unsigned i = 0; i < NumElems/2; ++i)
2318 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002319 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002320
2321 return true;
2322}
2323
Nate Begeman9008ca62009-04-27 18:41:29 +00002324/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2325/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2326/// <2, 3, 2, 3>
2327bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2328 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2329
2330 if (NumElems != 4)
2331 return false;
2332
2333 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2334 isUndefOrEqual(N->getMaskElt(1), 3) &&
2335 isUndefOrEqual(N->getMaskElt(2), 2) &&
2336 isUndefOrEqual(N->getMaskElt(3), 3);
2337}
2338
Evan Cheng0038e592006-03-28 00:39:58 +00002339/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2340/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002341static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002342 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002344 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002345 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002346
2347 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2348 int BitI = Mask[i];
2349 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002350 if (!isUndefOrEqual(BitI, j))
2351 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002352 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002353 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002354 return false;
2355 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002356 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002357 return false;
2358 }
Evan Cheng0038e592006-03-28 00:39:58 +00002359 }
Evan Cheng0038e592006-03-28 00:39:58 +00002360 return true;
2361}
2362
Nate Begeman9008ca62009-04-27 18:41:29 +00002363bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2364 SmallVector<int, 8> M;
2365 N->getMask(M);
2366 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002367}
2368
Evan Cheng4fcb9222006-03-28 02:43:26 +00002369/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2370/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002371static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002372 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002373 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002374 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002375 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002376
2377 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2378 int BitI = Mask[i];
2379 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002380 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002381 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002382 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002383 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002384 return false;
2385 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002386 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002387 return false;
2388 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002389 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002390 return true;
2391}
2392
Nate Begeman9008ca62009-04-27 18:41:29 +00002393bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2394 SmallVector<int, 8> M;
2395 N->getMask(M);
2396 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002397}
2398
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002399/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2400/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2401/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002402static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002404 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002405 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002406
2407 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2408 int BitI = Mask[i];
2409 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002410 if (!isUndefOrEqual(BitI, j))
2411 return false;
2412 if (!isUndefOrEqual(BitI1, j))
2413 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002414 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002415 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002416}
2417
Nate Begeman9008ca62009-04-27 18:41:29 +00002418bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2419 SmallVector<int, 8> M;
2420 N->getMask(M);
2421 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2422}
2423
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002424/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2425/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2426/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002427static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002429 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2430 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002431
2432 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2433 int BitI = Mask[i];
2434 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002435 if (!isUndefOrEqual(BitI, j))
2436 return false;
2437 if (!isUndefOrEqual(BitI1, j))
2438 return false;
2439 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002440 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002441}
2442
Nate Begeman9008ca62009-04-27 18:41:29 +00002443bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2444 SmallVector<int, 8> M;
2445 N->getMask(M);
2446 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2447}
2448
Evan Cheng017dcc62006-04-21 01:05:10 +00002449/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2450/// specifies a shuffle of elements that is suitable for input to MOVSS,
2451/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002452static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002453 int NumElts = VT.getVectorNumElements();
Evan Cheng10762102007-12-06 22:14:22 +00002454 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002455 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002456
2457 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002458 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002459
2460 for (int i = 1; i < NumElts; ++i)
2461 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002462 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002463
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002464 return true;
2465}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002466
Nate Begeman9008ca62009-04-27 18:41:29 +00002467bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2468 SmallVector<int, 8> M;
2469 N->getMask(M);
2470 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002471}
2472
Evan Cheng017dcc62006-04-21 01:05:10 +00002473/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2474/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002475/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002476static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002477 bool V2IsSplat = false, bool V2IsUndef = false) {
2478 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002479 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002480 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002481
2482 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002483 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002484
2485 for (int i = 1; i < NumOps; ++i)
2486 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2487 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2488 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002489 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002490
Evan Cheng39623da2006-04-20 08:58:49 +00002491 return true;
2492}
2493
Nate Begeman9008ca62009-04-27 18:41:29 +00002494static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002495 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002496 SmallVector<int, 8> M;
2497 N->getMask(M);
2498 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002499}
2500
Evan Chengd9539472006-04-14 21:59:03 +00002501/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2502/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002503bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2504 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002505 return false;
2506
2507 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002508 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 int Elt = N->getMaskElt(i);
2510 if (Elt >= 0 && Elt != 1)
2511 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002512 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002513
2514 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002515 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 int Elt = N->getMaskElt(i);
2517 if (Elt >= 0 && Elt != 3)
2518 return false;
2519 if (Elt == 3)
2520 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002521 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002522 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002523 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002524 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002525}
2526
2527/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2528/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002529bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2530 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002531 return false;
2532
2533 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 for (unsigned i = 0; i < 2; ++i)
2535 if (N->getMaskElt(i) > 0)
2536 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002537
2538 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002539 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002540 int Elt = N->getMaskElt(i);
2541 if (Elt >= 0 && Elt != 2)
2542 return false;
2543 if (Elt == 2)
2544 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002545 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002547 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002548}
2549
Evan Cheng0b457f02008-09-25 20:50:48 +00002550/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2551/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002552bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2553 int e = N->getValueType(0).getVectorNumElements() / 2;
2554
2555 for (int i = 0; i < e; ++i)
2556 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002557 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 for (int i = 0; i < e; ++i)
2559 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002560 return false;
2561 return true;
2562}
2563
Evan Cheng63d33002006-03-22 08:01:21 +00002564/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2565/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2566/// instructions.
2567unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2569 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2570
Evan Chengb9df0ca2006-03-22 02:53:00 +00002571 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2572 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002573 for (int i = 0; i < NumOperands; ++i) {
2574 int Val = SVOp->getMaskElt(NumOperands-i-1);
2575 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002576 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002577 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002578 if (i != NumOperands - 1)
2579 Mask <<= Shift;
2580 }
Evan Cheng63d33002006-03-22 08:01:21 +00002581 return Mask;
2582}
2583
Evan Cheng506d3df2006-03-29 23:07:14 +00002584/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2585/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2586/// instructions.
2587unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002589 unsigned Mask = 0;
2590 // 8 nodes, but we only care about the last 4.
2591 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 int Val = SVOp->getMaskElt(i);
2593 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002594 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002595 if (i != 4)
2596 Mask <<= 2;
2597 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002598 return Mask;
2599}
2600
2601/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2602/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2603/// instructions.
2604unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002606 unsigned Mask = 0;
2607 // 8 nodes, but we only care about the first 4.
2608 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 int Val = SVOp->getMaskElt(i);
2610 if (Val >= 0)
2611 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002612 if (i != 0)
2613 Mask <<= 2;
2614 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002615 return Mask;
2616}
2617
Nate Begeman9008ca62009-04-27 18:41:29 +00002618/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2619/// their permute mask.
2620static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2621 SelectionDAG &DAG) {
2622 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002623 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 SmallVector<int, 8> MaskVec;
2625
Nate Begeman5a5ca152009-04-29 05:20:52 +00002626 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 int idx = SVOp->getMaskElt(i);
2628 if (idx < 0)
2629 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002630 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002632 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002634 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2636 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002637}
2638
Evan Cheng779ccea2007-12-07 21:30:01 +00002639/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2640/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002641static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002642 unsigned NumElems = VT.getVectorNumElements();
2643 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 int idx = Mask[i];
2645 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002646 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002647 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002649 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002651 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002652}
2653
Evan Cheng533a0aa2006-04-19 20:35:22 +00002654/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2655/// match movhlps. The lower half elements should come from upper half of
2656/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002657/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002658static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2659 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002660 return false;
2661 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002663 return false;
2664 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002666 return false;
2667 return true;
2668}
2669
Evan Cheng5ced1d82006-04-06 23:23:56 +00002670/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002671/// is promoted to a vector. It also returns the LoadSDNode by reference if
2672/// required.
2673static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002674 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2675 return false;
2676 N = N->getOperand(0).getNode();
2677 if (!ISD::isNON_EXTLoad(N))
2678 return false;
2679 if (LD)
2680 *LD = cast<LoadSDNode>(N);
2681 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002682}
2683
Evan Cheng533a0aa2006-04-19 20:35:22 +00002684/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2685/// match movlp{s|d}. The lower half elements should come from lower half of
2686/// V1 (and in order), and the upper half elements should come from the upper
2687/// half of V2 (and in order). And since V1 will become the source of the
2688/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002689static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2690 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002691 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002692 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002693 // Is V2 is a vector load, don't do this transformation. We will try to use
2694 // load folding shufps op.
2695 if (ISD::isNON_EXTLoad(V2))
2696 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002697
Nate Begeman5a5ca152009-04-29 05:20:52 +00002698 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002699
Evan Cheng533a0aa2006-04-19 20:35:22 +00002700 if (NumElems != 2 && NumElems != 4)
2701 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002702 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002704 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002705 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002707 return false;
2708 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002709}
2710
Evan Cheng39623da2006-04-20 08:58:49 +00002711/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2712/// all the same.
2713static bool isSplatVector(SDNode *N) {
2714 if (N->getOpcode() != ISD::BUILD_VECTOR)
2715 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002716
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002718 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2719 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002720 return false;
2721 return true;
2722}
2723
Evan Cheng213d2cf2007-05-17 18:45:50 +00002724/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2725/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002726static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002727 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002728 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002729 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002730 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002731}
2732
2733/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002734/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002736static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002737 SDValue V1 = N->getOperand(0);
2738 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2740 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002742 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002744 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2745 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2747 return false;
2748 } else if (Idx >= 0) {
2749 unsigned Opc = V1.getOpcode();
2750 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2751 continue;
2752 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002753 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002754 }
2755 }
2756 return true;
2757}
2758
2759/// getZeroVector - Returns a vector of specified type with all zero elements.
2760///
Dale Johannesenace16102009-02-03 19:33:06 +00002761static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2762 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002763 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002764
Chris Lattner8a594482007-11-25 00:24:49 +00002765 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2766 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002768 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002769 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002770 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002771 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002773 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002774 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002775 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002776 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002777 }
Dale Johannesenace16102009-02-03 19:33:06 +00002778 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002779}
2780
Chris Lattner8a594482007-11-25 00:24:49 +00002781/// getOnesVector - Returns a vector of specified type with all bits set.
2782///
Dale Johannesenace16102009-02-03 19:33:06 +00002783static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002784 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002785
Chris Lattner8a594482007-11-25 00:24:49 +00002786 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2787 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2789 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002790 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002791 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002792 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002793 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002794 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002795}
2796
2797
Evan Cheng39623da2006-04-20 08:58:49 +00002798/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2799/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002800static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2801 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002802 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002803
Evan Cheng39623da2006-04-20 08:58:49 +00002804 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 SmallVector<int, 8> MaskVec;
2806 SVOp->getMask(MaskVec);
2807
Nate Begeman5a5ca152009-04-29 05:20:52 +00002808 for (unsigned i = 0; i != NumElems; ++i) {
2809 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 MaskVec[i] = NumElems;
2811 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002812 }
Evan Cheng39623da2006-04-20 08:58:49 +00002813 }
Evan Cheng39623da2006-04-20 08:58:49 +00002814 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2816 SVOp->getOperand(1), &MaskVec[0]);
2817 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002818}
2819
Evan Cheng017dcc62006-04-21 01:05:10 +00002820/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2821/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002822static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2823 SDValue V2) {
2824 unsigned NumElems = VT.getVectorNumElements();
2825 SmallVector<int, 8> Mask;
2826 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002827 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 Mask.push_back(i);
2829 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002830}
2831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2833static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2834 SDValue V2) {
2835 unsigned NumElems = VT.getVectorNumElements();
2836 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002837 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 Mask.push_back(i);
2839 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002840 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002842}
2843
Nate Begeman9008ca62009-04-27 18:41:29 +00002844/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2845static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2846 SDValue V2) {
2847 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002848 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002850 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 Mask.push_back(i + Half);
2852 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002853 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002855}
2856
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002857/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002858static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2859 bool HasSSE2) {
2860 if (SV->getValueType(0).getVectorNumElements() <= 4)
2861 return SDValue(SV, 0);
2862
2863 MVT PVT = MVT::v4f32;
2864 MVT VT = SV->getValueType(0);
2865 DebugLoc dl = SV->getDebugLoc();
2866 SDValue V1 = SV->getOperand(0);
2867 int NumElems = VT.getVectorNumElements();
2868 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 // unpack elements to the correct location
2871 while (NumElems > 4) {
2872 if (EltNo < NumElems/2) {
2873 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2874 } else {
2875 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2876 EltNo -= NumElems/2;
2877 }
2878 NumElems >>= 1;
2879 }
2880
2881 // Perform the splat.
2882 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002883 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2885 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002886}
2887
Evan Chengba05f722006-04-21 23:03:30 +00002888/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002889/// vector of zero or undef vector. This produces a shuffle where the low
2890/// element of V2 is swizzled into the zero/undef vector, landing at element
2891/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002892static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002893 bool isZero, bool HasSSE2,
2894 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002895 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002896 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2898 unsigned NumElems = VT.getVectorNumElements();
2899 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002900 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 // If this is the insertion idx, put the low elt of V2 here.
2902 MaskVec.push_back(i == Idx ? NumElems : i);
2903 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002904}
2905
Evan Chengf26ffe92008-05-29 08:22:04 +00002906/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2907/// a shuffle that is zero.
2908static
Nate Begeman9008ca62009-04-27 18:41:29 +00002909unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
2910 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002911 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00002913 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 int Idx = SVOp->getMaskElt(Index);
2915 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002916 ++NumZeros;
2917 continue;
2918 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00002920 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00002921 ++NumZeros;
2922 else
2923 break;
2924 }
2925 return NumZeros;
2926}
2927
2928/// isVectorShift - Returns true if the shuffle can be implemented as a
2929/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002930/// FIXME: split into pslldqi, psrldqi, palignr variants.
2931static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002932 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00002934
2935 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00002937 if (!NumZeros) {
2938 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00002940 if (!NumZeros)
2941 return false;
2942 }
Evan Chengf26ffe92008-05-29 08:22:04 +00002943 bool SeenV1 = false;
2944 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 for (int i = NumZeros; i < NumElems; ++i) {
2946 int Val = isLeft ? (i - NumZeros) : i;
2947 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
2948 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00002949 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00002951 SeenV1 = true;
2952 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00002954 SeenV2 = true;
2955 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00002957 return false;
2958 }
2959 if (SeenV1 && SeenV2)
2960 return false;
2961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00002963 ShAmt = NumZeros;
2964 return true;
2965}
2966
2967
Evan Chengc78d3b42006-04-24 18:01:45 +00002968/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2969///
Dan Gohman475871a2008-07-27 21:46:04 +00002970static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00002971 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002972 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002973 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00002974 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00002975
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002976 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002977 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00002978 bool First = true;
2979 for (unsigned i = 0; i < 16; ++i) {
2980 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2981 if (ThisIsNonZero && First) {
2982 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00002983 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00002984 else
Dale Johannesene8d72302009-02-06 23:05:02 +00002985 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00002986 First = false;
2987 }
2988
2989 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00002991 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2992 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002993 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00002994 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00002995 }
2996 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00002997 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
2998 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00002999 ThisElt, DAG.getConstant(8, MVT::i8));
3000 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003001 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003002 } else
3003 ThisElt = LastElt;
3004
Gabor Greifba36cb52008-08-28 21:40:38 +00003005 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003006 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003007 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003008 }
3009 }
3010
Dale Johannesenace16102009-02-03 19:33:06 +00003011 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003012}
3013
Bill Wendlinga348c562007-03-22 18:42:45 +00003014/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003015///
Dan Gohman475871a2008-07-27 21:46:04 +00003016static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003017 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003018 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003019 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003020 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003021
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003022 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003024 bool First = true;
3025 for (unsigned i = 0; i < 8; ++i) {
3026 bool isNonZero = (NonZeros & (1 << i)) != 0;
3027 if (isNonZero) {
3028 if (First) {
3029 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003030 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003031 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003032 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003033 First = false;
3034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003035 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003036 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003037 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003038 }
3039 }
3040
3041 return V;
3042}
3043
Evan Chengf26ffe92008-05-29 08:22:04 +00003044/// getVShift - Return a vector logical shift node.
3045///
Dan Gohman475871a2008-07-27 21:46:04 +00003046static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 unsigned NumBits, SelectionDAG &DAG,
3048 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003049 bool isMMX = VT.getSizeInBits() == 64;
3050 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003051 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003052 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3053 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3054 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003055 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003056}
3057
Dan Gohman475871a2008-07-27 21:46:04 +00003058SDValue
3059X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003060 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003061 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003062 if (ISD::isBuildVectorAllZeros(Op.getNode())
3063 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003064 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3065 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3066 // eliminated on x86-32 hosts.
3067 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3068 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003069
Gabor Greifba36cb52008-08-28 21:40:38 +00003070 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003071 return getOnesVector(Op.getValueType(), DAG, dl);
3072 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003073 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003074
Duncan Sands83ec4b62008-06-06 12:08:01 +00003075 MVT VT = Op.getValueType();
3076 MVT EVT = VT.getVectorElementType();
3077 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003078
3079 unsigned NumElems = Op.getNumOperands();
3080 unsigned NumZero = 0;
3081 unsigned NumNonZero = 0;
3082 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003083 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003085 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003087 if (Elt.getOpcode() == ISD::UNDEF)
3088 continue;
3089 Values.insert(Elt);
3090 if (Elt.getOpcode() != ISD::Constant &&
3091 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003092 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003093 if (isZeroNode(Elt))
3094 NumZero++;
3095 else {
3096 NonZeros |= (1 << i);
3097 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003098 }
3099 }
3100
Dan Gohman7f321562007-06-25 16:23:39 +00003101 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003102 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003103 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003104 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003105
Chris Lattner67f453a2008-03-09 05:42:06 +00003106 // Special case for single non-zero, non-undef, element.
Evan Chengdb2d5242007-12-12 06:45:40 +00003107 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003108 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003109 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003110
Chris Lattner62098042008-03-09 01:05:04 +00003111 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3112 // the value are obviously zero, truncate the value to i32 and do the
3113 // insertion that way. Only do this if the value is non-constant or if the
3114 // value is a constant being inserted into element 0. It is cheaper to do
3115 // a constant pool load than it is to do a movd + shuffle.
3116 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3117 (!IsAllConstants || Idx == 0)) {
3118 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3119 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003120 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3121 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003122
Chris Lattner62098042008-03-09 01:05:04 +00003123 // Truncate the value (which may itself be a constant) to i32, and
3124 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003125 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3126 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003127 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3128 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003129
Chris Lattner62098042008-03-09 01:05:04 +00003130 // Now we have our 32-bit value zero extended in the low element of
3131 // a vector. If Idx != 0, swizzle it into place.
3132 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 SmallVector<int, 4> Mask;
3134 Mask.push_back(Idx);
3135 for (unsigned i = 1; i != VecElts; ++i)
3136 Mask.push_back(i);
3137 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3138 DAG.getUNDEF(Item.getValueType()),
3139 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003140 }
Dale Johannesenace16102009-02-03 19:33:06 +00003141 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003142 }
3143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Chris Lattner19f79692008-03-08 22:59:52 +00003145 // If we have a constant or non-constant insertion into the low element of
3146 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3147 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3148 // depending on what the source datatype is. Because we can only get here
3149 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3150 if (Idx == 0 &&
3151 // Don't do this for i64 values on x86-32.
3152 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Dale Johannesenace16102009-02-03 19:33:06 +00003153 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003154 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003155 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3156 Subtarget->hasSSE2(), DAG);
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003157 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003158
3159 // Is it a vector logical left shift?
3160 if (NumElems == 2 && Idx == 1 &&
3161 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003162 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003163 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003164 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003165 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003166 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003168
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003169 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003170 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003171
Chris Lattner19f79692008-03-08 22:59:52 +00003172 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3173 // is a non-constant being inserted into an element other than the low one,
3174 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3175 // movd/movss) to move this into the low element, then shuffle it into
3176 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003177 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003178 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003179
Evan Cheng0db9fe62006-04-25 20:13:52 +00003180 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003181 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3182 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003184 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 MaskVec.push_back(i == Idx ? 0 : 1);
3186 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003187 }
3188 }
3189
Chris Lattner67f453a2008-03-09 05:42:06 +00003190 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3191 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003192 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003193
Dan Gohmana3941172007-07-24 22:55:08 +00003194 // A vector full of immediates; various special cases are already
3195 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003196 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003197 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003198
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003199 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003200 if (EVTBits == 64) {
3201 if (NumNonZero == 1) {
3202 // One half is zero or undef.
3203 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003204 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003205 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003206 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3207 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003208 }
Dan Gohman475871a2008-07-27 21:46:04 +00003209 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003210 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211
3212 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003213 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003214 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003215 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003216 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003217 }
3218
Bill Wendling826f36f2007-03-28 00:57:11 +00003219 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003220 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003221 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003222 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003223 }
3224
3225 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003227 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003228 if (NumElems == 4 && NumZero > 0) {
3229 for (unsigned i = 0; i < 4; ++i) {
3230 bool isZero = !(NonZeros & (1 << i));
3231 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003232 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003233 else
Dale Johannesenace16102009-02-03 19:33:06 +00003234 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003235 }
3236
3237 for (unsigned i = 0; i < 2; ++i) {
3238 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3239 default: break;
3240 case 0:
3241 V[i] = V[i*2]; // Must be a zero vector.
3242 break;
3243 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003245 break;
3246 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003248 break;
3249 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003251 break;
3252 }
3253 }
3254
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003256 bool Reverse = (NonZeros & 0x3) == 2;
3257 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003259 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3260 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3262 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003263 }
3264
3265 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3267 // values to be inserted is equal to the number of elements, in which case
3268 // use the unpack code below in the hopes of matching the consecutive elts
3269 // load merge pattern for shuffles.
3270 // FIXME: We could probably just check that here directly.
3271 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3272 getSubtarget()->hasSSE41()) {
3273 V[0] = DAG.getUNDEF(VT);
3274 for (unsigned i = 0; i < NumElems; ++i)
3275 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3276 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3277 Op.getOperand(i), DAG.getIntPtrConstant(i));
3278 return V[0];
3279 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003280 // Expand into a number of unpckl*.
3281 // e.g. for v4f32
3282 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3283 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3284 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003285 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003286 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003287 NumElems >>= 1;
3288 while (NumElems != 0) {
3289 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003291 NumElems >>= 1;
3292 }
3293 return V[0];
3294 }
3295
Dan Gohman475871a2008-07-27 21:46:04 +00003296 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003297}
3298
Nate Begemanb9a47b82009-02-23 08:49:38 +00003299// v8i16 shuffles - Prefer shuffles in the following order:
3300// 1. [all] pshuflw, pshufhw, optional move
3301// 2. [ssse3] 1 x pshufb
3302// 3. [ssse3] 2 x pshufb + 1 x por
3303// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003304static
Nate Begeman9008ca62009-04-27 18:41:29 +00003305SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3306 SelectionDAG &DAG, X86TargetLowering &TLI) {
3307 SDValue V1 = SVOp->getOperand(0);
3308 SDValue V2 = SVOp->getOperand(1);
3309 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003310 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003311
Nate Begemanb9a47b82009-02-23 08:49:38 +00003312 // Determine if more than 1 of the words in each of the low and high quadwords
3313 // of the result come from the same quadword of one of the two inputs. Undef
3314 // mask values count as coming from any quadword, for better codegen.
3315 SmallVector<unsigned, 4> LoQuad(4);
3316 SmallVector<unsigned, 4> HiQuad(4);
3317 BitVector InputQuads(4);
3318 for (unsigned i = 0; i < 8; ++i) {
3319 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003321 MaskVals.push_back(EltIdx);
3322 if (EltIdx < 0) {
3323 ++Quad[0];
3324 ++Quad[1];
3325 ++Quad[2];
3326 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003327 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003328 }
3329 ++Quad[EltIdx / 4];
3330 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003331 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003332
Nate Begemanb9a47b82009-02-23 08:49:38 +00003333 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003334 unsigned MaxQuad = 1;
3335 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003336 if (LoQuad[i] > MaxQuad) {
3337 BestLoQuad = i;
3338 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003339 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003340 }
3341
Nate Begemanb9a47b82009-02-23 08:49:38 +00003342 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003343 MaxQuad = 1;
3344 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003345 if (HiQuad[i] > MaxQuad) {
3346 BestHiQuad = i;
3347 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003348 }
3349 }
3350
Nate Begemanb9a47b82009-02-23 08:49:38 +00003351 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3352 // of the two input vectors, shuffle them into one input vector so only a
3353 // single pshufb instruction is necessary. If There are more than 2 input
3354 // quads, disable the next transformation since it does not help SSSE3.
3355 bool V1Used = InputQuads[0] || InputQuads[1];
3356 bool V2Used = InputQuads[2] || InputQuads[3];
3357 if (TLI.getSubtarget()->hasSSSE3()) {
3358 if (InputQuads.count() == 2 && V1Used && V2Used) {
3359 BestLoQuad = InputQuads.find_first();
3360 BestHiQuad = InputQuads.find_next(BestLoQuad);
3361 }
3362 if (InputQuads.count() > 2) {
3363 BestLoQuad = -1;
3364 BestHiQuad = -1;
3365 }
3366 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003367
Nate Begemanb9a47b82009-02-23 08:49:38 +00003368 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3369 // the shuffle mask. If a quad is scored as -1, that means that it contains
3370 // words from all 4 input quadwords.
3371 SDValue NewV;
3372 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 SmallVector<int, 8> MaskV;
3374 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3375 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3376 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3377 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3378 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003379 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003380
Nate Begemanb9a47b82009-02-23 08:49:38 +00003381 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3382 // source words for the shuffle, to aid later transformations.
3383 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003384 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003385 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003386 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003387 if (idx != (int)i)
3388 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003389 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003390 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003391 AllWordsInNewV = false;
3392 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003393 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003394
Nate Begemanb9a47b82009-02-23 08:49:38 +00003395 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3396 if (AllWordsInNewV) {
3397 for (int i = 0; i != 8; ++i) {
3398 int idx = MaskVals[i];
3399 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003400 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003401 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3402 if ((idx != i) && idx < 4)
3403 pshufhw = false;
3404 if ((idx != i) && idx > 3)
3405 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003406 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003407 V1 = NewV;
3408 V2Used = false;
3409 BestLoQuad = 0;
3410 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003411 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003412
Nate Begemanb9a47b82009-02-23 08:49:38 +00003413 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3414 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003415 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3417 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003418 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003419 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003420
3421 // If we have SSSE3, and all words of the result are from 1 input vector,
3422 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3423 // is present, fall back to case 4.
3424 if (TLI.getSubtarget()->hasSSSE3()) {
3425 SmallVector<SDValue,16> pshufbMask;
3426
3427 // If we have elements from both input vectors, set the high bit of the
3428 // shuffle mask element to zero out elements that come from V2 in the V1
3429 // mask, and elements that come from V1 in the V2 mask, so that the two
3430 // results can be OR'd together.
3431 bool TwoInputs = V1Used && V2Used;
3432 for (unsigned i = 0; i != 8; ++i) {
3433 int EltIdx = MaskVals[i] * 2;
3434 if (TwoInputs && (EltIdx >= 16)) {
3435 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3436 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3437 continue;
3438 }
3439 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3440 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3441 }
3442 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3443 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003444 DAG.getNode(ISD::BUILD_VECTOR, dl,
3445 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003446 if (!TwoInputs)
3447 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3448
3449 // Calculate the shuffle mask for the second input, shuffle it, and
3450 // OR it with the first shuffled input.
3451 pshufbMask.clear();
3452 for (unsigned i = 0; i != 8; ++i) {
3453 int EltIdx = MaskVals[i] * 2;
3454 if (EltIdx < 16) {
3455 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3456 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3457 continue;
3458 }
3459 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3460 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3461 }
3462 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3463 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003464 DAG.getNode(ISD::BUILD_VECTOR, dl,
3465 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003466 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3467 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3468 }
3469
3470 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3471 // and update MaskVals with new element order.
3472 BitVector InOrder(8);
3473 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003475 for (int i = 0; i != 4; ++i) {
3476 int idx = MaskVals[i];
3477 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003479 InOrder.set(i);
3480 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003482 InOrder.set(i);
3483 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003485 }
3486 }
3487 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 MaskV.push_back(i);
3489 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3490 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003491 }
3492
3493 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3494 // and update MaskVals with the new element order.
3495 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003499 for (unsigned i = 4; i != 8; ++i) {
3500 int idx = MaskVals[i];
3501 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003502 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503 InOrder.set(i);
3504 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003506 InOrder.set(i);
3507 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 }
3510 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3512 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003513 }
3514
3515 // In case BestHi & BestLo were both -1, which means each quadword has a word
3516 // from each of the four input quadwords, calculate the InOrder bitvector now
3517 // before falling through to the insert/extract cleanup.
3518 if (BestLoQuad == -1 && BestHiQuad == -1) {
3519 NewV = V1;
3520 for (int i = 0; i != 8; ++i)
3521 if (MaskVals[i] < 0 || MaskVals[i] == i)
3522 InOrder.set(i);
3523 }
3524
3525 // The other elements are put in the right place using pextrw and pinsrw.
3526 for (unsigned i = 0; i != 8; ++i) {
3527 if (InOrder[i])
3528 continue;
3529 int EltIdx = MaskVals[i];
3530 if (EltIdx < 0)
3531 continue;
3532 SDValue ExtOp = (EltIdx < 8)
3533 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3534 DAG.getIntPtrConstant(EltIdx))
3535 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3536 DAG.getIntPtrConstant(EltIdx - 8));
3537 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3538 DAG.getIntPtrConstant(i));
3539 }
3540 return NewV;
3541}
3542
3543// v16i8 shuffles - Prefer shuffles in the following order:
3544// 1. [ssse3] 1 x pshufb
3545// 2. [ssse3] 2 x pshufb + 1 x por
3546// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3547static
Nate Begeman9008ca62009-04-27 18:41:29 +00003548SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3549 SelectionDAG &DAG, X86TargetLowering &TLI) {
3550 SDValue V1 = SVOp->getOperand(0);
3551 SDValue V2 = SVOp->getOperand(1);
3552 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003553 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003555
3556 // If we have SSSE3, case 1 is generated when all result bytes come from
3557 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3558 // present, fall back to case 3.
3559 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3560 bool V1Only = true;
3561 bool V2Only = true;
3562 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003563 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003564 if (EltIdx < 0)
3565 continue;
3566 if (EltIdx < 16)
3567 V2Only = false;
3568 else
3569 V1Only = false;
3570 }
3571
3572 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3573 if (TLI.getSubtarget()->hasSSSE3()) {
3574 SmallVector<SDValue,16> pshufbMask;
3575
3576 // If all result elements are from one input vector, then only translate
3577 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3578 //
3579 // Otherwise, we have elements from both input vectors, and must zero out
3580 // elements that come from V2 in the first mask, and V1 in the second mask
3581 // so that we can OR them together.
3582 bool TwoInputs = !(V1Only || V2Only);
3583 for (unsigned i = 0; i != 16; ++i) {
3584 int EltIdx = MaskVals[i];
3585 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3586 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3587 continue;
3588 }
3589 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3590 }
3591 // If all the elements are from V2, assign it to V1 and return after
3592 // building the first pshufb.
3593 if (V2Only)
3594 V1 = V2;
3595 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003596 DAG.getNode(ISD::BUILD_VECTOR, dl,
3597 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 if (!TwoInputs)
3599 return V1;
3600
3601 // Calculate the shuffle mask for the second input, shuffle it, and
3602 // OR it with the first shuffled input.
3603 pshufbMask.clear();
3604 for (unsigned i = 0; i != 16; ++i) {
3605 int EltIdx = MaskVals[i];
3606 if (EltIdx < 16) {
3607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3608 continue;
3609 }
3610 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3611 }
3612 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003613 DAG.getNode(ISD::BUILD_VECTOR, dl,
3614 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3616 }
3617
3618 // No SSSE3 - Calculate in place words and then fix all out of place words
3619 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3620 // the 16 different words that comprise the two doublequadword input vectors.
3621 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3622 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3623 SDValue NewV = V2Only ? V2 : V1;
3624 for (int i = 0; i != 8; ++i) {
3625 int Elt0 = MaskVals[i*2];
3626 int Elt1 = MaskVals[i*2+1];
3627
3628 // This word of the result is all undef, skip it.
3629 if (Elt0 < 0 && Elt1 < 0)
3630 continue;
3631
3632 // This word of the result is already in the correct place, skip it.
3633 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3634 continue;
3635 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3636 continue;
3637
3638 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3639 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3640 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003641
3642 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3643 // using a single extract together, load it and store it.
3644 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3645 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3646 DAG.getIntPtrConstant(Elt1 / 2));
3647 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3648 DAG.getIntPtrConstant(i));
3649 continue;
3650 }
3651
Nate Begemanb9a47b82009-02-23 08:49:38 +00003652 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003653 // source byte is not also odd, shift the extracted word left 8 bits
3654 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 if (Elt1 >= 0) {
3656 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3657 DAG.getIntPtrConstant(Elt1 / 2));
3658 if ((Elt1 & 1) == 0)
3659 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3660 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003661 else if (Elt0 >= 0)
3662 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3663 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003664 }
3665 // If Elt0 is defined, extract it from the appropriate source. If the
3666 // source byte is not also even, shift the extracted word right 8 bits. If
3667 // Elt1 was also defined, OR the extracted values together before
3668 // inserting them in the result.
3669 if (Elt0 >= 0) {
3670 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3671 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3672 if ((Elt0 & 1) != 0)
3673 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3674 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003675 else if (Elt1 >= 0)
3676 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3677 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003678 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3679 : InsElt0;
3680 }
3681 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3682 DAG.getIntPtrConstant(i));
3683 }
3684 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003685}
3686
Evan Cheng7a831ce2007-12-15 03:00:47 +00003687/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3688/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3689/// done when every pair / quad of shuffle mask elements point to elements in
3690/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003691/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3692static
Nate Begeman9008ca62009-04-27 18:41:29 +00003693SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3694 SelectionDAG &DAG,
3695 TargetLowering &TLI, DebugLoc dl) {
3696 MVT VT = SVOp->getValueType(0);
3697 SDValue V1 = SVOp->getOperand(0);
3698 SDValue V2 = SVOp->getOperand(1);
3699 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003700 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003702 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003703 MVT NewVT = MaskVT;
3704 switch (VT.getSimpleVT()) {
3705 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003706 case MVT::v4f32: NewVT = MVT::v2f64; break;
3707 case MVT::v4i32: NewVT = MVT::v2i64; break;
3708 case MVT::v8i16: NewVT = MVT::v4i32; break;
3709 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003710 }
3711
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003712 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003713 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003714 NewVT = MVT::v2i64;
3715 else
3716 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003717 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003718 int Scale = NumElems / NewWidth;
3719 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003720 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 int StartIdx = -1;
3722 for (int j = 0; j < Scale; ++j) {
3723 int EltIdx = SVOp->getMaskElt(i+j);
3724 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003725 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003727 StartIdx = EltIdx - (EltIdx % Scale);
3728 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003729 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003730 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 if (StartIdx == -1)
3732 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003733 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003735 }
3736
Dale Johannesenace16102009-02-03 19:33:06 +00003737 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3738 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003740}
3741
Evan Chengd880b972008-05-09 21:53:03 +00003742/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003743///
Dan Gohman475871a2008-07-27 21:46:04 +00003744static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 SDValue SrcOp, SelectionDAG &DAG,
3746 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003747 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3748 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003749 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003750 LD = dyn_cast<LoadSDNode>(SrcOp);
3751 if (!LD) {
3752 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3753 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003754 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003755 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3756 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3757 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3758 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3759 // PR2108
3760 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003761 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3762 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3763 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3764 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003765 SrcOp.getOperand(0)
3766 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003767 }
3768 }
3769 }
3770
Dale Johannesenace16102009-02-03 19:33:06 +00003771 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3772 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003773 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003774 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003775}
3776
Evan Chengace3c172008-07-22 21:13:36 +00003777/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3778/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003779static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003780LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3781 SDValue V1 = SVOp->getOperand(0);
3782 SDValue V2 = SVOp->getOperand(1);
3783 DebugLoc dl = SVOp->getDebugLoc();
3784 MVT VT = SVOp->getValueType(0);
3785
Evan Chengace3c172008-07-22 21:13:36 +00003786 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003787 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 SmallVector<int, 8> Mask1(4U, -1);
3789 SmallVector<int, 8> PermMask;
3790 SVOp->getMask(PermMask);
3791
Evan Chengace3c172008-07-22 21:13:36 +00003792 unsigned NumHi = 0;
3793 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003794 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 int Idx = PermMask[i];
3796 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003797 Locs[i] = std::make_pair(-1, -1);
3798 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3800 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003801 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003803 NumLo++;
3804 } else {
3805 Locs[i] = std::make_pair(1, NumHi);
3806 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003808 NumHi++;
3809 }
3810 }
3811 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003812
Evan Chengace3c172008-07-22 21:13:36 +00003813 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003814 // If no more than two elements come from either vector. This can be
3815 // implemented with two shuffles. First shuffle gather the elements.
3816 // The second shuffle, which takes the first shuffle as both of its
3817 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003819
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 SmallVector<int, 8> Mask2(4U, -1);
3821
Evan Chengace3c172008-07-22 21:13:36 +00003822 for (unsigned i = 0; i != 4; ++i) {
3823 if (Locs[i].first == -1)
3824 continue;
3825 else {
3826 unsigned Idx = (i < 2) ? 0 : 4;
3827 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003829 }
3830 }
3831
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003833 } else if (NumLo == 3 || NumHi == 3) {
3834 // Otherwise, we must have three elements from one vector, call it X, and
3835 // one element from the other, call it Y. First, use a shufps to build an
3836 // intermediate vector with the one element from Y and the element from X
3837 // that will be in the same half in the final destination (the indexes don't
3838 // matter). Then, use a shufps to build the final vector, taking the half
3839 // containing the element from Y from the intermediate, and the other half
3840 // from X.
3841 if (NumHi == 3) {
3842 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003844 std::swap(V1, V2);
3845 }
3846
3847 // Find the element from V2.
3848 unsigned HiIndex;
3849 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 int Val = PermMask[HiIndex];
3851 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003852 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003853 if (Val >= 4)
3854 break;
3855 }
3856
Nate Begeman9008ca62009-04-27 18:41:29 +00003857 Mask1[0] = PermMask[HiIndex];
3858 Mask1[1] = -1;
3859 Mask1[2] = PermMask[HiIndex^1];
3860 Mask1[3] = -1;
3861 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003862
3863 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 Mask1[0] = PermMask[0];
3865 Mask1[1] = PermMask[1];
3866 Mask1[2] = HiIndex & 1 ? 6 : 4;
3867 Mask1[3] = HiIndex & 1 ? 4 : 6;
3868 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003869 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 Mask1[0] = HiIndex & 1 ? 2 : 0;
3871 Mask1[1] = HiIndex & 1 ? 0 : 2;
3872 Mask1[2] = PermMask[2];
3873 Mask1[3] = PermMask[3];
3874 if (Mask1[2] >= 0)
3875 Mask1[2] += 4;
3876 if (Mask1[3] >= 0)
3877 Mask1[3] += 4;
3878 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003879 }
Evan Chengace3c172008-07-22 21:13:36 +00003880 }
3881
3882 // Break it into (shuffle shuffle_hi, shuffle_lo).
3883 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 SmallVector<int,8> LoMask(4U, -1);
3885 SmallVector<int,8> HiMask(4U, -1);
3886
3887 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003888 unsigned MaskIdx = 0;
3889 unsigned LoIdx = 0;
3890 unsigned HiIdx = 2;
3891 for (unsigned i = 0; i != 4; ++i) {
3892 if (i == 2) {
3893 MaskPtr = &HiMask;
3894 MaskIdx = 1;
3895 LoIdx = 0;
3896 HiIdx = 2;
3897 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 int Idx = PermMask[i];
3899 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003900 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003902 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003904 LoIdx++;
3905 } else {
3906 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003908 HiIdx++;
3909 }
3910 }
3911
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
3913 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
3914 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00003915 for (unsigned i = 0; i != 4; ++i) {
3916 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00003918 } else {
3919 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00003921 }
3922 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00003924}
3925
Dan Gohman475871a2008-07-27 21:46:04 +00003926SDValue
3927X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00003929 SDValue V1 = Op.getOperand(0);
3930 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003931 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003932 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003934 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003935 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3936 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003937 bool V1IsSplat = false;
3938 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00003941 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003942
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 // Promote splats to v4f32.
3944 if (SVOp->isSplat()) {
3945 if (isMMX || NumElems < 4)
3946 return Op;
3947 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948 }
3949
Evan Cheng7a831ce2007-12-15 03:00:47 +00003950 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3951 // do it!
3952 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00003954 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00003955 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003956 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00003957 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3958 // FIXME: Figure out a cleaner way to do this.
3959 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00003960 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00003962 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
3964 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
3965 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00003966 }
Gabor Greifba36cb52008-08-28 21:40:38 +00003967 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
3969 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00003970 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00003972 }
3973 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003974
3975 if (X86::isPSHUFDMask(SVOp))
3976 return Op;
3977
Evan Chengf26ffe92008-05-29 08:22:04 +00003978 // Check if this can be converted into a logical shift.
3979 bool isLeft = false;
3980 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00003981 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 bool isShift = getSubtarget()->hasSSE2() &&
3983 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00003984 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003985 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00003986 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003987 MVT EVT = VT.getVectorElementType();
3988 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00003989 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003990 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003991
3992 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003993 if (V1IsUndef)
3994 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00003995 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003996 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00003997 if (!isMMX)
3998 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003999 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004000
4001 // FIXME: fold these into legal mask.
4002 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4003 X86::isMOVSLDUPMask(SVOp) ||
4004 X86::isMOVHLPSMask(SVOp) ||
4005 X86::isMOVHPMask(SVOp) ||
4006 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004007 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004008
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 if (ShouldXformToMOVHLPS(SVOp) ||
4010 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4011 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004012
Evan Chengf26ffe92008-05-29 08:22:04 +00004013 if (isShift) {
4014 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004015 MVT EVT = VT.getVectorElementType();
4016 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004017 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004018 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004019
Evan Cheng9eca5e82006-10-25 21:49:50 +00004020 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004021 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4022 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004023 V1IsSplat = isSplatVector(V1.getNode());
4024 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004025
Chris Lattner8a594482007-11-25 00:24:49 +00004026 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004027 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 Op = CommuteVectorShuffle(SVOp, DAG);
4029 SVOp = cast<ShuffleVectorSDNode>(Op);
4030 V1 = SVOp->getOperand(0);
4031 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004032 std::swap(V1IsSplat, V2IsSplat);
4033 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004034 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004035 }
4036
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4038 // Shuffling low element of v1 into undef, just return v1.
4039 if (V2IsUndef)
4040 return V1;
4041 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4042 // the instruction selector will not match, so get a canonical MOVL with
4043 // swapped operands to undo the commute.
4044 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004045 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004046
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4048 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4049 X86::isUNPCKLMask(SVOp) ||
4050 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004051 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004052
Evan Cheng9bbbb982006-10-25 20:48:19 +00004053 if (V2IsSplat) {
4054 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004055 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004056 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 SDValue NewMask = NormalizeMask(SVOp, DAG);
4058 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4059 if (NSVOp != SVOp) {
4060 if (X86::isUNPCKLMask(NSVOp, true)) {
4061 return NewMask;
4062 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4063 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 }
4065 }
4066 }
4067
Evan Cheng9eca5e82006-10-25 21:49:50 +00004068 if (Commuted) {
4069 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 // FIXME: this seems wrong.
4071 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4072 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4073 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4074 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4075 X86::isUNPCKLMask(NewSVOp) ||
4076 X86::isUNPCKHMask(NewSVOp))
4077 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004078 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004079
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004081
4082 // Normalize the node to match x86 shuffle ops if needed
4083 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4084 return CommuteVectorShuffle(SVOp, DAG);
4085
4086 // Check for legal shuffle and return?
4087 SmallVector<int, 16> PermMask;
4088 SVOp->getMask(PermMask);
4089 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004090 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004091
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4093 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004095 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004096 return NewOp;
4097 }
4098
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 if (NewOp.getNode())
4102 return NewOp;
4103 }
4104
Evan Chengace3c172008-07-22 21:13:36 +00004105 // Handle all 4 wide cases with a number of shuffles except for MMX.
4106 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004108
Dan Gohman475871a2008-07-27 21:46:04 +00004109 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110}
4111
Dan Gohman475871a2008-07-27 21:46:04 +00004112SDValue
4113X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004114 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004115 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004116 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004117 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004118 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004119 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004120 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004121 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004122 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004123 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004124 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4125 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4126 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004127 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4128 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4129 DAG.getNode(ISD::BIT_CONVERT, dl,
4130 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004131 Op.getOperand(0)),
4132 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004133 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004134 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004135 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004136 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004137 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004138 } else if (VT == MVT::f32) {
4139 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4140 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004141 // result has a single use which is a store or a bitcast to i32. And in
4142 // the case of a store, it's not worth it if the index is a constant 0,
4143 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004144 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004145 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004146 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004147 if ((User->getOpcode() != ISD::STORE ||
4148 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4149 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004150 (User->getOpcode() != ISD::BIT_CONVERT ||
4151 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004152 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004153 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004154 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004155 Op.getOperand(0)),
4156 Op.getOperand(1));
4157 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004158 } else if (VT == MVT::i32) {
4159 // ExtractPS works with constant index.
4160 if (isa<ConstantSDNode>(Op.getOperand(1)))
4161 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004162 }
Dan Gohman475871a2008-07-27 21:46:04 +00004163 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004164}
4165
4166
Dan Gohman475871a2008-07-27 21:46:04 +00004167SDValue
4168X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004169 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004170 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004171
Evan Cheng62a3f152008-03-24 21:52:23 +00004172 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004174 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004175 return Res;
4176 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004177
Duncan Sands83ec4b62008-06-06 12:08:01 +00004178 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004179 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004180 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004181 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004182 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004183 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004184 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004185 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4186 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004187 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004188 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004189 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004190 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004191 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004192 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004193 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004194 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004196 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004197 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004198 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004199 if (Idx == 0)
4200 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004201
Evan Cheng0db9fe62006-04-25 20:13:52 +00004202 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 int Mask[4] = { Idx, -1, -1, -1 };
4204 MVT VVT = Op.getOperand(0).getValueType();
4205 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4206 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004207 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004208 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004209 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004210 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4211 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4212 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004213 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004214 if (Idx == 0)
4215 return Op;
4216
4217 // UNPCKHPD the element to the lowest double word, then movsd.
4218 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4219 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 int Mask[2] = { 1, -1 };
4221 MVT VVT = Op.getOperand(0).getValueType();
4222 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4223 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004224 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004225 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004226 }
4227
Dan Gohman475871a2008-07-27 21:46:04 +00004228 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229}
4230
Dan Gohman475871a2008-07-27 21:46:04 +00004231SDValue
4232X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004233 MVT VT = Op.getValueType();
4234 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004235 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004236
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SDValue N0 = Op.getOperand(0);
4238 SDValue N1 = Op.getOperand(1);
4239 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004240
Dan Gohmanef521f12008-08-14 22:53:18 +00004241 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4242 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004243 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004245 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4246 // argument.
4247 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004248 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004249 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004250 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004251 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004252 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004253 // Bits [7:6] of the constant are the source select. This will always be
4254 // zero here. The DAG Combiner may combine an extract_elt index into these
4255 // bits. For example (insert (extract, 3), 2) could be matched by putting
4256 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004257 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004258 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004259 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004261 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004262 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004263 } else if (EVT == MVT::i32) {
4264 // InsertPS works with constant index.
4265 if (isa<ConstantSDNode>(N2))
4266 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004267 }
Dan Gohman475871a2008-07-27 21:46:04 +00004268 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004269}
4270
Dan Gohman475871a2008-07-27 21:46:04 +00004271SDValue
4272X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004273 MVT VT = Op.getValueType();
4274 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004275
4276 if (Subtarget->hasSSE41())
4277 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4278
Evan Cheng794405e2007-12-12 07:55:34 +00004279 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004280 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004281
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004282 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004283 SDValue N0 = Op.getOperand(0);
4284 SDValue N1 = Op.getOperand(1);
4285 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004286
Duncan Sands83ec4b62008-06-06 12:08:01 +00004287 if (EVT.getSizeInBits() == 16) {
Evan Cheng794405e2007-12-12 07:55:34 +00004288 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4289 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004290 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004291 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004292 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004293 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004294 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004295 }
Dan Gohman475871a2008-07-27 21:46:04 +00004296 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297}
4298
Dan Gohman475871a2008-07-27 21:46:04 +00004299SDValue
4300X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004301 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004302 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004303 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4304 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4305 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004306 Op.getOperand(0))));
4307
Dale Johannesenace16102009-02-03 19:33:06 +00004308 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004309 MVT VT = MVT::v2i32;
4310 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004311 default: break;
4312 case MVT::v16i8:
4313 case MVT::v8i16:
4314 VT = MVT::v4i32;
4315 break;
4316 }
Dale Johannesenace16102009-02-03 19:33:06 +00004317 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4318 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319}
4320
Bill Wendling056292f2008-09-16 21:48:12 +00004321// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4322// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4323// one of the above mentioned nodes. It has to be wrapped because otherwise
4324// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4325// be used to form addressing mode. These wrapped nodes will be selected
4326// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004327SDValue
4328X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004329 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004330 // FIXME there isn't really any debug info here, should come from the parent
4331 DebugLoc dl = CP->getDebugLoc();
Evan Cheng1606e8e2009-03-13 07:51:59 +00004332 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
4333 CP->getAlignment());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004334 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004335 // With PIC, the address is actually $g + Offset.
4336 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4337 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004338 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004339 DAG.getNode(X86ISD::GlobalBaseReg,
4340 DebugLoc::getUnknownLoc(),
4341 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004342 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 }
4344
4345 return Result;
4346}
4347
Dan Gohman475871a2008-07-27 21:46:04 +00004348SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004349X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004350 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004351 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004352 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4353 bool ExtraLoadRequired =
4354 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4355
4356 // Create the TargetGlobalAddress node, folding in the constant
4357 // offset if it is legal.
4358 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004359 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman6520e202008-10-18 02:06:02 +00004360 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4361 Offset = 0;
4362 } else
4363 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004364 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004365
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004366 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004367 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004368 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4369 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004370 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004372
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004373 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4374 // load the value at address GV, not the value of GV itself. This means that
4375 // the GlobalAddress must be in the base or index register of the address, not
4376 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004377 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004378 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004379 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004380 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381
Dan Gohman6520e202008-10-18 02:06:02 +00004382 // If there was a non-zero offset that we didn't fold, create an explicit
4383 // addition for it.
4384 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004385 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004386 DAG.getConstant(Offset, getPointerTy()));
4387
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 return Result;
4389}
4390
Evan Chengda43bcf2008-09-24 00:05:32 +00004391SDValue
4392X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4393 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004394 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004395 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004396}
4397
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004398static SDValue
4399GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Rafael Espindola15f1b662009-04-24 12:59:40 +00004400 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004401 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4402 DebugLoc dl = GA->getDebugLoc();
4403 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4404 GA->getValueType(0),
4405 GA->getOffset());
4406 if (InFlag) {
4407 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004408 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004409 } else {
4410 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004411 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004412 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004413 SDValue Flag = Chain.getValue(1);
4414 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004415}
4416
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004417// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004418static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004419LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004420 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004421 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004422 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4423 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004424 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004425 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004426 PtrVT), InFlag);
4427 InFlag = Chain.getValue(1);
4428
Rafael Espindola15f1b662009-04-24 12:59:40 +00004429 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004430}
4431
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004432// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004433static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004434LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004435 const MVT PtrVT) {
Rafael Espindola15f1b662009-04-24 12:59:40 +00004436 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004437}
4438
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004439// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4440// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004441static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004442 const MVT PtrVT, TLSModel::Model model,
4443 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004444 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004445 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004446 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4447 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004448 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4449 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004450
4451 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4452 NULL, 0);
4453
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004454 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4455 // exec)
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004457 GA->getValueType(0),
4458 GA->getOffset());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004459 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004460
Rafael Espindola9a580232009-02-27 13:37:18 +00004461 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004462 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004463 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004464
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004465 // The address of the thread local variable is the add of the thread
4466 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004467 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004468}
4469
Dan Gohman475871a2008-07-27 21:46:04 +00004470SDValue
4471X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004472 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004473 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004474 assert(Subtarget->isTargetELF() &&
4475 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004476 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Rafael Espindola9a580232009-02-27 13:37:18 +00004477 GlobalValue *GV = GA->getGlobal();
4478 TLSModel::Model model =
4479 getTLSModel (GV, getTargetMachine().getRelocationModel());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004480 if (Subtarget->is64Bit()) {
Rafael Espindola9a580232009-02-27 13:37:18 +00004481 switch (model) {
4482 case TLSModel::GeneralDynamic:
4483 case TLSModel::LocalDynamic: // not implemented
Rafael Espindola9a580232009-02-27 13:37:18 +00004484 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004485
4486 case TLSModel::InitialExec:
4487 case TLSModel::LocalExec:
4488 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, true);
Rafael Espindola9a580232009-02-27 13:37:18 +00004489 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004490 } else {
Rafael Espindola9a580232009-02-27 13:37:18 +00004491 switch (model) {
4492 case TLSModel::GeneralDynamic:
4493 case TLSModel::LocalDynamic: // not implemented
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004494 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Rafael Espindola9a580232009-02-27 13:37:18 +00004495
4496 case TLSModel::InitialExec:
4497 case TLSModel::LocalExec:
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004498 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, false);
Rafael Espindola9a580232009-02-27 13:37:18 +00004499 }
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004500 }
Chris Lattner5867de12009-04-01 22:14:45 +00004501 assert(0 && "Unreachable");
4502 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004503}
4504
Dan Gohman475871a2008-07-27 21:46:04 +00004505SDValue
4506X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00004507 // FIXME there isn't really any debug info here
4508 DebugLoc dl = Op.getDebugLoc();
Bill Wendling056292f2008-09-16 21:48:12 +00004509 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4510 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004511 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004512 // With PIC, the address is actually $g + Offset.
4513 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4514 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004515 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Scott Michelfdc40a02009-02-17 22:15:04 +00004516 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004517 DebugLoc::getUnknownLoc(),
4518 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004519 Result);
4520 }
4521
4522 return Result;
4523}
4524
Dan Gohman475871a2008-07-27 21:46:04 +00004525SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004526 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00004527 // FIXME there isn't really any debug into here
4528 DebugLoc dl = JT->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004530 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004531 // With PIC, the address is actually $g + Offset.
4532 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4533 !Subtarget->isPICStyleRIPRel()) {
Dale Johannesende064702009-02-06 21:50:26 +00004534 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004535 DAG.getNode(X86ISD::GlobalBaseReg,
4536 DebugLoc::getUnknownLoc(),
4537 getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004538 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004539 }
4540
4541 return Result;
4542}
4543
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004544/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004545/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004546SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004547 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004548 MVT VT = Op.getValueType();
4549 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004550 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004551 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004552 SDValue ShOpLo = Op.getOperand(0);
4553 SDValue ShOpHi = Op.getOperand(1);
4554 SDValue ShAmt = Op.getOperand(2);
4555 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004556 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004557 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004558 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004559
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004561 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004562 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4563 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004564 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004565 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4566 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004567 }
Evan Chenge3413162006-01-09 18:33:28 +00004568
Dale Johannesenace16102009-02-03 19:33:06 +00004569 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004570 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004571 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004572 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004573
Dan Gohman475871a2008-07-27 21:46:04 +00004574 SDValue Hi, Lo;
4575 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4576 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4577 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004578
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004579 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004580 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4581 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004582 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004583 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4584 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004585 }
4586
Dan Gohman475871a2008-07-27 21:46:04 +00004587 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004588 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589}
Evan Chenga3195e82006-01-12 22:54:21 +00004590
Dan Gohman475871a2008-07-27 21:46:04 +00004591SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004592 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sands8e4eb092008-06-08 20:54:56 +00004593 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004594 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004595
Eli Friedman36df4992009-05-27 00:47:34 +00004596 // These are really Legal; return the operand so the caller accepts it as
4597 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004598 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004599 return Op;
4600 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4601 Subtarget->is64Bit()) {
4602 return Op;
4603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004605 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004606 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004607 MachineFunction &MF = DAG.getMachineFunction();
4608 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004609 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004610 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004611 StackSlot,
4612 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004613 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4614}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615
Eli Friedman948e95a2009-05-23 09:59:16 +00004616SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4617 SDValue StackSlot,
4618 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004620 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004621 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004622 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004623 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004624 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4625 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004626 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004628 Ops.push_back(Chain);
4629 Ops.push_back(StackSlot);
4630 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004631 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004632 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004633
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004634 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004637
4638 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4639 // shouldn't be necessary except that RFP cannot be live across
4640 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004641 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004642 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004643 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004644 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004646 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004647 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004648 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004649 Ops.push_back(DAG.getValueType(Op.getValueType()));
4650 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004651 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4652 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004653 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004654 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004655
Evan Cheng0db9fe62006-04-25 20:13:52 +00004656 return Result;
4657}
4658
Bill Wendling8b8a6362009-01-17 03:56:04 +00004659// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4660SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4661 // This algorithm is not obvious. Here it is in C code, more or less:
4662 /*
4663 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4664 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4665 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004666
Bill Wendling8b8a6362009-01-17 03:56:04 +00004667 // Copy ints to xmm registers.
4668 __m128i xh = _mm_cvtsi32_si128( hi );
4669 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004670
Bill Wendling8b8a6362009-01-17 03:56:04 +00004671 // Combine into low half of a single xmm register.
4672 __m128i x = _mm_unpacklo_epi32( xh, xl );
4673 __m128d d;
4674 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004675
Bill Wendling8b8a6362009-01-17 03:56:04 +00004676 // Merge in appropriate exponents to give the integer bits the right
4677 // magnitude.
4678 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004679
Bill Wendling8b8a6362009-01-17 03:56:04 +00004680 // Subtract away the biases to deal with the IEEE-754 double precision
4681 // implicit 1.
4682 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004683
Bill Wendling8b8a6362009-01-17 03:56:04 +00004684 // All conversions up to here are exact. The correctly rounded result is
4685 // calculated using the current rounding mode using the following
4686 // horizontal add.
4687 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4688 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4689 // store doesn't really need to be here (except
4690 // maybe to zero the other double)
4691 return sd;
4692 }
4693 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004694
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004695 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004696
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004697 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004698 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004699 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4700 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4701 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4702 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4703 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004704 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004705
Bill Wendling8b8a6362009-01-17 03:56:04 +00004706 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004707 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4708 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4709 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004710 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004711
Dale Johannesenace16102009-02-03 19:33:06 +00004712 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4713 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004714 Op.getOperand(0),
4715 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004716 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4717 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004718 Op.getOperand(0),
4719 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004721 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004722 PseudoSourceValue::getConstantPool(), 0,
4723 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004725 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4726 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004727 PseudoSourceValue::getConstantPool(), 0,
4728 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004729 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004730
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004731 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 int ShufMask[2] = { 1, -1 };
4733 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4734 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004735 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4736 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004737 DAG.getIntPtrConstant(0));
4738}
4739
Bill Wendling8b8a6362009-01-17 03:56:04 +00004740// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4741SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004742 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004743 // FP constant to bias correct the final result.
4744 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4745 MVT::f64);
4746
4747 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004748 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4749 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004750 Op.getOperand(0),
4751 DAG.getIntPtrConstant(0)));
4752
Dale Johannesenace16102009-02-03 19:33:06 +00004753 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4754 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004755 DAG.getIntPtrConstant(0));
4756
4757 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004758 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4759 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4760 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004761 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004762 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4763 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004764 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004765 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4766 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004767 DAG.getIntPtrConstant(0));
4768
4769 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004770 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004771
4772 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004773 MVT DestVT = Op.getValueType();
4774
4775 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004776 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004777 DAG.getIntPtrConstant(0));
4778 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004779 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004780 }
4781
4782 // Handle final rounding.
4783 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004784}
4785
4786SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004787 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004788 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004789
Evan Chenga06ec9e2009-01-19 08:08:22 +00004790 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4791 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4792 // the optimization here.
4793 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004794 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004795
4796 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004797 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004798 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004799 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004800 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004801
Bill Wendling8b8a6362009-01-17 03:56:04 +00004802 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004803 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004804 return LowerUINT_TO_FP_i32(Op, DAG);
4805 }
4806
Eli Friedman948e95a2009-05-23 09:59:16 +00004807 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4808
4809 // Make a 64-bit buffer, and use it to build an FILD.
4810 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
4811 SDValue WordOff = DAG.getConstant(4, getPointerTy());
4812 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
4813 getPointerTy(), StackSlot, WordOff);
4814 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
4815 StackSlot, NULL, 0);
4816 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
4817 OffsetSlot, NULL, 0);
4818 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004819}
4820
Dan Gohman475871a2008-07-27 21:46:04 +00004821std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00004822FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004823 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00004824
4825 MVT DstTy = Op.getValueType();
4826
4827 if (!IsSigned) {
4828 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
4829 DstTy = MVT::i64;
4830 }
4831
4832 assert(DstTy.getSimpleVT() <= MVT::i64 &&
4833 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004836 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00004837 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00004838 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00004839 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00004840 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00004841 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00004842 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004844
Evan Cheng87c89352007-10-15 20:11:21 +00004845 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4846 // stack slot.
4847 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00004848 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00004849 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00004850 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00004851
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00004853 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004854 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4855 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4856 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4857 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004858 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004859
Dan Gohman475871a2008-07-27 21:46:04 +00004860 SDValue Chain = DAG.getEntryNode();
4861 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00004862 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00004863 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00004864 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004865 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00004866 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00004868 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4869 };
Dale Johannesenace16102009-02-03 19:33:06 +00004870 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 Chain = Value.getValue(1);
4872 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4873 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4874 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004875
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00004878 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00004879
Chris Lattner27a6c732007-11-24 07:07:01 +00004880 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881}
4882
Dan Gohman475871a2008-07-27 21:46:04 +00004883SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman948e95a2009-05-23 09:59:16 +00004884 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00004885 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00004886 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
4887 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004888
Chris Lattner27a6c732007-11-24 07:07:01 +00004889 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004890 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00004891 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00004892}
4893
Eli Friedman948e95a2009-05-23 09:59:16 +00004894SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
4895 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
4896 SDValue FIST = Vals.first, StackSlot = Vals.second;
4897 assert(FIST.getNode() && "Unexpected failure");
4898
4899 // Load the result.
4900 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
4901 FIST, StackSlot, NULL, 0);
4902}
4903
Dan Gohman475871a2008-07-27 21:46:04 +00004904SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004906 MVT VT = Op.getValueType();
4907 MVT EltVT = VT;
4908 if (VT.isVector())
4909 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004911 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004912 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00004913 CV.push_back(C);
4914 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004915 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004916 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004917 CV.push_back(C);
4918 CV.push_back(C);
4919 CV.push_back(C);
4920 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921 }
Dan Gohmand3006222007-07-27 17:16:43 +00004922 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004923 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004924 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004925 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004926 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004927 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928}
4929
Dan Gohman475871a2008-07-27 21:46:04 +00004930SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004931 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004932 MVT VT = Op.getValueType();
4933 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004934 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004935 if (VT.isVector()) {
4936 EltVT = VT.getVectorElementType();
4937 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00004938 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004940 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004941 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004942 CV.push_back(C);
4943 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004945 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004946 CV.push_back(C);
4947 CV.push_back(C);
4948 CV.push_back(C);
4949 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950 }
Dan Gohmand3006222007-07-27 17:16:43 +00004951 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004952 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004953 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004954 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004955 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004956 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00004957 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4958 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00004959 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004960 Op.getOperand(0)),
4961 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00004962 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004963 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00004964 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965}
4966
Dan Gohman475871a2008-07-27 21:46:04 +00004967SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4968 SDValue Op0 = Op.getOperand(0);
4969 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004970 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004971 MVT VT = Op.getValueType();
4972 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004973
4974 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00004975 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004976 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004977 SrcVT = VT;
4978 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004979 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00004980 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004981 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004982 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004983 }
4984
4985 // At this point the operands and the result should have the same
4986 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004987
Evan Cheng68c47cb2007-01-05 07:55:56 +00004988 // First get the sign bit of second operand.
4989 std::vector<Constant*> CV;
4990 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00004991 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4992 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004993 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00004994 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4995 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4996 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4997 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004998 }
Dan Gohmand3006222007-07-27 17:16:43 +00004999 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005000 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005001 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005002 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005003 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005004 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005005
5006 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005007 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005008 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005009 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5010 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005011 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005012 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5013 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005014 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005015 }
5016
Evan Cheng73d6cf12007-01-05 21:37:56 +00005017 // Clear first operand sign bit.
5018 CV.clear();
5019 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005020 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5021 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005022 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005023 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5024 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5025 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5026 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005027 }
Dan Gohmand3006222007-07-27 17:16:43 +00005028 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005029 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005030 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005031 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005032 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005033 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005034
5035 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005036 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005037}
5038
Dan Gohman076aee32009-03-04 19:44:21 +00005039/// Emit nodes that will be selected as "test Op0,Op0", or something
5040/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005041SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5042 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005043 DebugLoc dl = Op.getDebugLoc();
5044
Dan Gohman31125812009-03-07 01:58:32 +00005045 // CF and OF aren't always set the way we want. Determine which
5046 // of these we need.
5047 bool NeedCF = false;
5048 bool NeedOF = false;
5049 switch (X86CC) {
5050 case X86::COND_A: case X86::COND_AE:
5051 case X86::COND_B: case X86::COND_BE:
5052 NeedCF = true;
5053 break;
5054 case X86::COND_G: case X86::COND_GE:
5055 case X86::COND_L: case X86::COND_LE:
5056 case X86::COND_O: case X86::COND_NO:
5057 NeedOF = true;
5058 break;
5059 default: break;
5060 }
5061
Dan Gohman076aee32009-03-04 19:44:21 +00005062 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005063 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5064 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5065 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005066 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005067 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005068 switch (Op.getNode()->getOpcode()) {
5069 case ISD::ADD:
5070 // Due to an isel shortcoming, be conservative if this add is likely to
5071 // be selected as part of a load-modify-store instruction. When the root
5072 // node in a match is a store, isel doesn't know how to remap non-chain
5073 // non-flag uses of other nodes in the match, such as the ADD in this
5074 // case. This leads to the ADD being left around and reselected, with
5075 // the result being two adds in the output.
5076 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5077 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5078 if (UI->getOpcode() == ISD::STORE)
5079 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005080 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005081 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5082 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005083 if (C->getAPIntValue() == 1) {
5084 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005085 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005086 break;
5087 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005088 // An add of negative one (subtract of one) will be selected as a DEC.
5089 if (C->getAPIntValue().isAllOnesValue()) {
5090 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005091 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005092 break;
5093 }
5094 }
Dan Gohman076aee32009-03-04 19:44:21 +00005095 // Otherwise use a regular EFLAGS-setting add.
5096 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005097 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005098 break;
5099 case ISD::SUB:
5100 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5101 // likely to be selected as part of a load-modify-store instruction.
5102 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5103 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5104 if (UI->getOpcode() == ISD::STORE)
5105 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005106 // Otherwise use a regular EFLAGS-setting sub.
5107 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005108 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005109 break;
5110 case X86ISD::ADD:
5111 case X86ISD::SUB:
5112 case X86ISD::INC:
5113 case X86ISD::DEC:
5114 return SDValue(Op.getNode(), 1);
5115 default:
5116 default_case:
5117 break;
5118 }
5119 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005120 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005121 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005122 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005123 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005124 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005125 DAG.ReplaceAllUsesWith(Op, New);
5126 return SDValue(New.getNode(), 1);
5127 }
5128 }
5129
5130 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5131 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5132 DAG.getConstant(0, Op.getValueType()));
5133}
5134
5135/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5136/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005137SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5138 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5140 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005141 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005142
5143 DebugLoc dl = Op0.getDebugLoc();
5144 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5145}
5146
Dan Gohman475871a2008-07-27 21:46:04 +00005147SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005148 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005149 SDValue Op0 = Op.getOperand(0);
5150 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005151 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005152 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Dan Gohmane5af2d32009-01-29 01:59:02 +00005154 // Lower (X & (1 << N)) == 0 to BT(X, N).
5155 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5156 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005157 if (Op0.getOpcode() == ISD::AND &&
5158 Op0.hasOneUse() &&
5159 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005160 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005161 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005162 SDValue LHS, RHS;
5163 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5164 if (ConstantSDNode *Op010C =
5165 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5166 if (Op010C->getZExtValue() == 1) {
5167 LHS = Op0.getOperand(0);
5168 RHS = Op0.getOperand(1).getOperand(1);
5169 }
5170 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5171 if (ConstantSDNode *Op000C =
5172 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5173 if (Op000C->getZExtValue() == 1) {
5174 LHS = Op0.getOperand(1);
5175 RHS = Op0.getOperand(0).getOperand(1);
5176 }
5177 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5178 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5179 SDValue AndLHS = Op0.getOperand(0);
5180 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5181 LHS = AndLHS.getOperand(0);
5182 RHS = AndLHS.getOperand(1);
5183 }
5184 }
Evan Cheng0488db92007-09-25 01:57:46 +00005185
Dan Gohmane5af2d32009-01-29 01:59:02 +00005186 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005187 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5188 // instruction. Since the shift amount is in-range-or-undefined, we know
5189 // that doing a bittest on the i16 value is ok. We extend to i32 because
5190 // the encoding for the i16 version is larger than the i32 version.
5191 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005192 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005193
5194 // If the operand types disagree, extend the shift amount to match. Since
5195 // BT ignores high bits (like shifts) we can use anyextend.
5196 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005197 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005198
Dale Johannesenace16102009-02-03 19:33:06 +00005199 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005200 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005201 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005202 DAG.getConstant(Cond, MVT::i8), BT);
5203 }
5204 }
5205
5206 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5207 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Dan Gohman31125812009-03-07 01:58:32 +00005209 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005210 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005211 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005212}
5213
Dan Gohman475871a2008-07-27 21:46:04 +00005214SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5215 SDValue Cond;
5216 SDValue Op0 = Op.getOperand(0);
5217 SDValue Op1 = Op.getOperand(1);
5218 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005219 MVT VT = Op.getValueType();
5220 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5221 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005222 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005223
5224 if (isFP) {
5225 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005226 MVT VT0 = Op0.getValueType();
5227 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5228 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005229 bool Swap = false;
5230
5231 switch (SetCCOpcode) {
5232 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005233 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005234 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005235 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005236 case ISD::SETGT: Swap = true; // Fallthrough
5237 case ISD::SETLT:
5238 case ISD::SETOLT: SSECC = 1; break;
5239 case ISD::SETOGE:
5240 case ISD::SETGE: Swap = true; // Fallthrough
5241 case ISD::SETLE:
5242 case ISD::SETOLE: SSECC = 2; break;
5243 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005244 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005245 case ISD::SETNE: SSECC = 4; break;
5246 case ISD::SETULE: Swap = true;
5247 case ISD::SETUGE: SSECC = 5; break;
5248 case ISD::SETULT: Swap = true;
5249 case ISD::SETUGT: SSECC = 6; break;
5250 case ISD::SETO: SSECC = 7; break;
5251 }
5252 if (Swap)
5253 std::swap(Op0, Op1);
5254
Nate Begemanfb8ead02008-07-25 19:05:58 +00005255 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005256 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005257 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005259 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5260 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5261 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005262 }
5263 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005264 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005265 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5266 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5267 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005268 }
5269 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005270 }
5271 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005272 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Nate Begeman30a0de92008-07-17 16:51:19 +00005275 // We are handling one of the integer comparisons here. Since SSE only has
5276 // GT and EQ comparisons for integer, swapping operands and multiple
5277 // operations may be required for some comparisons.
5278 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5279 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Nate Begeman30a0de92008-07-17 16:51:19 +00005281 switch (VT.getSimpleVT()) {
5282 default: break;
5283 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5284 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5285 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5286 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Nate Begeman30a0de92008-07-17 16:51:19 +00005289 switch (SetCCOpcode) {
5290 default: break;
5291 case ISD::SETNE: Invert = true;
5292 case ISD::SETEQ: Opc = EQOpc; break;
5293 case ISD::SETLT: Swap = true;
5294 case ISD::SETGT: Opc = GTOpc; break;
5295 case ISD::SETGE: Swap = true;
5296 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5297 case ISD::SETULT: Swap = true;
5298 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5299 case ISD::SETUGE: Swap = true;
5300 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5301 }
5302 if (Swap)
5303 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005304
Nate Begeman30a0de92008-07-17 16:51:19 +00005305 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5306 // bits of the inputs before performing those operations.
5307 if (FlipSigns) {
5308 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005309 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5310 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005311 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005312 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5313 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005314 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5315 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005317
Dale Johannesenace16102009-02-03 19:33:06 +00005318 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005319
5320 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005321 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005322 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005323
Nate Begeman30a0de92008-07-17 16:51:19 +00005324 return Result;
5325}
Evan Cheng0488db92007-09-25 01:57:46 +00005326
Evan Cheng370e5342008-12-03 08:38:43 +00005327// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005328static bool isX86LogicalCmp(SDValue Op) {
5329 unsigned Opc = Op.getNode()->getOpcode();
5330 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5331 return true;
5332 if (Op.getResNo() == 1 &&
5333 (Opc == X86ISD::ADD ||
5334 Opc == X86ISD::SUB ||
5335 Opc == X86ISD::SMUL ||
5336 Opc == X86ISD::UMUL ||
5337 Opc == X86ISD::INC ||
5338 Opc == X86ISD::DEC))
5339 return true;
5340
5341 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005342}
5343
Dan Gohman475871a2008-07-27 21:46:04 +00005344SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005345 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005347 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005349
Evan Cheng734503b2006-09-11 02:19:56 +00005350 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005351 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005352
Evan Cheng3f41d662007-10-08 22:16:29 +00005353 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5354 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005355 if (Cond.getOpcode() == X86ISD::SETCC) {
5356 CC = Cond.getOperand(0);
5357
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005359 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005360 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Evan Cheng3f41d662007-10-08 22:16:29 +00005362 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005363 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005364 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005365 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattnerd1980a52009-03-12 06:52:53 +00005367 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5368 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005369 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005370 addTest = false;
5371 }
5372 }
5373
5374 if (addTest) {
5375 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005376 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005377 }
5378
Dan Gohmanfc166572009-04-09 23:54:40 +00005379 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005381 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5382 // condition is true.
5383 Ops.push_back(Op.getOperand(2));
5384 Ops.push_back(Op.getOperand(1));
5385 Ops.push_back(CC);
5386 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005387 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005388}
5389
Evan Cheng370e5342008-12-03 08:38:43 +00005390// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5391// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5392// from the AND / OR.
5393static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5394 Opc = Op.getOpcode();
5395 if (Opc != ISD::OR && Opc != ISD::AND)
5396 return false;
5397 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5398 Op.getOperand(0).hasOneUse() &&
5399 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5400 Op.getOperand(1).hasOneUse());
5401}
5402
Evan Cheng961d6d42009-02-02 08:19:07 +00005403// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5404// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005405static bool isXor1OfSetCC(SDValue Op) {
5406 if (Op.getOpcode() != ISD::XOR)
5407 return false;
5408 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5409 if (N1C && N1C->getAPIntValue() == 1) {
5410 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5411 Op.getOperand(0).hasOneUse();
5412 }
5413 return false;
5414}
5415
Dan Gohman475871a2008-07-27 21:46:04 +00005416SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005417 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005418 SDValue Chain = Op.getOperand(0);
5419 SDValue Cond = Op.getOperand(1);
5420 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005421 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005422 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005423
Evan Cheng0db9fe62006-04-25 20:13:52 +00005424 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005425 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005426#if 0
5427 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005428 else if (Cond.getOpcode() == X86ISD::ADD ||
5429 Cond.getOpcode() == X86ISD::SUB ||
5430 Cond.getOpcode() == X86ISD::SMUL ||
5431 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005432 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005433#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Evan Cheng3f41d662007-10-08 22:16:29 +00005435 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5436 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005437 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005438 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439
Dan Gohman475871a2008-07-27 21:46:04 +00005440 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005441 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005442 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005443 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005444 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005445 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005446 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005447 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005448 default: break;
5449 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005450 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005451 // These can only come from an arithmetic instruction with overflow,
5452 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005453 Cond = Cond.getNode()->getOperand(1);
5454 addTest = false;
5455 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005456 }
Evan Cheng0488db92007-09-25 01:57:46 +00005457 }
Evan Cheng370e5342008-12-03 08:38:43 +00005458 } else {
5459 unsigned CondOpc;
5460 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5461 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005462 if (CondOpc == ISD::OR) {
5463 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5464 // two branches instead of an explicit OR instruction with a
5465 // separate test.
5466 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005467 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005468 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005469 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005470 Chain, Dest, CC, Cmp);
5471 CC = Cond.getOperand(1).getOperand(0);
5472 Cond = Cmp;
5473 addTest = false;
5474 }
5475 } else { // ISD::AND
5476 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5477 // two branches instead of an explicit AND instruction with a
5478 // separate test. However, we only do this if this block doesn't
5479 // have a fall-through edge, because this requires an explicit
5480 // jmp when the condition is false.
5481 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005482 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005483 Op.getNode()->hasOneUse()) {
5484 X86::CondCode CCode =
5485 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5486 CCode = X86::GetOppositeBranchCondition(CCode);
5487 CC = DAG.getConstant(CCode, MVT::i8);
5488 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5489 // Look for an unconditional branch following this conditional branch.
5490 // We need this because we need to reverse the successors in order
5491 // to implement FCMP_OEQ.
5492 if (User.getOpcode() == ISD::BR) {
5493 SDValue FalseBB = User.getOperand(1);
5494 SDValue NewBR =
5495 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5496 assert(NewBR == User);
5497 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005498
Dale Johannesene4d209d2009-02-03 20:21:25 +00005499 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005500 Chain, Dest, CC, Cmp);
5501 X86::CondCode CCode =
5502 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5503 CCode = X86::GetOppositeBranchCondition(CCode);
5504 CC = DAG.getConstant(CCode, MVT::i8);
5505 Cond = Cmp;
5506 addTest = false;
5507 }
5508 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005509 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005510 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5511 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5512 // It should be transformed during dag combiner except when the condition
5513 // is set by a arithmetics with overflow node.
5514 X86::CondCode CCode =
5515 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5516 CCode = X86::GetOppositeBranchCondition(CCode);
5517 CC = DAG.getConstant(CCode, MVT::i8);
5518 Cond = Cond.getOperand(0).getOperand(1);
5519 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005520 }
Evan Cheng0488db92007-09-25 01:57:46 +00005521 }
5522
5523 if (addTest) {
5524 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005525 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005526 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005527 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005528 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005529}
5530
Anton Korobeynikove060b532007-04-17 19:34:00 +00005531
5532// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5533// Calls to _alloca is needed to probe the stack when allocating more than 4k
5534// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5535// that the guard pages used by the OS virtual memory manager are allocated in
5536// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005537SDValue
5538X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005539 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005540 assert(Subtarget->isTargetCygMing() &&
5541 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005542 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005543
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005544 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue Chain = Op.getOperand(0);
5546 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005547 // FIXME: Ensure alignment here
5548
Dan Gohman475871a2008-07-27 21:46:04 +00005549 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005550
Duncan Sands83ec4b62008-06-06 12:08:01 +00005551 MVT IntPtr = getPointerTy();
5552 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005553
Chris Lattnere563bbc2008-10-11 22:08:30 +00005554 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005555
Dale Johannesendd64c412009-02-04 00:33:20 +00005556 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005557 Flag = Chain.getValue(1);
5558
5559 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005561 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005562 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005563 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005564 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005565 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005566 Flag = Chain.getValue(1);
5567
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005568 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005569 DAG.getIntPtrConstant(0, true),
5570 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005571 Flag);
5572
Dale Johannesendd64c412009-02-04 00:33:20 +00005573 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005574
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005576 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005577}
5578
Dan Gohman475871a2008-07-27 21:46:04 +00005579SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005580X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005581 SDValue Chain,
5582 SDValue Dst, SDValue Src,
5583 SDValue Size, unsigned Align,
5584 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005585 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005586 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005587
Bill Wendling6f287b22008-09-30 21:22:07 +00005588 // If not DWORD aligned or size is more than the threshold, call the library.
5589 // The libc version is likely to be faster for these cases. It can use the
5590 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005591 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005592 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005593 ConstantSize->getZExtValue() >
5594 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005595 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005596
5597 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005598 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005599
Bill Wendling6158d842008-10-01 00:59:58 +00005600 if (const char *bzeroEntry = V &&
5601 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5602 MVT IntPtr = getPointerTy();
5603 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005604 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005605 TargetLowering::ArgListEntry Entry;
5606 Entry.Node = Dst;
5607 Entry.Ty = IntPtrTy;
5608 Args.push_back(Entry);
5609 Entry.Node = Size;
5610 Args.push_back(Entry);
5611 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005612 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5613 CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005614 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005615 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005616 }
5617
Dan Gohman707e0182008-04-12 04:36:06 +00005618 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005619 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005620 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005621
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005622 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005623 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005624 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005626 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627 unsigned BytesLeft = 0;
5628 bool TwoRepStos = false;
5629 if (ValC) {
5630 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005631 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005632
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633 // If the value is a constant, then we can potentially use larger sets.
5634 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005635 case 2: // WORD aligned
5636 AVT = MVT::i16;
5637 ValReg = X86::AX;
5638 Val = (Val << 8) | Val;
5639 break;
5640 case 0: // DWORD aligned
5641 AVT = MVT::i32;
5642 ValReg = X86::EAX;
5643 Val = (Val << 8) | Val;
5644 Val = (Val << 16) | Val;
5645 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5646 AVT = MVT::i64;
5647 ValReg = X86::RAX;
5648 Val = (Val << 32) | Val;
5649 }
5650 break;
5651 default: // Byte aligned
5652 AVT = MVT::i8;
5653 ValReg = X86::AL;
5654 Count = DAG.getIntPtrConstant(SizeVal);
5655 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005656 }
5657
Duncan Sands8e4eb092008-06-08 20:54:56 +00005658 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005659 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005660 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5661 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005662 }
5663
Dale Johannesen0f502f62009-02-03 22:26:09 +00005664 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005665 InFlag);
5666 InFlag = Chain.getValue(1);
5667 } else {
5668 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005669 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005670 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005671 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005672 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005673
Scott Michelfdc40a02009-02-17 22:15:04 +00005674 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005675 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005676 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005677 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005678 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005679 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005680 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005681 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005682
Chris Lattnerd96d0722007-02-25 06:40:16 +00005683 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005684 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005685 Ops.push_back(Chain);
5686 Ops.push_back(DAG.getValueType(AVT));
5687 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005688 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005689
Evan Cheng0db9fe62006-04-25 20:13:52 +00005690 if (TwoRepStos) {
5691 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005692 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005693 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005694 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005695 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005696 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005697 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005698 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005699 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005700 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005701 Ops.clear();
5702 Ops.push_back(Chain);
5703 Ops.push_back(DAG.getValueType(MVT::i8));
5704 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005705 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005706 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005707 // Handle the last 1 - 7 bytes.
5708 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005709 MVT AddrVT = Dst.getValueType();
5710 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005711
Dale Johannesen0f502f62009-02-03 22:26:09 +00005712 Chain = DAG.getMemset(Chain, dl,
5713 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005714 DAG.getConstant(Offset, AddrVT)),
5715 Src,
5716 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005717 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005718 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005719
Dan Gohman707e0182008-04-12 04:36:06 +00005720 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721 return Chain;
5722}
Evan Cheng11e15b32006-04-03 20:53:28 +00005723
Dan Gohman475871a2008-07-27 21:46:04 +00005724SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005725X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005726 SDValue Chain, SDValue Dst, SDValue Src,
5727 SDValue Size, unsigned Align,
5728 bool AlwaysInline,
5729 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005730 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005731 // This requires the copy size to be a constant, preferrably
5732 // within a subtarget-specific limit.
5733 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5734 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005735 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005736 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005737 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005738 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005739
Evan Cheng1887c1c2008-08-21 21:00:15 +00005740 /// If not DWORD aligned, call the library.
5741 if ((Align & 3) != 0)
5742 return SDValue();
5743
5744 // DWORD aligned
5745 MVT AVT = MVT::i32;
5746 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005747 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748
Duncan Sands83ec4b62008-06-06 12:08:01 +00005749 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005750 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005751 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005752 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005753
Dan Gohman475871a2008-07-27 21:46:04 +00005754 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005755 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005756 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005757 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005759 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005760 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005761 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005762 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005763 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005764 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005765 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005766 InFlag = Chain.getValue(1);
5767
Chris Lattnerd96d0722007-02-25 06:40:16 +00005768 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005769 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770 Ops.push_back(Chain);
5771 Ops.push_back(DAG.getValueType(AVT));
5772 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005773 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005774
Dan Gohman475871a2008-07-27 21:46:04 +00005775 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005776 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005777 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005778 // Handle the last 1 - 7 bytes.
5779 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005780 MVT DstVT = Dst.getValueType();
5781 MVT SrcVT = Src.getValueType();
5782 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005783 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005784 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005785 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005786 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005787 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005788 DAG.getConstant(BytesLeft, SizeVT),
5789 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005790 DstSV, DstSVOff + Offset,
5791 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005792 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005793
Scott Michelfdc40a02009-02-17 22:15:04 +00005794 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005795 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005796}
5797
Dan Gohman475871a2008-07-27 21:46:04 +00005798SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005799 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005800 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00005801
Evan Cheng25ab6902006-09-08 06:48:29 +00005802 if (!Subtarget->is64Bit()) {
5803 // vastart just stores the address of the VarArgsFrameIndex slot into the
5804 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00005805 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005806 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005807 }
5808
5809 // __va_list_tag:
5810 // gp_offset (0 - 6 * 8)
5811 // fp_offset (48 - 48 + 8 * 16)
5812 // overflow_arg_area (point to parameters coming in memory).
5813 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00005814 SmallVector<SDValue, 8> MemOps;
5815 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00005816 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00005817 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00005818 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00005819 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005820 MemOps.push_back(Store);
5821
5822 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00005823 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005824 FIN, DAG.getIntPtrConstant(4));
5825 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00005826 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00005827 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005828 MemOps.push_back(Store);
5829
5830 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00005831 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005832 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00005833 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005834 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005835 MemOps.push_back(Store);
5836
5837 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00005838 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00005839 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005841 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005842 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00005843 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00005844 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845}
5846
Dan Gohman475871a2008-07-27 21:46:04 +00005847SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00005848 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5849 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00005850 SDValue Chain = Op.getOperand(0);
5851 SDValue SrcPtr = Op.getOperand(1);
5852 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00005853
5854 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5855 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00005856 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00005857}
5858
Dan Gohman475871a2008-07-27 21:46:04 +00005859SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00005860 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00005861 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00005862 SDValue Chain = Op.getOperand(0);
5863 SDValue DstPtr = Op.getOperand(1);
5864 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00005865 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5866 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005867 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00005868
Dale Johannesendd64c412009-02-04 00:33:20 +00005869 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00005870 DAG.getIntPtrConstant(24), 8, false,
5871 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00005872}
5873
Dan Gohman475871a2008-07-27 21:46:04 +00005874SDValue
5875X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005876 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005877 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005878 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00005879 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00005880 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005881 case Intrinsic::x86_sse_comieq_ss:
5882 case Intrinsic::x86_sse_comilt_ss:
5883 case Intrinsic::x86_sse_comile_ss:
5884 case Intrinsic::x86_sse_comigt_ss:
5885 case Intrinsic::x86_sse_comige_ss:
5886 case Intrinsic::x86_sse_comineq_ss:
5887 case Intrinsic::x86_sse_ucomieq_ss:
5888 case Intrinsic::x86_sse_ucomilt_ss:
5889 case Intrinsic::x86_sse_ucomile_ss:
5890 case Intrinsic::x86_sse_ucomigt_ss:
5891 case Intrinsic::x86_sse_ucomige_ss:
5892 case Intrinsic::x86_sse_ucomineq_ss:
5893 case Intrinsic::x86_sse2_comieq_sd:
5894 case Intrinsic::x86_sse2_comilt_sd:
5895 case Intrinsic::x86_sse2_comile_sd:
5896 case Intrinsic::x86_sse2_comigt_sd:
5897 case Intrinsic::x86_sse2_comige_sd:
5898 case Intrinsic::x86_sse2_comineq_sd:
5899 case Intrinsic::x86_sse2_ucomieq_sd:
5900 case Intrinsic::x86_sse2_ucomilt_sd:
5901 case Intrinsic::x86_sse2_ucomile_sd:
5902 case Intrinsic::x86_sse2_ucomigt_sd:
5903 case Intrinsic::x86_sse2_ucomige_sd:
5904 case Intrinsic::x86_sse2_ucomineq_sd: {
5905 unsigned Opc = 0;
5906 ISD::CondCode CC = ISD::SETCC_INVALID;
5907 switch (IntNo) {
5908 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005909 case Intrinsic::x86_sse_comieq_ss:
5910 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 Opc = X86ISD::COMI;
5912 CC = ISD::SETEQ;
5913 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005914 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005915 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005916 Opc = X86ISD::COMI;
5917 CC = ISD::SETLT;
5918 break;
5919 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005920 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921 Opc = X86ISD::COMI;
5922 CC = ISD::SETLE;
5923 break;
5924 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005925 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005926 Opc = X86ISD::COMI;
5927 CC = ISD::SETGT;
5928 break;
5929 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005930 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 Opc = X86ISD::COMI;
5932 CC = ISD::SETGE;
5933 break;
5934 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005935 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005936 Opc = X86ISD::COMI;
5937 CC = ISD::SETNE;
5938 break;
5939 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005940 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005941 Opc = X86ISD::UCOMI;
5942 CC = ISD::SETEQ;
5943 break;
5944 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005945 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 Opc = X86ISD::UCOMI;
5947 CC = ISD::SETLT;
5948 break;
5949 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005950 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 Opc = X86ISD::UCOMI;
5952 CC = ISD::SETLE;
5953 break;
5954 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005955 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005956 Opc = X86ISD::UCOMI;
5957 CC = ISD::SETGT;
5958 break;
5959 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00005960 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 Opc = X86ISD::UCOMI;
5962 CC = ISD::SETGE;
5963 break;
5964 case Intrinsic::x86_sse_ucomineq_ss:
5965 case Intrinsic::x86_sse2_ucomineq_sd:
5966 Opc = X86ISD::UCOMI;
5967 CC = ISD::SETNE;
5968 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00005969 }
Evan Cheng734503b2006-09-11 02:19:56 +00005970
Dan Gohman475871a2008-07-27 21:46:04 +00005971 SDValue LHS = Op.getOperand(1);
5972 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00005973 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005974 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
5975 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00005976 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005977 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00005978 }
Evan Cheng5759f972008-05-04 09:15:50 +00005979
5980 // Fix vector shift instructions where the last operand is a non-immediate
5981 // i32 value.
5982 case Intrinsic::x86_sse2_pslli_w:
5983 case Intrinsic::x86_sse2_pslli_d:
5984 case Intrinsic::x86_sse2_pslli_q:
5985 case Intrinsic::x86_sse2_psrli_w:
5986 case Intrinsic::x86_sse2_psrli_d:
5987 case Intrinsic::x86_sse2_psrli_q:
5988 case Intrinsic::x86_sse2_psrai_w:
5989 case Intrinsic::x86_sse2_psrai_d:
5990 case Intrinsic::x86_mmx_pslli_w:
5991 case Intrinsic::x86_mmx_pslli_d:
5992 case Intrinsic::x86_mmx_pslli_q:
5993 case Intrinsic::x86_mmx_psrli_w:
5994 case Intrinsic::x86_mmx_psrli_d:
5995 case Intrinsic::x86_mmx_psrli_q:
5996 case Intrinsic::x86_mmx_psrai_w:
5997 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00005998 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00005999 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006000 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006001
6002 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006003 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006004 switch (IntNo) {
6005 case Intrinsic::x86_sse2_pslli_w:
6006 NewIntNo = Intrinsic::x86_sse2_psll_w;
6007 break;
6008 case Intrinsic::x86_sse2_pslli_d:
6009 NewIntNo = Intrinsic::x86_sse2_psll_d;
6010 break;
6011 case Intrinsic::x86_sse2_pslli_q:
6012 NewIntNo = Intrinsic::x86_sse2_psll_q;
6013 break;
6014 case Intrinsic::x86_sse2_psrli_w:
6015 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6016 break;
6017 case Intrinsic::x86_sse2_psrli_d:
6018 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6019 break;
6020 case Intrinsic::x86_sse2_psrli_q:
6021 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6022 break;
6023 case Intrinsic::x86_sse2_psrai_w:
6024 NewIntNo = Intrinsic::x86_sse2_psra_w;
6025 break;
6026 case Intrinsic::x86_sse2_psrai_d:
6027 NewIntNo = Intrinsic::x86_sse2_psra_d;
6028 break;
6029 default: {
6030 ShAmtVT = MVT::v2i32;
6031 switch (IntNo) {
6032 case Intrinsic::x86_mmx_pslli_w:
6033 NewIntNo = Intrinsic::x86_mmx_psll_w;
6034 break;
6035 case Intrinsic::x86_mmx_pslli_d:
6036 NewIntNo = Intrinsic::x86_mmx_psll_d;
6037 break;
6038 case Intrinsic::x86_mmx_pslli_q:
6039 NewIntNo = Intrinsic::x86_mmx_psll_q;
6040 break;
6041 case Intrinsic::x86_mmx_psrli_w:
6042 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6043 break;
6044 case Intrinsic::x86_mmx_psrli_d:
6045 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6046 break;
6047 case Intrinsic::x86_mmx_psrli_q:
6048 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6049 break;
6050 case Intrinsic::x86_mmx_psrai_w:
6051 NewIntNo = Intrinsic::x86_mmx_psra_w;
6052 break;
6053 case Intrinsic::x86_mmx_psrai_d:
6054 NewIntNo = Intrinsic::x86_mmx_psra_d;
6055 break;
6056 default: abort(); // Can't reach here.
6057 }
6058 break;
6059 }
6060 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006061 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006062 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6063 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6064 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006065 DAG.getConstant(NewIntNo, MVT::i32),
6066 Op.getOperand(1), ShAmt);
6067 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006068 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006069}
Evan Cheng72261582005-12-20 06:22:03 +00006070
Dan Gohman475871a2008-07-27 21:46:04 +00006071SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006072 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006073 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006074
6075 if (Depth > 0) {
6076 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6077 SDValue Offset =
6078 DAG.getConstant(TD->getPointerSize(),
6079 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006080 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006081 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006082 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006083 NULL, 0);
6084 }
6085
6086 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006087 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006088 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006089 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006090}
6091
Dan Gohman475871a2008-07-27 21:46:04 +00006092SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006093 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6094 MFI->setFrameAddressIsTaken(true);
6095 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006096 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006097 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6098 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006099 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006100 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006101 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006102 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006103}
6104
Dan Gohman475871a2008-07-27 21:46:04 +00006105SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006106 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006107 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006108}
6109
Dan Gohman475871a2008-07-27 21:46:04 +00006110SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006111{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006112 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006113 SDValue Chain = Op.getOperand(0);
6114 SDValue Offset = Op.getOperand(1);
6115 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006116 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006117
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006118 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6119 getPointerTy());
6120 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006121
Dale Johannesene4d209d2009-02-03 20:21:25 +00006122 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006123 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006124 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6125 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006126 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006127 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006128
Dale Johannesene4d209d2009-02-03 20:21:25 +00006129 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006130 MVT::Other,
6131 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006132}
6133
Dan Gohman475871a2008-07-27 21:46:04 +00006134SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006135 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006136 SDValue Root = Op.getOperand(0);
6137 SDValue Trmp = Op.getOperand(1); // trampoline
6138 SDValue FPtr = Op.getOperand(2); // nested function
6139 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006140 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006141
Dan Gohman69de1932008-02-06 22:27:42 +00006142 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006143
Duncan Sands339e14f2008-01-16 22:55:25 +00006144 const X86InstrInfo *TII =
6145 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6146
Duncan Sandsb116fac2007-07-27 20:02:49 +00006147 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006148 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006149
6150 // Large code-model.
6151
6152 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6153 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006155 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6156 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006157
6158 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6159
6160 // Load the pointer to the nested function into R11.
6161 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006162 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006163 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6164 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006165
Scott Michelfdc40a02009-02-17 22:15:04 +00006166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006167 DAG.getConstant(2, MVT::i64));
6168 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006169
6170 // Load the 'nest' parameter value into R10.
6171 // R10 is specified in X86CallingConv.td
6172 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006173 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006174 DAG.getConstant(10, MVT::i64));
6175 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6176 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006177
Scott Michelfdc40a02009-02-17 22:15:04 +00006178 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006179 DAG.getConstant(12, MVT::i64));
6180 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006181
6182 // Jump to the nested function.
6183 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006184 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006185 DAG.getConstant(20, MVT::i64));
6186 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6187 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006188
6189 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006190 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006191 DAG.getConstant(22, MVT::i64));
6192 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006193 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006194
Dan Gohman475871a2008-07-27 21:46:04 +00006195 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006196 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6197 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006198 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006199 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006200 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6201 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006202 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006203
6204 switch (CC) {
6205 default:
6206 assert(0 && "Unsupported calling convention");
6207 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006208 case CallingConv::X86_StdCall: {
6209 // Pass 'nest' parameter in ECX.
6210 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006211 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006212
6213 // Check that ECX wasn't needed by an 'inreg' parameter.
6214 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006215 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006216
Chris Lattner58d74912008-03-12 17:45:29 +00006217 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006218 unsigned InRegCount = 0;
6219 unsigned Idx = 1;
6220
6221 for (FunctionType::param_iterator I = FTy->param_begin(),
6222 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006223 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006224 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006225 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006226
6227 if (InRegCount > 2) {
6228 cerr << "Nest register in use - reduce number of inreg parameters!\n";
6229 abort();
6230 }
6231 }
6232 break;
6233 }
6234 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006235 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006236 // Pass 'nest' parameter in EAX.
6237 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006238 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006239 break;
6240 }
6241
Dan Gohman475871a2008-07-27 21:46:04 +00006242 SDValue OutChains[4];
6243 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006244
Scott Michelfdc40a02009-02-17 22:15:04 +00006245 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006246 DAG.getConstant(10, MVT::i32));
6247 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006248
Duncan Sands339e14f2008-01-16 22:55:25 +00006249 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006250 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006251 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006252 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006253 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006254
Scott Michelfdc40a02009-02-17 22:15:04 +00006255 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006256 DAG.getConstant(1, MVT::i32));
6257 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006258
Duncan Sands339e14f2008-01-16 22:55:25 +00006259 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006260 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006261 DAG.getConstant(5, MVT::i32));
6262 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006263 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006264
Scott Michelfdc40a02009-02-17 22:15:04 +00006265 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006266 DAG.getConstant(6, MVT::i32));
6267 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006268
Dan Gohman475871a2008-07-27 21:46:04 +00006269 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006270 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6271 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006272 }
6273}
6274
Dan Gohman475871a2008-07-27 21:46:04 +00006275SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006276 /*
6277 The rounding mode is in bits 11:10 of FPSR, and has the following
6278 settings:
6279 00 Round to nearest
6280 01 Round to -inf
6281 10 Round to +inf
6282 11 Round to 0
6283
6284 FLT_ROUNDS, on the other hand, expects the following:
6285 -1 Undefined
6286 0 Round to 0
6287 1 Round to nearest
6288 2 Round to +inf
6289 3 Round to -inf
6290
6291 To perform the conversion, we do:
6292 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6293 */
6294
6295 MachineFunction &MF = DAG.getMachineFunction();
6296 const TargetMachine &TM = MF.getTarget();
6297 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6298 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006299 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006300 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006301
6302 // Save FP Control Word to stack slot
6303 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006304 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006305
Dale Johannesene4d209d2009-02-03 20:21:25 +00006306 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006307 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006308
6309 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006310 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006311
6312 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006313 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006314 DAG.getNode(ISD::SRL, dl, MVT::i16,
6315 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006316 CWD, DAG.getConstant(0x800, MVT::i16)),
6317 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006318 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006319 DAG.getNode(ISD::SRL, dl, MVT::i16,
6320 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006321 CWD, DAG.getConstant(0x400, MVT::i16)),
6322 DAG.getConstant(9, MVT::i8));
6323
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006325 DAG.getNode(ISD::AND, dl, MVT::i16,
6326 DAG.getNode(ISD::ADD, dl, MVT::i16,
6327 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006328 DAG.getConstant(1, MVT::i16)),
6329 DAG.getConstant(3, MVT::i16));
6330
6331
Duncan Sands83ec4b62008-06-06 12:08:01 +00006332 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006333 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006334}
6335
Dan Gohman475871a2008-07-27 21:46:04 +00006336SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006337 MVT VT = Op.getValueType();
6338 MVT OpVT = VT;
6339 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006340 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006341
6342 Op = Op.getOperand(0);
6343 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006344 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006345 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006346 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006347 }
Evan Cheng18efe262007-12-14 02:13:44 +00006348
Evan Cheng152804e2007-12-14 08:30:15 +00006349 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6350 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006351 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006352
6353 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006355 Ops.push_back(Op);
6356 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6357 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6358 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006359 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006360
6361 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006362 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006363
Evan Cheng18efe262007-12-14 02:13:44 +00006364 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006365 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006366 return Op;
6367}
6368
Dan Gohman475871a2008-07-27 21:46:04 +00006369SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006370 MVT VT = Op.getValueType();
6371 MVT OpVT = VT;
6372 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006373 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006374
6375 Op = Op.getOperand(0);
6376 if (VT == MVT::i8) {
6377 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006379 }
Evan Cheng152804e2007-12-14 08:30:15 +00006380
6381 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6382 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006384
6385 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006386 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006387 Ops.push_back(Op);
6388 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6389 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6390 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006392
Evan Cheng18efe262007-12-14 02:13:44 +00006393 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006394 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006395 return Op;
6396}
6397
Mon P Wangaf9b9522008-12-18 21:42:19 +00006398SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6399 MVT VT = Op.getValueType();
6400 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006401 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006402
Mon P Wangaf9b9522008-12-18 21:42:19 +00006403 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6404 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6405 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6406 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6407 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6408 //
6409 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6410 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6411 // return AloBlo + AloBhi + AhiBlo;
6412
6413 SDValue A = Op.getOperand(0);
6414 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006415
Dale Johannesene4d209d2009-02-03 20:21:25 +00006416 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006417 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6418 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006419 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006420 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6421 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006422 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006423 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6424 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006425 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006426 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6427 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006428 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006429 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6430 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006431 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006432 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6433 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006434 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006435 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6436 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006437 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6438 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006439 return Res;
6440}
6441
6442
Bill Wendling74c37652008-12-09 22:08:41 +00006443SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6444 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6445 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006446 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6447 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006448 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006449 SDValue LHS = N->getOperand(0);
6450 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006451 unsigned BaseOp = 0;
6452 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006453 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006454
6455 switch (Op.getOpcode()) {
6456 default: assert(0 && "Unknown ovf instruction!");
6457 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006458 // A subtract of one will be selected as a INC. Note that INC doesn't
6459 // set CF, so we can't do this for UADDO.
6460 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6461 if (C->getAPIntValue() == 1) {
6462 BaseOp = X86ISD::INC;
6463 Cond = X86::COND_O;
6464 break;
6465 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006466 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006467 Cond = X86::COND_O;
6468 break;
6469 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006470 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006471 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006472 break;
6473 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006474 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6475 // set CF, so we can't do this for USUBO.
6476 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6477 if (C->getAPIntValue() == 1) {
6478 BaseOp = X86ISD::DEC;
6479 Cond = X86::COND_O;
6480 break;
6481 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006482 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006483 Cond = X86::COND_O;
6484 break;
6485 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006486 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006487 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006488 break;
6489 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006490 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006491 Cond = X86::COND_O;
6492 break;
6493 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006494 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006495 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006496 break;
6497 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006498
Bill Wendling61edeb52008-12-02 01:06:39 +00006499 // Also sets EFLAGS.
6500 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006501 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006502
Bill Wendling61edeb52008-12-02 01:06:39 +00006503 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006505 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006506
Bill Wendling61edeb52008-12-02 01:06:39 +00006507 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6508 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006509}
6510
Dan Gohman475871a2008-07-27 21:46:04 +00006511SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006512 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006513 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006514 unsigned Reg = 0;
6515 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006516 switch(T.getSimpleVT()) {
6517 default:
6518 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006519 case MVT::i8: Reg = X86::AL; size = 1; break;
6520 case MVT::i16: Reg = X86::AX; size = 2; break;
6521 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006522 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006523 assert(Subtarget->is64Bit() && "Node not type legal!");
6524 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006525 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006526 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006527 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006528 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006529 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006530 Op.getOperand(1),
6531 Op.getOperand(3),
6532 DAG.getTargetConstant(size, MVT::i8),
6533 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006534 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006537 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006538 return cpOut;
6539}
6540
Duncan Sands1607f052008-12-01 11:39:25 +00006541SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006542 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006543 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006544 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006545 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006546 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006547 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006548 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6549 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006550 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006552 DAG.getConstant(32, MVT::i8));
6553 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006554 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006555 rdx.getValue(1)
6556 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006558}
6559
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006560SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6561 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006563 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006564 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006565 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006566 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006567 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006568 Node->getOperand(0),
6569 Node->getOperand(1), negOp,
6570 cast<AtomicSDNode>(Node)->getSrcValue(),
6571 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006572}
6573
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574/// LowerOperation - Provide custom lowering hooks for some operations.
6575///
Dan Gohman475871a2008-07-27 21:46:04 +00006576SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577 switch (Op.getOpcode()) {
6578 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006579 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6580 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006581 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6582 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6583 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6584 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6585 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6586 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6587 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006588 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006589 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590 case ISD::SHL_PARTS:
6591 case ISD::SRA_PARTS:
6592 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6593 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006594 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006596 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597 case ISD::FABS: return LowerFABS(Op, DAG);
6598 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006599 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006600 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006601 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006602 case ISD::SELECT: return LowerSELECT(Op, DAG);
6603 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006605 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006607 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006608 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006609 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006610 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006612 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6613 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006614 case ISD::FRAME_TO_ARGS_OFFSET:
6615 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006616 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006617 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006618 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006619 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006620 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6621 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006622 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006623 case ISD::SADDO:
6624 case ISD::UADDO:
6625 case ISD::SSUBO:
6626 case ISD::USUBO:
6627 case ISD::SMULO:
6628 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006629 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006631}
6632
Duncan Sands1607f052008-12-01 11:39:25 +00006633void X86TargetLowering::
6634ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6635 SelectionDAG &DAG, unsigned NewOp) {
6636 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006638 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6639
6640 SDValue Chain = Node->getOperand(0);
6641 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006642 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006643 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006644 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006645 Node->getOperand(2), DAG.getIntPtrConstant(1));
6646 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6647 // have a MemOperand. Pass the info through as a normal operand.
6648 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6649 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6650 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006652 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006654 Results.push_back(Result.getValue(2));
6655}
6656
Duncan Sands126d9072008-07-04 11:47:58 +00006657/// ReplaceNodeResults - Replace a node with an illegal result type
6658/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006659void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6660 SmallVectorImpl<SDValue>&Results,
6661 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006663 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006664 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006665 assert(false && "Do not know how to custom type legalize this operation!");
6666 return;
6667 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006668 std::pair<SDValue,SDValue> Vals =
6669 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006670 SDValue FIST = Vals.first, StackSlot = Vals.second;
6671 if (FIST.getNode() != 0) {
6672 MVT VT = N->getValueType(0);
6673 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006675 }
6676 return;
6677 }
6678 case ISD::READCYCLECOUNTER: {
6679 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6680 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006682 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006683 rd.getValue(1));
6684 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006685 eax.getValue(2));
6686 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6687 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006688 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006689 Results.push_back(edx.getValue(1));
6690 return;
6691 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006692 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006693 MVT T = N->getValueType(0);
6694 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6695 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006697 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006698 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006699 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006700 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6701 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006702 cpInL.getValue(1));
6703 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006704 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006705 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006706 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006707 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006708 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006709 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006710 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006711 swapInL.getValue(1));
6712 SDValue Ops[] = { swapInH.getValue(0),
6713 N->getOperand(1),
6714 swapInH.getValue(1) };
6715 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006716 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006717 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6718 MVT::i32, Result.getValue(1));
6719 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6720 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006721 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006722 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006723 Results.push_back(cpOutH.getValue(1));
6724 return;
6725 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006726 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6728 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006729 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6731 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006732 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6734 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006735 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6737 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006738 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6740 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006741 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6743 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006744 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6746 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006747 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748}
6749
Evan Cheng72261582005-12-20 06:22:03 +00006750const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6751 switch (Opcode) {
6752 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006753 case X86ISD::BSF: return "X86ISD::BSF";
6754 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006755 case X86ISD::SHLD: return "X86ISD::SHLD";
6756 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006757 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006758 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006759 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006760 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006761 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006762 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006763 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6764 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6765 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006766 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006767 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006768 case X86ISD::CALL: return "X86ISD::CALL";
6769 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6770 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006771 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006772 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006773 case X86ISD::COMI: return "X86ISD::COMI";
6774 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006775 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006776 case X86ISD::CMOV: return "X86ISD::CMOV";
6777 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006778 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006779 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6780 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006781 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006782 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006784 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006785 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6786 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006787 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006788 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006789 case X86ISD::FMAX: return "X86ISD::FMAX";
6790 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006791 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6792 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006793 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006794 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006795 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006796 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006797 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006798 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6799 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006800 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6801 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6802 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6803 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6804 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6805 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00006806 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6807 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00006808 case X86ISD::VSHL: return "X86ISD::VSHL";
6809 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00006810 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6811 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6812 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6813 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6814 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6815 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6816 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6817 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6818 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6819 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006820 case X86ISD::ADD: return "X86ISD::ADD";
6821 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00006822 case X86ISD::SMUL: return "X86ISD::SMUL";
6823 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00006824 case X86ISD::INC: return "X86ISD::INC";
6825 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00006826 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00006827 }
6828}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00006829
Chris Lattnerc9addb72007-03-30 23:15:24 +00006830// isLegalAddressingMode - Return true if the addressing mode represented
6831// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006832bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006833 const Type *Ty) const {
6834 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00006835
Chris Lattnerc9addb72007-03-30 23:15:24 +00006836 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6837 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6838 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006839
Chris Lattnerc9addb72007-03-30 23:15:24 +00006840 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00006841 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00006842 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6843 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00006844 // If BaseGV requires a register, we cannot also have a BaseReg.
6845 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
6846 AM.HasBaseReg)
6847 return false;
Evan Cheng52787842007-08-01 23:46:47 +00006848
6849 // X86-64 only supports addr of globals in small code model.
6850 if (Subtarget->is64Bit()) {
6851 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6852 return false;
6853 // If lower 4G is not available, then we must use rip-relative addressing.
6854 if (AM.BaseOffs || AM.Scale > 1)
6855 return false;
6856 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00006857 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006858
Chris Lattnerc9addb72007-03-30 23:15:24 +00006859 switch (AM.Scale) {
6860 case 0:
6861 case 1:
6862 case 2:
6863 case 4:
6864 case 8:
6865 // These scales always work.
6866 break;
6867 case 3:
6868 case 5:
6869 case 9:
6870 // These scales are formed with basereg+scalereg. Only accept if there is
6871 // no basereg yet.
6872 if (AM.HasBaseReg)
6873 return false;
6874 break;
6875 default: // Other stuff never works.
6876 return false;
6877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006878
Chris Lattnerc9addb72007-03-30 23:15:24 +00006879 return true;
6880}
6881
6882
Evan Cheng2bd122c2007-10-26 01:56:11 +00006883bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6884 if (!Ty1->isInteger() || !Ty2->isInteger())
6885 return false;
Evan Chenge127a732007-10-29 07:57:50 +00006886 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6887 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00006888 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00006889 return false;
6890 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00006891}
6892
Duncan Sands83ec4b62008-06-06 12:08:01 +00006893bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6894 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00006895 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006896 unsigned NumBits1 = VT1.getSizeInBits();
6897 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00006898 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00006899 return false;
6900 return Subtarget->is64Bit() || NumBits1 < 64;
6901}
Evan Cheng2bd122c2007-10-26 01:56:11 +00006902
Dan Gohman97121ba2009-04-08 00:15:30 +00006903bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00006904 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00006905 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
6906}
6907
6908bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00006909 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00006910 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
6911}
6912
Evan Cheng60c07e12006-07-05 22:17:51 +00006913/// isShuffleMaskLegal - Targets can use this to indicate that they only
6914/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6915/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6916/// are assumed to be legal.
6917bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00006918X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
6919 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00006920 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00006921 if (VT.getSizeInBits() == 64)
6922 return false;
6923
6924 // FIXME: pshufb, blends, palignr, shifts.
6925 return (VT.getVectorNumElements() == 2 ||
6926 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
6927 isMOVLMask(M, VT) ||
6928 isSHUFPMask(M, VT) ||
6929 isPSHUFDMask(M, VT) ||
6930 isPSHUFHWMask(M, VT) ||
6931 isPSHUFLWMask(M, VT) ||
6932 isUNPCKLMask(M, VT) ||
6933 isUNPCKHMask(M, VT) ||
6934 isUNPCKL_v_undef_Mask(M, VT) ||
6935 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00006936}
6937
Dan Gohman7d8143f2008-04-09 20:09:42 +00006938bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00006939X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00006940 MVT VT) const {
6941 unsigned NumElts = VT.getVectorNumElements();
6942 // FIXME: This collection of masks seems suspect.
6943 if (NumElts == 2)
6944 return true;
6945 if (NumElts == 4 && VT.getSizeInBits() == 128) {
6946 return (isMOVLMask(Mask, VT) ||
6947 isCommutedMOVLMask(Mask, VT, true) ||
6948 isSHUFPMask(Mask, VT) ||
6949 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00006950 }
6951 return false;
6952}
6953
6954//===----------------------------------------------------------------------===//
6955// X86 Scheduler Hooks
6956//===----------------------------------------------------------------------===//
6957
Mon P Wang63307c32008-05-05 19:05:59 +00006958// private utility function
6959MachineBasicBlock *
6960X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6961 MachineBasicBlock *MBB,
6962 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00006963 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00006964 unsigned LoadOpc,
6965 unsigned CXchgOpc,
6966 unsigned copyOpc,
6967 unsigned notOpc,
6968 unsigned EAXreg,
6969 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00006970 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00006971 // For the atomic bitwise operator, we generate
6972 // thisMBB:
6973 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00006974 // ld t1 = [bitinstr.addr]
6975 // op t2 = t1, [bitinstr.val]
6976 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00006977 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6978 // bz newMBB
6979 // fallthrough -->nextMBB
6980 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6981 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006982 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00006983 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00006984
Mon P Wang63307c32008-05-05 19:05:59 +00006985 /// First build the CFG
6986 MachineFunction *F = MBB->getParent();
6987 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006988 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6989 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6990 F->insert(MBBIter, newMBB);
6991 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006992
Mon P Wang63307c32008-05-05 19:05:59 +00006993 // Move all successors to thisMBB to nextMBB
6994 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006995
Mon P Wang63307c32008-05-05 19:05:59 +00006996 // Update thisMBB to fall through to newMBB
6997 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006998
Mon P Wang63307c32008-05-05 19:05:59 +00006999 // newMBB jumps to itself and fall through to nextMBB
7000 newMBB->addSuccessor(nextMBB);
7001 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007002
Mon P Wang63307c32008-05-05 19:05:59 +00007003 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007004 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7005 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007006 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007007 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007008 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007009 int numArgs = bInstr->getNumOperands() - 1;
7010 for (int i=0; i < numArgs; ++i)
7011 argOpers[i] = &bInstr->getOperand(i+1);
7012
7013 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007014 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7015 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007016
Dale Johannesen140be2d2008-08-19 18:47:28 +00007017 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007019 for (int i=0; i <= lastAddrIndx; ++i)
7020 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007021
Dale Johannesen140be2d2008-08-19 18:47:28 +00007022 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007023 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007026 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007027 tt = t1;
7028
Dale Johannesen140be2d2008-08-19 18:47:28 +00007029 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007030 assert((argOpers[valArgIndx]->isReg() ||
7031 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007032 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007033 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007034 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007035 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007036 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007037 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007038 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007039
Dale Johannesene4d209d2009-02-03 20:21:25 +00007040 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007041 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007042
Dale Johannesene4d209d2009-02-03 20:21:25 +00007043 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007044 for (int i=0; i <= lastAddrIndx; ++i)
7045 (*MIB).addOperand(*argOpers[i]);
7046 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007047 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7048 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7049
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007051 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007052
Mon P Wang63307c32008-05-05 19:05:59 +00007053 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007054 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007055
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007056 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007057 return nextMBB;
7058}
7059
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007060// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007061MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007062X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7063 MachineBasicBlock *MBB,
7064 unsigned regOpcL,
7065 unsigned regOpcH,
7066 unsigned immOpcL,
7067 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007068 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007069 // For the atomic bitwise operator, we generate
7070 // thisMBB (instructions are in pairs, except cmpxchg8b)
7071 // ld t1,t2 = [bitinstr.addr]
7072 // newMBB:
7073 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7074 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007075 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007076 // mov ECX, EBX <- t5, t6
7077 // mov EAX, EDX <- t1, t2
7078 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7079 // mov t3, t4 <- EAX, EDX
7080 // bz newMBB
7081 // result in out1, out2
7082 // fallthrough -->nextMBB
7083
7084 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7085 const unsigned LoadOpc = X86::MOV32rm;
7086 const unsigned copyOpc = X86::MOV32rr;
7087 const unsigned NotOpc = X86::NOT32r;
7088 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7089 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7090 MachineFunction::iterator MBBIter = MBB;
7091 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007092
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007093 /// First build the CFG
7094 MachineFunction *F = MBB->getParent();
7095 MachineBasicBlock *thisMBB = MBB;
7096 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7097 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7098 F->insert(MBBIter, newMBB);
7099 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007100
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007101 // Move all successors to thisMBB to nextMBB
7102 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007103
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007104 // Update thisMBB to fall through to newMBB
7105 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007106
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007107 // newMBB jumps to itself and fall through to nextMBB
7108 newMBB->addSuccessor(nextMBB);
7109 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007110
Dale Johannesene4d209d2009-02-03 20:21:25 +00007111 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007112 // Insert instructions into newMBB based on incoming instruction
7113 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007114 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
7115 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007116 MachineOperand& dest1Oper = bInstr->getOperand(0);
7117 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007118 MachineOperand* argOpers[2 + X86AddrNumOperands];
7119 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007120 argOpers[i] = &bInstr->getOperand(i+2);
7121
7122 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007123 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007124
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007125 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007126 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007127 for (int i=0; i <= lastAddrIndx; ++i)
7128 (*MIB).addOperand(*argOpers[i]);
7129 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007131 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007132 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007133 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007134 MachineOperand newOp3 = *(argOpers[3]);
7135 if (newOp3.isImm())
7136 newOp3.setImm(newOp3.getImm()+4);
7137 else
7138 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007139 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007140 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007141
7142 // t3/4 are defined later, at the bottom of the loop
7143 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7144 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007145 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007146 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007147 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007148 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7149
7150 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7151 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007152 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007153 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7154 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007155 } else {
7156 tt1 = t1;
7157 tt2 = t2;
7158 }
7159
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007160 int valArgIndx = lastAddrIndx + 1;
7161 assert((argOpers[valArgIndx]->isReg() ||
7162 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007163 "invalid operand");
7164 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7165 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007166 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007167 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007168 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007169 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007170 if (regOpcL != X86::MOV32rr)
7171 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007172 (*MIB).addOperand(*argOpers[valArgIndx]);
7173 assert(argOpers[valArgIndx + 1]->isReg() ==
7174 argOpers[valArgIndx]->isReg());
7175 assert(argOpers[valArgIndx + 1]->isImm() ==
7176 argOpers[valArgIndx]->isImm());
7177 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007178 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007179 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007180 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007181 if (regOpcH != X86::MOV32rr)
7182 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007183 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007184
Dale Johannesene4d209d2009-02-03 20:21:25 +00007185 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007186 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007187 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007188 MIB.addReg(t2);
7189
Dale Johannesene4d209d2009-02-03 20:21:25 +00007190 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007191 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007192 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007193 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007194
Dale Johannesene4d209d2009-02-03 20:21:25 +00007195 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007196 for (int i=0; i <= lastAddrIndx; ++i)
7197 (*MIB).addOperand(*argOpers[i]);
7198
7199 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7200 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7201
Dale Johannesene4d209d2009-02-03 20:21:25 +00007202 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007203 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007204 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007205 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007206
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007207 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007208 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007209
7210 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7211 return nextMBB;
7212}
7213
7214// private utility function
7215MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007216X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7217 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007218 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007219 // For the atomic min/max operator, we generate
7220 // thisMBB:
7221 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007222 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007223 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007224 // cmp t1, t2
7225 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007226 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007227 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7228 // bz newMBB
7229 // fallthrough -->nextMBB
7230 //
7231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7232 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007233 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007234 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007235
Mon P Wang63307c32008-05-05 19:05:59 +00007236 /// First build the CFG
7237 MachineFunction *F = MBB->getParent();
7238 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007239 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7240 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7241 F->insert(MBBIter, newMBB);
7242 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007243
Mon P Wang63307c32008-05-05 19:05:59 +00007244 // Move all successors to thisMBB to nextMBB
7245 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007246
Mon P Wang63307c32008-05-05 19:05:59 +00007247 // Update thisMBB to fall through to newMBB
7248 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007249
Mon P Wang63307c32008-05-05 19:05:59 +00007250 // newMBB jumps to newMBB and fall through to nextMBB
7251 newMBB->addSuccessor(nextMBB);
7252 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Dale Johannesene4d209d2009-02-03 20:21:25 +00007254 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007255 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007256 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
7257 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007258 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007259 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007260 int numArgs = mInstr->getNumOperands() - 1;
7261 for (int i=0; i < numArgs; ++i)
7262 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Mon P Wang63307c32008-05-05 19:05:59 +00007264 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007265 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7266 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wangab3e7472008-05-05 22:56:23 +00007268 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007269 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007270 for (int i=0; i <= lastAddrIndx; ++i)
7271 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007272
Mon P Wang63307c32008-05-05 19:05:59 +00007273 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007274 assert((argOpers[valArgIndx]->isReg() ||
7275 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007276 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007277
7278 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007279 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007281 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007283 (*MIB).addOperand(*argOpers[valArgIndx]);
7284
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007286 MIB.addReg(t1);
7287
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007289 MIB.addReg(t1);
7290 MIB.addReg(t2);
7291
7292 // Generate movc
7293 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007295 MIB.addReg(t2);
7296 MIB.addReg(t1);
7297
7298 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007300 for (int i=0; i <= lastAddrIndx; ++i)
7301 (*MIB).addOperand(*argOpers[i]);
7302 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007303 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7304 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007305
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007307 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Mon P Wang63307c32008-05-05 19:05:59 +00007309 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007311
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007312 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007313 return nextMBB;
7314}
7315
7316
Evan Cheng60c07e12006-07-05 22:17:51 +00007317MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007318X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007319 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007322 switch (MI->getOpcode()) {
7323 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007324 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007325 case X86::CMOV_FR32:
7326 case X86::CMOV_FR64:
7327 case X86::CMOV_V4F32:
7328 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007329 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007330 // To "insert" a SELECT_CC instruction, we actually have to insert the
7331 // diamond control-flow pattern. The incoming instruction knows the
7332 // destination vreg to set, the condition code register to branch on, the
7333 // true/false values to select between, and a branch opcode to use.
7334 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007335 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007336 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007337
Evan Cheng60c07e12006-07-05 22:17:51 +00007338 // thisMBB:
7339 // ...
7340 // TrueVal = ...
7341 // cmpTY ccX, r1, r2
7342 // bCC copy1MBB
7343 // fallthrough --> copy0MBB
7344 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007345 MachineFunction *F = BB->getParent();
7346 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7347 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007348 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007349 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007351 F->insert(It, copy0MBB);
7352 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007353 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007354 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007355 sinkMBB->transferSuccessors(BB);
7356
7357 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007358 BB->addSuccessor(copy0MBB);
7359 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007360
Evan Cheng60c07e12006-07-05 22:17:51 +00007361 // copy0MBB:
7362 // %FalseValue = ...
7363 // # fallthrough to sinkMBB
7364 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007365
Evan Cheng60c07e12006-07-05 22:17:51 +00007366 // Update machine-CFG edges
7367 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007368
Evan Cheng60c07e12006-07-05 22:17:51 +00007369 // sinkMBB:
7370 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7371 // ...
7372 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007374 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7375 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7376
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007377 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007378 return BB;
7379 }
7380
Dale Johannesen849f2142007-07-03 00:53:03 +00007381 case X86::FP32_TO_INT16_IN_MEM:
7382 case X86::FP32_TO_INT32_IN_MEM:
7383 case X86::FP32_TO_INT64_IN_MEM:
7384 case X86::FP64_TO_INT16_IN_MEM:
7385 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007386 case X86::FP64_TO_INT64_IN_MEM:
7387 case X86::FP80_TO_INT16_IN_MEM:
7388 case X86::FP80_TO_INT32_IN_MEM:
7389 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007390 // Change the floating point control register to use "round towards zero"
7391 // mode when truncating to an integer value.
7392 MachineFunction *F = BB->getParent();
7393 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007395
7396 // Load the old value of the high byte of the control word...
7397 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007398 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007399 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007401
7402 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007404 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007405
7406 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007408
7409 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007411 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007412
7413 // Get the X86 opcode to use.
7414 unsigned Opc;
7415 switch (MI->getOpcode()) {
7416 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007417 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7418 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7419 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7420 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7421 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7422 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007423 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7424 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7425 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007426 }
7427
7428 X86AddressMode AM;
7429 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007430 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007431 AM.BaseType = X86AddressMode::RegBase;
7432 AM.Base.Reg = Op.getReg();
7433 } else {
7434 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007435 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007436 }
7437 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007438 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007439 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007440 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007441 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007442 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007443 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007444 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007445 AM.GV = Op.getGlobal();
7446 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007447 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007448 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007450 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007451
7452 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007454
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007455 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007456 return BB;
7457 }
Mon P Wang63307c32008-05-05 19:05:59 +00007458 case X86::ATOMAND32:
7459 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007460 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007461 X86::LCMPXCHG32, X86::MOV32rr,
7462 X86::NOT32r, X86::EAX,
7463 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007464 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7466 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007467 X86::LCMPXCHG32, X86::MOV32rr,
7468 X86::NOT32r, X86::EAX,
7469 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007470 case X86::ATOMXOR32:
7471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007472 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007473 X86::LCMPXCHG32, X86::MOV32rr,
7474 X86::NOT32r, X86::EAX,
7475 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007476 case X86::ATOMNAND32:
7477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007478 X86::AND32ri, X86::MOV32rm,
7479 X86::LCMPXCHG32, X86::MOV32rr,
7480 X86::NOT32r, X86::EAX,
7481 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007482 case X86::ATOMMIN32:
7483 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7484 case X86::ATOMMAX32:
7485 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7486 case X86::ATOMUMIN32:
7487 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7488 case X86::ATOMUMAX32:
7489 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007490
7491 case X86::ATOMAND16:
7492 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7493 X86::AND16ri, X86::MOV16rm,
7494 X86::LCMPXCHG16, X86::MOV16rr,
7495 X86::NOT16r, X86::AX,
7496 X86::GR16RegisterClass);
7497 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007499 X86::OR16ri, X86::MOV16rm,
7500 X86::LCMPXCHG16, X86::MOV16rr,
7501 X86::NOT16r, X86::AX,
7502 X86::GR16RegisterClass);
7503 case X86::ATOMXOR16:
7504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7505 X86::XOR16ri, X86::MOV16rm,
7506 X86::LCMPXCHG16, X86::MOV16rr,
7507 X86::NOT16r, X86::AX,
7508 X86::GR16RegisterClass);
7509 case X86::ATOMNAND16:
7510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7511 X86::AND16ri, X86::MOV16rm,
7512 X86::LCMPXCHG16, X86::MOV16rr,
7513 X86::NOT16r, X86::AX,
7514 X86::GR16RegisterClass, true);
7515 case X86::ATOMMIN16:
7516 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7517 case X86::ATOMMAX16:
7518 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7519 case X86::ATOMUMIN16:
7520 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7521 case X86::ATOMUMAX16:
7522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7523
7524 case X86::ATOMAND8:
7525 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7526 X86::AND8ri, X86::MOV8rm,
7527 X86::LCMPXCHG8, X86::MOV8rr,
7528 X86::NOT8r, X86::AL,
7529 X86::GR8RegisterClass);
7530 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007532 X86::OR8ri, X86::MOV8rm,
7533 X86::LCMPXCHG8, X86::MOV8rr,
7534 X86::NOT8r, X86::AL,
7535 X86::GR8RegisterClass);
7536 case X86::ATOMXOR8:
7537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7538 X86::XOR8ri, X86::MOV8rm,
7539 X86::LCMPXCHG8, X86::MOV8rr,
7540 X86::NOT8r, X86::AL,
7541 X86::GR8RegisterClass);
7542 case X86::ATOMNAND8:
7543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7544 X86::AND8ri, X86::MOV8rm,
7545 X86::LCMPXCHG8, X86::MOV8rr,
7546 X86::NOT8r, X86::AL,
7547 X86::GR8RegisterClass, true);
7548 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007549 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007550 case X86::ATOMAND64:
7551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007552 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007553 X86::LCMPXCHG64, X86::MOV64rr,
7554 X86::NOT64r, X86::RAX,
7555 X86::GR64RegisterClass);
7556 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7558 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007559 X86::LCMPXCHG64, X86::MOV64rr,
7560 X86::NOT64r, X86::RAX,
7561 X86::GR64RegisterClass);
7562 case X86::ATOMXOR64:
7563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007564 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007565 X86::LCMPXCHG64, X86::MOV64rr,
7566 X86::NOT64r, X86::RAX,
7567 X86::GR64RegisterClass);
7568 case X86::ATOMNAND64:
7569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7570 X86::AND64ri32, X86::MOV64rm,
7571 X86::LCMPXCHG64, X86::MOV64rr,
7572 X86::NOT64r, X86::RAX,
7573 X86::GR64RegisterClass, true);
7574 case X86::ATOMMIN64:
7575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7576 case X86::ATOMMAX64:
7577 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7578 case X86::ATOMUMIN64:
7579 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7580 case X86::ATOMUMAX64:
7581 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007582
7583 // This group does 64-bit operations on a 32-bit host.
7584 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007585 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007586 X86::AND32rr, X86::AND32rr,
7587 X86::AND32ri, X86::AND32ri,
7588 false);
7589 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007590 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007591 X86::OR32rr, X86::OR32rr,
7592 X86::OR32ri, X86::OR32ri,
7593 false);
7594 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007595 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007596 X86::XOR32rr, X86::XOR32rr,
7597 X86::XOR32ri, X86::XOR32ri,
7598 false);
7599 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007600 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007601 X86::AND32rr, X86::AND32rr,
7602 X86::AND32ri, X86::AND32ri,
7603 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007604 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007605 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007606 X86::ADD32rr, X86::ADC32rr,
7607 X86::ADD32ri, X86::ADC32ri,
7608 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007609 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007610 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007611 X86::SUB32rr, X86::SBB32rr,
7612 X86::SUB32ri, X86::SBB32ri,
7613 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007614 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007615 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007616 X86::MOV32rr, X86::MOV32rr,
7617 X86::MOV32ri, X86::MOV32ri,
7618 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007619 }
7620}
7621
7622//===----------------------------------------------------------------------===//
7623// X86 Optimization Hooks
7624//===----------------------------------------------------------------------===//
7625
Dan Gohman475871a2008-07-27 21:46:04 +00007626void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007627 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007628 APInt &KnownZero,
7629 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007630 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007631 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007632 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007633 assert((Opc >= ISD::BUILTIN_OP_END ||
7634 Opc == ISD::INTRINSIC_WO_CHAIN ||
7635 Opc == ISD::INTRINSIC_W_CHAIN ||
7636 Opc == ISD::INTRINSIC_VOID) &&
7637 "Should use MaskedValueIsZero if you don't know whether Op"
7638 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007639
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007640 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007641 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007642 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007643 case X86ISD::ADD:
7644 case X86ISD::SUB:
7645 case X86ISD::SMUL:
7646 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007647 case X86ISD::INC:
7648 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007649 // These nodes' second result is a boolean.
7650 if (Op.getResNo() == 0)
7651 break;
7652 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007653 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007654 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7655 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007656 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007657 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007658}
Chris Lattner259e97c2006-01-31 19:43:35 +00007659
Evan Cheng206ee9d2006-07-07 08:33:52 +00007660/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007661/// node is a GlobalAddress + offset.
7662bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7663 GlobalValue* &GA, int64_t &Offset) const{
7664 if (N->getOpcode() == X86ISD::Wrapper) {
7665 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007666 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007667 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007668 return true;
7669 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007670 }
Evan Chengad4196b2008-05-12 19:56:52 +00007671 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007672}
7673
Evan Chengad4196b2008-05-12 19:56:52 +00007674static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7675 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007676 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007677 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007678 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007679 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007680 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007681 return false;
7682}
7683
Nate Begeman9008ca62009-04-27 18:41:29 +00007684static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
7685 MVT EVT, SDNode *&Base,
Evan Chengad4196b2008-05-12 19:56:52 +00007686 SelectionDAG &DAG, MachineFrameInfo *MFI,
7687 const TargetLowering &TLI) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00007688 Base = NULL;
7689 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007690 if (N->getMaskElt(i) < 0) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00007691 if (!Base)
7692 return false;
7693 continue;
7694 }
7695
Dan Gohman475871a2008-07-27 21:46:04 +00007696 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007697 if (!Elt.getNode() ||
7698 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007699 return false;
7700 if (!Base) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007701 Base = Elt.getNode();
Evan Cheng50d9e722008-05-10 06:46:49 +00007702 if (Base->getOpcode() == ISD::UNDEF)
7703 return false;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007704 continue;
7705 }
7706 if (Elt.getOpcode() == ISD::UNDEF)
7707 continue;
7708
Gabor Greifba36cb52008-08-28 21:40:38 +00007709 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands83ec4b62008-06-06 12:08:01 +00007710 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007711 return false;
7712 }
7713 return true;
7714}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007715
7716/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7717/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7718/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007719/// order. In the case of v2i64, it will see if it can rewrite the
7720/// shuffle to be an appropriate build vector so it can take advantage of
7721// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007722static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007723 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007724 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007725 MVT VT = N->getValueType(0);
7726 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007727 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7728 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007729
7730 // For x86-32 machines, if we see an insert and then a shuffle in a v2i64
7731 // where the upper half is 0, it is advantageous to rewrite it as a build
7732 // vector of (0, val) so it can use movq.
7733 if (VT == MVT::v2i64) {
7734 SDValue In[2];
7735 In[0] = N->getOperand(0);
7736 In[1] = N->getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00007737 int Idx0 = SVN->getMaskElt(0);
7738 int Idx1 = SVN->getMaskElt(1);
7739 // FIXME: can we take advantage of undef index?
7740 if (Idx0 >= 0 && Idx1 >= 0 &&
Mon P Wang1e955802009-04-03 02:43:30 +00007741 In[Idx0/2].getOpcode() == ISD::INSERT_VECTOR_ELT &&
7742 In[Idx1/2].getOpcode() == ISD::BUILD_VECTOR) {
7743 ConstantSDNode* InsertVecIdx =
7744 dyn_cast<ConstantSDNode>(In[Idx0/2].getOperand(2));
7745 if (InsertVecIdx &&
Nate Begeman9008ca62009-04-27 18:41:29 +00007746 InsertVecIdx->getZExtValue() == (unsigned)(Idx0 % 2) &&
Mon P Wang1e955802009-04-03 02:43:30 +00007747 isZeroNode(In[Idx1/2].getOperand(Idx1 % 2))) {
7748 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7749 In[Idx0/2].getOperand(1),
7750 In[Idx1/2].getOperand(Idx1 % 2));
7751 }
7752 }
7753 }
7754
7755 // Try to combine a vector_shuffle into a 128-bit load.
7756 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007757 SDNode *Base = NULL;
Nate Begeman9008ca62009-04-27 18:41:29 +00007758 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, Base, DAG, MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007759 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007760
Dan Gohmand3006222007-07-27 17:16:43 +00007761 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greifba36cb52008-08-28 21:40:38 +00007762 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dale Johannesene4d209d2009-02-03 20:21:25 +00007763 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007764 LD->getSrcValue(), LD->getSrcValueOffset(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007765 LD->isVolatile());
7766 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7767 LD->getSrcValue(), LD->getSrcValueOffset(),
7768 LD->isVolatile(), LD->getAlignment());
Evan Cheng206ee9d2006-07-07 08:33:52 +00007769}
7770
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007771/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman475871a2008-07-27 21:46:04 +00007772static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmane5af2d32009-01-29 01:59:02 +00007773 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007774 const X86Subtarget *Subtarget,
7775 const TargetLowering &TLI) {
Evan Chengf26ffe92008-05-29 08:22:04 +00007776 unsigned NumOps = N->getNumOperands();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 DebugLoc dl = N->getDebugLoc();
Evan Chengf26ffe92008-05-29 08:22:04 +00007778
Evan Chengd880b972008-05-09 21:53:03 +00007779 // Ignore single operand BUILD_VECTOR.
Evan Chengf26ffe92008-05-29 08:22:04 +00007780 if (NumOps == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00007781 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007782
Duncan Sands83ec4b62008-06-06 12:08:01 +00007783 MVT VT = N->getValueType(0);
7784 MVT EVT = VT.getVectorElementType();
Evan Chengd880b972008-05-09 21:53:03 +00007785 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7786 // We are looking for load i64 and zero extend. We want to transform
7787 // it before legalizer has a chance to expand it. Also look for i64
7788 // BUILD_PAIR bit casted to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00007789 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007790 // This must be an insertion into a zero vector.
Dan Gohman475871a2008-07-27 21:46:04 +00007791 SDValue HighElt = N->getOperand(1);
Evan Cheng25210da2008-05-10 00:58:41 +00007792 if (!isZeroNode(HighElt))
Dan Gohman475871a2008-07-27 21:46:04 +00007793 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007794
7795 // Value must be a load.
Gabor Greifba36cb52008-08-28 21:40:38 +00007796 SDNode *Base = N->getOperand(0).getNode();
Evan Chengd880b972008-05-09 21:53:03 +00007797 if (!isa<LoadSDNode>(Base)) {
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007798 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman475871a2008-07-27 21:46:04 +00007799 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007800 Base = Base->getOperand(0).getNode();
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007801 if (!isa<LoadSDNode>(Base))
Dan Gohman475871a2008-07-27 21:46:04 +00007802 return SDValue();
Evan Chengd880b972008-05-09 21:53:03 +00007803 }
Evan Chengd880b972008-05-09 21:53:03 +00007804
7805 // Transform it into VZEXT_LOAD addr.
Evan Cheng9bfa03c2008-05-12 23:04:07 +00007806 LoadSDNode *LD = cast<LoadSDNode>(Base);
Scott Michelfdc40a02009-02-17 22:15:04 +00007807
Nate Begemanf7333bf2008-05-28 00:24:25 +00007808 // Load must not be an extload.
7809 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman475871a2008-07-27 21:46:04 +00007810 return SDValue();
Mon P Wang7ad9b512009-01-30 07:07:40 +00007811
7812 // Load type should legal type so we don't have to legalize it.
7813 if (!TLI.isTypeLegal(VT))
7814 return SDValue();
7815
Evan Cheng8a186ae2008-09-24 23:26:36 +00007816 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7817 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007818 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007819 TargetLowering::TargetLoweringOpt TLO(DAG);
7820 TLO.CombineTo(SDValue(Base, 1), ResNode.getValue(1));
7821 DCI.CommitTargetLoweringOpt(TLO);
Evan Cheng8a186ae2008-09-24 23:26:36 +00007822 return ResNode;
Scott Michelfdc40a02009-02-17 22:15:04 +00007823}
Evan Chengd880b972008-05-09 21:53:03 +00007824
Chris Lattner83e6c992006-10-04 06:57:07 +00007825/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007826static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007827 const X86Subtarget *Subtarget) {
7828 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007829 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007830 // Get the LHS/RHS of the select.
7831 SDValue LHS = N->getOperand(1);
7832 SDValue RHS = N->getOperand(2);
7833
Chris Lattner83e6c992006-10-04 06:57:07 +00007834 // If we have SSE[12] support, try to form min/max nodes.
7835 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007836 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7837 Cond.getOpcode() == ISD::SETCC) {
7838 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007839
Chris Lattner47b4ce82009-03-11 05:48:52 +00007840 unsigned Opcode = 0;
7841 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7842 switch (CC) {
7843 default: break;
7844 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7845 case ISD::SETULE:
7846 case ISD::SETLE:
7847 if (!UnsafeFPMath) break;
7848 // FALL THROUGH.
7849 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7850 case ISD::SETLT:
7851 Opcode = X86ISD::FMIN;
7852 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007853
Chris Lattner47b4ce82009-03-11 05:48:52 +00007854 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7855 case ISD::SETUGT:
7856 case ISD::SETGT:
7857 if (!UnsafeFPMath) break;
7858 // FALL THROUGH.
7859 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7860 case ISD::SETGE:
7861 Opcode = X86ISD::FMAX;
7862 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00007863 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007864 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7865 switch (CC) {
7866 default: break;
7867 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7868 case ISD::SETUGT:
7869 case ISD::SETGT:
7870 if (!UnsafeFPMath) break;
7871 // FALL THROUGH.
7872 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7873 case ISD::SETGE:
7874 Opcode = X86ISD::FMIN;
7875 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007876
Chris Lattner47b4ce82009-03-11 05:48:52 +00007877 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7878 case ISD::SETULE:
7879 case ISD::SETLE:
7880 if (!UnsafeFPMath) break;
7881 // FALL THROUGH.
7882 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7883 case ISD::SETLT:
7884 Opcode = X86ISD::FMAX;
7885 break;
7886 }
Chris Lattner83e6c992006-10-04 06:57:07 +00007887 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007888
Chris Lattner47b4ce82009-03-11 05:48:52 +00007889 if (Opcode)
7890 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00007891 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007892
Chris Lattnerd1980a52009-03-12 06:52:53 +00007893 // If this is a select between two integer constants, try to do some
7894 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00007895 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
7896 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00007897 // Don't do this for crazy integer types.
7898 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
7899 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00007900 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007901 bool NeedsCondInvert = false;
7902
Chris Lattnercee56e72009-03-13 05:53:31 +00007903 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00007904 // Efficiently invertible.
7905 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
7906 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
7907 isa<ConstantSDNode>(Cond.getOperand(1))))) {
7908 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00007909 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007910 }
7911
7912 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00007913 if (FalseC->getAPIntValue() == 0 &&
7914 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007915 if (NeedsCondInvert) // Invert the condition if needed.
7916 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7917 DAG.getConstant(1, Cond.getValueType()));
7918
7919 // Zero extend the condition if needed.
7920 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
7921
Chris Lattnercee56e72009-03-13 05:53:31 +00007922 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00007923 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
7924 DAG.getConstant(ShAmt, MVT::i8));
7925 }
Chris Lattner97a29a52009-03-13 05:22:11 +00007926
7927 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00007928 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00007929 if (NeedsCondInvert) // Invert the condition if needed.
7930 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7931 DAG.getConstant(1, Cond.getValueType()));
7932
7933 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00007934 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
7935 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00007936 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00007937 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00007938 }
Chris Lattnercee56e72009-03-13 05:53:31 +00007939
7940 // Optimize cases that will turn into an LEA instruction. This requires
7941 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
7942 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
7943 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
7944 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
7945
7946 bool isFastMultiplier = false;
7947 if (Diff < 10) {
7948 switch ((unsigned char)Diff) {
7949 default: break;
7950 case 1: // result = add base, cond
7951 case 2: // result = lea base( , cond*2)
7952 case 3: // result = lea base(cond, cond*2)
7953 case 4: // result = lea base( , cond*4)
7954 case 5: // result = lea base(cond, cond*4)
7955 case 8: // result = lea base( , cond*8)
7956 case 9: // result = lea base(cond, cond*8)
7957 isFastMultiplier = true;
7958 break;
7959 }
7960 }
7961
7962 if (isFastMultiplier) {
7963 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
7964 if (NeedsCondInvert) // Invert the condition if needed.
7965 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
7966 DAG.getConstant(1, Cond.getValueType()));
7967
7968 // Zero extend the condition if needed.
7969 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
7970 Cond);
7971 // Scale the condition by the difference.
7972 if (Diff != 1)
7973 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
7974 DAG.getConstant(Diff, Cond.getValueType()));
7975
7976 // Add the base if non-zero.
7977 if (FalseC->getAPIntValue() != 0)
7978 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
7979 SDValue(FalseC, 0));
7980 return Cond;
7981 }
7982 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007983 }
7984 }
7985
Dan Gohman475871a2008-07-27 21:46:04 +00007986 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00007987}
7988
Chris Lattnerd1980a52009-03-12 06:52:53 +00007989/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
7990static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
7991 TargetLowering::DAGCombinerInfo &DCI) {
7992 DebugLoc DL = N->getDebugLoc();
7993
7994 // If the flag operand isn't dead, don't touch this CMOV.
7995 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
7996 return SDValue();
7997
7998 // If this is a select between two integer constants, try to do some
7999 // optimizations. Note that the operands are ordered the opposite of SELECT
8000 // operands.
8001 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8002 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8003 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8004 // larger than FalseC (the false value).
8005 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8006
8007 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8008 CC = X86::GetOppositeBranchCondition(CC);
8009 std::swap(TrueC, FalseC);
8010 }
8011
8012 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008013 // This is efficient for any integer data type (including i8/i16) and
8014 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008015 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8016 SDValue Cond = N->getOperand(3);
8017 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8018 DAG.getConstant(CC, MVT::i8), Cond);
8019
8020 // Zero extend the condition if needed.
8021 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8022
8023 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8024 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8025 DAG.getConstant(ShAmt, MVT::i8));
8026 if (N->getNumValues() == 2) // Dead flag value?
8027 return DCI.CombineTo(N, Cond, SDValue());
8028 return Cond;
8029 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008030
8031 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8032 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008033 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8034 SDValue Cond = N->getOperand(3);
8035 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8036 DAG.getConstant(CC, MVT::i8), Cond);
8037
8038 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008039 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8040 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008041 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8042 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008043
Chris Lattner97a29a52009-03-13 05:22:11 +00008044 if (N->getNumValues() == 2) // Dead flag value?
8045 return DCI.CombineTo(N, Cond, SDValue());
8046 return Cond;
8047 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008048
8049 // Optimize cases that will turn into an LEA instruction. This requires
8050 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8051 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8052 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8053 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8054
8055 bool isFastMultiplier = false;
8056 if (Diff < 10) {
8057 switch ((unsigned char)Diff) {
8058 default: break;
8059 case 1: // result = add base, cond
8060 case 2: // result = lea base( , cond*2)
8061 case 3: // result = lea base(cond, cond*2)
8062 case 4: // result = lea base( , cond*4)
8063 case 5: // result = lea base(cond, cond*4)
8064 case 8: // result = lea base( , cond*8)
8065 case 9: // result = lea base(cond, cond*8)
8066 isFastMultiplier = true;
8067 break;
8068 }
8069 }
8070
8071 if (isFastMultiplier) {
8072 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8073 SDValue Cond = N->getOperand(3);
8074 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8075 DAG.getConstant(CC, MVT::i8), Cond);
8076 // Zero extend the condition if needed.
8077 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8078 Cond);
8079 // Scale the condition by the difference.
8080 if (Diff != 1)
8081 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8082 DAG.getConstant(Diff, Cond.getValueType()));
8083
8084 // Add the base if non-zero.
8085 if (FalseC->getAPIntValue() != 0)
8086 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8087 SDValue(FalseC, 0));
8088 if (N->getNumValues() == 2) // Dead flag value?
8089 return DCI.CombineTo(N, Cond, SDValue());
8090 return Cond;
8091 }
8092 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008093 }
8094 }
8095 return SDValue();
8096}
8097
8098
Evan Cheng0b0cd912009-03-28 05:57:29 +00008099/// PerformMulCombine - Optimize a single multiply with constant into two
8100/// in order to implement it with two cheaper instructions, e.g.
8101/// LEA + SHL, LEA + LEA.
8102static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8103 TargetLowering::DAGCombinerInfo &DCI) {
8104 if (DAG.getMachineFunction().
8105 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8106 return SDValue();
8107
8108 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8109 return SDValue();
8110
8111 MVT VT = N->getValueType(0);
8112 if (VT != MVT::i64)
8113 return SDValue();
8114
8115 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8116 if (!C)
8117 return SDValue();
8118 uint64_t MulAmt = C->getZExtValue();
8119 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8120 return SDValue();
8121
8122 uint64_t MulAmt1 = 0;
8123 uint64_t MulAmt2 = 0;
8124 if ((MulAmt % 9) == 0) {
8125 MulAmt1 = 9;
8126 MulAmt2 = MulAmt / 9;
8127 } else if ((MulAmt % 5) == 0) {
8128 MulAmt1 = 5;
8129 MulAmt2 = MulAmt / 5;
8130 } else if ((MulAmt % 3) == 0) {
8131 MulAmt1 = 3;
8132 MulAmt2 = MulAmt / 3;
8133 }
8134 if (MulAmt2 &&
8135 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8136 DebugLoc DL = N->getDebugLoc();
8137
8138 if (isPowerOf2_64(MulAmt2) &&
8139 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8140 // If second multiplifer is pow2, issue it first. We want the multiply by
8141 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8142 // is an add.
8143 std::swap(MulAmt1, MulAmt2);
8144
8145 SDValue NewMul;
8146 if (isPowerOf2_64(MulAmt1))
8147 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8148 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8149 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008150 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008151 DAG.getConstant(MulAmt1, VT));
8152
8153 if (isPowerOf2_64(MulAmt2))
8154 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8155 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8156 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008157 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008158 DAG.getConstant(MulAmt2, VT));
8159
8160 // Do not add new nodes to DAG combiner worklist.
8161 DCI.CombineTo(N, NewMul, false);
8162 }
8163 return SDValue();
8164}
8165
8166
Nate Begeman740ab032009-01-26 00:52:55 +00008167/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8168/// when possible.
8169static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8170 const X86Subtarget *Subtarget) {
8171 // On X86 with SSE2 support, we can transform this to a vector shift if
8172 // all elements are shifted by the same amount. We can't do this in legalize
8173 // because the a constant vector is typically transformed to a constant pool
8174 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008175 if (!Subtarget->hasSSE2())
8176 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008177
Nate Begeman740ab032009-01-26 00:52:55 +00008178 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008179 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8180 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008181
Mon P Wang3becd092009-01-28 08:12:05 +00008182 SDValue ShAmtOp = N->getOperand(1);
8183 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008184 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008185 SDValue BaseShAmt;
8186 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8187 unsigned NumElts = VT.getVectorNumElements();
8188 unsigned i = 0;
8189 for (; i != NumElts; ++i) {
8190 SDValue Arg = ShAmtOp.getOperand(i);
8191 if (Arg.getOpcode() == ISD::UNDEF) continue;
8192 BaseShAmt = Arg;
8193 break;
8194 }
8195 for (; i != NumElts; ++i) {
8196 SDValue Arg = ShAmtOp.getOperand(i);
8197 if (Arg.getOpcode() == ISD::UNDEF) continue;
8198 if (Arg != BaseShAmt) {
8199 return SDValue();
8200 }
8201 }
8202 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008203 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8204 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8205 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008206 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008207 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008208
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008209 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008210 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008211 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008212 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008213
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008214 // The shift amount is identical so we can do a vector shift.
8215 SDValue ValOp = N->getOperand(0);
8216 switch (N->getOpcode()) {
8217 default:
8218 assert(0 && "Unknown shift opcode!");
8219 break;
8220 case ISD::SHL:
8221 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008222 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008223 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8224 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008225 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008226 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008227 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8228 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008229 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008230 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008231 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8232 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008233 break;
8234 case ISD::SRA:
8235 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008236 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008237 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8238 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008239 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008240 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008241 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8242 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008243 break;
8244 case ISD::SRL:
8245 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008246 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008247 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8248 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008249 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008250 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008251 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8252 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008253 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008254 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008255 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8256 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008257 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008258 }
8259 return SDValue();
8260}
8261
Chris Lattner149a4e52008-02-22 02:09:43 +00008262/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008263static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008264 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008265 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8266 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008267 // A preferable solution to the general problem is to figure out the right
8268 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008269
8270 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008271 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008272 MVT VT = St->getValue().getValueType();
8273 if (VT.getSizeInBits() != 64)
8274 return SDValue();
8275
8276 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloat && Subtarget->hasSSE2();
8277 if ((VT.isVector() ||
8278 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008279 isa<LoadSDNode>(St->getValue()) &&
8280 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8281 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008282 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008283 LoadSDNode *Ld = 0;
8284 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008285 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008286 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008287 // Must be a store of a load. We currently handle two cases: the load
8288 // is a direct child, and it's under an intervening TokenFactor. It is
8289 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008290 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008291 Ld = cast<LoadSDNode>(St->getChain());
8292 else if (St->getValue().hasOneUse() &&
8293 ChainVal->getOpcode() == ISD::TokenFactor) {
8294 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008295 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008296 TokenFactorIndex = i;
8297 Ld = cast<LoadSDNode>(St->getValue());
8298 } else
8299 Ops.push_back(ChainVal->getOperand(i));
8300 }
8301 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008302
Evan Cheng536e6672009-03-12 05:59:15 +00008303 if (!Ld || !ISD::isNormalLoad(Ld))
8304 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008305
Evan Cheng536e6672009-03-12 05:59:15 +00008306 // If this is not the MMX case, i.e. we are just turning i64 load/store
8307 // into f64 load/store, avoid the transformation if there are multiple
8308 // uses of the loaded value.
8309 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8310 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008311
Evan Cheng536e6672009-03-12 05:59:15 +00008312 DebugLoc LdDL = Ld->getDebugLoc();
8313 DebugLoc StDL = N->getDebugLoc();
8314 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8315 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8316 // pair instead.
8317 if (Subtarget->is64Bit() || F64IsLegal) {
8318 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8319 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8320 Ld->getBasePtr(), Ld->getSrcValue(),
8321 Ld->getSrcValueOffset(), Ld->isVolatile(),
8322 Ld->getAlignment());
8323 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008324 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008325 Ops.push_back(NewChain);
8326 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008327 Ops.size());
8328 }
Evan Cheng536e6672009-03-12 05:59:15 +00008329 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008330 St->getSrcValue(), St->getSrcValueOffset(),
8331 St->isVolatile(), St->getAlignment());
8332 }
Evan Cheng536e6672009-03-12 05:59:15 +00008333
8334 // Otherwise, lower to two pairs of 32-bit loads / stores.
8335 SDValue LoAddr = Ld->getBasePtr();
8336 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8337 DAG.getConstant(4, MVT::i32));
8338
8339 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8340 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8341 Ld->isVolatile(), Ld->getAlignment());
8342 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8343 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8344 Ld->isVolatile(),
8345 MinAlign(Ld->getAlignment(), 4));
8346
8347 SDValue NewChain = LoLd.getValue(1);
8348 if (TokenFactorIndex != -1) {
8349 Ops.push_back(LoLd);
8350 Ops.push_back(HiLd);
8351 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8352 Ops.size());
8353 }
8354
8355 LoAddr = St->getBasePtr();
8356 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8357 DAG.getConstant(4, MVT::i32));
8358
8359 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8360 St->getSrcValue(), St->getSrcValueOffset(),
8361 St->isVolatile(), St->getAlignment());
8362 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8363 St->getSrcValue(),
8364 St->getSrcValueOffset() + 4,
8365 St->isVolatile(),
8366 MinAlign(St->getAlignment(), 4));
8367 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008368 }
Dan Gohman475871a2008-07-27 21:46:04 +00008369 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008370}
8371
Chris Lattner6cf73262008-01-25 06:14:17 +00008372/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8373/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008374static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008375 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8376 // F[X]OR(0.0, x) -> x
8377 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008378 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8379 if (C->getValueAPF().isPosZero())
8380 return N->getOperand(1);
8381 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8382 if (C->getValueAPF().isPosZero())
8383 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008384 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008385}
8386
8387/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008388static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008389 // FAND(0.0, x) -> 0.0
8390 // FAND(x, 0.0) -> 0.0
8391 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8392 if (C->getValueAPF().isPosZero())
8393 return N->getOperand(0);
8394 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8395 if (C->getValueAPF().isPosZero())
8396 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008397 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008398}
8399
Dan Gohmane5af2d32009-01-29 01:59:02 +00008400static SDValue PerformBTCombine(SDNode *N,
8401 SelectionDAG &DAG,
8402 TargetLowering::DAGCombinerInfo &DCI) {
8403 // BT ignores high bits in the bit index operand.
8404 SDValue Op1 = N->getOperand(1);
8405 if (Op1.hasOneUse()) {
8406 unsigned BitWidth = Op1.getValueSizeInBits();
8407 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8408 APInt KnownZero, KnownOne;
8409 TargetLowering::TargetLoweringOpt TLO(DAG);
8410 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8411 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8412 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8413 DCI.CommitTargetLoweringOpt(TLO);
8414 }
8415 return SDValue();
8416}
Chris Lattner83e6c992006-10-04 06:57:07 +00008417
Dan Gohman475871a2008-07-27 21:46:04 +00008418SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008419 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008420 SelectionDAG &DAG = DCI.DAG;
8421 switch (N->getOpcode()) {
8422 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008423 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
8424 case ISD::BUILD_VECTOR:
Dan Gohmane5af2d32009-01-29 01:59:02 +00008425 return PerformBuildVectorCombine(N, DAG, DCI, Subtarget, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008426 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008427 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008428 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008429 case ISD::SHL:
8430 case ISD::SRA:
8431 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008432 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008433 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008434 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8435 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008436 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008437 }
8438
Dan Gohman475871a2008-07-27 21:46:04 +00008439 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008440}
8441
Evan Cheng60c07e12006-07-05 22:17:51 +00008442//===----------------------------------------------------------------------===//
8443// X86 Inline Assembly Support
8444//===----------------------------------------------------------------------===//
8445
Chris Lattnerf4dff842006-07-11 02:54:03 +00008446/// getConstraintType - Given a constraint letter, return the type of
8447/// constraint it is for this target.
8448X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008449X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8450 if (Constraint.size() == 1) {
8451 switch (Constraint[0]) {
8452 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008453 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008454 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008455 case 'r':
8456 case 'R':
8457 case 'l':
8458 case 'q':
8459 case 'Q':
8460 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008461 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008462 case 'Y':
8463 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008464 case 'e':
8465 case 'Z':
8466 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008467 default:
8468 break;
8469 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008470 }
Chris Lattner4234f572007-03-25 02:14:49 +00008471 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008472}
8473
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008474/// LowerXConstraint - try to replace an X constraint, which matches anything,
8475/// with another that has more specific requirements based on the type of the
8476/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008477const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008478LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008479 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8480 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008481 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008482 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008483 return "Y";
8484 if (Subtarget->hasSSE1())
8485 return "x";
8486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008487
Chris Lattner5e764232008-04-26 23:02:14 +00008488 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008489}
8490
Chris Lattner48884cd2007-08-25 00:47:38 +00008491/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8492/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008493void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008494 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008495 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008496 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008497 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008498 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008500 switch (Constraint) {
8501 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008502 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008503 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008504 if (C->getZExtValue() <= 31) {
8505 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008506 break;
8507 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008508 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008509 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008510 case 'J':
8511 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8512 if (C->getZExtValue() <= 63) {
8513 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8514 break;
8515 }
8516 }
8517 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008518 case 'N':
8519 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008520 if (C->getZExtValue() <= 255) {
8521 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008522 break;
8523 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008524 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008525 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008526 case 'e': {
8527 // 32-bit signed value
8528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8529 const ConstantInt *CI = C->getConstantIntValue();
8530 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8531 // Widen to 64 bits here to get it sign extended.
8532 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8533 break;
8534 }
8535 // FIXME gcc accepts some relocatable values here too, but only in certain
8536 // memory models; it's complicated.
8537 }
8538 return;
8539 }
8540 case 'Z': {
8541 // 32-bit unsigned value
8542 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8543 const ConstantInt *CI = C->getConstantIntValue();
8544 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8545 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8546 break;
8547 }
8548 }
8549 // FIXME gcc accepts some relocatable values here too, but only in certain
8550 // memory models; it's complicated.
8551 return;
8552 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008553 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008554 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008555 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008556 // Widen to 64 bits here to get it sign extended.
8557 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008558 break;
8559 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008560
Chris Lattnerdc43a882007-05-03 16:52:29 +00008561 // If we are in non-pic codegen mode, we allow the address of a global (with
8562 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008563 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008564 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008565
Chris Lattner49921962009-05-08 18:23:14 +00008566 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8567 while (1) {
8568 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8569 Offset += GA->getOffset();
8570 break;
8571 } else if (Op.getOpcode() == ISD::ADD) {
8572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8573 Offset += C->getZExtValue();
8574 Op = Op.getOperand(0);
8575 continue;
8576 }
8577 } else if (Op.getOpcode() == ISD::SUB) {
8578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8579 Offset += -C->getZExtValue();
8580 Op = Op.getOperand(0);
8581 continue;
8582 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008583 }
Chris Lattner49921962009-05-08 18:23:14 +00008584
8585 // Otherwise, this isn't something we can handle, reject it.
8586 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008588
Chris Lattner49921962009-05-08 18:23:14 +00008589 if (hasMemory)
8590 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8591 else
8592 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8593 Offset);
8594 Result = Op;
8595 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008596 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008598
Gabor Greifba36cb52008-08-28 21:40:38 +00008599 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008600 Ops.push_back(Result);
8601 return;
8602 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008603 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8604 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008605}
8606
Chris Lattner259e97c2006-01-31 19:43:35 +00008607std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008608getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008609 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008610 if (Constraint.size() == 1) {
8611 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008612 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008613 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008614 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8615 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008616 if (VT == MVT::i32)
8617 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8618 else if (VT == MVT::i16)
8619 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8620 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008621 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008622 else if (VT == MVT::i64)
8623 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8624 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008625 }
8626 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008627
Chris Lattner1efa40f2006-02-22 00:56:39 +00008628 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008629}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008630
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008631std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008632X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008633 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008634 // First, see if this is a constraint that directly corresponds to an LLVM
8635 // register class.
8636 if (Constraint.size() == 1) {
8637 // GCC Constraint Letters
8638 switch (Constraint[0]) {
8639 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008640 case 'r': // GENERAL_REGS
8641 case 'R': // LEGACY_REGS
8642 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008643 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008644 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008645 if (VT == MVT::i16)
8646 return std::make_pair(0U, X86::GR16RegisterClass);
8647 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008648 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008649 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008650 case 'f': // FP Stack registers.
8651 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8652 // value to the correct fpstack register class.
8653 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8654 return std::make_pair(0U, X86::RFP32RegisterClass);
8655 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8656 return std::make_pair(0U, X86::RFP64RegisterClass);
8657 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008658 case 'y': // MMX_REGS if MMX allowed.
8659 if (!Subtarget->hasMMX()) break;
8660 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008661 case 'Y': // SSE_REGS if SSE2 allowed
8662 if (!Subtarget->hasSSE2()) break;
8663 // FALL THROUGH.
8664 case 'x': // SSE_REGS if SSE1 allowed
8665 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008666
8667 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008668 default: break;
8669 // Scalar SSE types.
8670 case MVT::f32:
8671 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008672 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008673 case MVT::f64:
8674 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008675 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008676 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008677 case MVT::v16i8:
8678 case MVT::v8i16:
8679 case MVT::v4i32:
8680 case MVT::v2i64:
8681 case MVT::v4f32:
8682 case MVT::v2f64:
8683 return std::make_pair(0U, X86::VR128RegisterClass);
8684 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008685 break;
8686 }
8687 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008688
Chris Lattnerf76d1802006-07-31 23:26:50 +00008689 // Use the default implementation in TargetLowering to convert the register
8690 // constraint into a member of a register class.
8691 std::pair<unsigned, const TargetRegisterClass*> Res;
8692 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008693
8694 // Not found as a standard register?
8695 if (Res.second == 0) {
8696 // GCC calls "st(0)" just plain "st".
8697 if (StringsEqualNoCase("{st}", Constraint)) {
8698 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008699 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008700 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008701 // 'A' means EAX + EDX.
8702 if (Constraint == "A") {
8703 Res.first = X86::EAX;
8704 Res.second = X86::GRADRegisterClass;
8705 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008706 return Res;
8707 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008708
Chris Lattnerf76d1802006-07-31 23:26:50 +00008709 // Otherwise, check to see if this is a register class of the wrong value
8710 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8711 // turn into {ax},{dx}.
8712 if (Res.second->hasType(VT))
8713 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008714
Chris Lattnerf76d1802006-07-31 23:26:50 +00008715 // All of the single-register GCC register classes map their values onto
8716 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8717 // really want an 8-bit or 32-bit register, map to the appropriate register
8718 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008719 if (Res.second == X86::GR16RegisterClass) {
8720 if (VT == MVT::i8) {
8721 unsigned DestReg = 0;
8722 switch (Res.first) {
8723 default: break;
8724 case X86::AX: DestReg = X86::AL; break;
8725 case X86::DX: DestReg = X86::DL; break;
8726 case X86::CX: DestReg = X86::CL; break;
8727 case X86::BX: DestReg = X86::BL; break;
8728 }
8729 if (DestReg) {
8730 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008731 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008732 }
8733 } else if (VT == MVT::i32) {
8734 unsigned DestReg = 0;
8735 switch (Res.first) {
8736 default: break;
8737 case X86::AX: DestReg = X86::EAX; break;
8738 case X86::DX: DestReg = X86::EDX; break;
8739 case X86::CX: DestReg = X86::ECX; break;
8740 case X86::BX: DestReg = X86::EBX; break;
8741 case X86::SI: DestReg = X86::ESI; break;
8742 case X86::DI: DestReg = X86::EDI; break;
8743 case X86::BP: DestReg = X86::EBP; break;
8744 case X86::SP: DestReg = X86::ESP; break;
8745 }
8746 if (DestReg) {
8747 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008748 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008749 }
8750 } else if (VT == MVT::i64) {
8751 unsigned DestReg = 0;
8752 switch (Res.first) {
8753 default: break;
8754 case X86::AX: DestReg = X86::RAX; break;
8755 case X86::DX: DestReg = X86::RDX; break;
8756 case X86::CX: DestReg = X86::RCX; break;
8757 case X86::BX: DestReg = X86::RBX; break;
8758 case X86::SI: DestReg = X86::RSI; break;
8759 case X86::DI: DestReg = X86::RDI; break;
8760 case X86::BP: DestReg = X86::RBP; break;
8761 case X86::SP: DestReg = X86::RSP; break;
8762 }
8763 if (DestReg) {
8764 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008765 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008766 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008767 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008768 } else if (Res.second == X86::FR32RegisterClass ||
8769 Res.second == X86::FR64RegisterClass ||
8770 Res.second == X86::VR128RegisterClass) {
8771 // Handle references to XMM physical registers that got mapped into the
8772 // wrong class. This can happen with constraints like {xmm0} where the
8773 // target independent register mapper will just pick the first match it can
8774 // find, ignoring the required type.
8775 if (VT == MVT::f32)
8776 Res.second = X86::FR32RegisterClass;
8777 else if (VT == MVT::f64)
8778 Res.second = X86::FR64RegisterClass;
8779 else if (X86::VR128RegisterClass->hasType(VT))
8780 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00008781 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008782
Chris Lattnerf76d1802006-07-31 23:26:50 +00008783 return Res;
8784}
Mon P Wang0c397192008-10-30 08:01:45 +00008785
8786//===----------------------------------------------------------------------===//
8787// X86 Widen vector type
8788//===----------------------------------------------------------------------===//
8789
8790/// getWidenVectorType: given a vector type, returns the type to widen
8791/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8792/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00008793/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00008794/// scalarizing vs using the wider vector type.
8795
Dan Gohmanc13cf132009-01-15 17:34:08 +00008796MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00008797 assert(VT.isVector());
8798 if (isTypeLegal(VT))
8799 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008800
Mon P Wang0c397192008-10-30 08:01:45 +00008801 // TODO: In computeRegisterProperty, we can compute the list of legal vector
8802 // type based on element type. This would speed up our search (though
8803 // it may not be worth it since the size of the list is relatively
8804 // small).
8805 MVT EltVT = VT.getVectorElementType();
8806 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00008807
Mon P Wang0c397192008-10-30 08:01:45 +00008808 // On X86, it make sense to widen any vector wider than 1
8809 if (NElts <= 1)
8810 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00008811
8812 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00008813 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
8814 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00008815
8816 if (isTypeLegal(SVT) &&
8817 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00008818 SVT.getVectorNumElements() > NElts)
8819 return SVT;
8820 }
8821 return MVT::Other;
8822}