blob: bf2b95fd299ce8ce7bbb0091d50dc830a568e31c [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerbc40e892003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattnercd3245a2006-12-19 22:41:21 +000016#define DEBUG_TYPE "phielim"
Chris Lattner0742b592004-02-23 18:38:20 +000017#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "PHIEliminationUtils.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/ADT/SmallPtrSet.h"
21#include "llvm/ADT/Statistic.h"
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000024#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Chengf870fbc2008-04-11 17:54:45 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng97b9b972010-08-17 01:20:36 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Function.h"
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000030#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000032#include "llvm/Support/Debug.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Chris Lattner6db07562005-10-03 07:22:07 +000035#include <algorithm>
Chris Lattner0742b592004-02-23 18:38:20 +000036using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000037
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000038static cl::opt<bool>
39DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
40 cl::Hidden, cl::desc("Disable critical edge splitting "
41 "during PHI elimination"));
42
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000043namespace {
44 class PHIElimination : public MachineFunctionPass {
45 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000046 LiveVariables *LV;
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000047 LiveIntervals *LIS;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000048
49 public:
50 static char ID; // Pass identification, replacement for typeid
51 PHIElimination() : MachineFunctionPass(ID) {
52 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
53 }
54
55 virtual bool runOnMachineFunction(MachineFunction &Fn);
56 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
57
58 private:
59 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
60 /// in predecessor basic blocks.
61 ///
62 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwarich02513c02013-02-10 06:42:32 +000063 void LowerPHINode(MachineBasicBlock &MBB,
64 MachineBasicBlock::iterator AfterPHIsIt);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000065
66 /// analyzePHINodes - Gather information about the PHI nodes in
67 /// here. In particular, we want to map the number of uses of a virtual
68 /// register which is used in a PHI node. We map that to the BB the
69 /// vreg is coming from. This is used later to determine when the vreg
70 /// is killed in the BB.
71 ///
72 void analyzePHINodes(const MachineFunction& Fn);
73
74 /// Split critical edges where necessary for good coalescer performance.
75 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000076 MachineLoopInfo *MLI);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000077
Cameron Zwarich36f54482013-02-10 23:29:49 +000078 // These functions are temporary abstractions around LiveVariables and
79 // LiveIntervals, so they can go away when LiveVariables does.
80 bool isLiveIn(unsigned Reg, MachineBasicBlock *MBB);
81 bool isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB);
82
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000083 typedef std::pair<unsigned, unsigned> BBVRegPair;
84 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
85
86 VRegPHIUse VRegPHIUseCount;
87
88 // Defs of PHI sources which are implicit_def.
89 SmallPtrSet<MachineInstr*, 4> ImpDefs;
90
91 // Map reusable lowered PHI node -> incoming join register.
92 typedef DenseMap<MachineInstr*, unsigned,
93 MachineInstrExpressionTrait> LoweredPHIMap;
94 LoweredPHIMap LoweredPHIs;
95 };
96}
97
Cameron Zwarich02513c02013-02-10 06:42:32 +000098STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich117be032011-02-14 02:09:11 +000099STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000100STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000101
Lang Hamesfae02a22009-07-21 23:47:33 +0000102char PHIElimination::ID = 0;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000103char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000104
Andrew Trick8dd26252012-02-10 04:10:36 +0000105INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
106 "Eliminate PHI nodes for register allocation",
107 false, false)
108INITIALIZE_PASS_DEPENDENCY(LiveVariables)
109INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
110 "Eliminate PHI nodes for register allocation", false, false)
111
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000112void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000113 AU.addPreserved<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000114 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000115 AU.addPreserved<MachineDominatorTree>();
Evan Cheng148341c2010-08-17 21:00:37 +0000116 AU.addPreserved<MachineLoopInfo>();
Dan Gohman845012e2009-07-31 23:37:33 +0000117 MachineFunctionPass::getAnalysisUsage(AU);
118}
Lang Hamesfae02a22009-07-21 23:47:33 +0000119
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000120bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000121 MRI = &MF.getRegInfo();
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000122 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000123 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Cheng576a2702008-04-03 16:38:20 +0000124
Evan Cheng576a2702008-04-03 16:38:20 +0000125 bool Changed = false;
126
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +0000127 // This pass takes the function out of SSA form.
128 MRI->leaveSSA();
129
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000130 // Split critical edges to help the coalescer. This does not yet support
131 // updating LiveIntervals, so we disable it.
132 if (!DisableEdgeSplitting && LV && !LIS) {
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000133 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
134 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
135 Changed |= SplitPHIEdges(MF, *I, MLI);
Evan Cheng148341c2010-08-17 21:00:37 +0000136 }
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000137
138 // Populate VRegPHIUseCount
Evan Cheng28428cd2010-05-04 17:12:26 +0000139 analyzePHINodes(MF);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000140
Evan Cheng576a2702008-04-03 16:38:20 +0000141 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Cheng28428cd2010-05-04 17:12:26 +0000142 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
143 Changed |= EliminatePHINodes(MF, *I);
Evan Cheng576a2702008-04-03 16:38:20 +0000144
145 // Remove dead IMPLICIT_DEF instructions.
Bill Wendling3de82492009-12-17 23:42:32 +0000146 for (SmallPtrSet<MachineInstr*, 4>::iterator I = ImpDefs.begin(),
Evan Cheng576a2702008-04-03 16:38:20 +0000147 E = ImpDefs.end(); I != E; ++I) {
148 MachineInstr *DefMI = *I;
149 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000150 if (MRI->use_nodbg_empty(DefReg)) {
151 if (LIS)
152 LIS->RemoveMachineInstrFromMaps(DefMI);
Evan Cheng576a2702008-04-03 16:38:20 +0000153 DefMI->eraseFromParent();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000154 }
Evan Cheng576a2702008-04-03 16:38:20 +0000155 }
156
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000157 // Clean up the lowered PHI instructions.
158 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000159 I != E; ++I) {
160 if (LIS)
161 LIS->RemoveMachineInstrFromMaps(I->first);
Evan Cheng28428cd2010-05-04 17:12:26 +0000162 MF.DeleteMachineInstr(I->first);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000163 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000164
Bill Wendling3de82492009-12-17 23:42:32 +0000165 LoweredPHIs.clear();
Evan Cheng576a2702008-04-03 16:38:20 +0000166 ImpDefs.clear();
167 VRegPHIUseCount.clear();
Evan Cheng28428cd2010-05-04 17:12:26 +0000168
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000169 if (LIS)
170 MF.verify(this, "After PHI elimination");
171
Evan Cheng576a2702008-04-03 16:38:20 +0000172 return Changed;
173}
174
Chris Lattnerbc40e892003-01-13 20:01:16 +0000175/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
176/// predecessor basic blocks.
177///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000178bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesfae02a22009-07-21 23:47:33 +0000179 MachineBasicBlock &MBB) {
Chris Lattner518bb532010-02-09 19:54:29 +0000180 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner53a79aa2005-10-03 04:47:08 +0000181 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000182
Chris Lattner791f8962004-05-10 18:47:18 +0000183 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner53a79aa2005-10-03 04:47:08 +0000184 // also be the end of the basic block).
Cameron Zwarich2a794292010-12-04 20:40:15 +0000185 MachineBasicBlock::iterator AfterPHIsIt = MBB.SkipPHIsAndLabels(MBB.begin());
Chris Lattner791f8962004-05-10 18:47:18 +0000186
Chris Lattner518bb532010-02-09 19:54:29 +0000187 while (MBB.front().isPHI())
Cameron Zwarich02513c02013-02-10 06:42:32 +0000188 LowerPHINode(MBB, AfterPHIsIt);
Bill Wendlingca756d22006-09-28 07:10:24 +0000189
Chris Lattner53a79aa2005-10-03 04:47:08 +0000190 return true;
191}
Misha Brukmanedf128a2005-04-21 22:36:52 +0000192
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000193/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
194/// This includes registers with no defs.
195static bool isImplicitlyDefined(unsigned VirtReg,
196 const MachineRegisterInfo *MRI) {
197 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(VirtReg),
198 DE = MRI->def_end(); DI != DE; ++DI)
199 if (!DI->isImplicitDef())
200 return false;
201 return true;
202}
203
Evan Cheng1b38ec82008-06-19 01:21:26 +0000204/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
205/// are implicit_def's.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000206static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng1b38ec82008-06-19 01:21:26 +0000207 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000208 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
209 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000210 return false;
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000211 return true;
Evan Chengf870fbc2008-04-11 17:54:45 +0000212}
213
Evan Chengfc0b80d2009-03-13 22:59:14 +0000214
Cameron Zwarich02513c02013-02-10 06:42:32 +0000215/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000216///
Cameron Zwarich02513c02013-02-10 06:42:32 +0000217void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
218 MachineBasicBlock::iterator AfterPHIsIt) {
219 ++NumLowered;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000220 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
221 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000222
Evan Chengf870fbc2008-04-11 17:54:45 +0000223 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000224 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000225 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng9f1c8312008-07-03 09:09:37 +0000226 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000227
Bill Wendlingca756d22006-09-28 07:10:24 +0000228 // Create a new register for the incoming PHI arguments.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000229 MachineFunction &MF = *MBB.getParent();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000230 unsigned IncomingReg = 0;
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000231 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnerbc40e892003-01-13 20:01:16 +0000232
Bill Wendlingae94dda2008-05-12 22:15:05 +0000233 // Insert a register to register copy at the top of the current block (but
Chris Lattner53a79aa2005-10-03 04:47:08 +0000234 // after any remaining phi nodes) which copies the new incoming register
235 // into the phi node destination.
Owen Andersond10fd972007-12-31 06:32:00 +0000236 const TargetInstrInfo *TII = MF.getTarget().getInstrInfo();
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000237 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000238 // If all sources of a PHI node are implicit_def, just emit an
239 // implicit_def instead of a copy.
Bill Wendlingd62e06c2009-02-03 02:29:34 +0000240 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000241 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000242 else {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000243 // Can we reuse an earlier PHI node? This only happens for critical edges,
244 // typically those created by tail duplication.
245 unsigned &entry = LoweredPHIs[MPhi];
246 if (entry) {
247 // An identical PHI node was already lowered. Reuse the incoming register.
248 IncomingReg = entry;
249 reusedIncoming = true;
250 ++NumReused;
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000251 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000252 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000253 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000254 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
255 }
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000256 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
257 TII->get(TargetOpcode::COPY), DestReg)
258 .addReg(IncomingReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000259 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000260
Bill Wendlingae94dda2008-05-12 22:15:05 +0000261 // Update live variable information if there is any.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000262 if (LV) {
263 MachineInstr *PHICopy = prior(AfterPHIsIt);
264
Evan Cheng9f1c8312008-07-03 09:09:37 +0000265 if (IncomingReg) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000266 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
267
Evan Cheng9f1c8312008-07-03 09:09:37 +0000268 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000270
271 // When we are reusing the incoming register, it may already have been
272 // killed in this block. The old kill will also have been inserted at
273 // AfterPHIsIt, so it appears before the current PHICopy.
274 if (reusedIncoming)
275 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greenef7882972010-01-05 01:24:24 +0000276 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000277 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
278 DEBUG(MBB.dump());
279 }
Evan Cheng3fefc182007-04-18 00:36:11 +0000280
Evan Cheng9f1c8312008-07-03 09:09:37 +0000281 // Add information to LiveVariables to know that the incoming value is
282 // killed. Note that because the value is defined in several places (once
283 // each for each incoming block), the "def" block and instruction fields
284 // for the VarInfo is not filled in.
285 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000286 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000287
Bill Wendlingae94dda2008-05-12 22:15:05 +0000288 // Since we are going to be deleting the PHI node, if it is the last use of
289 // any registers, or if the value itself is dead, we need to move this
Chris Lattner53a79aa2005-10-03 04:47:08 +0000290 // information over to the new copy we just inserted.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000291 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000292
Chris Lattner6db07562005-10-03 07:22:07 +0000293 // If the result is dead, update LV.
Evan Cheng9f1c8312008-07-03 09:09:37 +0000294 if (isDead) {
Chris Lattner6db07562005-10-03 07:22:07 +0000295 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000296 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000297 }
298 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000299
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000300 // Update LiveIntervals for the new copy or implicit def.
301 if (LIS) {
302 MachineInstr *NewInstr = prior(AfterPHIsIt);
303 LIS->InsertMachineInstrInMaps(NewInstr);
304
305 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
306 SlotIndex DestCopyIndex = LIS->getInstructionIndex(NewInstr);
307 if (IncomingReg) {
308 // Add the region from the beginning of MBB to the copy instruction to
309 // IncomingReg's live interval.
310 LiveInterval &IncomingLI = LIS->getOrCreateInterval(IncomingReg);
311 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
312 if (!IncomingVNI)
313 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
314 LIS->getVNInfoAllocator());
315 IncomingLI.addRange(LiveRange(MBBStartIndex,
316 DestCopyIndex.getRegSlot(),
317 IncomingVNI));
318 }
319
320 LiveInterval &DestLI = LIS->getOrCreateInterval(DestReg);
321 if (NewInstr->getOperand(0).isDead()) {
322 // A dead PHI's live range begins and ends at the start of the MBB, but
323 // the lowered copy, which will still be dead, needs to begin and end at
324 // the copy instruction.
325 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
326 assert(OrigDestVNI && "PHI destination should be live at block entry.");
327 DestLI.removeRange(MBBStartIndex, MBBStartIndex.getDeadSlot());
328 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
329 LIS->getVNInfoAllocator());
330 DestLI.removeValNo(OrigDestVNI);
331 } else {
332 // Otherwise, remove the region from the beginning of MBB to the copy
333 // instruction from DestReg's live interval.
334 DestLI.removeRange(MBBStartIndex, DestCopyIndex.getRegSlot());
335 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
336 assert(DestVNI && "PHI destination should be live at its definition.");
337 DestVNI->def = DestCopyIndex.getRegSlot();
338 }
339 }
340
Bill Wendlingae94dda2008-05-12 22:15:05 +0000341 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000342 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000343 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000344 MPhi->getOperand(i).getReg())];
Chris Lattner572c7702003-05-12 14:28:28 +0000345
Bill Wendlingae94dda2008-05-12 22:15:05 +0000346 // Now loop over all of the incoming arguments, changing them to copy into the
347 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000348 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Chengf870fbc2008-04-11 17:54:45 +0000349 for (int i = NumSrcs - 1; i >= 0; --i) {
350 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000351 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000352 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
353 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000354 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner6db07562005-10-03 07:22:07 +0000355 "Machine PHI Operands must all be virtual registers!");
Chris Lattner53a79aa2005-10-03 04:47:08 +0000356
Lang Hames287b8b02009-07-23 04:34:03 +0000357 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
358 // path the PHI.
359 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
360
Chris Lattner53a79aa2005-10-03 04:47:08 +0000361 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000362 // This can happen because PHI nodes may have multiple entries for the same
363 // basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000364 if (!MBBsInsertedInto.insert(&opBlock))
Chris Lattner6db07562005-10-03 07:22:07 +0000365 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000366
Bill Wendlingae94dda2008-05-12 22:15:05 +0000367 // Find a safe location to insert the copy, this may be the first terminator
368 // in the block (or end()).
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000369 MachineBasicBlock::iterator InsertPos =
Cameron Zwaricha4746852010-12-05 19:51:05 +0000370 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000371
Chris Lattner6db07562005-10-03 07:22:07 +0000372 // Insert the copy.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000373 MachineInstr *NewSrcInstr = 0;
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000374 if (!reusedIncoming && IncomingReg) {
375 if (SrcUndef) {
376 // The source register is undefined, so there is no need for a real
377 // COPY, but we still need to ensure joint dominance by defs.
378 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000379 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
380 TII->get(TargetOpcode::IMPLICIT_DEF),
381 IncomingReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000382
383 // Clean up the old implicit-def, if there even was one.
384 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
385 if (DefMI->isImplicitDef())
386 ImpDefs.insert(DefMI);
387 } else {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000388 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
389 TII->get(TargetOpcode::COPY), IncomingReg)
390 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000391 }
392 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000393
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000394 // We only need to update the LiveVariables kill of SrcReg if this was the
395 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
396 // out of the predecessor. We can also ignore undef sources.
397 if (LV && !SrcUndef &&
398 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
399 !LV->isLiveOut(SrcReg, opBlock)) {
400 // We want to be able to insert a kill of the register if this PHI (aka,
401 // the copy we just inserted) is the last use of the source value. Live
402 // variable analysis conservatively handles this by saying that the value
403 // is live until the end of the block the PHI entry lives in. If the value
404 // really is dead at the PHI copy, there will be no successor blocks which
405 // have the value live-in.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000406
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000407 // Okay, if we now know that the value is not live out of the block, we
408 // can add a kill marker in this block saying that it kills the incoming
409 // value!
Chris Lattner6db07562005-10-03 07:22:07 +0000410
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000411 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000412 // register. In most cases this is the copy, however, terminator
413 // instructions at the end of the block may also use the value. In this
414 // case, we should mark the last such terminator as being the killing
415 // block, not the copy.
416 MachineBasicBlock::iterator KillInst = opBlock.end();
417 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
418 for (MachineBasicBlock::iterator Term = FirstTerm;
419 Term != opBlock.end(); ++Term) {
420 if (Term->readsRegister(SrcReg))
421 KillInst = Term;
422 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000423
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000424 if (KillInst == opBlock.end()) {
425 // No terminator uses the register.
426
427 if (reusedIncoming || !IncomingReg) {
428 // We may have to rewind a bit if we didn't insert a copy this time.
429 KillInst = FirstTerm;
430 while (KillInst != opBlock.begin()) {
431 --KillInst;
432 if (KillInst->isDebugValue())
433 continue;
434 if (KillInst->readsRegister(SrcReg))
435 break;
436 }
437 } else {
438 // We just inserted this copy.
439 KillInst = prior(InsertPos);
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000440 }
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000441 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000442 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000443
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000444 // Finally, mark it killed.
445 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner6db07562005-10-03 07:22:07 +0000446
447 // This vreg no longer lives all of the way through opBlock.
448 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000449 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000450 }
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000451
452 if (LIS) {
453 if (NewSrcInstr) {
454 LIS->InsertMachineInstrInMaps(NewSrcInstr);
455 LIS->addLiveRangeToEndOfBlock(IncomingReg, NewSrcInstr);
456 }
457
458 if (!SrcUndef &&
459 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
460 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
461
462 bool isLiveOut = false;
463 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
464 SE = opBlock.succ_end(); SI != SE; ++SI) {
465 if (SrcLI.liveAt(LIS->getMBBStartIdx(*SI))) {
466 isLiveOut = true;
467 break;
468 }
469 }
470
471 if (!isLiveOut) {
472 MachineBasicBlock::iterator KillInst = opBlock.end();
473 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
474 for (MachineBasicBlock::iterator Term = FirstTerm;
475 Term != opBlock.end(); ++Term) {
476 if (Term->readsRegister(SrcReg))
477 KillInst = Term;
478 }
479
480 if (KillInst == opBlock.end()) {
481 // No terminator uses the register.
482
483 if (reusedIncoming || !IncomingReg) {
484 // We may have to rewind a bit if we didn't just insert a copy.
485 KillInst = FirstTerm;
486 while (KillInst != opBlock.begin()) {
487 --KillInst;
488 if (KillInst->isDebugValue())
489 continue;
490 if (KillInst->readsRegister(SrcReg))
491 break;
492 }
493 } else {
494 // We just inserted this copy.
495 KillInst = prior(InsertPos);
496 }
497 }
498 assert(KillInst->readsRegister(SrcReg) &&
499 "Cannot find kill instruction");
500
501 SlotIndex LastUseIndex = LIS->getInstructionIndex(KillInst);
502 SrcLI.removeRange(LastUseIndex.getRegSlot(),
503 LIS->getMBBEndIdx(&opBlock));
504 }
505 }
506 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000507 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000508
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000509 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000510 if (reusedIncoming || !IncomingReg) {
511 if (LIS)
512 LIS->RemoveMachineInstrFromMaps(MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000513 MF.DeleteMachineInstr(MPhi);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000514 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000515}
Bill Wendlingca756d22006-09-28 07:10:24 +0000516
517/// analyzePHINodes - Gather information about the PHI nodes in here. In
518/// particular, we want to map the number of uses of a virtual register which is
519/// used in a PHI node. We map that to the BB the vreg is coming from. This is
520/// used later to determine when the vreg is killed in the BB.
521///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000522void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000523 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
Bill Wendlingca756d22006-09-28 07:10:24 +0000524 I != E; ++I)
525 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000526 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingca756d22006-09-28 07:10:24 +0000527 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000528 ++VRegPHIUseCount[BBVRegPair(BBI->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000529 BBI->getOperand(i).getReg())];
Bill Wendlingca756d22006-09-28 07:10:24 +0000530}
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000531
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000532bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000533 MachineBasicBlock &MBB,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000534 MachineLoopInfo *MLI) {
Chris Lattner518bb532010-02-09 19:54:29 +0000535 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000536 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000537
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000538 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : 0;
539 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
540
Evan Cheng97b9b972010-08-17 01:20:36 +0000541 bool Changed = false;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000542 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner518bb532010-02-09 19:54:29 +0000543 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000544 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
545 unsigned Reg = BBI->getOperand(i).getReg();
546 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000547 // Is there a critical edge from PreMBB to MBB?
548 if (PreMBB->succ_size() == 1)
549 continue;
550
Evan Chenge0083842010-08-17 17:43:50 +0000551 // Avoid splitting backedges of loops. It would introduce small
552 // out-of-line blocks into the loop which is very bad for code placement.
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000553 if (PreMBB == &MBB)
554 continue;
555 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : 0;
556 if (IsLoopHeader && PreLoop == CurLoop)
557 continue;
558
559 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
560 // when the source register is live-out for some other reason than a phi
561 // use. That means the copy we will insert in PreMBB won't be a kill, and
562 // there is a risk it may not be coalesced away.
563 //
564 // If the copy would be a kill, there is no need to split the edge.
Cameron Zwarich36f54482013-02-10 23:29:49 +0000565 if (!isLiveOutPastPHIs(Reg, PreMBB))
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000566 continue;
567
568 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
569 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
570 << ": " << *BBI);
571
572 // If Reg is not live-in to MBB, it means it must be live-in to some
573 // other PreMBB successor, and we can avoid the interference by splitting
574 // the edge.
575 //
576 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
577 // is likely to be left after coalescing. If we are looking at a loop
578 // exiting edge, split it so we won't insert code in the loop, otherwise
579 // don't bother.
Cameron Zwarich36f54482013-02-10 23:29:49 +0000580 bool ShouldSplit = !isLiveIn(Reg, &MBB);
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000581
582 // Check for a loop exiting edge.
583 if (!ShouldSplit && CurLoop != PreLoop) {
584 DEBUG({
585 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
586 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
587 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
588 });
589 // This edge could be entering a loop, exiting a loop, or it could be
590 // both: Jumping directly form one loop to the header of a sibling
591 // loop.
592 // Split unless this edge is entering CurLoop from an outer loop.
593 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Chenge0083842010-08-17 17:43:50 +0000594 }
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000595 if (!ShouldSplit)
596 continue;
597 if (!PreMBB->SplitCriticalEdge(&MBB, this)) {
598 DEBUG(dbgs() << "Failed to split ciritcal edge.\n");
599 continue;
600 }
601 Changed = true;
602 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000603 }
604 }
Cameron Zwarich688521c2011-02-17 06:13:43 +0000605 return Changed;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000606}
Cameron Zwarich36f54482013-02-10 23:29:49 +0000607
608bool PHIElimination::isLiveIn(unsigned Reg, MachineBasicBlock *MBB) {
609 assert((LV || LIS) &&
610 "isLiveIn() requires either LiveVariables or LiveIntervals");
611 if (LIS)
612 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
613 else
614 return LV->isLiveIn(Reg, *MBB);
615}
616
617bool PHIElimination::isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB) {
618 assert((LV || LIS) &&
619 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
620 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
621 // so that a register used only in a PHI is not live out of the block. In
622 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
623 // in the predecessor basic block, so that a register used only in a PHI is live
624 // out of the block.
625 if (LIS) {
626 const LiveInterval &LI = LIS->getInterval(Reg);
627 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
628 SE = MBB->succ_end(); SI != SE; ++SI) {
629 if (LI.liveAt(LIS->getMBBStartIdx(*SI)))
630 return true;
631 }
632 return false;
633 } else {
634 return LV->isLiveOut(Reg, *MBB);
635 }
636}