blob: d775e5b74e548128d590c93934fdf3c760f35e5b [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Evan Chengafff40a2010-05-04 20:26:52 +0000265static
Evan Cheng37499432010-05-05 18:27:40 +0000266bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000267 unsigned Reg = MI.getOperand(MOIdx).getReg();
268 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
269 const MachineOperand &MO = MI.getOperand(i);
270 if (!MO.isReg())
271 continue;
272 if (MO.getReg() == Reg && MO.isDef()) {
273 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
274 MI.getOperand(MOIdx).getSubReg() &&
275 MO.getSubReg());
276 return true;
277 }
278 }
279 return false;
280}
281
Evan Cheng37499432010-05-05 18:27:40 +0000282/// isPartialRedef - Return true if the specified def at the specific index is
283/// partially re-defining the specified live interval. A common case of this is
284/// a definition of the sub-register.
285bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
286 LiveInterval &interval) {
287 if (!MO.getSubReg() || MO.isEarlyClobber())
288 return false;
289
290 SlotIndex RedefIndex = MIIdx.getDefIndex();
291 const LiveRange *OldLR =
292 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
293 if (OldLR->valno->isDefAccurate()) {
294 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
295 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
296 }
297 return false;
298}
299
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000302 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000303 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000304 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000305 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000306 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000307 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000308 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000309 });
Evan Cheng419852c2008-04-03 16:39:43 +0000310
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000311 // Virtual registers may be defined multiple times (due to phi
312 // elimination and 2-addr elimination). Much of what we do only has to be
313 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000315 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 if (interval.empty()) {
317 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000318 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000319 // Earlyclobbers move back one, so that they overlap the live range
320 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000322 defIndex = MIIdx.getUseIndex();
Evan Chengc8d044e2008-02-15 18:24:29 +0000323 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000324 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000325 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000326 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000327 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000328
Evan Cheng37499432010-05-05 18:27:40 +0000329 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
330 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000331 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000332
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000333 // Loop over all of the blocks that the vreg is defined in. There are
334 // two cases we have to handle here. The most common case is a vreg
335 // whose lifetime is contained within a basic block. In this case there
336 // will be a single kill, in MBB, which comes after the definition.
337 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
338 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000339 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000341 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 else
Lang Hames233a60e2009-11-03 23:52:08 +0000343 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000344
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 // If the kill happens after the definition, we have an intra-block
346 // live range.
347 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000348 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000350 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000352 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000353 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 return;
355 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000356 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000357
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 // The other case we handle is when a virtual register lives to the end
359 // of the defining block, potentially live across some blocks, then is
360 // live into some number of blocks, but gets killed. Start by adding a
361 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000362 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000363 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.addRange(NewLR);
365
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000366 bool PHIJoin = lv_->isPHIJoin(interval.reg);
367
368 if (PHIJoin) {
369 // A phi join register is killed at the end of the MBB and revived as a new
370 // valno in the killing blocks.
371 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
372 DEBUG(dbgs() << " phi-join");
373 ValNo->addKill(indexes_->getTerminatorGap(mbb));
374 ValNo->setHasPHIKill(true);
375 } else {
376 // Iterate over all of the blocks that the variable is completely
377 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
378 // live interval.
379 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
380 E = vi.AliveBlocks.end(); I != E; ++I) {
381 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
382 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
383 interval.addRange(LR);
384 DEBUG(dbgs() << " +" << LR);
385 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387
388 // Finally, this virtual register is live from the start of any killing
389 // block to the 'use' slot of the killing instruction.
390 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
391 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000392 SlotIndex Start = getMBBStartIdx(Kill->getParent());
393 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
394
395 // Create interval with one of a NEW value number. Note that this value
396 // number isn't actually defined by an instruction, weird huh? :)
397 if (PHIJoin) {
398 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
399 VNInfoAllocator);
400 ValNo->setIsPHIDef(true);
401 }
402 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000403 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000404 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000405 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
407
408 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000409 if (MultipleDefsBySameMI(*mi, MOIdx))
Evan Chengafff40a2010-05-04 20:26:52 +0000410 // Mutple defs of the same virtual register by the same instruction. e.g.
411 // %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
412 // This is likely due to elimination of REG_SEQUENCE instructions. Return
413 // here since there is nothing to do.
414 return;
415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // If this is the second time we see a virtual register definition, it
417 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000418 // the result of two address elimination, then the vreg is one of the
419 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000420
421 // It may also be partial redef like this:
422 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
423 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
424 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
425 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 // If this is a two-address definition, then we have already processed
427 // the live range. The only problem is that we didn't realize there
428 // are actually two values in the live interval. Because of this we
429 // need to take the LiveRegion that defines this register and split it
430 // into two values.
Evan Cheng37499432010-05-05 18:27:40 +0000431 // Two-address vregs should always only be redefined once. This means
432 // that at this point, there should be exactly one value number in it.
433 assert((PartReDef || interval.containsOneValue()) &&
434 "Unexpected 2-addr liveint!");
435 unsigned NumVals = interval.getNumValNums();
436 SlotIndex DefIndex = interval.getValNumInfo(NumVals-1)->def.getDefIndex();
Lang Hames233a60e2009-11-03 23:52:08 +0000437 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000438 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000439 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440
Lang Hames35f291d2009-09-12 03:34:03 +0000441 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000442 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000443 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000444
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000445 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000446 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000448
Chris Lattner91725b72006-08-31 05:54:43 +0000449 // The new value number (#1) is defined by the instruction we claimed
450 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000451 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000452 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000453 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000454 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
455
Chris Lattner91725b72006-08-31 05:54:43 +0000456 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000457 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000458 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000459
460 // Add the new live interval which replaces the range for the input copy.
461 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000462 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000464 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000465
466 // If this redefinition is dead, we need to add a dummy unit live
467 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000468 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000469 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
470 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000471
Bill Wendling8e6179f2009-08-22 20:18:03 +0000472 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000473 dbgs() << " RESULT: ";
474 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000475 });
Evan Cheng37499432010-05-05 18:27:40 +0000476 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000477 // In the case of PHI elimination, each variable definition is only
478 // live until the end of the block. We've already taken care of the
479 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000480
Lang Hames233a60e2009-11-03 23:52:08 +0000481 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000482 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000483 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000484
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000485 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000486 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000487 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000488 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000489 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000490 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000491 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000492
Lang Hames74ab5ee2009-12-22 00:11:50 +0000493 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000494 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000495 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000496 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000497 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000498 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000499 } else {
500 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000501 }
502 }
503
David Greene8a342292010-01-04 22:49:02 +0000504 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000505}
506
Chris Lattnerf35fef72004-07-23 21:24:19 +0000507void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000508 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000509 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000510 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000511 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000512 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513 // A physical register cannot be live across basic block, so its
514 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000515 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000516 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000517 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000518 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000519
Lang Hames233a60e2009-11-03 23:52:08 +0000520 SlotIndex baseIndex = MIIdx;
521 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000522 // Earlyclobbers move back one.
523 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000524 start = MIIdx.getUseIndex();
525 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000526
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 // If it is not used after definition, it is considered dead at
528 // the instruction defining it. Hence its interval is:
529 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000530 // For earlyclobbers, the defSlot was pushed back one; the extra
531 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000532 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000533 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000534 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000535 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000536 }
537
538 // If it is not dead on definition, it must be killed by a
539 // subsequent instruction. Hence its interval is:
540 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000541 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000542 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000543
Dale Johannesenbd635202010-02-10 00:55:42 +0000544 if (mi->isDebugValue())
545 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000546 if (getInstructionFromIndex(baseIndex) == 0)
547 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
548
Evan Cheng6130f662008-03-05 00:59:57 +0000549 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000550 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000551 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000552 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000553 } else {
554 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
555 if (DefIdx != -1) {
556 if (mi->isRegTiedToUseOperand(DefIdx)) {
557 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000558 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000559 } else {
560 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000561 // Then the register is essentially dead at the instruction that
562 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000563 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000564 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000565 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000566 }
567 goto exit;
568 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000569 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000570
Lang Hames233a60e2009-11-03 23:52:08 +0000571 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000572 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000573
574 // The only case we should have a dead physreg here without a killing or
575 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000576 // and never used. Another possible case is the implicit use of the
577 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000578 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000579
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000580exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000581 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000582
Evan Cheng24a3cc42007-04-25 07:30:23 +0000583 // Already exists? Extend old live interval.
584 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000585 bool Extend = OldLR != interval.end();
586 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000587 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000588 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000589 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000590 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000591 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000592 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000593 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000594}
595
Chris Lattnerf35fef72004-07-23 21:24:19 +0000596void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
597 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000598 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000599 MachineOperand& MO,
600 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000601 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000602 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000603 getOrCreateInterval(MO.getReg()));
604 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000605 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000606 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000607 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000608 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000609 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000610 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000611 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000612 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000613 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000614 // If MI also modifies the sub-register explicitly, avoid processing it
615 // more than once. Do not pass in TRI here so it checks for exact match.
616 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000617 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000618 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000619 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000620}
621
Evan Chengb371f452007-02-19 21:49:54 +0000622void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000623 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000624 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000625 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000626 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000627 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000628 });
Evan Chengb371f452007-02-19 21:49:54 +0000629
630 // Look for kills, if it reaches a def before it's killed, then it shouldn't
631 // be considered a livein.
632 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000633 MachineBasicBlock::iterator E = MBB->end();
634 // Skip over DBG_VALUE at the start of the MBB.
635 if (mi != E && mi->isDebugValue()) {
636 while (++mi != E && mi->isDebugValue())
637 ;
638 if (mi == E)
639 // MBB is empty except for DBG_VALUE's.
640 return;
641 }
642
Lang Hames233a60e2009-11-03 23:52:08 +0000643 SlotIndex baseIndex = MIIdx;
644 SlotIndex start = baseIndex;
645 if (getInstructionFromIndex(baseIndex) == 0)
646 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
647
648 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000649 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000650
Dale Johannesenbd635202010-02-10 00:55:42 +0000651 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000652 if (mi->killsRegister(interval.reg, tri_)) {
653 DEBUG(dbgs() << " killed");
654 end = baseIndex.getDefIndex();
655 SeenDefUse = true;
656 break;
657 } else if (mi->modifiesRegister(interval.reg, tri_)) {
658 // Another instruction redefines the register before it is ever read.
659 // Then the register is essentially dead at the instruction that defines
660 // it. Hence its interval is:
661 // [defSlot(def), defSlot(def)+1)
662 DEBUG(dbgs() << " dead");
663 end = start.getStoreIndex();
664 SeenDefUse = true;
665 break;
666 }
667
Evan Cheng4507f082010-03-16 21:51:27 +0000668 while (++mi != E && mi->isDebugValue())
669 // Skip over DBG_VALUE.
670 ;
671 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000672 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000673 }
674
Evan Cheng75611fb2007-06-27 01:16:36 +0000675 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000676 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000677 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000678 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000679 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000680 } else {
David Greene8a342292010-01-04 22:49:02 +0000681 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000682 end = baseIndex;
683 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000684 }
685
Lang Hames10382fb2009-06-19 02:17:53 +0000686 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000687 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000688 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000689 vni->setIsPHIDef(true);
690 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000691
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000692 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000693 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000694 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000695}
696
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000697/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000698/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000699/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000700/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000701void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000702 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000703 << "********** Function: "
704 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000705
706 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000707 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
708 MBBI != E; ++MBBI) {
709 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000710 if (MBB->empty())
711 continue;
712
Owen Anderson134eb732008-09-21 20:43:24 +0000713 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000714 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000715 DEBUG(dbgs() << "BB#" << MBB->getNumber()
716 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000717
Dan Gohmancb406c22007-10-03 19:26:29 +0000718 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000719 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000720 LE = MBB->livein_end(); LI != LE; ++LI) {
721 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
722 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000723 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000724 if (!hasInterval(*AS))
725 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
726 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000727 }
728
Owen Anderson99500ae2008-09-15 22:00:38 +0000729 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000730 if (getInstructionFromIndex(MIIndex) == 0)
731 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000732
Dale Johannesen1caedd02010-01-22 22:38:21 +0000733 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
734 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000735 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000736 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000737 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000738
Evan Cheng438f7bc2006-11-10 08:43:01 +0000739 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000740 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
741 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000742 if (!MO.isReg() || !MO.getReg())
743 continue;
744
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000745 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000746 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000747 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000748 else if (MO.isUndef())
749 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000750 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000751
Lang Hames233a60e2009-11-03 23:52:08 +0000752 // Move to the next instr slot.
753 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000754 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000755 }
Evan Chengd129d732009-07-17 19:43:40 +0000756
757 // Create empty intervals for registers defined by implicit_def's (except
758 // for those implicit_def that define values which are liveout of their
759 // blocks.
760 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
761 unsigned UndefReg = UndefUses[i];
762 (void)getOrCreateInterval(UndefReg);
763 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000764}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000765
Owen Anderson03857b22008-08-13 21:49:13 +0000766LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000767 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000768 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000769}
Evan Chengf2fbca62007-11-12 06:35:08 +0000770
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000771/// dupInterval - Duplicate a live interval. The caller is responsible for
772/// managing the allocated memory.
773LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
774 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000775 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000776 return NewLI;
777}
778
Evan Chengc8d044e2008-02-15 18:24:29 +0000779/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
780/// copy field and returns the source register that defines it.
781unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000782 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000783 return 0;
784
Chris Lattner518bb532010-02-09 19:54:29 +0000785 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000786 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000787 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000788 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
789 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
790 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
791 if (SrcSubReg == DstSubReg)
792 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
793 // reg1034 can still be coalesced to EDX.
794 return Reg;
795 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000796 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000797 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000798 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000799 } else if (VNI->getCopy()->isInsertSubreg() ||
800 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000801 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000802
Evan Cheng04ee5a12009-01-20 19:12:24 +0000803 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000804 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000805 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000806 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000807 return 0;
808}
Evan Chengf2fbca62007-11-12 06:35:08 +0000809
810//===----------------------------------------------------------------------===//
811// Register allocator hooks.
812//
813
Evan Chengd70dbb52008-02-22 09:24:50 +0000814/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
815/// allow one) virtual register operand, then its uses are implicitly using
816/// the register. Returns the virtual register.
817unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
818 MachineInstr *MI) const {
819 unsigned RegOp = 0;
820 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
821 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000822 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000823 continue;
824 unsigned Reg = MO.getReg();
825 if (Reg == 0 || Reg == li.reg)
826 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000827
828 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
829 !allocatableRegs_[Reg])
830 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000831 // FIXME: For now, only remat MI with at most one register operand.
832 assert(!RegOp &&
833 "Can't rematerialize instruction with multiple register operand!");
834 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000835#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000836 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000837#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000838 }
839 return RegOp;
840}
841
842/// isValNoAvailableAt - Return true if the val# of the specified interval
843/// which reaches the given instruction also reaches the specified use index.
844bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000845 SlotIndex UseIdx) const {
846 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000847 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
848 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
849 return UI != li.end() && UI->valno == ValNo;
850}
851
Evan Chengf2fbca62007-11-12 06:35:08 +0000852/// isReMaterializable - Returns true if the definition MI of the specified
853/// val# of the specified interval is re-materializable.
854bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000855 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000856 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000857 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000858 if (DisableReMat)
859 return false;
860
Dan Gohmana70dca12009-10-09 23:27:56 +0000861 if (!tii_->isTriviallyReMaterializable(MI, aa_))
862 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000863
Dan Gohmana70dca12009-10-09 23:27:56 +0000864 // Target-specific code can mark an instruction as being rematerializable
865 // if it has one virtual reg use, though it had better be something like
866 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000867 unsigned ImpUse = getReMatImplicitUse(li, MI);
868 if (ImpUse) {
869 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000870 for (MachineRegisterInfo::use_nodbg_iterator
871 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
872 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000873 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000874 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000875 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
876 continue;
877 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
878 return false;
879 }
Evan Chengdc377862008-09-30 15:44:16 +0000880
881 // If a register operand of the re-materialized instruction is going to
882 // be spilled next, then it's not legal to re-materialize this instruction.
883 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
884 if (ImpUse == SpillIs[i]->reg)
885 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000886 }
887 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000888}
889
Evan Cheng06587492008-10-24 02:05:00 +0000890/// isReMaterializable - Returns true if the definition MI of the specified
891/// val# of the specified interval is re-materializable.
892bool LiveIntervals::isReMaterializable(const LiveInterval &li,
893 const VNInfo *ValNo, MachineInstr *MI) {
894 SmallVector<LiveInterval*, 4> Dummy1;
895 bool Dummy2;
896 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
897}
898
Evan Cheng5ef3a042007-12-06 00:01:56 +0000899/// isReMaterializable - Returns true if every definition of MI of every
900/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000901bool LiveIntervals::isReMaterializable(const LiveInterval &li,
902 SmallVectorImpl<LiveInterval*> &SpillIs,
903 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000904 isLoad = false;
905 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
906 i != e; ++i) {
907 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000908 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000909 continue; // Dead val#.
910 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000911 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000912 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000913 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000914 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000915 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000916 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000917 return false;
918 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000919 }
920 return true;
921}
922
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000923/// FilterFoldedOps - Filter out two-address use operands. Return
924/// true if it finds any issue with the operands that ought to prevent
925/// folding.
926static bool FilterFoldedOps(MachineInstr *MI,
927 SmallVector<unsigned, 2> &Ops,
928 unsigned &MRInfo,
929 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000930 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000931 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
932 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000933 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000934 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000935 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000936 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000937 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000938 MRInfo |= (unsigned)VirtRegMap::isMod;
939 else {
940 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000941 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000942 MRInfo = VirtRegMap::isModRef;
943 continue;
944 }
945 MRInfo |= (unsigned)VirtRegMap::isRef;
946 }
947 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000948 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000949 return false;
950}
951
952
953/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
954/// slot / to reg or any rematerialized load into ith operand of specified
955/// MI. If it is successul, MI is updated with the newly created MI and
956/// returns true.
957bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
958 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000959 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000960 SmallVector<unsigned, 2> &Ops,
961 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000962 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000963 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000964 RemoveMachineInstrFromMaps(MI);
965 vrm.RemoveMachineInstrFromMaps(MI);
966 MI->eraseFromParent();
967 ++numFolds;
968 return true;
969 }
970
971 // Filter the list of operand indexes that are to be folded. Abort if
972 // any operand will prevent folding.
973 unsigned MRInfo = 0;
974 SmallVector<unsigned, 2> FoldOps;
975 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
976 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000977
Evan Cheng427f4c12008-03-31 23:19:51 +0000978 // The only time it's safe to fold into a two address instruction is when
979 // it's folding reload and spill from / into a spill stack slot.
980 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000981 return false;
982
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000983 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
984 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000985 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000986 // Remember this instruction uses the spill slot.
987 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
988
Evan Chengf2fbca62007-11-12 06:35:08 +0000989 // Attempt to fold the memory reference into the instruction. If
990 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000991 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000992 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000993 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000994 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000995 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000996 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000997 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000998 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000999 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001000 return true;
1001 }
1002 return false;
1003}
1004
Evan Cheng018f9b02007-12-05 03:22:34 +00001005/// canFoldMemoryOperand - Returns true if the specified load / store
1006/// folding is possible.
1007bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001008 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001009 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001010 // Filter the list of operand indexes that are to be folded. Abort if
1011 // any operand will prevent folding.
1012 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001013 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001014 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1015 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001016
Evan Cheng3c75ba82008-04-01 21:37:32 +00001017 // It's only legal to remat for a use, not a def.
1018 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001019 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001020
Evan Chengd70dbb52008-02-22 09:24:50 +00001021 return tii_->canFoldMemoryOperand(MI, FoldOps);
1022}
1023
Evan Cheng81a03822007-11-17 00:40:40 +00001024bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001025 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1026
1027 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1028
1029 if (mbb == 0)
1030 return false;
1031
1032 for (++itr; itr != li.ranges.end(); ++itr) {
1033 MachineBasicBlock *mbb2 =
1034 indexes_->getMBBCoveringRange(itr->start, itr->end);
1035
1036 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001037 return false;
1038 }
Lang Hames233a60e2009-11-03 23:52:08 +00001039
Evan Cheng81a03822007-11-17 00:40:40 +00001040 return true;
1041}
1042
Evan Chengd70dbb52008-02-22 09:24:50 +00001043/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1044/// interval on to-be re-materialized operands of MI) with new register.
1045void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1046 MachineInstr *MI, unsigned NewVReg,
1047 VirtRegMap &vrm) {
1048 // There is an implicit use. That means one of the other operand is
1049 // being remat'ed and the remat'ed instruction has li.reg as an
1050 // use operand. Make sure we rewrite that as well.
1051 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1052 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001053 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001054 continue;
1055 unsigned Reg = MO.getReg();
1056 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1057 continue;
1058 if (!vrm.isReMaterialized(Reg))
1059 continue;
1060 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001061 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1062 if (UseMO)
1063 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001064 }
1065}
1066
Evan Chengf2fbca62007-11-12 06:35:08 +00001067/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1068/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001069bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001070rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001071 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001072 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001073 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001074 unsigned Slot, int LdSlot,
1075 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001076 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001077 const TargetRegisterClass* rc,
1078 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001079 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001080 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001081 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001082 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001083 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001084 RestartInstruction:
1085 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1086 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001087 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001088 continue;
1089 unsigned Reg = mop.getReg();
1090 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001091 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001092 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001093 if (Reg != li.reg)
1094 continue;
1095
1096 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001097 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 int FoldSlot = Slot;
1099 if (DefIsReMat) {
1100 // If this is the rematerializable definition MI itself and
1101 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001102 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001103 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001104 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001105 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001106 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001107 MI->eraseFromParent();
1108 break;
1109 }
1110
1111 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001112 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001113 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001114 if (isLoad) {
1115 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1116 FoldSS = isLoadSS;
1117 FoldSlot = LdSlot;
1118 }
1119 }
1120
Evan Chengf2fbca62007-11-12 06:35:08 +00001121 // Scan all of the operands of this instruction rewriting operands
1122 // to use NewVReg instead of li.reg as appropriate. We do this for
1123 // two reasons:
1124 //
1125 // 1. If the instr reads the same spilled vreg multiple times, we
1126 // want to reuse the NewVReg.
1127 // 2. If the instr is a two-addr instruction, we are required to
1128 // keep the src/dst regs pinned.
1129 //
1130 // Keep track of whether we replace a use and/or def so that we can
1131 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001132
Evan Cheng81a03822007-11-17 00:40:40 +00001133 HasUse = mop.isUse();
1134 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001135 SmallVector<unsigned, 2> Ops;
1136 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001137 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001138 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001139 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001140 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001141 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001142 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001143 continue;
1144 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001145 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001146 if (!MOj.isUndef()) {
1147 HasUse |= MOj.isUse();
1148 HasDef |= MOj.isDef();
1149 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001150 }
1151 }
1152
David Greene26b86a02008-10-27 17:38:59 +00001153 // Create a new virtual register for the spill interval.
1154 // Create the new register now so we can map the fold instruction
1155 // to the new register so when it is unfolded we get the correct
1156 // answer.
1157 bool CreatedNewVReg = false;
1158 if (NewVReg == 0) {
1159 NewVReg = mri_->createVirtualRegister(rc);
1160 vrm.grow();
1161 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001162
1163 // The new virtual register should get the same allocation hints as the
1164 // old one.
1165 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1166 if (Hint.first || Hint.second)
1167 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001168 }
1169
Evan Cheng9c3c2212008-06-06 07:54:39 +00001170 if (!TryFold)
1171 CanFold = false;
1172 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001173 // Do not fold load / store here if we are splitting. We'll find an
1174 // optimal point to insert a load / store later.
1175 if (!TrySplit) {
1176 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001177 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001178 // Folding the load/store can completely change the instruction in
1179 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001180
1181 if (FoldSS) {
1182 // We need to give the new vreg the same stack slot as the
1183 // spilled interval.
1184 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1185 }
1186
Evan Cheng018f9b02007-12-05 03:22:34 +00001187 HasUse = false;
1188 HasDef = false;
1189 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001190 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001191 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001192 goto RestartInstruction;
1193 }
1194 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001195 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001196 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001197 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001198 }
Evan Chengcddbb832007-11-30 21:23:43 +00001199
Evan Chengcddbb832007-11-30 21:23:43 +00001200 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001201 if (mop.isImplicit())
1202 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001203
1204 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001205 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1206 MachineOperand &mopj = MI->getOperand(Ops[j]);
1207 mopj.setReg(NewVReg);
1208 if (mopj.isImplicit())
1209 rewriteImplicitOps(li, MI, NewVReg, vrm);
1210 }
Evan Chengcddbb832007-11-30 21:23:43 +00001211
Evan Cheng81a03822007-11-17 00:40:40 +00001212 if (CreatedNewVReg) {
1213 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001214 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001215 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001216 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001217 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001218 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001219 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001220 }
1221 if (!CanDelete || (HasUse && HasDef)) {
1222 // If this is a two-addr instruction then its use operands are
1223 // rematerializable but its def is not. It should be assigned a
1224 // stack slot.
1225 vrm.assignVirt2StackSlot(NewVReg, Slot);
1226 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001228 vrm.assignVirt2StackSlot(NewVReg, Slot);
1229 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001230 } else if (HasUse && HasDef &&
1231 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1232 // If this interval hasn't been assigned a stack slot (because earlier
1233 // def is a deleted remat def), do it now.
1234 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1235 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001236 }
1237
Evan Cheng313d4b82008-02-23 00:33:04 +00001238 // Re-matting an instruction with virtual register use. Add the
1239 // register as an implicit use on the use MI.
1240 if (DefIsReMat && ImpUse)
1241 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1242
Evan Cheng5b69eba2009-04-21 22:46:52 +00001243 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001244 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001245 if (CreatedNewVReg) {
1246 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001247 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001248 if (TrySplit)
1249 vrm.setIsSplitFromReg(NewVReg, li.reg);
1250 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001251
1252 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001253 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001254 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1255 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001256 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001257 nI.addRange(LR);
1258 } else {
1259 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001260 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001261 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1262 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001263 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001264 nI.addRange(LR);
1265 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001266 }
1267 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001268 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1269 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001270 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001271 nI.addRange(LR);
1272 }
Evan Cheng81a03822007-11-17 00:40:40 +00001273
Bill Wendling8e6179f2009-08-22 20:18:03 +00001274 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001275 dbgs() << "\t\t\t\tAdded new interval: ";
1276 nI.print(dbgs(), tri_);
1277 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001278 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001279 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001280 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001281}
Evan Cheng81a03822007-11-17 00:40:40 +00001282bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001283 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001284 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001285 SlotIndex Idx) const {
1286 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001287 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001288 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001289 continue;
1290
Lang Hames233a60e2009-11-03 23:52:08 +00001291 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001292 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001293 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001294 }
1295 return false;
1296}
1297
Evan Cheng063284c2008-02-21 00:34:19 +00001298/// RewriteInfo - Keep track of machine instrs that will be rewritten
1299/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001300namespace {
1301 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001302 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001303 MachineInstr *MI;
1304 bool HasUse;
1305 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001306 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001307 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1308 };
Evan Cheng063284c2008-02-21 00:34:19 +00001309
Dan Gohman844731a2008-05-13 00:00:25 +00001310 struct RewriteInfoCompare {
1311 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1312 return LHS.Index < RHS.Index;
1313 }
1314 };
1315}
Evan Cheng063284c2008-02-21 00:34:19 +00001316
Evan Chengf2fbca62007-11-12 06:35:08 +00001317void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001318rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001319 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001320 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001321 unsigned Slot, int LdSlot,
1322 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001323 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001324 const TargetRegisterClass* rc,
1325 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001326 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001327 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001328 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001329 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001330 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1331 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001332 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001333 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001334 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001335 SlotIndex start = I->start.getBaseIndex();
1336 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001337
Evan Cheng063284c2008-02-21 00:34:19 +00001338 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001339 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001340 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001341 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1342 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001343 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001344 MachineOperand &O = ri.getOperand();
1345 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001346 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001347 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001348 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001349 uint64_t Offset = MI->getOperand(1).getImm();
1350 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1351 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001352 int FI = isLoadSS ? LdSlot : (int)Slot;
1353 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001354 Offset, MDPtr, DL)) {
1355 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1356 ReplaceMachineInstrInMaps(MI, NewDV);
1357 MachineBasicBlock *MBB = MI->getParent();
1358 MBB->insert(MBB->erase(MI), NewDV);
1359 continue;
1360 }
Evan Cheng962021b2010-04-26 07:38:55 +00001361 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001362
1363 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1364 RemoveMachineInstrFromMaps(MI);
1365 vrm.RemoveMachineInstrFromMaps(MI);
1366 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001367 continue;
1368 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001369 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001370 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001371 if (index < start || index >= end)
1372 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001373
1374 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001375 // Must be defined by an implicit def. It should not be spilled. Note,
1376 // this is for correctness reason. e.g.
1377 // 8 %reg1024<def> = IMPLICIT_DEF
1378 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1379 // The live range [12, 14) are not part of the r1024 live interval since
1380 // it's defined by an implicit def. It will not conflicts with live
1381 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001382 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001383 // the INSERT_SUBREG and both target registers that would overlap.
1384 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001385 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1386 }
1387 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1388
Evan Cheng313d4b82008-02-23 00:33:04 +00001389 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001390 // Now rewrite the defs and uses.
1391 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1392 RewriteInfo &rwi = RewriteMIs[i];
1393 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001394 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001395 bool MIHasUse = rwi.HasUse;
1396 bool MIHasDef = rwi.HasDef;
1397 MachineInstr *MI = rwi.MI;
1398 // If MI def and/or use the same register multiple times, then there
1399 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001400 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001401 while (i != e && RewriteMIs[i].MI == MI) {
1402 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001403 bool isUse = RewriteMIs[i].HasUse;
1404 if (isUse) ++NumUses;
1405 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001406 MIHasDef |= RewriteMIs[i].HasDef;
1407 ++i;
1408 }
Evan Cheng81a03822007-11-17 00:40:40 +00001409 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001410
Evan Cheng0a891ed2008-05-23 23:00:04 +00001411 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001412 // Re-matting an instruction with virtual register use. Prevent interval
1413 // from being spilled.
1414 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001415 }
1416
Evan Cheng063284c2008-02-21 00:34:19 +00001417 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001418 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001419 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001420 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001421 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001422 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001423 // One common case:
1424 // x = use
1425 // ...
1426 // ...
1427 // def = ...
1428 // = use
1429 // It's better to start a new interval to avoid artifically
1430 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001431 if (MIHasDef && !MIHasUse) {
1432 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001433 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001434 }
1435 }
Evan Chengcada2452007-11-28 01:28:46 +00001436 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001437
1438 bool IsNew = ThisVReg == 0;
1439 if (IsNew) {
1440 // This ends the previous live interval. If all of its def / use
1441 // can be folded, give it a low spill weight.
1442 if (NewVReg && TrySplit && AllCanFold) {
1443 LiveInterval &nI = getOrCreateInterval(NewVReg);
1444 nI.weight /= 10.0F;
1445 }
1446 AllCanFold = true;
1447 }
1448 NewVReg = ThisVReg;
1449
Evan Cheng81a03822007-11-17 00:40:40 +00001450 bool HasDef = false;
1451 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001452 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001453 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1454 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1455 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001456 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001457 if (!HasDef && !HasUse)
1458 continue;
1459
Evan Cheng018f9b02007-12-05 03:22:34 +00001460 AllCanFold &= CanFold;
1461
Evan Cheng81a03822007-11-17 00:40:40 +00001462 // Update weight of spill interval.
1463 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001464 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001465 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001466 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001467 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001468 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001469
1470 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001471 if (HasDef) {
1472 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001473 bool HasKill = false;
1474 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001475 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001476 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001477 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001478 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001479 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001480 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001481 }
Owen Anderson28998312008-08-13 22:28:50 +00001482 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001483 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001484 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001485 if (SII == SpillIdxes.end()) {
1486 std::vector<SRInfo> S;
1487 S.push_back(SRInfo(index, NewVReg, true));
1488 SpillIdxes.insert(std::make_pair(MBBId, S));
1489 } else if (SII->second.back().vreg != NewVReg) {
1490 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001491 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001492 // If there is an earlier def and this is a two-address
1493 // instruction, then it's not possible to fold the store (which
1494 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001495 SRInfo &Info = SII->second.back();
1496 Info.index = index;
1497 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001498 }
1499 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001500 } else if (SII != SpillIdxes.end() &&
1501 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001502 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001503 // There is an earlier def that's not killed (must be two-address).
1504 // The spill is no longer needed.
1505 SII->second.pop_back();
1506 if (SII->second.empty()) {
1507 SpillIdxes.erase(MBBId);
1508 SpillMBBs.reset(MBBId);
1509 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001510 }
1511 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001512 }
1513
1514 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001515 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001516 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001517 if (SII != SpillIdxes.end() &&
1518 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001519 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001520 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001521 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001522 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001523 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001524 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001525 // If we are splitting live intervals, only fold if it's the first
1526 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001527 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001528 else if (IsNew) {
1529 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001530 if (RII == RestoreIdxes.end()) {
1531 std::vector<SRInfo> Infos;
1532 Infos.push_back(SRInfo(index, NewVReg, true));
1533 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1534 } else {
1535 RII->second.push_back(SRInfo(index, NewVReg, true));
1536 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001537 RestoreMBBs.set(MBBId);
1538 }
1539 }
1540
1541 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001542 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001543 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001544 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001545
1546 if (NewVReg && TrySplit && AllCanFold) {
1547 // If all of its def / use can be folded, give it a low spill weight.
1548 LiveInterval &nI = getOrCreateInterval(NewVReg);
1549 nI.weight /= 10.0F;
1550 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001551}
1552
Lang Hames233a60e2009-11-03 23:52:08 +00001553bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001554 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001555 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001556 if (!RestoreMBBs[Id])
1557 return false;
1558 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1559 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1560 if (Restores[i].index == index &&
1561 Restores[i].vreg == vr &&
1562 Restores[i].canFold)
1563 return true;
1564 return false;
1565}
1566
Lang Hames233a60e2009-11-03 23:52:08 +00001567void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001568 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001569 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001570 if (!RestoreMBBs[Id])
1571 return;
1572 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1573 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1574 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001575 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001576}
Evan Cheng81a03822007-11-17 00:40:40 +00001577
Evan Cheng4cce6b42008-04-11 17:53:36 +00001578/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1579/// spilled and create empty intervals for their uses.
1580void
1581LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1582 const TargetRegisterClass* rc,
1583 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001584 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1585 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001586 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001587 MachineInstr *MI = &*ri;
1588 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001589 if (MI->isDebugValue()) {
1590 // Remove debug info for now.
1591 O.setReg(0U);
1592 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1593 continue;
1594 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001595 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001596 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001597 "Register def was not rewritten?");
1598 RemoveMachineInstrFromMaps(MI);
1599 vrm.RemoveMachineInstrFromMaps(MI);
1600 MI->eraseFromParent();
1601 } else {
1602 // This must be an use of an implicit_def so it's not part of the live
1603 // interval. Create a new empty live interval for it.
1604 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1605 unsigned NewVReg = mri_->createVirtualRegister(rc);
1606 vrm.grow();
1607 vrm.setIsImplicitlyDefined(NewVReg);
1608 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1609 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1610 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001611 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001612 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001613 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001614 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001615 }
1616 }
Evan Cheng419852c2008-04-03 16:39:43 +00001617 }
1618}
1619
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001620float
1621LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1622 // Limit the loop depth ridiculousness.
1623 if (loopDepth > 200)
1624 loopDepth = 200;
1625
1626 // The loop depth is used to roughly estimate the number of times the
1627 // instruction is executed. Something like 10^d is simple, but will quickly
1628 // overflow a float. This expression behaves like 10^d for small d, but is
1629 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1630 // headroom before overflow.
1631 float lc = powf(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
1632
1633 return (isDef + isUse) * lc;
1634}
1635
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001636void
1637LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1638 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1639 normalizeSpillWeight(*NewLIs[i]);
1640}
1641
Evan Chengf2fbca62007-11-12 06:35:08 +00001642std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001643addIntervalsForSpillsFast(const LiveInterval &li,
1644 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001645 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001646 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001647
1648 std::vector<LiveInterval*> added;
1649
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001650 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001651
Bill Wendling8e6179f2009-08-22 20:18:03 +00001652 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001653 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001654 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001655 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001656 });
Owen Andersond6664312008-08-18 18:05:32 +00001657
1658 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1659
Owen Andersona41e47a2008-08-19 22:12:11 +00001660 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1661 while (RI != mri_->reg_end()) {
1662 MachineInstr* MI = &*RI;
1663
1664 SmallVector<unsigned, 2> Indices;
1665 bool HasUse = false;
1666 bool HasDef = false;
1667
1668 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1669 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001670 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001671
1672 HasUse |= MI->getOperand(i).isUse();
1673 HasDef |= MI->getOperand(i).isDef();
1674
1675 Indices.push_back(i);
1676 }
1677
1678 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1679 Indices, true, slot, li.reg)) {
1680 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001681 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001682 vrm.assignVirt2StackSlot(NewVReg, slot);
1683
Owen Andersona41e47a2008-08-19 22:12:11 +00001684 // create a new register for this spill
1685 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001686 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001687
1688 // Rewrite register operands to use the new vreg.
1689 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1690 E = Indices.end(); I != E; ++I) {
1691 MI->getOperand(*I).setReg(NewVReg);
1692
1693 if (MI->getOperand(*I).isUse())
1694 MI->getOperand(*I).setIsKill(true);
1695 }
1696
1697 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001698 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001699 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001700 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1701 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001702 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001703 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001704 nI.addRange(LR);
1705 vrm.addRestorePoint(NewVReg, MI);
1706 }
1707 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001708 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1709 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001710 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001711 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001712 nI.addRange(LR);
1713 vrm.addSpillPoint(NewVReg, true, MI);
1714 }
1715
Owen Anderson17197312008-08-18 23:41:04 +00001716 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001717
Bill Wendling8e6179f2009-08-22 20:18:03 +00001718 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001719 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001720 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001721 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001722 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001723 }
Owen Anderson9a032932008-08-18 21:20:32 +00001724
Owen Anderson9a032932008-08-18 21:20:32 +00001725
Owen Andersona41e47a2008-08-19 22:12:11 +00001726 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001727 }
Owen Andersond6664312008-08-18 18:05:32 +00001728
1729 return added;
1730}
1731
1732std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001733addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001734 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001735 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001736
1737 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001738 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001739
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001740 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001741
Bill Wendling8e6179f2009-08-22 20:18:03 +00001742 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001743 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1744 li.print(dbgs(), tri_);
1745 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001746 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001747
Evan Cheng72eeb942008-12-05 17:00:16 +00001748 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001749 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001750 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001751 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001752 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1753 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001754 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001755 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001756
1757 unsigned NumValNums = li.getNumValNums();
1758 SmallVector<MachineInstr*, 4> ReMatDefs;
1759 ReMatDefs.resize(NumValNums, NULL);
1760 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1761 ReMatOrigDefs.resize(NumValNums, NULL);
1762 SmallVector<int, 4> ReMatIds;
1763 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1764 BitVector ReMatDelete(NumValNums);
1765 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1766
Evan Cheng81a03822007-11-17 00:40:40 +00001767 // Spilling a split live interval. It cannot be split any further. Also,
1768 // it's also guaranteed to be a single val# / range interval.
1769 if (vrm.getPreSplitReg(li.reg)) {
1770 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001771 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001772 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1773 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001774 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1775 assert(KillMI && "Last use disappeared?");
1776 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1777 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001778 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001779 }
Evan Chengadf85902007-12-05 09:51:10 +00001780 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001781 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1782 Slot = vrm.getStackSlot(li.reg);
1783 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1784 MachineInstr *ReMatDefMI = DefIsReMat ?
1785 vrm.getReMaterializedMI(li.reg) : NULL;
1786 int LdSlot = 0;
1787 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1788 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001789 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001790 bool IsFirstRange = true;
1791 for (LiveInterval::Ranges::const_iterator
1792 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1793 // If this is a split live interval with multiple ranges, it means there
1794 // are two-address instructions that re-defined the value. Only the
1795 // first def can be rematerialized!
1796 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001797 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001798 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1799 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001800 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001801 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001802 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001803 } else {
1804 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1805 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001806 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001807 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001808 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001809 }
1810 IsFirstRange = false;
1811 }
Evan Cheng419852c2008-04-03 16:39:43 +00001812
Evan Cheng4cce6b42008-04-11 17:53:36 +00001813 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001814 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001815 return NewLIs;
1816 }
1817
Evan Cheng752195e2009-09-14 21:33:42 +00001818 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001819 if (TrySplit)
1820 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001821 bool NeedStackSlot = false;
1822 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1823 i != e; ++i) {
1824 const VNInfo *VNI = *i;
1825 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001826 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001827 continue; // Dead val#.
1828 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001829 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1830 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001831 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001832 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001833 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001834 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001835 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001836 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001837 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001838 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001839
1840 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001841 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001842 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001843 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001844 CanDelete = false;
1845 // Need a stack slot if there is any live range where uses cannot be
1846 // rematerialized.
1847 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001848 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001849 if (CanDelete)
1850 ReMatDelete.set(VN);
1851 } else {
1852 // Need a stack slot if there is any live range where uses cannot be
1853 // rematerialized.
1854 NeedStackSlot = true;
1855 }
1856 }
1857
1858 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001859 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1860 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1861 Slot = vrm.assignVirt2StackSlot(li.reg);
1862
1863 // This case only occurs when the prealloc splitter has already assigned
1864 // a stack slot to this vreg.
1865 else
1866 Slot = vrm.getStackSlot(li.reg);
1867 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001868
1869 // Create new intervals and rewrite defs and uses.
1870 for (LiveInterval::Ranges::const_iterator
1871 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001872 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1873 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1874 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001875 bool CanDelete = ReMatDelete[I->valno->id];
1876 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001877 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001878 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001879 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001880 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001882 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001883 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001884 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001885 }
1886
Evan Cheng0cbb1162007-11-29 01:06:25 +00001887 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001888 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001889 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001890 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001891 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001892 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001893
Evan Chengb50bb8c2007-12-05 08:16:32 +00001894 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001895 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001896 if (NeedStackSlot) {
1897 int Id = SpillMBBs.find_first();
1898 while (Id != -1) {
1899 std::vector<SRInfo> &spills = SpillIdxes[Id];
1900 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001901 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001902 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001903 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001904 bool isReMat = vrm.isReMaterialized(VReg);
1905 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001906 bool CanFold = false;
1907 bool FoundUse = false;
1908 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001909 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001910 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001911 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1912 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001913 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001914 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001915
1916 Ops.push_back(j);
1917 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001918 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001919 if (isReMat ||
1920 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1921 RestoreMBBs, RestoreIdxes))) {
1922 // MI has two-address uses of the same register. If the use
1923 // isn't the first and only use in the BB, then we can't fold
1924 // it. FIXME: Move this to rewriteInstructionsForSpills.
1925 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001926 break;
1927 }
Evan Chengaee4af62007-12-02 08:30:39 +00001928 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001929 }
1930 }
1931 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001932 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001933 if (CanFold && !Ops.empty()) {
1934 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001935 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001936 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001937 // Also folded uses, do not issue a load.
1938 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001939 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001940 }
Lang Hames233a60e2009-11-03 23:52:08 +00001941 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001942 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001943 }
1944
Evan Cheng7e073ba2008-04-09 20:57:25 +00001945 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001946 if (!Folded) {
1947 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001948 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001949 if (!MI->registerDefIsDead(nI.reg))
1950 // No need to spill a dead def.
1951 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001952 if (isKill)
1953 AddedKill.insert(&nI);
1954 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001955 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001956 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001957 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001958 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001959
Evan Cheng1953d0c2007-11-29 10:12:14 +00001960 int Id = RestoreMBBs.find_first();
1961 while (Id != -1) {
1962 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1963 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001964 SlotIndex index = restores[i].index;
1965 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001966 continue;
1967 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001968 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001969 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001970 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001971 bool CanFold = false;
1972 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001973 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001974 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001975 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1976 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001977 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001978 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001979
Evan Cheng0cbb1162007-11-29 01:06:25 +00001980 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001981 // If this restore were to be folded, it would have been folded
1982 // already.
1983 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001984 break;
1985 }
Evan Chengaee4af62007-12-02 08:30:39 +00001986 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001987 }
1988 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001989
1990 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001991 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001992 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001993 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001994 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1995 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001996 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1997 int LdSlot = 0;
1998 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1999 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002000 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002001 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2002 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002003 if (!Folded) {
2004 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2005 if (ImpUse) {
2006 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002007 // register as an implicit use on the use MI and mark the register
2008 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00002009 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002010 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00002011 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2012 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002013 }
Evan Chengaee4af62007-12-02 08:30:39 +00002014 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002015 }
2016 // If folding is not possible / failed, then tell the spiller to issue a
2017 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002018 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00002019 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00002020 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002021 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002022 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002023 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002024 }
2025
Evan Chengb50bb8c2007-12-05 08:16:32 +00002026 // Finalize intervals: add kills, finalize spill weights, and filter out
2027 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002028 std::vector<LiveInterval*> RetNewLIs;
2029 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2030 LiveInterval *LI = NewLIs[i];
2031 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002032 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002033 if (!AddedKill.count(LI)) {
2034 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002035 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002036 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002037 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002038 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002039 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002040 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002041 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002042 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002043 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002044 RetNewLIs.push_back(LI);
2045 }
2046 }
Evan Cheng81a03822007-11-17 00:40:40 +00002047
Evan Cheng4cce6b42008-04-11 17:53:36 +00002048 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002049 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002050 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002051}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002052
2053/// hasAllocatableSuperReg - Return true if the specified physical register has
2054/// any super register that's allocatable.
2055bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2056 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2057 if (allocatableRegs_[*AS] && hasInterval(*AS))
2058 return true;
2059 return false;
2060}
2061
2062/// getRepresentativeReg - Find the largest super register of the specified
2063/// physical register.
2064unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2065 // Find the largest super-register that is allocatable.
2066 unsigned BestReg = Reg;
2067 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2068 unsigned SuperReg = *AS;
2069 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2070 BestReg = SuperReg;
2071 break;
2072 }
2073 }
2074 return BestReg;
2075}
2076
2077/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2078/// specified interval that conflicts with the specified physical register.
2079unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2080 unsigned PhysReg) const {
2081 unsigned NumConflicts = 0;
2082 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2083 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2084 E = mri_->reg_end(); I != E; ++I) {
2085 MachineOperand &O = I.getOperand();
2086 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002087 if (MI->isDebugValue())
2088 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002089 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002090 if (pli.liveAt(Index))
2091 ++NumConflicts;
2092 }
2093 return NumConflicts;
2094}
2095
2096/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002097/// around all defs and uses of the specified interval. Return true if it
2098/// was able to cut its interval.
2099bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002100 unsigned PhysReg, VirtRegMap &vrm) {
2101 unsigned SpillReg = getRepresentativeReg(PhysReg);
2102
2103 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2104 // If there are registers which alias PhysReg, but which are not a
2105 // sub-register of the chosen representative super register. Assert
2106 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002107 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002108 tri_->isSuperRegister(*AS, SpillReg));
2109
Evan Cheng2824a652009-03-23 18:24:37 +00002110 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002111 SmallVector<unsigned, 4> PRegs;
2112 if (hasInterval(SpillReg))
2113 PRegs.push_back(SpillReg);
2114 else {
2115 SmallSet<unsigned, 4> Added;
2116 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2117 if (Added.insert(*AS) && hasInterval(*AS)) {
2118 PRegs.push_back(*AS);
2119 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2120 Added.insert(*ASS);
2121 }
2122 }
2123
Evan Cheng676dd7c2008-03-11 07:19:34 +00002124 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2125 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2126 E = mri_->reg_end(); I != E; ++I) {
2127 MachineOperand &O = I.getOperand();
2128 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002129 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002130 continue;
2131 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002132 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002133 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2134 unsigned PReg = PRegs[i];
2135 LiveInterval &pli = getInterval(PReg);
2136 if (!pli.liveAt(Index))
2137 continue;
2138 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002139 SlotIndex StartIdx = Index.getLoadIndex();
2140 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002141 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002142 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002143 Cut = true;
2144 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002145 std::string msg;
2146 raw_string_ostream Msg(msg);
2147 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002148 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002149 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002150 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002151 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002152 }
Chris Lattner75361b62010-04-07 22:58:41 +00002153 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002154 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002155 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002156 if (!hasInterval(*AS))
2157 continue;
2158 LiveInterval &spli = getInterval(*AS);
2159 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002160 spli.removeRange(Index.getLoadIndex(),
2161 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002162 }
2163 }
2164 }
Evan Cheng2824a652009-03-23 18:24:37 +00002165 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002166}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002167
2168LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002169 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002170 LiveInterval& Interval = getOrCreateInterval(reg);
2171 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002172 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002173 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002174 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002175 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002176 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002177 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002178 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002179 Interval.addRange(LR);
2180
2181 return LR;
2182}
David Greeneb5257662009-08-03 21:55:09 +00002183