blob: 703f8cec22b9f38276a29cf78092d6c36cb306b5 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CallingConv.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/CodeGen/CallingConvLower.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/DerivedTypes.h"
33#include "llvm/Function.h"
34#include "llvm/GlobalVariable.h"
35#include "llvm/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000053static const uint16_t O32IntRegs[4] = {
54 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
57static const uint16_t Mips64IntRegs[8] = {
58 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
62static const uint16_t Mips64DPRegs[8] = {
63 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liubb481f82012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000072 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000073
Akira Hatanakad6bc5232011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
75 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000076 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000077}
78
Akira Hatanaka648f00c2012-02-24 22:34:47 +000079static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
80 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Akira Hatanaka6b28b802012-11-21 20:26:38 +000084static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
85 EVT Ty = Op.getValueType();
86
87 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
88 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
89 Flag);
90 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
91 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
92 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
93 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
94 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
95 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
96 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
97 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
98 N->getOffset(), Flag);
99
100 llvm_unreachable("Unexpected node type.");
101 return SDValue();
102}
103
104static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
105 DebugLoc DL = Op.getDebugLoc();
106 EVT Ty = Op.getValueType();
107 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
108 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
109 return DAG.getNode(ISD::ADD, DL, Ty,
110 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
111 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
112}
113
114static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
115 DebugLoc DL = Op.getDebugLoc();
116 EVT Ty = Op.getValueType();
117 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
118 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
119 getTargetNode(Op, DAG, GOTFlag));
120 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
121 MachinePointerInfo::getGOT(), false, false, false,
122 0);
123 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
124 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
125 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
126}
127
128static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
129 DebugLoc DL = Op.getDebugLoc();
130 EVT Ty = Op.getValueType();
131 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
132 getTargetNode(Op, DAG, Flag));
133 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
134 MachinePointerInfo::getGOT(), false, false, false, 0);
135}
136
137static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
138 unsigned HiFlag, unsigned LoFlag) {
139 DebugLoc DL = Op.getDebugLoc();
140 EVT Ty = Op.getValueType();
141 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
142 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
143 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
144 getTargetNode(Op, DAG, LoFlag));
145 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
146 MachinePointerInfo::getGOT(), false, false, false, 0);
147}
148
Chris Lattnerf0144122009-07-28 03:13:23 +0000149const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
150 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000151 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000152 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Hi: return "MipsISD::Hi";
154 case MipsISD::Lo: return "MipsISD::Lo";
155 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000156 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000157 case MipsISD::Ret: return "MipsISD::Ret";
158 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
159 case MipsISD::FPCmp: return "MipsISD::FPCmp";
160 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
161 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
162 case MipsISD::FPRound: return "MipsISD::FPRound";
163 case MipsISD::MAdd: return "MipsISD::MAdd";
164 case MipsISD::MAddu: return "MipsISD::MAddu";
165 case MipsISD::MSub: return "MipsISD::MSub";
166 case MipsISD::MSubu: return "MipsISD::MSubu";
167 case MipsISD::DivRem: return "MipsISD::DivRem";
168 case MipsISD::DivRemU: return "MipsISD::DivRemU";
169 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
170 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000171 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000172 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000173 case MipsISD::Ext: return "MipsISD::Ext";
174 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000175 case MipsISD::LWL: return "MipsISD::LWL";
176 case MipsISD::LWR: return "MipsISD::LWR";
177 case MipsISD::SWL: return "MipsISD::SWL";
178 case MipsISD::SWR: return "MipsISD::SWR";
179 case MipsISD::LDL: return "MipsISD::LDL";
180 case MipsISD::LDR: return "MipsISD::LDR";
181 case MipsISD::SDL: return "MipsISD::SDL";
182 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000183 case MipsISD::EXTP: return "MipsISD::EXTP";
184 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
185 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
186 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
187 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
188 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
189 case MipsISD::SHILO: return "MipsISD::SHILO";
190 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
191 case MipsISD::MULT: return "MipsISD::MULT";
192 case MipsISD::MULTU: return "MipsISD::MULTU";
193 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
194 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
195 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
196 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000197 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198 }
199}
200
201MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000202MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000203 : TargetLowering(TM, new MipsTargetObjectFile()),
204 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000205 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
206 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000207
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000208 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000210 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000211 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000212
213 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000214 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Akira Hatanaka95934842011-09-24 01:34:44 +0000216 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000217 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000218
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000219 if (Subtarget->inMips16Mode()) {
220 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000221 }
222
Akira Hatanakab430cec2012-09-21 23:58:31 +0000223 if (Subtarget->hasDSP()) {
224 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
225
226 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
227 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
228
229 // Expand all builtin opcodes.
230 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
231 setOperationAction(Opc, VecTys[i], Expand);
232
233 setOperationAction(ISD::LOAD, VecTys[i], Legal);
234 setOperationAction(ISD::STORE, VecTys[i], Legal);
235 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
236 }
237 }
238
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000239 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000240 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000241
242 // When dealing with single precision only, use libcalls
243 if (!Subtarget->isSingleFloat()) {
244 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000245 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000246 else
Craig Topper420761a2012-04-20 07:30:17 +0000247 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000248 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000249 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000250
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000251 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
253 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
254 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000255
Eli Friedman6055a6a2009-07-17 04:07:24 +0000256 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
258 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000259
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Used by legalize types to correctly generate the setcc result.
261 // Without this, every float setcc comes with a AND/OR with the result,
262 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000263 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000265
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000266 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000268 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
270 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
271 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
272 setOperationAction(ISD::SELECT, MVT::f32, Custom);
273 setOperationAction(ISD::SELECT, MVT::f64, Custom);
274 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000275 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
276 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000277 setOperationAction(ISD::SETCC, MVT::f32, Custom);
278 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000280 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000281 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
282 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000283 if (Subtarget->inMips16Mode()) {
284 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
285 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
286 }
287 else {
288 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
289 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
290 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000291 if (!Subtarget->inMips16Mode()) {
292 setOperationAction(ISD::LOAD, MVT::i32, Custom);
293 setOperationAction(ISD::STORE, MVT::i32, Custom);
294 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000295
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000296 if (!TM.Options.NoNaNsFPMath) {
297 setOperationAction(ISD::FABS, MVT::f32, Custom);
298 setOperationAction(ISD::FABS, MVT::f64, Custom);
299 }
300
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000301 if (HasMips64) {
302 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
303 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
304 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
305 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
306 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
307 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000308 setOperationAction(ISD::LOAD, MVT::i64, Custom);
309 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000310 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000311
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000312 if (!HasMips64) {
313 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
314 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
315 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
316 }
317
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000318 setOperationAction(ISD::ADD, MVT::i32, Custom);
319 if (HasMips64)
320 setOperationAction(ISD::ADD, MVT::i64, Custom);
321
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000322 setOperationAction(ISD::SDIV, MVT::i32, Expand);
323 setOperationAction(ISD::SREM, MVT::i32, Expand);
324 setOperationAction(ISD::UDIV, MVT::i32, Expand);
325 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000326 setOperationAction(ISD::SDIV, MVT::i64, Expand);
327 setOperationAction(ISD::SREM, MVT::i64, Expand);
328 setOperationAction(ISD::UDIV, MVT::i64, Expand);
329 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000330
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000331 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
333 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
334 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
335 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000336 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000338 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
340 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000341 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000343 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000344 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
345 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
346 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
347 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000349 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000352
Akira Hatanaka56633442011-09-20 23:53:09 +0000353 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000354 setOperationAction(ISD::ROTR, MVT::i32, Expand);
355
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000356 if (!Subtarget->hasMips64r2())
357 setOperationAction(ISD::ROTR, MVT::i64, Expand);
358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000360 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000362 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
364 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000365 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::FLOG, MVT::f32, Expand);
367 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
368 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
369 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000370 setOperationAction(ISD::FMA, MVT::f32, Expand);
371 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000372 setOperationAction(ISD::FREM, MVT::f32, Expand);
373 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000374
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000375 if (!TM.Options.NoNaNsFPMath) {
376 setOperationAction(ISD::FNEG, MVT::f32, Expand);
377 setOperationAction(ISD::FNEG, MVT::f64, Expand);
378 }
379
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000380 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000381 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000382 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000383 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000384
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000385 setOperationAction(ISD::VAARG, MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
387 setOperationAction(ISD::VAEND, MVT::Other, Expand);
388
Akira Hatanakab430cec2012-09-21 23:58:31 +0000389 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
390 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
391
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000392 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
394 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000395
Jia Liubb481f82012-02-28 07:46:26 +0000396 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
397 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
398 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
399 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000400
Reed Kotler8834a202012-10-29 16:16:54 +0000401 if (Subtarget->inMips16Mode()) {
402 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
404 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
405 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
406 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
408 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
409 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
410 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
411 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
412 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
413 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
414 }
415
Eli Friedman26689ac2011-08-03 21:06:02 +0000416 setInsertFencesForAtomic(true);
417
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000418 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
420 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000421 }
422
Akira Hatanakac79507a2011-12-21 00:20:27 +0000423 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000425 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
426 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000427
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000428 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000430 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
431 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000432
Akira Hatanaka7664f052012-06-02 00:04:42 +0000433 if (HasMips64) {
434 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
435 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
436 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
437 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
438 }
439
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 setTargetDAGCombine(ISD::ADDE);
441 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000442 setTargetDAGCombine(ISD::SDIVREM);
443 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000444 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000445 setTargetDAGCombine(ISD::AND);
446 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000447 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000449 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000450
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000451 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000452 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000453
Akira Hatanaka590baca2012-02-02 03:13:40 +0000454 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
455 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000456
457 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000458}
459
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000460bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000461 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000462
Akira Hatanakaf934d152012-09-15 01:02:03 +0000463 if (Subtarget->inMips16Mode())
464 return false;
465
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000466 switch (SVT) {
467 case MVT::i64:
468 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000469 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000470 default:
471 return false;
472 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000473}
474
Duncan Sands28b77e92011-09-06 19:07:46 +0000475EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000477}
478
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000479// SelectMadd -
480// Transforms a subgraph in CurDAG if the following pattern is found:
481// (addc multLo, Lo0), (adde multHi, Hi0),
482// where,
483// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000484// Lo0: initial value of Lo register
485// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000486// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000487static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000488 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000489 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000490 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000491
492 if (ADDCNode->getOpcode() != ISD::ADDC)
493 return false;
494
495 SDValue MultHi = ADDENode->getOperand(0);
496 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000497 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498 unsigned MultOpc = MultHi.getOpcode();
499
500 // MultHi and MultLo must be generated by the same node,
501 if (MultLo.getNode() != MultNode)
502 return false;
503
504 // and it must be a multiplication.
505 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
506 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000507
508 // MultLo amd MultHi must be the first and second output of MultNode
509 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000510 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
511 return false;
512
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000513 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000514 // of the values of MultNode, in which case MultNode will be removed in later
515 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000516 // If there exist users other than ADDENode or ADDCNode, this function returns
517 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000518 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000519 // produced.
520 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
521 return false;
522
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000523 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000524 DebugLoc dl = ADDENode->getDebugLoc();
525
526 // create MipsMAdd(u) node
527 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000528
Akira Hatanaka82099682011-12-19 19:52:25 +0000529 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000530 MultNode->getOperand(0),// Factor 0
531 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000532 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000533 ADDENode->getOperand(1));// Hi0
534
535 // create CopyFromReg nodes
536 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
537 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000538 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000539 Mips::HI, MVT::i32,
540 CopyFromLo.getValue(2));
541
542 // replace uses of adde and addc here
543 if (!SDValue(ADDCNode, 0).use_empty())
544 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
545
546 if (!SDValue(ADDENode, 0).use_empty())
547 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
548
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000549 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000550}
551
552// SelectMsub -
553// Transforms a subgraph in CurDAG if the following pattern is found:
554// (addc Lo0, multLo), (sube Hi0, multHi),
555// where,
556// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000557// Lo0: initial value of Lo register
558// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000559// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000560static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000561 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000562 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000563 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000564
565 if (SUBCNode->getOpcode() != ISD::SUBC)
566 return false;
567
568 SDValue MultHi = SUBENode->getOperand(1);
569 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000570 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 unsigned MultOpc = MultHi.getOpcode();
572
573 // MultHi and MultLo must be generated by the same node,
574 if (MultLo.getNode() != MultNode)
575 return false;
576
577 // and it must be a multiplication.
578 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
579 return false;
580
581 // MultLo amd MultHi must be the first and second output of MultNode
582 // respectively.
583 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
584 return false;
585
586 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
587 // of the values of MultNode, in which case MultNode will be removed in later
588 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000589 // If there exist users other than SUBENode or SUBCNode, this function returns
590 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000591 // instruction node rather than a pair of MULT and MSUB instructions being
592 // produced.
593 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
594 return false;
595
596 SDValue Chain = CurDAG->getEntryNode();
597 DebugLoc dl = SUBENode->getDebugLoc();
598
599 // create MipsSub(u) node
600 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
601
Akira Hatanaka82099682011-12-19 19:52:25 +0000602 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000603 MultNode->getOperand(0),// Factor 0
604 MultNode->getOperand(1),// Factor 1
605 SUBCNode->getOperand(0),// Lo0
606 SUBENode->getOperand(0));// Hi0
607
608 // create CopyFromReg nodes
609 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
610 MSub);
611 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
612 Mips::HI, MVT::i32,
613 CopyFromLo.getValue(2));
614
615 // replace uses of sube and subc here
616 if (!SDValue(SUBCNode, 0).use_empty())
617 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
618
619 if (!SDValue(SUBENode, 0).use_empty())
620 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
621
622 return true;
623}
624
Akira Hatanaka864f6602012-06-14 21:10:56 +0000625static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000626 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000627 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000628 if (DCI.isBeforeLegalize())
629 return SDValue();
630
Akira Hatanakae184fec2011-11-11 04:18:21 +0000631 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
632 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000633 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000634
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000635 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000636}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000637
Akira Hatanaka864f6602012-06-14 21:10:56 +0000638static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000639 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000640 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000641 if (DCI.isBeforeLegalize())
642 return SDValue();
643
Akira Hatanakae184fec2011-11-11 04:18:21 +0000644 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
645 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000646 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000647
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000648 return SDValue();
649}
650
Akira Hatanaka864f6602012-06-14 21:10:56 +0000651static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000652 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000653 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000654 if (DCI.isBeforeLegalizeOps())
655 return SDValue();
656
Akira Hatanakadda4a072011-10-03 21:06:13 +0000657 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000658 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
659 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000660 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
661 MipsISD::DivRemU;
662 DebugLoc dl = N->getDebugLoc();
663
664 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
665 N->getOperand(0), N->getOperand(1));
666 SDValue InChain = DAG.getEntryNode();
667 SDValue InGlue = DivRem;
668
669 // insert MFLO
670 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000671 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000672 InGlue);
673 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
674 InChain = CopyFromLo.getValue(1);
675 InGlue = CopyFromLo.getValue(2);
676 }
677
678 // insert MFHI
679 if (N->hasAnyUseOfValue(1)) {
680 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000681 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000682 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
683 }
684
685 return SDValue();
686}
687
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000688static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
689 switch (CC) {
690 default: llvm_unreachable("Unknown fp condition code!");
691 case ISD::SETEQ:
692 case ISD::SETOEQ: return Mips::FCOND_OEQ;
693 case ISD::SETUNE: return Mips::FCOND_UNE;
694 case ISD::SETLT:
695 case ISD::SETOLT: return Mips::FCOND_OLT;
696 case ISD::SETGT:
697 case ISD::SETOGT: return Mips::FCOND_OGT;
698 case ISD::SETLE:
699 case ISD::SETOLE: return Mips::FCOND_OLE;
700 case ISD::SETGE:
701 case ISD::SETOGE: return Mips::FCOND_OGE;
702 case ISD::SETULT: return Mips::FCOND_ULT;
703 case ISD::SETULE: return Mips::FCOND_ULE;
704 case ISD::SETUGT: return Mips::FCOND_UGT;
705 case ISD::SETUGE: return Mips::FCOND_UGE;
706 case ISD::SETUO: return Mips::FCOND_UN;
707 case ISD::SETO: return Mips::FCOND_OR;
708 case ISD::SETNE:
709 case ISD::SETONE: return Mips::FCOND_ONE;
710 case ISD::SETUEQ: return Mips::FCOND_UEQ;
711 }
712}
713
714
715// Returns true if condition code has to be inverted.
716static bool InvertFPCondCode(Mips::CondCode CC) {
717 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
718 return false;
719
Akira Hatanaka82099682011-12-19 19:52:25 +0000720 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
721 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000722
Akira Hatanaka82099682011-12-19 19:52:25 +0000723 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000724}
725
726// Creates and returns an FPCmp node from a setcc node.
727// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000728static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000729 // must be a SETCC node
730 if (Op.getOpcode() != ISD::SETCC)
731 return Op;
732
733 SDValue LHS = Op.getOperand(0);
734
735 if (!LHS.getValueType().isFloatingPoint())
736 return Op;
737
738 SDValue RHS = Op.getOperand(1);
739 DebugLoc dl = Op.getDebugLoc();
740
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000741 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
742 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000743 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
744
745 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
746 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
747}
748
749// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000750static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000751 SDValue False, DebugLoc DL) {
752 bool invert = InvertFPCondCode((Mips::CondCode)
753 cast<ConstantSDNode>(Cond.getOperand(2))
754 ->getSExtValue());
755
756 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
757 True.getValueType(), True, False, Cond);
758}
759
Akira Hatanaka864f6602012-06-14 21:10:56 +0000760static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000761 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000762 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000763 if (DCI.isBeforeLegalizeOps())
764 return SDValue();
765
766 SDValue SetCC = N->getOperand(0);
767
768 if ((SetCC.getOpcode() != ISD::SETCC) ||
769 !SetCC.getOperand(0).getValueType().isInteger())
770 return SDValue();
771
772 SDValue False = N->getOperand(2);
773 EVT FalseTy = False.getValueType();
774
775 if (!FalseTy.isInteger())
776 return SDValue();
777
778 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
779
780 if (!CN || CN->getZExtValue())
781 return SDValue();
782
783 const DebugLoc DL = N->getDebugLoc();
784 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
785 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000786
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000787 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
788 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000789
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000790 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
791}
792
Akira Hatanaka864f6602012-06-14 21:10:56 +0000793static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000794 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000795 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000796 // Pattern match EXT.
797 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
798 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000799 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000800 return SDValue();
801
802 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000803 unsigned ShiftRightOpc = ShiftRight.getOpcode();
804
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000805 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000806 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000807 return SDValue();
808
809 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000810 ConstantSDNode *CN;
811 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
812 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000813
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000814 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000815 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000816
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000817 // Op's second operand must be a shifted mask.
818 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000819 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000820 return SDValue();
821
822 // Return if the shifted mask does not start at bit 0 or the sum of its size
823 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000824 EVT ValTy = N->getValueType(0);
825 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000826 return SDValue();
827
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000828 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000829 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000830 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000831}
Jia Liubb481f82012-02-28 07:46:26 +0000832
Akira Hatanaka864f6602012-06-14 21:10:56 +0000833static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000834 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000835 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000836 // Pattern match INS.
837 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000838 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000839 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000840 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000841 return SDValue();
842
843 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
844 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
845 ConstantSDNode *CN;
846
847 // See if Op's first operand matches (and $src1 , mask0).
848 if (And0.getOpcode() != ISD::AND)
849 return SDValue();
850
851 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000852 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000853 return SDValue();
854
855 // See if Op's second operand matches (and (shl $src, pos), mask1).
856 if (And1.getOpcode() != ISD::AND)
857 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000858
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000859 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000860 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000861 return SDValue();
862
863 // The shift masks must have the same position and size.
864 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
865 return SDValue();
866
867 SDValue Shl = And1.getOperand(0);
868 if (Shl.getOpcode() != ISD::SHL)
869 return SDValue();
870
871 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
872 return SDValue();
873
874 unsigned Shamt = CN->getZExtValue();
875
876 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000877 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000878 EVT ValTy = N->getValueType(0);
879 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000880 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000881
Akira Hatanaka82099682011-12-19 19:52:25 +0000882 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000883 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000884 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000885}
Jia Liubb481f82012-02-28 07:46:26 +0000886
Akira Hatanaka864f6602012-06-14 21:10:56 +0000887static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000888 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000889 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000890 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
891
892 if (DCI.isBeforeLegalizeOps())
893 return SDValue();
894
895 SDValue Add = N->getOperand(1);
896
897 if (Add.getOpcode() != ISD::ADD)
898 return SDValue();
899
900 SDValue Lo = Add.getOperand(1);
901
902 if ((Lo.getOpcode() != MipsISD::Lo) ||
903 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
904 return SDValue();
905
906 EVT ValTy = N->getValueType(0);
907 DebugLoc DL = N->getDebugLoc();
908
909 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
910 Add.getOperand(0));
911 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
912}
913
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000914SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000915 const {
916 SelectionDAG &DAG = DCI.DAG;
917 unsigned opc = N->getOpcode();
918
919 switch (opc) {
920 default: break;
921 case ISD::ADDE:
922 return PerformADDECombine(N, DAG, DCI, Subtarget);
923 case ISD::SUBE:
924 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000925 case ISD::SDIVREM:
926 case ISD::UDIVREM:
927 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000928 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000929 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000930 case ISD::AND:
931 return PerformANDCombine(N, DAG, DCI, Subtarget);
932 case ISD::OR:
933 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000934 case ISD::ADD:
935 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000936 }
937
938 return SDValue();
939}
940
Akira Hatanakab430cec2012-09-21 23:58:31 +0000941void
942MipsTargetLowering::LowerOperationWrapper(SDNode *N,
943 SmallVectorImpl<SDValue> &Results,
944 SelectionDAG &DAG) const {
945 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
946
947 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
948 Results.push_back(Res.getValue(I));
949}
950
951void
952MipsTargetLowering::ReplaceNodeResults(SDNode *N,
953 SmallVectorImpl<SDValue> &Results,
954 SelectionDAG &DAG) const {
955 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
956
957 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
958 Results.push_back(Res.getValue(I));
959}
960
Dan Gohman475871a2008-07-27 21:46:04 +0000961SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000962LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000965 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000966 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000967 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000968 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000969 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000970 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
971 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000972 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000973 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000974 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000975 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000976 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000977 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000978 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000979 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000980 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000981 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000982 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
983 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
984 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000985 case ISD::LOAD: return LowerLOAD(Op, DAG);
986 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000987 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
988 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000989 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000990 }
Dan Gohman475871a2008-07-27 21:46:04 +0000991 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000992}
993
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000994//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000995// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000996//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000997
998// AddLiveIn - This helper function adds the specified physical register to the
999// MachineFunction as a live in value. It also creates a corresponding
1000// virtual register for it.
1001static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001002AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001003{
1004 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +00001005 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1006 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001007 return VReg;
1008}
1009
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001010// Get fp branch code (not opcode) from condition code.
1011static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1012 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1013 return Mips::BRANCH_T;
1014
Akira Hatanaka82099682011-12-19 19:52:25 +00001015 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1016 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001017
Akira Hatanaka82099682011-12-19 19:52:25 +00001018 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001019}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001020
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001021/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001022static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1023 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001024 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001025 const TargetInstrInfo *TII,
1026 bool isFPCmp, unsigned Opc) {
1027 // There is no need to expand CMov instructions if target has
1028 // conditional moves.
1029 if (Subtarget->hasCondMov())
1030 return BB;
1031
1032 // To "insert" a SELECT_CC instruction, we actually have to insert the
1033 // diamond control-flow pattern. The incoming instruction knows the
1034 // destination vreg to set, the condition code register to branch on, the
1035 // true/false values to select between, and a branch opcode to use.
1036 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1037 MachineFunction::iterator It = BB;
1038 ++It;
1039
1040 // thisMBB:
1041 // ...
1042 // TrueVal = ...
1043 // setcc r1, r2, r3
1044 // bNE r1, r0, copy1MBB
1045 // fallthrough --> copy0MBB
1046 MachineBasicBlock *thisMBB = BB;
1047 MachineFunction *F = BB->getParent();
1048 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1049 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1050 F->insert(It, copy0MBB);
1051 F->insert(It, sinkMBB);
1052
1053 // Transfer the remainder of BB and its successor edges to sinkMBB.
1054 sinkMBB->splice(sinkMBB->begin(), BB,
1055 llvm::next(MachineBasicBlock::iterator(MI)),
1056 BB->end());
1057 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1058
1059 // Next, add the true and fallthrough blocks as its successors.
1060 BB->addSuccessor(copy0MBB);
1061 BB->addSuccessor(sinkMBB);
1062
1063 // Emit the right instruction according to the type of the operands compared
1064 if (isFPCmp)
1065 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1066 else
1067 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1068 .addReg(Mips::ZERO).addMBB(sinkMBB);
1069
1070 // copy0MBB:
1071 // %FalseValue = ...
1072 // # fallthrough to sinkMBB
1073 BB = copy0MBB;
1074
1075 // Update machine-CFG edges
1076 BB->addSuccessor(sinkMBB);
1077
1078 // sinkMBB:
1079 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1080 // ...
1081 BB = sinkMBB;
1082
1083 if (isFPCmp)
1084 BuildMI(*BB, BB->begin(), dl,
1085 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1086 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1087 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1088 else
1089 BuildMI(*BB, BB->begin(), dl,
1090 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1091 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1092 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1093
1094 MI->eraseFromParent(); // The pseudo instruction is gone now.
1095 return BB;
1096}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001097*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001098
1099MachineBasicBlock *
1100MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1101 // $bb:
1102 // bposge32_pseudo $vr0
1103 // =>
1104 // $bb:
1105 // bposge32 $tbb
1106 // $fbb:
1107 // li $vr2, 0
1108 // b $sink
1109 // $tbb:
1110 // li $vr1, 1
1111 // $sink:
1112 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1113
1114 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1115 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1116 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1117 DebugLoc DL = MI->getDebugLoc();
1118 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1119 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1120 MachineFunction *F = BB->getParent();
1121 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1122 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1123 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1124 F->insert(It, FBB);
1125 F->insert(It, TBB);
1126 F->insert(It, Sink);
1127
1128 // Transfer the remainder of BB and its successor edges to Sink.
1129 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1130 BB->end());
1131 Sink->transferSuccessorsAndUpdatePHIs(BB);
1132
1133 // Add successors.
1134 BB->addSuccessor(FBB);
1135 BB->addSuccessor(TBB);
1136 FBB->addSuccessor(Sink);
1137 TBB->addSuccessor(Sink);
1138
1139 // Insert the real bposge32 instruction to $BB.
1140 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1141
1142 // Fill $FBB.
1143 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1144 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1145 .addReg(Mips::ZERO).addImm(0);
1146 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1147
1148 // Fill $TBB.
1149 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1150 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1151 .addReg(Mips::ZERO).addImm(1);
1152
1153 // Insert phi function to $Sink.
1154 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1155 MI->getOperand(0).getReg())
1156 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1157
1158 MI->eraseFromParent(); // The pseudo instruction is gone now.
1159 return Sink;
1160}
1161
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001162MachineBasicBlock *
1163MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001164 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001165 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00001166 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1170 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001171 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1173 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001174 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001176 case Mips::ATOMIC_LOAD_ADD_I64:
1177 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1178 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001179
1180 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001181 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1183 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001184 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1186 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001187 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001189 case Mips::ATOMIC_LOAD_AND_I64:
1190 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001191 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192
1193 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001194 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1196 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1199 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001200 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001202 case Mips::ATOMIC_LOAD_OR_I64:
1203 case Mips::ATOMIC_LOAD_OR_I64_P8:
1204 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205
1206 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001207 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1209 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001210 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1212 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001213 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001214 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001215 case Mips::ATOMIC_LOAD_XOR_I64:
1216 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1217 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001220 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1222 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001223 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1225 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001226 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001228 case Mips::ATOMIC_LOAD_NAND_I64:
1229 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1230 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231
1232 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001233 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1235 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1238 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001239 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001241 case Mips::ATOMIC_LOAD_SUB_I64:
1242 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1243 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244
1245 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001246 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1248 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001249 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1251 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001252 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001254 case Mips::ATOMIC_SWAP_I64:
1255 case Mips::ATOMIC_SWAP_I64_P8:
1256 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257
1258 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001259 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1261 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001262 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1264 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001265 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001267 case Mips::ATOMIC_CMP_SWAP_I64:
1268 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1269 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001270 case Mips::BPOSGE32_PSEUDO:
1271 return EmitBPOSGE32(MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001272 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001273}
1274
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1276// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1277MachineBasicBlock *
1278MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001279 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001280 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001281 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282
1283 MachineFunction *MF = BB->getParent();
1284 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001285 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001286 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1287 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001288 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1289
1290 if (Size == 4) {
1291 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1292 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1293 AND = Mips::AND;
1294 NOR = Mips::NOR;
1295 ZERO = Mips::ZERO;
1296 BEQ = Mips::BEQ;
1297 }
1298 else {
1299 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1300 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1301 AND = Mips::AND64;
1302 NOR = Mips::NOR64;
1303 ZERO = Mips::ZERO_64;
1304 BEQ = Mips::BEQ64;
1305 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308 unsigned Ptr = MI->getOperand(1).getReg();
1309 unsigned Incr = MI->getOperand(2).getReg();
1310
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1312 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1313 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314
1315 // insert new blocks after the current block
1316 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1317 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1318 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1319 MachineFunction::iterator It = BB;
1320 ++It;
1321 MF->insert(It, loopMBB);
1322 MF->insert(It, exitMBB);
1323
1324 // Transfer the remainder of BB and its successor edges to exitMBB.
1325 exitMBB->splice(exitMBB->begin(), BB,
1326 llvm::next(MachineBasicBlock::iterator(MI)),
1327 BB->end());
1328 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1329
1330 // thisMBB:
1331 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001334 loopMBB->addSuccessor(loopMBB);
1335 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336
1337 // loopMBB:
1338 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 // <binop> storeval, oldval, incr
1340 // sc success, storeval, 0(ptr)
1341 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001343 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001345 // and andres, oldval, incr
1346 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001347 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1348 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001349 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001350 // <binop> storeval, oldval, incr
1351 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001355 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1356 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357
1358 MI->eraseFromParent(); // The instruction is gone now.
1359
Akira Hatanaka939ece12011-07-19 03:42:13 +00001360 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361}
1362
1363MachineBasicBlock *
1364MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001365 MachineBasicBlock *BB,
1366 unsigned Size, unsigned BinOpcode,
1367 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368 assert((Size == 1 || Size == 2) &&
1369 "Unsupported size for EmitAtomicBinaryPartial.");
1370
1371 MachineFunction *MF = BB->getParent();
1372 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1373 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1374 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1375 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001376 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1377 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378
1379 unsigned Dest = MI->getOperand(0).getReg();
1380 unsigned Ptr = MI->getOperand(1).getReg();
1381 unsigned Incr = MI->getOperand(2).getReg();
1382
Akira Hatanaka4061da12011-07-19 20:11:17 +00001383 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1384 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385 unsigned Mask = RegInfo.createVirtualRegister(RC);
1386 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001387 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1388 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001389 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001390 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1391 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1392 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1393 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1394 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001395 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1397 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1398 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1399 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1400 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401
1402 // insert new blocks after the current block
1403 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1404 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001405 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001406 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1407 MachineFunction::iterator It = BB;
1408 ++It;
1409 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001410 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001411 MF->insert(It, exitMBB);
1412
1413 // Transfer the remainder of BB and its successor edges to exitMBB.
1414 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001415 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001416 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1417
Akira Hatanaka81b44112011-07-19 17:09:53 +00001418 BB->addSuccessor(loopMBB);
1419 loopMBB->addSuccessor(loopMBB);
1420 loopMBB->addSuccessor(sinkMBB);
1421 sinkMBB->addSuccessor(exitMBB);
1422
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001423 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001424 // addiu masklsb2,$0,-4 # 0xfffffffc
1425 // and alignedaddr,ptr,masklsb2
1426 // andi ptrlsb2,ptr,3
1427 // sll shiftamt,ptrlsb2,3
1428 // ori maskupper,$0,255 # 0xff
1429 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001431 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001432
1433 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1435 .addReg(Mips::ZERO).addImm(-4);
1436 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1437 .addReg(Ptr).addReg(MaskLSB2);
1438 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1439 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1440 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1441 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001442 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1443 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001444 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001445 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001446
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001447 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001448 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001449 // ll oldval,0(alignedaddr)
1450 // binop binopres,oldval,incr2
1451 // and newval,binopres,mask
1452 // and maskedoldval0,oldval,mask2
1453 // or storeval,maskedoldval0,newval
1454 // sc success,storeval,0(alignedaddr)
1455 // beq success,$0,loopMBB
1456
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001457 // atomic.swap
1458 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001459 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001460 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001461 // and maskedoldval0,oldval,mask2
1462 // or storeval,maskedoldval0,newval
1463 // sc success,storeval,0(alignedaddr)
1464 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001465
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001466 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001467 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001468 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001469 // and andres, oldval, incr2
1470 // nor binopres, $0, andres
1471 // and newval, binopres, mask
1472 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1473 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1474 .addReg(Mips::ZERO).addReg(AndRes);
1475 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001476 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001477 // <binop> binopres, oldval, incr2
1478 // and newval, binopres, mask
1479 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1480 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001481 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001482 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001483 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001484 }
Jia Liubb481f82012-02-28 07:46:26 +00001485
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001486 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001487 .addReg(OldVal).addReg(Mask2);
1488 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001489 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001490 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001491 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001492 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001493 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001494
Akira Hatanaka939ece12011-07-19 03:42:13 +00001495 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001496 // and maskedoldval1,oldval,mask
1497 // srl srlres,maskedoldval1,shiftamt
1498 // sll sllres,srlres,24
1499 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001500 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001501 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001502
Akira Hatanaka4061da12011-07-19 20:11:17 +00001503 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1504 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001505 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1506 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001507 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1508 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001509 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001510 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001511
1512 MI->eraseFromParent(); // The instruction is gone now.
1513
Akira Hatanaka939ece12011-07-19 03:42:13 +00001514 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001515}
1516
1517MachineBasicBlock *
1518MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001519 MachineBasicBlock *BB,
1520 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001521 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522
1523 MachineFunction *MF = BB->getParent();
1524 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001525 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001526 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1527 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001528 unsigned LL, SC, ZERO, BNE, BEQ;
1529
1530 if (Size == 4) {
1531 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1532 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1533 ZERO = Mips::ZERO;
1534 BNE = Mips::BNE;
1535 BEQ = Mips::BEQ;
1536 }
1537 else {
1538 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1539 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1540 ZERO = Mips::ZERO_64;
1541 BNE = Mips::BNE64;
1542 BEQ = Mips::BEQ64;
1543 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001544
1545 unsigned Dest = MI->getOperand(0).getReg();
1546 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001547 unsigned OldVal = MI->getOperand(2).getReg();
1548 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001549
Akira Hatanaka4061da12011-07-19 20:11:17 +00001550 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001551
1552 // insert new blocks after the current block
1553 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1554 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1555 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1556 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1557 MachineFunction::iterator It = BB;
1558 ++It;
1559 MF->insert(It, loop1MBB);
1560 MF->insert(It, loop2MBB);
1561 MF->insert(It, exitMBB);
1562
1563 // Transfer the remainder of BB and its successor edges to exitMBB.
1564 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001565 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001566 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1567
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001568 // thisMBB:
1569 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001570 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001571 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001572 loop1MBB->addSuccessor(exitMBB);
1573 loop1MBB->addSuccessor(loop2MBB);
1574 loop2MBB->addSuccessor(loop1MBB);
1575 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001576
1577 // loop1MBB:
1578 // ll dest, 0(ptr)
1579 // bne dest, oldval, exitMBB
1580 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001581 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1582 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001583 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001584
1585 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001586 // sc success, newval, 0(ptr)
1587 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001588 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001589 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001590 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001591 BuildMI(BB, dl, TII->get(BEQ))
1592 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001593
1594 MI->eraseFromParent(); // The instruction is gone now.
1595
Akira Hatanaka939ece12011-07-19 03:42:13 +00001596 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001597}
1598
1599MachineBasicBlock *
1600MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001601 MachineBasicBlock *BB,
1602 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001603 assert((Size == 1 || Size == 2) &&
1604 "Unsupported size for EmitAtomicCmpSwapPartial.");
1605
1606 MachineFunction *MF = BB->getParent();
1607 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1608 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1609 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1610 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001611 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1612 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001613
1614 unsigned Dest = MI->getOperand(0).getReg();
1615 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001616 unsigned CmpVal = MI->getOperand(2).getReg();
1617 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001618
Akira Hatanaka4061da12011-07-19 20:11:17 +00001619 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1620 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001621 unsigned Mask = RegInfo.createVirtualRegister(RC);
1622 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001623 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1624 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1625 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1626 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1627 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1628 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1629 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1630 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1631 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1632 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1633 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1634 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1635 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1636 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001637
1638 // insert new blocks after the current block
1639 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1640 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1641 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001642 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001643 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1644 MachineFunction::iterator It = BB;
1645 ++It;
1646 MF->insert(It, loop1MBB);
1647 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001648 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001649 MF->insert(It, exitMBB);
1650
1651 // Transfer the remainder of BB and its successor edges to exitMBB.
1652 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001653 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001654 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1655
Akira Hatanaka81b44112011-07-19 17:09:53 +00001656 BB->addSuccessor(loop1MBB);
1657 loop1MBB->addSuccessor(sinkMBB);
1658 loop1MBB->addSuccessor(loop2MBB);
1659 loop2MBB->addSuccessor(loop1MBB);
1660 loop2MBB->addSuccessor(sinkMBB);
1661 sinkMBB->addSuccessor(exitMBB);
1662
Akira Hatanaka70564a92011-07-19 18:14:26 +00001663 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001664 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001665 // addiu masklsb2,$0,-4 # 0xfffffffc
1666 // and alignedaddr,ptr,masklsb2
1667 // andi ptrlsb2,ptr,3
1668 // sll shiftamt,ptrlsb2,3
1669 // ori maskupper,$0,255 # 0xff
1670 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001671 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001672 // andi maskedcmpval,cmpval,255
1673 // sll shiftedcmpval,maskedcmpval,shiftamt
1674 // andi maskednewval,newval,255
1675 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001676 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001677 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1678 .addReg(Mips::ZERO).addImm(-4);
1679 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1680 .addReg(Ptr).addReg(MaskLSB2);
1681 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1682 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1683 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1684 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001685 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1686 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001687 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001688 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1689 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001690 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1691 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001692 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1693 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001694 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1695 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001696
1697 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001698 // ll oldval,0(alginedaddr)
1699 // and maskedoldval0,oldval,mask
1700 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001701 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001702 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001703 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1704 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001705 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001706 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001707
1708 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001709 // and maskedoldval1,oldval,mask2
1710 // or storeval,maskedoldval1,shiftednewval
1711 // sc success,storeval,0(alignedaddr)
1712 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001713 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001714 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1715 .addReg(OldVal).addReg(Mask2);
1716 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1717 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001718 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001719 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001720 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001721 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001722
Akira Hatanaka939ece12011-07-19 03:42:13 +00001723 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001724 // srl srlres,maskedoldval0,shiftamt
1725 // sll sllres,srlres,24
1726 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001727 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001728 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001729
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001730 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1731 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001732 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1733 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001734 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001735 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001736
1737 MI->eraseFromParent(); // The instruction is gone now.
1738
Akira Hatanaka939ece12011-07-19 03:42:13 +00001739 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001740}
1741
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001742//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001743// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001744//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001745SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001746LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001747{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001749 // the block to branch to if the condition is true.
1750 SDValue Chain = Op.getOperand(0);
1751 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001752 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001753
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001754 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1755
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001756 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001757 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001758 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001759
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001760 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001761 Mips::CondCode CC =
1762 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001763 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001764
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001766 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001767}
1768
1769SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001770LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001771{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001772 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001773
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001774 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001775 if (Cond.getOpcode() != MipsISD::FPCmp)
1776 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001777
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001778 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1779 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001780}
1781
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001782SDValue MipsTargetLowering::
1783LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1784{
1785 DebugLoc DL = Op.getDebugLoc();
1786 EVT Ty = Op.getOperand(0).getValueType();
1787 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1788 Op.getOperand(0), Op.getOperand(1),
1789 Op.getOperand(4));
1790
1791 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1792 Op.getOperand(3));
1793}
1794
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001795SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1796 SDValue Cond = CreateFPCmp(DAG, Op);
1797
1798 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1799 "Floating point operand expected.");
1800
1801 SDValue True = DAG.getConstant(1, MVT::i32);
1802 SDValue False = DAG.getConstant(0, MVT::i32);
1803
1804 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1805}
1806
Dan Gohmand858e902010-04-17 15:26:15 +00001807SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1808 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001809 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001810 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001811 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001812
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001813 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001814 const MipsTargetObjectFile &TLOF =
1815 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
Chris Lattnere3736f82009-08-13 05:41:27 +00001817 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1819 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001820 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001821 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
1822 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001823 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1824 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001825 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001826
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001827 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001828 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001829 }
1830
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001831 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1832 return getAddrLocal(Op, DAG, HasMips64);
1833
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001834 if (LargeGOT)
1835 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1836 MipsII::MO_GOT_LO16);
1837
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001838 return getAddrGlobal(Op, DAG,
1839 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001840}
1841
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001842SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1843 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001844 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1845 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001846
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001847 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001848}
1849
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001850SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001851LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001852{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001853 // If the relocation model is PIC, use the General Dynamic TLS Model or
1854 // Local Dynamic TLS model, otherwise use the Initial Exec or
1855 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001856
1857 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1858 DebugLoc dl = GA->getDebugLoc();
1859 const GlobalValue *GV = GA->getGlobal();
1860 EVT PtrVT = getPointerTy();
1861
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001862 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1863
1864 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001865 // General Dynamic and Local Dynamic TLS Model.
1866 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1867 : MipsII::MO_TLSGD;
1868
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001869 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001870 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1871 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001872 unsigned PtrSize = PtrVT.getSizeInBits();
1873 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1874
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001875 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001876
1877 ArgListTy Args;
1878 ArgListEntry Entry;
1879 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001880 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001881 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001882
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001883 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001884 false, false, false, false, 0, CallingConv::C,
1885 /*isTailCall=*/false, /*doesNotRet=*/false,
1886 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001887 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001888 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001889
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001890 SDValue Ret = CallResult.first;
1891
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001892 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001893 return Ret;
1894
1895 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1896 MipsII::MO_DTPREL_HI);
1897 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1898 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1899 MipsII::MO_DTPREL_LO);
1900 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1901 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1902 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001903 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001904
1905 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001906 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001907 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001908 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001909 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001910 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1911 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001912 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001913 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001914 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001915 } else {
1916 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001917 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001918 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001919 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001920 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001921 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001922 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1923 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1924 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001925 }
1926
1927 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1928 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001929}
1930
1931SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001932LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001933{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001934 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1935 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001936
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001937 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001938}
1939
Dan Gohman475871a2008-07-27 21:46:04 +00001940SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001941LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001942{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001943 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001944 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001945 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001946 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001947 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001948 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1950 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001952
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001953 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1954 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001955
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001956 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001957}
1958
Dan Gohmand858e902010-04-17 15:26:15 +00001959SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001960 MachineFunction &MF = DAG.getMachineFunction();
1961 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1962
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001963 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001964 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1965 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001966
1967 // vastart just stores the address of the VarArgsFrameIndex slot into the
1968 // memory location argument.
1969 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001970 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001971 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001972}
Jia Liubb481f82012-02-28 07:46:26 +00001973
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001974static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1975 EVT TyX = Op.getOperand(0).getValueType();
1976 EVT TyY = Op.getOperand(1).getValueType();
1977 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1978 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1979 DebugLoc DL = Op.getDebugLoc();
1980 SDValue Res;
1981
1982 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1983 // to i32.
1984 SDValue X = (TyX == MVT::f32) ?
1985 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1986 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1987 Const1);
1988 SDValue Y = (TyY == MVT::f32) ?
1989 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1990 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1991 Const1);
1992
1993 if (HasR2) {
1994 // ext E, Y, 31, 1 ; extract bit31 of Y
1995 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1996 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1997 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1998 } else {
1999 // sll SllX, X, 1
2000 // srl SrlX, SllX, 1
2001 // srl SrlY, Y, 31
2002 // sll SllY, SrlX, 31
2003 // or Or, SrlX, SllY
2004 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2005 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2006 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2007 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2008 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2009 }
2010
2011 if (TyX == MVT::f32)
2012 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2013
2014 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2015 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2016 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002017}
2018
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002019static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2020 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2021 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2022 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2023 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2024 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002025
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002026 // Bitcast to integer nodes.
2027 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2028 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002029
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002030 if (HasR2) {
2031 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2032 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2033 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2034 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002035
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002036 if (WidthX > WidthY)
2037 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2038 else if (WidthY > WidthX)
2039 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002040
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002041 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2042 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2043 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2044 }
2045
2046 // (d)sll SllX, X, 1
2047 // (d)srl SrlX, SllX, 1
2048 // (d)srl SrlY, Y, width(Y)-1
2049 // (d)sll SllY, SrlX, width(Y)-1
2050 // or Or, SrlX, SllY
2051 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2052 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2053 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2054 DAG.getConstant(WidthY - 1, MVT::i32));
2055
2056 if (WidthX > WidthY)
2057 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2058 else if (WidthY > WidthX)
2059 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2060
2061 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2062 DAG.getConstant(WidthX - 1, MVT::i32));
2063 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2064 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002065}
2066
Akira Hatanaka82099682011-12-19 19:52:25 +00002067SDValue
2068MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002069 if (Subtarget->hasMips64())
2070 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002071
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002072 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002073}
2074
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002075static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2076 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2077 DebugLoc DL = Op.getDebugLoc();
2078
2079 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2080 // to i32.
2081 SDValue X = (Op.getValueType() == MVT::f32) ?
2082 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2083 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2084 Const1);
2085
2086 // Clear MSB.
2087 if (HasR2)
2088 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2089 DAG.getRegister(Mips::ZERO, MVT::i32),
2090 DAG.getConstant(31, MVT::i32), Const1, X);
2091 else {
2092 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2093 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2094 }
2095
2096 if (Op.getValueType() == MVT::f32)
2097 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2098
2099 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2100 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2101 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2102}
2103
2104static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2105 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2106 DebugLoc DL = Op.getDebugLoc();
2107
2108 // Bitcast to integer node.
2109 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2110
2111 // Clear MSB.
2112 if (HasR2)
2113 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2114 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2115 DAG.getConstant(63, MVT::i32), Const1, X);
2116 else {
2117 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2118 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2119 }
2120
2121 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2122}
2123
2124SDValue
2125MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2126 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2127 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2128
2129 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2130}
2131
Akira Hatanaka2e591472011-06-02 00:24:44 +00002132SDValue MipsTargetLowering::
2133LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002134 // check the depth
2135 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002136 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002137
2138 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2139 MFI->setFrameAddressIsTaken(true);
2140 EVT VT = Op.getValueType();
2141 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002142 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2143 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002144 return FrameAddr;
2145}
2146
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002147SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2148 SelectionDAG &DAG) const {
2149 // check the depth
2150 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2151 "Return address can be determined only for current frame.");
2152
2153 MachineFunction &MF = DAG.getMachineFunction();
2154 MachineFrameInfo *MFI = MF.getFrameInfo();
2155 EVT VT = Op.getValueType();
2156 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2157 MFI->setReturnAddressIsTaken(true);
2158
2159 // Return RA, which contains the return address. Mark it an implicit live-in.
2160 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2161 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2162}
2163
Akira Hatanakadb548262011-07-19 23:30:50 +00002164// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002165SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002166MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002167 unsigned SType = 0;
2168 DebugLoc dl = Op.getDebugLoc();
2169 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2170 DAG.getConstant(SType, MVT::i32));
2171}
2172
Eli Friedman14648462011-07-27 22:21:52 +00002173SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002174 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002175 // FIXME: Need pseudo-fence for 'singlethread' fences
2176 // FIXME: Set SType for weaker fences where supported/appropriate.
2177 unsigned SType = 0;
2178 DebugLoc dl = Op.getDebugLoc();
2179 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2180 DAG.getConstant(SType, MVT::i32));
2181}
2182
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002183SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002184 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002185 DebugLoc DL = Op.getDebugLoc();
2186 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2187 SDValue Shamt = Op.getOperand(2);
2188
2189 // if shamt < 32:
2190 // lo = (shl lo, shamt)
2191 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2192 // else:
2193 // lo = 0
2194 // hi = (shl lo, shamt[4:0])
2195 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2196 DAG.getConstant(-1, MVT::i32));
2197 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2198 DAG.getConstant(1, MVT::i32));
2199 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2200 Not);
2201 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2202 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2203 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2204 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2205 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002206 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2207 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002208 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2209
2210 SDValue Ops[2] = {Lo, Hi};
2211 return DAG.getMergeValues(Ops, 2, DL);
2212}
2213
Akira Hatanaka864f6602012-06-14 21:10:56 +00002214SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002215 bool IsSRA) const {
2216 DebugLoc DL = Op.getDebugLoc();
2217 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2218 SDValue Shamt = Op.getOperand(2);
2219
2220 // if shamt < 32:
2221 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2222 // if isSRA:
2223 // hi = (sra hi, shamt)
2224 // else:
2225 // hi = (srl hi, shamt)
2226 // else:
2227 // if isSRA:
2228 // lo = (sra hi, shamt[4:0])
2229 // hi = (sra hi, 31)
2230 // else:
2231 // lo = (srl hi, shamt[4:0])
2232 // hi = 0
2233 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2234 DAG.getConstant(-1, MVT::i32));
2235 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2236 DAG.getConstant(1, MVT::i32));
2237 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2238 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2239 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2240 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2241 Hi, Shamt);
2242 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2243 DAG.getConstant(0x20, MVT::i32));
2244 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2245 DAG.getConstant(31, MVT::i32));
2246 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2247 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2248 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2249 ShiftRightHi);
2250
2251 SDValue Ops[2] = {Lo, Hi};
2252 return DAG.getMergeValues(Ops, 2, DL);
2253}
2254
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002255static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2256 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002257 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002258 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002259 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002260 DebugLoc DL = LD->getDebugLoc();
2261 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2262
2263 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002264 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002265 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002266
2267 SDValue Ops[] = { Chain, Ptr, Src };
2268 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2269 LD->getMemOperand());
2270}
2271
2272// Expand an unaligned 32 or 64-bit integer load node.
2273SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2274 LoadSDNode *LD = cast<LoadSDNode>(Op);
2275 EVT MemVT = LD->getMemoryVT();
2276
2277 // Return if load is aligned or if MemVT is neither i32 nor i64.
2278 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2279 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2280 return SDValue();
2281
2282 bool IsLittle = Subtarget->isLittle();
2283 EVT VT = Op.getValueType();
2284 ISD::LoadExtType ExtType = LD->getExtensionType();
2285 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2286
2287 assert((VT == MVT::i32) || (VT == MVT::i64));
2288
2289 // Expand
2290 // (set dst, (i64 (load baseptr)))
2291 // to
2292 // (set tmp, (ldl (add baseptr, 7), undef))
2293 // (set dst, (ldr baseptr, tmp))
2294 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2295 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2296 IsLittle ? 7 : 0);
2297 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2298 IsLittle ? 0 : 7);
2299 }
2300
2301 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2302 IsLittle ? 3 : 0);
2303 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2304 IsLittle ? 0 : 3);
2305
2306 // Expand
2307 // (set dst, (i32 (load baseptr))) or
2308 // (set dst, (i64 (sextload baseptr))) or
2309 // (set dst, (i64 (extload baseptr)))
2310 // to
2311 // (set tmp, (lwl (add baseptr, 3), undef))
2312 // (set dst, (lwr baseptr, tmp))
2313 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2314 (ExtType == ISD::EXTLOAD))
2315 return LWR;
2316
2317 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2318
2319 // Expand
2320 // (set dst, (i64 (zextload baseptr)))
2321 // to
2322 // (set tmp0, (lwl (add baseptr, 3), undef))
2323 // (set tmp1, (lwr baseptr, tmp0))
2324 // (set tmp2, (shl tmp1, 32))
2325 // (set dst, (srl tmp2, 32))
2326 DebugLoc DL = LD->getDebugLoc();
2327 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2328 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002329 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2330 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002331 return DAG.getMergeValues(Ops, 2, DL);
2332}
2333
2334static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2335 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002336 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2337 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002338 DebugLoc DL = SD->getDebugLoc();
2339 SDVTList VTList = DAG.getVTList(MVT::Other);
2340
2341 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002342 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002343 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002344
2345 SDValue Ops[] = { Chain, Value, Ptr };
2346 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2347 SD->getMemOperand());
2348}
2349
2350// Expand an unaligned 32 or 64-bit integer store node.
2351SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2352 StoreSDNode *SD = cast<StoreSDNode>(Op);
2353 EVT MemVT = SD->getMemoryVT();
2354
2355 // Return if store is aligned or if MemVT is neither i32 nor i64.
2356 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2357 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2358 return SDValue();
2359
2360 bool IsLittle = Subtarget->isLittle();
2361 SDValue Value = SD->getValue(), Chain = SD->getChain();
2362 EVT VT = Value.getValueType();
2363
2364 // Expand
2365 // (store val, baseptr) or
2366 // (truncstore val, baseptr)
2367 // to
2368 // (swl val, (add baseptr, 3))
2369 // (swr val, baseptr)
2370 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2371 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2372 IsLittle ? 3 : 0);
2373 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2374 }
2375
2376 assert(VT == MVT::i64);
2377
2378 // Expand
2379 // (store val, baseptr)
2380 // to
2381 // (sdl val, (add baseptr, 7))
2382 // (sdr val, baseptr)
2383 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2384 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2385}
2386
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002387// This function expands mips intrinsic nodes which have 64-bit input operands
2388// or output values.
2389//
2390// out64 = intrinsic-node in64
2391// =>
2392// lo = copy (extract-element (in64, 0))
2393// hi = copy (extract-element (in64, 1))
2394// mips-specific-node
2395// v0 = copy lo
2396// v1 = copy hi
2397// out64 = merge-values (v0, v1)
2398//
2399static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2400 unsigned Opc, bool HasI64In, bool HasI64Out) {
2401 DebugLoc DL = Op.getDebugLoc();
2402 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2403 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2404 SmallVector<SDValue, 3> Ops;
2405
2406 if (HasI64In) {
2407 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2408 Op->getOperand(1 + HasChainIn),
2409 DAG.getConstant(0, MVT::i32));
2410 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2411 Op->getOperand(1 + HasChainIn),
2412 DAG.getConstant(1, MVT::i32));
2413
2414 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2415 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2416
2417 Ops.push_back(Chain);
2418 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2419 Ops.push_back(Chain.getValue(1));
2420 } else {
2421 Ops.push_back(Chain);
2422 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2423 }
2424
2425 if (!HasI64Out)
2426 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2427 Ops.begin(), Ops.size());
2428
2429 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2430 Ops.begin(), Ops.size());
2431 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2432 Intr.getValue(1));
2433 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2434 OutLo.getValue(2));
2435 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2436
2437 if (!HasChainIn)
2438 return Out;
2439
2440 SDValue Vals[] = { Out, OutHi.getValue(1) };
2441 return DAG.getMergeValues(Vals, 2, DL);
2442}
2443
2444SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2445 SelectionDAG &DAG) const {
2446 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2447 default:
2448 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002449 case Intrinsic::mips_shilo:
2450 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2451 case Intrinsic::mips_dpau_h_qbl:
2452 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2453 case Intrinsic::mips_dpau_h_qbr:
2454 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2455 case Intrinsic::mips_dpsu_h_qbl:
2456 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2457 case Intrinsic::mips_dpsu_h_qbr:
2458 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2459 case Intrinsic::mips_dpa_w_ph:
2460 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2461 case Intrinsic::mips_dps_w_ph:
2462 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2463 case Intrinsic::mips_dpax_w_ph:
2464 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2465 case Intrinsic::mips_dpsx_w_ph:
2466 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2467 case Intrinsic::mips_mulsa_w_ph:
2468 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2469 case Intrinsic::mips_mult:
2470 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2471 case Intrinsic::mips_multu:
2472 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2473 case Intrinsic::mips_madd:
2474 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2475 case Intrinsic::mips_maddu:
2476 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2477 case Intrinsic::mips_msub:
2478 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2479 case Intrinsic::mips_msubu:
2480 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002481 }
2482}
2483
2484SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2485 SelectionDAG &DAG) const {
2486 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2487 default:
2488 return SDValue();
2489 case Intrinsic::mips_extp:
2490 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2491 case Intrinsic::mips_extpdp:
2492 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2493 case Intrinsic::mips_extr_w:
2494 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2495 case Intrinsic::mips_extr_r_w:
2496 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2497 case Intrinsic::mips_extr_rs_w:
2498 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2499 case Intrinsic::mips_extr_s_h:
2500 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002501 case Intrinsic::mips_mthlip:
2502 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2503 case Intrinsic::mips_mulsaq_s_w_ph:
2504 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2505 case Intrinsic::mips_maq_s_w_phl:
2506 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2507 case Intrinsic::mips_maq_s_w_phr:
2508 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2509 case Intrinsic::mips_maq_sa_w_phl:
2510 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2511 case Intrinsic::mips_maq_sa_w_phr:
2512 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2513 case Intrinsic::mips_dpaq_s_w_ph:
2514 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2515 case Intrinsic::mips_dpsq_s_w_ph:
2516 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2517 case Intrinsic::mips_dpaq_sa_l_w:
2518 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2519 case Intrinsic::mips_dpsq_sa_l_w:
2520 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2521 case Intrinsic::mips_dpaqx_s_w_ph:
2522 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2523 case Intrinsic::mips_dpaqx_sa_w_ph:
2524 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2525 case Intrinsic::mips_dpsqx_s_w_ph:
2526 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2527 case Intrinsic::mips_dpsqx_sa_w_ph:
2528 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002529 }
2530}
2531
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002532SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2533 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2534 || cast<ConstantSDNode>
2535 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2536 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2537 return SDValue();
2538
2539 // The pattern
2540 // (add (frameaddr 0), (frame_to_args_offset))
2541 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2542 // (add FrameObject, 0)
2543 // where FrameObject is a fixed StackObject with offset 0 which points to
2544 // the old stack pointer.
2545 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2546 EVT ValTy = Op->getValueType(0);
2547 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2548 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2549 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2550 DAG.getConstant(0, ValTy));
2551}
2552
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002553//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002554// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002555//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002556
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002557//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002559// Mips O32 ABI rules:
2560// ---
2561// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002562// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002563// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002564// f64 - Only passed in two aliased f32 registers if no int reg has been used
2565// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002566// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2567// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002568//
2569// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002570//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002571
Duncan Sands1e96bab2010-11-04 10:49:57 +00002572static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002573 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002574 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2575
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002576 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002577
Craig Topperc5eaae42012-03-11 07:57:25 +00002578 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002579 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2580 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002581 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002582 Mips::F12, Mips::F14
2583 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002584 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002585 Mips::D6, Mips::D7
2586 };
2587
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002588 // Do not process byval args here.
2589 if (ArgFlags.isByVal())
2590 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002591
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002592 // Promote i8 and i16
2593 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2594 LocVT = MVT::i32;
2595 if (ArgFlags.isSExt())
2596 LocInfo = CCValAssign::SExt;
2597 else if (ArgFlags.isZExt())
2598 LocInfo = CCValAssign::ZExt;
2599 else
2600 LocInfo = CCValAssign::AExt;
2601 }
2602
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002603 unsigned Reg;
2604
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002605 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2606 // is true: function is vararg, argument is 3rd or higher, there is previous
2607 // argument which is not f32 or f64.
2608 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2609 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002610 unsigned OrigAlign = ArgFlags.getOrigAlign();
2611 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002612
2613 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002614 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002615 // If this is the first part of an i64 arg,
2616 // the allocated register must be either A0 or A2.
2617 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2618 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002619 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002620 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2621 // Allocate int register and shadow next int register. If first
2622 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002623 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2624 if (Reg == Mips::A1 || Reg == Mips::A3)
2625 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2626 State.AllocateReg(IntRegs, IntRegsSize);
2627 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002628 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2629 // we are guaranteed to find an available float register
2630 if (ValVT == MVT::f32) {
2631 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2632 // Shadow int register
2633 State.AllocateReg(IntRegs, IntRegsSize);
2634 } else {
2635 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2636 // Shadow int registers
2637 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2638 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2639 State.AllocateReg(IntRegs, IntRegsSize);
2640 State.AllocateReg(IntRegs, IntRegsSize);
2641 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002642 } else
2643 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002644
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002645 if (!Reg) {
2646 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2647 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002648 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002649 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002650 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002651
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002652 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002653}
2654
2655#include "MipsGenCallingConv.inc"
2656
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002657//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002659//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002660
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002661static const unsigned O32IntRegsSize = 4;
2662
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002663// Return next O32 integer argument register.
2664static unsigned getNextIntArgReg(unsigned Reg) {
2665 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2666 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2667}
2668
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002669/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2670/// for tail call optimization.
2671bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002672IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
2673 unsigned NextStackOffset,
2674 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002675 if (!EnableMipsTailCalls)
2676 return false;
2677
Akira Hatanakae7b406d2012-10-30 19:07:58 +00002678 // No tail call optimization for mips16.
2679 if (Subtarget->inMips16Mode())
2680 return false;
2681
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002682 // Return false if either the callee or caller has a byval argument.
2683 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002684 return false;
2685
Akira Hatanaka70852212012-11-07 19:04:26 +00002686 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002687 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00002688 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002689}
2690
Akira Hatanaka7d712092012-10-30 19:23:25 +00002691SDValue
2692MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2693 SDValue Chain, SDValue Arg, DebugLoc DL,
2694 bool IsTailCall, SelectionDAG &DAG) const {
2695 if (!IsTailCall) {
2696 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2697 DAG.getIntPtrConstant(Offset));
2698 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2699 false, 0);
2700 }
2701
2702 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2703 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2704 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2705 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2706 /*isVolatile=*/ true, false, 0);
2707}
2708
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002710/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002712MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002713 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002714 SelectionDAG &DAG = CLI.DAG;
2715 DebugLoc &dl = CLI.DL;
2716 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2717 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2718 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002719 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002720 SDValue Callee = CLI.Callee;
2721 bool &isTailCall = CLI.IsTailCall;
2722 CallingConv::ID CallConv = CLI.CallConv;
2723 bool isVarArg = CLI.IsVarArg;
2724
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002725 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002726 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002727 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002728 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002729
2730 // Analyze operands of the call, assigning locations to each operand.
2731 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002732 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002733 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002734 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002735
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002736 MipsCCInfo.analyzeCallOperands(Outs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002737
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002738 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002739 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002740
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002741 // Check if it's really possible to do a tail call.
2742 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002743 isTailCall =
2744 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
2745 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002746
2747 if (isTailCall)
2748 ++NumTailCalls;
2749
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002750 // Chain is the output chain of the last Load/Store or CopyToReg node.
2751 // ByValChain is the output chain of the last Memcpy node created for copying
2752 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002753 unsigned StackAlignment = TFL->getStackAlignment();
2754 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002755 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002756
2757 if (!isTailCall)
2758 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002759
2760 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2761 IsN64 ? Mips::SP_64 : Mips::SP,
2762 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002763
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002764 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2766 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002767 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002768
2769 // Walk the register/memloc assignments, inserting copies/loads.
2770 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002771 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002772 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002773 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002774 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2775
2776 // ByVal Arg.
2777 if (Flags.isByVal()) {
2778 assert(Flags.getByValSize() &&
2779 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002780 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002781 assert(!isTailCall &&
2782 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002783 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
2784 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2785 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002786 continue;
2787 }
Jia Liubb481f82012-02-28 07:46:26 +00002788
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002789 // Promote the value if needed.
2790 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002791 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002793 if (VA.isRegLoc()) {
2794 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2795 (ValVT == MVT::f64 && LocVT == MVT::i64))
2796 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2797 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002798 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2799 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002800 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2801 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002802 if (!Subtarget->isLittle())
2803 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002804 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002805 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2806 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2807 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002808 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002809 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002810 }
2811 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002812 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002813 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002814 break;
2815 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002816 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002817 break;
2818 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002819 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002820 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002821 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822
2823 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002824 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002825 if (VA.isRegLoc()) {
2826 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002827 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002828 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002829
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002830 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002831 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002833 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002834 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002835 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
2836 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002837 }
2838
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002839 // Transform all store nodes into one single node because all store
2840 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002841 if (!MemOpChains.empty())
2842 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002843 &MemOpChains[0], MemOpChains.size());
2844
Bill Wendling056292f2008-09-16 21:48:12 +00002845 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002846 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2847 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002848 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002849 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002850 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002851
2852 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002853 if (IsPICCall) {
2854 if (G->getGlobal()->hasInternalLinkage())
2855 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002856 else if (LargeGOT)
2857 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2858 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002859 else
2860 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2861 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002862 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002863 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002864 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002865 }
2866 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002867 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002868 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2869 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002870 else if (LargeGOT)
2871 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2872 MipsII::MO_CALL_LO16);
2873 else if (HasMips64)
2874 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_DISP);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002875 else // O32 & PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002876 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2877
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002878 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002879 }
2880
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002881 SDValue InFlag;
2882
Akira Hatanakae11246c2012-07-26 02:24:43 +00002883 // T9 register operand.
2884 SDValue T9;
2885
Jia Liubb481f82012-02-28 07:46:26 +00002886 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002887 // -reloction-model=pic or it is an indirect call.
2888 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002889 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002890 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2891 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002892 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002893
2894 if (Subtarget->inMips16Mode())
2895 T9 = DAG.getRegister(T9Reg, getPointerTy());
2896 else
2897 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002898 }
Bill Wendling056292f2008-09-16 21:48:12 +00002899
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002900 // Insert node "GP copy globalreg" before call to function.
2901 // Lazy-binding stubs require GP to point to the GOT.
2902 if (IsPICCall) {
2903 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2904 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2905 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2906 }
2907
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002908 // Build a sequence of copy-to-reg nodes chained together with token
2909 // chain and flag operands which copy the outgoing args into registers.
2910 // The InFlag in necessary since all emitted instructions must be
2911 // stuck together.
2912 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2913 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2914 RegsToPass[i].second, InFlag);
2915 InFlag = Chain.getValue(1);
2916 }
2917
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002918 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002919 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002920 //
2921 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002922 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002923 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002924 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002925 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002926
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002927 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928 // known live into the call.
2929 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2930 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2931 RegsToPass[i].second.getValueType()));
2932
Akira Hatanakae11246c2012-07-26 02:24:43 +00002933 // Add T9 register operand.
2934 if (T9.getNode())
2935 Ops.push_back(T9);
2936
Akira Hatanakab2930b92012-03-01 22:27:29 +00002937 // Add a register mask operand representing the call-preserved registers.
2938 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2939 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2940 assert(Mask && "Missing call preserved mask for calling convention");
2941 Ops.push_back(DAG.getRegisterMask(Mask));
2942
Gabor Greifba36cb52008-08-28 21:40:38 +00002943 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002944 Ops.push_back(InFlag);
2945
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002946 if (isTailCall)
2947 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
2948
Dale Johannesen33c960f2009-02-04 20:06:27 +00002949 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002950 InFlag = Chain.getValue(1);
2951
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002952 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002953 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002954 DAG.getIntPtrConstant(0, true), InFlag);
2955 InFlag = Chain.getValue(1);
2956
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002957 // Handle result values, copying them out of physregs into vregs that we
2958 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2960 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002961}
2962
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963/// LowerCallResult - Lower the result values of a call into the
2964/// appropriate copies out of appropriate physical registers.
2965SDValue
2966MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002967 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002968 const SmallVectorImpl<ISD::InputArg> &Ins,
2969 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002970 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002971 // Assign locations to each value returned by this call.
2972 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002973 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002974 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002975
Dan Gohman98ca4f22009-08-05 01:29:28 +00002976 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002977
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002978 // Copy all of the result registers out of their specified physreg.
2979 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002981 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002982 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002983 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002984 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002985
Dan Gohman98ca4f22009-08-05 01:29:28 +00002986 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002987}
2988
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002989//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002990// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002991//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002993/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002994SDValue
2995MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002996 CallingConv::ID CallConv,
2997 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002998 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002999 DebugLoc dl, SelectionDAG &DAG,
3000 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003001 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003002 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003003 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003004 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003005
Dan Gohman1e93df62010-04-17 14:41:14 +00003006 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003008 // Used with vargs to acumulate store chains.
3009 std::vector<SDValue> OutChains;
3010
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003011 // Assign locations to all of the incoming arguments.
3012 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003013 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003014 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003015 MipsCC MipsCCInfo(CallConv, isVarArg, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003016
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003017 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003018 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3019 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003020
Akira Hatanakab4549e12012-03-27 03:13:56 +00003021 Function::const_arg_iterator FuncArg =
3022 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003023 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003024 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003025
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003026 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003027 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003028 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3029 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003030 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003031 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3032 bool IsRegLoc = VA.isRegLoc();
3033
3034 if (Flags.isByVal()) {
3035 assert(Flags.getByValSize() &&
3036 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003037 assert(ByValArg != MipsCCInfo.byval_end());
3038 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3039 MipsCCInfo, *ByValArg);
3040 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003041 continue;
3042 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003043
3044 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003045 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003046 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003047 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003048 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003049
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003051 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003052 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003053 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003054 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003055 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003056 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003057 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003058 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003059 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003060
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003062 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003063 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003064 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003065
3066 // If this is an 8 or 16-bit value, it has been passed promoted
3067 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003068 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003069 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003070 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003071 if (VA.getLocInfo() == CCValAssign::SExt)
3072 Opcode = ISD::AssertSext;
3073 else if (VA.getLocInfo() == CCValAssign::ZExt)
3074 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003075 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003076 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003077 DAG.getValueType(ValVT));
3078 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003079 }
3080
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003081 // Handle floating point arguments passed in integer registers.
3082 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3083 (RegVT == MVT::i64 && ValVT == MVT::f64))
3084 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3085 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3086 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3087 getNextIntArgReg(ArgReg), RC);
3088 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3089 if (!Subtarget->isLittle())
3090 std::swap(ArgValue, ArgValue2);
3091 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3092 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003093 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003094
Dan Gohman98ca4f22009-08-05 01:29:28 +00003095 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003096 } else { // VA.isRegLoc()
3097
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003098 // sanity check
3099 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003100
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003101 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003102 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003103 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104
3105 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003106 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003107 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003108 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003109 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003110 }
3111 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003112
3113 // The mips ABIs for returning structs by value requires that we copy
3114 // the sret argument into $v0 for the return. Save the argument into
3115 // a virtual register so that we can access it from the return points.
3116 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3117 unsigned Reg = MipsFI->getSRetReturnReg();
3118 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003119 Reg = MF.getRegInfo().
3120 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003121 MipsFI->setSRetReturnReg(Reg);
3122 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003123 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003125 }
3126
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003127 if (isVarArg)
3128 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003129
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003130 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003131 // the size of Ins and InVals. This only happens when on varg functions
3132 if (!OutChains.empty()) {
3133 OutChains.push_back(Chain);
3134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3135 &OutChains[0], OutChains.size());
3136 }
3137
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003139}
3140
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003141//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003142// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003143//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003144
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003145bool
3146MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3147 MachineFunction &MF, bool isVarArg,
3148 const SmallVectorImpl<ISD::OutputArg> &Outs,
3149 LLVMContext &Context) const {
3150 SmallVector<CCValAssign, 16> RVLocs;
3151 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3152 RVLocs, Context);
3153 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3154}
3155
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156SDValue
3157MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003158 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003159 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003160 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003161 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003162
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003163 // CCValAssign - represent the assignment of
3164 // the return value to a location
3165 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003166
3167 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003168 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003169 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003170
Dan Gohman98ca4f22009-08-05 01:29:28 +00003171 // Analize return values.
3172 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003173
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003174 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003175 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003176 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003177 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003178 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003179 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003180 }
3181
Dan Gohman475871a2008-07-27 21:46:04 +00003182 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003183
3184 // Copy the result values into the output registers.
3185 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3186 CCValAssign &VA = RVLocs[i];
3187 assert(VA.isRegLoc() && "Can only return in registers!");
3188
Akira Hatanaka82099682011-12-19 19:52:25 +00003189 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003190
3191 // guarantee that all emitted copies are
3192 // stuck together, avoiding something bad
3193 Flag = Chain.getValue(1);
3194 }
3195
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003196 // The mips ABIs for returning structs by value requires that we copy
3197 // the sret argument into $v0 for the return. We saved the argument into
3198 // a virtual register in the entry block, so now we copy the value out
3199 // and into $v0.
3200 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3201 MachineFunction &MF = DAG.getMachineFunction();
3202 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3203 unsigned Reg = MipsFI->getSRetReturnReg();
3204
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003205 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003206 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003207 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003208 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003209
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003210 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003211 Flag = Chain.getValue(1);
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003212 MF.getRegInfo().addLiveOut(V0);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003213 }
3214
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003215 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003216 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003217 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3218
3219 // Return Void
3220 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003221}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003222
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003223//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003224// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003225//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003226
3227/// getConstraintType - Given a constraint letter, return the type of
3228/// constraint it is for this target.
3229MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003230getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003231{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003233 // GCC config/mips/constraints.md
3234 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235 // 'd' : An address register. Equivalent to r
3236 // unless generating MIPS16 code.
3237 // 'y' : Equivalent to r; retained for
3238 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003239 // 'c' : A register suitable for use in an indirect
3240 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003241 // 'l' : The lo register. 1 word storage.
3242 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003243 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003244 switch (Constraint[0]) {
3245 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246 case 'd':
3247 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003248 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003249 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003250 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003251 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003252 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003253 }
3254 }
3255 return TargetLowering::getConstraintType(Constraint);
3256}
3257
John Thompson44ab89e2010-10-29 17:29:13 +00003258/// Examine constraint type and operand type and determine a weight value.
3259/// This object must already have been set up with the operand type
3260/// and the current alternative constraint selected.
3261TargetLowering::ConstraintWeight
3262MipsTargetLowering::getSingleConstraintMatchWeight(
3263 AsmOperandInfo &info, const char *constraint) const {
3264 ConstraintWeight weight = CW_Invalid;
3265 Value *CallOperandVal = info.CallOperandVal;
3266 // If we don't have a value, we can't do a match,
3267 // but allow it at the lowest weight.
3268 if (CallOperandVal == NULL)
3269 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003270 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003271 // Look at the constraint type.
3272 switch (*constraint) {
3273 default:
3274 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3275 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003276 case 'd':
3277 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003278 if (type->isIntegerTy())
3279 weight = CW_Register;
3280 break;
3281 case 'f':
3282 if (type->isFloatTy())
3283 weight = CW_Register;
3284 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003285 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003286 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003287 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003288 if (type->isIntegerTy())
3289 weight = CW_SpecificReg;
3290 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003291 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003292 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003293 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003294 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003295 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003296 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003297 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003298 if (isa<ConstantInt>(CallOperandVal))
3299 weight = CW_Constant;
3300 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003301 }
3302 return weight;
3303}
3304
Eric Christopher38d64262011-06-29 19:33:04 +00003305/// Given a register class constraint, like 'r', if this corresponds directly
3306/// to an LLVM register class, return a register of 0 and the register class
3307/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003308std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003309getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003310{
3311 if (Constraint.size() == 1) {
3312 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003313 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3314 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003315 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003316 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3317 if (Subtarget->inMips16Mode())
3318 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003319 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003320 }
Jack Carter10de0252012-07-02 23:35:23 +00003321 if (VT == MVT::i64 && !HasMips64)
3322 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003323 if (VT == MVT::i64 && HasMips64)
3324 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3325 // This will generate an error message
3326 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003327 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003329 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003330 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3331 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003332 return std::make_pair(0U, &Mips::FGR64RegClass);
3333 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003334 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003335 break;
3336 case 'c': // register suitable for indirect jump
3337 if (VT == MVT::i32)
3338 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3339 assert(VT == MVT::i64 && "Unexpected type.");
3340 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003341 case 'l': // register suitable for indirect jump
3342 if (VT == MVT::i32)
3343 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3344 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003345 case 'x': // register suitable for indirect jump
3346 // Fixme: Not triggering the use of both hi and low
3347 // This will generate an error message
3348 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003349 }
3350 }
3351 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3352}
3353
Eric Christopher50ab0392012-05-07 03:13:32 +00003354/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3355/// vector. If it is invalid, don't add anything to Ops.
3356void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3357 std::string &Constraint,
3358 std::vector<SDValue>&Ops,
3359 SelectionDAG &DAG) const {
3360 SDValue Result(0, 0);
3361
3362 // Only support length 1 constraints for now.
3363 if (Constraint.length() > 1) return;
3364
3365 char ConstraintLetter = Constraint[0];
3366 switch (ConstraintLetter) {
3367 default: break; // This will fall through to the generic implementation
3368 case 'I': // Signed 16 bit constant
3369 // If this fails, the parent routine will give an error
3370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3371 EVT Type = Op.getValueType();
3372 int64_t Val = C->getSExtValue();
3373 if (isInt<16>(Val)) {
3374 Result = DAG.getTargetConstant(Val, Type);
3375 break;
3376 }
3377 }
3378 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003379 case 'J': // integer zero
3380 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3381 EVT Type = Op.getValueType();
3382 int64_t Val = C->getZExtValue();
3383 if (Val == 0) {
3384 Result = DAG.getTargetConstant(0, Type);
3385 break;
3386 }
3387 }
3388 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003389 case 'K': // unsigned 16 bit immediate
3390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3391 EVT Type = Op.getValueType();
3392 uint64_t Val = (uint64_t)C->getZExtValue();
3393 if (isUInt<16>(Val)) {
3394 Result = DAG.getTargetConstant(Val, Type);
3395 break;
3396 }
3397 }
3398 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003399 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3401 EVT Type = Op.getValueType();
3402 int64_t Val = C->getSExtValue();
3403 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3404 Result = DAG.getTargetConstant(Val, Type);
3405 break;
3406 }
3407 }
3408 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003409 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3410 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3411 EVT Type = Op.getValueType();
3412 int64_t Val = C->getSExtValue();
3413 if ((Val >= -65535) && (Val <= -1)) {
3414 Result = DAG.getTargetConstant(Val, Type);
3415 break;
3416 }
3417 }
3418 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003419 case 'O': // signed 15 bit immediate
3420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3421 EVT Type = Op.getValueType();
3422 int64_t Val = C->getSExtValue();
3423 if ((isInt<15>(Val))) {
3424 Result = DAG.getTargetConstant(Val, Type);
3425 break;
3426 }
3427 }
3428 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003429 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3430 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3431 EVT Type = Op.getValueType();
3432 int64_t Val = C->getSExtValue();
3433 if ((Val <= 65535) && (Val >= 1)) {
3434 Result = DAG.getTargetConstant(Val, Type);
3435 break;
3436 }
3437 }
3438 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003439 }
3440
3441 if (Result.getNode()) {
3442 Ops.push_back(Result);
3443 return;
3444 }
3445
3446 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3447}
3448
Dan Gohman6520e202008-10-18 02:06:02 +00003449bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003450MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3451 // No global is ever allowed as a base.
3452 if (AM.BaseGV)
3453 return false;
3454
3455 switch (AM.Scale) {
3456 case 0: // "r+i" or just "i", depending on HasBaseReg.
3457 break;
3458 case 1:
3459 if (!AM.HasBaseReg) // allow "r+i".
3460 break;
3461 return false; // disallow "r+r" or "r+r+i".
3462 default:
3463 return false;
3464 }
3465
3466 return true;
3467}
3468
3469bool
Dan Gohman6520e202008-10-18 02:06:02 +00003470MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3471 // The Mips target isn't yet aware of offsets.
3472 return false;
3473}
Evan Chengeb2f9692009-10-27 19:56:55 +00003474
Akira Hatanakae193b322012-06-13 19:33:32 +00003475EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3476 unsigned SrcAlign, bool IsZeroVal,
3477 bool MemcpyStrSrc,
3478 MachineFunction &MF) const {
3479 if (Subtarget->hasMips64())
3480 return MVT::i64;
3481
3482 return MVT::i32;
3483}
3484
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003485bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3486 if (VT != MVT::f32 && VT != MVT::f64)
3487 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003488 if (Imm.isNegZero())
3489 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003490 return Imm.isZero();
3491}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003492
3493unsigned MipsTargetLowering::getJumpTableEncoding() const {
3494 if (IsN64)
3495 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003496
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003497 return TargetLowering::getJumpTableEncoding();
3498}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003499
3500MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CallConv, bool IsVarArg,
3501 bool IsO32, CCState &Info) : CCInfo(Info) {
3502 UseRegsForByval = true;
3503
3504 if (IsO32) {
3505 RegSize = 4;
3506 NumIntArgRegs = array_lengthof(O32IntRegs);
3507 ReservedArgArea = 16;
3508 IntArgRegs = ShadowRegs = O32IntRegs;
3509 FixedFn = VarFn = CC_MipsO32;
3510 } else {
3511 RegSize = 8;
3512 NumIntArgRegs = array_lengthof(Mips64IntRegs);
3513 ReservedArgArea = 0;
3514 IntArgRegs = Mips64IntRegs;
3515 ShadowRegs = Mips64DPRegs;
3516 FixedFn = CC_MipsN;
3517 VarFn = CC_MipsN_VarArg;
3518 }
3519
3520 if (CallConv == CallingConv::Fast) {
3521 assert(!IsVarArg);
3522 UseRegsForByval = false;
3523 ReservedArgArea = 0;
3524 FixedFn = VarFn = CC_Mips_FastCC;
3525 }
3526
3527 // Pre-allocate reserved argument area.
3528 CCInfo.AllocateStack(ReservedArgArea, 1);
3529}
3530
3531void MipsTargetLowering::MipsCC::
3532analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args) {
3533 unsigned NumOpnds = Args.size();
3534
3535 for (unsigned I = 0; I != NumOpnds; ++I) {
3536 MVT ArgVT = Args[I].VT;
3537 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3538 bool R;
3539
3540 if (ArgFlags.isByVal()) {
3541 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3542 continue;
3543 }
3544
3545 if (Args[I].IsFixed)
3546 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3547 else
3548 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
3549
3550 if (R) {
3551#ifndef NDEBUG
3552 dbgs() << "Call operand #" << I << " has unhandled type "
3553 << EVT(ArgVT).getEVTString();
3554#endif
3555 llvm_unreachable(0);
3556 }
3557 }
3558}
3559
3560void MipsTargetLowering::MipsCC::
3561analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
3562 unsigned NumArgs = Args.size();
3563
3564 for (unsigned I = 0; I != NumArgs; ++I) {
3565 MVT ArgVT = Args[I].VT;
3566 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3567
3568 if (ArgFlags.isByVal()) {
3569 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3570 continue;
3571 }
3572
3573 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
3574 continue;
3575
3576#ifndef NDEBUG
3577 dbgs() << "Formal Arg #" << I << " has unhandled type "
3578 << EVT(ArgVT).getEVTString();
3579#endif
3580 llvm_unreachable(0);
3581 }
3582}
3583
3584void
3585MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3586 MVT LocVT,
3587 CCValAssign::LocInfo LocInfo,
3588 ISD::ArgFlagsTy ArgFlags) {
3589 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3590
3591 struct ByValArgInfo ByVal;
3592 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3593 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3594 RegSize * 2);
3595
3596 if (UseRegsForByval)
3597 allocateRegs(ByVal, ByValSize, Align);
3598
3599 // Allocate space on caller's stack.
3600 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3601 Align);
3602 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3603 LocInfo));
3604 ByValArgs.push_back(ByVal);
3605}
3606
3607void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3608 unsigned ByValSize,
3609 unsigned Align) {
3610 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3611 "Byval argument's size and alignment should be a multiple of"
3612 "RegSize.");
3613
3614 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3615
3616 // If Align > RegSize, the first arg register must be even.
3617 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3618 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3619 ++ByVal.FirstIdx;
3620 }
3621
3622 // Mark the registers allocated.
3623 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3624 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3625 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3626}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003627
3628void MipsTargetLowering::
3629copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3630 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3631 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3632 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3633 MachineFunction &MF = DAG.getMachineFunction();
3634 MachineFrameInfo *MFI = MF.getFrameInfo();
3635 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3636 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3637 int FrameObjOffset;
3638
3639 if (RegAreaSize)
3640 FrameObjOffset = (int)CC.reservedArgArea() -
3641 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3642 else
3643 FrameObjOffset = ByVal.Address;
3644
3645 // Create frame object.
3646 EVT PtrTy = getPointerTy();
3647 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3648 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3649 InVals.push_back(FIN);
3650
3651 if (!ByVal.NumRegs)
3652 return;
3653
3654 // Copy arg registers.
3655 EVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
3656 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3657
3658 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3659 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
3660 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
3661 unsigned Offset = I * CC.regSize();
3662 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3663 DAG.getConstant(Offset, PtrTy));
3664 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3665 StorePtr, MachinePointerInfo(FuncArg, Offset),
3666 false, false, 0);
3667 OutChains.push_back(Store);
3668 }
3669}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003670
3671// Copy byVal arg to registers and stack.
3672void MipsTargetLowering::
3673passByValArg(SDValue Chain, DebugLoc DL,
3674 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
3675 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3676 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3677 const MipsCC &CC, const ByValArgInfo &ByVal,
3678 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3679 unsigned ByValSize = Flags.getByValSize();
3680 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3681 unsigned RegSize = CC.regSize();
3682 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3683 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3684
3685 if (ByVal.NumRegs) {
3686 const uint16_t *ArgRegs = CC.intArgRegs();
3687 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3688 unsigned I = 0;
3689
3690 // Copy words to registers.
3691 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3692 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3693 DAG.getConstant(Offset, PtrTy));
3694 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3695 MachinePointerInfo(), false, false, false,
3696 Alignment);
3697 MemOpChains.push_back(LoadVal.getValue(1));
3698 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3699 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3700 }
3701
3702 // Return if the struct has been fully copied.
3703 if (ByValSize == Offset)
3704 return;
3705
3706 // Copy the remainder of the byval argument with sub-word loads and shifts.
3707 if (LeftoverBytes) {
3708 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3709 "Size of the remainder should be smaller than RegSize.");
3710 SDValue Val;
3711
3712 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3713 Offset < ByValSize; LoadSize /= 2) {
3714 unsigned RemSize = ByValSize - Offset;
3715
3716 if (RemSize < LoadSize)
3717 continue;
3718
3719 // Load subword.
3720 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3721 DAG.getConstant(Offset, PtrTy));
3722 SDValue LoadVal =
3723 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3724 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3725 false, false, Alignment);
3726 MemOpChains.push_back(LoadVal.getValue(1));
3727
3728 // Shift the loaded value.
3729 unsigned Shamt;
3730
3731 if (isLittle)
3732 Shamt = TotalSizeLoaded;
3733 else
3734 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3735
3736 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3737 DAG.getConstant(Shamt, MVT::i32));
3738
3739 if (Val.getNode())
3740 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3741 else
3742 Val = Shift;
3743
3744 Offset += LoadSize;
3745 TotalSizeLoaded += LoadSize;
3746 Alignment = std::min(Alignment, LoadSize);
3747 }
3748
3749 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3750 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3751 return;
3752 }
3753 }
3754
3755 // Copy remainder of byval arg to it with memcpy.
3756 unsigned MemCpySize = ByValSize - Offset;
3757 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3758 DAG.getConstant(Offset, PtrTy));
3759 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3760 DAG.getIntPtrConstant(ByVal.Address));
3761 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3762 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3763 /*isVolatile=*/false, /*AlwaysInline=*/false,
3764 MachinePointerInfo(0), MachinePointerInfo(0));
3765 MemOpChains.push_back(Chain);
3766}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003767
3768void
3769MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3770 const MipsCC &CC, SDValue Chain,
3771 DebugLoc DL, SelectionDAG &DAG) const {
3772 unsigned NumRegs = CC.numIntArgRegs();
3773 const uint16_t *ArgRegs = CC.intArgRegs();
3774 const CCState &CCInfo = CC.getCCInfo();
3775 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3776 unsigned RegSize = CC.regSize();
3777 EVT RegTy = MVT::getIntegerVT(RegSize * 8);
3778 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3779 MachineFunction &MF = DAG.getMachineFunction();
3780 MachineFrameInfo *MFI = MF.getFrameInfo();
3781 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3782
3783 // Offset of the first variable argument from stack pointer.
3784 int VaArgOffset;
3785
3786 if (NumRegs == Idx)
3787 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3788 else
3789 VaArgOffset =
3790 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3791
3792 // Record the frame index of the first variable argument
3793 // which is a value necessary to VASTART.
3794 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3795 MipsFI->setVarArgsFrameIndex(FI);
3796
3797 // Copy the integer registers that have not been used for argument passing
3798 // to the argument register save area. For O32, the save area is allocated
3799 // in the caller's stack frame, while for N32/64, it is allocated in the
3800 // callee's stack frame.
3801 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
3802 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
3803 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3804 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3805 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3806 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3807 MachinePointerInfo(), false, false, 0);
3808 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3809 OutChains.push_back(Store);
3810 }
3811}