Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 23 | def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 24 | def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, |
| 25 | SDTCisVT<1, i32> ]>; |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 26 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 27 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 28 | ]>; |
| 29 | |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 30 | def SDT_PPCvcmp : SDTypeProfile<1, 3, [ |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 31 | SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> |
| 32 | ]>; |
| 33 | |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 34 | def SDT_PPCcondbr : SDTypeProfile<0, 3, [ |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 35 | SDTCisVT<0, i32>, SDTCisVT<2, OtherVT> |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 36 | ]>; |
| 37 | |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 38 | def SDT_PPClbrx : SDTypeProfile<1, 3, [ |
| 39 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 40 | ]>; |
| 41 | def SDT_PPCstbrx : SDTypeProfile<0, 4, [ |
| 42 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 43 | ]>; |
| 44 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 45 | def SDT_PPClarx : SDTypeProfile<1, 1, [ |
| 46 | SDTCisInt<0>, SDTCisPtrTy<1> |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 47 | ]>; |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 48 | def SDT_PPCstcx : SDTypeProfile<0, 2, [ |
| 49 | SDTCisInt<0>, SDTCisPtrTy<1> |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 50 | ]>; |
| 51 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 52 | def SDT_PPCTC_ret : SDTypeProfile<0, 2, [ |
| 53 | SDTCisPtrTy<0>, SDTCisVT<1, i32> |
| 54 | ]>; |
| 55 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 56 | //===----------------------------------------------------------------------===// |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 57 | // PowerPC specific DAG Nodes. |
| 58 | // |
| 59 | |
| 60 | def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>; |
| 61 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 62 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Chris Lattner | c8478d8 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 63 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, |
| 64 | [SDNPHasChain, SDNPMayStore]>; |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 65 | |
Dale Johannesen | 6eaeff2 | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 66 | // This sequence is used for long double->int conversions. It changes the |
| 67 | // bits in the FPSCR which is not modelled. |
| 68 | def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, |
| 69 | [SDNPOutFlag]>; |
| 70 | def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>, |
| 71 | [SDNPInFlag, SDNPOutFlag]>; |
| 72 | def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>, |
| 73 | [SDNPInFlag, SDNPOutFlag]>; |
| 74 | def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, |
| 75 | [SDNPInFlag, SDNPOutFlag]>; |
| 76 | def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3, |
| 77 | [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>, |
| 78 | SDTCisVT<3, f64>]>, |
| 79 | [SDNPInFlag]>; |
| 80 | |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 81 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 82 | // Type constraint for fsel. |
| 83 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 84 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 85 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 86 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 87 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
| 88 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 89 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 90 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 91 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 92 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 93 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 94 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | af8ee84 | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 95 | def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>; |
| 96 | def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>; |
| 97 | def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>; |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 98 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 99 | def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>; |
Chris Lattner | c8478d8 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 100 | def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, |
| 101 | [SDNPHasChain, SDNPMayStore]>; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 102 | |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 103 | // These are target-independent nodes, but have target-specific formats. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 104 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart, |
Evan Cheng | bb7b844 | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 105 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 106 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd, |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 107 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 108 | |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 109 | def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 110 | def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall, |
| 111 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 112 | def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall, |
Chris Lattner | 9a2a497 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 113 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 114 | def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall, |
| 115 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 116 | def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone, |
| 117 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 118 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 119 | def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone, |
| 120 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 9a2a497 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 121 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 122 | def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 123 | [SDNPHasChain, SDNPOptInFlag]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 124 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 125 | def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret, |
| 126 | [SDNPHasChain, SDNPOptInFlag]>; |
| 127 | |
| 128 | def PPCtailcall : SDNode<"PPCISD::TAILCALL", SDT_PPCCall, |
| 129 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 130 | |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 131 | def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; |
| 132 | def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>; |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 133 | |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 134 | def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, |
| 135 | [SDNPHasChain, SDNPOptInFlag]>; |
| 136 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 137 | def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, |
| 138 | [SDNPHasChain, SDNPMayLoad]>; |
Chris Lattner | c8478d8 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 139 | def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, |
| 140 | [SDNPHasChain, SDNPMayStore]>; |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 141 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 142 | // Instructions to support atomic operations |
Evan Cheng | 8608f2e | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 143 | def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx, |
| 144 | [SDNPHasChain, SDNPMayLoad]>; |
| 145 | def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx, |
| 146 | [SDNPHasChain, SDNPMayStore]>; |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 147 | |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 148 | // Instructions to support dynamic alloca. |
| 149 | def SDTDynOp : SDTypeProfile<1, 2, []>; |
| 150 | def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; |
| 151 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 152 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 153 | // PowerPC specific transformation functions and pattern fragments. |
| 154 | // |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 155 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 156 | def SHL32 : SDNodeXForm<imm, [{ |
| 157 | // Transformation function: 31 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 158 | return getI32Imm(31 - N->getZExtValue()); |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 159 | }]>; |
| 160 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 161 | def SRL32 : SDNodeXForm<imm, [{ |
| 162 | // Transformation function: 32 - imm |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 163 | return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0); |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 164 | }]>; |
| 165 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 166 | def LO16 : SDNodeXForm<imm, [{ |
| 167 | // Transformation function: get the low 16 bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 168 | return getI32Imm((unsigned short)N->getZExtValue()); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 169 | }]>; |
| 170 | |
| 171 | def HI16 : SDNodeXForm<imm, [{ |
| 172 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 173 | return getI32Imm((unsigned)N->getZExtValue() >> 16); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 174 | }]>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 175 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 176 | def HA16 : SDNodeXForm<imm, [{ |
| 177 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 178 | signed int Val = N->getZExtValue(); |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 179 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 180 | }]>; |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 181 | def MB : SDNodeXForm<imm, [{ |
| 182 | // Transformation function: get the start bit of a mask |
Duncan Sands | e79f5ef | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 183 | unsigned mb = 0, me; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 184 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 185 | return getI32Imm(mb); |
| 186 | }]>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 187 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 188 | def ME : SDNodeXForm<imm, [{ |
| 189 | // Transformation function: get the end bit of a mask |
Duncan Sands | e79f5ef | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 190 | unsigned mb, me = 0; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 191 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 192 | return getI32Imm(me); |
| 193 | }]>; |
| 194 | def maskimm32 : PatLeaf<(imm), [{ |
| 195 | // maskImm predicate - True if immediate is a run of ones. |
| 196 | unsigned mb, me; |
| 197 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 198 | return isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 199 | else |
| 200 | return false; |
| 201 | }]>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 202 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 203 | def immSExt16 : PatLeaf<(imm), [{ |
| 204 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 205 | // field. Used by instructions like 'addi'. |
Chris Lattner | 7f7b346e | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 206 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 207 | return (int32_t)N->getZExtValue() == (short)N->getZExtValue(); |
Chris Lattner | 7f7b346e | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 208 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 209 | return (int64_t)N->getZExtValue() == (short)N->getZExtValue(); |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 210 | }]>; |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 211 | def immZExt16 : PatLeaf<(imm), [{ |
| 212 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 213 | // field. Used by instructions like 'ori'. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 214 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 215 | }], LO16>; |
| 216 | |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 217 | // imm16Shifted* - These match immediates where the low 16-bits are zero. There |
| 218 | // are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are |
| 219 | // identical in 32-bit mode, but in 64-bit mode, they return true if the |
| 220 | // immediate fits into a sign/zero extended 32-bit immediate (with the low bits |
| 221 | // clear). |
| 222 | def imm16ShiftedZExt : PatLeaf<(imm), [{ |
| 223 | // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the |
| 224 | // immediate are set. Used by instructions like 'xoris'. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 225 | return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0; |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 226 | }], HI16>; |
| 227 | |
| 228 | def imm16ShiftedSExt : PatLeaf<(imm), [{ |
| 229 | // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the |
| 230 | // immediate are set. Used by instructions like 'addis'. Identical to |
| 231 | // imm16ShiftedZExt in 32-bit mode. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 232 | if (N->getZExtValue() & 0xFFFF) return false; |
Chris Lattner | dd58343 | 2006-06-20 21:39:30 +0000 | [diff] [blame] | 233 | if (N->getValueType(0) == MVT::i32) |
| 234 | return true; |
| 235 | // For 64-bit, make sure it is sext right. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 236 | return N->getZExtValue() == (uint64_t)(int)N->getZExtValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 237 | }], HI16>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 238 | |
Chris Lattner | 9c61dcf | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 239 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 240 | //===----------------------------------------------------------------------===// |
| 241 | // PowerPC Flag Definitions. |
| 242 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 243 | class isPPC64 { bit PPC64 = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 244 | class isDOT { |
| 245 | list<Register> Defs = [CR0]; |
| 246 | bit RC = 1; |
| 247 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 248 | |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 249 | class RegConstraint<string C> { |
| 250 | string Constraints = C; |
| 251 | } |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 252 | class NoEncode<string E> { |
| 253 | string DisableEncoding = E; |
| 254 | } |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 255 | |
| 256 | |
| 257 | //===----------------------------------------------------------------------===// |
| 258 | // PowerPC Operand Definitions. |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 259 | |
Chris Lattner | 9c61dcf | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 260 | def s5imm : Operand<i32> { |
| 261 | let PrintMethod = "printS5ImmOperand"; |
| 262 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 263 | def u5imm : Operand<i32> { |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 264 | let PrintMethod = "printU5ImmOperand"; |
| 265 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 266 | def u6imm : Operand<i32> { |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 267 | let PrintMethod = "printU6ImmOperand"; |
| 268 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 269 | def s16imm : Operand<i32> { |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 270 | let PrintMethod = "printS16ImmOperand"; |
| 271 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 272 | def u16imm : Operand<i32> { |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 273 | let PrintMethod = "printU16ImmOperand"; |
| 274 | } |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 275 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 276 | let PrintMethod = "printS16X4ImmOperand"; |
| 277 | } |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 278 | def target : Operand<OtherVT> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 279 | let PrintMethod = "printBranchOperand"; |
| 280 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 281 | def calltarget : Operand<iPTR> { |
Chris Lattner | 3e7f86a | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 282 | let PrintMethod = "printCallOperand"; |
| 283 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 284 | def aaddr : Operand<iPTR> { |
Nate Begeman | 422b0ce | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 285 | let PrintMethod = "printAbsAddrOperand"; |
| 286 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 287 | def piclabel: Operand<iPTR> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 288 | let PrintMethod = "printPICLabel"; |
| 289 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 290 | def symbolHi: Operand<i32> { |
| 291 | let PrintMethod = "printSymbolHi"; |
| 292 | } |
| 293 | def symbolLo: Operand<i32> { |
| 294 | let PrintMethod = "printSymbolLo"; |
| 295 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 296 | def crbitm: Operand<i8> { |
| 297 | let PrintMethod = "printcrbitm"; |
| 298 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 299 | // Address operands |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 300 | def memri : Operand<iPTR> { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 301 | let PrintMethod = "printMemRegImm"; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 302 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 303 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 304 | def memrr : Operand<iPTR> { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 305 | let PrintMethod = "printMemRegReg"; |
Chris Lattner | 66d7ebb | 2006-06-16 21:29:03 +0000 | [diff] [blame] | 306 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 307 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 308 | def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits. |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 309 | let PrintMethod = "printMemRegImmShifted"; |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 310 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 311 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 312 | |
Chris Lattner | 6fc4007 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 313 | // PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg |
Chris Lattner | af53a87 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 314 | // that doesn't matter. |
Evan Cheng | 06aae67 | 2007-07-06 23:22:46 +0000 | [diff] [blame] | 315 | def pred : PredicateOperand<OtherVT, (ops imm, CRRC), |
Nate Begeman | ba8d51c | 2008-02-13 02:58:33 +0000 | [diff] [blame] | 316 | (ops (i32 20), (i32 zero_reg))> { |
Chris Lattner | af53a87 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 317 | let PrintMethod = "printPredicateOperand"; |
| 318 | } |
Chris Lattner | 0638b26 | 2006-11-03 23:53:25 +0000 | [diff] [blame] | 319 | |
Chris Lattner | a613d26 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 320 | // Define PowerPC specific addressing mode. |
Evan Cheng | af9db75 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 321 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>; |
| 322 | def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>; |
| 323 | def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; |
| 324 | def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std" |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 325 | |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 326 | /// This is just the offset part of iaddr, used for preinc. |
| 327 | def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 328 | |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 329 | //===----------------------------------------------------------------------===// |
| 330 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | 6a3bfd9 | 2005-12-20 20:08:53 +0000 | [diff] [blame] | 331 | def FPContractions : Predicate<"!NoExcessFPPrecision">; |
Evan Cheng | 152b7e1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 332 | def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">; |
| 333 | def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 334 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 335 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 336 | //===----------------------------------------------------------------------===// |
| 337 | // PowerPC Instruction Definitions. |
| 338 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 339 | // Pseudo-instructions: |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 340 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 341 | let hasCtrlDep = 1 in { |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 342 | let Defs = [R1], Uses = [R1] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 343 | def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 344 | "${:comment} ADJCALLSTACKDOWN", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 345 | [(callseq_start timm:$amt)]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 346 | def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 347 | "${:comment} ADJCALLSTACKUP", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 348 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 349 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 350 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 351 | def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS), |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 352 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 353 | } |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 354 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 355 | let Defs = [R1], Uses = [R1] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 356 | def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 357 | "${:comment} DYNALLOC $result, $negsize, $fpsi", |
| 358 | [(set GPRC:$result, |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 359 | (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 360 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 361 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 362 | // scheduler into a branch sequence. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 363 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 364 | PPC970_Single = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 365 | def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 366 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 367 | []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 368 | def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 369 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 370 | []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 371 | def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 372 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 373 | []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 374 | def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 375 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 376 | []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 377 | def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 378 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 379 | []>; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 382 | // SPILL_CR - Indicate that we're dumping the CR register, so we'll need to |
| 383 | // scavenge a register for it. |
| 384 | def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F), |
| 385 | "${:comment} SPILL_CR $cond $F", []>; |
| 386 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 387 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 388 | let isReturn = 1, Uses = [LR, RM] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 389 | def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p), |
Chris Lattner | 6fc4007 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 390 | "b${p:cc}lr ${p:reg}", BrB, |
| 391 | [(retflag)]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 392 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 393 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 396 | let Defs = [LR] in |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 397 | def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 398 | PPC970_Unit_BRU; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 399 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 400 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 401 | let isBarrier = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 402 | def B : IForm<18, 0, 0, (outs), (ins target:$dst), |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 403 | "b $dst", BrB, |
| 404 | [(br bb:$dst)]>; |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 405 | } |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 406 | |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 407 | // BCC represents an arbitrary conditional branch on a predicate. |
| 408 | // FIXME: should be able to write a pattern for PPCcondbranch, but can't use |
| 409 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 410 | def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst), |
Chris Lattner | 54e853b | 2006-11-18 00:32:03 +0000 | [diff] [blame] | 411 | "b${cond:cc} ${cond:reg}, $dst" |
| 412 | /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 413 | } |
| 414 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 415 | // Darwin ABI Calls. |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 416 | let isCall = 1, PPC970_Unit = 7, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 417 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 418 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 419 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | be80fc8 | 2006-03-16 22:35:59 +0000 | [diff] [blame] | 420 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 421 | LR,CTR, |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 422 | CR0,CR1,CR5,CR6,CR7, |
| 423 | CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ, |
| 424 | CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in { |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 425 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 426 | let Uses = [RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 427 | def BL_Darwin : IForm<18, 0, 1, |
| 428 | (outs), (ins calltarget:$func, variable_ops), |
| 429 | "bl $func", BrB, []>; // See Pat patterns below. |
| 430 | def BLA_Darwin : IForm<18, 1, 1, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 431 | (outs), (ins aaddr:$func, variable_ops), |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 432 | "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 433 | } |
| 434 | let Uses = [CTR, RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 435 | def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1, |
| 436 | (outs), (ins variable_ops), |
| 437 | "bctrl", BrB, |
| 438 | [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 439 | } |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 442 | // SVR4 ABI Calls. |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 443 | let isCall = 1, PPC970_Unit = 7, |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 444 | // All calls clobber the non-callee saved registers... |
Tilmann Scheller | ffd0200 | 2009-07-03 06:45:56 +0000 | [diff] [blame] | 445 | Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 446 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 447 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
| 448 | LR,CTR, |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 449 | CR0,CR1,CR5,CR6,CR7, |
| 450 | CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ, |
| 451 | CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in { |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 452 | // Convenient aliases for call instructions |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 453 | let Uses = [RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 454 | def BL_SVR4 : IForm<18, 0, 1, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 455 | (outs), (ins calltarget:$func, variable_ops), |
| 456 | "bl $func", BrB, []>; // See Pat patterns below. |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 457 | def BLA_SVR4 : IForm<18, 1, 1, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 458 | (outs), (ins aaddr:$func, variable_ops), |
| 459 | "bla $func", BrB, |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 460 | [(PPCcall_SVR4 (i32 imm:$func))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 461 | } |
| 462 | let Uses = [CTR, RM] in { |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 463 | def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1, |
| 464 | (outs), (ins variable_ops), |
| 465 | "bctrl", BrB, |
| 466 | [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 467 | } |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 468 | } |
| 469 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 470 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 471 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 472 | def TCRETURNdi :Pseudo< (outs), |
| 473 | (ins calltarget:$dst, i32imm:$offset, variable_ops), |
| 474 | "#TC_RETURNd $dst $offset", |
| 475 | []>; |
| 476 | |
| 477 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 478 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 479 | def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops), |
| 480 | "#TC_RETURNa $func $offset", |
| 481 | [(PPCtc_return (i32 imm:$func), imm:$offset)]>; |
| 482 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 483 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 484 | def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops), |
| 485 | "#TC_RETURNr $dst $offset", |
| 486 | []>; |
| 487 | |
| 488 | |
| 489 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 490 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 491 | def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 492 | Requires<[In32BitMode]>; |
| 493 | |
| 494 | |
| 495 | |
| 496 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 497 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 498 | def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
| 499 | "b $dst", BrB, |
| 500 | []>; |
| 501 | |
| 502 | |
| 503 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 504 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 505 | def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst), |
| 506 | "ba $dst", BrB, |
| 507 | []>; |
| 508 | |
| 509 | |
Chris Lattner | 001db45 | 2006-06-06 21:29:23 +0000 | [diff] [blame] | 510 | // DCB* instructions. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 511 | def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 512 | "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, |
| 513 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 514 | def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 515 | "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>, |
| 516 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 517 | def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 518 | "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, |
| 519 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 520 | def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 521 | "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, |
| 522 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 523 | def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 524 | "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>, |
| 525 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 526 | def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 527 | "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>, |
| 528 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 529 | def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 530 | "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, |
| 531 | PPC970_DGroup_Single; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 532 | def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 533 | "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, |
| 534 | PPC970_DGroup_Single; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 535 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 536 | // Atomic operations |
| 537 | let usesCustomDAGSchedInserter = 1 in { |
| 538 | let Uses = [CR0] in { |
Dale Johannesen | 97efa36 | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 539 | def ATOMIC_LOAD_ADD_I8 : Pseudo< |
| 540 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 541 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", |
| 542 | [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 543 | def ATOMIC_LOAD_SUB_I8 : Pseudo< |
| 544 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 545 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", |
| 546 | [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 547 | def ATOMIC_LOAD_AND_I8 : Pseudo< |
| 548 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 549 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", |
| 550 | [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 551 | def ATOMIC_LOAD_OR_I8 : Pseudo< |
| 552 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 553 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", |
| 554 | [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 555 | def ATOMIC_LOAD_XOR_I8 : Pseudo< |
| 556 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 557 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", |
| 558 | [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 559 | def ATOMIC_LOAD_NAND_I8 : Pseudo< |
| 560 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 561 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", |
| 562 | [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>; |
| 563 | def ATOMIC_LOAD_ADD_I16 : Pseudo< |
| 564 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 565 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", |
| 566 | [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>; |
| 567 | def ATOMIC_LOAD_SUB_I16 : Pseudo< |
| 568 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 569 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", |
| 570 | [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>; |
| 571 | def ATOMIC_LOAD_AND_I16 : Pseudo< |
| 572 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 573 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", |
| 574 | [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>; |
| 575 | def ATOMIC_LOAD_OR_I16 : Pseudo< |
| 576 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 577 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", |
| 578 | [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>; |
| 579 | def ATOMIC_LOAD_XOR_I16 : Pseudo< |
| 580 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 581 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", |
| 582 | [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>; |
| 583 | def ATOMIC_LOAD_NAND_I16 : Pseudo< |
| 584 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 585 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", |
| 586 | [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>; |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 587 | def ATOMIC_LOAD_ADD_I32 : Pseudo< |
| 588 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 589 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 590 | [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 591 | def ATOMIC_LOAD_SUB_I32 : Pseudo< |
| 592 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 593 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", |
| 594 | [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>; |
| 595 | def ATOMIC_LOAD_AND_I32 : Pseudo< |
| 596 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 597 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", |
| 598 | [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>; |
| 599 | def ATOMIC_LOAD_OR_I32 : Pseudo< |
| 600 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 601 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", |
| 602 | [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>; |
| 603 | def ATOMIC_LOAD_XOR_I32 : Pseudo< |
| 604 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 605 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", |
| 606 | [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>; |
| 607 | def ATOMIC_LOAD_NAND_I32 : Pseudo< |
| 608 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), |
| 609 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", |
| 610 | [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>; |
| 611 | |
Dale Johannesen | 97efa36 | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 612 | def ATOMIC_CMP_SWAP_I8 : Pseudo< |
| 613 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), |
| 614 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", |
| 615 | [(set GPRC:$dst, |
| 616 | (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>; |
| 617 | def ATOMIC_CMP_SWAP_I16 : Pseudo< |
| 618 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), |
| 619 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", |
| 620 | [(set GPRC:$dst, |
| 621 | (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>; |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 622 | def ATOMIC_CMP_SWAP_I32 : Pseudo< |
| 623 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), |
| 624 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", |
| 625 | [(set GPRC:$dst, |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 626 | (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>; |
Dale Johannesen | bdab93a | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 627 | |
Dale Johannesen | 97efa36 | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 628 | def ATOMIC_SWAP_I8 : Pseudo< |
| 629 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), |
| 630 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", |
| 631 | [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>; |
| 632 | def ATOMIC_SWAP_I16 : Pseudo< |
| 633 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), |
| 634 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", |
| 635 | [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>; |
Dale Johannesen | 140a8bb | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 636 | def ATOMIC_SWAP_I32 : Pseudo< |
| 637 | (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), |
| 638 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", |
| 639 | [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>; |
Dale Johannesen | 5f0cfa2 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 640 | } |
Evan Cheng | 54fc97d | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Evan Cheng | 5330192 | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 643 | // Instructions to support atomic operations |
| 644 | def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src), |
| 645 | "lwarx $rD, $src", LdStLWARX, |
| 646 | [(set GPRC:$rD, (PPClarx xoaddr:$src))]>; |
| 647 | |
| 648 | let Defs = [CR0] in |
| 649 | def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst), |
| 650 | "stwcx. $rS, $dst", LdStSTWCX, |
| 651 | [(PPCstcx GPRC:$rS, xoaddr:$dst)]>, |
| 652 | isDOT; |
| 653 | |
Nate Begeman | 1db3c92 | 2008-08-11 17:36:31 +0000 | [diff] [blame] | 654 | let isBarrier = 1, hasCtrlDep = 1 in |
| 655 | def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>; |
| 656 | |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 657 | //===----------------------------------------------------------------------===// |
| 658 | // PPC32 Load Instructions. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 659 | // |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 660 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 661 | // Unindexed (r+i) Loads. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 662 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 663 | def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 664 | "lbz $rD, $src", LdStGeneral, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 665 | [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 666 | def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 667 | "lha $rD, $src", LdStLHA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 668 | [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 669 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 670 | def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 671 | "lhz $rD, $src", LdStGeneral, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 672 | [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 673 | def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 674 | "lwz $rD, $src", LdStGeneral, |
| 675 | [(set GPRC:$rD, (load iaddr:$src))]>; |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 676 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 677 | def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src), |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 678 | "lfs $rD, $src", LdStLFDU, |
| 679 | [(set F4RC:$rD, (load iaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 680 | def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src), |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 681 | "lfd $rD, $src", LdStLFD, |
| 682 | [(set F8RC:$rD, (load iaddr:$src))]>; |
| 683 | |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 684 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 685 | // Unindexed (r+i) Loads with Update (preinc). |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 686 | let mayLoad = 1 in { |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 687 | def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 688 | "lbzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 689 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 690 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 691 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 692 | def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 693 | "lhau $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 694 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 695 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 696 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 697 | def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 698 | "lhzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 699 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 700 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 701 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 702 | def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 703 | "lwzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 704 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 705 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 706 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 707 | def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 708 | "lfs $rD, $addr", LdStLFDU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 709 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 710 | NoEncode<"$ea_result">; |
| 711 | |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 712 | def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr), |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 713 | "lfd $rD, $addr", LdStLFD, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 714 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 715 | NoEncode<"$ea_result">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 716 | } |
Dan Gohman | 41474ba | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 717 | } |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 718 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 719 | // Indexed (r+r) Loads. |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 720 | // |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 721 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 722 | def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 723 | "lbzx $rD, $src", LdStGeneral, |
| 724 | [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 725 | def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 726 | "lhax $rD, $src", LdStLHA, |
| 727 | [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>, |
| 728 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 729 | def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 730 | "lhzx $rD, $src", LdStGeneral, |
| 731 | [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 732 | def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 733 | "lwzx $rD, $src", LdStGeneral, |
| 734 | [(set GPRC:$rD, (load xaddr:$src))]>; |
| 735 | |
| 736 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 737 | def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 738 | "lhbrx $rD, $src", LdStGeneral, |
| 739 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 740 | def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 741 | "lwbrx $rD, $src", LdStGeneral, |
| 742 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>; |
| 743 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 744 | def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 745 | "lfsx $frD, $src", LdStLFDU, |
| 746 | [(set F4RC:$frD, (load xaddr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 747 | def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 748 | "lfdx $frD, $src", LdStLFDU, |
| 749 | [(set F8RC:$frD, (load xaddr:$src))]>; |
| 750 | } |
| 751 | |
| 752 | //===----------------------------------------------------------------------===// |
| 753 | // PPC32 Store Instructions. |
| 754 | // |
| 755 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 756 | // Unindexed (r+i) Stores. |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 757 | let PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 758 | def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 759 | "stb $rS, $src", LdStGeneral, |
| 760 | [(truncstorei8 GPRC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 761 | def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 762 | "sth $rS, $src", LdStGeneral, |
| 763 | [(truncstorei16 GPRC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 764 | def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 765 | "stw $rS, $src", LdStGeneral, |
| 766 | [(store GPRC:$rS, iaddr:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 767 | def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 768 | "stfs $rS, $dst", LdStUX, |
| 769 | [(store F4RC:$rS, iaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 770 | def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 771 | "stfd $rS, $dst", LdStUX, |
| 772 | [(store F8RC:$rS, iaddr:$dst)]>; |
| 773 | } |
| 774 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 775 | // Unindexed (r+i) Stores with Update (preinc). |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 776 | let PPC970_Unit = 2 in { |
Evan Cheng | d5f181a | 2007-07-20 00:20:46 +0000 | [diff] [blame] | 777 | def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 778 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 779 | "stbu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 780 | [(set ptr_rc:$ea_res, |
| 781 | (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg, |
| 782 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 783 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Evan Cheng | d5f181a | 2007-07-20 00:20:46 +0000 | [diff] [blame] | 784 | def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 785 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 786 | "sthu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 787 | [(set ptr_rc:$ea_res, |
| 788 | (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg, |
| 789 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 790 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Evan Cheng | d5f181a | 2007-07-20 00:20:46 +0000 | [diff] [blame] | 791 | def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 792 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 793 | "stwu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 794 | [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg, |
| 795 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 796 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Evan Cheng | d5f181a | 2007-07-20 00:20:46 +0000 | [diff] [blame] | 797 | def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 798 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 799 | "stfsu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 800 | [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg, |
| 801 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 802 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Evan Cheng | d5f181a | 2007-07-20 00:20:46 +0000 | [diff] [blame] | 803 | def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 804 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 805 | "stfdu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 806 | [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg, |
| 807 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 808 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 809 | } |
| 810 | |
| 811 | |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 812 | // Indexed (r+r) Stores. |
| 813 | // |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 814 | let PPC970_Unit = 2 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 815 | def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 816 | "stbx $rS, $dst", LdStGeneral, |
| 817 | [(truncstorei8 GPRC:$rS, xaddr:$dst)]>, |
| 818 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 819 | def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 820 | "sthx $rS, $dst", LdStGeneral, |
| 821 | [(truncstorei16 GPRC:$rS, xaddr:$dst)]>, |
| 822 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 823 | def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 824 | "stwx $rS, $dst", LdStGeneral, |
| 825 | [(store GPRC:$rS, xaddr:$dst)]>, |
| 826 | PPC970_DGroup_Cracked; |
Chris Lattner | 9c9fbf8 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 827 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 828 | let mayStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 829 | def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 830 | "stwux $rS, $rA, $rB", LdStGeneral, |
| 831 | []>; |
Chris Lattner | c8478d8 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 832 | } |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 833 | def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 834 | "sthbrx $rS, $dst", LdStGeneral, |
| 835 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>, |
| 836 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 837 | def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 838 | "stwbrx $rS, $dst", LdStGeneral, |
| 839 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>, |
| 840 | PPC970_DGroup_Cracked; |
| 841 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 842 | def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 843 | "stfiwx $frS, $dst", LdStUX, |
| 844 | [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>; |
Chris Lattner | c8478d8 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 845 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 846 | def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 847 | "stfsx $frS, $dst", LdStUX, |
| 848 | [(store F4RC:$frS, xaddr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 849 | def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 850 | "stfdx $frS, $dst", LdStUX, |
| 851 | [(store F8RC:$frS, xaddr:$dst)]>; |
| 852 | } |
| 853 | |
Dale Johannesen | f87d6c0 | 2008-08-22 17:20:54 +0000 | [diff] [blame] | 854 | let isBarrier = 1 in |
| 855 | def SYNC : XForm_24_sync<31, 598, (outs), (ins), |
| 856 | "sync", LdStSync, |
| 857 | [(int_ppc_sync)]>; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 858 | |
| 859 | //===----------------------------------------------------------------------===// |
| 860 | // PPC32 Arithmetic Instructions. |
| 861 | // |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 862 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 863 | let PPC970_Unit = 1 in { // FXU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 864 | def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 865 | "addi $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 866 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 867 | def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 868 | "addic $rD, $rA, $imm", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 869 | [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>, |
| 870 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 871 | def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 872 | "addic. $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 873 | []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 874 | def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 875 | "addis $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 876 | [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 877 | def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 878 | "la $rD, $sym($rA)", IntGeneral, |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 879 | [(set GPRC:$rD, (add GPRC:$rA, |
| 880 | (PPClo tglobaladdr:$sym, 0)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 881 | def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 882 | "mulli $rD, $rA, $imm", IntMulLI, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 883 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 884 | def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 885 | "subfic $rD, $rA, $imm", IntGeneral, |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 886 | [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>; |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 887 | |
Chris Lattner | dd41527 | 2008-01-10 05:45:39 +0000 | [diff] [blame] | 888 | let isReMaterializable = 1 in { |
Bill Wendling | 0f940c9 | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 889 | def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm), |
| 890 | "li $rD, $imm", IntGeneral, |
| 891 | [(set GPRC:$rD, immSExt16:$imm)]>; |
| 892 | def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm), |
| 893 | "lis $rD, $imm", IntGeneral, |
| 894 | [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>; |
| 895 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 896 | } |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 897 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 898 | let PPC970_Unit = 1 in { // FXU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 899 | def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 900 | "andi. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 901 | [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>, |
| 902 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 903 | def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 904 | "andis. $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 905 | [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 906 | isDOT; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 907 | def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 908 | "ori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 909 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 910 | def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 911 | "oris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 912 | [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 913 | def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 914 | "xori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 915 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 916 | def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 917 | "xoris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 918 | [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 919 | def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral, |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 920 | []>; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 921 | def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 922 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Evan Cheng | caf778a | 2007-08-01 23:07:38 +0000 | [diff] [blame] | 923 | def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 924 | "cmplwi $dst, $src1, $src2", IntCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 925 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 926 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 927 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 928 | let PPC970_Unit = 1 in { // FXU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 929 | def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 930 | "nand $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 931 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 932 | def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 933 | "and $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 934 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 935 | def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 936 | "andc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 937 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 938 | def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 939 | "or $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 940 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 941 | def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 942 | "nor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 943 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 944 | def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 945 | "orc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 946 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 947 | def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 948 | "eqv $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 949 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 950 | def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 951 | "xor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4e85e64 | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 952 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 953 | def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 954 | "slw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 955 | [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 956 | def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 957 | "srw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 958 | [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 959 | def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 960 | "sraw $rA, $rS, $rB", IntShift, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 961 | [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 962 | } |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 963 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 964 | let PPC970_Unit = 1 in { // FXU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 965 | def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 966 | "srawi $rA, $rS, $SH", IntShift, |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 967 | [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 968 | def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 969 | "cntlzw $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 970 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 971 | def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 972 | "extsb $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 973 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 974 | def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 975 | "extsh $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 976 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 977 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 978 | def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 979 | "cmpw $crD, $rA, $rB", IntCompare>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 980 | def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 981 | "cmplw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 982 | } |
| 983 | let PPC970_Unit = 3 in { // FPU Operations. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 984 | //def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 985 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 986 | def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 987 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 988 | def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 989 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 990 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 991 | let Uses = [RM] in { |
| 992 | def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB), |
| 993 | "fctiwz $frD, $frB", FPGeneral, |
| 994 | [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>; |
| 995 | def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB), |
| 996 | "frsp $frD, $frB", FPGeneral, |
| 997 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
| 998 | def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB), |
| 999 | "fsqrt $frD, $frB", FPSqrt, |
| 1000 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 1001 | def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB), |
| 1002 | "fsqrts $frD, $frB", FPSqrt, |
| 1003 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
| 1004 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1005 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1006 | |
| 1007 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1008 | /// |
| 1009 | /// Note that these are defined as pseudo-ops on the PPC970 because they are |
Chris Lattner | 9d5da1d | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 1010 | /// often coalesced away and we don't want the dispatch group builder to think |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1011 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 1012 | /// sneak into a d-group with a store). |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1013 | def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1014 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1015 | []>, // (set F4RC:$frD, F4RC:$frB) |
| 1016 | PPC970_Unit_Pseudo; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1017 | def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1018 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1019 | []>, // (set F8RC:$frD, F8RC:$frB) |
| 1020 | PPC970_Unit_Pseudo; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1021 | def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1022 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1023 | [(set F8RC:$frD, (fextend F4RC:$frB))]>, |
| 1024 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1025 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1026 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1027 | // These are artificially split into two different forms, for 4/8 byte FP. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1028 | def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1029 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1030 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1031 | def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1032 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1033 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1034 | def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1035 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1036 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1037 | def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1038 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1039 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1040 | def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1041 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1042 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1043 | def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1044 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1045 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1046 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1047 | |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 1048 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1049 | // XL-Form instructions. condition register logical ops. |
| 1050 | // |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1051 | def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1052 | "mcrf $BF, $BFA", BrMCR>, |
| 1053 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1054 | |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 1055 | def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD), |
| 1056 | (ins CRBITRC:$CRA, CRBITRC:$CRB), |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1057 | "creqv $CRD, $CRA, $CRB", BrCR, |
| 1058 | []>; |
| 1059 | |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 1060 | def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD), |
| 1061 | (ins CRBITRC:$CRA, CRBITRC:$CRB), |
| 1062 | "cror $CRD, $CRA, $CRB", BrCR, |
| 1063 | []>; |
| 1064 | |
| 1065 | def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins), |
Chris Lattner | 9f0bc65 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1066 | "creqv $dst, $dst, $dst", BrCR, |
| 1067 | []>; |
| 1068 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1069 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1070 | // |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1071 | let Uses = [CTR] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1072 | def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins), |
| 1073 | "mfctr $rT", SprMFSPR>, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1074 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1075 | } |
| 1076 | let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1077 | def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS), |
| 1078 | "mtctr $rS", SprMTSPR>, |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1079 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1080 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1081 | |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1082 | let Defs = [LR] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1083 | def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS), |
| 1084 | "mtlr $rS", SprMTSPR>, |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1085 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1086 | } |
| 1087 | let Uses = [LR] in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1088 | def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins), |
| 1089 | "mflr $rT", SprMFSPR>, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1090 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | 639076f | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1091 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1092 | |
| 1093 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like |
| 1094 | // a GPR on the PPC970. As such, copies in and out have the same performance |
| 1095 | // characteristics as an OR instruction. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1096 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS), |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1097 | "mtspr 256, $rS", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 1098 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1099 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins), |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1100 | "mfspr $rT, 256", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 1101 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1102 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1103 | def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1104 | "mtcrf $FXM, $rS", BrMCRX>, |
| 1105 | PPC970_MicroCode, PPC970_Unit_CRU; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1106 | // FIXME: this Uses all the CR registers. Marking it as such is |
| 1107 | // necessary for DeadMachineInstructionElim to do the right thing. |
| 1108 | // However, marking it also exposes PR 2964, and causes crashes in |
| 1109 | // the Local RA because it doesn't like this sequence: |
| 1110 | // vreg = MCRF CR0 |
| 1111 | // MFCR <kill of whatever preg got assigned to vreg> |
| 1112 | // For now DeadMachineInstructionElim is turned off, so don't do the marking. |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1113 | def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>, |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 1114 | PPC970_MicroCode, PPC970_Unit_CRU; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1115 | def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1116 | "mfcr $rT, $FXM", SprMFCR>, |
| 1117 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1118 | |
Dale Johannesen | 6eaeff2 | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 1119 | // Instructions to manipulate FPSCR. Only long double handling uses these. |
| 1120 | // FPSCR is not modelled; we use the SDNode Flag to keep things in order. |
| 1121 | |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1122 | let Uses = [RM], Defs = [RM] in { |
| 1123 | def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM), |
| 1124 | "mtfsb0 $FM", IntMTFSB0, |
| 1125 | [(PPCmtfsb0 (i32 imm:$FM))]>, |
| 1126 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1127 | def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM), |
| 1128 | "mtfsb1 $FM", IntMTFSB0, |
| 1129 | [(PPCmtfsb1 (i32 imm:$FM))]>, |
| 1130 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1131 | // MTFSF does not actually produce an FP result. We pretend it copies |
| 1132 | // input reg B to the output. If we didn't do this it would look like the |
| 1133 | // instruction had no outputs (because we aren't modelling the FPSCR) and |
| 1134 | // it would be deleted. |
| 1135 | def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA), |
| 1136 | (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB), |
| 1137 | "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0, |
| 1138 | [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM), |
| 1139 | F8RC:$rT, F8RC:$FRB))]>, |
| 1140 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1141 | } |
| 1142 | let Uses = [RM] in { |
| 1143 | def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins), |
| 1144 | "mffs $rT", IntMFFS, |
| 1145 | [(set F8RC:$rT, (PPCmffs))]>, |
| 1146 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1147 | def FADDrtz: AForm_2<63, 21, |
| 1148 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), |
| 1149 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
| 1150 | [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>, |
| 1151 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1152 | } |
| 1153 | |
Dale Johannesen | 6eaeff2 | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 1154 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1155 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1156 | |
| 1157 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 1158 | // |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1159 | def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1160 | "add $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 1161 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1162 | def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1163 | "addc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1164 | [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>, |
| 1165 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1166 | def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1167 | "adde $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1168 | [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1169 | def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1170 | "divw $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1171 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1172 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1173 | def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1174 | "divwu $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1175 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1176 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1177 | def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1178 | "mulhw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 1179 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1180 | def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1181 | "mulhwu $rT, $rA, $rB", IntMulHWU, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 1182 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1183 | def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1184 | "mullw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 1185 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1186 | def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1187 | "subf $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 1188 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1189 | def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1190 | "subfc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1191 | [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>, |
| 1192 | PPC970_DGroup_Cracked; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1193 | def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1194 | "subfe $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1195 | [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1196 | def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1197 | "addme $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1198 | [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1199 | def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1200 | "addze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1201 | [(set GPRC:$rT, (adde GPRC:$rA, 0))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1202 | def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1203 | "neg $rT, $rA", IntGeneral, |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 1204 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1205 | def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA), |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1206 | "subfme $rT, $rA", IntGeneral, |
| 1207 | [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1208 | def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1209 | "subfze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1210 | [(set GPRC:$rT, (sube 0, GPRC:$rA))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1211 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1212 | |
| 1213 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 1214 | // this type. |
| 1215 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1216 | let PPC970_Unit = 3 in { // FPU Operations. |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1217 | let Uses = [RM] in { |
| 1218 | def FMADD : AForm_1<63, 29, |
| 1219 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 1220 | "fmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
| 1221 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 1222 | F8RC:$FRB))]>, |
| 1223 | Requires<[FPContractions]>; |
| 1224 | def FMADDS : AForm_1<59, 29, |
| 1225 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 1226 | "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 1227 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 1228 | F4RC:$FRB))]>, |
| 1229 | Requires<[FPContractions]>; |
| 1230 | def FMSUB : AForm_1<63, 28, |
| 1231 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 1232 | "fmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
| 1233 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 1234 | F8RC:$FRB))]>, |
| 1235 | Requires<[FPContractions]>; |
| 1236 | def FMSUBS : AForm_1<59, 28, |
| 1237 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 1238 | "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 1239 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 1240 | F4RC:$FRB))]>, |
| 1241 | Requires<[FPContractions]>; |
| 1242 | def FNMADD : AForm_1<63, 31, |
| 1243 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 1244 | "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
| 1245 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
| 1246 | F8RC:$FRB)))]>, |
| 1247 | Requires<[FPContractions]>; |
| 1248 | def FNMADDS : AForm_1<59, 31, |
| 1249 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 1250 | "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 1251 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
| 1252 | F4RC:$FRB)))]>, |
| 1253 | Requires<[FPContractions]>; |
| 1254 | def FNMSUB : AForm_1<63, 30, |
| 1255 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
| 1256 | "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
| 1257 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
| 1258 | F8RC:$FRB)))]>, |
| 1259 | Requires<[FPContractions]>; |
| 1260 | def FNMSUBS : AForm_1<59, 30, |
| 1261 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
| 1262 | "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 1263 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
| 1264 | F4RC:$FRB)))]>, |
| 1265 | Requires<[FPContractions]>; |
| 1266 | } |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 1267 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 1268 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 1269 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 1270 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 1271 | def FSELD : AForm_1<63, 23, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1272 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1273 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 1274 | [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 1275 | def FSELS : AForm_1<63, 23, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1276 | (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1277 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 1278 | [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>; |
Dale Johannesen | b384ab9 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1279 | let Uses = [RM] in { |
| 1280 | def FADD : AForm_2<63, 21, |
| 1281 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), |
| 1282 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
| 1283 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
| 1284 | def FADDS : AForm_2<59, 21, |
| 1285 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB), |
| 1286 | "fadds $FRT, $FRA, $FRB", FPGeneral, |
| 1287 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
| 1288 | def FDIV : AForm_2<63, 18, |
| 1289 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), |
| 1290 | "fdiv $FRT, $FRA, $FRB", FPDivD, |
| 1291 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
| 1292 | def FDIVS : AForm_2<59, 18, |
| 1293 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB), |
| 1294 | "fdivs $FRT, $FRA, $FRB", FPDivS, |
| 1295 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
| 1296 | def FMUL : AForm_3<63, 25, |
| 1297 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), |
| 1298 | "fmul $FRT, $FRA, $FRB", FPFused, |
| 1299 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
| 1300 | def FMULS : AForm_3<59, 25, |
| 1301 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB), |
| 1302 | "fmuls $FRT, $FRA, $FRB", FPGeneral, |
| 1303 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
| 1304 | def FSUB : AForm_2<63, 20, |
| 1305 | (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), |
| 1306 | "fsub $FRT, $FRA, $FRB", FPGeneral, |
| 1307 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
| 1308 | def FSUBS : AForm_2<59, 20, |
| 1309 | (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB), |
| 1310 | "fsubs $FRT, $FRA, $FRB", FPGeneral, |
| 1311 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
| 1312 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1313 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1314 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1315 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1316 | // M-Form instructions. rotate and mask instructions. |
| 1317 | // |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1318 | let isCommutable = 1 in { |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 1319 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1320 | def RLWIMI : MForm_2<20, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1321 | (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1322 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1323 | []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">, |
| 1324 | NoEncode<"$rSi">; |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 1325 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1326 | def RLWINM : MForm_2<21, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1327 | (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1328 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1329 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1330 | def RLWINMo : MForm_2<21, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1331 | (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1332 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1333 | []>, isDOT, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1334 | def RLWNM : MForm_2<23, |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1335 | (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1336 | "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1337 | []>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1338 | } |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1339 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1340 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1341 | //===----------------------------------------------------------------------===// |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1342 | // DWARF Pseudo Instructions |
| 1343 | // |
| 1344 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1345 | def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1346 | "${:comment} .loc $file, $line, $col", |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1347 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1348 | (i32 imm:$file))]>; |
| 1349 | |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1350 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1351 | // PowerPC Instruction Patterns |
| 1352 | // |
| 1353 | |
Chris Lattner | 30e21a4 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 1354 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 1355 | def : Pat<(i32 imm:$imm), |
| 1356 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 91da862 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 1357 | |
| 1358 | // Implement the 'not' operation with the NOR instruction. |
| 1359 | def NOT : Pat<(not GPRC:$in), |
| 1360 | (NOR GPRC:$in, GPRC:$in)>; |
| 1361 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1362 | // ADD an arbitrary immediate. |
| 1363 | def : Pat<(add GPRC:$in, imm:$imm), |
| 1364 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 1365 | // OR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1366 | def : Pat<(or GPRC:$in, imm:$imm), |
| 1367 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1368 | // XOR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1369 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 1370 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1371 | // SUBFIC |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 1372 | def : Pat<(sub immSExt16:$imm, GPRC:$in), |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1373 | (SUBFIC GPRC:$in, imm:$imm)>; |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1374 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1375 | // SHL/SRL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1376 | def : Pat<(shl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1377 | (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1378 | def : Pat<(srl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1379 | (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1380 | |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 1381 | // ROTL |
| 1382 | def : Pat<(rotl GPRC:$in, GPRC:$sh), |
| 1383 | (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>; |
| 1384 | def : Pat<(rotl GPRC:$in, (i32 imm:$imm)), |
| 1385 | (RLWINM GPRC:$in, imm:$imm, 0, 31)>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1386 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 1387 | // RLWNM |
| 1388 | def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm), |
| 1389 | (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; |
| 1390 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1391 | // Calls |
Tilmann Scheller | 2a9ddfb | 2009-07-03 06:47:08 +0000 | [diff] [blame] | 1392 | def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)), |
| 1393 | (BL_Darwin tglobaladdr:$dst)>; |
| 1394 | def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)), |
| 1395 | (BL_Darwin texternalsym:$dst)>; |
| 1396 | def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)), |
| 1397 | (BL_SVR4 tglobaladdr:$dst)>; |
| 1398 | def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)), |
| 1399 | (BL_SVR4 texternalsym:$dst)>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1400 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1401 | |
| 1402 | def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm), |
| 1403 | (TCRETURNdi tglobaladdr:$dst, imm:$imm)>; |
| 1404 | |
| 1405 | def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm), |
| 1406 | (TCRETURNdi texternalsym:$dst, imm:$imm)>; |
| 1407 | |
| 1408 | def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm), |
| 1409 | (TCRETURNri CTRRC:$dst, imm:$imm)>; |
| 1410 | |
| 1411 | |
| 1412 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1413 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | d717b19 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 1414 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 1415 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 1416 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 1417 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1418 | def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; |
| 1419 | def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1420 | def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)), |
| 1421 | (ADDIS GPRC:$in, tglobaladdr:$g)>; |
Nate Begeman | 28a6b02 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 1422 | def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)), |
| 1423 | (ADDIS GPRC:$in, tconstpool:$g)>; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1424 | def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)), |
| 1425 | (ADDIS GPRC:$in, tjumptable:$g)>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1426 | |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 1427 | // Fused negative multiply subtract, alternate pattern |
| 1428 | def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)), |
| 1429 | (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>, |
| 1430 | Requires<[FPContractions]>; |
| 1431 | def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)), |
| 1432 | (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>, |
| 1433 | Requires<[FPContractions]>; |
| 1434 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 1435 | // Standard shifts. These are represented separately from the real shifts above |
| 1436 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 1437 | // amounts. |
| 1438 | def : Pat<(sra GPRC:$rS, GPRC:$rB), |
| 1439 | (SRAW GPRC:$rS, GPRC:$rB)>; |
| 1440 | def : Pat<(srl GPRC:$rS, GPRC:$rB), |
| 1441 | (SRW GPRC:$rS, GPRC:$rB)>; |
| 1442 | def : Pat<(shl GPRC:$rS, GPRC:$rB), |
| 1443 | (SLW GPRC:$rS, GPRC:$rB)>; |
| 1444 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1445 | def : Pat<(zextloadi1 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1446 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1447 | def : Pat<(zextloadi1 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1448 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1449 | def : Pat<(extloadi1 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1450 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1451 | def : Pat<(extloadi1 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1452 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1453 | def : Pat<(extloadi8 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1454 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1455 | def : Pat<(extloadi8 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1456 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1457 | def : Pat<(extloadi16 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1458 | (LHZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1459 | def : Pat<(extloadi16 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1460 | (LHZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1461 | def : Pat<(extloadf32 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1462 | (FMRSD (LFS iaddr:$src))>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1463 | def : Pat<(extloadf32 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1464 | (FMRSD (LFSX xaddr:$src))>; |
| 1465 | |
Dale Johannesen | f87d6c0 | 2008-08-22 17:20:54 +0000 | [diff] [blame] | 1466 | // Memory barriers |
| 1467 | def : Pat<(membarrier (i32 imm:$ll), |
| 1468 | (i32 imm:$ls), |
| 1469 | (i32 imm:$sl), |
| 1470 | (i32 imm:$ss), |
| 1471 | (i32 imm:$device)), |
| 1472 | (SYNC)>; |
| 1473 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 1474 | include "PPCInstrAltivec.td" |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1475 | include "PPCInstr64Bit.td" |