blob: 7af59a2ecaf76690f178c6f306aa67d1f1698fe5 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Chris Lattnerd9989382006-07-10 20:56:58 +000038def SDT_PPClbrx : SDTypeProfile<1, 3, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
40]>;
41def SDT_PPCstbrx : SDTypeProfile<0, 4, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Chris Lattner51269842006-03-01 05:50:56 +000056//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000057// PowerPC specific DAG Nodes.
58//
59
60def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
61def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
62def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000063def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
64 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000065
Dale Johannesen6eaeff22007-10-10 01:01:31 +000066// This sequence is used for long double->int conversions. It changes the
67// bits in the FPSCR which is not modelled.
68def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
69 [SDNPOutFlag]>;
70def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
71 [SDNPInFlag, SDNPOutFlag]>;
72def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
77 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
78 SDTCisVT<3, f64>]>,
79 [SDNPInFlag]>;
80
Chris Lattner9c73f092005-10-25 20:55:47 +000081def PPCfsel : SDNode<"PPCISD::FSEL",
82 // Type constraint for fsel.
83 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
84 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000085
Nate Begeman993aeb22005-12-13 22:55:22 +000086def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
87def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
88def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
89def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000090
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000091def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000092
Chris Lattner4172b102005-12-06 02:10:38 +000093// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
94// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000095def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
96def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
97def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +000098
Chris Lattnerecfe55e2006-03-22 05:30:33 +000099def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000100def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
101 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102
Chris Lattner937a79d2005-12-04 19:01:59 +0000103// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000104def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000105 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000106def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000108
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000109def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000110def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
111 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
112def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000113 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000114def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
115 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000118
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000119def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
120 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000121
Chris Lattner48be23c2008-01-15 22:02:54 +0000122def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000123 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000124
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000125def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
126 [SDNPHasChain, SDNPOptInFlag]>;
127
128def PPCtailcall : SDNode<"PPCISD::TAILCALL", SDT_PPCCall,
129 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
130
Chris Lattnera17b1552006-03-31 05:13:27 +0000131def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
132def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000133
Chris Lattner90564f22006-04-18 17:59:36 +0000134def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
135 [SDNPHasChain, SDNPOptInFlag]>;
136
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000137def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
138 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000139def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
140 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000141
Evan Cheng53301922008-07-12 02:23:19 +0000142// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000143def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
144 [SDNPHasChain, SDNPMayLoad]>;
145def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
146 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000147
Jim Laskey2f616bf2006-11-16 22:43:37 +0000148// Instructions to support dynamic alloca.
149def SDTDynOp : SDTypeProfile<1, 2, []>;
150def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
151
Chris Lattner47f01f12005-09-08 19:50:41 +0000152//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000153// PowerPC specific transformation functions and pattern fragments.
154//
Nate Begeman8d948322005-10-19 01:12:32 +0000155
Nate Begeman2d5aff72005-10-19 18:42:01 +0000156def SHL32 : SDNodeXForm<imm, [{
157 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000158 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000159}]>;
160
Nate Begeman2d5aff72005-10-19 18:42:01 +0000161def SRL32 : SDNodeXForm<imm, [{
162 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000164}]>;
165
Chris Lattner2eb25172005-09-09 00:39:56 +0000166def LO16 : SDNodeXForm<imm, [{
167 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000168 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000169}]>;
170
171def HI16 : SDNodeXForm<imm, [{
172 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000174}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000175
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000176def HA16 : SDNodeXForm<imm, [{
177 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000179 return getI32Imm((Val - (signed short)Val) >> 16);
180}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000181def MB : SDNodeXForm<imm, [{
182 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000183 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000185 return getI32Imm(mb);
186}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000187
Nate Begemanf42f1332006-09-22 05:01:56 +0000188def ME : SDNodeXForm<imm, [{
189 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000190 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000191 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000192 return getI32Imm(me);
193}]>;
194def maskimm32 : PatLeaf<(imm), [{
195 // maskImm predicate - True if immediate is a run of ones.
196 unsigned mb, me;
197 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000199 else
200 return false;
201}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000202
Chris Lattner3e63ead2005-09-08 17:33:10 +0000203def immSExt16 : PatLeaf<(imm), [{
204 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
205 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000206 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000208 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000210}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000211def immZExt16 : PatLeaf<(imm), [{
212 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
213 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000215}], LO16>;
216
Chris Lattner0ea70b22006-06-20 22:34:10 +0000217// imm16Shifted* - These match immediates where the low 16-bits are zero. There
218// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
219// identical in 32-bit mode, but in 64-bit mode, they return true if the
220// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
221// clear).
222def imm16ShiftedZExt : PatLeaf<(imm), [{
223 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
224 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000226}], HI16>;
227
228def imm16ShiftedSExt : PatLeaf<(imm), [{
229 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
230 // immediate are set. Used by instructions like 'addis'. Identical to
231 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000232 if (N->getZExtValue() & 0xFFFF) return false;
Chris Lattnerdd583432006-06-20 21:39:30 +0000233 if (N->getValueType(0) == MVT::i32)
234 return true;
235 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000237}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000238
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000239
Chris Lattner47f01f12005-09-08 19:50:41 +0000240//===----------------------------------------------------------------------===//
241// PowerPC Flag Definitions.
242
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000243class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000244class isDOT {
245 list<Register> Defs = [CR0];
246 bit RC = 1;
247}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000248
Chris Lattner302bf9c2006-11-08 02:13:12 +0000249class RegConstraint<string C> {
250 string Constraints = C;
251}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000252class NoEncode<string E> {
253 string DisableEncoding = E;
254}
Chris Lattner47f01f12005-09-08 19:50:41 +0000255
256
257//===----------------------------------------------------------------------===//
258// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000259
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000260def s5imm : Operand<i32> {
261 let PrintMethod = "printS5ImmOperand";
262}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000263def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000264 let PrintMethod = "printU5ImmOperand";
265}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000266def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000267 let PrintMethod = "printU6ImmOperand";
268}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000269def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000270 let PrintMethod = "printS16ImmOperand";
271}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000272def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000273 let PrintMethod = "printU16ImmOperand";
274}
Chris Lattner841d12d2005-10-18 16:51:22 +0000275def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
276 let PrintMethod = "printS16X4ImmOperand";
277}
Chris Lattner1e484782005-12-04 18:42:54 +0000278def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000279 let PrintMethod = "printBranchOperand";
280}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000281def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000282 let PrintMethod = "printCallOperand";
283}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000284def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000285 let PrintMethod = "printAbsAddrOperand";
286}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000287def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000288 let PrintMethod = "printPICLabel";
289}
Nate Begemaned428532004-09-04 05:00:00 +0000290def symbolHi: Operand<i32> {
291 let PrintMethod = "printSymbolHi";
292}
293def symbolLo: Operand<i32> {
294 let PrintMethod = "printSymbolLo";
295}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000296def crbitm: Operand<i8> {
297 let PrintMethod = "printcrbitm";
298}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000299// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000300def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000301 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000302 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000303}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000304def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000305 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000306 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000307}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000308def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000309 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000310 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000311}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000312
Chris Lattner6fc40072006-11-04 05:42:48 +0000313// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000314// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000315def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000316 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000317 let PrintMethod = "printPredicateOperand";
318}
Chris Lattner0638b262006-11-03 23:53:25 +0000319
Chris Lattnera613d262006-01-12 02:05:36 +0000320// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000321def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
322def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
323def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
324def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000325
Chris Lattner74531e42006-11-16 00:41:37 +0000326/// This is just the offset part of iaddr, used for preinc.
327def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000328
Evan Cheng8c75ef92005-12-14 22:07:12 +0000329//===----------------------------------------------------------------------===//
330// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000331def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000332def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
333def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000334
Chris Lattner6a5339b2006-11-14 18:44:47 +0000335
Chris Lattner47f01f12005-09-08 19:50:41 +0000336//===----------------------------------------------------------------------===//
337// PowerPC Instruction Definitions.
338
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000339// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000340
Chris Lattner88d211f2006-03-12 09:13:49 +0000341let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000342let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000344 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000345 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000346def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000347 "${:comment} ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000348 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000349}
Chris Lattner1877ec92006-03-13 21:52:10 +0000350
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000352 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000353}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000354
Evan Cheng071a2792007-09-11 19:55:27 +0000355let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000357 "${:comment} DYNALLOC $result, $negsize, $fpsi",
358 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000359 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000360
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000361// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
362// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000363let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
364 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000365 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000366 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
367 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000368 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000369 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
370 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000371 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000372 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
373 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000374 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000375 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
376 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000377 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000378 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
379 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000380}
381
Bill Wendling7194aaf2008-03-03 22:19:16 +0000382// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
383// scavenge a register for it.
384def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
385 "${:comment} SPILL_CR $cond $F", []>;
386
Evan Chengffbacca2007-07-21 00:34:19 +0000387let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000388 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000390 "b${p:cc}lr ${p:reg}", BrB,
391 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000392 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000393 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000394}
395
Chris Lattner7a823bd2005-02-15 20:26:49 +0000396let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000397 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000398 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000399
Evan Chengffbacca2007-07-21 00:34:19 +0000400let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000401 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000402 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000403 "b $dst", BrB,
404 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000405 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000406
Chris Lattner18258c62006-11-17 22:37:34 +0000407 // BCC represents an arbitrary conditional branch on a predicate.
408 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
409 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000410 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000411 "b${cond:cc} ${cond:reg}, $dst"
412 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000413}
414
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000415// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000416let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000417 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000418 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
419 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000420 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000421 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000422 CR0,CR1,CR5,CR6,CR7,
423 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
424 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000425 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000426 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000427 def BL_Darwin : IForm<18, 0, 1,
428 (outs), (ins calltarget:$func, variable_ops),
429 "bl $func", BrB, []>; // See Pat patterns below.
430 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000431 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000432 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000433 }
434 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
436 (outs), (ins variable_ops),
437 "bctrl", BrB,
438 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000439 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000440}
441
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000442// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000443let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000444 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000445 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
446 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000447 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
448 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000449 CR0,CR1,CR5,CR6,CR7,
450 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
451 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000452 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000453 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000454 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000455 (outs), (ins calltarget:$func, variable_ops),
456 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000457 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000458 (outs), (ins aaddr:$func, variable_ops),
459 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000460 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000461 }
462 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000463 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
464 (outs), (ins variable_ops),
465 "bctrl", BrB,
466 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000467 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000468}
469
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000470
Dale Johannesenb384ab92008-10-29 18:26:45 +0000471let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000472def TCRETURNdi :Pseudo< (outs),
473 (ins calltarget:$dst, i32imm:$offset, variable_ops),
474 "#TC_RETURNd $dst $offset",
475 []>;
476
477
Dale Johannesenb384ab92008-10-29 18:26:45 +0000478let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000479def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
480 "#TC_RETURNa $func $offset",
481 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
482
Dale Johannesenb384ab92008-10-29 18:26:45 +0000483let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000484def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
485 "#TC_RETURNr $dst $offset",
486 []>;
487
488
489let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000490 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000491def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
492 Requires<[In32BitMode]>;
493
494
495
496let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000497 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000498def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
499 "b $dst", BrB,
500 []>;
501
502
503let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000504 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000505def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
506 "ba $dst", BrB,
507 []>;
508
509
Chris Lattner001db452006-06-06 21:29:23 +0000510// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000511def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000512 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
513 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000514def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000515 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
516 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000517def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000518 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
519 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000520def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000521 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
522 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000523def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000524 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
525 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000527 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
528 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000530 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
531 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000533 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
534 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000535
Evan Cheng53301922008-07-12 02:23:19 +0000536// Atomic operations
537let usesCustomDAGSchedInserter = 1 in {
538 let Uses = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000539 def ATOMIC_LOAD_ADD_I8 : Pseudo<
540 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
541 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
542 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
543 def ATOMIC_LOAD_SUB_I8 : Pseudo<
544 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
545 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
546 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
547 def ATOMIC_LOAD_AND_I8 : Pseudo<
548 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
549 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
550 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
551 def ATOMIC_LOAD_OR_I8 : Pseudo<
552 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
553 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
554 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
555 def ATOMIC_LOAD_XOR_I8 : Pseudo<
556 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
557 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
558 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
559 def ATOMIC_LOAD_NAND_I8 : Pseudo<
560 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
561 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
562 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
563 def ATOMIC_LOAD_ADD_I16 : Pseudo<
564 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
565 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
566 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
567 def ATOMIC_LOAD_SUB_I16 : Pseudo<
568 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
569 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
570 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
571 def ATOMIC_LOAD_AND_I16 : Pseudo<
572 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
573 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
574 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
575 def ATOMIC_LOAD_OR_I16 : Pseudo<
576 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
577 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
578 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
579 def ATOMIC_LOAD_XOR_I16 : Pseudo<
580 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
581 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
582 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
583 def ATOMIC_LOAD_NAND_I16 : Pseudo<
584 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
585 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
586 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000587 def ATOMIC_LOAD_ADD_I32 : Pseudo<
588 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
589 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000590 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000591 def ATOMIC_LOAD_SUB_I32 : Pseudo<
592 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
593 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
594 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
595 def ATOMIC_LOAD_AND_I32 : Pseudo<
596 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
597 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
598 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
599 def ATOMIC_LOAD_OR_I32 : Pseudo<
600 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
601 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
602 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
603 def ATOMIC_LOAD_XOR_I32 : Pseudo<
604 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
605 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
606 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
607 def ATOMIC_LOAD_NAND_I32 : Pseudo<
608 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
609 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
610 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
611
Dale Johannesen97efa362008-08-28 17:53:09 +0000612 def ATOMIC_CMP_SWAP_I8 : Pseudo<
613 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
614 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
615 [(set GPRC:$dst,
616 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
617 def ATOMIC_CMP_SWAP_I16 : Pseudo<
618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
619 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
620 [(set GPRC:$dst,
621 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000622 def ATOMIC_CMP_SWAP_I32 : Pseudo<
623 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
624 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
625 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000626 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000627
Dale Johannesen97efa362008-08-28 17:53:09 +0000628 def ATOMIC_SWAP_I8 : Pseudo<
629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
630 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
631 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
632 def ATOMIC_SWAP_I16 : Pseudo<
633 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
634 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
635 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000636 def ATOMIC_SWAP_I32 : Pseudo<
637 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
638 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
639 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000640 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000641}
642
Evan Cheng53301922008-07-12 02:23:19 +0000643// Instructions to support atomic operations
644def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
645 "lwarx $rD, $src", LdStLWARX,
646 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
647
648let Defs = [CR0] in
649def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
650 "stwcx. $rS, $dst", LdStSTWCX,
651 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
652 isDOT;
653
Nate Begeman1db3c922008-08-11 17:36:31 +0000654let isBarrier = 1, hasCtrlDep = 1 in
655def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
656
Chris Lattner26e552b2006-11-14 19:19:53 +0000657//===----------------------------------------------------------------------===//
658// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000659//
Chris Lattner26e552b2006-11-14 19:19:53 +0000660
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000661// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000662let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000664 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000665 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000666def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000667 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000668 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000669 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000670def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000671 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000672 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000673def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000674 "lwz $rD, $src", LdStGeneral,
675 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000676
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000678 "lfs $rD, $src", LdStLFDU,
679 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000680def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000681 "lfd $rD, $src", LdStLFD,
682 [(set F8RC:$rD, (load iaddr:$src))]>;
683
Chris Lattner4eab7142006-11-10 02:08:47 +0000684
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000685// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000686let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000687def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000688 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000689 []>, RegConstraint<"$addr.reg = $ea_result">,
690 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000691
Evan Chengcaf778a2007-08-01 23:07:38 +0000692def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000693 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000694 []>, RegConstraint<"$addr.reg = $ea_result">,
695 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000696
Evan Chengcaf778a2007-08-01 23:07:38 +0000697def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000698 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000699 []>, RegConstraint<"$addr.reg = $ea_result">,
700 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000701
Evan Chengcaf778a2007-08-01 23:07:38 +0000702def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000703 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000704 []>, RegConstraint<"$addr.reg = $ea_result">,
705 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000706
Evan Chengcaf778a2007-08-01 23:07:38 +0000707def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000708 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000709 []>, RegConstraint<"$addr.reg = $ea_result">,
710 NoEncode<"$ea_result">;
711
Evan Chengcaf778a2007-08-01 23:07:38 +0000712def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000713 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000714 []>, RegConstraint<"$addr.reg = $ea_result">,
715 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000716}
Dan Gohman41474ba2008-12-03 02:30:17 +0000717}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000718
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000719// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000720//
Dan Gohman15511cf2008-12-03 18:15:48 +0000721let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000723 "lbzx $rD, $src", LdStGeneral,
724 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000726 "lhax $rD, $src", LdStLHA,
727 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
728 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000730 "lhzx $rD, $src", LdStGeneral,
731 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000733 "lwzx $rD, $src", LdStGeneral,
734 [(set GPRC:$rD, (load xaddr:$src))]>;
735
736
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000738 "lhbrx $rD, $src", LdStGeneral,
739 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000740def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000741 "lwbrx $rD, $src", LdStGeneral,
742 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
743
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000745 "lfsx $frD, $src", LdStLFDU,
746 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000747def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000748 "lfdx $frD, $src", LdStLFDU,
749 [(set F8RC:$frD, (load xaddr:$src))]>;
750}
751
752//===----------------------------------------------------------------------===//
753// PPC32 Store Instructions.
754//
755
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000756// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000757let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000759 "stb $rS, $src", LdStGeneral,
760 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000761def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000762 "sth $rS, $src", LdStGeneral,
763 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000764def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000765 "stw $rS, $src", LdStGeneral,
766 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000767def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000768 "stfs $rS, $dst", LdStUX,
769 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000770def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000771 "stfd $rS, $dst", LdStUX,
772 [(store F8RC:$rS, iaddr:$dst)]>;
773}
774
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000775// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000776let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000777def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000778 symbolLo:$ptroff, ptr_rc:$ptrreg),
779 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000780 [(set ptr_rc:$ea_res,
781 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
782 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000783 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000784def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000785 symbolLo:$ptroff, ptr_rc:$ptrreg),
786 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000787 [(set ptr_rc:$ea_res,
788 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
789 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000790 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000791def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000792 symbolLo:$ptroff, ptr_rc:$ptrreg),
793 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000794 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
795 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000796 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000797def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000798 symbolLo:$ptroff, ptr_rc:$ptrreg),
799 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000800 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
801 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000802 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000803def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000804 symbolLo:$ptroff, ptr_rc:$ptrreg),
805 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000806 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
807 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000808 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000809}
810
811
Chris Lattner26e552b2006-11-14 19:19:53 +0000812// Indexed (r+r) Stores.
813//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000814let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000816 "stbx $rS, $dst", LdStGeneral,
817 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
818 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 "sthx $rS, $dst", LdStGeneral,
821 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
822 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000824 "stwx $rS, $dst", LdStGeneral,
825 [(store GPRC:$rS, xaddr:$dst)]>,
826 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000827
Chris Lattner2e48a702008-01-06 08:36:04 +0000828let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000830 "stwux $rS, $rA, $rB", LdStGeneral,
831 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000832}
Evan Cheng64d80e32007-07-19 01:14:50 +0000833def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000834 "sthbrx $rS, $dst", LdStGeneral,
835 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
836 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000837def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000838 "stwbrx $rS, $dst", LdStGeneral,
839 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
840 PPC970_DGroup_Cracked;
841
Evan Cheng64d80e32007-07-19 01:14:50 +0000842def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000843 "stfiwx $frS, $dst", LdStUX,
844 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000845
Evan Cheng64d80e32007-07-19 01:14:50 +0000846def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000847 "stfsx $frS, $dst", LdStUX,
848 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000850 "stfdx $frS, $dst", LdStUX,
851 [(store F8RC:$frS, xaddr:$dst)]>;
852}
853
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000854let isBarrier = 1 in
855def SYNC : XForm_24_sync<31, 598, (outs), (ins),
856 "sync", LdStSync,
857 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000858
859//===----------------------------------------------------------------------===//
860// PPC32 Arithmetic Instructions.
861//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000862
Chris Lattner88d211f2006-03-12 09:13:49 +0000863let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000866 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000868 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000869 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
870 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000871def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000872 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000873 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000874def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000876 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000878 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000879 [(set GPRC:$rD, (add GPRC:$rA,
880 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000882 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000883 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000886 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendling0f940c92007-12-07 21:42:31 +0000887
Chris Lattnerdd415272008-01-10 05:45:39 +0000888let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000889 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
890 "li $rD, $imm", IntGeneral,
891 [(set GPRC:$rD, immSExt16:$imm)]>;
892 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
893 "lis $rD, $imm", IntGeneral,
894 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
895}
Chris Lattner88d211f2006-03-12 09:13:49 +0000896}
Chris Lattner26e552b2006-11-14 19:19:53 +0000897
Chris Lattner88d211f2006-03-12 09:13:49 +0000898let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000899def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000900 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000901 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
902 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000903def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000904 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000905 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000906 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000908 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000909 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000911 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000912 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000913def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000914 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000915 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000916def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000918 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000919def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000920 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000921def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000922 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000923def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000925}
Nate Begemaned428532004-09-04 05:00:00 +0000926
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000927
Chris Lattner88d211f2006-03-12 09:13:49 +0000928let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000931 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000934 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000935def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000937 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000938def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000939 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000940 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000943 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000944def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000946 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000948 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000949 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000950def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000952 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000953def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000955 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000956def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000957 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000958 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000959def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000960 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000961 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000962}
Chris Lattner26e552b2006-11-14 19:19:53 +0000963
Chris Lattner88d211f2006-03-12 09:13:49 +0000964let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000965def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000966 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000967 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000968def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000969 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000970 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000972 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000973 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000974def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000975 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000976 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000977
Evan Cheng64d80e32007-07-19 01:14:50 +0000978def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000979 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000980def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000981 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000982}
983let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000984//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000985// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000986def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000987 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000988def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000989 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000990
Dale Johannesenb384ab92008-10-29 18:26:45 +0000991let Uses = [RM] in {
992 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
993 "fctiwz $frD, $frB", FPGeneral,
994 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
995 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
996 "frsp $frD, $frB", FPGeneral,
997 [(set F4RC:$frD, (fround F8RC:$frB))]>;
998 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
999 "fsqrt $frD, $frB", FPSqrt,
1000 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1001 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1002 "fsqrts $frD, $frB", FPSqrt,
1003 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1004 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001005}
Chris Lattner919c0322005-10-01 01:35:02 +00001006
1007/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +00001008///
1009/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001010/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001011/// that they will fill slots (which could cause the load of a LSU reject to
1012/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001014 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001015 []>, // (set F4RC:$frD, F4RC:$frB)
1016 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +00001017def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001018 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001019 []>, // (set F8RC:$frD, F8RC:$frB)
1020 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +00001021def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001022 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001023 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
1024 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001025
Chris Lattner88d211f2006-03-12 09:13:49 +00001026let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001027// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001028def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001029 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001030 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001033 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001034def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001035 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001036 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001037def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001038 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001039 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001040def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001041 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001042 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001043def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001044 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001045 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001046}
Chris Lattner919c0322005-10-01 01:35:02 +00001047
Nate Begeman6b3dc552004-08-29 22:45:13 +00001048
Nate Begeman07aada82004-08-30 02:28:06 +00001049// XL-Form instructions. condition register logical ops.
1050//
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001052 "mcrf $BF, $BFA", BrMCR>,
1053 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001054
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001055def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1056 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001057 "creqv $CRD, $CRA, $CRB", BrCR,
1058 []>;
1059
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001060def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1061 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1062 "cror $CRD, $CRA, $CRB", BrCR,
1063 []>;
1064
1065def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001066 "creqv $dst, $dst, $dst", BrCR,
1067 []>;
1068
Chris Lattner88d211f2006-03-12 09:13:49 +00001069// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001070//
Dale Johannesen639076f2008-10-23 20:41:28 +00001071let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001072def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1073 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001074 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001075}
1076let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001077def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1078 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001079 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001080}
Chris Lattner1877ec92006-03-13 21:52:10 +00001081
Dale Johannesen639076f2008-10-23 20:41:28 +00001082let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001083def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1084 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001085 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001086}
1087let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1089 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001090 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001091}
Chris Lattner1877ec92006-03-13 21:52:10 +00001092
1093// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1094// a GPR on the PPC970. As such, copies in and out have the same performance
1095// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001096def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001097 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001098 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001099def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001100 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001101 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001102
Evan Cheng64d80e32007-07-19 01:14:50 +00001103def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001104 "mtcrf $FXM, $rS", BrMCRX>,
1105 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001106// FIXME: this Uses all the CR registers. Marking it as such is
1107// necessary for DeadMachineInstructionElim to do the right thing.
1108// However, marking it also exposes PR 2964, and causes crashes in
1109// the Local RA because it doesn't like this sequence:
1110// vreg = MCRF CR0
1111// MFCR <kill of whatever preg got assigned to vreg>
1112// For now DeadMachineInstructionElim is turned off, so don't do the marking.
Evan Cheng64d80e32007-07-19 01:14:50 +00001113def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001114 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001115def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001116 "mfcr $rT, $FXM", SprMFCR>,
1117 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001118
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001119// Instructions to manipulate FPSCR. Only long double handling uses these.
1120// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1121
Dale Johannesenb384ab92008-10-29 18:26:45 +00001122let Uses = [RM], Defs = [RM] in {
1123 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1124 "mtfsb0 $FM", IntMTFSB0,
1125 [(PPCmtfsb0 (i32 imm:$FM))]>,
1126 PPC970_DGroup_Single, PPC970_Unit_FPU;
1127 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1128 "mtfsb1 $FM", IntMTFSB0,
1129 [(PPCmtfsb1 (i32 imm:$FM))]>,
1130 PPC970_DGroup_Single, PPC970_Unit_FPU;
1131 // MTFSF does not actually produce an FP result. We pretend it copies
1132 // input reg B to the output. If we didn't do this it would look like the
1133 // instruction had no outputs (because we aren't modelling the FPSCR) and
1134 // it would be deleted.
1135 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1136 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1137 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1138 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1139 F8RC:$rT, F8RC:$FRB))]>,
1140 PPC970_DGroup_Single, PPC970_Unit_FPU;
1141}
1142let Uses = [RM] in {
1143 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1144 "mffs $rT", IntMFFS,
1145 [(set F8RC:$rT, (PPCmffs))]>,
1146 PPC970_DGroup_Single, PPC970_Unit_FPU;
1147 def FADDrtz: AForm_2<63, 21,
1148 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1149 "fadd $FRT, $FRA, $FRB", FPGeneral,
1150 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1151 PPC970_DGroup_Single, PPC970_Unit_FPU;
1152}
1153
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001154
Chris Lattner88d211f2006-03-12 09:13:49 +00001155let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001156
1157// XO-Form instructions. Arithmetic instructions that can set overflow bit
1158//
Evan Cheng64d80e32007-07-19 01:14:50 +00001159def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001160 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001161 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001163 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001164 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1165 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001166def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001167 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001168 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001169def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001170 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001171 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001172 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001173def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001174 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001175 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001176 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001177def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001178 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001179 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001180def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001181 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001182 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001183def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001184 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001185 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001186def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001187 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001188 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001189def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001190 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001191 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1192 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001193def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001194 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001195 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001196def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001197 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001198 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001199def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001200 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001201 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001202def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001203 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +00001204 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001205def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001206 "subfme $rT, $rA", IntGeneral,
1207 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001208def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001209 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001210 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001211}
Nate Begeman07aada82004-08-30 02:28:06 +00001212
1213// A-Form instructions. Most of the instructions executed in the FPU are of
1214// this type.
1215//
Chris Lattner88d211f2006-03-12 09:13:49 +00001216let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001217let Uses = [RM] in {
1218 def FMADD : AForm_1<63, 29,
1219 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1220 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1221 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1222 F8RC:$FRB))]>,
1223 Requires<[FPContractions]>;
1224 def FMADDS : AForm_1<59, 29,
1225 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1226 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1227 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1228 F4RC:$FRB))]>,
1229 Requires<[FPContractions]>;
1230 def FMSUB : AForm_1<63, 28,
1231 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1232 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1233 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1234 F8RC:$FRB))]>,
1235 Requires<[FPContractions]>;
1236 def FMSUBS : AForm_1<59, 28,
1237 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1238 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1239 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1240 F4RC:$FRB))]>,
1241 Requires<[FPContractions]>;
1242 def FNMADD : AForm_1<63, 31,
1243 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1244 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1245 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1246 F8RC:$FRB)))]>,
1247 Requires<[FPContractions]>;
1248 def FNMADDS : AForm_1<59, 31,
1249 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1250 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1251 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1252 F4RC:$FRB)))]>,
1253 Requires<[FPContractions]>;
1254 def FNMSUB : AForm_1<63, 30,
1255 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1256 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1257 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1258 F8RC:$FRB)))]>,
1259 Requires<[FPContractions]>;
1260 def FNMSUBS : AForm_1<59, 30,
1261 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1262 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1263 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1264 F4RC:$FRB)))]>,
1265 Requires<[FPContractions]>;
1266}
Chris Lattner43f07a42005-10-02 07:07:49 +00001267// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1268// having 4 of these, force the comparison to always be an 8-byte double (code
1269// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001270// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001271def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001272 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001273 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001274 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001275def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001276 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001277 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001278 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001279let Uses = [RM] in {
1280 def FADD : AForm_2<63, 21,
1281 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1282 "fadd $FRT, $FRA, $FRB", FPGeneral,
1283 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1284 def FADDS : AForm_2<59, 21,
1285 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1286 "fadds $FRT, $FRA, $FRB", FPGeneral,
1287 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1288 def FDIV : AForm_2<63, 18,
1289 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1290 "fdiv $FRT, $FRA, $FRB", FPDivD,
1291 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1292 def FDIVS : AForm_2<59, 18,
1293 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1294 "fdivs $FRT, $FRA, $FRB", FPDivS,
1295 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1296 def FMUL : AForm_3<63, 25,
1297 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1298 "fmul $FRT, $FRA, $FRB", FPFused,
1299 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1300 def FMULS : AForm_3<59, 25,
1301 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1302 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1303 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1304 def FSUB : AForm_2<63, 20,
1305 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1306 "fsub $FRT, $FRA, $FRB", FPGeneral,
1307 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1308 def FSUBS : AForm_2<59, 20,
1309 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1310 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1311 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1312 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001313}
Nate Begeman07aada82004-08-30 02:28:06 +00001314
Chris Lattner88d211f2006-03-12 09:13:49 +00001315let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001316// M-Form instructions. rotate and mask instructions.
1317//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001318let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001319// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001320def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001321 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001322 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001323 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1324 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001325}
Chris Lattner14522e32005-04-19 05:21:30 +00001326def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001327 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001328 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001329 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001330def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001331 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001332 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001333 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001334def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001335 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001336 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001337 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001338}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001339
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001340
Chris Lattner2eb25172005-09-09 00:39:56 +00001341//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001342// DWARF Pseudo Instructions
1343//
1344
Evan Cheng64d80e32007-07-19 01:14:50 +00001345def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001346 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001347 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001348 (i32 imm:$file))]>;
1349
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001350//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001351// PowerPC Instruction Patterns
1352//
1353
Chris Lattner30e21a42005-09-26 22:20:16 +00001354// Arbitrary immediate support. Implement in terms of LIS/ORI.
1355def : Pat<(i32 imm:$imm),
1356 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001357
1358// Implement the 'not' operation with the NOR instruction.
1359def NOT : Pat<(not GPRC:$in),
1360 (NOR GPRC:$in, GPRC:$in)>;
1361
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001362// ADD an arbitrary immediate.
1363def : Pat<(add GPRC:$in, imm:$imm),
1364 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1365// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001366def : Pat<(or GPRC:$in, imm:$imm),
1367 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001368// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001369def : Pat<(xor GPRC:$in, imm:$imm),
1370 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001371// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001372def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001373 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001374
Chris Lattner956f43c2006-06-16 20:22:01 +00001375// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001376def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001377 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001378def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001379 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001380
Nate Begeman35ef9132006-01-11 21:21:00 +00001381// ROTL
1382def : Pat<(rotl GPRC:$in, GPRC:$sh),
1383 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1384def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1385 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001386
Nate Begemanf42f1332006-09-22 05:01:56 +00001387// RLWNM
1388def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1389 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1390
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001391// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001392def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1393 (BL_Darwin tglobaladdr:$dst)>;
1394def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1395 (BL_Darwin texternalsym:$dst)>;
1396def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1397 (BL_SVR4 tglobaladdr:$dst)>;
1398def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1399 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001400
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001401
1402def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1403 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1404
1405def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1406 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1407
1408def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1409 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1410
1411
1412
Chris Lattner860e8862005-11-17 07:30:41 +00001413// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001414def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1415def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1416def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1417def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001418def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1419def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001420def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1421 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001422def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1423 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001424def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1425 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001426
Nate Begemana07da922005-12-14 22:54:33 +00001427// Fused negative multiply subtract, alternate pattern
1428def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1429 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1430 Requires<[FPContractions]>;
1431def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1432 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1433 Requires<[FPContractions]>;
1434
Chris Lattner4172b102005-12-06 02:10:38 +00001435// Standard shifts. These are represented separately from the real shifts above
1436// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1437// amounts.
1438def : Pat<(sra GPRC:$rS, GPRC:$rB),
1439 (SRAW GPRC:$rS, GPRC:$rB)>;
1440def : Pat<(srl GPRC:$rS, GPRC:$rB),
1441 (SRW GPRC:$rS, GPRC:$rB)>;
1442def : Pat<(shl GPRC:$rS, GPRC:$rB),
1443 (SLW GPRC:$rS, GPRC:$rB)>;
1444
Evan Cheng466685d2006-10-09 20:57:25 +00001445def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001446 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001447def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001448 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001449def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001450 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001451def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001452 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001453def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001454 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001455def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001456 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001457def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001458 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001459def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001460 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001461def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001462 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001463def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001464 (FMRSD (LFSX xaddr:$src))>;
1465
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001466// Memory barriers
1467def : Pat<(membarrier (i32 imm:$ll),
1468 (i32 imm:$ls),
1469 (i32 imm:$sl),
1470 (i32 imm:$ss),
1471 (i32 imm:$device)),
1472 (SYNC)>;
1473
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001474include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001475include "PPCInstr64Bit.td"