blob: de0d66124b18f602f6ceef96c98242284b6cdb1b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
377 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
378 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
379 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topperc9099502012-04-20 06:31:50 +0000381 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
382 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
383 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
384 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000387 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
389 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
390 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000399 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Hal Finkel8cc34742012-08-04 14:10:46 +0000401 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000402 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000403 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
404 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000405
Eli Friedman4db5aca2011-08-29 18:23:02 +0000406 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
408
Duncan Sands03228082008-11-23 15:47:28 +0000409 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000410 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000411
Evan Cheng769951f2012-07-02 22:39:56 +0000412 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::X3);
415 setExceptionSelectorRegister(PPC::X4);
416 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000417 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000418 setExceptionPointerRegister(PPC::R3);
419 setExceptionSelectorRegister(PPC::R4);
420 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000421
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000422 // We have target-specific dag combine patterns for the following nodes:
423 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000424 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000425 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000426 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000427
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000429 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000430 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
432 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000433 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
434 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000435 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
436 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
437 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
438 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
439 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000440 }
441
Hal Finkelc6129162011-10-17 18:53:03 +0000442 setMinFunctionAlignment(2);
443 if (PPCSubTarget.isDarwin())
444 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000445
Evan Cheng769951f2012-07-02 22:39:56 +0000446 if (isPPC64 && Subtarget->isJITCodeModel())
447 // Temporary workaround for the inability of PPC64 JIT to handle jump
448 // tables.
449 setSupportJumpTables(false);
450
Eli Friedman26689ac2011-08-03 21:06:02 +0000451 setInsertFencesForAtomic(true);
452
Hal Finkel768c65f2011-11-22 16:21:04 +0000453 setSchedulingPreference(Sched::Hybrid);
454
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000455 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000456
457 // The Freescale cores does better with aggressive inlining of memcpy and
458 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
459 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
460 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
461 maxStoresPerMemset = 32;
462 maxStoresPerMemsetOptSize = 16;
463 maxStoresPerMemcpy = 32;
464 maxStoresPerMemcpyOptSize = 8;
465 maxStoresPerMemmove = 32;
466 maxStoresPerMemmoveOptSize = 8;
467
468 setPrefFunctionAlignment(4);
469 benefitFromCodePlacementOpt = true;
470 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000471}
472
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
474/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000475unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000476 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000477 // Darwin passes everything on 4 byte boundary.
478 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
479 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000480
481 // 16byte and wider vectors are passed on 16byte boundary.
482 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
483 if (VTy->getBitWidth() >= 128)
484 return 16;
485
486 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
487 if (PPCSubTarget.isPPC64())
488 return 8;
489
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000490 return 4;
491}
492
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000493const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
494 switch (Opcode) {
495 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000496 case PPCISD::FSEL: return "PPCISD::FSEL";
497 case PPCISD::FCFID: return "PPCISD::FCFID";
498 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
499 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
500 case PPCISD::STFIWX: return "PPCISD::STFIWX";
501 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
502 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
503 case PPCISD::VPERM: return "PPCISD::VPERM";
504 case PPCISD::Hi: return "PPCISD::Hi";
505 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000506 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000507 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
508 case PPCISD::LOAD: return "PPCISD::LOAD";
509 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
511 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
512 case PPCISD::SRL: return "PPCISD::SRL";
513 case PPCISD::SRA: return "PPCISD::SRA";
514 case PPCISD::SHL: return "PPCISD::SHL";
515 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
516 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000517 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000518 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000519 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000521 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000522 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
523 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
525 case PPCISD::MFCR: return "PPCISD::MFCR";
526 case PPCISD::VCMP: return "PPCISD::VCMP";
527 case PPCISD::VCMPo: return "PPCISD::VCMPo";
528 case PPCISD::LBRX: return "PPCISD::LBRX";
529 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000530 case PPCISD::LARX: return "PPCISD::LARX";
531 case PPCISD::STCX: return "PPCISD::STCX";
532 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
533 case PPCISD::MFFS: return "PPCISD::MFFS";
534 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
535 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
536 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
537 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000539 case PPCISD::CR6SET: return "PPCISD::CR6SET";
540 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000541 }
542}
543
Duncan Sands28b77e92011-09-06 19:07:46 +0000544EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000545 if (!VT.isVector())
546 return MVT::i32;
547 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000548}
549
Chris Lattner1a635d62006-04-14 06:01:58 +0000550//===----------------------------------------------------------------------===//
551// Node matching predicates, for use by the tblgen matching code.
552//===----------------------------------------------------------------------===//
553
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000554/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000555static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000556 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000557 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000558 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000559 // Maybe this has already been legalized into the constant pool?
560 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000561 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000562 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000563 }
564 return false;
565}
566
Chris Lattnerddb739e2006-04-06 17:23:16 +0000567/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
568/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000569static bool isConstantOrUndef(int Op, int Val) {
570 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000571}
572
573/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
574/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000575bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576 if (!isUnary) {
577 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000579 return false;
580 } else {
581 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
583 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000584 return false;
585 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000587}
588
589/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
590/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000591bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 if (!isUnary) {
593 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
595 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return false;
597 } else {
598 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
600 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
601 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
602 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 return false;
604 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000605 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000606}
607
Chris Lattnercaad1632006-04-06 22:02:42 +0000608/// isVMerge - Common function, used to match vmrg* shuffles.
609///
Nate Begeman9008ca62009-04-27 18:41:29 +0000610static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000611 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000614 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
615 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000616
Chris Lattner116cc482006-04-06 21:11:54 +0000617 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
618 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000620 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000622 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000623 return false;
624 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000626}
627
628/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
629/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000630bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000632 if (!isUnary)
633 return isVMerge(N, UnitSize, 8, 24);
634 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000635}
636
637/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
638/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000639bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000641 if (!isUnary)
642 return isVMerge(N, UnitSize, 0, 16);
643 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000644}
645
646
Chris Lattnerd0608e12006-04-06 18:26:28 +0000647/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
648/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 "PPC only supports shuffles by bytes!");
652
653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
Chris Lattnerd0608e12006-04-06 18:26:28 +0000655 // Find the first non-undef value in the shuffle mask.
656 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000658 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000659
Chris Lattnerd0608e12006-04-06 18:26:28 +0000660 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000663 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000665 if (ShiftAmt < i) return -1;
666 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000667
Chris Lattnerf24380e2006-04-06 22:28:36 +0000668 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000670 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000672 return -1;
673 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000675 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000677 return -1;
678 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 return ShiftAmt;
680}
Chris Lattneref819f82006-03-20 06:33:01 +0000681
682/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
683/// specifies a splat of a single element that is suitable for input to
684/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000685bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000687 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner88a99ef2006-03-20 06:37:44 +0000689 // This is a splat operation if each element of the permute is the same, and
690 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 // FIXME: Handle UNDEF elements too!
694 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 // Check that the indices are consecutive, in the case of a multi-byte element
698 // splatted with a v16i8 mask.
699 for (unsigned i = 1; i != EltSize; ++i)
700 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000705 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000708 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000710}
711
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000712/// isAllNegativeZeroVector - Returns true if all elements of build_vector
713/// are -0.0.
714bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
716
717 APInt APVal, APUndef;
718 unsigned BitSize;
719 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Dale Johannesen1e608812009-11-13 01:45:18 +0000721 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000723 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000724
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000725 return false;
726}
727
Chris Lattneref819f82006-03-20 06:33:01 +0000728/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
729/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000730unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
732 assert(isSplatShuffleMask(SVOp, EltSize));
733 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000734}
735
Chris Lattnere87192a2006-04-12 17:37:20 +0000736/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000737/// by using a vspltis[bhw] instruction of the specified element size, return
738/// the constant being splatted. The ByteSize field indicates the number of
739/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000740SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
741 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000742
743 // If ByteSize of the splat is bigger than the element size of the
744 // build_vector, then we have a case where we are checking for a splat where
745 // multiple elements of the buildvector are folded together into a single
746 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
747 unsigned EltSize = 16/N->getNumOperands();
748 if (EltSize < ByteSize) {
749 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Chris Lattner79d9a882006-04-08 07:14:26 +0000753 // See if all of the elements in the buildvector agree across.
754 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
755 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
756 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000757 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000758
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
762 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Chris Lattner79d9a882006-04-08 07:14:26 +0000766 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
767 // either constant or undef values that are identical for each chunk. See
768 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000769
Chris Lattner79d9a882006-04-08 07:14:26 +0000770 // Check to see if all of the leading entries are either 0 or -1. If
771 // neither, then this won't fit into the immediate field.
772 bool LeadingZero = true;
773 bool LeadingOnes = true;
774 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000775 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner79d9a882006-04-08 07:14:26 +0000777 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
778 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
779 }
780 // Finally, check the least significant entry.
781 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000782 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000787 }
788 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000791 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000792 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000794 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000795
Dan Gohman475871a2008-07-27 21:46:04 +0000796 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000797 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 // Check to see if this buildvec has a single non-undef value in its elements.
800 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
801 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000803 OpVal = N->getOperand(i);
804 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000805 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Eli Friedman1a8229b2009-05-24 02:03:36 +0000810 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000811 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000816 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817 }
818
819 // If the splat value is larger than the element value, then we can never do
820 // this splat. The only case that we could fit the replicated bits into our
821 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000822 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // If the element value is larger than the splat value, cut it in half and
825 // check to see if the two halves are equal. Continue doing this until we
826 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
827 while (ValSizeInBytes > ByteSize) {
828 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000829
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000830 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000831 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
832 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000833 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000834 }
835
836 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000837 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000839 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000840 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841
Chris Lattner140a58f2006-04-08 06:46:53 +0000842 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000843 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000845 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000846}
847
Chris Lattner1a635d62006-04-14 06:01:58 +0000848//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849// Addressing Mode Selection
850//===----------------------------------------------------------------------===//
851
852/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
853/// or 64-bit immediate, and if the value can be accurately represented as a
854/// sign extension from a 16-bit value. If so, this returns true and the
855/// immediate.
856static bool isIntS16Immediate(SDNode *N, short &Imm) {
857 if (N->getOpcode() != ISD::Constant)
858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000860 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000864 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000865}
Dan Gohman475871a2008-07-27 21:46:04 +0000866static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000867 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868}
869
870
871/// SelectAddressRegReg - Given the specified addressed, check to see if it
872/// can be represented as an indexed [r+r] operation. Returns false if it
873/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000874bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
875 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000876 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 short imm = 0;
878 if (N.getOpcode() == ISD::ADD) {
879 if (isIntS16Immediate(N.getOperand(1), imm))
880 return false; // r+i
881 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
882 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 Base = N.getOperand(0);
885 Index = N.getOperand(1);
886 return true;
887 } else if (N.getOpcode() == ISD::OR) {
888 if (isIntS16Immediate(N.getOperand(1), imm))
889 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this is an or of disjoint bitfields, we can codegen this as an add
892 // (for better address arithmetic) if the LHS and RHS of the OR are provably
893 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000894 APInt LHSKnownZero, LHSKnownOne;
895 APInt RHSKnownZero, RHSKnownOne;
896 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000897 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 if (LHSKnownZero.getBoolValue()) {
900 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000901 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 // If all of the bits are known zero on the LHS or RHS, the add won't
903 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000904 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 Base = N.getOperand(0);
906 Index = N.getOperand(1);
907 return true;
908 }
909 }
910 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 return false;
913}
914
915/// Returns true if the address N can be represented by a base register plus
916/// a signed 16-bit displacement [r+imm], and if it is not better
917/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000918bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000919 SDValue &Base,
920 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000921 // FIXME dl should come from parent load or store, not from address
922 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 // If this can be more profitably realized as r+r, fail.
924 if (SelectAddressRegReg(N, Disp, Base, DAG))
925 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 if (N.getOpcode() == ISD::ADD) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
932 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
933 } else {
934 Base = N.getOperand(0);
935 }
936 return true; // [r+i]
937 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
938 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000939 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 && "Cannot handle constant offsets yet!");
941 Disp = N.getOperand(1).getOperand(0); // The global address.
942 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000943 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 Disp.getOpcode() == ISD::TargetConstantPool ||
945 Disp.getOpcode() == ISD::TargetJumpTable);
946 Base = N.getOperand(0);
947 return true; // [&g+r]
948 }
949 } else if (N.getOpcode() == ISD::OR) {
950 short imm = 0;
951 if (isIntS16Immediate(N.getOperand(1), imm)) {
952 // If this is an or of disjoint bitfields, we can codegen this as an add
953 // (for better address arithmetic) if the LHS and RHS of the OR are
954 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000955 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000956 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000957
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000958 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 // If all of the bits are known zero on the LHS or RHS, the add won't
960 // carry.
961 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 return true;
964 }
965 }
966 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
967 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 // If this address fits entirely in a 16-bit sext immediate field, codegen
970 // this as "d, 0"
971 short Imm;
972 if (isIntS16Immediate(CN, Imm)) {
973 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000974 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
975 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 return true;
977 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000978
979 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
982 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000983
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
988 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000989 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 return true;
991 }
992 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 Disp = DAG.getTargetConstant(0, getPointerTy());
995 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
996 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
997 else
998 Base = N;
999 return true; // [r+0]
1000}
1001
1002/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1003/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001004bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1005 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001006 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // Check to see if we can easily represent this as an [r+r] address. This
1008 // will fail if it thinks that the address is more profitably represented as
1009 // reg+imm, e.g. where imm = 0.
1010 if (SelectAddressRegReg(N, Base, Index, DAG))
1011 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If the operand is an addition, always emit this as [r+r], since this is
1014 // better (for code size, and execution, as the memop does the add for free)
1015 // than emitting an explicit add.
1016 if (N.getOpcode() == ISD::ADD) {
1017 Base = N.getOperand(0);
1018 Index = N.getOperand(1);
1019 return true;
1020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001023 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1024 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 Index = N;
1026 return true;
1027}
1028
1029/// SelectAddressRegImmShift - Returns true if the address N can be
1030/// represented by a base register plus a signed 14-bit displacement
1031/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001032bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1033 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001034 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001035 // FIXME dl should come from the parent load or store, not the address
1036 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If this can be more profitably realized as r+r, fail.
1038 if (SelectAddressRegReg(N, Disp, Base, DAG))
1039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 if (N.getOpcode() == ISD::ADD) {
1042 short imm = 0;
1043 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001044 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1046 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1047 } else {
1048 Base = N.getOperand(0);
1049 }
1050 return true; // [r+i]
1051 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1052 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001053 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 && "Cannot handle constant offsets yet!");
1055 Disp = N.getOperand(1).getOperand(0); // The global address.
1056 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1057 Disp.getOpcode() == ISD::TargetConstantPool ||
1058 Disp.getOpcode() == ISD::TargetJumpTable);
1059 Base = N.getOperand(0);
1060 return true; // [&g+r]
1061 }
1062 } else if (N.getOpcode() == ISD::OR) {
1063 short imm = 0;
1064 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1065 // If this is an or of disjoint bitfields, we can codegen this as an add
1066 // (for better address arithmetic) if the LHS and RHS of the OR are
1067 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001068 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001069 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001070 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 // If all of the bits are known zero on the LHS or RHS, the add won't
1072 // carry.
1073 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 return true;
1076 }
1077 }
1078 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001080 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001081 // If this address fits entirely in a 14-bit sext immediate field, codegen
1082 // this as "d, 0"
1083 short Imm;
1084 if (isIntS16Immediate(CN, Imm)) {
1085 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001086 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1087 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001088 return true;
1089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001091 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001093 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1094 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001096 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1098 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1099 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001100 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001101 return true;
1102 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 }
1104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 Disp = DAG.getTargetConstant(0, getPointerTy());
1107 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1108 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1109 else
1110 Base = N;
1111 return true; // [r+0]
1112}
1113
1114
1115/// getPreIndexedAddressParts - returns true by value, base pointer and
1116/// offset pointer and addressing mode by reference if the node's address
1117/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001118bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1119 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001120 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001121 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001122 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Dan Gohman475871a2008-07-27 21:46:04 +00001124 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001125 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1127 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001128 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001131 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001132 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 } else
1134 return false;
1135
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001136 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001137 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001138 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Hal Finkelac81cc32012-06-19 02:34:32 +00001140 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001141 AM = ISD::PRE_INC;
1142 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
Chris Lattner0851b4f2006-11-15 19:55:13 +00001145 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001147 // reg + imm
1148 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1149 return false;
1150 } else {
1151 // reg + imm * 4.
1152 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1153 return false;
1154 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001155
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001156 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001157 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1158 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001160 LD->getExtensionType() == ISD::SEXTLOAD &&
1161 isa<ConstantSDNode>(Offset))
1162 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163 }
1164
Chris Lattner4eab7142006-11-10 02:08:47 +00001165 AM = ISD::PRE_INC;
1166 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167}
1168
1169//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001170// LowerOperation implementation
1171//===----------------------------------------------------------------------===//
1172
Chris Lattner1e61e692010-11-15 02:46:57 +00001173/// GetLabelAccessInfo - Return true if we should reference labels using a
1174/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1175static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001176 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1177 HiOpFlags = PPCII::MO_HA16;
1178 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1181 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001184 if (isPIC) {
1185 HiOpFlags |= PPCII::MO_PIC_FLAG;
1186 LoOpFlags |= PPCII::MO_PIC_FLAG;
1187 }
1188
1189 // If this is a reference to a global value that requires a non-lazy-ptr, make
1190 // sure that instruction lowering adds it.
1191 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1192 HiOpFlags |= PPCII::MO_NLP_FLAG;
1193 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner6d2ff122010-11-15 03:13:19 +00001195 if (GV->hasHiddenVisibility()) {
1196 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1197 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1198 }
1199 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001200
Chris Lattner1e61e692010-11-15 02:46:57 +00001201 return isPIC;
1202}
1203
1204static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1205 SelectionDAG &DAG) {
1206 EVT PtrVT = HiPart.getValueType();
1207 SDValue Zero = DAG.getConstant(0, PtrVT);
1208 DebugLoc DL = HiPart.getDebugLoc();
1209
1210 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1211 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner1e61e692010-11-15 02:46:57 +00001213 // With PIC, the first instruction is actually "GR+hi(&G)".
1214 if (isPIC)
1215 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1216 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 // Generate non-pic code that has direct accesses to the constant pool.
1219 // The address of the global is just (hi(&g)+lo(&g)).
1220 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1221}
1222
Scott Michelfdc40a02009-02-17 22:15:04 +00001223SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001224 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001225 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001227 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001228
Roman Divacky9fb8b492012-08-24 16:26:02 +00001229 // 64-bit SVR4 ABI code is always position-independent.
1230 // The actual address of the GlobalValue is stored in the TOC.
1231 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1232 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1233 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1234 DAG.getRegister(PPC::X2, MVT::i64));
1235 }
1236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 unsigned MOHiFlag, MOLoFlag;
1238 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1239 SDValue CPIHi =
1240 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1241 SDValue CPILo =
1242 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1243 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001244}
1245
Dan Gohmand858e902010-04-17 15:26:15 +00001246SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001248 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Roman Divacky9fb8b492012-08-24 16:26:02 +00001250 // 64-bit SVR4 ABI code is always position-independent.
1251 // The actual address of the GlobalValue is stored in the TOC.
1252 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1253 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1254 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1255 DAG.getRegister(PPC::X2, MVT::i64));
1256 }
1257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 unsigned MOHiFlag, MOLoFlag;
1259 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1260 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1261 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1262 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001263}
1264
Dan Gohmand858e902010-04-17 15:26:15 +00001265SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1266 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001267 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001268
Dan Gohman46510a72010-04-15 01:51:59 +00001269 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Chris Lattner1e61e692010-11-15 02:46:57 +00001271 unsigned MOHiFlag, MOLoFlag;
1272 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001273 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1274 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1276}
1277
Roman Divackyfd42ed62012-06-04 17:36:38 +00001278SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1279 SelectionDAG &DAG) const {
1280
1281 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1282 DebugLoc dl = GA->getDebugLoc();
1283 const GlobalValue *GV = GA->getGlobal();
1284 EVT PtrVT = getPointerTy();
1285 bool is64bit = PPCSubTarget.isPPC64();
1286
1287 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1288
1289 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1290 PPCII::MO_TPREL16_HA);
1291 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1292 PPCII::MO_TPREL16_LO);
1293
1294 if (model != TLSModel::LocalExec)
1295 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001296 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1297 is64bit ? MVT::i64 : MVT::i32);
1298 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001299 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1300}
1301
Chris Lattner1e61e692010-11-15 02:46:57 +00001302SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1303 SelectionDAG &DAG) const {
1304 EVT PtrVT = Op.getValueType();
1305 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1306 DebugLoc DL = GSDN->getDebugLoc();
1307 const GlobalValue *GV = GSDN->getGlobal();
1308
Chris Lattner1e61e692010-11-15 02:46:57 +00001309 // 64-bit SVR4 ABI code is always position-independent.
1310 // The actual address of the GlobalValue is stored in the TOC.
1311 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1312 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1313 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1314 DAG.getRegister(PPC::X2, MVT::i64));
1315 }
1316
Chris Lattner6d2ff122010-11-15 03:13:19 +00001317 unsigned MOHiFlag, MOLoFlag;
1318 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001319
Chris Lattner6d2ff122010-11-15 03:13:19 +00001320 SDValue GAHi =
1321 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1322 SDValue GALo =
1323 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001326
Chris Lattner6d2ff122010-11-15 03:13:19 +00001327 // If the global reference is actually to a non-lazy-pointer, we have to do an
1328 // extra load to get the address of the global.
1329 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1330 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001331 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001332 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001333}
1334
Dan Gohmand858e902010-04-17 15:26:15 +00001335SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001337 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 // If we're comparing for equality to zero, expose the fact that this is
1340 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1341 // fold the new nodes.
1342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1343 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 if (VT.bitsLT(MVT::i32)) {
1347 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001348 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001349 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001350 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1352 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 DAG.getConstant(Log2b, MVT::i32));
1354 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001356 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001357 // optimized. FIXME: revisit this when we can custom lower all setcc
1358 // optimizations.
1359 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001360 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Chris Lattner1a635d62006-04-14 06:01:58 +00001363 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001364 // by xor'ing the rhs with the lhs, which is faster than setting a
1365 // condition register, reading it back out, and masking the correct bit. The
1366 // normal approach here uses sub to do this instead of xor. Using xor exposes
1367 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001371 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001372 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001373 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001374 }
Dan Gohman475871a2008-07-27 21:46:04 +00001375 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001376}
1377
Dan Gohman475871a2008-07-27 21:46:04 +00001378SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001379 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001380 SDNode *Node = Op.getNode();
1381 EVT VT = Node->getValueType(0);
1382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1383 SDValue InChain = Node->getOperand(0);
1384 SDValue VAListPtr = Node->getOperand(1);
1385 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1386 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Roman Divackybdb226e2011-06-28 15:30:42 +00001388 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1389
1390 // gpr_index
1391 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1392 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1393 false, false, 0);
1394 InChain = GprIndex.getValue(1);
1395
1396 if (VT == MVT::i64) {
1397 // Check if GprIndex is even
1398 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1399 DAG.getConstant(1, MVT::i32));
1400 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1401 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1402 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1403 DAG.getConstant(1, MVT::i32));
1404 // Align GprIndex to be even if it isn't
1405 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1406 GprIndex);
1407 }
1408
1409 // fpr index is 1 byte after gpr
1410 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1411 DAG.getConstant(1, MVT::i32));
1412
1413 // fpr
1414 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1415 FprPtr, MachinePointerInfo(SV), MVT::i8,
1416 false, false, 0);
1417 InChain = FprIndex.getValue(1);
1418
1419 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1420 DAG.getConstant(8, MVT::i32));
1421
1422 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1423 DAG.getConstant(4, MVT::i32));
1424
1425 // areas
1426 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001427 MachinePointerInfo(), false, false,
1428 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001429 InChain = OverflowArea.getValue(1);
1430
1431 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001432 MachinePointerInfo(), false, false,
1433 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001434 InChain = RegSaveArea.getValue(1);
1435
1436 // select overflow_area if index > 8
1437 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1438 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1439
Roman Divackybdb226e2011-06-28 15:30:42 +00001440 // adjustment constant gpr_index * 4/8
1441 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1442 VT.isInteger() ? GprIndex : FprIndex,
1443 DAG.getConstant(VT.isInteger() ? 4 : 8,
1444 MVT::i32));
1445
1446 // OurReg = RegSaveArea + RegConstant
1447 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1448 RegConstant);
1449
1450 // Floating types are 32 bytes into RegSaveArea
1451 if (VT.isFloatingPoint())
1452 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1453 DAG.getConstant(32, MVT::i32));
1454
1455 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1456 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1457 VT.isInteger() ? GprIndex : FprIndex,
1458 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1459 MVT::i32));
1460
1461 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1462 VT.isInteger() ? VAListPtr : FprPtr,
1463 MachinePointerInfo(SV),
1464 MVT::i8, false, false, 0);
1465
1466 // determine if we should load from reg_save_area or overflow_area
1467 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1468
1469 // increase overflow_area by 4/8 if gpr/fpr > 8
1470 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1471 DAG.getConstant(VT.isInteger() ? 4 : 8,
1472 MVT::i32));
1473
1474 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1475 OverflowAreaPlusN);
1476
1477 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1478 OverflowAreaPtr,
1479 MachinePointerInfo(),
1480 MVT::i32, false, false, 0);
1481
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001482 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001483 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001484}
1485
Duncan Sands4a544a72011-09-06 13:37:06 +00001486SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1487 SelectionDAG &DAG) const {
1488 return Op.getOperand(0);
1489}
1490
1491SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1492 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001493 SDValue Chain = Op.getOperand(0);
1494 SDValue Trmp = Op.getOperand(1); // trampoline
1495 SDValue FPtr = Op.getOperand(2); // nested function
1496 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001497 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001498
Owen Andersone50ed302009-08-10 22:56:29 +00001499 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001500 bool isPPC64 = (PtrVT == MVT::i64);
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001501 unsigned AS = 0;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001502 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001503 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001504 *DAG.getContext(), AS);
Bill Wendling77959322008-09-17 00:30:57 +00001505
Scott Michelfdc40a02009-02-17 22:15:04 +00001506 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001507 TargetLowering::ArgListEntry Entry;
1508
1509 Entry.Ty = IntPtrTy;
1510 Entry.Node = Trmp; Args.push_back(Entry);
1511
1512 // TrampSize == (isPPC64 ? 48 : 40);
1513 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001515 Args.push_back(Entry);
1516
1517 Entry.Node = FPtr; Args.push_back(Entry);
1518 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Bill Wendling77959322008-09-17 00:30:57 +00001520 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001521 TargetLowering::CallLoweringInfo CLI(Chain,
1522 Type::getVoidTy(*DAG.getContext()),
1523 false, false, false, false, 0,
1524 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001525 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001526 /*doesNotRet=*/false,
1527 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001528 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001529 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001530 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001531
Duncan Sands4a544a72011-09-06 13:37:06 +00001532 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001533}
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001536 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001537 MachineFunction &MF = DAG.getMachineFunction();
1538 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1539
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001540 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001541
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001542 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001543 // vastart just stores the address of the VarArgsFrameIndex slot into the
1544 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001546 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001547 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001548 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1549 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001550 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001551 }
1552
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001553 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001554 // We suppose the given va_list is already allocated.
1555 //
1556 // typedef struct {
1557 // char gpr; /* index into the array of 8 GPRs
1558 // * stored in the register save area
1559 // * gpr=0 corresponds to r3,
1560 // * gpr=1 to r4, etc.
1561 // */
1562 // char fpr; /* index into the array of 8 FPRs
1563 // * stored in the register save area
1564 // * fpr=0 corresponds to f1,
1565 // * fpr=1 to f2, etc.
1566 // */
1567 // char *overflow_arg_area;
1568 // /* location on stack that holds
1569 // * the next overflow argument
1570 // */
1571 // char *reg_save_area;
1572 // /* where r3:r10 and f1:f8 (if saved)
1573 // * are stored
1574 // */
1575 // } va_list[1];
1576
1577
Dan Gohman1e93df62010-04-17 14:41:14 +00001578 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1579 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Nicolas Geoffray01119992007-04-03 13:59:52 +00001581
Owen Andersone50ed302009-08-10 22:56:29 +00001582 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Dan Gohman1e93df62010-04-17 14:41:14 +00001584 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1585 PtrVT);
1586 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1587 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Duncan Sands83ec4b62008-06-06 12:08:01 +00001589 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001590 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001591
Duncan Sands83ec4b62008-06-06 12:08:01 +00001592 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001594
1595 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001596 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Dan Gohman69de1932008-02-06 22:27:42 +00001598 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001602 Op.getOperand(1),
1603 MachinePointerInfo(SV),
1604 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001605 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001606 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001607 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001608
Nicolas Geoffray01119992007-04-03 13:59:52 +00001609 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001610 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001611 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1612 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001613 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001614 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001615 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001619 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1620 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001621 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001622 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001623 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001624
1625 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001626 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1627 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001628 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001629
Chris Lattner1a635d62006-04-14 06:01:58 +00001630}
1631
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001632#include "PPCGenCallingConv.inc"
1633
Duncan Sands1e96bab2010-11-04 10:49:57 +00001634static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635 CCValAssign::LocInfo &LocInfo,
1636 ISD::ArgFlagsTy &ArgFlags,
1637 CCState &State) {
1638 return true;
1639}
1640
Duncan Sands1e96bab2010-11-04 10:49:57 +00001641static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001642 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001643 CCValAssign::LocInfo &LocInfo,
1644 ISD::ArgFlagsTy &ArgFlags,
1645 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001646 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1648 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1649 };
1650 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1653
1654 // Skip one register if the first unallocated register has an even register
1655 // number and there are still argument registers available which have not been
1656 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1657 // need to skip a register if RegNum is odd.
1658 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1659 State.AllocateReg(ArgRegs[RegNum]);
1660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661
Tilmann Schellerffd02002009-07-03 06:45:56 +00001662 // Always return false here, as this function only makes sure that the first
1663 // unallocated register has an odd register number and does not actually
1664 // allocate a register for the current argument.
1665 return false;
1666}
1667
Duncan Sands1e96bab2010-11-04 10:49:57 +00001668static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001669 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670 CCValAssign::LocInfo &LocInfo,
1671 ISD::ArgFlagsTy &ArgFlags,
1672 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001673 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1675 PPC::F8
1676 };
1677
1678 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1681
1682 // If there is only one Floating-point register left we need to put both f64
1683 // values of a split ppc_fp128 value on the stack.
1684 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1685 State.AllocateReg(ArgRegs[RegNum]);
1686 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001687
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 // Always return false here, as this function only makes sure that the two f64
1689 // values a ppc_fp128 value is split into are both passed in registers or both
1690 // passed on the stack and does not actually allocate a register for the
1691 // current argument.
1692 return false;
1693}
1694
Chris Lattner9f0bc652007-02-25 05:34:32 +00001695/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001696/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001697static const uint16_t *GetFPR() {
1698 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001699 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001700 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001701 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001702
Chris Lattner9f0bc652007-02-25 05:34:32 +00001703 return FPR;
1704}
1705
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001706/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1707/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001708static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001709 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001710 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001711 if (Flags.isByVal())
1712 ArgSize = Flags.getByValSize();
1713 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1714
1715 return ArgSize;
1716}
1717
Dan Gohman475871a2008-07-27 21:46:04 +00001718SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001720 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 const SmallVectorImpl<ISD::InputArg>
1722 &Ins,
1723 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001724 SmallVectorImpl<SDValue> &InVals)
1725 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001726 if (PPCSubTarget.isSVR4ABI()) {
1727 if (PPCSubTarget.isPPC64())
1728 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1729 dl, DAG, InVals);
1730 else
1731 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1732 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001733 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001734 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1735 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 }
1737}
1738
1739SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001740PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001742 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 const SmallVectorImpl<ISD::InputArg>
1744 &Ins,
1745 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001746 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001748 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 // +-----------------------------------+
1750 // +--> | Back chain |
1751 // | +-----------------------------------+
1752 // | | Floating-point register save area |
1753 // | +-----------------------------------+
1754 // | | General register save area |
1755 // | +-----------------------------------+
1756 // | | CR save word |
1757 // | +-----------------------------------+
1758 // | | VRSAVE save word |
1759 // | +-----------------------------------+
1760 // | | Alignment padding |
1761 // | +-----------------------------------+
1762 // | | Vector register save area |
1763 // | +-----------------------------------+
1764 // | | Local variable space |
1765 // | +-----------------------------------+
1766 // | | Parameter list area |
1767 // | +-----------------------------------+
1768 // | | LR save word |
1769 // | +-----------------------------------+
1770 // SP--> +--- | Back chain |
1771 // +-----------------------------------+
1772 //
1773 // Specifications:
1774 // System V Application Binary Interface PowerPC Processor Supplement
1775 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780
Owen Andersone50ed302009-08-10 22:56:29 +00001781 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001783 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1784 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 unsigned PtrByteSize = 4;
1786
1787 // Assign locations to all of the incoming arguments.
1788 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001789 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001790 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791
1792 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001793 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1798 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 // Arguments stored in registers.
1801 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001802 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001803 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001809 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001812 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001815 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 case MVT::v16i8:
1818 case MVT::v8i16:
1819 case MVT::v4i32:
1820 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001821 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822 break;
1823 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001824
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001826 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 } else {
1831 // Argument stored in memory.
1832 assert(VA.isMemLoc());
1833
1834 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1835 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001836 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837
1838 // Create load nodes to retrieve arguments from the stack.
1839 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001840 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1841 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001842 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 }
1844 }
1845
1846 // Assign locations to all of the incoming aggregate by value arguments.
1847 // Aggregates passed by value are stored in the local variable space of the
1848 // caller's stack frame, right above the parameter list area.
1849 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001850 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001851 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852
1853 // Reserve stack space for the allocations in CCInfo.
1854 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1855
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857
1858 // Area that is at least reserved in the caller of this function.
1859 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 // Set the size that is at least reserved in caller of this function. Tail
1862 // call optimized function's reserved stack space needs to be aligned so that
1863 // taking the difference between two stack areas will result in an aligned
1864 // stack.
1865 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1866
1867 MinReservedArea =
1868 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001869 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001871 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872 getStackAlignment();
1873 unsigned AlignMask = TargetAlign-1;
1874 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001875
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876 FI->setMinReservedArea(MinReservedArea);
1877
1878 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880 // If the function takes variable number of arguments, make a frame index for
1881 // the start of the first vararg value... for expansion of llvm.va_start.
1882 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001883 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1885 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1886 };
1887 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1888
Craig Topperc5eaae42012-03-11 07:57:25 +00001889 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1891 PPC::F8
1892 };
1893 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1894
Dan Gohman1e93df62010-04-17 14:41:14 +00001895 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1896 NumGPArgRegs));
1897 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1898 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899
1900 // Make room for NumGPArgRegs and NumFPArgRegs.
1901 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903
Dan Gohman1e93df62010-04-17 14:41:14 +00001904 FuncInfo->setVarArgsStackOffset(
1905 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001906 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907
Dan Gohman1e93df62010-04-17 14:41:14 +00001908 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1909 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001910
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001911 // The fixed integer arguments of a variadic function are stored to the
1912 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1913 // the result of va_next.
1914 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1915 // Get an existing live-in vreg, or add a new one.
1916 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1917 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001918 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001921 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1922 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 MemOps.push_back(Store);
1924 // Increment the address by four for the next argument to store
1925 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1926 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1927 }
1928
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001929 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1930 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 // The double arguments are stored to the VarArgsFrameIndex
1932 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001933 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1934 // Get an existing live-in vreg, or add a new one.
1935 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1936 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001937 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001940 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1941 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942 MemOps.push_back(Store);
1943 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 PtrVT);
1946 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1947 }
1948 }
1949
1950 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001953
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955}
1956
Bill Schmidt726c2372012-10-23 15:51:16 +00001957// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1958// value to MVT::i64 and then truncate to the correct register size.
1959SDValue
1960PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1961 SelectionDAG &DAG, SDValue ArgVal,
1962 DebugLoc dl) const {
1963 if (Flags.isSExt())
1964 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1965 DAG.getValueType(ObjectVT));
1966 else if (Flags.isZExt())
1967 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1968 DAG.getValueType(ObjectVT));
1969
1970 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1971}
1972
1973// Set the size that is at least reserved in caller of this function. Tail
1974// call optimized functions' reserved stack space needs to be aligned so that
1975// taking the difference between two stack areas will result in an aligned
1976// stack.
1977void
1978PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
1979 unsigned nAltivecParamsAtEnd,
1980 unsigned MinReservedArea,
1981 bool isPPC64) const {
1982 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1983 // Add the Altivec parameters at the end, if needed.
1984 if (nAltivecParamsAtEnd) {
1985 MinReservedArea = ((MinReservedArea+15)/16)*16;
1986 MinReservedArea += 16*nAltivecParamsAtEnd;
1987 }
1988 MinReservedArea =
1989 std::max(MinReservedArea,
1990 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
1991 unsigned TargetAlign
1992 = DAG.getMachineFunction().getTarget().getFrameLowering()->
1993 getStackAlignment();
1994 unsigned AlignMask = TargetAlign-1;
1995 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1996 FI->setMinReservedArea(MinReservedArea);
1997}
1998
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002000PPCTargetLowering::LowerFormalArguments_64SVR4(
2001 SDValue Chain,
2002 CallingConv::ID CallConv, bool isVarArg,
2003 const SmallVectorImpl<ISD::InputArg>
2004 &Ins,
2005 DebugLoc dl, SelectionDAG &DAG,
2006 SmallVectorImpl<SDValue> &InVals) const {
2007 // TODO: add description of PPC stack frame format, or at least some docs.
2008 //
2009 MachineFunction &MF = DAG.getMachineFunction();
2010 MachineFrameInfo *MFI = MF.getFrameInfo();
2011 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2012
2013 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2014 // Potential tail calls could cause overwriting of argument stack slots.
2015 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2016 (CallConv == CallingConv::Fast));
2017 unsigned PtrByteSize = 8;
2018
2019 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2020 // Area that is at least reserved in caller of this function.
2021 unsigned MinReservedArea = ArgOffset;
2022
2023 static const uint16_t GPR[] = {
2024 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2025 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2026 };
2027
2028 static const uint16_t *FPR = GetFPR();
2029
2030 static const uint16_t VR[] = {
2031 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2032 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2033 };
2034
2035 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2036 const unsigned Num_FPR_Regs = 13;
2037 const unsigned Num_VR_Regs = array_lengthof(VR);
2038
2039 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2040
2041 // Add DAG nodes to load the arguments or copy them out of registers. On
2042 // entry to a function on PPC, the arguments start after the linkage area,
2043 // although the first ones are often in registers.
2044
2045 SmallVector<SDValue, 8> MemOps;
2046 unsigned nAltivecParamsAtEnd = 0;
2047 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2048 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2049 SDValue ArgVal;
2050 bool needsLoad = false;
2051 EVT ObjectVT = Ins[ArgNo].VT;
2052 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2053 unsigned ArgSize = ObjSize;
2054 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2055
2056 unsigned CurArgOffset = ArgOffset;
2057
2058 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2059 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2060 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2061 if (isVarArg) {
2062 MinReservedArea = ((MinReservedArea+15)/16)*16;
2063 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2064 Flags,
2065 PtrByteSize);
2066 } else
2067 nAltivecParamsAtEnd++;
2068 } else
2069 // Calculate min reserved area.
2070 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2071 Flags,
2072 PtrByteSize);
2073
2074 // FIXME the codegen can be much improved in some cases.
2075 // We do not have to keep everything in memory.
2076 if (Flags.isByVal()) {
2077 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2078 ObjSize = Flags.getByValSize();
2079 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2080 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002081 if (ObjSize < PtrByteSize)
2082 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002083 // The value of the object is its address.
2084 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2085 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2086 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002087
2088 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002089 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002090 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002091 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002092 SDValue Store;
2093
2094 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2095 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2096 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2097 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2098 MachinePointerInfo(FuncArg, CurArgOffset),
2099 ObjType, false, false, 0);
2100 } else {
2101 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2102 // store the whole register as-is to the parameter save area
2103 // slot. The address of the parameter was already calculated
2104 // above (InVals.push_back(FIN)) to be the right-justified
2105 // offset within the slot. For this store, we need a new
2106 // frame index that points at the beginning of the slot.
2107 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2108 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2109 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2110 MachinePointerInfo(FuncArg, ArgOffset),
2111 false, false, 0);
2112 }
2113
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002114 MemOps.push_back(Store);
2115 ++GPR_idx;
2116 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002117 // Whether we copied from a register or not, advance the offset
2118 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002119 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002120 continue;
2121 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002122
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002123 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2124 // Store whatever pieces of the object are in registers
2125 // to memory. ArgOffset will be the address of the beginning
2126 // of the object.
2127 if (GPR_idx != Num_GPR_Regs) {
2128 unsigned VReg;
2129 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2130 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2131 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2132 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002133 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002134 MachinePointerInfo(FuncArg, ArgOffset),
2135 false, false, 0);
2136 MemOps.push_back(Store);
2137 ++GPR_idx;
2138 ArgOffset += PtrByteSize;
2139 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002140 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002141 break;
2142 }
2143 }
2144 continue;
2145 }
2146
2147 switch (ObjectVT.getSimpleVT().SimpleTy) {
2148 default: llvm_unreachable("Unhandled argument type!");
2149 case MVT::i32:
2150 case MVT::i64:
2151 if (GPR_idx != Num_GPR_Regs) {
2152 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2153 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2154
Bill Schmidt726c2372012-10-23 15:51:16 +00002155 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002156 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2157 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002158 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002159
2160 ++GPR_idx;
2161 } else {
2162 needsLoad = true;
2163 ArgSize = PtrByteSize;
2164 }
2165 ArgOffset += 8;
2166 break;
2167
2168 case MVT::f32:
2169 case MVT::f64:
2170 // Every 8 bytes of argument space consumes one of the GPRs available for
2171 // argument passing.
2172 if (GPR_idx != Num_GPR_Regs) {
2173 ++GPR_idx;
2174 }
2175 if (FPR_idx != Num_FPR_Regs) {
2176 unsigned VReg;
2177
2178 if (ObjectVT == MVT::f32)
2179 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2180 else
2181 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2182
2183 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2184 ++FPR_idx;
2185 } else {
2186 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002187 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002188 }
2189
2190 ArgOffset += 8;
2191 break;
2192 case MVT::v4f32:
2193 case MVT::v4i32:
2194 case MVT::v8i16:
2195 case MVT::v16i8:
2196 // Note that vector arguments in registers don't reserve stack space,
2197 // except in varargs functions.
2198 if (VR_idx != Num_VR_Regs) {
2199 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2200 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2201 if (isVarArg) {
2202 while ((ArgOffset % 16) != 0) {
2203 ArgOffset += PtrByteSize;
2204 if (GPR_idx != Num_GPR_Regs)
2205 GPR_idx++;
2206 }
2207 ArgOffset += 16;
2208 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2209 }
2210 ++VR_idx;
2211 } else {
2212 // Vectors are aligned.
2213 ArgOffset = ((ArgOffset+15)/16)*16;
2214 CurArgOffset = ArgOffset;
2215 ArgOffset += 16;
2216 needsLoad = true;
2217 }
2218 break;
2219 }
2220
2221 // We need to load the argument to a virtual register if we determined
2222 // above that we ran out of physical registers of the appropriate type.
2223 if (needsLoad) {
2224 int FI = MFI->CreateFixedObject(ObjSize,
2225 CurArgOffset + (ArgSize - ObjSize),
2226 isImmutable);
2227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2228 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2229 false, false, false, 0);
2230 }
2231
2232 InVals.push_back(ArgVal);
2233 }
2234
2235 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002236 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002237 // taking the difference between two stack areas will result in an aligned
2238 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002239 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002240
2241 // If the function takes variable number of arguments, make a frame index for
2242 // the start of the first vararg value... for expansion of llvm.va_start.
2243 if (isVarArg) {
2244 int Depth = ArgOffset;
2245
2246 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002247 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002248 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2249
2250 // If this function is vararg, store any remaining integer argument regs
2251 // to their spots on the stack so that they may be loaded by deferencing the
2252 // result of va_next.
2253 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2254 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2255 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2256 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2257 MachinePointerInfo(), false, false, 0);
2258 MemOps.push_back(Store);
2259 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002260 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002261 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2262 }
2263 }
2264
2265 if (!MemOps.empty())
2266 Chain = DAG.getNode(ISD::TokenFactor, dl,
2267 MVT::Other, &MemOps[0], MemOps.size());
2268
2269 return Chain;
2270}
2271
2272SDValue
2273PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002275 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276 const SmallVectorImpl<ISD::InputArg>
2277 &Ins,
2278 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002279 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002280 // TODO: add description of PPC stack frame format, or at least some docs.
2281 //
2282 MachineFunction &MF = DAG.getMachineFunction();
2283 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002284 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002285
Owen Andersone50ed302009-08-10 22:56:29 +00002286 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002289 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2290 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002291 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002292
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002293 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 // Area that is at least reserved in caller of this function.
2295 unsigned MinReservedArea = ArgOffset;
2296
Craig Topperb78ca422012-03-11 07:16:55 +00002297 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002298 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2299 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2300 };
Craig Topperb78ca422012-03-11 07:16:55 +00002301 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002302 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2303 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2304 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002305
Craig Topperb78ca422012-03-11 07:16:55 +00002306 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002307
Craig Topperb78ca422012-03-11 07:16:55 +00002308 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002309 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2310 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2311 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002312
Owen Anderson718cb662007-09-07 04:06:50 +00002313 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002314 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002315 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002316
2317 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002318
Craig Topperb78ca422012-03-11 07:16:55 +00002319 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002321 // In 32-bit non-varargs functions, the stack space for vectors is after the
2322 // stack space for non-vectors. We do not use this space unless we have
2323 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002324 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002325 // that out...for the pathological case, compute VecArgOffset as the
2326 // start of the vector parameter area. Computing VecArgOffset is the
2327 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002328 unsigned VecArgOffset = ArgOffset;
2329 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002331 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002332 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002333 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002334
Duncan Sands276dcbd2008-03-21 09:14:45 +00002335 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002336 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002337 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002338 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002339 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2340 VecArgOffset += ArgSize;
2341 continue;
2342 }
2343
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002345 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 case MVT::i32:
2347 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002348 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002349 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 case MVT::i64: // PPC64
2351 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002352 // FIXME: We are guaranteed to be !isPPC64 at this point.
2353 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002354 VecArgOffset += 8;
2355 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 case MVT::v4f32:
2357 case MVT::v4i32:
2358 case MVT::v8i16:
2359 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002360 // Nothing to do, we're only looking at Nonvector args here.
2361 break;
2362 }
2363 }
2364 }
2365 // We've found where the vector parameter area in memory is. Skip the
2366 // first 12 parameters; these don't use that memory.
2367 VecArgOffset = ((VecArgOffset+15)/16)*16;
2368 VecArgOffset += 12*16;
2369
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002370 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002371 // entry to a function on PPC, the arguments start after the linkage area,
2372 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002373
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002376 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2377 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002379 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002380 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002381 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002382 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002384
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002385 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2389 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 if (isVarArg || isPPC64) {
2391 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002393 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394 PtrByteSize);
2395 } else nAltivecParamsAtEnd++;
2396 } else
2397 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002399 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002400 PtrByteSize);
2401
Dale Johannesen8419dd62008-03-07 20:27:40 +00002402 // FIXME the codegen can be much improved in some cases.
2403 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002404 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002405 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002406 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002407 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002408 // Objects of size 1 and 2 are right justified, everything else is
2409 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002410 if (ObjSize==1 || ObjSize==2) {
2411 CurArgOffset = CurArgOffset + (4 - ObjSize);
2412 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002413 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002414 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002417 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002418 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002419 unsigned VReg;
2420 if (isPPC64)
2421 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2422 else
2423 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002425 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002426 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002427 MachinePointerInfo(FuncArg,
2428 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002429 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002430 MemOps.push_back(Store);
2431 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002432 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002433
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002434 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002435
Dale Johannesen7f96f392008-03-08 01:41:42 +00002436 continue;
2437 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002438 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2439 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002440 // to memory. ArgOffset will be the address of the beginning
2441 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002442 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002443 unsigned VReg;
2444 if (isPPC64)
2445 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2446 else
2447 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002448 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002451 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002452 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002453 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002454 MemOps.push_back(Store);
2455 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002456 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002457 } else {
2458 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2459 break;
2460 }
2461 }
2462 continue;
2463 }
2464
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002466 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002468 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002469 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002470 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002472 ++GPR_idx;
2473 } else {
2474 needsLoad = true;
2475 ArgSize = PtrByteSize;
2476 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002477 // All int arguments reserve stack space in the Darwin ABI.
2478 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002479 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002480 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002481 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002483 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002484 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002485 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002486
Bill Schmidt726c2372012-10-23 15:51:16 +00002487 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002488 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002490 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002491
Chris Lattnerc91a4752006-06-26 22:48:35 +00002492 ++GPR_idx;
2493 } else {
2494 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002495 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002496 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002497 // All int arguments reserve stack space in the Darwin ABI.
2498 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002499 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 case MVT::f32:
2502 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002503 // Every 4 bytes of argument space consumes one of the GPRs available for
2504 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002506 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002507 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002508 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002509 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002510 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002511 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002512
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002514 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002515 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002516 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002517
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002519 ++FPR_idx;
2520 } else {
2521 needsLoad = true;
2522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002523
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002524 // All FP arguments reserve stack space in the Darwin ABI.
2525 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002526 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 case MVT::v4f32:
2528 case MVT::v4i32:
2529 case MVT::v8i16:
2530 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002531 // Note that vector arguments in registers don't reserve stack space,
2532 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002533 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002534 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002536 if (isVarArg) {
2537 while ((ArgOffset % 16) != 0) {
2538 ArgOffset += PtrByteSize;
2539 if (GPR_idx != Num_GPR_Regs)
2540 GPR_idx++;
2541 }
2542 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002543 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002544 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002545 ++VR_idx;
2546 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002547 if (!isVarArg && !isPPC64) {
2548 // Vectors go after all the nonvectors.
2549 CurArgOffset = VecArgOffset;
2550 VecArgOffset += 16;
2551 } else {
2552 // Vectors are aligned.
2553 ArgOffset = ((ArgOffset+15)/16)*16;
2554 CurArgOffset = ArgOffset;
2555 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002556 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002557 needsLoad = true;
2558 }
2559 break;
2560 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002561
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002562 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002563 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002564 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002565 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002566 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002567 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002568 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002569 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002570 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002572
Dan Gohman98ca4f22009-08-05 01:29:28 +00002573 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002574 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002575
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002577 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002578 // taking the difference between two stack areas will result in an aligned
2579 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002580 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002581
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002582 // If the function takes variable number of arguments, make a frame index for
2583 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002584 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002585 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002586
Dan Gohman1e93df62010-04-17 14:41:14 +00002587 FuncInfo->setVarArgsFrameIndex(
2588 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002589 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002590 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002591
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002592 // If this function is vararg, store any remaining integer argument regs
2593 // to their spots on the stack so that they may be loaded by deferencing the
2594 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002595 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002596 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002598 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002599 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002600 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002601 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002602
Dan Gohman98ca4f22009-08-05 01:29:28 +00002603 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002604 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2605 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002606 MemOps.push_back(Store);
2607 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002608 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002609 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002610 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002612
Dale Johannesen8419dd62008-03-07 20:27:40 +00002613 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616
Dan Gohman98ca4f22009-08-05 01:29:28 +00002617 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002618}
2619
Bill Schmidt419f3762012-09-19 15:42:13 +00002620/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2621/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622static unsigned
2623CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2624 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002625 bool isVarArg,
2626 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 const SmallVectorImpl<ISD::OutputArg>
2628 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002629 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002630 unsigned &nAltivecParamsAtEnd) {
2631 // Count how many bytes are to be pushed on the stack, including the linkage
2632 // area, and parameter passing area. We start with 24/48 bytes, which is
2633 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002634 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002636 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2637
2638 // Add up all the space actually used.
2639 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2640 // they all go in registers, but we must reserve stack space for them for
2641 // possible use by the caller. In varargs or 64-bit calls, parameters are
2642 // assigned stack space in order, with padding so Altivec parameters are
2643 // 16-byte aligned.
2644 nAltivecParamsAtEnd = 0;
2645 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002647 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002648 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002649 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2650 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002651 if (!isVarArg && !isPPC64) {
2652 // Non-varargs Altivec parameters go after all the non-Altivec
2653 // parameters; handle those later so we know how much padding we need.
2654 nAltivecParamsAtEnd++;
2655 continue;
2656 }
2657 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2658 NumBytes = ((NumBytes+15)/16)*16;
2659 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002660 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002661 }
2662
2663 // Allow for Altivec parameters at the end, if needed.
2664 if (nAltivecParamsAtEnd) {
2665 NumBytes = ((NumBytes+15)/16)*16;
2666 NumBytes += 16*nAltivecParamsAtEnd;
2667 }
2668
2669 // The prolog code of the callee may store up to 8 GPR argument registers to
2670 // the stack, allowing va_start to index over them in memory if its varargs.
2671 // Because we cannot tell if this is needed on the caller side, we have to
2672 // conservatively assume that it is needed. As such, make sure we have at
2673 // least enough stack space for the caller to store the 8 GPRs.
2674 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002675 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002676
2677 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002678 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2679 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2680 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002681 unsigned AlignMask = TargetAlign-1;
2682 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2683 }
2684
2685 return NumBytes;
2686}
2687
2688/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002689/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002690static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002691 unsigned ParamSize) {
2692
Dale Johannesenb60d5192009-11-24 01:09:07 +00002693 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694
2695 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2696 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2697 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2698 // Remember only if the new adjustement is bigger.
2699 if (SPDiff < FI->getTailCallSPDelta())
2700 FI->setTailCallSPDelta(SPDiff);
2701
2702 return SPDiff;
2703}
2704
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2706/// for tail call optimization. Targets which want to do tail call
2707/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002710 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 bool isVarArg,
2712 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002713 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002714 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002715 return false;
2716
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002719 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002722 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2724 // Functions containing by val parameters are not supported.
2725 for (unsigned i = 0; i != Ins.size(); i++) {
2726 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2727 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002728 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729
2730 // Non PIC/GOT tail calls are supported.
2731 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2732 return true;
2733
2734 // At the moment we can only do local tail calls (in same module, hidden
2735 // or protected) if we are generating PIC.
2736 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2737 return G->getGlobal()->hasHiddenVisibility()
2738 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002739 }
2740
2741 return false;
2742}
2743
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002744/// isCallCompatibleAddress - Return the immediate to use if the specified
2745/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002746static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002747 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2748 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002749
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002750 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002751 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002752 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002753 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002754
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002755 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002756 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002757}
2758
Dan Gohman844731a2008-05-13 00:00:25 +00002759namespace {
2760
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue Arg;
2763 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002764 int FrameIdx;
2765
2766 TailCallArgumentInfo() : FrameIdx(0) {}
2767};
2768
Dan Gohman844731a2008-05-13 00:00:25 +00002769}
2770
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002771/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2772static void
2773StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002774 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002776 SmallVector<SDValue, 8> &MemOpChains,
2777 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002778 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002779 SDValue Arg = TailCallArgs[i].Arg;
2780 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002781 int FI = TailCallArgs[i].FrameIdx;
2782 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002783 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002784 MachinePointerInfo::getFixedStack(FI),
2785 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786 }
2787}
2788
2789/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2790/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002791static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002792 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Chain,
2794 SDValue OldRetAddr,
2795 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002796 int SPDiff,
2797 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002798 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002799 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 if (SPDiff) {
2801 // Calculate the new stack slot for the return address.
2802 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002803 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002804 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002806 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002808 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002809 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002810 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002811 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002813 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2814 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002816 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002817 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002818 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002819 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002820 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2821 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002822 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002823 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002824 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002825 }
2826 return Chain;
2827}
2828
2829/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2830/// the position of the argument.
2831static void
2832CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002833 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002834 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2835 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002836 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002837 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002839 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002840 TailCallArgumentInfo Info;
2841 Info.Arg = Arg;
2842 Info.FrameIdxOp = FIN;
2843 Info.FrameIdx = FI;
2844 TailCallArguments.push_back(Info);
2845}
2846
2847/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2848/// stack slot. Returns the chain as result and the loaded frame pointers in
2849/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002850SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002851 int SPDiff,
2852 SDValue Chain,
2853 SDValue &LROpOut,
2854 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002855 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002856 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857 if (SPDiff) {
2858 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002859 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002861 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002862 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002863 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002865 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2866 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002867 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002868 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002869 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002870 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002871 Chain = SDValue(FPOpOut.getNode(), 1);
2872 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002873 }
2874 return Chain;
2875}
2876
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002877/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002878/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002879/// specified by the specific parameter attribute. The copy will be passed as
2880/// a byval function parameter.
2881/// Sometimes what we are copying is the end of a larger object, the part that
2882/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002883static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002884CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002885 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002886 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002887 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002888 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002889 false, false, MachinePointerInfo(0),
2890 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002891}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002892
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2894/// tail calls.
2895static void
Dan Gohman475871a2008-07-27 21:46:04 +00002896LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2897 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002899 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002900 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002901 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002902 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 if (!isTailCall) {
2904 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002905 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002907 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002908 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002910 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911 DAG.getConstant(ArgOffset, PtrVT));
2912 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002913 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2914 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002915 // Calculate and remember argument location.
2916 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2917 TailCallArguments);
2918}
2919
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002920static
2921void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2922 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2923 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2924 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2925 MachineFunction &MF = DAG.getMachineFunction();
2926
2927 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2928 // might overwrite each other in case of tail call optimization.
2929 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002930 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002931 InFlag = SDValue();
2932 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2933 MemOpChains2, dl);
2934 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002936 &MemOpChains2[0], MemOpChains2.size());
2937
2938 // Store the return address to the appropriate stack slot.
2939 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2940 isPPC64, isDarwinABI, dl);
2941
2942 // Emit callseq_end just before tailcall node.
2943 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2944 DAG.getIntPtrConstant(0, true), InFlag);
2945 InFlag = Chain.getValue(1);
2946}
2947
2948static
2949unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2950 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2951 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002952 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002953 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002954
Chris Lattnerb9082582010-11-14 23:42:06 +00002955 bool isPPC64 = PPCSubTarget.isPPC64();
2956 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2957
Owen Andersone50ed302009-08-10 22:56:29 +00002958 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002959 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002960 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002961
2962 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2963
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002964 bool needIndirectCall = true;
2965 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002966 // If this is an absolute destination address, use the munged value.
2967 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002968 needIndirectCall = false;
2969 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002970
Chris Lattnerb9082582010-11-14 23:42:06 +00002971 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2972 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2973 // Use indirect calls for ALL functions calls in JIT mode, since the
2974 // far-call stubs may be outside relocation limits for a BL instruction.
2975 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2976 unsigned OpFlags = 0;
2977 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002978 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002979 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002980 (G->getGlobal()->isDeclaration() ||
2981 G->getGlobal()->isWeakForLinker())) {
2982 // PC-relative references to external symbols should go through $stub,
2983 // unless we're building with the leopard linker or later, which
2984 // automatically synthesizes these stubs.
2985 OpFlags = PPCII::MO_DARWIN_STUB;
2986 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987
Chris Lattnerb9082582010-11-14 23:42:06 +00002988 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2989 // every direct call is) turn it into a TargetGlobalAddress /
2990 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002991 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002992 Callee.getValueType(),
2993 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002994 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002996 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002998 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002999 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003000
Chris Lattnerb9082582010-11-14 23:42:06 +00003001 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003002 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003003 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003004 // PC-relative references to external symbols should go through $stub,
3005 // unless we're building with the leopard linker or later, which
3006 // automatically synthesizes these stubs.
3007 OpFlags = PPCII::MO_DARWIN_STUB;
3008 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Chris Lattnerb9082582010-11-14 23:42:06 +00003010 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3011 OpFlags);
3012 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003013 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003015 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003016 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3017 // to do the call, we can't use PPCISD::CALL.
3018 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003019
3020 if (isSVR4ABI && isPPC64) {
3021 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3022 // entry point, but to the function descriptor (the function entry point
3023 // address is part of the function descriptor though).
3024 // The function descriptor is a three doubleword structure with the
3025 // following fields: function entry point, TOC base address and
3026 // environment pointer.
3027 // Thus for a call through a function pointer, the following actions need
3028 // to be performed:
3029 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003030 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003031 // 2. Load the address of the function entry point from the function
3032 // descriptor.
3033 // 3. Load the TOC of the callee from the function descriptor into r2.
3034 // 4. Load the environment pointer from the function descriptor into
3035 // r11.
3036 // 5. Branch to the function entry point address.
3037 // 6. On return of the callee, the TOC of the caller needs to be
3038 // restored (this is done in FinishCall()).
3039 //
3040 // All those operations are flagged together to ensure that no other
3041 // operations can be scheduled in between. E.g. without flagging the
3042 // operations together, a TOC access in the caller could be scheduled
3043 // between the load of the callee TOC and the branch to the callee, which
3044 // results in the TOC access going through the TOC of the callee instead
3045 // of going through the TOC of the caller, which leads to incorrect code.
3046
3047 // Load the address of the function entry point from the function
3048 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003049 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003050 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3051 InFlag.getNode() ? 3 : 2);
3052 Chain = LoadFuncPtr.getValue(1);
3053 InFlag = LoadFuncPtr.getValue(2);
3054
3055 // Load environment pointer into r11.
3056 // Offset of the environment pointer within the function descriptor.
3057 SDValue PtrOff = DAG.getIntPtrConstant(16);
3058
3059 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3060 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3061 InFlag);
3062 Chain = LoadEnvPtr.getValue(1);
3063 InFlag = LoadEnvPtr.getValue(2);
3064
3065 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3066 InFlag);
3067 Chain = EnvVal.getValue(0);
3068 InFlag = EnvVal.getValue(1);
3069
3070 // Load TOC of the callee into r2. We are using a target-specific load
3071 // with r2 hard coded, because the result of a target-independent load
3072 // would never go directly into r2, since r2 is a reserved register (which
3073 // prevents the register allocator from allocating it), resulting in an
3074 // additional register being allocated and an unnecessary move instruction
3075 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003076 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003077 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3078 Callee, InFlag);
3079 Chain = LoadTOCPtr.getValue(0);
3080 InFlag = LoadTOCPtr.getValue(1);
3081
3082 MTCTROps[0] = Chain;
3083 MTCTROps[1] = LoadFuncPtr;
3084 MTCTROps[2] = InFlag;
3085 }
3086
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003087 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3088 2 + (InFlag.getNode() != 0));
3089 InFlag = Chain.getValue(1);
3090
3091 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003093 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094 Ops.push_back(Chain);
3095 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3096 Callee.setNode(0);
3097 // Add CTR register as callee so a bctr can be emitted later.
3098 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003099 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003100 }
3101
3102 // If this is a direct call, pass the chain and the callee.
3103 if (Callee.getNode()) {
3104 Ops.push_back(Chain);
3105 Ops.push_back(Callee);
3106 }
3107 // If this is a tail call add stack pointer delta.
3108 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003110
3111 // Add argument registers to the end of the list so that they are known live
3112 // into the call.
3113 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3114 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3115 RegsToPass[i].second.getValueType()));
3116
3117 return CallOpc;
3118}
3119
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003120static
3121bool isLocalCall(const SDValue &Callee)
3122{
3123 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003124 return !G->getGlobal()->isDeclaration() &&
3125 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003126 return false;
3127}
3128
Dan Gohman98ca4f22009-08-05 01:29:28 +00003129SDValue
3130PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003131 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003132 const SmallVectorImpl<ISD::InputArg> &Ins,
3133 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003134 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003135
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003137 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003138 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003139 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140
3141 // Copy all of the result registers out of their specified physreg.
3142 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3143 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003144 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145 assert(VA.isRegLoc() && "Can only return in registers!");
3146 Chain = DAG.getCopyFromReg(Chain, dl,
3147 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003148 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003149 InFlag = Chain.getValue(2);
3150 }
3151
Dan Gohman98ca4f22009-08-05 01:29:28 +00003152 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003153}
3154
Dan Gohman98ca4f22009-08-05 01:29:28 +00003155SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003156PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3157 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003158 SelectionDAG &DAG,
3159 SmallVector<std::pair<unsigned, SDValue>, 8>
3160 &RegsToPass,
3161 SDValue InFlag, SDValue Chain,
3162 SDValue &Callee,
3163 int SPDiff, unsigned NumBytes,
3164 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003165 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003166 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167 SmallVector<SDValue, 8> Ops;
3168 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3169 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003170 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171
Hal Finkel82b38212012-08-28 02:10:27 +00003172 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3173 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3174 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3175
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003176 // When performing tail call optimization the callee pops its arguments off
3177 // the stack. Account for this here so these bytes can be pushed back on in
3178 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3179 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003180 (CallConv == CallingConv::Fast &&
3181 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003182
Roman Divackye46137f2012-03-06 16:41:49 +00003183 // Add a register mask operand representing the call-preserved registers.
3184 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3185 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3186 assert(Mask && "Missing call preserved mask for calling convention");
3187 Ops.push_back(DAG.getRegisterMask(Mask));
3188
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189 if (InFlag.getNode())
3190 Ops.push_back(InFlag);
3191
3192 // Emit tail call.
3193 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003194 // If this is the first return lowered for this function, add the regs
3195 // to the liveout set for the function.
3196 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3197 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003198 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003199 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003200 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3201 for (unsigned i = 0; i != RVLocs.size(); ++i)
3202 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3203 }
3204
3205 assert(((Callee.getOpcode() == ISD::Register &&
3206 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3207 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3208 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3209 isa<ConstantSDNode>(Callee)) &&
3210 "Expecting an global address, external symbol, absolute value or register");
3211
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003213 }
3214
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003215 // Add a NOP immediately after the branch instruction when using the 64-bit
3216 // SVR4 ABI. At link time, if caller and callee are in a different module and
3217 // thus have a different TOC, the call will be replaced with a call to a stub
3218 // function which saves the current TOC, loads the TOC of the callee and
3219 // branches to the callee. The NOP will be replaced with a load instruction
3220 // which restores the TOC of the caller from the TOC save slot of the current
3221 // stack frame. If caller and callee belong to the same module (and have the
3222 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003223
3224 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003225 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003226 if (CallOpc == PPCISD::BCTRL_SVR4) {
3227 // This is a call through a function pointer.
3228 // Restore the caller TOC from the save area into R2.
3229 // See PrepareCall() for more information about calls through function
3230 // pointers in the 64-bit SVR4 ABI.
3231 // We are using a target-specific load with r2 hard coded, because the
3232 // result of a target-independent load would never go directly into r2,
3233 // since r2 is a reserved register (which prevents the register allocator
3234 // from allocating it), resulting in an additional register being
3235 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003236 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003237 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3238 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003239 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003240 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003241 }
3242
Hal Finkel5b00cea2012-03-31 14:45:15 +00003243 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3244 InFlag = Chain.getValue(1);
3245
3246 if (needsTOCRestore) {
3247 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3248 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3249 InFlag = Chain.getValue(1);
3250 }
3251
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3253 DAG.getIntPtrConstant(BytesCalleePops, true),
3254 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003255 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003256 InFlag = Chain.getValue(1);
3257
Dan Gohman98ca4f22009-08-05 01:29:28 +00003258 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3259 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260}
3261
Dan Gohman98ca4f22009-08-05 01:29:28 +00003262SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003263PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003264 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003265 SelectionDAG &DAG = CLI.DAG;
3266 DebugLoc &dl = CLI.DL;
3267 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3268 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3269 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3270 SDValue Chain = CLI.Chain;
3271 SDValue Callee = CLI.Callee;
3272 bool &isTailCall = CLI.IsTailCall;
3273 CallingConv::ID CallConv = CLI.CallConv;
3274 bool isVarArg = CLI.IsVarArg;
3275
Evan Cheng0c439eb2010-01-27 00:07:07 +00003276 if (isTailCall)
3277 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3278 Ins, DAG);
3279
Bill Schmidt726c2372012-10-23 15:51:16 +00003280 if (PPCSubTarget.isSVR4ABI()) {
3281 if (PPCSubTarget.isPPC64())
3282 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3283 isTailCall, Outs, OutVals, Ins,
3284 dl, DAG, InVals);
3285 else
3286 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3287 isTailCall, Outs, OutVals, Ins,
3288 dl, DAG, InVals);
3289 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003290
Bill Schmidt726c2372012-10-23 15:51:16 +00003291 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3292 isTailCall, Outs, OutVals, Ins,
3293 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294}
3295
3296SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003297PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3298 CallingConv::ID CallConv, bool isVarArg,
3299 bool isTailCall,
3300 const SmallVectorImpl<ISD::OutputArg> &Outs,
3301 const SmallVectorImpl<SDValue> &OutVals,
3302 const SmallVectorImpl<ISD::InputArg> &Ins,
3303 DebugLoc dl, SelectionDAG &DAG,
3304 SmallVectorImpl<SDValue> &InVals) const {
3305 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003306 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003307
Dan Gohman98ca4f22009-08-05 01:29:28 +00003308 assert((CallConv == CallingConv::C ||
3309 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003310
Tilmann Schellerffd02002009-07-03 06:45:56 +00003311 unsigned PtrByteSize = 4;
3312
3313 MachineFunction &MF = DAG.getMachineFunction();
3314
3315 // Mark this function as potentially containing a function that contains a
3316 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3317 // and restoring the callers stack pointer in this functions epilog. This is
3318 // done because by tail calling the called function might overwrite the value
3319 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003320 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3321 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003322 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003323
Tilmann Schellerffd02002009-07-03 06:45:56 +00003324 // Count how many bytes are to be pushed on the stack, including the linkage
3325 // area, parameter list area and the part of the local variable space which
3326 // contains copies of aggregates which are passed by value.
3327
3328 // Assign locations to all of the outgoing arguments.
3329 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003330 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003331 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003332
3333 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003334 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003335
3336 if (isVarArg) {
3337 // Handle fixed and variable vector arguments differently.
3338 // Fixed vector arguments go into registers as long as registers are
3339 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003340 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003341
Tilmann Schellerffd02002009-07-03 06:45:56 +00003342 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003343 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003344 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003345 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003346
Dan Gohman98ca4f22009-08-05 01:29:28 +00003347 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003348 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3349 CCInfo);
3350 } else {
3351 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3352 ArgFlags, CCInfo);
3353 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003354
Tilmann Schellerffd02002009-07-03 06:45:56 +00003355 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003356#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003357 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003358 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003359#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003360 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003361 }
3362 }
3363 } else {
3364 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003365 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003366 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003367
Tilmann Schellerffd02002009-07-03 06:45:56 +00003368 // Assign locations to all of the outgoing aggregate by value arguments.
3369 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003370 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003371 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003372
3373 // Reserve stack space for the allocations in CCInfo.
3374 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3375
Dan Gohman98ca4f22009-08-05 01:29:28 +00003376 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003377
3378 // Size of the linkage area, parameter list area and the part of the local
3379 // space variable where copies of aggregates which are passed by value are
3380 // stored.
3381 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003382
Tilmann Schellerffd02002009-07-03 06:45:56 +00003383 // Calculate by how many bytes the stack has to be adjusted in case of tail
3384 // call optimization.
3385 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3386
3387 // Adjust the stack pointer for the new arguments...
3388 // These operations are automatically eliminated by the prolog/epilog pass
3389 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3390 SDValue CallSeqStart = Chain;
3391
3392 // Load the return address and frame pointer so it can be moved somewhere else
3393 // later.
3394 SDValue LROp, FPOp;
3395 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3396 dl);
3397
3398 // Set up a copy of the stack pointer for use loading and storing any
3399 // arguments that may not fit in the registers available for argument
3400 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003402
Tilmann Schellerffd02002009-07-03 06:45:56 +00003403 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3404 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3405 SmallVector<SDValue, 8> MemOpChains;
3406
Roman Divacky0aaa9192011-08-30 17:04:16 +00003407 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003408 // Walk the register/memloc assignments, inserting copies/loads.
3409 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3410 i != e;
3411 ++i) {
3412 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003413 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003415
Tilmann Schellerffd02002009-07-03 06:45:56 +00003416 if (Flags.isByVal()) {
3417 // Argument is an aggregate which is passed by value, thus we need to
3418 // create a copy of it in the local variable space of the current stack
3419 // frame (which is the stack frame of the caller) and pass the address of
3420 // this copy to the callee.
3421 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3422 CCValAssign &ByValVA = ByValArgLocs[j++];
3423 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003424
Tilmann Schellerffd02002009-07-03 06:45:56 +00003425 // Memory reserved in the local variable space of the callers stack frame.
3426 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003427
Tilmann Schellerffd02002009-07-03 06:45:56 +00003428 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3429 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003430
Tilmann Schellerffd02002009-07-03 06:45:56 +00003431 // Create a copy of the argument in the local area of the current
3432 // stack frame.
3433 SDValue MemcpyCall =
3434 CreateCopyOfByValArgument(Arg, PtrOff,
3435 CallSeqStart.getNode()->getOperand(0),
3436 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003437
Tilmann Schellerffd02002009-07-03 06:45:56 +00003438 // This must go outside the CALLSEQ_START..END.
3439 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3440 CallSeqStart.getNode()->getOperand(1));
3441 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3442 NewCallSeqStart.getNode());
3443 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003444
Tilmann Schellerffd02002009-07-03 06:45:56 +00003445 // Pass the address of the aggregate copy on the stack either in a
3446 // physical register or in the parameter list area of the current stack
3447 // frame to the callee.
3448 Arg = PtrOff;
3449 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003450
Tilmann Schellerffd02002009-07-03 06:45:56 +00003451 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003452 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003453 // Put argument in a physical register.
3454 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3455 } else {
3456 // Put argument in the parameter list area of the current stack frame.
3457 assert(VA.isMemLoc());
3458 unsigned LocMemOffset = VA.getLocMemOffset();
3459
3460 if (!isTailCall) {
3461 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3462 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3463
3464 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003465 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003466 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003467 } else {
3468 // Calculate and remember argument location.
3469 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3470 TailCallArguments);
3471 }
3472 }
3473 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003474
Tilmann Schellerffd02002009-07-03 06:45:56 +00003475 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003478
Tilmann Schellerffd02002009-07-03 06:45:56 +00003479 // Build a sequence of copy-to-reg nodes chained together with token chain
3480 // and flag operands which copy the outgoing args into the appropriate regs.
3481 SDValue InFlag;
3482 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3483 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3484 RegsToPass[i].second, InFlag);
3485 InFlag = Chain.getValue(1);
3486 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003487
Hal Finkel82b38212012-08-28 02:10:27 +00003488 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3489 // registers.
3490 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003491 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3492 SDValue Ops[] = { Chain, InFlag };
3493
Hal Finkel82b38212012-08-28 02:10:27 +00003494 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003495 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3496
Hal Finkel82b38212012-08-28 02:10:27 +00003497 InFlag = Chain.getValue(1);
3498 }
3499
Chris Lattnerb9082582010-11-14 23:42:06 +00003500 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003501 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3502 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3505 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3506 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003507}
3508
Bill Schmidt726c2372012-10-23 15:51:16 +00003509// Copy an argument into memory, being careful to do this outside the
3510// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003511SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003512PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3513 SDValue CallSeqStart,
3514 ISD::ArgFlagsTy Flags,
3515 SelectionDAG &DAG,
3516 DebugLoc dl) const {
3517 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3518 CallSeqStart.getNode()->getOperand(0),
3519 Flags, DAG, dl);
3520 // The MEMCPY must go outside the CALLSEQ_START..END.
3521 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3522 CallSeqStart.getNode()->getOperand(1));
3523 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3524 NewCallSeqStart.getNode());
3525 return NewCallSeqStart;
3526}
3527
3528SDValue
3529PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003530 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003531 bool isTailCall,
3532 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003533 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003534 const SmallVectorImpl<ISD::InputArg> &Ins,
3535 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003536 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003537
Bill Schmidt726c2372012-10-23 15:51:16 +00003538 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003539
Bill Schmidt726c2372012-10-23 15:51:16 +00003540 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3541 unsigned PtrByteSize = 8;
3542
3543 MachineFunction &MF = DAG.getMachineFunction();
3544
3545 // Mark this function as potentially containing a function that contains a
3546 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3547 // and restoring the callers stack pointer in this functions epilog. This is
3548 // done because by tail calling the called function might overwrite the value
3549 // in this function's (MF) stack pointer stack slot 0(SP).
3550 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3551 CallConv == CallingConv::Fast)
3552 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3553
3554 unsigned nAltivecParamsAtEnd = 0;
3555
3556 // Count how many bytes are to be pushed on the stack, including the linkage
3557 // area, and parameter passing area. We start with at least 48 bytes, which
3558 // is reserved space for [SP][CR][LR][3 x unused].
3559 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3560 // of this call.
3561 unsigned NumBytes =
3562 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3563 Outs, OutVals, nAltivecParamsAtEnd);
3564
3565 // Calculate by how many bytes the stack has to be adjusted in case of tail
3566 // call optimization.
3567 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3568
3569 // To protect arguments on the stack from being clobbered in a tail call,
3570 // force all the loads to happen before doing any other lowering.
3571 if (isTailCall)
3572 Chain = DAG.getStackArgumentTokenFactor(Chain);
3573
3574 // Adjust the stack pointer for the new arguments...
3575 // These operations are automatically eliminated by the prolog/epilog pass
3576 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3577 SDValue CallSeqStart = Chain;
3578
3579 // Load the return address and frame pointer so it can be move somewhere else
3580 // later.
3581 SDValue LROp, FPOp;
3582 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3583 dl);
3584
3585 // Set up a copy of the stack pointer for use loading and storing any
3586 // arguments that may not fit in the registers available for argument
3587 // passing.
3588 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3589
3590 // Figure out which arguments are going to go in registers, and which in
3591 // memory. Also, if this is a vararg function, floating point operations
3592 // must be stored to our stack, and loaded into integer regs as well, if
3593 // any integer regs are available for argument passing.
3594 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3595 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3596
3597 static const uint16_t GPR[] = {
3598 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3599 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3600 };
3601 static const uint16_t *FPR = GetFPR();
3602
3603 static const uint16_t VR[] = {
3604 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3605 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3606 };
3607 const unsigned NumGPRs = array_lengthof(GPR);
3608 const unsigned NumFPRs = 13;
3609 const unsigned NumVRs = array_lengthof(VR);
3610
3611 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3612 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3613
3614 SmallVector<SDValue, 8> MemOpChains;
3615 for (unsigned i = 0; i != NumOps; ++i) {
3616 SDValue Arg = OutVals[i];
3617 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3618
3619 // PtrOff will be used to store the current argument to the stack if a
3620 // register cannot be found for it.
3621 SDValue PtrOff;
3622
3623 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3624
3625 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3626
3627 // Promote integers to 64-bit values.
3628 if (Arg.getValueType() == MVT::i32) {
3629 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3630 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3631 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3632 }
3633
3634 // FIXME memcpy is used way more than necessary. Correctness first.
3635 // Note: "by value" is code for passing a structure by value, not
3636 // basic types.
3637 if (Flags.isByVal()) {
3638 // Note: Size includes alignment padding, so
3639 // struct x { short a; char b; }
3640 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3641 // These are the proper values we need for right-justifying the
3642 // aggregate in a parameter register.
3643 unsigned Size = Flags.getByValSize();
3644 // All aggregates smaller than 8 bytes must be passed right-justified.
3645 if (Size==1 || Size==2 || Size==4) {
3646 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3647 if (GPR_idx != NumGPRs) {
3648 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3649 MachinePointerInfo(), VT,
3650 false, false, 0);
3651 MemOpChains.push_back(Load.getValue(1));
3652 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3653
3654 ArgOffset += PtrByteSize;
3655 continue;
3656 }
3657 }
3658
3659 if (GPR_idx == NumGPRs && Size < 8) {
3660 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3661 PtrOff.getValueType());
3662 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3663 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3664 CallSeqStart,
3665 Flags, DAG, dl);
3666 ArgOffset += PtrByteSize;
3667 continue;
3668 }
3669 // Copy entire object into memory. There are cases where gcc-generated
3670 // code assumes it is there, even if it could be put entirely into
3671 // registers. (This is not what the doc says.)
3672
3673 // FIXME: The above statement is likely due to a misunderstanding of the
3674 // documents. All arguments must be copied into the parameter area BY
3675 // THE CALLEE in the event that the callee takes the address of any
3676 // formal argument. That has not yet been implemented. However, it is
3677 // reasonable to use the stack area as a staging area for the register
3678 // load.
3679
3680 // Skip this for small aggregates, as we will use the same slot for a
3681 // right-justified copy, below.
3682 if (Size >= 8)
3683 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3684 CallSeqStart,
3685 Flags, DAG, dl);
3686
3687 // When a register is available, pass a small aggregate right-justified.
3688 if (Size < 8 && GPR_idx != NumGPRs) {
3689 // The easiest way to get this right-justified in a register
3690 // is to copy the structure into the rightmost portion of a
3691 // local variable slot, then load the whole slot into the
3692 // register.
3693 // FIXME: The memcpy seems to produce pretty awful code for
3694 // small aggregates, particularly for packed ones.
3695 // FIXME: It would be preferable to use the slot in the
3696 // parameter save area instead of a new local variable.
3697 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3698 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3699 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3700 CallSeqStart,
3701 Flags, DAG, dl);
3702
3703 // Load the slot into the register.
3704 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3705 MachinePointerInfo(),
3706 false, false, false, 0);
3707 MemOpChains.push_back(Load.getValue(1));
3708 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3709
3710 // Done with this argument.
3711 ArgOffset += PtrByteSize;
3712 continue;
3713 }
3714
3715 // For aggregates larger than PtrByteSize, copy the pieces of the
3716 // object that fit into registers from the parameter save area.
3717 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3718 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3719 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3720 if (GPR_idx != NumGPRs) {
3721 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3722 MachinePointerInfo(),
3723 false, false, false, 0);
3724 MemOpChains.push_back(Load.getValue(1));
3725 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3726 ArgOffset += PtrByteSize;
3727 } else {
3728 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3729 break;
3730 }
3731 }
3732 continue;
3733 }
3734
3735 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3736 default: llvm_unreachable("Unexpected ValueType for argument!");
3737 case MVT::i32:
3738 case MVT::i64:
3739 if (GPR_idx != NumGPRs) {
3740 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3741 } else {
3742 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3743 true, isTailCall, false, MemOpChains,
3744 TailCallArguments, dl);
3745 }
3746 ArgOffset += PtrByteSize;
3747 break;
3748 case MVT::f32:
3749 case MVT::f64:
3750 if (FPR_idx != NumFPRs) {
3751 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3752
3753 if (isVarArg) {
3754 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3755 MachinePointerInfo(), false, false, 0);
3756 MemOpChains.push_back(Store);
3757
3758 // Float varargs are always shadowed in available integer registers
3759 if (GPR_idx != NumGPRs) {
3760 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3761 MachinePointerInfo(), false, false,
3762 false, 0);
3763 MemOpChains.push_back(Load.getValue(1));
3764 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3765 }
3766 } else if (GPR_idx != NumGPRs)
3767 // If we have any FPRs remaining, we may also have GPRs remaining.
3768 ++GPR_idx;
3769 } else {
3770 // Single-precision floating-point values are mapped to the
3771 // second (rightmost) word of the stack doubleword.
3772 if (Arg.getValueType() == MVT::f32) {
3773 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3774 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3775 }
3776
3777 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3778 true, isTailCall, false, MemOpChains,
3779 TailCallArguments, dl);
3780 }
3781 ArgOffset += 8;
3782 break;
3783 case MVT::v4f32:
3784 case MVT::v4i32:
3785 case MVT::v8i16:
3786 case MVT::v16i8:
3787 if (isVarArg) {
3788 // These go aligned on the stack, or in the corresponding R registers
3789 // when within range. The Darwin PPC ABI doc claims they also go in
3790 // V registers; in fact gcc does this only for arguments that are
3791 // prototyped, not for those that match the ... We do it for all
3792 // arguments, seems to work.
3793 while (ArgOffset % 16 !=0) {
3794 ArgOffset += PtrByteSize;
3795 if (GPR_idx != NumGPRs)
3796 GPR_idx++;
3797 }
3798 // We could elide this store in the case where the object fits
3799 // entirely in R registers. Maybe later.
3800 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3801 DAG.getConstant(ArgOffset, PtrVT));
3802 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3803 MachinePointerInfo(), false, false, 0);
3804 MemOpChains.push_back(Store);
3805 if (VR_idx != NumVRs) {
3806 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3807 MachinePointerInfo(),
3808 false, false, false, 0);
3809 MemOpChains.push_back(Load.getValue(1));
3810 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3811 }
3812 ArgOffset += 16;
3813 for (unsigned i=0; i<16; i+=PtrByteSize) {
3814 if (GPR_idx == NumGPRs)
3815 break;
3816 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3817 DAG.getConstant(i, PtrVT));
3818 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3819 false, false, false, 0);
3820 MemOpChains.push_back(Load.getValue(1));
3821 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3822 }
3823 break;
3824 }
3825
3826 // Non-varargs Altivec params generally go in registers, but have
3827 // stack space allocated at the end.
3828 if (VR_idx != NumVRs) {
3829 // Doesn't have GPR space allocated.
3830 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3831 } else {
3832 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3833 true, isTailCall, true, MemOpChains,
3834 TailCallArguments, dl);
3835 ArgOffset += 16;
3836 }
3837 break;
3838 }
3839 }
3840
3841 if (!MemOpChains.empty())
3842 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3843 &MemOpChains[0], MemOpChains.size());
3844
3845 // Check if this is an indirect call (MTCTR/BCTRL).
3846 // See PrepareCall() for more information about calls through function
3847 // pointers in the 64-bit SVR4 ABI.
3848 if (!isTailCall &&
3849 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3850 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3851 !isBLACompatibleAddress(Callee, DAG)) {
3852 // Load r2 into a virtual register and store it to the TOC save area.
3853 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3854 // TOC save area offset.
3855 SDValue PtrOff = DAG.getIntPtrConstant(40);
3856 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3857 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3858 false, false, 0);
3859 // R12 must contain the address of an indirect callee. This does not
3860 // mean the MTCTR instruction must use R12; it's easier to model this
3861 // as an extra parameter, so do that.
3862 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3863 }
3864
3865 // Build a sequence of copy-to-reg nodes chained together with token chain
3866 // and flag operands which copy the outgoing args into the appropriate regs.
3867 SDValue InFlag;
3868 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3869 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3870 RegsToPass[i].second, InFlag);
3871 InFlag = Chain.getValue(1);
3872 }
3873
3874 if (isTailCall)
3875 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3876 FPOp, true, TailCallArguments);
3877
3878 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3879 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3880 Ins, InVals);
3881}
3882
3883SDValue
3884PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3885 CallingConv::ID CallConv, bool isVarArg,
3886 bool isTailCall,
3887 const SmallVectorImpl<ISD::OutputArg> &Outs,
3888 const SmallVectorImpl<SDValue> &OutVals,
3889 const SmallVectorImpl<ISD::InputArg> &Ins,
3890 DebugLoc dl, SelectionDAG &DAG,
3891 SmallVectorImpl<SDValue> &InVals) const {
3892
3893 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003894
Owen Andersone50ed302009-08-10 22:56:29 +00003895 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003897 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003898
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003899 MachineFunction &MF = DAG.getMachineFunction();
3900
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003901 // Mark this function as potentially containing a function that contains a
3902 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3903 // and restoring the callers stack pointer in this functions epilog. This is
3904 // done because by tail calling the called function might overwrite the value
3905 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003906 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3907 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003908 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3909
3910 unsigned nAltivecParamsAtEnd = 0;
3911
Chris Lattnerabde4602006-05-16 22:56:08 +00003912 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003913 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003914 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003915 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003916 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003917 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003918 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003919
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003920 // Calculate by how many bytes the stack has to be adjusted in case of tail
3921 // call optimization.
3922 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003923
Dan Gohman98ca4f22009-08-05 01:29:28 +00003924 // To protect arguments on the stack from being clobbered in a tail call,
3925 // force all the loads to happen before doing any other lowering.
3926 if (isTailCall)
3927 Chain = DAG.getStackArgumentTokenFactor(Chain);
3928
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003929 // Adjust the stack pointer for the new arguments...
3930 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003931 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003932 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003934 // Load the return address and frame pointer so it can be move somewhere else
3935 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003936 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003937 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3938 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003939
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003940 // Set up a copy of the stack pointer for use loading and storing any
3941 // arguments that may not fit in the registers available for argument
3942 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003944 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003946 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003949 // Figure out which arguments are going to go in registers, and which in
3950 // memory. Also, if this is a vararg function, floating point operations
3951 // must be stored to our stack, and loaded into integer regs as well, if
3952 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003953 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003954 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Craig Topperb78ca422012-03-11 07:16:55 +00003956 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003957 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3958 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3959 };
Craig Topperb78ca422012-03-11 07:16:55 +00003960 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003961 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3962 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3963 };
Craig Topperb78ca422012-03-11 07:16:55 +00003964 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003965
Craig Topperb78ca422012-03-11 07:16:55 +00003966 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003967 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3968 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3969 };
Owen Anderson718cb662007-09-07 04:06:50 +00003970 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003971 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003972 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003973
Craig Topperb78ca422012-03-11 07:16:55 +00003974 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003975
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003976 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003977 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3978
Dan Gohman475871a2008-07-27 21:46:04 +00003979 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003980 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003981 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003982 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003983
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003984 // PtrOff will be used to store the current argument to the stack if a
3985 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003986 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003988 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003989
Dale Johannesen39355f92009-02-04 02:34:38 +00003990 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003991
3992 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003994 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3995 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003997 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003998
Dale Johannesen8419dd62008-03-07 20:27:40 +00003999 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004000 // Note: "by value" is code for passing a structure by value, not
4001 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004002 if (Flags.isByVal()) {
4003 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004004 // Very small objects are passed right-justified. Everything else is
4005 // passed left-justified.
4006 if (Size==1 || Size==2) {
4007 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004008 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004009 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004010 MachinePointerInfo(), VT,
4011 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004012 MemOpChains.push_back(Load.getValue(1));
4013 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004014
4015 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004016 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004017 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4018 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004019 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004020 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4021 CallSeqStart,
4022 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004023 ArgOffset += PtrByteSize;
4024 }
4025 continue;
4026 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004027 // Copy entire object into memory. There are cases where gcc-generated
4028 // code assumes it is there, even if it could be put entirely into
4029 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004030 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4031 CallSeqStart,
4032 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004033
4034 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4035 // copy the pieces of the object that fit into registers from the
4036 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004037 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004038 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004039 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004040 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004041 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4042 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004043 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004044 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004045 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004046 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004047 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004048 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004049 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004050 }
4051 }
4052 continue;
4053 }
4054
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004056 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 case MVT::i32:
4058 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004059 if (GPR_idx != NumGPRs) {
4060 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004061 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004062 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4063 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004064 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004065 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004066 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004067 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 case MVT::f32:
4069 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004070 if (FPR_idx != NumFPRs) {
4071 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4072
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004073 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004074 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4075 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004076 MemOpChains.push_back(Store);
4077
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004078 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004079 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004080 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004081 MachinePointerInfo(), false, false,
4082 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004083 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004084 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004085 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004087 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004088 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004089 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4090 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004091 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004092 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004093 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004094 }
4095 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004096 // If we have any FPRs remaining, we may also have GPRs remaining.
4097 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4098 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004099 if (GPR_idx != NumGPRs)
4100 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004102 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4103 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004104 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004105 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004106 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4107 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004108 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004109 if (isPPC64)
4110 ArgOffset += 8;
4111 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004113 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 case MVT::v4f32:
4115 case MVT::v4i32:
4116 case MVT::v8i16:
4117 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004118 if (isVarArg) {
4119 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004120 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004121 // V registers; in fact gcc does this only for arguments that are
4122 // prototyped, not for those that match the ... We do it for all
4123 // arguments, seems to work.
4124 while (ArgOffset % 16 !=0) {
4125 ArgOffset += PtrByteSize;
4126 if (GPR_idx != NumGPRs)
4127 GPR_idx++;
4128 }
4129 // We could elide this store in the case where the object fits
4130 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004131 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004132 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004133 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4134 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004135 MemOpChains.push_back(Store);
4136 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004137 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004138 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004139 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004140 MemOpChains.push_back(Load.getValue(1));
4141 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4142 }
4143 ArgOffset += 16;
4144 for (unsigned i=0; i<16; i+=PtrByteSize) {
4145 if (GPR_idx == NumGPRs)
4146 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004147 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004148 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004149 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004150 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004151 MemOpChains.push_back(Load.getValue(1));
4152 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4153 }
4154 break;
4155 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004157 // Non-varargs Altivec params generally go in registers, but have
4158 // stack space allocated at the end.
4159 if (VR_idx != NumVRs) {
4160 // Doesn't have GPR space allocated.
4161 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4162 } else if (nAltivecParamsAtEnd==0) {
4163 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004164 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4165 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004166 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004167 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004168 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004169 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004170 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004171 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004172 // If all Altivec parameters fit in registers, as they usually do,
4173 // they get stack space following the non-Altivec parameters. We
4174 // don't track this here because nobody below needs it.
4175 // If there are more Altivec parameters than fit in registers emit
4176 // the stores here.
4177 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4178 unsigned j = 0;
4179 // Offset is aligned; skip 1st 12 params which go in V registers.
4180 ArgOffset = ((ArgOffset+15)/16)*16;
4181 ArgOffset += 12*16;
4182 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004183 SDValue Arg = OutVals[i];
4184 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4186 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004187 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004188 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004189 // We are emitting Altivec params in order.
4190 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4191 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004192 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004193 ArgOffset += 16;
4194 }
4195 }
4196 }
4197 }
4198
Chris Lattner9a2a4972006-05-17 06:01:33 +00004199 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004201 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Dale Johannesenf7b73042010-03-09 20:15:42 +00004203 // On Darwin, R12 must contain the address of an indirect callee. This does
4204 // not mean the MTCTR instruction must use R12; it's easier to model this as
4205 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004206 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004207 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4208 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4209 !isBLACompatibleAddress(Callee, DAG))
4210 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4211 PPC::R12), Callee));
4212
Chris Lattner9a2a4972006-05-17 06:01:33 +00004213 // Build a sequence of copy-to-reg nodes chained together with token chain
4214 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004215 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004216 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004217 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004218 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004219 InFlag = Chain.getValue(1);
4220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Chris Lattnerb9082582010-11-14 23:42:06 +00004222 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004223 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4224 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004225
Dan Gohman98ca4f22009-08-05 01:29:28 +00004226 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4227 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4228 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004229}
4230
Hal Finkeld712f932011-10-14 19:51:36 +00004231bool
4232PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4233 MachineFunction &MF, bool isVarArg,
4234 const SmallVectorImpl<ISD::OutputArg> &Outs,
4235 LLVMContext &Context) const {
4236 SmallVector<CCValAssign, 16> RVLocs;
4237 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4238 RVLocs, Context);
4239 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4240}
4241
Dan Gohman98ca4f22009-08-05 01:29:28 +00004242SDValue
4243PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004244 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004245 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004246 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004247 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004248
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004249 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004250 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004251 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004252 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004254 // If this is the first return lowered for this function, add the regs to the
4255 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004256 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004257 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004258 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004259 }
4260
Dan Gohman475871a2008-07-27 21:46:04 +00004261 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004263 // Copy the result values into the output registers.
4264 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4265 CCValAssign &VA = RVLocs[i];
4266 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004267 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004268 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004269 Flag = Chain.getValue(1);
4270 }
4271
Gabor Greifba36cb52008-08-28 21:40:38 +00004272 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004274 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004276}
4277
Dan Gohman475871a2008-07-27 21:46:04 +00004278SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004279 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004280 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004281 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004282
Jim Laskeyefc7e522006-12-04 22:04:42 +00004283 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004284 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004285
4286 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004287 bool isPPC64 = Subtarget.isPPC64();
4288 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004290
4291 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue Chain = Op.getOperand(0);
4293 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004294
Jim Laskeyefc7e522006-12-04 22:04:42 +00004295 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004296 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4297 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004298 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004299
Jim Laskeyefc7e522006-12-04 22:04:42 +00004300 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004301 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004302
Jim Laskeyefc7e522006-12-04 22:04:42 +00004303 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004304 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004305 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004306}
4307
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004308
4309
Dan Gohman475871a2008-07-27 21:46:04 +00004310SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004311PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004312 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004313 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004314 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004315 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004316
4317 // Get current frame pointer save index. The users of this index will be
4318 // primarily DYNALLOC instructions.
4319 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4320 int RASI = FI->getReturnAddrSaveIndex();
4321
4322 // If the frame pointer save index hasn't been defined yet.
4323 if (!RASI) {
4324 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004325 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004326 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004327 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004328 // Save the result.
4329 FI->setReturnAddrSaveIndex(RASI);
4330 }
4331 return DAG.getFrameIndex(RASI, PtrVT);
4332}
4333
Dan Gohman475871a2008-07-27 21:46:04 +00004334SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004335PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4336 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004337 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004338 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004339 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004340
4341 // Get current frame pointer save index. The users of this index will be
4342 // primarily DYNALLOC instructions.
4343 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4344 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004345
Jim Laskey2f616bf2006-11-16 22:43:37 +00004346 // If the frame pointer save index hasn't been defined yet.
4347 if (!FPSI) {
4348 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004349 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004350 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
Jim Laskey2f616bf2006-11-16 22:43:37 +00004352 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004353 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004354 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004355 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004356 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004357 return DAG.getFrameIndex(FPSI, PtrVT);
4358}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004359
Dan Gohman475871a2008-07-27 21:46:04 +00004360SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004361 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004362 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004363 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004364 SDValue Chain = Op.getOperand(0);
4365 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004366 DebugLoc dl = Op.getDebugLoc();
4367
Jim Laskey2f616bf2006-11-16 22:43:37 +00004368 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004369 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004370 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004371 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004372 DAG.getConstant(0, PtrVT), Size);
4373 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004374 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004375 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004376 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004378 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004379}
4380
Chris Lattner1a635d62006-04-14 06:01:58 +00004381/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4382/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004383SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004384 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004385 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4386 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004387 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Chris Lattner1a635d62006-04-14 06:01:58 +00004389 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004390
Chris Lattner1a635d62006-04-14 06:01:58 +00004391 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004392 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Owen Andersone50ed302009-08-10 22:56:29 +00004394 EVT ResVT = Op.getValueType();
4395 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004396 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4397 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004398 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 // If the RHS of the comparison is a 0.0, we don't need to do the
4401 // subtraction at all.
4402 if (isFloatingPointZero(RHS))
4403 switch (CC) {
4404 default: break; // SETUO etc aren't handled by fsel.
4405 case ISD::SETULT:
4406 case ISD::SETLT:
4407 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004408 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4411 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004412 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004413 case ISD::SETUGT:
4414 case ISD::SETGT:
4415 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004416 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004417 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4419 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004420 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004422 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004425 switch (CC) {
4426 default: break; // SETUO etc aren't handled by fsel.
4427 case ISD::SETULT:
4428 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004429 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4431 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004432 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004433 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004434 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004435 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4437 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004438 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004439 case ISD::SETUGT:
4440 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004441 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4443 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004444 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004445 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004446 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004447 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4449 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004450 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004451 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004452 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004453}
4454
Chris Lattner1f873002007-11-28 18:44:47 +00004455// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004456SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004457 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004458 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 if (Src.getValueType() == MVT::f32)
4461 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004462
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004465 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004467 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004468 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004470 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 case MVT::i64:
4472 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004473 break;
4474 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004475
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004478
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004479 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004480 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4481 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004482
4483 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4484 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004486 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004487 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004488 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004489 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004490}
4491
Dan Gohmand858e902010-04-17 15:26:15 +00004492SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4493 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004494 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004495 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004497 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004498
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004500 SDValue SINT = Op.getOperand(0);
4501 // When converting to single-precision, we actually need to convert
4502 // to double-precision first and then round to single-precision.
4503 // To avoid double-rounding effects during that operation, we have
4504 // to prepare the input operand. Bits that might be truncated when
4505 // converting to double-precision are replaced by a bit that won't
4506 // be lost at this stage, but is below the single-precision rounding
4507 // position.
4508 //
4509 // However, if -enable-unsafe-fp-math is in effect, accept double
4510 // rounding to avoid the extra overhead.
4511 if (Op.getValueType() == MVT::f32 &&
4512 !DAG.getTarget().Options.UnsafeFPMath) {
4513
4514 // Twiddle input to make sure the low 11 bits are zero. (If this
4515 // is the case, we are guaranteed the value will fit into the 53 bit
4516 // mantissa of an IEEE double-precision value without rounding.)
4517 // If any of those low 11 bits were not zero originally, make sure
4518 // bit 12 (value 2048) is set instead, so that the final rounding
4519 // to single-precision gets the correct result.
4520 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4521 SINT, DAG.getConstant(2047, MVT::i64));
4522 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4523 Round, DAG.getConstant(2047, MVT::i64));
4524 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4525 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4526 Round, DAG.getConstant(-2048, MVT::i64));
4527
4528 // However, we cannot use that value unconditionally: if the magnitude
4529 // of the input value is small, the bit-twiddling we did above might
4530 // end up visibly changing the output. Fortunately, in that case, we
4531 // don't need to twiddle bits since the original input will convert
4532 // exactly to double-precision floating-point already. Therefore,
4533 // construct a conditional to use the original value if the top 11
4534 // bits are all sign-bit copies, and use the rounded value computed
4535 // above otherwise.
4536 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4537 SINT, DAG.getConstant(53, MVT::i32));
4538 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4539 Cond, DAG.getConstant(1, MVT::i64));
4540 Cond = DAG.getSetCC(dl, MVT::i32,
4541 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4542
4543 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4544 }
4545 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4547 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004548 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004550 return FP;
4551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004554 "Unhandled SINT_TO_FP type in custom expander!");
4555 // Since we only generate this in 64-bit mode, we can take advantage of
4556 // 64-bit registers. In particular, sign extend the input value into the
4557 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4558 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004559 MachineFunction &MF = DAG.getMachineFunction();
4560 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004561 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004562 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004564
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004566 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004569 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004570 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004571 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004572 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4573 SDValue Store =
4574 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4575 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004576 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004577 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004578 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Chris Lattner1a635d62006-04-14 06:01:58 +00004580 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4582 if (Op.getValueType() == MVT::f32)
4583 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004584 return FP;
4585}
4586
Dan Gohmand858e902010-04-17 15:26:15 +00004587SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4588 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004589 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004590 /*
4591 The rounding mode is in bits 30:31 of FPSR, and has the following
4592 settings:
4593 00 Round to nearest
4594 01 Round to 0
4595 10 Round to +inf
4596 11 Round to -inf
4597
4598 FLT_ROUNDS, on the other hand, expects the following:
4599 -1 Undefined
4600 0 Round to 0
4601 1 Round to nearest
4602 2 Round to +inf
4603 3 Round to -inf
4604
4605 To perform the conversion, we do:
4606 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4607 */
4608
4609 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004610 EVT VT = Op.getValueType();
4611 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4612 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004614
4615 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004617 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004618 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004619
4620 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004621 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004622 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004623 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004624 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004625
4626 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004628 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004629 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004630 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004631
4632 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004633 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 DAG.getNode(ISD::AND, dl, MVT::i32,
4635 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 DAG.getNode(ISD::SRL, dl, MVT::i32,
4638 DAG.getNode(ISD::AND, dl, MVT::i32,
4639 DAG.getNode(ISD::XOR, dl, MVT::i32,
4640 CWD, DAG.getConstant(3, MVT::i32)),
4641 DAG.getConstant(3, MVT::i32)),
4642 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004643
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004646
Duncan Sands83ec4b62008-06-06 12:08:01 +00004647 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004648 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004649}
4650
Dan Gohmand858e902010-04-17 15:26:15 +00004651SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004652 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004653 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004654 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004655 assert(Op.getNumOperands() == 3 &&
4656 VT == Op.getOperand(1).getValueType() &&
4657 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004658
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004659 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004661 SDValue Lo = Op.getOperand(0);
4662 SDValue Hi = Op.getOperand(1);
4663 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004664 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004665
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004666 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004667 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004668 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4669 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4670 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4671 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004672 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004673 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4674 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4675 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004676 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004677 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004678}
4679
Dan Gohmand858e902010-04-17 15:26:15 +00004680SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004681 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004682 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004684 assert(Op.getNumOperands() == 3 &&
4685 VT == Op.getOperand(1).getValueType() &&
4686 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004687
Dan Gohman9ed06db2008-03-07 20:36:53 +00004688 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004689 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004690 SDValue Lo = Op.getOperand(0);
4691 SDValue Hi = Op.getOperand(1);
4692 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004693 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004694
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004695 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004696 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004697 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4698 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4699 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4700 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004701 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004702 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4703 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4704 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004705 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004706 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004707}
4708
Dan Gohmand858e902010-04-17 15:26:15 +00004709SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004710 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004711 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004712 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004713 assert(Op.getNumOperands() == 3 &&
4714 VT == Op.getOperand(1).getValueType() &&
4715 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004716
Dan Gohman9ed06db2008-03-07 20:36:53 +00004717 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue Lo = Op.getOperand(0);
4719 SDValue Hi = Op.getOperand(1);
4720 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004721 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004722
Dale Johannesenf5d97892009-02-04 01:48:28 +00004723 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004724 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004725 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4726 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4727 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4728 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004729 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004730 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4731 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4732 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004733 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004735 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004736}
4737
4738//===----------------------------------------------------------------------===//
4739// Vector related lowering.
4740//
4741
Chris Lattner4a998b92006-04-17 06:00:21 +00004742/// BuildSplatI - Build a canonical splati of Val with an element size of
4743/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004744static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004745 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004746 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004747
Owen Andersone50ed302009-08-10 22:56:29 +00004748 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004750 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004751
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004753
Chris Lattner70fa4932006-12-01 01:45:39 +00004754 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4755 if (Val == -1)
4756 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004757
Owen Andersone50ed302009-08-10 22:56:29 +00004758 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Chris Lattner4a998b92006-04-17 06:00:21 +00004760 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004762 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004763 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004764 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4765 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004766 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004767}
4768
Chris Lattnere7c768e2006-04-18 03:24:30 +00004769/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004770/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004771static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004772 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 EVT DestVT = MVT::Other) {
4774 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004775 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004776 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004777}
4778
Chris Lattnere7c768e2006-04-18 03:24:30 +00004779/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4780/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004781static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004782 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 DebugLoc dl, EVT DestVT = MVT::Other) {
4784 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004785 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004787}
4788
4789
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004790/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4791/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004792static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004793 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004794 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004795 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4796 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004797
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004799 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004802 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004803}
4804
Chris Lattnerf1b47082006-04-14 05:19:18 +00004805// If this is a case we can't handle, return null and let the default
4806// expansion code take care of it. If we CAN select this case, and if it
4807// selects to a single instruction, return Op. Otherwise, if we can codegen
4808// this case more efficiently than a constant pool load, lower it to the
4809// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004810SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4811 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004812 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004813 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4814 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004815
Bob Wilson24e338e2009-03-02 23:24:16 +00004816 // Check if this is a splat of a constant value.
4817 APInt APSplatBits, APSplatUndef;
4818 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004819 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004820 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004821 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004822 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004823
Bob Wilsonf2950b02009-03-03 19:26:27 +00004824 unsigned SplatBits = APSplatBits.getZExtValue();
4825 unsigned SplatUndef = APSplatUndef.getZExtValue();
4826 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004827
Bob Wilsonf2950b02009-03-03 19:26:27 +00004828 // First, handle single instruction cases.
4829
4830 // All zeros?
4831 if (SplatBits == 0) {
4832 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4834 SDValue Z = DAG.getConstant(0, MVT::i32);
4835 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004836 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004837 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004838 return Op;
4839 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004840
Bob Wilsonf2950b02009-03-03 19:26:27 +00004841 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4842 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4843 (32-SplatBitSize));
4844 if (SextVal >= -16 && SextVal <= 15)
4845 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004846
4847
Bob Wilsonf2950b02009-03-03 19:26:27 +00004848 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004849
Bob Wilsonf2950b02009-03-03 19:26:27 +00004850 // If this value is in the range [-32,30] and is even, use:
4851 // tmp = VSPLTI[bhw], result = add tmp, tmp
4852 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004854 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004855 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004856 }
4857
4858 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4859 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4860 // for fneg/fabs.
4861 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4862 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004864
4865 // Make the VSLW intrinsic, computing 0x8000_0000.
4866 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4867 OnesV, DAG, dl);
4868
4869 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004871 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004872 }
4873
4874 // Check to see if this is a wide variety of vsplti*, binop self cases.
4875 static const signed char SplatCsts[] = {
4876 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4877 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4878 };
4879
4880 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4881 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4882 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4883 int i = SplatCsts[idx];
4884
4885 // Figure out what shift amount will be used by altivec if shifted by i in
4886 // this splat size.
4887 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4888
4889 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004890 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004892 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4893 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4894 Intrinsic::ppc_altivec_vslw
4895 };
4896 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004897 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004899
Bob Wilsonf2950b02009-03-03 19:26:27 +00004900 // vsplti + srl self.
4901 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004903 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4904 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4905 Intrinsic::ppc_altivec_vsrw
4906 };
4907 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004908 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004909 }
4910
Bob Wilsonf2950b02009-03-03 19:26:27 +00004911 // vsplti + sra self.
4912 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004914 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4915 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4916 Intrinsic::ppc_altivec_vsraw
4917 };
4918 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004919 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004921
Bob Wilsonf2950b02009-03-03 19:26:27 +00004922 // vsplti + rol self.
4923 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4924 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004926 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4927 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4928 Intrinsic::ppc_altivec_vrlw
4929 };
4930 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004931 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Bob Wilsonf2950b02009-03-03 19:26:27 +00004934 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004935 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004937 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004938 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004939 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004940 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004942 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004943 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004944 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004945 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004946 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004947 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4948 }
4949 }
4950
4951 // Three instruction sequences.
4952
4953 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4954 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4956 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004957 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004958 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004959 }
4960 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4961 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4963 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004964 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004965 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004967
Dan Gohman475871a2008-07-27 21:46:04 +00004968 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004969}
4970
Chris Lattner59138102006-04-17 05:28:54 +00004971/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4972/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004973static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004974 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004975 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004976 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004977 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004978 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004979
Chris Lattner59138102006-04-17 05:28:54 +00004980 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004981 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004982 OP_VMRGHW,
4983 OP_VMRGLW,
4984 OP_VSPLTISW0,
4985 OP_VSPLTISW1,
4986 OP_VSPLTISW2,
4987 OP_VSPLTISW3,
4988 OP_VSLDOI4,
4989 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004990 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004991 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Chris Lattner59138102006-04-17 05:28:54 +00004993 if (OpNum == OP_COPY) {
4994 if (LHSID == (1*9+2)*9+3) return LHS;
4995 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4996 return RHS;
4997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004998
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005000 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5001 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005002
Nate Begeman9008ca62009-04-27 18:41:29 +00005003 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005004 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005005 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005006 case OP_VMRGHW:
5007 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5008 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5009 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5010 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5011 break;
5012 case OP_VMRGLW:
5013 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5014 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5015 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5016 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5017 break;
5018 case OP_VSPLTISW0:
5019 for (unsigned i = 0; i != 16; ++i)
5020 ShufIdxs[i] = (i&3)+0;
5021 break;
5022 case OP_VSPLTISW1:
5023 for (unsigned i = 0; i != 16; ++i)
5024 ShufIdxs[i] = (i&3)+4;
5025 break;
5026 case OP_VSPLTISW2:
5027 for (unsigned i = 0; i != 16; ++i)
5028 ShufIdxs[i] = (i&3)+8;
5029 break;
5030 case OP_VSPLTISW3:
5031 for (unsigned i = 0; i != 16; ++i)
5032 ShufIdxs[i] = (i&3)+12;
5033 break;
5034 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005035 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005036 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005037 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005038 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005039 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005040 }
Owen Andersone50ed302009-08-10 22:56:29 +00005041 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005042 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5043 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005045 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005046}
5047
Chris Lattnerf1b47082006-04-14 05:19:18 +00005048/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5049/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5050/// return the code it can be lowered into. Worst case, it can always be
5051/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005052SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005053 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005054 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SDValue V1 = Op.getOperand(0);
5056 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005057 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005058 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005059
Chris Lattnerf1b47082006-04-14 05:19:18 +00005060 // Cases that are handled by instructions that take permute immediates
5061 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5062 // selected by the instruction selector.
5063 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005064 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5065 PPC::isSplatShuffleMask(SVOp, 2) ||
5066 PPC::isSplatShuffleMask(SVOp, 4) ||
5067 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5068 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5069 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5070 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5071 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5072 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5073 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5074 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5075 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005076 return Op;
5077 }
5078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005079
Chris Lattnerf1b47082006-04-14 05:19:18 +00005080 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5081 // and produce a fixed permutation. If any of these match, do not lower to
5082 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005083 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5084 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5085 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5086 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5087 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5088 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5089 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5090 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5091 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005092 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Chris Lattner59138102006-04-17 05:28:54 +00005094 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5095 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005096 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005097
Chris Lattner59138102006-04-17 05:28:54 +00005098 unsigned PFIndexes[4];
5099 bool isFourElementShuffle = true;
5100 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5101 unsigned EltNo = 8; // Start out undef.
5102 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005104 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005107 if ((ByteSource & 3) != j) {
5108 isFourElementShuffle = false;
5109 break;
5110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner59138102006-04-17 05:28:54 +00005112 if (EltNo == 8) {
5113 EltNo = ByteSource/4;
5114 } else if (EltNo != ByteSource/4) {
5115 isFourElementShuffle = false;
5116 break;
5117 }
5118 }
5119 PFIndexes[i] = EltNo;
5120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
5122 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005123 // perfect shuffle vector to determine if it is cost effective to do this as
5124 // discrete instructions, or whether we should use a vperm.
5125 if (isFourElementShuffle) {
5126 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005127 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005128 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner59138102006-04-17 05:28:54 +00005130 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5131 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005132
Chris Lattner59138102006-04-17 05:28:54 +00005133 // Determining when to avoid vperm is tricky. Many things affect the cost
5134 // of vperm, particularly how many times the perm mask needs to be computed.
5135 // For example, if the perm mask can be hoisted out of a loop or is already
5136 // used (perhaps because there are multiple permutes with the same shuffle
5137 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5138 // the loop requires an extra register.
5139 //
5140 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005141 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005142 // available, if this block is within a loop, we should avoid using vperm
5143 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005144 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005145 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Chris Lattnerf1b47082006-04-14 05:19:18 +00005148 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5149 // vector that will get spilled to the constant pool.
5150 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattnerf1b47082006-04-14 05:19:18 +00005152 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5153 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005154 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Dan Gohman475871a2008-07-27 21:46:04 +00005157 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5159 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Chris Lattnerf1b47082006-04-14 05:19:18 +00005161 for (unsigned j = 0; j != BytesPerElement; ++j)
5162 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005163 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005167 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005168 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005169}
5170
Chris Lattner90564f22006-04-18 17:59:36 +00005171/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5172/// altivec comparison. If it is, return true and fill in Opc/isDot with
5173/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005174static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005175 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005176 unsigned IntrinsicID =
5177 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005178 CompareOpc = -1;
5179 isDot = false;
5180 switch (IntrinsicID) {
5181 default: return false;
5182 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005183 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5184 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5185 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5186 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5187 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5188 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5189 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5190 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5191 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5192 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5193 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5194 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5195 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner1a635d62006-04-14 06:01:58 +00005197 // Normal Comparisons.
5198 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5199 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5200 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5201 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5202 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5203 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5204 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5205 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5206 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5207 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5208 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5209 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5210 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5211 }
Chris Lattner90564f22006-04-18 17:59:36 +00005212 return true;
5213}
5214
5215/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5216/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005217SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005218 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005219 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5220 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005221 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005222 int CompareOpc;
5223 bool isDot;
5224 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005225 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Chris Lattner90564f22006-04-18 17:59:36 +00005227 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005228 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005229 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005230 Op.getOperand(1), Op.getOperand(2),
5231 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005232 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005234
Chris Lattner1a635d62006-04-14 06:01:58 +00005235 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005237 Op.getOperand(2), // LHS
5238 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005240 };
Owen Andersone50ed302009-08-10 22:56:29 +00005241 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005242 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005243 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005244 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005245
Chris Lattner1a635d62006-04-14 06:01:58 +00005246 // Now that we have the comparison, emit a copy from the CR to a GPR.
5247 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5249 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005250 CompNode.getValue(1));
5251
Chris Lattner1a635d62006-04-14 06:01:58 +00005252 // Unpack the result based on how the target uses it.
5253 unsigned BitNo; // Bit # of CR6.
5254 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005255 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005256 default: // Can't happen, don't crash on invalid number though.
5257 case 0: // Return the value of the EQ bit of CR6.
5258 BitNo = 0; InvertBit = false;
5259 break;
5260 case 1: // Return the inverted value of the EQ bit of CR6.
5261 BitNo = 0; InvertBit = true;
5262 break;
5263 case 2: // Return the value of the LT bit of CR6.
5264 BitNo = 2; InvertBit = false;
5265 break;
5266 case 3: // Return the inverted value of the LT bit of CR6.
5267 BitNo = 2; InvertBit = true;
5268 break;
5269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005270
Chris Lattner1a635d62006-04-14 06:01:58 +00005271 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5273 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005274 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5276 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Chris Lattner1a635d62006-04-14 06:01:58 +00005278 // If we are supposed to, toggle the bit.
5279 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5281 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005282 return Flags;
5283}
5284
Scott Michelfdc40a02009-02-17 22:15:04 +00005285SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005286 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005287 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005288 // Create a stack slot that is 16-byte aligned.
5289 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005290 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005291 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005293
Chris Lattner1a635d62006-04-14 06:01:58 +00005294 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005295 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005296 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005297 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005298 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005299 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005300 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005301}
5302
Dan Gohmand858e902010-04-17 15:26:15 +00005303SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005304 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005306 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5309 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Dan Gohman475871a2008-07-27 21:46:04 +00005311 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005312 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005314 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005315 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5316 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5317 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005318
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005319 // Low parts multiplied together, generating 32-bit results (we ignore the
5320 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005321 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005326 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005327 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005328 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5330 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005332
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005334
Chris Lattnercea2aa72006-04-18 04:28:57 +00005335 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005336 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005338 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Chris Lattner19a81522006-04-18 03:57:35 +00005340 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005341 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005343 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005344
Chris Lattner19a81522006-04-18 03:57:35 +00005345 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005348 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005349
Chris Lattner19a81522006-04-18 03:57:35 +00005350 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005352 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 Ops[i*2 ] = 2*i+1;
5354 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005355 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005357 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005358 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005359 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005360}
5361
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005362/// LowerOperation - Provide custom lowering hooks for some operations.
5363///
Dan Gohmand858e902010-04-17 15:26:15 +00005364SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005365 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005366 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005367 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005368 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005369 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005370 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005371 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005372 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005373 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5374 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005375 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005376 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
5378 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005379 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005380
Jim Laskeyefc7e522006-12-04 22:04:42 +00005381 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005382 case ISD::DYNAMIC_STACKALLOC:
5383 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005384
Chris Lattner1a635d62006-04-14 06:01:58 +00005385 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005386 case ISD::FP_TO_UINT:
5387 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005388 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005389 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005390 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005391
Chris Lattner1a635d62006-04-14 06:01:58 +00005392 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005393 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5394 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5395 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005396
Chris Lattner1a635d62006-04-14 06:01:58 +00005397 // Vector-related lowering.
5398 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5399 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5400 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5401 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005402 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner3fc027d2007-12-08 06:59:59 +00005404 // Frame & Return address.
5405 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005406 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005407 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005408}
5409
Duncan Sands1607f052008-12-01 11:39:25 +00005410void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5411 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005412 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005413 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005414 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005415 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005416 default:
Craig Topperbc219812012-02-07 02:50:20 +00005417 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005418 case ISD::VAARG: {
5419 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5420 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5421 return;
5422
5423 EVT VT = N->getValueType(0);
5424
5425 if (VT == MVT::i64) {
5426 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5427
5428 Results.push_back(NewNode);
5429 Results.push_back(NewNode.getValue(1));
5430 }
5431 return;
5432 }
Duncan Sands1607f052008-12-01 11:39:25 +00005433 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 assert(N->getValueType(0) == MVT::ppcf128);
5435 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005436 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005438 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005439 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005441 DAG.getIntPtrConstant(1));
5442
5443 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5444 // of the long double, and puts FPSCR back the way it was. We do not
5445 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005446 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005447 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5448
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005450 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005451 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005452 MFFSreg = Result.getValue(0);
5453 InFlag = Result.getValue(1);
5454
5455 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005456 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005458 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005459 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005460 InFlag = Result.getValue(0);
5461
5462 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005463 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005465 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005466 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005467 InFlag = Result.getValue(0);
5468
5469 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005471 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005472 Ops[0] = Lo;
5473 Ops[1] = Hi;
5474 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005475 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005476 FPreg = Result.getValue(0);
5477 InFlag = Result.getValue(1);
5478
5479 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 NodeTys.push_back(MVT::f64);
5481 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005482 Ops[1] = MFFSreg;
5483 Ops[2] = FPreg;
5484 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005485 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005486 FPreg = Result.getValue(0);
5487
5488 // We know the low half is about to be thrown away, so just use something
5489 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005491 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005492 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005493 }
Duncan Sands1607f052008-12-01 11:39:25 +00005494 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005495 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005496 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005497 }
5498}
5499
5500
Chris Lattner1a635d62006-04-14 06:01:58 +00005501//===----------------------------------------------------------------------===//
5502// Other Lowering Code
5503//===----------------------------------------------------------------------===//
5504
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005505MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005506PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005507 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005508 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5510
5511 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5512 MachineFunction *F = BB->getParent();
5513 MachineFunction::iterator It = BB;
5514 ++It;
5515
5516 unsigned dest = MI->getOperand(0).getReg();
5517 unsigned ptrA = MI->getOperand(1).getReg();
5518 unsigned ptrB = MI->getOperand(2).getReg();
5519 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005520 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005521
5522 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5523 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5524 F->insert(It, loopMBB);
5525 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005526 exitMBB->splice(exitMBB->begin(), BB,
5527 llvm::next(MachineBasicBlock::iterator(MI)),
5528 BB->end());
5529 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005530
5531 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005532 unsigned TmpReg = (!BinOpcode) ? incr :
5533 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005534 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5535 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005536
5537 // thisMBB:
5538 // ...
5539 // fallthrough --> loopMBB
5540 BB->addSuccessor(loopMBB);
5541
5542 // loopMBB:
5543 // l[wd]arx dest, ptr
5544 // add r0, dest, incr
5545 // st[wd]cx. r0, ptr
5546 // bne- loopMBB
5547 // fallthrough --> exitMBB
5548 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005549 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005550 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005551 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005552 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5553 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005554 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005555 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005556 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005557 BB->addSuccessor(loopMBB);
5558 BB->addSuccessor(exitMBB);
5559
5560 // exitMBB:
5561 // ...
5562 BB = exitMBB;
5563 return BB;
5564}
5565
5566MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005567PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005568 MachineBasicBlock *BB,
5569 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005570 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005571 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005572 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5573 // In 64 bit mode we have to use 64 bits for addresses, even though the
5574 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5575 // registers without caring whether they're 32 or 64, but here we're
5576 // doing actual arithmetic on the addresses.
5577 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005578 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005579
5580 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5581 MachineFunction *F = BB->getParent();
5582 MachineFunction::iterator It = BB;
5583 ++It;
5584
5585 unsigned dest = MI->getOperand(0).getReg();
5586 unsigned ptrA = MI->getOperand(1).getReg();
5587 unsigned ptrB = MI->getOperand(2).getReg();
5588 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005589 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005590
5591 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5592 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5593 F->insert(It, loopMBB);
5594 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005595 exitMBB->splice(exitMBB->begin(), BB,
5596 llvm::next(MachineBasicBlock::iterator(MI)),
5597 BB->end());
5598 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005599
5600 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005601 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005602 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5603 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005604 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5605 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5606 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5607 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5608 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5609 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5610 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5611 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5612 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5613 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005614 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005615 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005616 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005617
5618 // thisMBB:
5619 // ...
5620 // fallthrough --> loopMBB
5621 BB->addSuccessor(loopMBB);
5622
5623 // The 4-byte load must be aligned, while a char or short may be
5624 // anywhere in the word. Hence all this nasty bookkeeping code.
5625 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5626 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005627 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005628 // rlwinm ptr, ptr1, 0, 0, 29
5629 // slw incr2, incr, shift
5630 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5631 // slw mask, mask2, shift
5632 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005633 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005634 // add tmp, tmpDest, incr2
5635 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005636 // and tmp3, tmp, mask
5637 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005638 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005639 // bne- loopMBB
5640 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005641 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005642 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005643 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005644 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005645 .addReg(ptrA).addReg(ptrB);
5646 } else {
5647 Ptr1Reg = ptrB;
5648 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005649 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005650 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005651 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005652 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5653 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005654 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005655 .addReg(Ptr1Reg).addImm(0).addImm(61);
5656 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005657 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005658 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005659 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005660 .addReg(incr).addReg(ShiftReg);
5661 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005662 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005663 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005664 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5665 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005666 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005667 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005668 .addReg(Mask2Reg).addReg(ShiftReg);
5669
5670 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005671 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005672 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005673 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005674 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005675 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005676 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005677 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005678 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005679 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005680 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005681 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005682 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005683 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005684 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005685 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005686 BB->addSuccessor(loopMBB);
5687 BB->addSuccessor(exitMBB);
5688
5689 // exitMBB:
5690 // ...
5691 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005692 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5693 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005694 return BB;
5695}
5696
5697MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005698PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005699 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005701
5702 // To "insert" these instructions we actually have to insert their
5703 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005704 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005705 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005706 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005707
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005708 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005709
Hal Finkel009f7af2012-06-22 23:10:08 +00005710 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5711 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5712 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5713 PPC::ISEL8 : PPC::ISEL;
5714 unsigned SelectPred = MI->getOperand(4).getImm();
5715 DebugLoc dl = MI->getDebugLoc();
5716
5717 // The SelectPred is ((BI << 5) | BO) for a BCC
5718 unsigned BO = SelectPred & 0xF;
5719 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5720
5721 unsigned TrueOpNo, FalseOpNo;
5722 if (BO == 12) {
5723 TrueOpNo = 2;
5724 FalseOpNo = 3;
5725 } else {
5726 TrueOpNo = 3;
5727 FalseOpNo = 2;
5728 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5729 }
5730
5731 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5732 .addReg(MI->getOperand(TrueOpNo).getReg())
5733 .addReg(MI->getOperand(FalseOpNo).getReg())
5734 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5735 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5736 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5737 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5738 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5739 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5740
Evan Cheng53301922008-07-12 02:23:19 +00005741
5742 // The incoming instruction knows the destination vreg to set, the
5743 // condition code register to branch on, the true/false values to
5744 // select between, and a branch opcode to use.
5745
5746 // thisMBB:
5747 // ...
5748 // TrueVal = ...
5749 // cmpTY ccX, r1, r2
5750 // bCC copy1MBB
5751 // fallthrough --> copy0MBB
5752 MachineBasicBlock *thisMBB = BB;
5753 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5754 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5755 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005756 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005757 F->insert(It, copy0MBB);
5758 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005759
5760 // Transfer the remainder of BB and its successor edges to sinkMBB.
5761 sinkMBB->splice(sinkMBB->begin(), BB,
5762 llvm::next(MachineBasicBlock::iterator(MI)),
5763 BB->end());
5764 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5765
Evan Cheng53301922008-07-12 02:23:19 +00005766 // Next, add the true and fallthrough blocks as its successors.
5767 BB->addSuccessor(copy0MBB);
5768 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005769
Dan Gohman14152b42010-07-06 20:24:04 +00005770 BuildMI(BB, dl, TII->get(PPC::BCC))
5771 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5772
Evan Cheng53301922008-07-12 02:23:19 +00005773 // copy0MBB:
5774 // %FalseValue = ...
5775 // # fallthrough to sinkMBB
5776 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005777
Evan Cheng53301922008-07-12 02:23:19 +00005778 // Update machine-CFG edges
5779 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005780
Evan Cheng53301922008-07-12 02:23:19 +00005781 // sinkMBB:
5782 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5783 // ...
5784 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005785 BuildMI(*BB, BB->begin(), dl,
5786 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005787 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5788 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5789 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5791 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5793 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005794 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5795 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5796 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5797 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005798
5799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5800 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5802 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005803 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5804 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5805 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5806 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005807
5808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5809 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5811 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005812 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5813 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5814 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5815 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005816
5817 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5818 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5819 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5820 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005821 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5822 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5823 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5824 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005825
5826 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005827 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005828 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005829 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005830 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005831 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005833 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005834
5835 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5836 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5838 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005839 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5840 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5842 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005843
Dale Johannesen0e55f062008-08-29 18:29:46 +00005844 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5845 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5846 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5847 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5848 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5849 BB = EmitAtomicBinary(MI, BB, false, 0);
5850 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5851 BB = EmitAtomicBinary(MI, BB, true, 0);
5852
Evan Cheng53301922008-07-12 02:23:19 +00005853 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5854 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5855 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5856
5857 unsigned dest = MI->getOperand(0).getReg();
5858 unsigned ptrA = MI->getOperand(1).getReg();
5859 unsigned ptrB = MI->getOperand(2).getReg();
5860 unsigned oldval = MI->getOperand(3).getReg();
5861 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005862 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005863
Dale Johannesen65e39732008-08-25 18:53:26 +00005864 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5865 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5866 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005867 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005868 F->insert(It, loop1MBB);
5869 F->insert(It, loop2MBB);
5870 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005871 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005872 exitMBB->splice(exitMBB->begin(), BB,
5873 llvm::next(MachineBasicBlock::iterator(MI)),
5874 BB->end());
5875 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005876
5877 // thisMBB:
5878 // ...
5879 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005880 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005881
Dale Johannesen65e39732008-08-25 18:53:26 +00005882 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005883 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005884 // cmp[wd] dest, oldval
5885 // bne- midMBB
5886 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005887 // st[wd]cx. newval, ptr
5888 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005889 // b exitBB
5890 // midMBB:
5891 // st[wd]cx. dest, ptr
5892 // exitBB:
5893 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005894 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005895 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005896 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005897 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005898 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005899 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5900 BB->addSuccessor(loop2MBB);
5901 BB->addSuccessor(midMBB);
5902
5903 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005904 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005905 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005906 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005907 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005908 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005909 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005910 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005911
Dale Johannesen65e39732008-08-25 18:53:26 +00005912 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005913 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005914 .addReg(dest).addReg(ptrA).addReg(ptrB);
5915 BB->addSuccessor(exitMBB);
5916
Evan Cheng53301922008-07-12 02:23:19 +00005917 // exitMBB:
5918 // ...
5919 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005920 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5921 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5922 // We must use 64-bit registers for addresses when targeting 64-bit,
5923 // since we're actually doing arithmetic on them. Other registers
5924 // can be 32-bit.
5925 bool is64bit = PPCSubTarget.isPPC64();
5926 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5927
5928 unsigned dest = MI->getOperand(0).getReg();
5929 unsigned ptrA = MI->getOperand(1).getReg();
5930 unsigned ptrB = MI->getOperand(2).getReg();
5931 unsigned oldval = MI->getOperand(3).getReg();
5932 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005933 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005934
5935 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5936 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5937 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5938 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5939 F->insert(It, loop1MBB);
5940 F->insert(It, loop2MBB);
5941 F->insert(It, midMBB);
5942 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005943 exitMBB->splice(exitMBB->begin(), BB,
5944 llvm::next(MachineBasicBlock::iterator(MI)),
5945 BB->end());
5946 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005947
5948 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005949 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005950 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5951 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005952 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5953 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5954 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5955 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5956 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5957 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5958 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5959 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5960 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5961 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5962 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5963 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5964 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5965 unsigned Ptr1Reg;
5966 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005967 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005968 // thisMBB:
5969 // ...
5970 // fallthrough --> loopMBB
5971 BB->addSuccessor(loop1MBB);
5972
5973 // The 4-byte load must be aligned, while a char or short may be
5974 // anywhere in the word. Hence all this nasty bookkeeping code.
5975 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5976 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005977 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005978 // rlwinm ptr, ptr1, 0, 0, 29
5979 // slw newval2, newval, shift
5980 // slw oldval2, oldval,shift
5981 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5982 // slw mask, mask2, shift
5983 // and newval3, newval2, mask
5984 // and oldval3, oldval2, mask
5985 // loop1MBB:
5986 // lwarx tmpDest, ptr
5987 // and tmp, tmpDest, mask
5988 // cmpw tmp, oldval3
5989 // bne- midMBB
5990 // loop2MBB:
5991 // andc tmp2, tmpDest, mask
5992 // or tmp4, tmp2, newval3
5993 // stwcx. tmp4, ptr
5994 // bne- loop1MBB
5995 // b exitBB
5996 // midMBB:
5997 // stwcx. tmpDest, ptr
5998 // exitBB:
5999 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006000 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006001 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006002 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006003 .addReg(ptrA).addReg(ptrB);
6004 } else {
6005 Ptr1Reg = ptrB;
6006 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006008 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006009 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006010 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6011 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006012 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006013 .addReg(Ptr1Reg).addImm(0).addImm(61);
6014 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006015 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006016 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006017 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006018 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006019 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006020 .addReg(oldval).addReg(ShiftReg);
6021 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006022 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006023 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006024 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6025 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6026 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006027 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006028 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006029 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006030 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006031 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006032 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006033 .addReg(OldVal2Reg).addReg(MaskReg);
6034
6035 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006036 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006037 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006038 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6039 .addReg(TmpDestReg).addReg(MaskReg);
6040 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006041 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006042 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006043 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6044 BB->addSuccessor(loop2MBB);
6045 BB->addSuccessor(midMBB);
6046
6047 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006048 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6049 .addReg(TmpDestReg).addReg(MaskReg);
6050 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6051 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6052 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006053 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006055 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006056 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006057 BB->addSuccessor(loop1MBB);
6058 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006059
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006060 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006061 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006062 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006063 BB->addSuccessor(exitMBB);
6064
6065 // exitMBB:
6066 // ...
6067 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006068 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6069 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006070 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006071 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006072 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006073
Dan Gohman14152b42010-07-06 20:24:04 +00006074 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006075 return BB;
6076}
6077
Chris Lattner1a635d62006-04-14 06:01:58 +00006078//===----------------------------------------------------------------------===//
6079// Target Optimization Hooks
6080//===----------------------------------------------------------------------===//
6081
Duncan Sands25cf2272008-11-24 14:53:14 +00006082SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6083 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006084 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006085 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006086 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006087 switch (N->getOpcode()) {
6088 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006089 case PPCISD::SHL:
6090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006091 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006092 return N->getOperand(0);
6093 }
6094 break;
6095 case PPCISD::SRL:
6096 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006097 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006098 return N->getOperand(0);
6099 }
6100 break;
6101 case PPCISD::SRA:
6102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006103 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006104 C->isAllOnesValue()) // -1 >>s V -> -1.
6105 return N->getOperand(0);
6106 }
6107 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006108
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006109 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006110 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006111 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6112 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6113 // We allow the src/dst to be either f32/f64, but the intermediate
6114 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 if (N->getOperand(0).getValueType() == MVT::i64 &&
6116 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006117 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006118 if (Val.getValueType() == MVT::f32) {
6119 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006120 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006122
Owen Anderson825b72b2009-08-11 20:47:22 +00006123 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006124 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006126 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006127 if (N->getValueType(0) == MVT::f32) {
6128 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006129 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006130 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006131 }
6132 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006133 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006134 // If the intermediate type is i32, we can avoid the load/store here
6135 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006136 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006137 }
6138 }
6139 break;
Chris Lattner51269842006-03-01 05:50:56 +00006140 case ISD::STORE:
6141 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6142 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006143 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006144 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006145 N->getOperand(1).getValueType() == MVT::i32 &&
6146 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006147 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006148 if (Val.getValueType() == MVT::f32) {
6149 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006150 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006151 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006152 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006153 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006154
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006156 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006157 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006158 return Val;
6159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006160
Chris Lattnerd9989382006-07-10 20:56:58 +00006161 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006162 if (cast<StoreSDNode>(N)->isUnindexed() &&
6163 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006164 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 (N->getOperand(1).getValueType() == MVT::i32 ||
6166 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006167 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006168 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 if (BSwapOp.getValueType() == MVT::i16)
6170 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006171
Dan Gohmanc76909a2009-09-25 20:36:54 +00006172 SDValue Ops[] = {
6173 N->getOperand(0), BSwapOp, N->getOperand(2),
6174 DAG.getValueType(N->getOperand(1).getValueType())
6175 };
6176 return
6177 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6178 Ops, array_lengthof(Ops),
6179 cast<StoreSDNode>(N)->getMemoryVT(),
6180 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006181 }
6182 break;
6183 case ISD::BSWAP:
6184 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006185 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006186 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006188 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006189 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006190 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006191 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006192 LD->getChain(), // Chain
6193 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006194 DAG.getValueType(N->getValueType(0)) // VT
6195 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006196 SDValue BSLoad =
6197 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6198 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6199 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006200
Scott Michelfdc40a02009-02-17 22:15:04 +00006201 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006202 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006203 if (N->getValueType(0) == MVT::i16)
6204 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Chris Lattnerd9989382006-07-10 20:56:58 +00006206 // First, combine the bswap away. This makes the value produced by the
6207 // load dead.
6208 DCI.CombineTo(N, ResVal);
6209
6210 // Next, combine the load away, we give it a bogus result value but a real
6211 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006212 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006213
Chris Lattnerd9989382006-07-10 20:56:58 +00006214 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006215 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006217
Chris Lattner51269842006-03-01 05:50:56 +00006218 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006219 case PPCISD::VCMP: {
6220 // If a VCMPo node already exists with exactly the same operands as this
6221 // node, use its result instead of this node (VCMPo computes both a CR6 and
6222 // a normal output).
6223 //
6224 if (!N->getOperand(0).hasOneUse() &&
6225 !N->getOperand(1).hasOneUse() &&
6226 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006227
Chris Lattner4468c222006-03-31 06:02:07 +00006228 // Scan all of the users of the LHS, looking for VCMPo's that match.
6229 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006230
Gabor Greifba36cb52008-08-28 21:40:38 +00006231 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006232 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6233 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006234 if (UI->getOpcode() == PPCISD::VCMPo &&
6235 UI->getOperand(1) == N->getOperand(1) &&
6236 UI->getOperand(2) == N->getOperand(2) &&
6237 UI->getOperand(0) == N->getOperand(0)) {
6238 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006239 break;
6240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006241
Chris Lattner00901202006-04-18 18:28:22 +00006242 // If there is no VCMPo node, or if the flag value has a single use, don't
6243 // transform this.
6244 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6245 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006246
6247 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006248 // chain, this transformation is more complex. Note that multiple things
6249 // could use the value result, which we should ignore.
6250 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006251 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006252 FlagUser == 0; ++UI) {
6253 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006254 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006255 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006256 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006257 FlagUser = User;
6258 break;
6259 }
6260 }
6261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006262
Chris Lattner00901202006-04-18 18:28:22 +00006263 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6264 // give up for right now.
6265 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006266 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006267 }
6268 break;
6269 }
Chris Lattner90564f22006-04-18 17:59:36 +00006270 case ISD::BR_CC: {
6271 // If this is a branch on an altivec predicate comparison, lower this so
6272 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6273 // lowering is done pre-legalize, because the legalizer lowers the predicate
6274 // compare down to code that is difficult to reassemble.
6275 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006276 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006277 int CompareOpc;
6278 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006279
Chris Lattner90564f22006-04-18 17:59:36 +00006280 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6281 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6282 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6283 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006284
Chris Lattner90564f22006-04-18 17:59:36 +00006285 // If this is a comparison against something other than 0/1, then we know
6286 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006287 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006288 if (Val != 0 && Val != 1) {
6289 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6290 return N->getOperand(0);
6291 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006293 N->getOperand(0), N->getOperand(4));
6294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006295
Chris Lattner90564f22006-04-18 17:59:36 +00006296 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006297
Chris Lattner90564f22006-04-18 17:59:36 +00006298 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006299 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006300 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006301 LHS.getOperand(2), // LHS of compare
6302 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006304 };
Chris Lattner90564f22006-04-18 17:59:36 +00006305 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006306 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006307 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006308
Chris Lattner90564f22006-04-18 17:59:36 +00006309 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006310 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006311 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006312 default: // Can't happen, don't crash on invalid number though.
6313 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006314 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006315 break;
6316 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006317 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006318 break;
6319 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006320 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006321 break;
6322 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006323 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006324 break;
6325 }
6326
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6328 DAG.getConstant(CompOpc, MVT::i32),
6329 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006330 N->getOperand(4), CompNode.getValue(1));
6331 }
6332 break;
6333 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006335
Dan Gohman475871a2008-07-27 21:46:04 +00006336 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006337}
6338
Chris Lattner1a635d62006-04-14 06:01:58 +00006339//===----------------------------------------------------------------------===//
6340// Inline Assembly Support
6341//===----------------------------------------------------------------------===//
6342
Dan Gohman475871a2008-07-27 21:46:04 +00006343void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006344 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006345 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006346 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006347 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006348 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006349 switch (Op.getOpcode()) {
6350 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006351 case PPCISD::LBRX: {
6352 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006353 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006354 KnownZero = 0xFFFF0000;
6355 break;
6356 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006357 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006358 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006359 default: break;
6360 case Intrinsic::ppc_altivec_vcmpbfp_p:
6361 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6362 case Intrinsic::ppc_altivec_vcmpequb_p:
6363 case Intrinsic::ppc_altivec_vcmpequh_p:
6364 case Intrinsic::ppc_altivec_vcmpequw_p:
6365 case Intrinsic::ppc_altivec_vcmpgefp_p:
6366 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6367 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6368 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6369 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6370 case Intrinsic::ppc_altivec_vcmpgtub_p:
6371 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6372 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6373 KnownZero = ~1U; // All bits but the low one are known to be zero.
6374 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006375 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006376 }
6377 }
6378}
6379
6380
Chris Lattner4234f572007-03-25 02:14:49 +00006381/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006382/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006383PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006384PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6385 if (Constraint.size() == 1) {
6386 switch (Constraint[0]) {
6387 default: break;
6388 case 'b':
6389 case 'r':
6390 case 'f':
6391 case 'v':
6392 case 'y':
6393 return C_RegisterClass;
6394 }
6395 }
6396 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006397}
6398
John Thompson44ab89e2010-10-29 17:29:13 +00006399/// Examine constraint type and operand type and determine a weight value.
6400/// This object must already have been set up with the operand type
6401/// and the current alternative constraint selected.
6402TargetLowering::ConstraintWeight
6403PPCTargetLowering::getSingleConstraintMatchWeight(
6404 AsmOperandInfo &info, const char *constraint) const {
6405 ConstraintWeight weight = CW_Invalid;
6406 Value *CallOperandVal = info.CallOperandVal;
6407 // If we don't have a value, we can't do a match,
6408 // but allow it at the lowest weight.
6409 if (CallOperandVal == NULL)
6410 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006411 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006412 // Look at the constraint type.
6413 switch (*constraint) {
6414 default:
6415 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6416 break;
6417 case 'b':
6418 if (type->isIntegerTy())
6419 weight = CW_Register;
6420 break;
6421 case 'f':
6422 if (type->isFloatTy())
6423 weight = CW_Register;
6424 break;
6425 case 'd':
6426 if (type->isDoubleTy())
6427 weight = CW_Register;
6428 break;
6429 case 'v':
6430 if (type->isVectorTy())
6431 weight = CW_Register;
6432 break;
6433 case 'y':
6434 weight = CW_Register;
6435 break;
6436 }
6437 return weight;
6438}
6439
Scott Michelfdc40a02009-02-17 22:15:04 +00006440std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006441PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006442 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006443 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006444 // GCC RS6000 Constraint Letters
6445 switch (Constraint[0]) {
6446 case 'b': // R1-R31
6447 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006449 return std::make_pair(0U, &PPC::G8RCRegClass);
6450 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006451 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00006453 return std::make_pair(0U, &PPC::F4RCRegClass);
6454 if (VT == MVT::f64)
6455 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006456 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006457 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006458 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006459 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006460 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006461 }
6462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006463
Chris Lattner331d1bc2006-11-02 01:44:04 +00006464 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006465}
Chris Lattner763317d2006-02-07 00:47:13 +00006466
Chris Lattner331d1bc2006-11-02 01:44:04 +00006467
Chris Lattner48884cd2007-08-25 00:47:38 +00006468/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006469/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006470void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006471 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006472 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006473 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006474 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006475
Eric Christopher100c8332011-06-02 23:16:42 +00006476 // Only support length 1 constraints.
6477 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006478
Eric Christopher100c8332011-06-02 23:16:42 +00006479 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006480 switch (Letter) {
6481 default: break;
6482 case 'I':
6483 case 'J':
6484 case 'K':
6485 case 'L':
6486 case 'M':
6487 case 'N':
6488 case 'O':
6489 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006490 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006491 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006492 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006493 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006494 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006495 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006496 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006497 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006498 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006499 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6500 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006501 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006502 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006503 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006504 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006505 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006506 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006507 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006508 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006509 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006510 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006511 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006512 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006513 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006514 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006515 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006516 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006517 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006518 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006519 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006520 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006521 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006522 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006523 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006524 }
6525 break;
6526 }
6527 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006528
Gabor Greifba36cb52008-08-28 21:40:38 +00006529 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006530 Ops.push_back(Result);
6531 return;
6532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006533
Chris Lattner763317d2006-02-07 00:47:13 +00006534 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006535 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006536}
Evan Chengc4c62572006-03-13 23:20:37 +00006537
Chris Lattnerc9addb72007-03-30 23:15:24 +00006538// isLegalAddressingMode - Return true if the addressing mode represented
6539// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006540bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006541 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006542 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006543
Chris Lattnerc9addb72007-03-30 23:15:24 +00006544 // PPC allows a sign-extended 16-bit immediate field.
6545 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6546 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006547
Chris Lattnerc9addb72007-03-30 23:15:24 +00006548 // No global is ever allowed as a base.
6549 if (AM.BaseGV)
6550 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006551
6552 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006553 switch (AM.Scale) {
6554 case 0: // "r+i" or just "i", depending on HasBaseReg.
6555 break;
6556 case 1:
6557 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6558 return false;
6559 // Otherwise we have r+r or r+i.
6560 break;
6561 case 2:
6562 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6563 return false;
6564 // Allow 2*r as r+r.
6565 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006566 default:
6567 // No other scales are supported.
6568 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006570
Chris Lattnerc9addb72007-03-30 23:15:24 +00006571 return true;
6572}
6573
Evan Chengc4c62572006-03-13 23:20:37 +00006574/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006575/// as the offset of the target addressing mode for load / store of the
6576/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006577bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006578 // PPC allows a sign-extended 16-bit immediate field.
6579 return (V > -(1 << 16) && V < (1 << 16)-1);
6580}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006581
Craig Topperc89c7442012-03-27 07:21:54 +00006582bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006583 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006584}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006585
Dan Gohmand858e902010-04-17 15:26:15 +00006586SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6587 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006588 MachineFunction &MF = DAG.getMachineFunction();
6589 MachineFrameInfo *MFI = MF.getFrameInfo();
6590 MFI->setReturnAddressIsTaken(true);
6591
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006592 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006593 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006594
Dale Johannesen08673d22010-05-03 22:59:34 +00006595 // Make sure the function does not optimize away the store of the RA to
6596 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006597 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006598 FuncInfo->setLRStoreRequired();
6599 bool isPPC64 = PPCSubTarget.isPPC64();
6600 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6601
6602 if (Depth > 0) {
6603 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6604 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006605
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006606 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006607 isPPC64? MVT::i64 : MVT::i32);
6608 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6609 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6610 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006611 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006612 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006613
Chris Lattner3fc027d2007-12-08 06:59:59 +00006614 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006616 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006617 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006618}
6619
Dan Gohmand858e902010-04-17 15:26:15 +00006620SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6621 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006622 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006623 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006624
Owen Andersone50ed302009-08-10 22:56:29 +00006625 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006627
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006628 MachineFunction &MF = DAG.getMachineFunction();
6629 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006630 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006631 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6632 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006633 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006634 !MF.getFunction()->getFnAttributes().
6635 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006636 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6637 (is31 ? PPC::R31 : PPC::R1);
6638 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6639 PtrVT);
6640 while (Depth--)
6641 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006642 FrameAddr, MachinePointerInfo(), false, false,
6643 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006644 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006645}
Dan Gohman54aeea32008-10-21 03:41:46 +00006646
6647bool
6648PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6649 // The PowerPC target isn't yet aware of offsets.
6650 return false;
6651}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006652
Evan Cheng42642d02010-04-01 20:10:42 +00006653/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006654/// and store operations as a result of memset, memcpy, and memmove
6655/// lowering. If DstAlign is zero that means it's safe to destination
6656/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6657/// means there isn't a need to check it against alignment requirement,
6658/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006659/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006660/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006661/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6662/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006663/// It returns EVT::Other if the type should be determined using generic
6664/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006665EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6666 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006667 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006668 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006669 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006670 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006672 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006674 }
6675}
Hal Finkel3f31d492012-04-01 19:23:08 +00006676
Hal Finkel070b8db2012-06-22 00:49:52 +00006677/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6678/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6679/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6680/// is expanded to mul + add.
6681bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6682 if (!VT.isSimple())
6683 return false;
6684
6685 switch (VT.getSimpleVT().SimpleTy) {
6686 case MVT::f32:
6687 case MVT::f64:
6688 case MVT::v4f32:
6689 return true;
6690 default:
6691 break;
6692 }
6693
6694 return false;
6695}
6696
Hal Finkel3f31d492012-04-01 19:23:08 +00006697Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006698 if (DisableILPPref)
6699 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006700
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006701 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006702}
6703