blob: c4ed89e384b19c5e0daf6e3ec52a6e90024f5f4a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattner4bb253c2009-07-28 17:50:28 +000058 return new TargetLoweringObjectFileMachO(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1231 Val, DAG.getConstant(0, MVT::i64));
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001283/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001293/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1294/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001295/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001296bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001297 if (IsVarArg)
1298 return false;
1299
Dan Gohman095cc292008-09-13 01:54:27 +00001300 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 default:
1302 return false;
1303 case CallingConv::X86_StdCall:
1304 return !Subtarget->is64Bit();
1305 case CallingConv::X86_FastCall:
1306 return !Subtarget->is64Bit();
1307 case CallingConv::Fast:
1308 return PerformTailCallOpt;
1309 }
1310}
1311
Dan Gohman095cc292008-09-13 01:54:27 +00001312/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1313/// given CallingConvention value.
1314CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001315 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001316 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001317 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001318 else
1319 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001320 }
1321
Gordon Henriksen86737662008-01-05 16:56:59 +00001322 if (CC == CallingConv::X86_FastCall)
1323 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001324 else if (CC == CallingConv::Fast)
1325 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 else
1327 return CC_X86_32_C;
1328}
1329
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001330/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1331/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001332NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001333X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001334 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001335 if (CC == CallingConv::X86_FastCall)
1336 return FastCall;
1337 else if (CC == CallingConv::X86_StdCall)
1338 return StdCall;
1339 return None;
1340}
1341
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001343/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1344/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001345/// the specific parameter attribute. The copy will be passed as a byval
1346/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001347static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001348CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001349 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1350 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001352 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001353 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001357 const CCValAssign &VA,
1358 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001359 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001361 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362 ISD::ArgFlagsTy Flags =
1363 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001364 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001366
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001367 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001368 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001369 // In case of tail call optimization mark all arguments mutable. Since they
1370 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001371 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001372 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001374 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001375 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001376 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001377 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001378}
1379
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue
1381X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001382 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001384 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 const Function* Fn = MF.getFunction();
1387 if (Fn->hasExternalLinkage() &&
1388 Subtarget->isTargetCygMing() &&
1389 Fn->getName() == "main")
1390 FuncInfo->setForceFramePointer(true);
1391
1392 // Decorate the function name.
1393 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Evan Cheng1bc78042006-04-26 01:20:17 +00001395 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001397 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001398 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001400 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001401
1402 assert(!(isVarArg && CC == CallingConv::Fast) &&
1403 "Var args not supported with calling convention fastcc");
1404
Chris Lattner638402b2007-02-28 07:00:42 +00001405 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001406 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001407 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001408 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001411 unsigned LastVal = ~0U;
1412 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1413 CCValAssign &VA = ArgLocs[i];
1414 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1415 // places.
1416 assert(VA.getValNo() != LastVal &&
1417 "Don't support value assigned to multiple locs yet");
1418 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattnerf39f7712007-02-28 05:46:49 +00001420 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001421 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001422 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (RegVT == MVT::i32)
1424 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 else if (Is64Bit && RegVT == MVT::i64)
1426 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001427 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001429 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001431 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001432 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001433 else if (RegVT.isVector()) {
1434 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001435 if (!Is64Bit)
1436 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1437 else {
1438 // Darwin calling convention passes MMX values in either GPRs or
1439 // XMMs in x86-64. Other targets pass them in memory.
1440 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1441 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1442 RegVT = MVT::v2i64;
1443 } else {
1444 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1445 RegVT = MVT::i64;
1446 }
1447 }
1448 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001449 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001450 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001451
Bob Wilson998e1252009-04-20 18:36:57 +00001452 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001453 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
Chris Lattnerf39f7712007-02-28 05:46:49 +00001455 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1456 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1457 // right size.
1458 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001459 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 DAG.getValueType(VA.getValVT()));
1461 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001462 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001466 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Gordon Henriksen86737662008-01-05 16:56:59 +00001468 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001469 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001470 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001471 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001472 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001473 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1474 ArgValue, DAG.getConstant(0, MVT::i64));
1475 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001476 }
1477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattnerf39f7712007-02-28 05:46:49 +00001479 ArgValues.push_back(ArgValue);
1480 } else {
1481 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001484 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001485
Dan Gohman61a92132008-04-21 23:59:07 +00001486 // The x86-64 ABI for returning structs by value requires that we copy
1487 // the sret argument into %rax for the return. Save the argument into
1488 // a virtual register so that we can access it from the return points.
1489 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1490 MachineFunction &MF = DAG.getMachineFunction();
1491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1492 unsigned Reg = FuncInfo->getSRetReturnReg();
1493 if (!Reg) {
1494 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1495 FuncInfo->setSRetReturnReg(Reg);
1496 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001497 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001498 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001499 }
1500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001502 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001503 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001504 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 // If the function takes variable number of arguments, make a frame index for
1507 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001508 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1510 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1511 }
1512 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1514
1515 // FIXME: We should really autogenerate these arrays
1516 static const unsigned GPR64ArgRegsWin64[] = {
1517 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 static const unsigned XMMArgRegsWin64[] = {
1520 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1521 };
1522 static const unsigned GPR64ArgRegs64Bit[] = {
1523 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1524 };
1525 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1527 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1528 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001529 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1530
1531 if (IsWin64) {
1532 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1533 GPR64ArgRegs = GPR64ArgRegsWin64;
1534 XMMArgRegs = XMMArgRegsWin64;
1535 } else {
1536 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1537 GPR64ArgRegs = GPR64ArgRegs64Bit;
1538 XMMArgRegs = XMMArgRegs64Bit;
1539 }
1540 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1541 TotalNumIntRegs);
1542 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1543 TotalNumXMMRegs);
1544
Devang Patel578efa92009-06-05 21:57:13 +00001545 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001546 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001550 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001551 // Kernel mode asks for SSE to be disabled, so don't push them
1552 // on the stack.
1553 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 // For X86-64, if there are vararg parameters that are passed via
1556 // registers, then we must store them to their spots on the stack so they
1557 // may be loaded by deferencing the result of va_next.
1558 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1560 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1561 TotalNumXMMRegs * 16, 16);
1562
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001564 SmallVector<SDValue, 8> MemOps;
1565 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001566 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001567 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001568 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001569 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1570 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001571 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001573 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001574 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001576 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001577 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001579
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001581 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001582 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001586 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001588 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001589 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001591 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001592 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 }
1594 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001595 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001596 &MemOps[0], MemOps.size());
1597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001603 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001605 BytesCallerReserves = 0;
1606 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001607 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001609 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001612 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 if (!Is64Bit) {
1615 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1616 if (CC == CallingConv::X86_FastCall)
1617 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1618 }
Evan Cheng25caf632006-05-23 21:06:34 +00001619
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001620 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001621
Evan Cheng25caf632006-05-23 21:06:34 +00001622 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001623 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001624 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001625}
1626
Dan Gohman475871a2008-07-27 21:46:04 +00001627SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001628X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001630 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001632 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001633 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001634 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001636 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001637 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001638 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001639 }
Dale Johannesenace16102009-02-03 19:33:06 +00001640 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001641 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001642}
1643
Bill Wendling64e87322009-01-16 19:25:27 +00001644/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001646SDValue
1647X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001649 SDValue Chain,
1650 bool IsTailCall,
1651 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001652 int FPDiff,
1653 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 if (!IsTailCall || FPDiff==0) return Chain;
1655
1656 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001657 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001659
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001661 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001662 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663}
1664
1665/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1666/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001667static SDValue
1668EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001670 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001671 // Store the return address to the appropriate stack slot.
1672 if (!FPDiff) return Chain;
1673 // Calculate the new stack slot for the return address.
1674 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001676 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001677 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001679 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001680 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 return Chain;
1682}
1683
Dan Gohman475871a2008-07-27 21:46:04 +00001684SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001686 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1687 SDValue Chain = TheCall->getChain();
1688 unsigned CC = TheCall->getCallingConv();
1689 bool isVarArg = TheCall->isVarArg();
1690 bool IsTailCall = TheCall->isTailCall() &&
1691 CC == CallingConv::Fast && PerformTailCallOpt;
1692 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001694 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001695 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696
1697 assert(!(isVarArg && CC == CallingConv::Fast) &&
1698 "Var args not supported with calling convention fastcc");
1699
Chris Lattner638402b2007-02-28 07:00:42 +00001700 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001701 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001702 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001703 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001707 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
1711 if (IsTailCall) {
1712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
1727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001738 SDValue Arg = TheCall->getArg(i);
1739 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1740 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Chris Lattner423c5f42007-02-28 05:31:48 +00001742 // Promote the value if needed.
1743 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001744 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001745 case CCValAssign::Full: break;
1746 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001747 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001748 break;
1749 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001750 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 break;
1752 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001753 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001754 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Chris Lattner423c5f42007-02-28 05:31:48 +00001757 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001758 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 MVT RegVT = VA.getLocVT();
1760 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001761 switch (VA.getLocReg()) {
1762 default:
1763 break;
1764 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1765 case X86::R8: {
1766 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001767 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001768 break;
1769 }
1770 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1771 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1772 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001773 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1774 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001775 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001776 break;
1777 }
1778 }
1779 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001780 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1781 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001783 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001784 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001786
Dan Gohman095cc292008-09-13 01:54:27 +00001787 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1788 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001790 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Evan Cheng32fe1032006-05-25 00:59:30 +00001793 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001794 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001795 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001796
Evan Cheng347d5f72006-04-28 21:29:37 +00001797 // Build a sequence of copy-to-reg nodes chained together with token chain
1798 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 // Tail call byval lowering might overwrite argument registers so in case of
1801 // tail call optimization the copies to registers are lowered later.
1802 if (!IsTailCall)
1803 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001805 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001806 InFlag = Chain.getValue(1);
1807 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001808
Chris Lattner951bf7d2009-07-09 02:44:11 +00001809
Chris Lattner88e1fd52009-07-09 04:24:46 +00001810 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1812 // GOT pointer.
1813 if (!IsTailCall) {
1814 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1815 DAG.getNode(X86ISD::GlobalBaseReg,
1816 DebugLoc::getUnknownLoc(),
1817 getPointerTy()),
1818 InFlag);
1819 InFlag = Chain.getValue(1);
1820 } else {
1821 // If we are tail calling and generating PIC/GOT style code load the
1822 // address of the callee into ECX. The value in ecx is used as target of
1823 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1824 // for tail calls on PIC/GOT architectures. Normally we would just put the
1825 // address of GOT into ebx and then call target@PLT. But for tail calls
1826 // ebx would be restored (since ebx is callee saved) before jumping to the
1827 // target@PLT.
1828
1829 // Note: The actual moving to ECX is done further down.
1830 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1831 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1832 !G->getGlobal()->hasProtectedVisibility())
1833 Callee = LowerGlobalAddress(Callee, DAG);
1834 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001835 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001836 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001837 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001838
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 if (Is64Bit && isVarArg) {
1840 // From AMD64 ABI document:
1841 // For calls that may call functions that use varargs or stdargs
1842 // (prototype-less calls or calls to functions containing ellipsis (...) in
1843 // the declaration) %al is used as hidden argument to specify the number
1844 // of SSE registers used. The contents of %al do not need to match exactly
1845 // the number of registers, but must be an ubound on the number of SSE
1846 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001847
1848 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 // Count the number of XMM registers allocated.
1850 static const unsigned XMMArgRegs[] = {
1851 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1852 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1853 };
1854 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001856 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001857
Dale Johannesendd64c412009-02-04 00:33:20 +00001858 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1860 InFlag = Chain.getValue(1);
1861 }
1862
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001863
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001864 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001865 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SmallVector<SDValue, 8> MemOpChains2;
1867 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001869 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001870 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1872 CCValAssign &VA = ArgLocs[i];
1873 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001874 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001875 SDValue Arg = TheCall->getArg(i);
1876 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 // Create frame index.
1878 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001881 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001882
Duncan Sands276dcbd2008-03-21 09:14:45 +00001883 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001884 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001886 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001889 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890
1891 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001894 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001895 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001896 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001897 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001898 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 }
1900 }
1901
1902 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001904 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001905
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 // Copy arguments to their registers.
1907 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001908 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001909 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 InFlag = Chain.getValue(1);
1911 }
Dan Gohman475871a2008-07-27 21:46:04 +00001912 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001913
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001915 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001916 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 }
1918
Evan Cheng32fe1032006-05-25 00:59:30 +00001919 // If the callee is a GlobalAddress node (quite common, every direct call is)
1920 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001921 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001922 // We should use extra load for direct calls to dllimported functions in
1923 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001924 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001925 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001926 unsigned char OpFlags = 0;
1927
1928 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1929 // external symbols most go through the PLT in PIC mode. If the symbol
1930 // has hidden or protected visibility, or if it is static or local, then
1931 // we don't need to use the PLT - we can directly call it.
1932 if (Subtarget->isTargetELF() &&
1933 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001934 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001935 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001936 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001937 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1938 Subtarget->getDarwinVers() < 9) {
1939 // PC-relative references to external symbols should go through $stub,
1940 // unless we're building with the leopard linker or later, which
1941 // automatically synthesizes these stubs.
1942 OpFlags = X86II::MO_DARWIN_STUB;
1943 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001944
Chris Lattner74e726e2009-07-09 05:27:35 +00001945 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001946 G->getOffset(), OpFlags);
1947 }
Bill Wendling056292f2008-09-16 21:48:12 +00001948 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001949 unsigned char OpFlags = 0;
1950
1951 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1952 // symbols should go through the PLT.
1953 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001954 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001956 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001957 Subtarget->getDarwinVers() < 9) {
1958 // PC-relative references to external symbols should go through $stub,
1959 // unless we're building with the leopard linker or later, which
1960 // automatically synthesizes these stubs.
1961 OpFlags = X86II::MO_DARWIN_STUB;
1962 }
1963
Chris Lattner48a7d022009-07-09 05:02:21 +00001964 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1965 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001967 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001968
Dale Johannesendd64c412009-02-04 00:33:20 +00001969 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001970 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001971 Callee,InFlag);
1972 Callee = DAG.getRegister(Opc, getPointerTy());
1973 // Add register as live out.
1974 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Chris Lattnerd96d0722007-02-25 06:40:16 +00001977 // Returns a chain & a flag for retval copy to use.
1978 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001980
1981 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001982 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1983 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001985
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 // Returns a chain & a flag for retval copy to use.
1987 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1988 Ops.clear();
1989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001990
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001991 Ops.push_back(Chain);
1992 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 if (IsTailCall)
1995 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001996
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 // Add argument registers to the end of the list so that they are known live
1998 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001999 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2000 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2001 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Evan Cheng586ccac2008-03-18 23:36:35 +00002003 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00002004 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2006
2007 // Add an implicit use of AL for x86 vararg functions.
2008 if (Is64Bit && isVarArg)
2009 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2010
Gabor Greifba36cb52008-08-28 21:40:38 +00002011 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002012 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002013
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002015 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002017 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002018 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Gabor Greifba36cb52008-08-28 21:40:38 +00002020 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 }
2022
Dale Johannesenace16102009-02-03 19:33:06 +00002023 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002024 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002025
Chris Lattner2d297092006-05-23 18:50:38 +00002026 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002028 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002030 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002031 // If this is is a call to a struct-return function, the callee
2032 // pops the hidden struct pointer, so we have to push it back.
2033 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksenae636f82008-01-03 16:47:34 +00002038 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002039 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002040 DAG.getIntPtrConstant(NumBytes, true),
2041 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2042 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002043 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002044 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002045
Chris Lattner3085e152007-02-25 08:59:22 +00002046 // Handle result values, copying them out of physregs into vregs that we
2047 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002048 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002049 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002050}
2051
Evan Cheng25ab6902006-09-08 06:48:29 +00002052
2053//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002054// Fast Calling Convention (tail call) implementation
2055//===----------------------------------------------------------------------===//
2056
2057// Like std call, callee cleans arguments, convention except that ECX is
2058// reserved for storing the tail called function address. Only 2 registers are
2059// free for argument passing (inreg). Tail call optimization is performed
2060// provided:
2061// * tailcallopt is enabled
2062// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002063// On X86_64 architecture with GOT-style position independent code only local
2064// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002065// To keep the stack aligned according to platform abi the function
2066// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2067// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068// If a tail called function callee has more arguments than the caller the
2069// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002070// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// original REtADDR, but before the saved framepointer or the spilled registers
2072// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2073// stack layout:
2074// arg1
2075// arg2
2076// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002077// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002078// move area ]
2079// (possible EBP)
2080// ESI
2081// EDI
2082// local1 ..
2083
2084/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2085/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002086unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002087 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002088 MachineFunction &MF = DAG.getMachineFunction();
2089 const TargetMachine &TM = MF.getTarget();
2090 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2091 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002093 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002094 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002095 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2096 // Number smaller than 12 so just add the difference.
2097 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2098 } else {
2099 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002100 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002101 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002102 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002103 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104}
2105
2106/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002107/// following the call is a return. A function is eligible if caller/callee
2108/// calling conventions match, currently only fastcc supports tail calls, and
2109/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002110bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002112 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002113 if (!PerformTailCallOpt)
2114 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002115
Dan Gohman095cc292008-09-13 01:54:27 +00002116 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002117 unsigned CallerCC =
2118 DAG.getMachineFunction().getFunction()->getCallingConv();
2119 unsigned CalleeCC = TheCall->getCallingConv();
2120 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2121 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002122 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002123
2124 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002125}
2126
Dan Gohman3df24e62008-09-03 23:12:08 +00002127FastISel *
2128X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002129 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002130 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002131 DenseMap<const Value *, unsigned> &vm,
2132 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002133 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002134 DenseMap<const AllocaInst *, int> &am
2135#ifndef NDEBUG
2136 , SmallSet<Instruction*, 8> &cil
2137#endif
2138 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002139 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002140#ifndef NDEBUG
2141 , cil
2142#endif
2143 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002144}
2145
2146
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002147//===----------------------------------------------------------------------===//
2148// Other Lowering Hooks
2149//===----------------------------------------------------------------------===//
2150
2151
Dan Gohman475871a2008-07-27 21:46:04 +00002152SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002153 MachineFunction &MF = DAG.getMachineFunction();
2154 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2155 int ReturnAddrIndex = FuncInfo->getRAIndex();
2156
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002157 if (ReturnAddrIndex == 0) {
2158 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002159 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002160 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002161 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002162 }
2163
Evan Cheng25ab6902006-09-08 06:48:29 +00002164 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002165}
2166
2167
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002168/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2169/// specific condition code, returning the condition code and the LHS/RHS of the
2170/// comparison to make.
2171static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2172 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002173 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002174 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2175 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2176 // X > -1 -> X == 0, jump !sign.
2177 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002178 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002179 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2180 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002181 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002182 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002183 // X < 1 -> X <= 0
2184 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002185 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002186 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002187 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Evan Chengd9558e02006-01-06 00:43:03 +00002189 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002190 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002191 case ISD::SETEQ: return X86::COND_E;
2192 case ISD::SETGT: return X86::COND_G;
2193 case ISD::SETGE: return X86::COND_GE;
2194 case ISD::SETLT: return X86::COND_L;
2195 case ISD::SETLE: return X86::COND_LE;
2196 case ISD::SETNE: return X86::COND_NE;
2197 case ISD::SETULT: return X86::COND_B;
2198 case ISD::SETUGT: return X86::COND_A;
2199 case ISD::SETULE: return X86::COND_BE;
2200 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002201 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002205
Chris Lattner4c78e022008-12-23 23:42:27 +00002206 // If LHS is a foldable load, but RHS is not, flip the condition.
2207 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2208 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2209 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2210 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002211 }
2212
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 switch (SetCCOpcode) {
2214 default: break;
2215 case ISD::SETOLT:
2216 case ISD::SETOLE:
2217 case ISD::SETUGT:
2218 case ISD::SETUGE:
2219 std::swap(LHS, RHS);
2220 break;
2221 }
2222
2223 // On a floating point condition, the flags are set as follows:
2224 // ZF PF CF op
2225 // 0 | 0 | 0 | X > Y
2226 // 0 | 0 | 1 | X < Y
2227 // 1 | 0 | 0 | X == Y
2228 // 1 | 1 | 1 | unordered
2229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002231 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002232 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002233 case ISD::SETOLT: // flipped
2234 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002235 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002236 case ISD::SETOLE: // flipped
2237 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002238 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002239 case ISD::SETUGT: // flipped
2240 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002241 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 case ISD::SETUGE: // flipped
2243 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002245 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002246 case ISD::SETNE: return X86::COND_NE;
2247 case ISD::SETUO: return X86::COND_P;
2248 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002249 }
Evan Chengd9558e02006-01-06 00:43:03 +00002250}
2251
Evan Cheng4a460802006-01-11 00:33:36 +00002252/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2253/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002254/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002255static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002256 switch (X86CC) {
2257 default:
2258 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002259 case X86::COND_B:
2260 case X86::COND_BE:
2261 case X86::COND_E:
2262 case X86::COND_P:
2263 case X86::COND_A:
2264 case X86::COND_AE:
2265 case X86::COND_NE:
2266 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002267 return true;
2268 }
2269}
2270
Nate Begeman9008ca62009-04-27 18:41:29 +00002271/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2272/// the specified range (L, H].
2273static bool isUndefOrInRange(int Val, int Low, int Hi) {
2274 return (Val < 0) || (Val >= Low && Val < Hi);
2275}
2276
2277/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2278/// specified value.
2279static bool isUndefOrEqual(int Val, int CmpVal) {
2280 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002281 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002282 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002283}
2284
Nate Begeman9008ca62009-04-27 18:41:29 +00002285/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2286/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2287/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002288static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002289 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2290 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2291 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2292 return (Mask[0] < 2 && Mask[1] < 2);
2293 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002294}
2295
Nate Begeman9008ca62009-04-27 18:41:29 +00002296bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2297 SmallVector<int, 8> M;
2298 N->getMask(M);
2299 return ::isPSHUFDMask(M, N->getValueType(0));
2300}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002301
Nate Begeman9008ca62009-04-27 18:41:29 +00002302/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2303/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002304static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002305 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002306 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002307
2308 // Lower quadword copied in order or undef.
2309 for (int i = 0; i != 4; ++i)
2310 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002311 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002312
Evan Cheng506d3df2006-03-29 23:07:14 +00002313 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 for (int i = 4; i != 8; ++i)
2315 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317
Evan Cheng506d3df2006-03-29 23:07:14 +00002318 return true;
2319}
2320
Nate Begeman9008ca62009-04-27 18:41:29 +00002321bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2322 SmallVector<int, 8> M;
2323 N->getMask(M);
2324 return ::isPSHUFHWMask(M, N->getValueType(0));
2325}
Evan Cheng506d3df2006-03-29 23:07:14 +00002326
Nate Begeman9008ca62009-04-27 18:41:29 +00002327/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2328/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002329static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002331 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002332
Rafael Espindola15684b22009-04-24 12:40:33 +00002333 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 for (int i = 4; i != 8; ++i)
2335 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002336 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002337
Rafael Espindola15684b22009-04-24 12:40:33 +00002338 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002339 for (int i = 0; i != 4; ++i)
2340 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002341 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002342
Rafael Espindola15684b22009-04-24 12:40:33 +00002343 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002344}
2345
Nate Begeman9008ca62009-04-27 18:41:29 +00002346bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2347 SmallVector<int, 8> M;
2348 N->getMask(M);
2349 return ::isPSHUFLWMask(M, N->getValueType(0));
2350}
2351
Evan Cheng14aed5e2006-03-24 01:18:28 +00002352/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2353/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002354static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002355 int NumElems = VT.getVectorNumElements();
2356 if (NumElems != 2 && NumElems != 4)
2357 return false;
2358
2359 int Half = NumElems / 2;
2360 for (int i = 0; i < Half; ++i)
2361 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002362 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 for (int i = Half; i < NumElems; ++i)
2364 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002365 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002366
Evan Cheng14aed5e2006-03-24 01:18:28 +00002367 return true;
2368}
2369
Nate Begeman9008ca62009-04-27 18:41:29 +00002370bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2371 SmallVector<int, 8> M;
2372 N->getMask(M);
2373 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002374}
2375
Evan Cheng213d2cf2007-05-17 18:45:50 +00002376/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002377/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2378/// half elements to come from vector 1 (which would equal the dest.) and
2379/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002380static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 int NumElems = VT.getVectorNumElements();
2382
2383 if (NumElems != 2 && NumElems != 4)
2384 return false;
2385
2386 int Half = NumElems / 2;
2387 for (int i = 0; i < Half; ++i)
2388 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002389 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 for (int i = Half; i < NumElems; ++i)
2391 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002392 return false;
2393 return true;
2394}
2395
Nate Begeman9008ca62009-04-27 18:41:29 +00002396static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2397 SmallVector<int, 8> M;
2398 N->getMask(M);
2399 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002400}
2401
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002402/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2403/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002404bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2405 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002406 return false;
2407
Evan Cheng2064a2b2006-03-28 06:50:32 +00002408 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2410 isUndefOrEqual(N->getMaskElt(1), 7) &&
2411 isUndefOrEqual(N->getMaskElt(2), 2) &&
2412 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002413}
2414
Evan Cheng5ced1d82006-04-06 23:23:56 +00002415/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2416/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002417bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2418 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420 if (NumElems != 2 && NumElems != 4)
2421 return false;
2422
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002424 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002426
Evan Chengc5cdff22006-04-07 21:53:05 +00002427 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430
2431 return true;
2432}
2433
2434/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002435/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2436/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002437bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2438 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002439
Evan Cheng5ced1d82006-04-06 23:23:56 +00002440 if (NumElems != 2 && NumElems != 4)
2441 return false;
2442
Evan Chengc5cdff22006-04-07 21:53:05 +00002443 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002444 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002446
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 for (unsigned i = 0; i < NumElems/2; ++i)
2448 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002449 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002450
2451 return true;
2452}
2453
Nate Begeman9008ca62009-04-27 18:41:29 +00002454/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2455/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2456/// <2, 3, 2, 3>
2457bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2458 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2459
2460 if (NumElems != 4)
2461 return false;
2462
2463 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2464 isUndefOrEqual(N->getMaskElt(1), 3) &&
2465 isUndefOrEqual(N->getMaskElt(2), 2) &&
2466 isUndefOrEqual(N->getMaskElt(3), 3);
2467}
2468
Evan Cheng0038e592006-03-28 00:39:58 +00002469/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2470/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002471static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002472 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002474 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002475 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002476
2477 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2478 int BitI = Mask[i];
2479 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002480 if (!isUndefOrEqual(BitI, j))
2481 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002482 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002483 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002484 return false;
2485 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488 }
Evan Cheng0038e592006-03-28 00:39:58 +00002489 }
Evan Cheng0038e592006-03-28 00:39:58 +00002490 return true;
2491}
2492
Nate Begeman9008ca62009-04-27 18:41:29 +00002493bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2494 SmallVector<int, 8> M;
2495 N->getMask(M);
2496 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002497}
2498
Evan Cheng4fcb9222006-03-28 02:43:26 +00002499/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2500/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002501static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002502 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002504 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002505 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002506
2507 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2508 int BitI = Mask[i];
2509 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002510 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002511 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002512 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002513 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002514 return false;
2515 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002516 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002517 return false;
2518 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002519 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002520 return true;
2521}
2522
Nate Begeman9008ca62009-04-27 18:41:29 +00002523bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2524 SmallVector<int, 8> M;
2525 N->getMask(M);
2526 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002527}
2528
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002529/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2530/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2531/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002532static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002534 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002535 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002536
2537 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2538 int BitI = Mask[i];
2539 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002540 if (!isUndefOrEqual(BitI, j))
2541 return false;
2542 if (!isUndefOrEqual(BitI1, j))
2543 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002544 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002545 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002546}
2547
Nate Begeman9008ca62009-04-27 18:41:29 +00002548bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2549 SmallVector<int, 8> M;
2550 N->getMask(M);
2551 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2552}
2553
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002554/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2555/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2556/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002557static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002559 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2560 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002561
2562 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2563 int BitI = Mask[i];
2564 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002565 if (!isUndefOrEqual(BitI, j))
2566 return false;
2567 if (!isUndefOrEqual(BitI1, j))
2568 return false;
2569 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002570 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002571}
2572
Nate Begeman9008ca62009-04-27 18:41:29 +00002573bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2574 SmallVector<int, 8> M;
2575 N->getMask(M);
2576 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2577}
2578
Evan Cheng017dcc62006-04-21 01:05:10 +00002579/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2580/// specifies a shuffle of elements that is suitable for input to MOVSS,
2581/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002582static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002583 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002584 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002585
2586 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002587
2588 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002589 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002590
2591 for (int i = 1; i < NumElts; ++i)
2592 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002593 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002595 return true;
2596}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002597
Nate Begeman9008ca62009-04-27 18:41:29 +00002598bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2599 SmallVector<int, 8> M;
2600 N->getMask(M);
2601 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002602}
2603
Evan Cheng017dcc62006-04-21 01:05:10 +00002604/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2605/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002606/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002607static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 bool V2IsSplat = false, bool V2IsUndef = false) {
2609 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002610 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002611 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002612
2613 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002614 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615
2616 for (int i = 1; i < NumOps; ++i)
2617 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2618 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2619 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002620 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002621
Evan Cheng39623da2006-04-20 08:58:49 +00002622 return true;
2623}
2624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002626 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 SmallVector<int, 8> M;
2628 N->getMask(M);
2629 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002630}
2631
Evan Chengd9539472006-04-14 21:59:03 +00002632/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2633/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2635 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002636 return false;
2637
2638 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002639 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 int Elt = N->getMaskElt(i);
2641 if (Elt >= 0 && Elt != 1)
2642 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002643 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002644
2645 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002646 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 int Elt = N->getMaskElt(i);
2648 if (Elt >= 0 && Elt != 3)
2649 return false;
2650 if (Elt == 3)
2651 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002652 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002653 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002655 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002656}
2657
2658/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2659/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2661 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002662 return false;
2663
2664 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 for (unsigned i = 0; i < 2; ++i)
2666 if (N->getMaskElt(i) > 0)
2667 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002668
2669 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002670 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 int Elt = N->getMaskElt(i);
2672 if (Elt >= 0 && Elt != 2)
2673 return false;
2674 if (Elt == 2)
2675 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002676 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002678 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002679}
2680
Evan Cheng0b457f02008-09-25 20:50:48 +00002681/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2682/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002683bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2684 int e = N->getValueType(0).getVectorNumElements() / 2;
2685
2686 for (int i = 0; i < e; ++i)
2687 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002688 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 for (int i = 0; i < e; ++i)
2690 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002691 return false;
2692 return true;
2693}
2694
Evan Cheng63d33002006-03-22 08:01:21 +00002695/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2696/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2697/// instructions.
2698unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2700 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2701
Evan Chengb9df0ca2006-03-22 02:53:00 +00002702 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2703 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 for (int i = 0; i < NumOperands; ++i) {
2705 int Val = SVOp->getMaskElt(NumOperands-i-1);
2706 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002707 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002708 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002709 if (i != NumOperands - 1)
2710 Mask <<= Shift;
2711 }
Evan Cheng63d33002006-03-22 08:01:21 +00002712 return Mask;
2713}
2714
Evan Cheng506d3df2006-03-29 23:07:14 +00002715/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2716/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2717/// instructions.
2718unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 unsigned Mask = 0;
2721 // 8 nodes, but we only care about the last 4.
2722 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 int Val = SVOp->getMaskElt(i);
2724 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002725 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002726 if (i != 4)
2727 Mask <<= 2;
2728 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002729 return Mask;
2730}
2731
2732/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2733/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2734/// instructions.
2735unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002737 unsigned Mask = 0;
2738 // 8 nodes, but we only care about the first 4.
2739 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int Val = SVOp->getMaskElt(i);
2741 if (Val >= 0)
2742 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002743 if (i != 0)
2744 Mask <<= 2;
2745 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002746 return Mask;
2747}
2748
Evan Cheng37b73872009-07-30 08:33:02 +00002749/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2750/// constant +0.0.
2751bool X86::isZeroNode(SDValue Elt) {
2752 return ((isa<ConstantSDNode>(Elt) &&
2753 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2754 (isa<ConstantFPSDNode>(Elt) &&
2755 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2756}
2757
Nate Begeman9008ca62009-04-27 18:41:29 +00002758/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2759/// their permute mask.
2760static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2761 SelectionDAG &DAG) {
2762 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002763 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 SmallVector<int, 8> MaskVec;
2765
Nate Begeman5a5ca152009-04-29 05:20:52 +00002766 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 int idx = SVOp->getMaskElt(i);
2768 if (idx < 0)
2769 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002770 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002772 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002774 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2776 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002777}
2778
Evan Cheng779ccea2007-12-07 21:30:01 +00002779/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2780/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002781static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002782 unsigned NumElems = VT.getVectorNumElements();
2783 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 int idx = Mask[i];
2785 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002786 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002787 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002789 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002791 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002792}
2793
Evan Cheng533a0aa2006-04-19 20:35:22 +00002794/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2795/// match movhlps. The lower half elements should come from upper half of
2796/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002797/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002798static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2799 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002800 return false;
2801 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002803 return false;
2804 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002806 return false;
2807 return true;
2808}
2809
Evan Cheng5ced1d82006-04-06 23:23:56 +00002810/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002811/// is promoted to a vector. It also returns the LoadSDNode by reference if
2812/// required.
2813static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002814 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2815 return false;
2816 N = N->getOperand(0).getNode();
2817 if (!ISD::isNON_EXTLoad(N))
2818 return false;
2819 if (LD)
2820 *LD = cast<LoadSDNode>(N);
2821 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002822}
2823
Evan Cheng533a0aa2006-04-19 20:35:22 +00002824/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2825/// match movlp{s|d}. The lower half elements should come from lower half of
2826/// V1 (and in order), and the upper half elements should come from the upper
2827/// half of V2 (and in order). And since V1 will become the source of the
2828/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002829static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2830 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002831 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002832 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002833 // Is V2 is a vector load, don't do this transformation. We will try to use
2834 // load folding shufps op.
2835 if (ISD::isNON_EXTLoad(V2))
2836 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002837
Nate Begeman5a5ca152009-04-29 05:20:52 +00002838 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002839
Evan Cheng533a0aa2006-04-19 20:35:22 +00002840 if (NumElems != 2 && NumElems != 4)
2841 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002842 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002844 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002845 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002847 return false;
2848 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849}
2850
Evan Cheng39623da2006-04-20 08:58:49 +00002851/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2852/// all the same.
2853static bool isSplatVector(SDNode *N) {
2854 if (N->getOpcode() != ISD::BUILD_VECTOR)
2855 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002856
Dan Gohman475871a2008-07-27 21:46:04 +00002857 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002858 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2859 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002860 return false;
2861 return true;
2862}
2863
Evan Cheng213d2cf2007-05-17 18:45:50 +00002864/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002865/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002866/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002867static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue V1 = N->getOperand(0);
2869 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002870 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2871 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002873 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2876 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002877 if (Opc != ISD::BUILD_VECTOR ||
2878 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 return false;
2880 } else if (Idx >= 0) {
2881 unsigned Opc = V1.getOpcode();
2882 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2883 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002884 if (Opc != ISD::BUILD_VECTOR ||
2885 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002886 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002887 }
2888 }
2889 return true;
2890}
2891
2892/// getZeroVector - Returns a vector of specified type with all zero elements.
2893///
Dale Johannesenace16102009-02-03 19:33:06 +00002894static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2895 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002896 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002897
Chris Lattner8a594482007-11-25 00:24:49 +00002898 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2899 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002901 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002903 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002904 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002905 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002906 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002907 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002908 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002909 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002910 }
Dale Johannesenace16102009-02-03 19:33:06 +00002911 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002912}
2913
Chris Lattner8a594482007-11-25 00:24:49 +00002914/// getOnesVector - Returns a vector of specified type with all bits set.
2915///
Dale Johannesenace16102009-02-03 19:33:06 +00002916static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002917 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002918
Chris Lattner8a594482007-11-25 00:24:49 +00002919 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2920 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2922 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002923 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002924 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002925 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002926 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002927 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002928}
2929
2930
Evan Cheng39623da2006-04-20 08:58:49 +00002931/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2932/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002933static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2934 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002935 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002936
Evan Cheng39623da2006-04-20 08:58:49 +00002937 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 SmallVector<int, 8> MaskVec;
2939 SVOp->getMask(MaskVec);
2940
Nate Begeman5a5ca152009-04-29 05:20:52 +00002941 for (unsigned i = 0; i != NumElems; ++i) {
2942 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 MaskVec[i] = NumElems;
2944 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002945 }
Evan Cheng39623da2006-04-20 08:58:49 +00002946 }
Evan Cheng39623da2006-04-20 08:58:49 +00002947 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2949 SVOp->getOperand(1), &MaskVec[0]);
2950 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002951}
2952
Evan Cheng017dcc62006-04-21 01:05:10 +00002953/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2954/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002955static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2956 SDValue V2) {
2957 unsigned NumElems = VT.getVectorNumElements();
2958 SmallVector<int, 8> Mask;
2959 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002960 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 Mask.push_back(i);
2962 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002963}
2964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2966static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2967 SDValue V2) {
2968 unsigned NumElems = VT.getVectorNumElements();
2969 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002970 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 Mask.push_back(i);
2972 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002973 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002975}
2976
Nate Begeman9008ca62009-04-27 18:41:29 +00002977/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2978static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2979 SDValue V2) {
2980 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002981 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002983 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 Mask.push_back(i + Half);
2985 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002986 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002988}
2989
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002990/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002991static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2992 bool HasSSE2) {
2993 if (SV->getValueType(0).getVectorNumElements() <= 4)
2994 return SDValue(SV, 0);
2995
2996 MVT PVT = MVT::v4f32;
2997 MVT VT = SV->getValueType(0);
2998 DebugLoc dl = SV->getDebugLoc();
2999 SDValue V1 = SV->getOperand(0);
3000 int NumElems = VT.getVectorNumElements();
3001 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003002
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 // unpack elements to the correct location
3004 while (NumElems > 4) {
3005 if (EltNo < NumElems/2) {
3006 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3007 } else {
3008 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3009 EltNo -= NumElems/2;
3010 }
3011 NumElems >>= 1;
3012 }
3013
3014 // Perform the splat.
3015 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003016 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3018 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003019}
3020
Evan Chengba05f722006-04-21 23:03:30 +00003021/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003022/// vector of zero or undef vector. This produces a shuffle where the low
3023/// element of V2 is swizzled into the zero/undef vector, landing at element
3024/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003025static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003026 bool isZero, bool HasSSE2,
3027 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003028 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003029 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3031 unsigned NumElems = VT.getVectorNumElements();
3032 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003033 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 // If this is the insertion idx, put the low elt of V2 here.
3035 MaskVec.push_back(i == Idx ? NumElems : i);
3036 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003037}
3038
Evan Chengf26ffe92008-05-29 08:22:04 +00003039/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3040/// a shuffle that is zero.
3041static
Nate Begeman9008ca62009-04-27 18:41:29 +00003042unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3043 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003044 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003046 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 int Idx = SVOp->getMaskElt(Index);
3048 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003049 ++NumZeros;
3050 continue;
3051 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003053 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003054 ++NumZeros;
3055 else
3056 break;
3057 }
3058 return NumZeros;
3059}
3060
3061/// isVectorShift - Returns true if the shuffle can be implemented as a
3062/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003063/// FIXME: split into pslldqi, psrldqi, palignr variants.
3064static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003065 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003067
3068 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003070 if (!NumZeros) {
3071 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003073 if (!NumZeros)
3074 return false;
3075 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003076 bool SeenV1 = false;
3077 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 for (int i = NumZeros; i < NumElems; ++i) {
3079 int Val = isLeft ? (i - NumZeros) : i;
3080 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3081 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003082 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003084 SeenV1 = true;
3085 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003087 SeenV2 = true;
3088 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003090 return false;
3091 }
3092 if (SeenV1 && SeenV2)
3093 return false;
3094
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003096 ShAmt = NumZeros;
3097 return true;
3098}
3099
3100
Evan Chengc78d3b42006-04-24 18:01:45 +00003101/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3102///
Dan Gohman475871a2008-07-27 21:46:04 +00003103static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003104 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003105 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003106 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003107 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003108
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003109 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003111 bool First = true;
3112 for (unsigned i = 0; i < 16; ++i) {
3113 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3114 if (ThisIsNonZero && First) {
3115 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003116 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003118 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003119 First = false;
3120 }
3121
3122 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003123 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003124 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3125 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003126 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003127 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003128 }
3129 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003130 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3131 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 ThisElt, DAG.getConstant(8, MVT::i8));
3133 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003134 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003135 } else
3136 ThisElt = LastElt;
3137
Gabor Greifba36cb52008-08-28 21:40:38 +00003138 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003139 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003140 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003141 }
3142 }
3143
Dale Johannesenace16102009-02-03 19:33:06 +00003144 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003145}
3146
Bill Wendlinga348c562007-03-22 18:42:45 +00003147/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003148///
Dan Gohman475871a2008-07-27 21:46:04 +00003149static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003151 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003152 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003153 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003154
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003155 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003156 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003157 bool First = true;
3158 for (unsigned i = 0; i < 8; ++i) {
3159 bool isNonZero = (NonZeros & (1 << i)) != 0;
3160 if (isNonZero) {
3161 if (First) {
3162 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003163 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003164 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003165 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003166 First = false;
3167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003168 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003169 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003170 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003171 }
3172 }
3173
3174 return V;
3175}
3176
Evan Chengf26ffe92008-05-29 08:22:04 +00003177/// getVShift - Return a vector logical shift node.
3178///
Dan Gohman475871a2008-07-27 21:46:04 +00003179static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 unsigned NumBits, SelectionDAG &DAG,
3181 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003182 bool isMMX = VT.getSizeInBits() == 64;
3183 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003184 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003185 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3186 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3187 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003188 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003189}
3190
Dan Gohman475871a2008-07-27 21:46:04 +00003191SDValue
3192X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003193 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003194 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003195 if (ISD::isBuildVectorAllZeros(Op.getNode())
3196 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003197 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3198 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3199 // eliminated on x86-32 hosts.
3200 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3201 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003202
Gabor Greifba36cb52008-08-28 21:40:38 +00003203 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003204 return getOnesVector(Op.getValueType(), DAG, dl);
3205 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003206 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003207
Duncan Sands83ec4b62008-06-06 12:08:01 +00003208 MVT VT = Op.getValueType();
3209 MVT EVT = VT.getVectorElementType();
3210 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211
3212 unsigned NumElems = Op.getNumOperands();
3213 unsigned NumZero = 0;
3214 unsigned NumNonZero = 0;
3215 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003216 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003218 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003220 if (Elt.getOpcode() == ISD::UNDEF)
3221 continue;
3222 Values.insert(Elt);
3223 if (Elt.getOpcode() != ISD::Constant &&
3224 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003225 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003226 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003227 NumZero++;
3228 else {
3229 NonZeros |= (1 << i);
3230 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003231 }
3232 }
3233
Dan Gohman7f321562007-06-25 16:23:39 +00003234 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003235 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003236 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003237 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003238
Chris Lattner67f453a2008-03-09 05:42:06 +00003239 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003240 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003241 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003243
Chris Lattner62098042008-03-09 01:05:04 +00003244 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3245 // the value are obviously zero, truncate the value to i32 and do the
3246 // insertion that way. Only do this if the value is non-constant or if the
3247 // value is a constant being inserted into element 0. It is cheaper to do
3248 // a constant pool load than it is to do a movd + shuffle.
3249 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3250 (!IsAllConstants || Idx == 0)) {
3251 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3252 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003253 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3254 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003255
Chris Lattner62098042008-03-09 01:05:04 +00003256 // Truncate the value (which may itself be a constant) to i32, and
3257 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003258 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3259 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003260 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3261 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003262
Chris Lattner62098042008-03-09 01:05:04 +00003263 // Now we have our 32-bit value zero extended in the low element of
3264 // a vector. If Idx != 0, swizzle it into place.
3265 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 SmallVector<int, 4> Mask;
3267 Mask.push_back(Idx);
3268 for (unsigned i = 1; i != VecElts; ++i)
3269 Mask.push_back(i);
3270 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3271 DAG.getUNDEF(Item.getValueType()),
3272 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003273 }
Dale Johannesenace16102009-02-03 19:33:06 +00003274 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003275 }
3276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003277
Chris Lattner19f79692008-03-08 22:59:52 +00003278 // If we have a constant or non-constant insertion into the low element of
3279 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3280 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003281 // depending on what the source datatype is.
3282 if (Idx == 0) {
3283 if (NumZero == 0) {
3284 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3285 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3286 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3287 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3288 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3289 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3290 DAG);
3291 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3292 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3293 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3294 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3295 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3296 Subtarget->hasSSE2(), DAG);
3297 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3298 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003299 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003300
3301 // Is it a vector logical left shift?
3302 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003303 X86::isZeroNode(Op.getOperand(0)) &&
3304 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003305 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003306 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003307 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003308 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003309 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003311
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003312 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003313 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003314
Chris Lattner19f79692008-03-08 22:59:52 +00003315 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3316 // is a non-constant being inserted into an element other than the low one,
3317 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3318 // movd/movss) to move this into the low element, then shuffle it into
3319 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003320 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003321 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003322
Evan Cheng0db9fe62006-04-25 20:13:52 +00003323 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003324 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3325 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003327 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 MaskVec.push_back(i == Idx ? 0 : 1);
3329 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330 }
3331 }
3332
Chris Lattner67f453a2008-03-09 05:42:06 +00003333 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3334 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003335 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003336
Dan Gohmana3941172007-07-24 22:55:08 +00003337 // A vector full of immediates; various special cases are already
3338 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003339 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003340 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003341
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003342 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003343 if (EVTBits == 64) {
3344 if (NumNonZero == 1) {
3345 // One half is zero or undef.
3346 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003347 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003348 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003349 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3350 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003351 }
Dan Gohman475871a2008-07-27 21:46:04 +00003352 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003353 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003354
3355 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003356 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003357 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003358 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003359 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 }
3361
Bill Wendling826f36f2007-03-28 00:57:11 +00003362 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003363 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003364 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003365 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003366 }
3367
3368 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003369 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003370 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003371 if (NumElems == 4 && NumZero > 0) {
3372 for (unsigned i = 0; i < 4; ++i) {
3373 bool isZero = !(NonZeros & (1 << i));
3374 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003375 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003376 else
Dale Johannesenace16102009-02-03 19:33:06 +00003377 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003378 }
3379
3380 for (unsigned i = 0; i < 2; ++i) {
3381 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3382 default: break;
3383 case 0:
3384 V[i] = V[i*2]; // Must be a zero vector.
3385 break;
3386 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003388 break;
3389 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003391 break;
3392 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394 break;
3395 }
3396 }
3397
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399 bool Reverse = (NonZeros & 0x3) == 2;
3400 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003402 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3403 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3405 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003406 }
3407
3408 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3410 // values to be inserted is equal to the number of elements, in which case
3411 // use the unpack code below in the hopes of matching the consecutive elts
3412 // load merge pattern for shuffles.
3413 // FIXME: We could probably just check that here directly.
3414 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3415 getSubtarget()->hasSSE41()) {
3416 V[0] = DAG.getUNDEF(VT);
3417 for (unsigned i = 0; i < NumElems; ++i)
3418 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3419 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3420 Op.getOperand(i), DAG.getIntPtrConstant(i));
3421 return V[0];
3422 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003423 // Expand into a number of unpckl*.
3424 // e.g. for v4f32
3425 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3426 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3427 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003428 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003429 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003430 NumElems >>= 1;
3431 while (NumElems != 0) {
3432 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003434 NumElems >>= 1;
3435 }
3436 return V[0];
3437 }
3438
Dan Gohman475871a2008-07-27 21:46:04 +00003439 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003440}
3441
Nate Begemanb9a47b82009-02-23 08:49:38 +00003442// v8i16 shuffles - Prefer shuffles in the following order:
3443// 1. [all] pshuflw, pshufhw, optional move
3444// 2. [ssse3] 1 x pshufb
3445// 3. [ssse3] 2 x pshufb + 1 x por
3446// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003447static
Nate Begeman9008ca62009-04-27 18:41:29 +00003448SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3449 SelectionDAG &DAG, X86TargetLowering &TLI) {
3450 SDValue V1 = SVOp->getOperand(0);
3451 SDValue V2 = SVOp->getOperand(1);
3452 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003453 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003454
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455 // Determine if more than 1 of the words in each of the low and high quadwords
3456 // of the result come from the same quadword of one of the two inputs. Undef
3457 // mask values count as coming from any quadword, for better codegen.
3458 SmallVector<unsigned, 4> LoQuad(4);
3459 SmallVector<unsigned, 4> HiQuad(4);
3460 BitVector InputQuads(4);
3461 for (unsigned i = 0; i < 8; ++i) {
3462 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003464 MaskVals.push_back(EltIdx);
3465 if (EltIdx < 0) {
3466 ++Quad[0];
3467 ++Quad[1];
3468 ++Quad[2];
3469 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003470 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003471 }
3472 ++Quad[EltIdx / 4];
3473 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003474 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003475
Nate Begemanb9a47b82009-02-23 08:49:38 +00003476 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003477 unsigned MaxQuad = 1;
3478 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003479 if (LoQuad[i] > MaxQuad) {
3480 BestLoQuad = i;
3481 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003482 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003483 }
3484
Nate Begemanb9a47b82009-02-23 08:49:38 +00003485 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003486 MaxQuad = 1;
3487 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 if (HiQuad[i] > MaxQuad) {
3489 BestHiQuad = i;
3490 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003491 }
3492 }
3493
Nate Begemanb9a47b82009-02-23 08:49:38 +00003494 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3495 // of the two input vectors, shuffle them into one input vector so only a
3496 // single pshufb instruction is necessary. If There are more than 2 input
3497 // quads, disable the next transformation since it does not help SSSE3.
3498 bool V1Used = InputQuads[0] || InputQuads[1];
3499 bool V2Used = InputQuads[2] || InputQuads[3];
3500 if (TLI.getSubtarget()->hasSSSE3()) {
3501 if (InputQuads.count() == 2 && V1Used && V2Used) {
3502 BestLoQuad = InputQuads.find_first();
3503 BestHiQuad = InputQuads.find_next(BestLoQuad);
3504 }
3505 if (InputQuads.count() > 2) {
3506 BestLoQuad = -1;
3507 BestHiQuad = -1;
3508 }
3509 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003510
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3512 // the shuffle mask. If a quad is scored as -1, that means that it contains
3513 // words from all 4 input quadwords.
3514 SDValue NewV;
3515 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 SmallVector<int, 8> MaskV;
3517 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3518 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3519 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3520 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3521 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003522 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003523
Nate Begemanb9a47b82009-02-23 08:49:38 +00003524 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3525 // source words for the shuffle, to aid later transformations.
3526 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003527 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003528 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003530 if (idx != (int)i)
3531 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003532 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003533 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003534 AllWordsInNewV = false;
3535 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003536 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003537
Nate Begemanb9a47b82009-02-23 08:49:38 +00003538 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3539 if (AllWordsInNewV) {
3540 for (int i = 0; i != 8; ++i) {
3541 int idx = MaskVals[i];
3542 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003543 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003544 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3545 if ((idx != i) && idx < 4)
3546 pshufhw = false;
3547 if ((idx != i) && idx > 3)
3548 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003549 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003550 V1 = NewV;
3551 V2Used = false;
3552 BestLoQuad = 0;
3553 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003554 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003555
Nate Begemanb9a47b82009-02-23 08:49:38 +00003556 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3557 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003558 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3560 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003561 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003562 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003563
3564 // If we have SSSE3, and all words of the result are from 1 input vector,
3565 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3566 // is present, fall back to case 4.
3567 if (TLI.getSubtarget()->hasSSSE3()) {
3568 SmallVector<SDValue,16> pshufbMask;
3569
3570 // If we have elements from both input vectors, set the high bit of the
3571 // shuffle mask element to zero out elements that come from V2 in the V1
3572 // mask, and elements that come from V1 in the V2 mask, so that the two
3573 // results can be OR'd together.
3574 bool TwoInputs = V1Used && V2Used;
3575 for (unsigned i = 0; i != 8; ++i) {
3576 int EltIdx = MaskVals[i] * 2;
3577 if (TwoInputs && (EltIdx >= 16)) {
3578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3579 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3580 continue;
3581 }
3582 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3583 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3584 }
3585 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3586 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003587 DAG.getNode(ISD::BUILD_VECTOR, dl,
3588 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 if (!TwoInputs)
3590 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3591
3592 // Calculate the shuffle mask for the second input, shuffle it, and
3593 // OR it with the first shuffled input.
3594 pshufbMask.clear();
3595 for (unsigned i = 0; i != 8; ++i) {
3596 int EltIdx = MaskVals[i] * 2;
3597 if (EltIdx < 16) {
3598 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3599 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3600 continue;
3601 }
3602 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3603 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3604 }
3605 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3606 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003607 DAG.getNode(ISD::BUILD_VECTOR, dl,
3608 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3610 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3611 }
3612
3613 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3614 // and update MaskVals with new element order.
3615 BitVector InOrder(8);
3616 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003618 for (int i = 0; i != 4; ++i) {
3619 int idx = MaskVals[i];
3620 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003622 InOrder.set(i);
3623 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 InOrder.set(i);
3626 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 }
3629 }
3630 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 MaskV.push_back(i);
3632 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3633 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003634 }
3635
3636 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3637 // and update MaskVals with the new element order.
3638 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003642 for (unsigned i = 4; i != 8; ++i) {
3643 int idx = MaskVals[i];
3644 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003646 InOrder.set(i);
3647 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 InOrder.set(i);
3650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003652 }
3653 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3655 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 }
3657
3658 // In case BestHi & BestLo were both -1, which means each quadword has a word
3659 // from each of the four input quadwords, calculate the InOrder bitvector now
3660 // before falling through to the insert/extract cleanup.
3661 if (BestLoQuad == -1 && BestHiQuad == -1) {
3662 NewV = V1;
3663 for (int i = 0; i != 8; ++i)
3664 if (MaskVals[i] < 0 || MaskVals[i] == i)
3665 InOrder.set(i);
3666 }
3667
3668 // The other elements are put in the right place using pextrw and pinsrw.
3669 for (unsigned i = 0; i != 8; ++i) {
3670 if (InOrder[i])
3671 continue;
3672 int EltIdx = MaskVals[i];
3673 if (EltIdx < 0)
3674 continue;
3675 SDValue ExtOp = (EltIdx < 8)
3676 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3677 DAG.getIntPtrConstant(EltIdx))
3678 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3679 DAG.getIntPtrConstant(EltIdx - 8));
3680 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3681 DAG.getIntPtrConstant(i));
3682 }
3683 return NewV;
3684}
3685
3686// v16i8 shuffles - Prefer shuffles in the following order:
3687// 1. [ssse3] 1 x pshufb
3688// 2. [ssse3] 2 x pshufb + 1 x por
3689// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3690static
Nate Begeman9008ca62009-04-27 18:41:29 +00003691SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3692 SelectionDAG &DAG, X86TargetLowering &TLI) {
3693 SDValue V1 = SVOp->getOperand(0);
3694 SDValue V2 = SVOp->getOperand(1);
3695 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698
3699 // If we have SSSE3, case 1 is generated when all result bytes come from
3700 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3701 // present, fall back to case 3.
3702 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3703 bool V1Only = true;
3704 bool V2Only = true;
3705 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003706 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003707 if (EltIdx < 0)
3708 continue;
3709 if (EltIdx < 16)
3710 V2Only = false;
3711 else
3712 V1Only = false;
3713 }
3714
3715 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3716 if (TLI.getSubtarget()->hasSSSE3()) {
3717 SmallVector<SDValue,16> pshufbMask;
3718
3719 // If all result elements are from one input vector, then only translate
3720 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3721 //
3722 // Otherwise, we have elements from both input vectors, and must zero out
3723 // elements that come from V2 in the first mask, and V1 in the second mask
3724 // so that we can OR them together.
3725 bool TwoInputs = !(V1Only || V2Only);
3726 for (unsigned i = 0; i != 16; ++i) {
3727 int EltIdx = MaskVals[i];
3728 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3729 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3730 continue;
3731 }
3732 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3733 }
3734 // If all the elements are from V2, assign it to V1 and return after
3735 // building the first pshufb.
3736 if (V2Only)
3737 V1 = V2;
3738 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003739 DAG.getNode(ISD::BUILD_VECTOR, dl,
3740 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003741 if (!TwoInputs)
3742 return V1;
3743
3744 // Calculate the shuffle mask for the second input, shuffle it, and
3745 // OR it with the first shuffled input.
3746 pshufbMask.clear();
3747 for (unsigned i = 0; i != 16; ++i) {
3748 int EltIdx = MaskVals[i];
3749 if (EltIdx < 16) {
3750 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3751 continue;
3752 }
3753 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3754 }
3755 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003756 DAG.getNode(ISD::BUILD_VECTOR, dl,
3757 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003758 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3759 }
3760
3761 // No SSSE3 - Calculate in place words and then fix all out of place words
3762 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3763 // the 16 different words that comprise the two doublequadword input vectors.
3764 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3765 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3766 SDValue NewV = V2Only ? V2 : V1;
3767 for (int i = 0; i != 8; ++i) {
3768 int Elt0 = MaskVals[i*2];
3769 int Elt1 = MaskVals[i*2+1];
3770
3771 // This word of the result is all undef, skip it.
3772 if (Elt0 < 0 && Elt1 < 0)
3773 continue;
3774
3775 // This word of the result is already in the correct place, skip it.
3776 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3777 continue;
3778 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3779 continue;
3780
3781 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3782 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3783 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003784
3785 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3786 // using a single extract together, load it and store it.
3787 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3788 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3789 DAG.getIntPtrConstant(Elt1 / 2));
3790 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3791 DAG.getIntPtrConstant(i));
3792 continue;
3793 }
3794
Nate Begemanb9a47b82009-02-23 08:49:38 +00003795 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003796 // source byte is not also odd, shift the extracted word left 8 bits
3797 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 if (Elt1 >= 0) {
3799 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3800 DAG.getIntPtrConstant(Elt1 / 2));
3801 if ((Elt1 & 1) == 0)
3802 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3803 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003804 else if (Elt0 >= 0)
3805 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3806 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 }
3808 // If Elt0 is defined, extract it from the appropriate source. If the
3809 // source byte is not also even, shift the extracted word right 8 bits. If
3810 // Elt1 was also defined, OR the extracted values together before
3811 // inserting them in the result.
3812 if (Elt0 >= 0) {
3813 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3814 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3815 if ((Elt0 & 1) != 0)
3816 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3817 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003818 else if (Elt1 >= 0)
3819 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3820 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003821 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3822 : InsElt0;
3823 }
3824 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3825 DAG.getIntPtrConstant(i));
3826 }
3827 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003828}
3829
Evan Cheng7a831ce2007-12-15 03:00:47 +00003830/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3831/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3832/// done when every pair / quad of shuffle mask elements point to elements in
3833/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003834/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3835static
Nate Begeman9008ca62009-04-27 18:41:29 +00003836SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3837 SelectionDAG &DAG,
3838 TargetLowering &TLI, DebugLoc dl) {
3839 MVT VT = SVOp->getValueType(0);
3840 SDValue V1 = SVOp->getOperand(0);
3841 SDValue V2 = SVOp->getOperand(1);
3842 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003843 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003844 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003845 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003846 MVT NewVT = MaskVT;
3847 switch (VT.getSimpleVT()) {
3848 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003849 case MVT::v4f32: NewVT = MVT::v2f64; break;
3850 case MVT::v4i32: NewVT = MVT::v2i64; break;
3851 case MVT::v8i16: NewVT = MVT::v4i32; break;
3852 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003853 }
3854
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003855 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003856 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003857 NewVT = MVT::v2i64;
3858 else
3859 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003860 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 int Scale = NumElems / NewWidth;
3862 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003863 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 int StartIdx = -1;
3865 for (int j = 0; j < Scale; ++j) {
3866 int EltIdx = SVOp->getMaskElt(i+j);
3867 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003868 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003870 StartIdx = EltIdx - (EltIdx % Scale);
3871 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003872 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003873 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 if (StartIdx == -1)
3875 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003876 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003878 }
3879
Dale Johannesenace16102009-02-03 19:33:06 +00003880 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3881 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003883}
3884
Evan Chengd880b972008-05-09 21:53:03 +00003885/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003886///
Dan Gohman475871a2008-07-27 21:46:04 +00003887static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 SDValue SrcOp, SelectionDAG &DAG,
3889 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003890 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3891 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003892 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003893 LD = dyn_cast<LoadSDNode>(SrcOp);
3894 if (!LD) {
3895 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3896 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003897 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003898 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3899 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3900 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3901 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3902 // PR2108
3903 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003904 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3905 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3906 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3907 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003908 SrcOp.getOperand(0)
3909 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003910 }
3911 }
3912 }
3913
Dale Johannesenace16102009-02-03 19:33:06 +00003914 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3915 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003916 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003917 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003918}
3919
Evan Chengace3c172008-07-22 21:13:36 +00003920/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3921/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003922static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003923LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3924 SDValue V1 = SVOp->getOperand(0);
3925 SDValue V2 = SVOp->getOperand(1);
3926 DebugLoc dl = SVOp->getDebugLoc();
3927 MVT VT = SVOp->getValueType(0);
3928
Evan Chengace3c172008-07-22 21:13:36 +00003929 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003930 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 SmallVector<int, 8> Mask1(4U, -1);
3932 SmallVector<int, 8> PermMask;
3933 SVOp->getMask(PermMask);
3934
Evan Chengace3c172008-07-22 21:13:36 +00003935 unsigned NumHi = 0;
3936 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003937 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 int Idx = PermMask[i];
3939 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003940 Locs[i] = std::make_pair(-1, -1);
3941 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3943 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003944 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003946 NumLo++;
3947 } else {
3948 Locs[i] = std::make_pair(1, NumHi);
3949 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003951 NumHi++;
3952 }
3953 }
3954 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003955
Evan Chengace3c172008-07-22 21:13:36 +00003956 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003957 // If no more than two elements come from either vector. This can be
3958 // implemented with two shuffles. First shuffle gather the elements.
3959 // The second shuffle, which takes the first shuffle as both of its
3960 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003962
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 SmallVector<int, 8> Mask2(4U, -1);
3964
Evan Chengace3c172008-07-22 21:13:36 +00003965 for (unsigned i = 0; i != 4; ++i) {
3966 if (Locs[i].first == -1)
3967 continue;
3968 else {
3969 unsigned Idx = (i < 2) ? 0 : 4;
3970 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003972 }
3973 }
3974
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003976 } else if (NumLo == 3 || NumHi == 3) {
3977 // Otherwise, we must have three elements from one vector, call it X, and
3978 // one element from the other, call it Y. First, use a shufps to build an
3979 // intermediate vector with the one element from Y and the element from X
3980 // that will be in the same half in the final destination (the indexes don't
3981 // matter). Then, use a shufps to build the final vector, taking the half
3982 // containing the element from Y from the intermediate, and the other half
3983 // from X.
3984 if (NumHi == 3) {
3985 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003987 std::swap(V1, V2);
3988 }
3989
3990 // Find the element from V2.
3991 unsigned HiIndex;
3992 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 int Val = PermMask[HiIndex];
3994 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003995 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003996 if (Val >= 4)
3997 break;
3998 }
3999
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 Mask1[0] = PermMask[HiIndex];
4001 Mask1[1] = -1;
4002 Mask1[2] = PermMask[HiIndex^1];
4003 Mask1[3] = -1;
4004 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004005
4006 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004007 Mask1[0] = PermMask[0];
4008 Mask1[1] = PermMask[1];
4009 Mask1[2] = HiIndex & 1 ? 6 : 4;
4010 Mask1[3] = HiIndex & 1 ? 4 : 6;
4011 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004012 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 Mask1[0] = HiIndex & 1 ? 2 : 0;
4014 Mask1[1] = HiIndex & 1 ? 0 : 2;
4015 Mask1[2] = PermMask[2];
4016 Mask1[3] = PermMask[3];
4017 if (Mask1[2] >= 0)
4018 Mask1[2] += 4;
4019 if (Mask1[3] >= 0)
4020 Mask1[3] += 4;
4021 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004022 }
Evan Chengace3c172008-07-22 21:13:36 +00004023 }
4024
4025 // Break it into (shuffle shuffle_hi, shuffle_lo).
4026 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 SmallVector<int,8> LoMask(4U, -1);
4028 SmallVector<int,8> HiMask(4U, -1);
4029
4030 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004031 unsigned MaskIdx = 0;
4032 unsigned LoIdx = 0;
4033 unsigned HiIdx = 2;
4034 for (unsigned i = 0; i != 4; ++i) {
4035 if (i == 2) {
4036 MaskPtr = &HiMask;
4037 MaskIdx = 1;
4038 LoIdx = 0;
4039 HiIdx = 2;
4040 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 int Idx = PermMask[i];
4042 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004043 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004045 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004047 LoIdx++;
4048 } else {
4049 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004051 HiIdx++;
4052 }
4053 }
4054
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4056 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4057 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004058 for (unsigned i = 0; i != 4; ++i) {
4059 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004061 } else {
4062 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004064 }
4065 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004067}
4068
Dan Gohman475871a2008-07-27 21:46:04 +00004069SDValue
4070X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004072 SDValue V1 = Op.getOperand(0);
4073 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004074 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004075 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004077 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004078 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4079 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004080 bool V1IsSplat = false;
4081 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004084 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004085
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 // Promote splats to v4f32.
4087 if (SVOp->isSplat()) {
4088 if (isMMX || NumElems < 4)
4089 return Op;
4090 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004091 }
4092
Evan Cheng7a831ce2007-12-15 03:00:47 +00004093 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4094 // do it!
4095 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004097 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004098 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004099 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004100 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4101 // FIXME: Figure out a cleaner way to do this.
4102 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004103 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004105 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4107 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4108 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004109 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004110 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4112 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004113 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004115 }
4116 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004117
4118 if (X86::isPSHUFDMask(SVOp))
4119 return Op;
4120
Evan Chengf26ffe92008-05-29 08:22:04 +00004121 // Check if this can be converted into a logical shift.
4122 bool isLeft = false;
4123 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004124 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 bool isShift = getSubtarget()->hasSSE2() &&
4126 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004127 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004128 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004129 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004130 MVT EVT = VT.getVectorElementType();
4131 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004132 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004133 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004134
4135 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004136 if (V1IsUndef)
4137 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004138 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004139 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004140 if (!isMMX)
4141 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004142 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004143
4144 // FIXME: fold these into legal mask.
4145 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4146 X86::isMOVSLDUPMask(SVOp) ||
4147 X86::isMOVHLPSMask(SVOp) ||
4148 X86::isMOVHPMask(SVOp) ||
4149 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004150 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004151
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 if (ShouldXformToMOVHLPS(SVOp) ||
4153 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4154 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004155
Evan Chengf26ffe92008-05-29 08:22:04 +00004156 if (isShift) {
4157 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004158 MVT EVT = VT.getVectorElementType();
4159 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004160 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004161 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004162
Evan Cheng9eca5e82006-10-25 21:49:50 +00004163 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004164 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4165 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004166 V1IsSplat = isSplatVector(V1.getNode());
4167 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004168
Chris Lattner8a594482007-11-25 00:24:49 +00004169 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004170 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 Op = CommuteVectorShuffle(SVOp, DAG);
4172 SVOp = cast<ShuffleVectorSDNode>(Op);
4173 V1 = SVOp->getOperand(0);
4174 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004175 std::swap(V1IsSplat, V2IsSplat);
4176 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004177 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004178 }
4179
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4181 // Shuffling low element of v1 into undef, just return v1.
4182 if (V2IsUndef)
4183 return V1;
4184 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4185 // the instruction selector will not match, so get a canonical MOVL with
4186 // swapped operands to undo the commute.
4187 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004188 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004189
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4191 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4192 X86::isUNPCKLMask(SVOp) ||
4193 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004194 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004195
Evan Cheng9bbbb982006-10-25 20:48:19 +00004196 if (V2IsSplat) {
4197 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004198 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004199 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 SDValue NewMask = NormalizeMask(SVOp, DAG);
4201 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4202 if (NSVOp != SVOp) {
4203 if (X86::isUNPCKLMask(NSVOp, true)) {
4204 return NewMask;
4205 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4206 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004207 }
4208 }
4209 }
4210
Evan Cheng9eca5e82006-10-25 21:49:50 +00004211 if (Commuted) {
4212 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 // FIXME: this seems wrong.
4214 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4215 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4216 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4217 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4218 X86::isUNPCKLMask(NewSVOp) ||
4219 X86::isUNPCKHMask(NewSVOp))
4220 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004221 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004222
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004224
4225 // Normalize the node to match x86 shuffle ops if needed
4226 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4227 return CommuteVectorShuffle(SVOp, DAG);
4228
4229 // Check for legal shuffle and return?
4230 SmallVector<int, 16> PermMask;
4231 SVOp->getMask(PermMask);
4232 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004233 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004234
Evan Cheng14b32e12007-12-11 01:46:18 +00004235 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4236 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004238 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004239 return NewOp;
4240 }
4241
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 if (NewOp.getNode())
4245 return NewOp;
4246 }
4247
Evan Chengace3c172008-07-22 21:13:36 +00004248 // Handle all 4 wide cases with a number of shuffles except for MMX.
4249 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004251
Dan Gohman475871a2008-07-27 21:46:04 +00004252 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253}
4254
Dan Gohman475871a2008-07-27 21:46:04 +00004255SDValue
4256X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004257 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004258 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004259 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004260 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004261 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004262 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004263 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004264 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004265 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004266 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004267 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4268 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4269 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004270 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4271 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4272 DAG.getNode(ISD::BIT_CONVERT, dl,
4273 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004274 Op.getOperand(0)),
4275 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004276 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004277 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004278 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004279 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004280 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004281 } else if (VT == MVT::f32) {
4282 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4283 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004284 // result has a single use which is a store or a bitcast to i32. And in
4285 // the case of a store, it's not worth it if the index is a constant 0,
4286 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004287 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004288 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004289 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004290 if ((User->getOpcode() != ISD::STORE ||
4291 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4292 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004293 (User->getOpcode() != ISD::BIT_CONVERT ||
4294 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004295 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004296 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004297 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004298 Op.getOperand(0)),
4299 Op.getOperand(1));
4300 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004301 } else if (VT == MVT::i32) {
4302 // ExtractPS works with constant index.
4303 if (isa<ConstantSDNode>(Op.getOperand(1)))
4304 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004305 }
Dan Gohman475871a2008-07-27 21:46:04 +00004306 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004307}
4308
4309
Dan Gohman475871a2008-07-27 21:46:04 +00004310SDValue
4311X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004313 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314
Evan Cheng62a3f152008-03-24 21:52:23 +00004315 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004316 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004317 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004318 return Res;
4319 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004320
Duncan Sands83ec4b62008-06-06 12:08:01 +00004321 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004322 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004324 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004326 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004327 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004328 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4329 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004330 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004331 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004332 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004334 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004335 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004337 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004338 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004339 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004340 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004341 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 if (Idx == 0)
4343 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004344
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 int Mask[4] = { Idx, -1, -1, -1 };
4347 MVT VVT = Op.getOperand(0).getValueType();
4348 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4349 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004350 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004351 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004352 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004353 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4354 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4355 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004356 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004357 if (Idx == 0)
4358 return Op;
4359
4360 // UNPCKHPD the element to the lowest double word, then movsd.
4361 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4362 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 int Mask[2] = { 1, -1 };
4364 MVT VVT = Op.getOperand(0).getValueType();
4365 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4366 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004367 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004368 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369 }
4370
Dan Gohman475871a2008-07-27 21:46:04 +00004371 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004372}
4373
Dan Gohman475871a2008-07-27 21:46:04 +00004374SDValue
4375X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004376 MVT VT = Op.getValueType();
4377 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004378 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379
Dan Gohman475871a2008-07-27 21:46:04 +00004380 SDValue N0 = Op.getOperand(0);
4381 SDValue N1 = Op.getOperand(1);
4382 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383
Dan Gohmanef521f12008-08-14 22:53:18 +00004384 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4385 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004386 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004388 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4389 // argument.
4390 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004391 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004393 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004394 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004395 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396 // Bits [7:6] of the constant are the source select. This will always be
4397 // zero here. The DAG Combiner may combine an extract_elt index into these
4398 // bits. For example (insert (extract, 3), 2) could be matched by putting
4399 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004400 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004401 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004402 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004403 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004404 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004405 // Create this as a scalar to vector..
4406 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004407 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004408 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4409 // PINSR* works with constant index.
4410 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411 }
Dan Gohman475871a2008-07-27 21:46:04 +00004412 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004413}
4414
Dan Gohman475871a2008-07-27 21:46:04 +00004415SDValue
4416X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004417 MVT VT = Op.getValueType();
4418 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004419
4420 if (Subtarget->hasSSE41())
4421 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4422
Evan Cheng794405e2007-12-12 07:55:34 +00004423 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004424 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004425
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004426 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004427 SDValue N0 = Op.getOperand(0);
4428 SDValue N1 = Op.getOperand(1);
4429 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004430
Eli Friedman30e71eb2009-06-06 06:32:50 +00004431 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004432 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4433 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004434 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004435 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004436 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004437 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004438 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439 }
Dan Gohman475871a2008-07-27 21:46:04 +00004440 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441}
4442
Dan Gohman475871a2008-07-27 21:46:04 +00004443SDValue
4444X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004445 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004446 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004447 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4448 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4449 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004450 Op.getOperand(0))));
4451
Dale Johannesenace16102009-02-03 19:33:06 +00004452 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004453 MVT VT = MVT::v2i32;
4454 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004455 default: break;
4456 case MVT::v16i8:
4457 case MVT::v8i16:
4458 VT = MVT::v4i32;
4459 break;
4460 }
Dale Johannesenace16102009-02-03 19:33:06 +00004461 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4462 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004463}
4464
Bill Wendling056292f2008-09-16 21:48:12 +00004465// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4466// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4467// one of the above mentioned nodes. It has to be wrapped because otherwise
4468// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4469// be used to form addressing mode. These wrapped nodes will be selected
4470// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004471SDValue
4472X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004473 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004474
4475 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4476 // global base reg.
4477 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004478 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004479
Chris Lattner4f066492009-07-11 20:29:19 +00004480 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004481 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004482 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004483 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004484 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004485 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004486 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004487
Evan Cheng1606e8e2009-03-13 07:51:59 +00004488 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004489 CP->getAlignment(),
4490 CP->getOffset(), OpFlag);
4491 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004492 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004493 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004494 if (OpFlag) {
4495 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004496 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004497 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004498 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004499 }
4500
4501 return Result;
4502}
4503
Chris Lattner18c59872009-06-27 04:16:01 +00004504SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4505 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4506
4507 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4508 // global base reg.
4509 unsigned char OpFlag = 0;
4510 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004511
Chris Lattner4f066492009-07-11 20:29:19 +00004512 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004513 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004514 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004515 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004516 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004517 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004518 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004519
4520 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4521 OpFlag);
4522 DebugLoc DL = JT->getDebugLoc();
4523 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4524
4525 // With PIC, the address is actually $g + Offset.
4526 if (OpFlag) {
4527 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4528 DAG.getNode(X86ISD::GlobalBaseReg,
4529 DebugLoc::getUnknownLoc(), getPointerTy()),
4530 Result);
4531 }
4532
4533 return Result;
4534}
4535
4536SDValue
4537X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4538 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4539
4540 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4541 // global base reg.
4542 unsigned char OpFlag = 0;
4543 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004544 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004545 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004546 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004547 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004548 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004549 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004550 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004551
4552 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4553
4554 DebugLoc DL = Op.getDebugLoc();
4555 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4556
4557
4558 // With PIC, the address is actually $g + Offset.
4559 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004560 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004561 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4562 DAG.getNode(X86ISD::GlobalBaseReg,
4563 DebugLoc::getUnknownLoc(),
4564 getPointerTy()),
4565 Result);
4566 }
4567
4568 return Result;
4569}
4570
Dan Gohman475871a2008-07-27 21:46:04 +00004571SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004572X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004573 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004574 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004575 // Create the TargetGlobalAddress node, folding in the constant
4576 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004577 unsigned char OpFlags =
4578 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004579 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004580 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004581 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004582 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004583 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004584 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004585 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004586 }
4587
Chris Lattner4f066492009-07-11 20:29:19 +00004588 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004589 getTargetMachine().getCodeModel() == CodeModel::Small)
4590 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4591 else
4592 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004593
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004594 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004595 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004596 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4597 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004598 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Chris Lattner36c25012009-07-10 07:34:39 +00004601 // For globals that require a load from a stub to get the address, emit the
4602 // load.
4603 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004604 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004605 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606
Dan Gohman6520e202008-10-18 02:06:02 +00004607 // If there was a non-zero offset that we didn't fold, create an explicit
4608 // addition for it.
4609 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004610 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004611 DAG.getConstant(Offset, getPointerTy()));
4612
Evan Cheng0db9fe62006-04-25 20:13:52 +00004613 return Result;
4614}
4615
Evan Chengda43bcf2008-09-24 00:05:32 +00004616SDValue
4617X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4618 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004619 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004620 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004621}
4622
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004623static SDValue
4624GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004625 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4626 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004627 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4628 DebugLoc dl = GA->getDebugLoc();
4629 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4630 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004631 GA->getOffset(),
4632 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004633 if (InFlag) {
4634 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004635 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004636 } else {
4637 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004638 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004639 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004640 SDValue Flag = Chain.getValue(1);
4641 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004642}
4643
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004644// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004646LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004647 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004649 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4650 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004651 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004652 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004653 PtrVT), InFlag);
4654 InFlag = Chain.getValue(1);
4655
Chris Lattnerb903bed2009-06-26 21:20:29 +00004656 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004657}
4658
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004659// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004660static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004661LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004662 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004663 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4664 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004665}
4666
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004667// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4668// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004669static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004670 const MVT PtrVT, TLSModel::Model model,
4671 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004672 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004673 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004674 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4675 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004676 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4677 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004678
4679 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4680 NULL, 0);
4681
Chris Lattnerb903bed2009-06-26 21:20:29 +00004682 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004683 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4684 // initialexec.
4685 unsigned WrapperKind = X86ISD::Wrapper;
4686 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004687 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004688 } else if (is64Bit) {
4689 assert(model == TLSModel::InitialExec);
4690 OperandFlags = X86II::MO_GOTTPOFF;
4691 WrapperKind = X86ISD::WrapperRIP;
4692 } else {
4693 assert(model == TLSModel::InitialExec);
4694 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004695 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004696
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004697 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4698 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004699 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004700 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004701 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004702
Rafael Espindola9a580232009-02-27 13:37:18 +00004703 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004704 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004705 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004706
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707 // The address of the thread local variable is the add of the thread
4708 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004709 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004710}
4711
Dan Gohman475871a2008-07-27 21:46:04 +00004712SDValue
4713X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004714 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004715 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004716 assert(Subtarget->isTargetELF() &&
4717 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004718 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004719 const GlobalValue *GV = GA->getGlobal();
4720
4721 // If GV is an alias then use the aliasee for determining
4722 // thread-localness.
4723 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4724 GV = GA->resolveAliasedGlobal(false);
4725
4726 TLSModel::Model model = getTLSModel(GV,
4727 getTargetMachine().getRelocationModel());
4728
4729 switch (model) {
4730 case TLSModel::GeneralDynamic:
4731 case TLSModel::LocalDynamic: // not implemented
4732 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004733 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004734 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4735
4736 case TLSModel::InitialExec:
4737 case TLSModel::LocalExec:
4738 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4739 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004740 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004741
Torok Edwinc23197a2009-07-14 16:55:14 +00004742 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004743 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004744}
4745
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004748/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004749SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004750 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004751 MVT VT = Op.getValueType();
4752 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004753 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004754 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue ShOpLo = Op.getOperand(0);
4756 SDValue ShOpHi = Op.getOperand(1);
4757 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004758 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4759 DAG.getConstant(VTBits - 1, MVT::i8))
4760 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004761
Dan Gohman475871a2008-07-27 21:46:04 +00004762 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004764 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4765 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004767 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4768 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004769 }
Evan Chenge3413162006-01-09 18:33:28 +00004770
Dale Johannesenace16102009-02-03 19:33:06 +00004771 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004772 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004773 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004774 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004775
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue Hi, Lo;
4777 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4778 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4779 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004780
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004781 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004782 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4783 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004784 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004785 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4786 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004787 }
4788
Dan Gohman475871a2008-07-27 21:46:04 +00004789 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791}
Evan Chenga3195e82006-01-12 22:54:21 +00004792
Dan Gohman475871a2008-07-27 21:46:04 +00004793SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004795
4796 if (SrcVT.isVector()) {
4797 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4798 return Op;
4799 }
4800 return SDValue();
4801 }
4802
Duncan Sands8e4eb092008-06-08 20:54:56 +00004803 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004804 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Eli Friedman36df4992009-05-27 00:47:34 +00004806 // These are really Legal; return the operand so the caller accepts it as
4807 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004808 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004809 return Op;
4810 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4811 Subtarget->is64Bit()) {
4812 return Op;
4813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004814
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004815 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004816 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004817 MachineFunction &MF = DAG.getMachineFunction();
4818 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004820 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004821 StackSlot,
4822 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004823 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4824}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004825
Eli Friedman948e95a2009-05-23 09:59:16 +00004826SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4827 SDValue StackSlot,
4828 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004830 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004831 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004832 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004833 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004834 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4835 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004836 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 Ops.push_back(Chain);
4839 Ops.push_back(StackSlot);
4840 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004841 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004842 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004844 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
4848 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4849 // shouldn't be necessary except that RFP cannot be live across
4850 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004851 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004854 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004856 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004858 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859 Ops.push_back(DAG.getValueType(Op.getValueType()));
4860 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004861 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4862 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004863 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004864 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004865
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 return Result;
4867}
4868
Bill Wendling8b8a6362009-01-17 03:56:04 +00004869// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4870SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4871 // This algorithm is not obvious. Here it is in C code, more or less:
4872 /*
4873 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4874 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4875 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004876
Bill Wendling8b8a6362009-01-17 03:56:04 +00004877 // Copy ints to xmm registers.
4878 __m128i xh = _mm_cvtsi32_si128( hi );
4879 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004880
Bill Wendling8b8a6362009-01-17 03:56:04 +00004881 // Combine into low half of a single xmm register.
4882 __m128i x = _mm_unpacklo_epi32( xh, xl );
4883 __m128d d;
4884 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004885
Bill Wendling8b8a6362009-01-17 03:56:04 +00004886 // Merge in appropriate exponents to give the integer bits the right
4887 // magnitude.
4888 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004889
Bill Wendling8b8a6362009-01-17 03:56:04 +00004890 // Subtract away the biases to deal with the IEEE-754 double precision
4891 // implicit 1.
4892 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004893
Bill Wendling8b8a6362009-01-17 03:56:04 +00004894 // All conversions up to here are exact. The correctly rounded result is
4895 // calculated using the current rounding mode using the following
4896 // horizontal add.
4897 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4898 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4899 // store doesn't really need to be here (except
4900 // maybe to zero the other double)
4901 return sd;
4902 }
4903 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004904
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004906 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004907
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004908 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004909 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004910 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4911 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4912 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4913 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004914 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004915 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004916
Bill Wendling8b8a6362009-01-17 03:56:04 +00004917 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004918 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004919 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004920 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004921 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004922 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004923 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004924
Dale Johannesenace16102009-02-03 19:33:06 +00004925 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4926 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004927 Op.getOperand(0),
4928 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4930 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004931 Op.getOperand(0),
4932 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004934 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 PseudoSourceValue::getConstantPool(), 0,
4936 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004938 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4939 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004940 PseudoSourceValue::getConstantPool(), 0,
4941 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004942 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004943
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004944 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 int ShufMask[2] = { 1, -1 };
4946 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4947 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004948 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4949 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004950 DAG.getIntPtrConstant(0));
4951}
4952
Bill Wendling8b8a6362009-01-17 03:56:04 +00004953// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4954SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004955 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004956 // FP constant to bias correct the final result.
4957 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4958 MVT::f64);
4959
4960 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004961 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4962 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004963 Op.getOperand(0),
4964 DAG.getIntPtrConstant(0)));
4965
Dale Johannesenace16102009-02-03 19:33:06 +00004966 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4967 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004968 DAG.getIntPtrConstant(0));
4969
4970 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004971 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4972 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4973 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004974 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4976 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004977 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004978 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4979 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004980 DAG.getIntPtrConstant(0));
4981
4982 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004983 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984
4985 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004986 MVT DestVT = Op.getValueType();
4987
4988 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004989 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004990 DAG.getIntPtrConstant(0));
4991 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004992 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004993 }
4994
4995 // Handle final rounding.
4996 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004997}
4998
4999SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005000 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005001 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002
Evan Chenga06ec9e2009-01-19 08:08:22 +00005003 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5004 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5005 // the optimization here.
5006 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005007 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005008
5009 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005010 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005011 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005013 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005014
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005016 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005017 return LowerUINT_TO_FP_i32(Op, DAG);
5018 }
5019
Eli Friedman948e95a2009-05-23 09:59:16 +00005020 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5021
5022 // Make a 64-bit buffer, and use it to build an FILD.
5023 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5024 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5025 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5026 getPointerTy(), StackSlot, WordOff);
5027 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5028 StackSlot, NULL, 0);
5029 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5030 OffsetSlot, NULL, 0);
5031 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005032}
5033
Dan Gohman475871a2008-07-27 21:46:04 +00005034std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005035FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005036 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005037
5038 MVT DstTy = Op.getValueType();
5039
5040 if (!IsSigned) {
5041 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5042 DstTy = MVT::i64;
5043 }
5044
5045 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5046 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005049 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005050 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005051 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005052 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005053 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005054 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005055 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005056 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005057
Evan Cheng87c89352007-10-15 20:11:21 +00005058 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5059 // stack slot.
5060 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005061 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005062 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005063 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005064
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005066 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005067 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005068 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5069 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5070 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005072
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue Chain = DAG.getEntryNode();
5074 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005075 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005076 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005077 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005078 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005079 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005080 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005081 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5082 };
Dale Johannesenace16102009-02-03 19:33:06 +00005083 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 Chain = Value.getValue(1);
5085 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5086 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5087 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005088
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005091 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005092
Chris Lattner27a6c732007-11-24 07:07:01 +00005093 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094}
5095
Dan Gohman475871a2008-07-27 21:46:04 +00005096SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005097 if (Op.getValueType().isVector()) {
5098 if (Op.getValueType() == MVT::v2i32 &&
5099 Op.getOperand(0).getValueType() == MVT::v2f64) {
5100 return Op;
5101 }
5102 return SDValue();
5103 }
5104
Eli Friedman948e95a2009-05-23 09:59:16 +00005105 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005106 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005107 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5108 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005109
Chris Lattner27a6c732007-11-24 07:07:01 +00005110 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005111 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005112 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005113}
5114
Eli Friedman948e95a2009-05-23 09:59:16 +00005115SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5116 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5117 SDValue FIST = Vals.first, StackSlot = Vals.second;
5118 assert(FIST.getNode() && "Unexpected failure");
5119
5120 // Load the result.
5121 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5122 FIST, StackSlot, NULL, 0);
5123}
5124
Dan Gohman475871a2008-07-27 21:46:04 +00005125SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005126 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005127 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005128 MVT VT = Op.getValueType();
5129 MVT EltVT = VT;
5130 if (VT.isVector())
5131 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005133 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005134 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005135 CV.push_back(C);
5136 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005138 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005139 CV.push_back(C);
5140 CV.push_back(C);
5141 CV.push_back(C);
5142 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005144 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005146 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005147 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005148 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005149 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150}
5151
Dan Gohman475871a2008-07-27 21:46:04 +00005152SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005153 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005154 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 MVT VT = Op.getValueType();
5156 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005157 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 if (VT.isVector()) {
5159 EltVT = VT.getVectorElementType();
5160 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005163 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005164 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005165 CV.push_back(C);
5166 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005168 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005169 CV.push_back(C);
5170 CV.push_back(C);
5171 CV.push_back(C);
5172 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005174 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005175 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005176 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005177 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005178 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005179 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005180 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5181 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005182 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Op.getOperand(0)),
5184 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005185 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005186 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005187 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188}
5189
Dan Gohman475871a2008-07-27 21:46:04 +00005190SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005191 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005192 SDValue Op0 = Op.getOperand(0);
5193 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005194 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005195 MVT VT = Op.getValueType();
5196 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005197
5198 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005199 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005200 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005201 SrcVT = VT;
5202 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005203 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005204 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005205 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005206 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005207 }
5208
5209 // At this point the operands and the result should have the same
5210 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005211
Evan Cheng68c47cb2007-01-05 07:55:56 +00005212 // First get the sign bit of second operand.
5213 std::vector<Constant*> CV;
5214 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005215 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5216 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005218 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5219 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5220 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005222 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005223 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005224 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005225 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005226 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005227 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005229
5230 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005231 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005232 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005233 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5234 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005235 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5237 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005238 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005239 }
5240
Evan Cheng73d6cf12007-01-05 21:37:56 +00005241 // Clear first operand sign bit.
5242 CV.clear();
5243 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005244 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5245 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005246 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5248 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5249 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5250 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005251 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005252 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005253 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005254 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005255 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005256 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005257 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005258
5259 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005260 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005261}
5262
Dan Gohman076aee32009-03-04 19:44:21 +00005263/// Emit nodes that will be selected as "test Op0,Op0", or something
5264/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005265SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5266 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005267 DebugLoc dl = Op.getDebugLoc();
5268
Dan Gohman31125812009-03-07 01:58:32 +00005269 // CF and OF aren't always set the way we want. Determine which
5270 // of these we need.
5271 bool NeedCF = false;
5272 bool NeedOF = false;
5273 switch (X86CC) {
5274 case X86::COND_A: case X86::COND_AE:
5275 case X86::COND_B: case X86::COND_BE:
5276 NeedCF = true;
5277 break;
5278 case X86::COND_G: case X86::COND_GE:
5279 case X86::COND_L: case X86::COND_LE:
5280 case X86::COND_O: case X86::COND_NO:
5281 NeedOF = true;
5282 break;
5283 default: break;
5284 }
5285
Dan Gohman076aee32009-03-04 19:44:21 +00005286 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005287 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5288 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5289 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005290 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005291 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005292 switch (Op.getNode()->getOpcode()) {
5293 case ISD::ADD:
5294 // Due to an isel shortcoming, be conservative if this add is likely to
5295 // be selected as part of a load-modify-store instruction. When the root
5296 // node in a match is a store, isel doesn't know how to remap non-chain
5297 // non-flag uses of other nodes in the match, such as the ADD in this
5298 // case. This leads to the ADD being left around and reselected, with
5299 // the result being two adds in the output.
5300 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5301 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5302 if (UI->getOpcode() == ISD::STORE)
5303 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005304 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005305 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5306 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005307 if (C->getAPIntValue() == 1) {
5308 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005309 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005310 break;
5311 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005312 // An add of negative one (subtract of one) will be selected as a DEC.
5313 if (C->getAPIntValue().isAllOnesValue()) {
5314 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005315 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005316 break;
5317 }
5318 }
Dan Gohman076aee32009-03-04 19:44:21 +00005319 // Otherwise use a regular EFLAGS-setting add.
5320 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005321 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005322 break;
5323 case ISD::SUB:
5324 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5325 // likely to be selected as part of a load-modify-store instruction.
5326 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5327 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5328 if (UI->getOpcode() == ISD::STORE)
5329 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005330 // Otherwise use a regular EFLAGS-setting sub.
5331 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005332 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005333 break;
5334 case X86ISD::ADD:
5335 case X86ISD::SUB:
5336 case X86ISD::INC:
5337 case X86ISD::DEC:
5338 return SDValue(Op.getNode(), 1);
5339 default:
5340 default_case:
5341 break;
5342 }
5343 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005344 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005345 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005346 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005347 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005348 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005349 DAG.ReplaceAllUsesWith(Op, New);
5350 return SDValue(New.getNode(), 1);
5351 }
5352 }
5353
5354 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5355 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5356 DAG.getConstant(0, Op.getValueType()));
5357}
5358
5359/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5360/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005361SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5362 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5364 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005365 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005366
5367 DebugLoc dl = Op0.getDebugLoc();
5368 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5369}
5370
Dan Gohman475871a2008-07-27 21:46:04 +00005371SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005372 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue Op0 = Op.getOperand(0);
5374 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005375 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005376 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Dan Gohmane5af2d32009-01-29 01:59:02 +00005378 // Lower (X & (1 << N)) == 0 to BT(X, N).
5379 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5380 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005381 if (Op0.getOpcode() == ISD::AND &&
5382 Op0.hasOneUse() &&
5383 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005384 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005385 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005386 SDValue LHS, RHS;
5387 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5388 if (ConstantSDNode *Op010C =
5389 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5390 if (Op010C->getZExtValue() == 1) {
5391 LHS = Op0.getOperand(0);
5392 RHS = Op0.getOperand(1).getOperand(1);
5393 }
5394 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5395 if (ConstantSDNode *Op000C =
5396 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5397 if (Op000C->getZExtValue() == 1) {
5398 LHS = Op0.getOperand(1);
5399 RHS = Op0.getOperand(0).getOperand(1);
5400 }
5401 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5402 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5403 SDValue AndLHS = Op0.getOperand(0);
5404 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5405 LHS = AndLHS.getOperand(0);
5406 RHS = AndLHS.getOperand(1);
5407 }
5408 }
Evan Cheng0488db92007-09-25 01:57:46 +00005409
Dan Gohmane5af2d32009-01-29 01:59:02 +00005410 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005411 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5412 // instruction. Since the shift amount is in-range-or-undefined, we know
5413 // that doing a bittest on the i16 value is ok. We extend to i32 because
5414 // the encoding for the i16 version is larger than the i32 version.
5415 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005416 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005417
5418 // If the operand types disagree, extend the shift amount to match. Since
5419 // BT ignores high bits (like shifts) we can use anyextend.
5420 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005421 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005422
Dale Johannesenace16102009-02-03 19:33:06 +00005423 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005424 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005425 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005426 DAG.getConstant(Cond, MVT::i8), BT);
5427 }
5428 }
5429
5430 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5431 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Dan Gohman31125812009-03-07 01:58:32 +00005433 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005434 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005435 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005436}
5437
Dan Gohman475871a2008-07-27 21:46:04 +00005438SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5439 SDValue Cond;
5440 SDValue Op0 = Op.getOperand(0);
5441 SDValue Op1 = Op.getOperand(1);
5442 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005443 MVT VT = Op.getValueType();
5444 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5445 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005446 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005447
5448 if (isFP) {
5449 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005450 MVT VT0 = Op0.getValueType();
5451 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5452 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005453 bool Swap = false;
5454
5455 switch (SetCCOpcode) {
5456 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005459 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005460 case ISD::SETGT: Swap = true; // Fallthrough
5461 case ISD::SETLT:
5462 case ISD::SETOLT: SSECC = 1; break;
5463 case ISD::SETOGE:
5464 case ISD::SETGE: Swap = true; // Fallthrough
5465 case ISD::SETLE:
5466 case ISD::SETOLE: SSECC = 2; break;
5467 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005468 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005469 case ISD::SETNE: SSECC = 4; break;
5470 case ISD::SETULE: Swap = true;
5471 case ISD::SETUGE: SSECC = 5; break;
5472 case ISD::SETULT: Swap = true;
5473 case ISD::SETUGT: SSECC = 6; break;
5474 case ISD::SETO: SSECC = 7; break;
5475 }
5476 if (Swap)
5477 std::swap(Op0, Op1);
5478
Nate Begemanfb8ead02008-07-25 19:05:58 +00005479 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005480 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005481 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005483 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5484 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5485 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005486 }
5487 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005489 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5490 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5491 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005492 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005493 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005494 }
5495 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005496 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 // We are handling one of the integer comparisons here. Since SSE only has
5500 // GT and EQ comparisons for integer, swapping operands and multiple
5501 // operations may be required for some comparisons.
5502 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5503 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Nate Begeman30a0de92008-07-17 16:51:19 +00005505 switch (VT.getSimpleVT()) {
5506 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005507 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005509 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005511 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005512 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5513 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Nate Begeman30a0de92008-07-17 16:51:19 +00005516 switch (SetCCOpcode) {
5517 default: break;
5518 case ISD::SETNE: Invert = true;
5519 case ISD::SETEQ: Opc = EQOpc; break;
5520 case ISD::SETLT: Swap = true;
5521 case ISD::SETGT: Opc = GTOpc; break;
5522 case ISD::SETGE: Swap = true;
5523 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5524 case ISD::SETULT: Swap = true;
5525 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5526 case ISD::SETUGE: Swap = true;
5527 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5528 }
5529 if (Swap)
5530 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005531
Nate Begeman30a0de92008-07-17 16:51:19 +00005532 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5533 // bits of the inputs before performing those operations.
5534 if (FlipSigns) {
5535 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005536 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5537 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005538 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005539 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5540 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005541 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5542 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005544
Dale Johannesenace16102009-02-03 19:33:06 +00005545 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005546
5547 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005548 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005549 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005550
Nate Begeman30a0de92008-07-17 16:51:19 +00005551 return Result;
5552}
Evan Cheng0488db92007-09-25 01:57:46 +00005553
Evan Cheng370e5342008-12-03 08:38:43 +00005554// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005555static bool isX86LogicalCmp(SDValue Op) {
5556 unsigned Opc = Op.getNode()->getOpcode();
5557 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5558 return true;
5559 if (Op.getResNo() == 1 &&
5560 (Opc == X86ISD::ADD ||
5561 Opc == X86ISD::SUB ||
5562 Opc == X86ISD::SMUL ||
5563 Opc == X86ISD::UMUL ||
5564 Opc == X86ISD::INC ||
5565 Opc == X86ISD::DEC))
5566 return true;
5567
5568 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005569}
5570
Dan Gohman475871a2008-07-27 21:46:04 +00005571SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005572 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005574 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005576
Evan Cheng734503b2006-09-11 02:19:56 +00005577 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005578 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005579
Evan Cheng3f41d662007-10-08 22:16:29 +00005580 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5581 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005582 if (Cond.getOpcode() == X86ISD::SETCC) {
5583 CC = Cond.getOperand(0);
5584
Dan Gohman475871a2008-07-27 21:46:04 +00005585 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005586 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005587 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Evan Cheng3f41d662007-10-08 22:16:29 +00005589 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005590 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005591 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005592 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005593
Chris Lattnerd1980a52009-03-12 06:52:53 +00005594 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5595 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005596 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005597 addTest = false;
5598 }
5599 }
5600
5601 if (addTest) {
5602 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005603 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005604 }
5605
Dan Gohmanfc166572009-04-09 23:54:40 +00005606 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005608 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5609 // condition is true.
5610 Ops.push_back(Op.getOperand(2));
5611 Ops.push_back(Op.getOperand(1));
5612 Ops.push_back(CC);
5613 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005614 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005615}
5616
Evan Cheng370e5342008-12-03 08:38:43 +00005617// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5618// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5619// from the AND / OR.
5620static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5621 Opc = Op.getOpcode();
5622 if (Opc != ISD::OR && Opc != ISD::AND)
5623 return false;
5624 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5625 Op.getOperand(0).hasOneUse() &&
5626 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5627 Op.getOperand(1).hasOneUse());
5628}
5629
Evan Cheng961d6d42009-02-02 08:19:07 +00005630// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5631// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005632static bool isXor1OfSetCC(SDValue Op) {
5633 if (Op.getOpcode() != ISD::XOR)
5634 return false;
5635 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5636 if (N1C && N1C->getAPIntValue() == 1) {
5637 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5638 Op.getOperand(0).hasOneUse();
5639 }
5640 return false;
5641}
5642
Dan Gohman475871a2008-07-27 21:46:04 +00005643SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005644 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SDValue Chain = Op.getOperand(0);
5646 SDValue Cond = Op.getOperand(1);
5647 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005648 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005650
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005652 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005653#if 0
5654 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005655 else if (Cond.getOpcode() == X86ISD::ADD ||
5656 Cond.getOpcode() == X86ISD::SUB ||
5657 Cond.getOpcode() == X86ISD::SMUL ||
5658 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005659 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005660#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005661
Evan Cheng3f41d662007-10-08 22:16:29 +00005662 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5663 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005665 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005668 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005669 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005670 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005671 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005672 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005673 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005674 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005675 default: break;
5676 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005677 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005678 // These can only come from an arithmetic instruction with overflow,
5679 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005680 Cond = Cond.getNode()->getOperand(1);
5681 addTest = false;
5682 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005683 }
Evan Cheng0488db92007-09-25 01:57:46 +00005684 }
Evan Cheng370e5342008-12-03 08:38:43 +00005685 } else {
5686 unsigned CondOpc;
5687 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5688 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005689 if (CondOpc == ISD::OR) {
5690 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5691 // two branches instead of an explicit OR instruction with a
5692 // separate test.
5693 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005694 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005695 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005696 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005697 Chain, Dest, CC, Cmp);
5698 CC = Cond.getOperand(1).getOperand(0);
5699 Cond = Cmp;
5700 addTest = false;
5701 }
5702 } else { // ISD::AND
5703 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5704 // two branches instead of an explicit AND instruction with a
5705 // separate test. However, we only do this if this block doesn't
5706 // have a fall-through edge, because this requires an explicit
5707 // jmp when the condition is false.
5708 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005709 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005710 Op.getNode()->hasOneUse()) {
5711 X86::CondCode CCode =
5712 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5713 CCode = X86::GetOppositeBranchCondition(CCode);
5714 CC = DAG.getConstant(CCode, MVT::i8);
5715 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5716 // Look for an unconditional branch following this conditional branch.
5717 // We need this because we need to reverse the successors in order
5718 // to implement FCMP_OEQ.
5719 if (User.getOpcode() == ISD::BR) {
5720 SDValue FalseBB = User.getOperand(1);
5721 SDValue NewBR =
5722 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5723 assert(NewBR == User);
5724 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005725
Dale Johannesene4d209d2009-02-03 20:21:25 +00005726 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005727 Chain, Dest, CC, Cmp);
5728 X86::CondCode CCode =
5729 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5730 CCode = X86::GetOppositeBranchCondition(CCode);
5731 CC = DAG.getConstant(CCode, MVT::i8);
5732 Cond = Cmp;
5733 addTest = false;
5734 }
5735 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005736 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005737 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5738 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5739 // It should be transformed during dag combiner except when the condition
5740 // is set by a arithmetics with overflow node.
5741 X86::CondCode CCode =
5742 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5743 CCode = X86::GetOppositeBranchCondition(CCode);
5744 CC = DAG.getConstant(CCode, MVT::i8);
5745 Cond = Cond.getOperand(0).getOperand(1);
5746 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005747 }
Evan Cheng0488db92007-09-25 01:57:46 +00005748 }
5749
5750 if (addTest) {
5751 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005752 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005753 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005754 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005755 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005756}
5757
Anton Korobeynikove060b532007-04-17 19:34:00 +00005758
5759// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5760// Calls to _alloca is needed to probe the stack when allocating more than 4k
5761// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5762// that the guard pages used by the OS virtual memory manager are allocated in
5763// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005764SDValue
5765X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005766 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005767 assert(Subtarget->isTargetCygMing() &&
5768 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005769 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005770
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005771 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005772 SDValue Chain = Op.getOperand(0);
5773 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005774 // FIXME: Ensure alignment here
5775
Dan Gohman475871a2008-07-27 21:46:04 +00005776 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005777
Duncan Sands83ec4b62008-06-06 12:08:01 +00005778 MVT IntPtr = getPointerTy();
5779 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005780
Chris Lattnere563bbc2008-10-11 22:08:30 +00005781 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005782
Dale Johannesendd64c412009-02-04 00:33:20 +00005783 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005784 Flag = Chain.getValue(1);
5785
5786 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005788 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005789 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005790 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005791 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005792 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005793 Flag = Chain.getValue(1);
5794
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005795 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005796 DAG.getIntPtrConstant(0, true),
5797 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005798 Flag);
5799
Dale Johannesendd64c412009-02-04 00:33:20 +00005800 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005801
Dan Gohman475871a2008-07-27 21:46:04 +00005802 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005803 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005804}
5805
Dan Gohman475871a2008-07-27 21:46:04 +00005806SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005807X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005808 SDValue Chain,
5809 SDValue Dst, SDValue Src,
5810 SDValue Size, unsigned Align,
5811 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005812 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005813 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814
Bill Wendling6f287b22008-09-30 21:22:07 +00005815 // If not DWORD aligned or size is more than the threshold, call the library.
5816 // The libc version is likely to be faster for these cases. It can use the
5817 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005818 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005819 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005820 ConstantSize->getZExtValue() >
5821 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005823
5824 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005825 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005826
Bill Wendling6158d842008-10-01 00:59:58 +00005827 if (const char *bzeroEntry = V &&
5828 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5829 MVT IntPtr = getPointerTy();
5830 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005831 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005832 TargetLowering::ArgListEntry Entry;
5833 Entry.Node = Dst;
5834 Entry.Ty = IntPtrTy;
5835 Args.push_back(Entry);
5836 Entry.Node = Size;
5837 Args.push_back(Entry);
5838 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005839 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005840 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005841 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005842 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005843 }
5844
Dan Gohman707e0182008-04-12 04:36:06 +00005845 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005846 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005847 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005848
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005849 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005850 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005851 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005853 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005854 unsigned BytesLeft = 0;
5855 bool TwoRepStos = false;
5856 if (ValC) {
5857 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005858 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005859
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860 // If the value is a constant, then we can potentially use larger sets.
5861 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005862 case 2: // WORD aligned
5863 AVT = MVT::i16;
5864 ValReg = X86::AX;
5865 Val = (Val << 8) | Val;
5866 break;
5867 case 0: // DWORD aligned
5868 AVT = MVT::i32;
5869 ValReg = X86::EAX;
5870 Val = (Val << 8) | Val;
5871 Val = (Val << 16) | Val;
5872 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5873 AVT = MVT::i64;
5874 ValReg = X86::RAX;
5875 Val = (Val << 32) | Val;
5876 }
5877 break;
5878 default: // Byte aligned
5879 AVT = MVT::i8;
5880 ValReg = X86::AL;
5881 Count = DAG.getIntPtrConstant(SizeVal);
5882 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005883 }
5884
Duncan Sands8e4eb092008-06-08 20:54:56 +00005885 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005886 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005887 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5888 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005889 }
5890
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 InFlag);
5893 InFlag = Chain.getValue(1);
5894 } else {
5895 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005896 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005899 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005900
Scott Michelfdc40a02009-02-17 22:15:04 +00005901 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005902 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005903 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005905 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005906 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005907 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005909
Chris Lattnerd96d0722007-02-25 06:40:16 +00005910 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005911 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 Ops.push_back(Chain);
5913 Ops.push_back(DAG.getValueType(AVT));
5914 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005916
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 if (TwoRepStos) {
5918 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005919 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005920 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005921 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005922 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005923 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005924 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005925 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005926 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005927 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 Ops.clear();
5929 Ops.push_back(Chain);
5930 Ops.push_back(DAG.getValueType(MVT::i8));
5931 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005932 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005934 // Handle the last 1 - 7 bytes.
5935 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005936 MVT AddrVT = Dst.getValueType();
5937 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005938
Dale Johannesen0f502f62009-02-03 22:26:09 +00005939 Chain = DAG.getMemset(Chain, dl,
5940 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005941 DAG.getConstant(Offset, AddrVT)),
5942 Src,
5943 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005944 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005945 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005946
Dan Gohman707e0182008-04-12 04:36:06 +00005947 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948 return Chain;
5949}
Evan Cheng11e15b32006-04-03 20:53:28 +00005950
Dan Gohman475871a2008-07-27 21:46:04 +00005951SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005953 SDValue Chain, SDValue Dst, SDValue Src,
5954 SDValue Size, unsigned Align,
5955 bool AlwaysInline,
5956 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005957 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005958 // This requires the copy size to be a constant, preferrably
5959 // within a subtarget-specific limit.
5960 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5961 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005962 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005963 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005964 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005965 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005966
Evan Cheng1887c1c2008-08-21 21:00:15 +00005967 /// If not DWORD aligned, call the library.
5968 if ((Align & 3) != 0)
5969 return SDValue();
5970
5971 // DWORD aligned
5972 MVT AVT = MVT::i32;
5973 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005974 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975
Duncan Sands83ec4b62008-06-06 12:08:01 +00005976 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005977 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005979 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005980
Dan Gohman475871a2008-07-27 21:46:04 +00005981 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005982 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005983 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005984 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005987 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005988 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005989 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005990 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005991 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005992 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005993 InFlag = Chain.getValue(1);
5994
Chris Lattnerd96d0722007-02-25 06:40:16 +00005995 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005996 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005997 Ops.push_back(Chain);
5998 Ops.push_back(DAG.getValueType(AVT));
5999 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006000 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001
Dan Gohman475871a2008-07-27 21:46:04 +00006002 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006003 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006004 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006005 // Handle the last 1 - 7 bytes.
6006 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006007 MVT DstVT = Dst.getValueType();
6008 MVT SrcVT = Src.getValueType();
6009 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006010 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006011 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006012 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006013 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006014 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006015 DAG.getConstant(BytesLeft, SizeVT),
6016 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006017 DstSV, DstSVOff + Offset,
6018 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006019 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020
Scott Michelfdc40a02009-02-17 22:15:04 +00006021 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006022 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023}
6024
Dan Gohman475871a2008-07-27 21:46:04 +00006025SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006026 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006027 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006028
Evan Cheng25ab6902006-09-08 06:48:29 +00006029 if (!Subtarget->is64Bit()) {
6030 // vastart just stores the address of the VarArgsFrameIndex slot into the
6031 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006034 }
6035
6036 // __va_list_tag:
6037 // gp_offset (0 - 6 * 8)
6038 // fp_offset (48 - 48 + 8 * 16)
6039 // overflow_arg_area (point to parameters coming in memory).
6040 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006041 SmallVector<SDValue, 8> MemOps;
6042 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006043 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006045 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006046 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006047 MemOps.push_back(Store);
6048
6049 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006050 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006051 FIN, DAG.getIntPtrConstant(4));
6052 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006053 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006054 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006055 MemOps.push_back(Store);
6056
6057 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006058 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006059 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006061 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006062 MemOps.push_back(Store);
6063
6064 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006065 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006066 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006067 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006068 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006069 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006070 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006071 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006072}
6073
Dan Gohman475871a2008-07-27 21:46:04 +00006074SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006075 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6076 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006077 SDValue Chain = Op.getOperand(0);
6078 SDValue SrcPtr = Op.getOperand(1);
6079 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006080
Torok Edwindac237e2009-07-08 20:53:28 +00006081 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006082 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006083}
6084
Dan Gohman475871a2008-07-27 21:46:04 +00006085SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006086 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006087 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006088 SDValue Chain = Op.getOperand(0);
6089 SDValue DstPtr = Op.getOperand(1);
6090 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006091 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6092 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006093 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006094
Dale Johannesendd64c412009-02-04 00:33:20 +00006095 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006096 DAG.getIntPtrConstant(24), 8, false,
6097 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006098}
6099
Dan Gohman475871a2008-07-27 21:46:04 +00006100SDValue
6101X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006102 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006103 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006104 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006105 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006106 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107 case Intrinsic::x86_sse_comieq_ss:
6108 case Intrinsic::x86_sse_comilt_ss:
6109 case Intrinsic::x86_sse_comile_ss:
6110 case Intrinsic::x86_sse_comigt_ss:
6111 case Intrinsic::x86_sse_comige_ss:
6112 case Intrinsic::x86_sse_comineq_ss:
6113 case Intrinsic::x86_sse_ucomieq_ss:
6114 case Intrinsic::x86_sse_ucomilt_ss:
6115 case Intrinsic::x86_sse_ucomile_ss:
6116 case Intrinsic::x86_sse_ucomigt_ss:
6117 case Intrinsic::x86_sse_ucomige_ss:
6118 case Intrinsic::x86_sse_ucomineq_ss:
6119 case Intrinsic::x86_sse2_comieq_sd:
6120 case Intrinsic::x86_sse2_comilt_sd:
6121 case Intrinsic::x86_sse2_comile_sd:
6122 case Intrinsic::x86_sse2_comigt_sd:
6123 case Intrinsic::x86_sse2_comige_sd:
6124 case Intrinsic::x86_sse2_comineq_sd:
6125 case Intrinsic::x86_sse2_ucomieq_sd:
6126 case Intrinsic::x86_sse2_ucomilt_sd:
6127 case Intrinsic::x86_sse2_ucomile_sd:
6128 case Intrinsic::x86_sse2_ucomigt_sd:
6129 case Intrinsic::x86_sse2_ucomige_sd:
6130 case Intrinsic::x86_sse2_ucomineq_sd: {
6131 unsigned Opc = 0;
6132 ISD::CondCode CC = ISD::SETCC_INVALID;
6133 switch (IntNo) {
6134 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006135 case Intrinsic::x86_sse_comieq_ss:
6136 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137 Opc = X86ISD::COMI;
6138 CC = ISD::SETEQ;
6139 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006140 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006141 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Opc = X86ISD::COMI;
6143 CC = ISD::SETLT;
6144 break;
6145 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006146 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 Opc = X86ISD::COMI;
6148 CC = ISD::SETLE;
6149 break;
6150 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006151 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152 Opc = X86ISD::COMI;
6153 CC = ISD::SETGT;
6154 break;
6155 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006156 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::COMI;
6158 CC = ISD::SETGE;
6159 break;
6160 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::COMI;
6163 CC = ISD::SETNE;
6164 break;
6165 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006166 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167 Opc = X86ISD::UCOMI;
6168 CC = ISD::SETEQ;
6169 break;
6170 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172 Opc = X86ISD::UCOMI;
6173 CC = ISD::SETLT;
6174 break;
6175 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006176 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006177 Opc = X86ISD::UCOMI;
6178 CC = ISD::SETLE;
6179 break;
6180 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006181 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006182 Opc = X86ISD::UCOMI;
6183 CC = ISD::SETGT;
6184 break;
6185 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006186 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006187 Opc = X86ISD::UCOMI;
6188 CC = ISD::SETGE;
6189 break;
6190 case Intrinsic::x86_sse_ucomineq_ss:
6191 case Intrinsic::x86_sse2_ucomineq_sd:
6192 Opc = X86ISD::UCOMI;
6193 CC = ISD::SETNE;
6194 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006195 }
Evan Cheng734503b2006-09-11 02:19:56 +00006196
Dan Gohman475871a2008-07-27 21:46:04 +00006197 SDValue LHS = Op.getOperand(1);
6198 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006199 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006200 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6201 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006202 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006203 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006204 }
Eric Christopher71c67532009-07-29 00:28:05 +00006205 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006206 // an integer value, not just an instruction so lower it to the ptest
6207 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006208 case Intrinsic::x86_sse41_ptestz:
6209 case Intrinsic::x86_sse41_ptestc:
6210 case Intrinsic::x86_sse41_ptestnzc:{
6211 unsigned X86CC = 0;
6212 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006213 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006214 case Intrinsic::x86_sse41_ptestz:
6215 // ZF = 1
6216 X86CC = X86::COND_E;
6217 break;
6218 case Intrinsic::x86_sse41_ptestc:
6219 // CF = 1
6220 X86CC = X86::COND_B;
6221 break;
6222 case Intrinsic::x86_sse41_ptestnzc:
6223 // ZF and CF = 0
6224 X86CC = X86::COND_A;
6225 break;
6226 }
6227
6228 SDValue LHS = Op.getOperand(1);
6229 SDValue RHS = Op.getOperand(2);
6230 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6231 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6232 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6233 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6234 }
Evan Cheng5759f972008-05-04 09:15:50 +00006235
6236 // Fix vector shift instructions where the last operand is a non-immediate
6237 // i32 value.
6238 case Intrinsic::x86_sse2_pslli_w:
6239 case Intrinsic::x86_sse2_pslli_d:
6240 case Intrinsic::x86_sse2_pslli_q:
6241 case Intrinsic::x86_sse2_psrli_w:
6242 case Intrinsic::x86_sse2_psrli_d:
6243 case Intrinsic::x86_sse2_psrli_q:
6244 case Intrinsic::x86_sse2_psrai_w:
6245 case Intrinsic::x86_sse2_psrai_d:
6246 case Intrinsic::x86_mmx_pslli_w:
6247 case Intrinsic::x86_mmx_pslli_d:
6248 case Intrinsic::x86_mmx_pslli_q:
6249 case Intrinsic::x86_mmx_psrli_w:
6250 case Intrinsic::x86_mmx_psrli_d:
6251 case Intrinsic::x86_mmx_psrli_q:
6252 case Intrinsic::x86_mmx_psrai_w:
6253 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006255 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006256 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006257
6258 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006259 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006260 switch (IntNo) {
6261 case Intrinsic::x86_sse2_pslli_w:
6262 NewIntNo = Intrinsic::x86_sse2_psll_w;
6263 break;
6264 case Intrinsic::x86_sse2_pslli_d:
6265 NewIntNo = Intrinsic::x86_sse2_psll_d;
6266 break;
6267 case Intrinsic::x86_sse2_pslli_q:
6268 NewIntNo = Intrinsic::x86_sse2_psll_q;
6269 break;
6270 case Intrinsic::x86_sse2_psrli_w:
6271 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6272 break;
6273 case Intrinsic::x86_sse2_psrli_d:
6274 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6275 break;
6276 case Intrinsic::x86_sse2_psrli_q:
6277 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6278 break;
6279 case Intrinsic::x86_sse2_psrai_w:
6280 NewIntNo = Intrinsic::x86_sse2_psra_w;
6281 break;
6282 case Intrinsic::x86_sse2_psrai_d:
6283 NewIntNo = Intrinsic::x86_sse2_psra_d;
6284 break;
6285 default: {
6286 ShAmtVT = MVT::v2i32;
6287 switch (IntNo) {
6288 case Intrinsic::x86_mmx_pslli_w:
6289 NewIntNo = Intrinsic::x86_mmx_psll_w;
6290 break;
6291 case Intrinsic::x86_mmx_pslli_d:
6292 NewIntNo = Intrinsic::x86_mmx_psll_d;
6293 break;
6294 case Intrinsic::x86_mmx_pslli_q:
6295 NewIntNo = Intrinsic::x86_mmx_psll_q;
6296 break;
6297 case Intrinsic::x86_mmx_psrli_w:
6298 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6299 break;
6300 case Intrinsic::x86_mmx_psrli_d:
6301 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6302 break;
6303 case Intrinsic::x86_mmx_psrli_q:
6304 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6305 break;
6306 case Intrinsic::x86_mmx_psrai_w:
6307 NewIntNo = Intrinsic::x86_mmx_psra_w;
6308 break;
6309 case Intrinsic::x86_mmx_psrai_d:
6310 NewIntNo = Intrinsic::x86_mmx_psra_d;
6311 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006312 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006313 }
6314 break;
6315 }
6316 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006317 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006318 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6319 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6320 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006321 DAG.getConstant(NewIntNo, MVT::i32),
6322 Op.getOperand(1), ShAmt);
6323 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006325}
Evan Cheng72261582005-12-20 06:22:03 +00006326
Dan Gohman475871a2008-07-27 21:46:04 +00006327SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006328 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006329 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006330
6331 if (Depth > 0) {
6332 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6333 SDValue Offset =
6334 DAG.getConstant(TD->getPointerSize(),
6335 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006336 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006337 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006338 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006339 NULL, 0);
6340 }
6341
6342 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006344 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006345 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006346}
6347
Dan Gohman475871a2008-07-27 21:46:04 +00006348SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006349 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6350 MFI->setFrameAddressIsTaken(true);
6351 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006352 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006353 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6354 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006355 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006356 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006357 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006358 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006359}
6360
Dan Gohman475871a2008-07-27 21:46:04 +00006361SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006362 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006363 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006364}
6365
Dan Gohman475871a2008-07-27 21:46:04 +00006366SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006367{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006368 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Chain = Op.getOperand(0);
6370 SDValue Offset = Op.getOperand(1);
6371 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006373
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006374 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6375 getPointerTy());
6376 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006377
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006379 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6381 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006382 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006383 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006384
Dale Johannesene4d209d2009-02-03 20:21:25 +00006385 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006386 MVT::Other,
6387 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006388}
6389
Dan Gohman475871a2008-07-27 21:46:04 +00006390SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006391 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006392 SDValue Root = Op.getOperand(0);
6393 SDValue Trmp = Op.getOperand(1); // trampoline
6394 SDValue FPtr = Op.getOperand(2); // nested function
6395 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006396 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006397
Dan Gohman69de1932008-02-06 22:27:42 +00006398 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006399
Duncan Sands339e14f2008-01-16 22:55:25 +00006400 const X86InstrInfo *TII =
6401 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6402
Duncan Sandsb116fac2007-07-27 20:02:49 +00006403 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006405
6406 // Large code-model.
6407
6408 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6409 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6410
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006411 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6412 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006413
6414 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6415
6416 // Load the pointer to the nested function into R11.
6417 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006418 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006419 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6420 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006421
Scott Michelfdc40a02009-02-17 22:15:04 +00006422 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006423 DAG.getConstant(2, MVT::i64));
6424 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006425
6426 // Load the 'nest' parameter value into R10.
6427 // R10 is specified in X86CallingConv.td
6428 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006429 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006430 DAG.getConstant(10, MVT::i64));
6431 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6432 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006433
Scott Michelfdc40a02009-02-17 22:15:04 +00006434 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006435 DAG.getConstant(12, MVT::i64));
6436 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006437
6438 // Jump to the nested function.
6439 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006440 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006441 DAG.getConstant(20, MVT::i64));
6442 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6443 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006444
6445 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006446 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006447 DAG.getConstant(22, MVT::i64));
6448 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006449 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006450
Dan Gohman475871a2008-07-27 21:46:04 +00006451 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6453 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006455 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006456 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6457 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006458 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459
6460 switch (CC) {
6461 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006462 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006463 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464 case CallingConv::X86_StdCall: {
6465 // Pass 'nest' parameter in ECX.
6466 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006467 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468
6469 // Check that ECX wasn't needed by an 'inreg' parameter.
6470 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006471 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006472
Chris Lattner58d74912008-03-12 17:45:29 +00006473 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474 unsigned InRegCount = 0;
6475 unsigned Idx = 1;
6476
6477 for (FunctionType::param_iterator I = FTy->param_begin(),
6478 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006479 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006480 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006481 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482
6483 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006484 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485 }
6486 }
6487 break;
6488 }
6489 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006490 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491 // Pass 'nest' parameter in EAX.
6492 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006493 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006494 break;
6495 }
6496
Dan Gohman475871a2008-07-27 21:46:04 +00006497 SDValue OutChains[4];
6498 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006499
Scott Michelfdc40a02009-02-17 22:15:04 +00006500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006501 DAG.getConstant(10, MVT::i32));
6502 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006503
Duncan Sands339e14f2008-01-16 22:55:25 +00006504 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006505 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006506 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006508 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006509
Scott Michelfdc40a02009-02-17 22:15:04 +00006510 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 DAG.getConstant(1, MVT::i32));
6512 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006513
Duncan Sands339e14f2008-01-16 22:55:25 +00006514 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006515 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006516 DAG.getConstant(5, MVT::i32));
6517 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006518 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006519
Scott Michelfdc40a02009-02-17 22:15:04 +00006520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006521 DAG.getConstant(6, MVT::i32));
6522 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006523
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6526 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006527 }
6528}
6529
Dan Gohman475871a2008-07-27 21:46:04 +00006530SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006531 /*
6532 The rounding mode is in bits 11:10 of FPSR, and has the following
6533 settings:
6534 00 Round to nearest
6535 01 Round to -inf
6536 10 Round to +inf
6537 11 Round to 0
6538
6539 FLT_ROUNDS, on the other hand, expects the following:
6540 -1 Undefined
6541 0 Round to 0
6542 1 Round to nearest
6543 2 Round to +inf
6544 3 Round to -inf
6545
6546 To perform the conversion, we do:
6547 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6548 */
6549
6550 MachineFunction &MF = DAG.getMachineFunction();
6551 const TargetMachine &TM = MF.getTarget();
6552 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6553 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006554 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006555 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006556
6557 // Save FP Control Word to stack slot
6558 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006559 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006560
Dale Johannesene4d209d2009-02-03 20:21:25 +00006561 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006562 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006563
6564 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006566
6567 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006568 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 DAG.getNode(ISD::SRL, dl, MVT::i16,
6570 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006571 CWD, DAG.getConstant(0x800, MVT::i16)),
6572 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006574 DAG.getNode(ISD::SRL, dl, MVT::i16,
6575 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006576 CWD, DAG.getConstant(0x400, MVT::i16)),
6577 DAG.getConstant(9, MVT::i8));
6578
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006580 DAG.getNode(ISD::AND, dl, MVT::i16,
6581 DAG.getNode(ISD::ADD, dl, MVT::i16,
6582 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006583 DAG.getConstant(1, MVT::i16)),
6584 DAG.getConstant(3, MVT::i16));
6585
6586
Duncan Sands83ec4b62008-06-06 12:08:01 +00006587 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006588 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006589}
6590
Dan Gohman475871a2008-07-27 21:46:04 +00006591SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006592 MVT VT = Op.getValueType();
6593 MVT OpVT = VT;
6594 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006595 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006596
6597 Op = Op.getOperand(0);
6598 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006599 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006600 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006602 }
Evan Cheng18efe262007-12-14 02:13:44 +00006603
Evan Cheng152804e2007-12-14 08:30:15 +00006604 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6605 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006607
6608 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006610 Ops.push_back(Op);
6611 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6612 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6613 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006615
6616 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006618
Evan Cheng18efe262007-12-14 02:13:44 +00006619 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006621 return Op;
6622}
6623
Dan Gohman475871a2008-07-27 21:46:04 +00006624SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006625 MVT VT = Op.getValueType();
6626 MVT OpVT = VT;
6627 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006628 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006629
6630 Op = Op.getOperand(0);
6631 if (VT == MVT::i8) {
6632 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006634 }
Evan Cheng152804e2007-12-14 08:30:15 +00006635
6636 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6637 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006639
6640 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006641 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006642 Ops.push_back(Op);
6643 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6644 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6645 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006647
Evan Cheng18efe262007-12-14 02:13:44 +00006648 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006650 return Op;
6651}
6652
Mon P Wangaf9b9522008-12-18 21:42:19 +00006653SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6654 MVT VT = Op.getValueType();
6655 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006656 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006657
Mon P Wangaf9b9522008-12-18 21:42:19 +00006658 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6659 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6660 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6661 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6662 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6663 //
6664 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6665 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6666 // return AloBlo + AloBhi + AhiBlo;
6667
6668 SDValue A = Op.getOperand(0);
6669 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Dale Johannesene4d209d2009-02-03 20:21:25 +00006671 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006672 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6673 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006675 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6676 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006677 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006678 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6679 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006680 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006681 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6682 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006683 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006684 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6685 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006687 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6688 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006690 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6691 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6693 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006694 return Res;
6695}
6696
6697
Bill Wendling74c37652008-12-09 22:08:41 +00006698SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6699 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6700 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006701 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6702 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006703 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 SDValue LHS = N->getOperand(0);
6705 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006706 unsigned BaseOp = 0;
6707 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006708 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006709
6710 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006711 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006712 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006713 // A subtract of one will be selected as a INC. Note that INC doesn't
6714 // set CF, so we can't do this for UADDO.
6715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6716 if (C->getAPIntValue() == 1) {
6717 BaseOp = X86ISD::INC;
6718 Cond = X86::COND_O;
6719 break;
6720 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006721 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006722 Cond = X86::COND_O;
6723 break;
6724 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006725 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006726 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006727 break;
6728 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006729 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6730 // set CF, so we can't do this for USUBO.
6731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6732 if (C->getAPIntValue() == 1) {
6733 BaseOp = X86ISD::DEC;
6734 Cond = X86::COND_O;
6735 break;
6736 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006737 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006738 Cond = X86::COND_O;
6739 break;
6740 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006741 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006742 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006743 break;
6744 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006745 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006746 Cond = X86::COND_O;
6747 break;
6748 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006749 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006750 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006751 break;
6752 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006753
Bill Wendling61edeb52008-12-02 01:06:39 +00006754 // Also sets EFLAGS.
6755 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006756 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006757
Bill Wendling61edeb52008-12-02 01:06:39 +00006758 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006760 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006761
Bill Wendling61edeb52008-12-02 01:06:39 +00006762 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6763 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006764}
6765
Dan Gohman475871a2008-07-27 21:46:04 +00006766SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006767 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006768 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006769 unsigned Reg = 0;
6770 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006771 switch(T.getSimpleVT()) {
6772 default:
6773 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006774 case MVT::i8: Reg = X86::AL; size = 1; break;
6775 case MVT::i16: Reg = X86::AX; size = 2; break;
6776 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006777 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006778 assert(Subtarget->is64Bit() && "Node not type legal!");
6779 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006780 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006781 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006782 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006783 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006784 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006785 Op.getOperand(1),
6786 Op.getOperand(3),
6787 DAG.getTargetConstant(size, MVT::i8),
6788 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006789 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006790 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006791 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006792 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006793 return cpOut;
6794}
6795
Duncan Sands1607f052008-12-01 11:39:25 +00006796SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006797 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006798 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006799 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006800 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006801 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006802 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006803 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6804 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006805 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006807 DAG.getConstant(32, MVT::i8));
6808 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006810 rdx.getValue(1)
6811 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006813}
6814
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006815SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6816 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006817 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006818 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006819 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006820 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006822 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006823 Node->getOperand(0),
6824 Node->getOperand(1), negOp,
6825 cast<AtomicSDNode>(Node)->getSrcValue(),
6826 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006827}
6828
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829/// LowerOperation - Provide custom lowering hooks for some operations.
6830///
Dan Gohman475871a2008-07-27 21:46:04 +00006831SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006833 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006834 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6835 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6837 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6838 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6839 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6840 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6841 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6842 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006843 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006844 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 case ISD::SHL_PARTS:
6846 case ISD::SRA_PARTS:
6847 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6848 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006849 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006851 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 case ISD::FABS: return LowerFABS(Op, DAG);
6853 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006854 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006855 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006856 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006857 case ISD::SELECT: return LowerSELECT(Op, DAG);
6858 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006860 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006862 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006864 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006865 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006867 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6868 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006869 case ISD::FRAME_TO_ARGS_OFFSET:
6870 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006871 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006872 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006873 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006874 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006875 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6876 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006877 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006878 case ISD::SADDO:
6879 case ISD::UADDO:
6880 case ISD::SSUBO:
6881 case ISD::USUBO:
6882 case ISD::SMULO:
6883 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006884 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006886}
6887
Duncan Sands1607f052008-12-01 11:39:25 +00006888void X86TargetLowering::
6889ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6890 SelectionDAG &DAG, unsigned NewOp) {
6891 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006892 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006893 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6894
6895 SDValue Chain = Node->getOperand(0);
6896 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006898 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006900 Node->getOperand(2), DAG.getIntPtrConstant(1));
6901 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6902 // have a MemOperand. Pass the info through as a normal operand.
6903 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6904 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6905 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006907 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006909 Results.push_back(Result.getValue(2));
6910}
6911
Duncan Sands126d9072008-07-04 11:47:58 +00006912/// ReplaceNodeResults - Replace a node with an illegal result type
6913/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006914void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6915 SmallVectorImpl<SDValue>&Results,
6916 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006917 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006918 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006919 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006920 assert(false && "Do not know how to custom type legalize this operation!");
6921 return;
6922 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006923 std::pair<SDValue,SDValue> Vals =
6924 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006925 SDValue FIST = Vals.first, StackSlot = Vals.second;
6926 if (FIST.getNode() != 0) {
6927 MVT VT = N->getValueType(0);
6928 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006929 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006930 }
6931 return;
6932 }
6933 case ISD::READCYCLECOUNTER: {
6934 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6935 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006937 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006938 rd.getValue(1));
6939 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006940 eax.getValue(2));
6941 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6942 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006943 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006944 Results.push_back(edx.getValue(1));
6945 return;
6946 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006947 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006948 MVT T = N->getValueType(0);
6949 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6950 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006951 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006952 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006954 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006955 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6956 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006957 cpInL.getValue(1));
6958 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006959 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006960 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006961 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006962 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006963 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006964 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006965 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006966 swapInL.getValue(1));
6967 SDValue Ops[] = { swapInH.getValue(0),
6968 N->getOperand(1),
6969 swapInH.getValue(1) };
6970 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006972 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6973 MVT::i32, Result.getValue(1));
6974 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6975 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006976 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006977 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006978 Results.push_back(cpOutH.getValue(1));
6979 return;
6980 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006981 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006982 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6983 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006984 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006985 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6986 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006987 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006988 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6989 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006990 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006991 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6992 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006993 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006994 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6995 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006996 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006997 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6998 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006999 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007000 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7001 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007002 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003}
7004
Evan Cheng72261582005-12-20 06:22:03 +00007005const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7006 switch (Opcode) {
7007 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007008 case X86ISD::BSF: return "X86ISD::BSF";
7009 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007010 case X86ISD::SHLD: return "X86ISD::SHLD";
7011 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007012 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007013 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007014 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007015 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007016 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007017 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007018 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7019 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7020 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007021 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007022 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007023 case X86ISD::CALL: return "X86ISD::CALL";
7024 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7025 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007026 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007027 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007028 case X86ISD::COMI: return "X86ISD::COMI";
7029 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007030 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007031 case X86ISD::CMOV: return "X86ISD::CMOV";
7032 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007033 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007034 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7035 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007036 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007037 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007038 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007039 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007040 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7042 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007043 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007044 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007045 case X86ISD::FMAX: return "X86ISD::FMAX";
7046 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007047 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7048 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007049 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007050 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007051 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007052 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007053 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007054 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7055 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007056 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7057 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7058 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7059 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7060 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7061 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007062 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7063 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007064 case X86ISD::VSHL: return "X86ISD::VSHL";
7065 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007066 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7067 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7068 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7069 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7070 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7071 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7072 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7073 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7074 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7075 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007076 case X86ISD::ADD: return "X86ISD::ADD";
7077 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007078 case X86ISD::SMUL: return "X86ISD::SMUL";
7079 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007080 case X86ISD::INC: return "X86ISD::INC";
7081 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007082 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007083 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007084 }
7085}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007086
Chris Lattnerc9addb72007-03-30 23:15:24 +00007087// isLegalAddressingMode - Return true if the addressing mode represented
7088// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007089bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007090 const Type *Ty) const {
7091 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007092
Chris Lattnerc9addb72007-03-30 23:15:24 +00007093 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7094 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7095 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007096
Chris Lattnerc9addb72007-03-30 23:15:24 +00007097 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007098 unsigned GVFlags =
7099 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7100
7101 // If a reference to this global requires an extra load, we can't fold it.
7102 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007103 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007104
7105 // If BaseGV requires a register for the PIC base, we cannot also have a
7106 // BaseReg specified.
7107 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007108 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007109
7110 // X86-64 only supports addr of globals in small code model.
7111 if (Subtarget->is64Bit()) {
7112 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7113 return false;
7114 // If lower 4G is not available, then we must use rip-relative addressing.
7115 if (AM.BaseOffs || AM.Scale > 1)
7116 return false;
7117 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007119
Chris Lattnerc9addb72007-03-30 23:15:24 +00007120 switch (AM.Scale) {
7121 case 0:
7122 case 1:
7123 case 2:
7124 case 4:
7125 case 8:
7126 // These scales always work.
7127 break;
7128 case 3:
7129 case 5:
7130 case 9:
7131 // These scales are formed with basereg+scalereg. Only accept if there is
7132 // no basereg yet.
7133 if (AM.HasBaseReg)
7134 return false;
7135 break;
7136 default: // Other stuff never works.
7137 return false;
7138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007139
Chris Lattnerc9addb72007-03-30 23:15:24 +00007140 return true;
7141}
7142
7143
Evan Cheng2bd122c2007-10-26 01:56:11 +00007144bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7145 if (!Ty1->isInteger() || !Ty2->isInteger())
7146 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007147 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7148 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007149 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007150 return false;
7151 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007152}
7153
Duncan Sands83ec4b62008-06-06 12:08:01 +00007154bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7155 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007156 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007157 unsigned NumBits1 = VT1.getSizeInBits();
7158 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007159 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007160 return false;
7161 return Subtarget->is64Bit() || NumBits1 < 64;
7162}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007163
Dan Gohman97121ba2009-04-08 00:15:30 +00007164bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007165 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007166 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7167}
7168
7169bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007170 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007171 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7172}
7173
Evan Cheng8b944d32009-05-28 00:35:15 +00007174bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7175 // i16 instructions are longer (0x66 prefix) and potentially slower.
7176 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7177}
7178
Evan Cheng60c07e12006-07-05 22:17:51 +00007179/// isShuffleMaskLegal - Targets can use this to indicate that they only
7180/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7181/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7182/// are assumed to be legal.
7183bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007184X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7185 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007186 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007187 if (VT.getSizeInBits() == 64)
7188 return false;
7189
7190 // FIXME: pshufb, blends, palignr, shifts.
7191 return (VT.getVectorNumElements() == 2 ||
7192 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7193 isMOVLMask(M, VT) ||
7194 isSHUFPMask(M, VT) ||
7195 isPSHUFDMask(M, VT) ||
7196 isPSHUFHWMask(M, VT) ||
7197 isPSHUFLWMask(M, VT) ||
7198 isUNPCKLMask(M, VT) ||
7199 isUNPCKHMask(M, VT) ||
7200 isUNPCKL_v_undef_Mask(M, VT) ||
7201 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007202}
7203
Dan Gohman7d8143f2008-04-09 20:09:42 +00007204bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007205X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007206 MVT VT) const {
7207 unsigned NumElts = VT.getVectorNumElements();
7208 // FIXME: This collection of masks seems suspect.
7209 if (NumElts == 2)
7210 return true;
7211 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7212 return (isMOVLMask(Mask, VT) ||
7213 isCommutedMOVLMask(Mask, VT, true) ||
7214 isSHUFPMask(Mask, VT) ||
7215 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007216 }
7217 return false;
7218}
7219
7220//===----------------------------------------------------------------------===//
7221// X86 Scheduler Hooks
7222//===----------------------------------------------------------------------===//
7223
Mon P Wang63307c32008-05-05 19:05:59 +00007224// private utility function
7225MachineBasicBlock *
7226X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7227 MachineBasicBlock *MBB,
7228 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007229 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007230 unsigned LoadOpc,
7231 unsigned CXchgOpc,
7232 unsigned copyOpc,
7233 unsigned notOpc,
7234 unsigned EAXreg,
7235 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007236 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007237 // For the atomic bitwise operator, we generate
7238 // thisMBB:
7239 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007240 // ld t1 = [bitinstr.addr]
7241 // op t2 = t1, [bitinstr.val]
7242 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007243 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7244 // bz newMBB
7245 // fallthrough -->nextMBB
7246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7247 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007248 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007249 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007250
Mon P Wang63307c32008-05-05 19:05:59 +00007251 /// First build the CFG
7252 MachineFunction *F = MBB->getParent();
7253 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007254 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7255 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7256 F->insert(MBBIter, newMBB);
7257 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Mon P Wang63307c32008-05-05 19:05:59 +00007259 // Move all successors to thisMBB to nextMBB
7260 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007261
Mon P Wang63307c32008-05-05 19:05:59 +00007262 // Update thisMBB to fall through to newMBB
7263 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Mon P Wang63307c32008-05-05 19:05:59 +00007265 // newMBB jumps to itself and fall through to nextMBB
7266 newMBB->addSuccessor(nextMBB);
7267 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007268
Mon P Wang63307c32008-05-05 19:05:59 +00007269 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007270 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007271 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007272 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007273 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007274 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007275 int numArgs = bInstr->getNumOperands() - 1;
7276 for (int i=0; i < numArgs; ++i)
7277 argOpers[i] = &bInstr->getOperand(i+1);
7278
7279 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007280 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7281 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007282
Dale Johannesen140be2d2008-08-19 18:47:28 +00007283 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007284 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007285 for (int i=0; i <= lastAddrIndx; ++i)
7286 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007287
Dale Johannesen140be2d2008-08-19 18:47:28 +00007288 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007289 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007290 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007292 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007293 tt = t1;
7294
Dale Johannesen140be2d2008-08-19 18:47:28 +00007295 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007296 assert((argOpers[valArgIndx]->isReg() ||
7297 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007298 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007299 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007300 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007301 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007302 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007303 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007304 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007305
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007307 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007310 for (int i=0; i <= lastAddrIndx; ++i)
7311 (*MIB).addOperand(*argOpers[i]);
7312 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007313 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7314 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7315
Dale Johannesene4d209d2009-02-03 20:21:25 +00007316 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007317 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007318
Mon P Wang63307c32008-05-05 19:05:59 +00007319 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007321
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007322 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007323 return nextMBB;
7324}
7325
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007326// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007327MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007328X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7329 MachineBasicBlock *MBB,
7330 unsigned regOpcL,
7331 unsigned regOpcH,
7332 unsigned immOpcL,
7333 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007334 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007335 // For the atomic bitwise operator, we generate
7336 // thisMBB (instructions are in pairs, except cmpxchg8b)
7337 // ld t1,t2 = [bitinstr.addr]
7338 // newMBB:
7339 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7340 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007341 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007342 // mov ECX, EBX <- t5, t6
7343 // mov EAX, EDX <- t1, t2
7344 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7345 // mov t3, t4 <- EAX, EDX
7346 // bz newMBB
7347 // result in out1, out2
7348 // fallthrough -->nextMBB
7349
7350 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7351 const unsigned LoadOpc = X86::MOV32rm;
7352 const unsigned copyOpc = X86::MOV32rr;
7353 const unsigned NotOpc = X86::NOT32r;
7354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7355 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7356 MachineFunction::iterator MBBIter = MBB;
7357 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007359 /// First build the CFG
7360 MachineFunction *F = MBB->getParent();
7361 MachineBasicBlock *thisMBB = MBB;
7362 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7363 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7364 F->insert(MBBIter, newMBB);
7365 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007366
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367 // Move all successors to thisMBB to nextMBB
7368 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007369
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007370 // Update thisMBB to fall through to newMBB
7371 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007372
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 // newMBB jumps to itself and fall through to nextMBB
7374 newMBB->addSuccessor(nextMBB);
7375 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007376
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378 // Insert instructions into newMBB based on incoming instruction
7379 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007380 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007381 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007382 MachineOperand& dest1Oper = bInstr->getOperand(0);
7383 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007384 MachineOperand* argOpers[2 + X86AddrNumOperands];
7385 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007386 argOpers[i] = &bInstr->getOperand(i+2);
7387
7388 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007389 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007390
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007393 for (int i=0; i <= lastAddrIndx; ++i)
7394 (*MIB).addOperand(*argOpers[i]);
7395 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007397 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007398 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007400 MachineOperand newOp3 = *(argOpers[3]);
7401 if (newOp3.isImm())
7402 newOp3.setImm(newOp3.getImm()+4);
7403 else
7404 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007406 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407
7408 // t3/4 are defined later, at the bottom of the loop
7409 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7410 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007414 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7415
7416 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7417 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007418 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7420 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421 } else {
7422 tt1 = t1;
7423 tt2 = t2;
7424 }
7425
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007426 int valArgIndx = lastAddrIndx + 1;
7427 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007428 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007429 "invalid operand");
7430 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7431 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007432 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007434 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007436 if (regOpcL != X86::MOV32rr)
7437 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007438 (*MIB).addOperand(*argOpers[valArgIndx]);
7439 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007440 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007441 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007442 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007443 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007445 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007447 if (regOpcH != X86::MOV32rr)
7448 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007449 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007450
Dale Johannesene4d209d2009-02-03 20:21:25 +00007451 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007452 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007454 MIB.addReg(t2);
7455
Dale Johannesene4d209d2009-02-03 20:21:25 +00007456 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007457 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007459 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007462 for (int i=0; i <= lastAddrIndx; ++i)
7463 (*MIB).addOperand(*argOpers[i]);
7464
7465 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7466 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7467
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007469 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007472
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007473 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007475
7476 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7477 return nextMBB;
7478}
7479
7480// private utility function
7481MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007482X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7483 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007484 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007485 // For the atomic min/max operator, we generate
7486 // thisMBB:
7487 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007488 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007489 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007490 // cmp t1, t2
7491 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007492 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007493 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7494 // bz newMBB
7495 // fallthrough -->nextMBB
7496 //
7497 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7498 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007499 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007500 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007501
Mon P Wang63307c32008-05-05 19:05:59 +00007502 /// First build the CFG
7503 MachineFunction *F = MBB->getParent();
7504 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007505 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7506 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7507 F->insert(MBBIter, newMBB);
7508 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Mon P Wang63307c32008-05-05 19:05:59 +00007510 // Move all successors to thisMBB to nextMBB
7511 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Mon P Wang63307c32008-05-05 19:05:59 +00007513 // Update thisMBB to fall through to newMBB
7514 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Mon P Wang63307c32008-05-05 19:05:59 +00007516 // newMBB jumps to newMBB and fall through to nextMBB
7517 newMBB->addSuccessor(nextMBB);
7518 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007519
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007521 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007522 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007523 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007524 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007525 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007526 int numArgs = mInstr->getNumOperands() - 1;
7527 for (int i=0; i < numArgs; ++i)
7528 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Mon P Wang63307c32008-05-05 19:05:59 +00007530 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007531 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7532 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007533
Mon P Wangab3e7472008-05-05 22:56:23 +00007534 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007536 for (int i=0; i <= lastAddrIndx; ++i)
7537 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007538
Mon P Wang63307c32008-05-05 19:05:59 +00007539 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007540 assert((argOpers[valArgIndx]->isReg() ||
7541 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007542 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007543
7544 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007545 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007547 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007549 (*MIB).addOperand(*argOpers[valArgIndx]);
7550
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007552 MIB.addReg(t1);
7553
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007555 MIB.addReg(t1);
7556 MIB.addReg(t2);
7557
7558 // Generate movc
7559 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007561 MIB.addReg(t2);
7562 MIB.addReg(t1);
7563
7564 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007566 for (int i=0; i <= lastAddrIndx; ++i)
7567 (*MIB).addOperand(*argOpers[i]);
7568 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007569 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7570 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007571
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007573 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007574
Mon P Wang63307c32008-05-05 19:05:59 +00007575 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007576 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007577
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007578 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007579 return nextMBB;
7580}
7581
7582
Evan Cheng60c07e12006-07-05 22:17:51 +00007583MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007584X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007585 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007587 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007588 switch (MI->getOpcode()) {
7589 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007590 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007591 case X86::CMOV_FR32:
7592 case X86::CMOV_FR64:
7593 case X86::CMOV_V4F32:
7594 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007595 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007596 // To "insert" a SELECT_CC instruction, we actually have to insert the
7597 // diamond control-flow pattern. The incoming instruction knows the
7598 // destination vreg to set, the condition code register to branch on, the
7599 // true/false values to select between, and a branch opcode to use.
7600 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007601 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007602 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007603
Evan Cheng60c07e12006-07-05 22:17:51 +00007604 // thisMBB:
7605 // ...
7606 // TrueVal = ...
7607 // cmpTY ccX, r1, r2
7608 // bCC copy1MBB
7609 // fallthrough --> copy0MBB
7610 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007611 MachineFunction *F = BB->getParent();
7612 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7613 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007614 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007615 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007616 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007617 F->insert(It, copy0MBB);
7618 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007619 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007620 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007621 sinkMBB->transferSuccessors(BB);
7622
7623 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007624 BB->addSuccessor(copy0MBB);
7625 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007626
Evan Cheng60c07e12006-07-05 22:17:51 +00007627 // copy0MBB:
7628 // %FalseValue = ...
7629 // # fallthrough to sinkMBB
7630 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007631
Evan Cheng60c07e12006-07-05 22:17:51 +00007632 // Update machine-CFG edges
7633 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007634
Evan Cheng60c07e12006-07-05 22:17:51 +00007635 // sinkMBB:
7636 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7637 // ...
7638 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007639 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007640 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7641 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7642
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007643 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007644 return BB;
7645 }
7646
Dale Johannesen849f2142007-07-03 00:53:03 +00007647 case X86::FP32_TO_INT16_IN_MEM:
7648 case X86::FP32_TO_INT32_IN_MEM:
7649 case X86::FP32_TO_INT64_IN_MEM:
7650 case X86::FP64_TO_INT16_IN_MEM:
7651 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007652 case X86::FP64_TO_INT64_IN_MEM:
7653 case X86::FP80_TO_INT16_IN_MEM:
7654 case X86::FP80_TO_INT32_IN_MEM:
7655 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007656 // Change the floating point control register to use "round towards zero"
7657 // mode when truncating to an integer value.
7658 MachineFunction *F = BB->getParent();
7659 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007661
7662 // Load the old value of the high byte of the control word...
7663 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007664 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007665 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007667
7668 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007669 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007670 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007671
7672 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007673 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007674
7675 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007677 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007678
7679 // Get the X86 opcode to use.
7680 unsigned Opc;
7681 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007682 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007683 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7684 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7685 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7686 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7687 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7688 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007689 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7690 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7691 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007692 }
7693
7694 X86AddressMode AM;
7695 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007696 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007697 AM.BaseType = X86AddressMode::RegBase;
7698 AM.Base.Reg = Op.getReg();
7699 } else {
7700 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007701 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007702 }
7703 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007704 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007705 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007706 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007707 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007708 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007709 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007710 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007711 AM.GV = Op.getGlobal();
7712 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007713 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007714 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007715 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007716 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007717
7718 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007719 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007720
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007721 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007722 return BB;
7723 }
Mon P Wang63307c32008-05-05 19:05:59 +00007724 case X86::ATOMAND32:
7725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007726 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007727 X86::LCMPXCHG32, X86::MOV32rr,
7728 X86::NOT32r, X86::EAX,
7729 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007730 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7732 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007733 X86::LCMPXCHG32, X86::MOV32rr,
7734 X86::NOT32r, X86::EAX,
7735 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007736 case X86::ATOMXOR32:
7737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007738 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007739 X86::LCMPXCHG32, X86::MOV32rr,
7740 X86::NOT32r, X86::EAX,
7741 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007742 case X86::ATOMNAND32:
7743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007744 X86::AND32ri, X86::MOV32rm,
7745 X86::LCMPXCHG32, X86::MOV32rr,
7746 X86::NOT32r, X86::EAX,
7747 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007748 case X86::ATOMMIN32:
7749 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7750 case X86::ATOMMAX32:
7751 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7752 case X86::ATOMUMIN32:
7753 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7754 case X86::ATOMUMAX32:
7755 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007756
7757 case X86::ATOMAND16:
7758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7759 X86::AND16ri, X86::MOV16rm,
7760 X86::LCMPXCHG16, X86::MOV16rr,
7761 X86::NOT16r, X86::AX,
7762 X86::GR16RegisterClass);
7763 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007765 X86::OR16ri, X86::MOV16rm,
7766 X86::LCMPXCHG16, X86::MOV16rr,
7767 X86::NOT16r, X86::AX,
7768 X86::GR16RegisterClass);
7769 case X86::ATOMXOR16:
7770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7771 X86::XOR16ri, X86::MOV16rm,
7772 X86::LCMPXCHG16, X86::MOV16rr,
7773 X86::NOT16r, X86::AX,
7774 X86::GR16RegisterClass);
7775 case X86::ATOMNAND16:
7776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7777 X86::AND16ri, X86::MOV16rm,
7778 X86::LCMPXCHG16, X86::MOV16rr,
7779 X86::NOT16r, X86::AX,
7780 X86::GR16RegisterClass, true);
7781 case X86::ATOMMIN16:
7782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7783 case X86::ATOMMAX16:
7784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7785 case X86::ATOMUMIN16:
7786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7787 case X86::ATOMUMAX16:
7788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7789
7790 case X86::ATOMAND8:
7791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7792 X86::AND8ri, X86::MOV8rm,
7793 X86::LCMPXCHG8, X86::MOV8rr,
7794 X86::NOT8r, X86::AL,
7795 X86::GR8RegisterClass);
7796 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007798 X86::OR8ri, X86::MOV8rm,
7799 X86::LCMPXCHG8, X86::MOV8rr,
7800 X86::NOT8r, X86::AL,
7801 X86::GR8RegisterClass);
7802 case X86::ATOMXOR8:
7803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7804 X86::XOR8ri, X86::MOV8rm,
7805 X86::LCMPXCHG8, X86::MOV8rr,
7806 X86::NOT8r, X86::AL,
7807 X86::GR8RegisterClass);
7808 case X86::ATOMNAND8:
7809 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7810 X86::AND8ri, X86::MOV8rm,
7811 X86::LCMPXCHG8, X86::MOV8rr,
7812 X86::NOT8r, X86::AL,
7813 X86::GR8RegisterClass, true);
7814 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007816 case X86::ATOMAND64:
7817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007818 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007819 X86::LCMPXCHG64, X86::MOV64rr,
7820 X86::NOT64r, X86::RAX,
7821 X86::GR64RegisterClass);
7822 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7824 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007825 X86::LCMPXCHG64, X86::MOV64rr,
7826 X86::NOT64r, X86::RAX,
7827 X86::GR64RegisterClass);
7828 case X86::ATOMXOR64:
7829 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007830 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007831 X86::LCMPXCHG64, X86::MOV64rr,
7832 X86::NOT64r, X86::RAX,
7833 X86::GR64RegisterClass);
7834 case X86::ATOMNAND64:
7835 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7836 X86::AND64ri32, X86::MOV64rm,
7837 X86::LCMPXCHG64, X86::MOV64rr,
7838 X86::NOT64r, X86::RAX,
7839 X86::GR64RegisterClass, true);
7840 case X86::ATOMMIN64:
7841 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7842 case X86::ATOMMAX64:
7843 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7844 case X86::ATOMUMIN64:
7845 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7846 case X86::ATOMUMAX64:
7847 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007848
7849 // This group does 64-bit operations on a 32-bit host.
7850 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007851 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007852 X86::AND32rr, X86::AND32rr,
7853 X86::AND32ri, X86::AND32ri,
7854 false);
7855 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007856 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007857 X86::OR32rr, X86::OR32rr,
7858 X86::OR32ri, X86::OR32ri,
7859 false);
7860 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007861 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007862 X86::XOR32rr, X86::XOR32rr,
7863 X86::XOR32ri, X86::XOR32ri,
7864 false);
7865 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007866 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007867 X86::AND32rr, X86::AND32rr,
7868 X86::AND32ri, X86::AND32ri,
7869 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007870 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007871 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007872 X86::ADD32rr, X86::ADC32rr,
7873 X86::ADD32ri, X86::ADC32ri,
7874 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007875 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007877 X86::SUB32rr, X86::SBB32rr,
7878 X86::SUB32ri, X86::SBB32ri,
7879 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007880 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007882 X86::MOV32rr, X86::MOV32rr,
7883 X86::MOV32ri, X86::MOV32ri,
7884 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007885 }
7886}
7887
7888//===----------------------------------------------------------------------===//
7889// X86 Optimization Hooks
7890//===----------------------------------------------------------------------===//
7891
Dan Gohman475871a2008-07-27 21:46:04 +00007892void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007893 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007894 APInt &KnownZero,
7895 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007896 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007897 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007898 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007899 assert((Opc >= ISD::BUILTIN_OP_END ||
7900 Opc == ISD::INTRINSIC_WO_CHAIN ||
7901 Opc == ISD::INTRINSIC_W_CHAIN ||
7902 Opc == ISD::INTRINSIC_VOID) &&
7903 "Should use MaskedValueIsZero if you don't know whether Op"
7904 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007905
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007906 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007907 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007908 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007909 case X86ISD::ADD:
7910 case X86ISD::SUB:
7911 case X86ISD::SMUL:
7912 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007913 case X86ISD::INC:
7914 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007915 // These nodes' second result is a boolean.
7916 if (Op.getResNo() == 0)
7917 break;
7918 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007919 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007920 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7921 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007922 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007923 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007924}
Chris Lattner259e97c2006-01-31 19:43:35 +00007925
Evan Cheng206ee9d2006-07-07 08:33:52 +00007926/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007927/// node is a GlobalAddress + offset.
7928bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7929 GlobalValue* &GA, int64_t &Offset) const{
7930 if (N->getOpcode() == X86ISD::Wrapper) {
7931 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007932 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007933 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007934 return true;
7935 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007936 }
Evan Chengad4196b2008-05-12 19:56:52 +00007937 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007938}
7939
Evan Chengad4196b2008-05-12 19:56:52 +00007940static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7941 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007942 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007943 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007944 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007945 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007946 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007947 return false;
7948}
7949
Nate Begeman9008ca62009-04-27 18:41:29 +00007950static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 MVT EVT, LoadSDNode *&LDBase,
7952 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007953 SelectionDAG &DAG, MachineFrameInfo *MFI,
7954 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007955 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007956 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007957 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007958 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007959 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007960 return false;
7961 continue;
7962 }
7963
Dan Gohman475871a2008-07-27 21:46:04 +00007964 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007965 if (!Elt.getNode() ||
7966 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007967 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007968 if (!LDBase) {
7969 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007970 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007971 LDBase = cast<LoadSDNode>(Elt.getNode());
7972 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007973 continue;
7974 }
7975 if (Elt.getOpcode() == ISD::UNDEF)
7976 continue;
7977
Nate Begemanabc01992009-06-05 21:37:30 +00007978 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007979 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007980 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007981 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007982 }
7983 return true;
7984}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007985
7986/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7987/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7988/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007989/// order. In the case of v2i64, it will see if it can rewrite the
7990/// shuffle to be an appropriate build vector so it can take advantage of
7991// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007992static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007993 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007995 MVT VT = N->getValueType(0);
7996 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007997 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7998 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007999
Eli Friedman7a5e5552009-06-07 06:52:44 +00008000 if (VT.getSizeInBits() != 128)
8001 return SDValue();
8002
Mon P Wang1e955802009-04-03 02:43:30 +00008003 // Try to combine a vector_shuffle into a 128-bit load.
8004 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008005 LoadSDNode *LD = NULL;
8006 unsigned LastLoadedElt;
8007 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8008 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008009 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008010
Eli Friedman7a5e5552009-06-07 06:52:44 +00008011 if (LastLoadedElt == NumElems - 1) {
8012 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8013 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8014 LD->getSrcValue(), LD->getSrcValueOffset(),
8015 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008017 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008018 LD->isVolatile(), LD->getAlignment());
8019 } else if (NumElems == 4 && LastLoadedElt == 1) {
8020 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008021 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8022 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008023 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8024 }
8025 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008026}
Evan Chengd880b972008-05-09 21:53:03 +00008027
Chris Lattner83e6c992006-10-04 06:57:07 +00008028/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008029static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008030 const X86Subtarget *Subtarget) {
8031 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008032 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008033 // Get the LHS/RHS of the select.
8034 SDValue LHS = N->getOperand(1);
8035 SDValue RHS = N->getOperand(2);
8036
Chris Lattner83e6c992006-10-04 06:57:07 +00008037 // If we have SSE[12] support, try to form min/max nodes.
8038 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008039 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8040 Cond.getOpcode() == ISD::SETCC) {
8041 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008042
Chris Lattner47b4ce82009-03-11 05:48:52 +00008043 unsigned Opcode = 0;
8044 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8045 switch (CC) {
8046 default: break;
8047 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8048 case ISD::SETULE:
8049 case ISD::SETLE:
8050 if (!UnsafeFPMath) break;
8051 // FALL THROUGH.
8052 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8053 case ISD::SETLT:
8054 Opcode = X86ISD::FMIN;
8055 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008056
Chris Lattner47b4ce82009-03-11 05:48:52 +00008057 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8058 case ISD::SETUGT:
8059 case ISD::SETGT:
8060 if (!UnsafeFPMath) break;
8061 // FALL THROUGH.
8062 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8063 case ISD::SETGE:
8064 Opcode = X86ISD::FMAX;
8065 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008066 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008067 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8068 switch (CC) {
8069 default: break;
8070 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8071 case ISD::SETUGT:
8072 case ISD::SETGT:
8073 if (!UnsafeFPMath) break;
8074 // FALL THROUGH.
8075 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8076 case ISD::SETGE:
8077 Opcode = X86ISD::FMIN;
8078 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008079
Chris Lattner47b4ce82009-03-11 05:48:52 +00008080 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8081 case ISD::SETULE:
8082 case ISD::SETLE:
8083 if (!UnsafeFPMath) break;
8084 // FALL THROUGH.
8085 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8086 case ISD::SETLT:
8087 Opcode = X86ISD::FMAX;
8088 break;
8089 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008090 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008091
Chris Lattner47b4ce82009-03-11 05:48:52 +00008092 if (Opcode)
8093 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008094 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008095
Chris Lattnerd1980a52009-03-12 06:52:53 +00008096 // If this is a select between two integer constants, try to do some
8097 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008098 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8099 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008100 // Don't do this for crazy integer types.
8101 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8102 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008103 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008104 bool NeedsCondInvert = false;
8105
Chris Lattnercee56e72009-03-13 05:53:31 +00008106 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008107 // Efficiently invertible.
8108 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8109 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8110 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8111 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008112 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008113 }
8114
8115 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008116 if (FalseC->getAPIntValue() == 0 &&
8117 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008118 if (NeedsCondInvert) // Invert the condition if needed.
8119 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8120 DAG.getConstant(1, Cond.getValueType()));
8121
8122 // Zero extend the condition if needed.
8123 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8124
Chris Lattnercee56e72009-03-13 05:53:31 +00008125 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008126 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8127 DAG.getConstant(ShAmt, MVT::i8));
8128 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008129
8130 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008131 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008132 if (NeedsCondInvert) // Invert the condition if needed.
8133 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8134 DAG.getConstant(1, Cond.getValueType()));
8135
8136 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008137 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8138 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008139 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008140 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008141 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008142
8143 // Optimize cases that will turn into an LEA instruction. This requires
8144 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8145 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8146 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8147 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8148
8149 bool isFastMultiplier = false;
8150 if (Diff < 10) {
8151 switch ((unsigned char)Diff) {
8152 default: break;
8153 case 1: // result = add base, cond
8154 case 2: // result = lea base( , cond*2)
8155 case 3: // result = lea base(cond, cond*2)
8156 case 4: // result = lea base( , cond*4)
8157 case 5: // result = lea base(cond, cond*4)
8158 case 8: // result = lea base( , cond*8)
8159 case 9: // result = lea base(cond, cond*8)
8160 isFastMultiplier = true;
8161 break;
8162 }
8163 }
8164
8165 if (isFastMultiplier) {
8166 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8167 if (NeedsCondInvert) // Invert the condition if needed.
8168 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8169 DAG.getConstant(1, Cond.getValueType()));
8170
8171 // Zero extend the condition if needed.
8172 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8173 Cond);
8174 // Scale the condition by the difference.
8175 if (Diff != 1)
8176 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8177 DAG.getConstant(Diff, Cond.getValueType()));
8178
8179 // Add the base if non-zero.
8180 if (FalseC->getAPIntValue() != 0)
8181 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8182 SDValue(FalseC, 0));
8183 return Cond;
8184 }
8185 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008186 }
8187 }
8188
Dan Gohman475871a2008-07-27 21:46:04 +00008189 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008190}
8191
Chris Lattnerd1980a52009-03-12 06:52:53 +00008192/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8193static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8194 TargetLowering::DAGCombinerInfo &DCI) {
8195 DebugLoc DL = N->getDebugLoc();
8196
8197 // If the flag operand isn't dead, don't touch this CMOV.
8198 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8199 return SDValue();
8200
8201 // If this is a select between two integer constants, try to do some
8202 // optimizations. Note that the operands are ordered the opposite of SELECT
8203 // operands.
8204 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8205 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8206 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8207 // larger than FalseC (the false value).
8208 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8209
8210 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8211 CC = X86::GetOppositeBranchCondition(CC);
8212 std::swap(TrueC, FalseC);
8213 }
8214
8215 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008216 // This is efficient for any integer data type (including i8/i16) and
8217 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008218 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8219 SDValue Cond = N->getOperand(3);
8220 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8221 DAG.getConstant(CC, MVT::i8), Cond);
8222
8223 // Zero extend the condition if needed.
8224 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8225
8226 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8227 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8228 DAG.getConstant(ShAmt, MVT::i8));
8229 if (N->getNumValues() == 2) // Dead flag value?
8230 return DCI.CombineTo(N, Cond, SDValue());
8231 return Cond;
8232 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008233
8234 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8235 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008236 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8237 SDValue Cond = N->getOperand(3);
8238 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8239 DAG.getConstant(CC, MVT::i8), Cond);
8240
8241 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008242 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8243 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008244 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8245 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008246
Chris Lattner97a29a52009-03-13 05:22:11 +00008247 if (N->getNumValues() == 2) // Dead flag value?
8248 return DCI.CombineTo(N, Cond, SDValue());
8249 return Cond;
8250 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008251
8252 // Optimize cases that will turn into an LEA instruction. This requires
8253 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8254 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8255 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8256 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8257
8258 bool isFastMultiplier = false;
8259 if (Diff < 10) {
8260 switch ((unsigned char)Diff) {
8261 default: break;
8262 case 1: // result = add base, cond
8263 case 2: // result = lea base( , cond*2)
8264 case 3: // result = lea base(cond, cond*2)
8265 case 4: // result = lea base( , cond*4)
8266 case 5: // result = lea base(cond, cond*4)
8267 case 8: // result = lea base( , cond*8)
8268 case 9: // result = lea base(cond, cond*8)
8269 isFastMultiplier = true;
8270 break;
8271 }
8272 }
8273
8274 if (isFastMultiplier) {
8275 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8276 SDValue Cond = N->getOperand(3);
8277 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8278 DAG.getConstant(CC, MVT::i8), Cond);
8279 // Zero extend the condition if needed.
8280 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8281 Cond);
8282 // Scale the condition by the difference.
8283 if (Diff != 1)
8284 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8285 DAG.getConstant(Diff, Cond.getValueType()));
8286
8287 // Add the base if non-zero.
8288 if (FalseC->getAPIntValue() != 0)
8289 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8290 SDValue(FalseC, 0));
8291 if (N->getNumValues() == 2) // Dead flag value?
8292 return DCI.CombineTo(N, Cond, SDValue());
8293 return Cond;
8294 }
8295 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008296 }
8297 }
8298 return SDValue();
8299}
8300
8301
Evan Cheng0b0cd912009-03-28 05:57:29 +00008302/// PerformMulCombine - Optimize a single multiply with constant into two
8303/// in order to implement it with two cheaper instructions, e.g.
8304/// LEA + SHL, LEA + LEA.
8305static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8306 TargetLowering::DAGCombinerInfo &DCI) {
8307 if (DAG.getMachineFunction().
8308 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8309 return SDValue();
8310
8311 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8312 return SDValue();
8313
8314 MVT VT = N->getValueType(0);
8315 if (VT != MVT::i64)
8316 return SDValue();
8317
8318 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8319 if (!C)
8320 return SDValue();
8321 uint64_t MulAmt = C->getZExtValue();
8322 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8323 return SDValue();
8324
8325 uint64_t MulAmt1 = 0;
8326 uint64_t MulAmt2 = 0;
8327 if ((MulAmt % 9) == 0) {
8328 MulAmt1 = 9;
8329 MulAmt2 = MulAmt / 9;
8330 } else if ((MulAmt % 5) == 0) {
8331 MulAmt1 = 5;
8332 MulAmt2 = MulAmt / 5;
8333 } else if ((MulAmt % 3) == 0) {
8334 MulAmt1 = 3;
8335 MulAmt2 = MulAmt / 3;
8336 }
8337 if (MulAmt2 &&
8338 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8339 DebugLoc DL = N->getDebugLoc();
8340
8341 if (isPowerOf2_64(MulAmt2) &&
8342 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8343 // If second multiplifer is pow2, issue it first. We want the multiply by
8344 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8345 // is an add.
8346 std::swap(MulAmt1, MulAmt2);
8347
8348 SDValue NewMul;
8349 if (isPowerOf2_64(MulAmt1))
8350 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8351 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8352 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008353 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008354 DAG.getConstant(MulAmt1, VT));
8355
8356 if (isPowerOf2_64(MulAmt2))
8357 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8358 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8359 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008360 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008361 DAG.getConstant(MulAmt2, VT));
8362
8363 // Do not add new nodes to DAG combiner worklist.
8364 DCI.CombineTo(N, NewMul, false);
8365 }
8366 return SDValue();
8367}
8368
8369
Nate Begeman740ab032009-01-26 00:52:55 +00008370/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8371/// when possible.
8372static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8373 const X86Subtarget *Subtarget) {
8374 // On X86 with SSE2 support, we can transform this to a vector shift if
8375 // all elements are shifted by the same amount. We can't do this in legalize
8376 // because the a constant vector is typically transformed to a constant pool
8377 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008378 if (!Subtarget->hasSSE2())
8379 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008380
Nate Begeman740ab032009-01-26 00:52:55 +00008381 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008382 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8383 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008384
Mon P Wang3becd092009-01-28 08:12:05 +00008385 SDValue ShAmtOp = N->getOperand(1);
8386 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008387 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008388 SDValue BaseShAmt;
8389 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8390 unsigned NumElts = VT.getVectorNumElements();
8391 unsigned i = 0;
8392 for (; i != NumElts; ++i) {
8393 SDValue Arg = ShAmtOp.getOperand(i);
8394 if (Arg.getOpcode() == ISD::UNDEF) continue;
8395 BaseShAmt = Arg;
8396 break;
8397 }
8398 for (; i != NumElts; ++i) {
8399 SDValue Arg = ShAmtOp.getOperand(i);
8400 if (Arg.getOpcode() == ISD::UNDEF) continue;
8401 if (Arg != BaseShAmt) {
8402 return SDValue();
8403 }
8404 }
8405 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008406 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8407 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8408 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008409 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008410 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008411
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008412 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008413 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008414 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008415 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008416
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008417 // The shift amount is identical so we can do a vector shift.
8418 SDValue ValOp = N->getOperand(0);
8419 switch (N->getOpcode()) {
8420 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008421 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008422 break;
8423 case ISD::SHL:
8424 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008426 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008428 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008429 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008430 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8431 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008432 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008433 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008434 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8435 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008436 break;
8437 case ISD::SRA:
8438 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008440 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8441 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008442 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008443 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008444 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8445 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008446 break;
8447 case ISD::SRL:
8448 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008450 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8451 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008452 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008453 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008454 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8455 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008456 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008457 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008458 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8459 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008460 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008461 }
8462 return SDValue();
8463}
8464
Chris Lattner149a4e52008-02-22 02:09:43 +00008465/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008466static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008467 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008468 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8469 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008470 // A preferable solution to the general problem is to figure out the right
8471 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008472
8473 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008474 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008475 MVT VT = St->getValue().getValueType();
8476 if (VT.getSizeInBits() != 64)
8477 return SDValue();
8478
Devang Patel578efa92009-06-05 21:57:13 +00008479 const Function *F = DAG.getMachineFunction().getFunction();
8480 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8481 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8482 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008483 if ((VT.isVector() ||
8484 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008485 isa<LoadSDNode>(St->getValue()) &&
8486 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8487 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008488 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008489 LoadSDNode *Ld = 0;
8490 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008491 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008492 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008493 // Must be a store of a load. We currently handle two cases: the load
8494 // is a direct child, and it's under an intervening TokenFactor. It is
8495 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008496 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008497 Ld = cast<LoadSDNode>(St->getChain());
8498 else if (St->getValue().hasOneUse() &&
8499 ChainVal->getOpcode() == ISD::TokenFactor) {
8500 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008501 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008502 TokenFactorIndex = i;
8503 Ld = cast<LoadSDNode>(St->getValue());
8504 } else
8505 Ops.push_back(ChainVal->getOperand(i));
8506 }
8507 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008508
Evan Cheng536e6672009-03-12 05:59:15 +00008509 if (!Ld || !ISD::isNormalLoad(Ld))
8510 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008511
Evan Cheng536e6672009-03-12 05:59:15 +00008512 // If this is not the MMX case, i.e. we are just turning i64 load/store
8513 // into f64 load/store, avoid the transformation if there are multiple
8514 // uses of the loaded value.
8515 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8516 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008517
Evan Cheng536e6672009-03-12 05:59:15 +00008518 DebugLoc LdDL = Ld->getDebugLoc();
8519 DebugLoc StDL = N->getDebugLoc();
8520 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8521 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8522 // pair instead.
8523 if (Subtarget->is64Bit() || F64IsLegal) {
8524 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8525 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8526 Ld->getBasePtr(), Ld->getSrcValue(),
8527 Ld->getSrcValueOffset(), Ld->isVolatile(),
8528 Ld->getAlignment());
8529 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008530 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008531 Ops.push_back(NewChain);
8532 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008533 Ops.size());
8534 }
Evan Cheng536e6672009-03-12 05:59:15 +00008535 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008536 St->getSrcValue(), St->getSrcValueOffset(),
8537 St->isVolatile(), St->getAlignment());
8538 }
Evan Cheng536e6672009-03-12 05:59:15 +00008539
8540 // Otherwise, lower to two pairs of 32-bit loads / stores.
8541 SDValue LoAddr = Ld->getBasePtr();
8542 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8543 DAG.getConstant(4, MVT::i32));
8544
8545 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8546 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8547 Ld->isVolatile(), Ld->getAlignment());
8548 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8549 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8550 Ld->isVolatile(),
8551 MinAlign(Ld->getAlignment(), 4));
8552
8553 SDValue NewChain = LoLd.getValue(1);
8554 if (TokenFactorIndex != -1) {
8555 Ops.push_back(LoLd);
8556 Ops.push_back(HiLd);
8557 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8558 Ops.size());
8559 }
8560
8561 LoAddr = St->getBasePtr();
8562 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8563 DAG.getConstant(4, MVT::i32));
8564
8565 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8566 St->getSrcValue(), St->getSrcValueOffset(),
8567 St->isVolatile(), St->getAlignment());
8568 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8569 St->getSrcValue(),
8570 St->getSrcValueOffset() + 4,
8571 St->isVolatile(),
8572 MinAlign(St->getAlignment(), 4));
8573 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008574 }
Dan Gohman475871a2008-07-27 21:46:04 +00008575 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008576}
8577
Chris Lattner6cf73262008-01-25 06:14:17 +00008578/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8579/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008580static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008581 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8582 // F[X]OR(0.0, x) -> x
8583 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008584 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8585 if (C->getValueAPF().isPosZero())
8586 return N->getOperand(1);
8587 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8588 if (C->getValueAPF().isPosZero())
8589 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008590 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008591}
8592
8593/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008594static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008595 // FAND(0.0, x) -> 0.0
8596 // FAND(x, 0.0) -> 0.0
8597 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8598 if (C->getValueAPF().isPosZero())
8599 return N->getOperand(0);
8600 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8601 if (C->getValueAPF().isPosZero())
8602 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008603 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008604}
8605
Dan Gohmane5af2d32009-01-29 01:59:02 +00008606static SDValue PerformBTCombine(SDNode *N,
8607 SelectionDAG &DAG,
8608 TargetLowering::DAGCombinerInfo &DCI) {
8609 // BT ignores high bits in the bit index operand.
8610 SDValue Op1 = N->getOperand(1);
8611 if (Op1.hasOneUse()) {
8612 unsigned BitWidth = Op1.getValueSizeInBits();
8613 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8614 APInt KnownZero, KnownOne;
8615 TargetLowering::TargetLoweringOpt TLO(DAG);
8616 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8617 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8618 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8619 DCI.CommitTargetLoweringOpt(TLO);
8620 }
8621 return SDValue();
8622}
Chris Lattner83e6c992006-10-04 06:57:07 +00008623
Eli Friedman7a5e5552009-06-07 06:52:44 +00008624static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8625 SDValue Op = N->getOperand(0);
8626 if (Op.getOpcode() == ISD::BIT_CONVERT)
8627 Op = Op.getOperand(0);
8628 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8629 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8630 VT.getVectorElementType().getSizeInBits() ==
8631 OpVT.getVectorElementType().getSizeInBits()) {
8632 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8633 }
8634 return SDValue();
8635}
8636
Owen Anderson99177002009-06-29 18:04:45 +00008637// On X86 and X86-64, atomic operations are lowered to locked instructions.
8638// Locked instructions, in turn, have implicit fence semantics (all memory
8639// operations are flushed before issuing the locked instruction, and the
8640// are not buffered), so we can fold away the common pattern of
8641// fence-atomic-fence.
8642static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8643 SDValue atomic = N->getOperand(0);
8644 switch (atomic.getOpcode()) {
8645 case ISD::ATOMIC_CMP_SWAP:
8646 case ISD::ATOMIC_SWAP:
8647 case ISD::ATOMIC_LOAD_ADD:
8648 case ISD::ATOMIC_LOAD_SUB:
8649 case ISD::ATOMIC_LOAD_AND:
8650 case ISD::ATOMIC_LOAD_OR:
8651 case ISD::ATOMIC_LOAD_XOR:
8652 case ISD::ATOMIC_LOAD_NAND:
8653 case ISD::ATOMIC_LOAD_MIN:
8654 case ISD::ATOMIC_LOAD_MAX:
8655 case ISD::ATOMIC_LOAD_UMIN:
8656 case ISD::ATOMIC_LOAD_UMAX:
8657 break;
8658 default:
8659 return SDValue();
8660 }
8661
8662 SDValue fence = atomic.getOperand(0);
8663 if (fence.getOpcode() != ISD::MEMBARRIER)
8664 return SDValue();
8665
8666 switch (atomic.getOpcode()) {
8667 case ISD::ATOMIC_CMP_SWAP:
8668 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8669 atomic.getOperand(1), atomic.getOperand(2),
8670 atomic.getOperand(3));
8671 case ISD::ATOMIC_SWAP:
8672 case ISD::ATOMIC_LOAD_ADD:
8673 case ISD::ATOMIC_LOAD_SUB:
8674 case ISD::ATOMIC_LOAD_AND:
8675 case ISD::ATOMIC_LOAD_OR:
8676 case ISD::ATOMIC_LOAD_XOR:
8677 case ISD::ATOMIC_LOAD_NAND:
8678 case ISD::ATOMIC_LOAD_MIN:
8679 case ISD::ATOMIC_LOAD_MAX:
8680 case ISD::ATOMIC_LOAD_UMIN:
8681 case ISD::ATOMIC_LOAD_UMAX:
8682 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8683 atomic.getOperand(1), atomic.getOperand(2));
8684 default:
8685 return SDValue();
8686 }
8687}
8688
Dan Gohman475871a2008-07-27 21:46:04 +00008689SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008690 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008691 SelectionDAG &DAG = DCI.DAG;
8692 switch (N->getOpcode()) {
8693 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008694 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008695 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008696 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008697 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008698 case ISD::SHL:
8699 case ISD::SRA:
8700 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008701 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008702 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008703 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8704 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008705 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008707 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008708 }
8709
Dan Gohman475871a2008-07-27 21:46:04 +00008710 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008711}
8712
Evan Cheng60c07e12006-07-05 22:17:51 +00008713//===----------------------------------------------------------------------===//
8714// X86 Inline Assembly Support
8715//===----------------------------------------------------------------------===//
8716
Chris Lattnerb8105652009-07-20 17:51:36 +00008717static bool LowerToBSwap(CallInst *CI) {
8718 // FIXME: this should verify that we are targetting a 486 or better. If not,
8719 // we will turn this bswap into something that will be lowered to logical ops
8720 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8721 // so don't worry about this.
8722
8723 // Verify this is a simple bswap.
8724 if (CI->getNumOperands() != 2 ||
8725 CI->getType() != CI->getOperand(1)->getType() ||
8726 !CI->getType()->isInteger())
8727 return false;
8728
8729 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8730 if (!Ty || Ty->getBitWidth() % 16 != 0)
8731 return false;
8732
8733 // Okay, we can do this xform, do so now.
8734 const Type *Tys[] = { Ty };
8735 Module *M = CI->getParent()->getParent()->getParent();
8736 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8737
8738 Value *Op = CI->getOperand(1);
8739 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8740
8741 CI->replaceAllUsesWith(Op);
8742 CI->eraseFromParent();
8743 return true;
8744}
8745
8746bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8747 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8748 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8749
8750 std::string AsmStr = IA->getAsmString();
8751
8752 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8753 std::vector<std::string> AsmPieces;
8754 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8755
8756 switch (AsmPieces.size()) {
8757 default: return false;
8758 case 1:
8759 AsmStr = AsmPieces[0];
8760 AsmPieces.clear();
8761 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8762
8763 // bswap $0
8764 if (AsmPieces.size() == 2 &&
8765 (AsmPieces[0] == "bswap" ||
8766 AsmPieces[0] == "bswapq" ||
8767 AsmPieces[0] == "bswapl") &&
8768 (AsmPieces[1] == "$0" ||
8769 AsmPieces[1] == "${0:q}")) {
8770 // No need to check constraints, nothing other than the equivalent of
8771 // "=r,0" would be valid here.
8772 return LowerToBSwap(CI);
8773 }
8774 // rorw $$8, ${0:w} --> llvm.bswap.i16
8775 if (CI->getType() == Type::Int16Ty &&
8776 AsmPieces.size() == 3 &&
8777 AsmPieces[0] == "rorw" &&
8778 AsmPieces[1] == "$$8," &&
8779 AsmPieces[2] == "${0:w}" &&
8780 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8781 return LowerToBSwap(CI);
8782 }
8783 break;
8784 case 3:
8785 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8786 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8787 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8788 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8789 std::vector<std::string> Words;
8790 SplitString(AsmPieces[0], Words, " \t");
8791 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8792 Words.clear();
8793 SplitString(AsmPieces[1], Words, " \t");
8794 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8795 Words.clear();
8796 SplitString(AsmPieces[2], Words, " \t,");
8797 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8798 Words[2] == "%edx") {
8799 return LowerToBSwap(CI);
8800 }
8801 }
8802 }
8803 }
8804 break;
8805 }
8806 return false;
8807}
8808
8809
8810
Chris Lattnerf4dff842006-07-11 02:54:03 +00008811/// getConstraintType - Given a constraint letter, return the type of
8812/// constraint it is for this target.
8813X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008814X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8815 if (Constraint.size() == 1) {
8816 switch (Constraint[0]) {
8817 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008818 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008819 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008820 case 'r':
8821 case 'R':
8822 case 'l':
8823 case 'q':
8824 case 'Q':
8825 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008826 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008827 case 'Y':
8828 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008829 case 'e':
8830 case 'Z':
8831 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008832 default:
8833 break;
8834 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008835 }
Chris Lattner4234f572007-03-25 02:14:49 +00008836 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008837}
8838
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008839/// LowerXConstraint - try to replace an X constraint, which matches anything,
8840/// with another that has more specific requirements based on the type of the
8841/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008842const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008843LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008844 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8845 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008846 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008847 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008848 return "Y";
8849 if (Subtarget->hasSSE1())
8850 return "x";
8851 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008852
Chris Lattner5e764232008-04-26 23:02:14 +00008853 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008854}
8855
Chris Lattner48884cd2007-08-25 00:47:38 +00008856/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8857/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008858void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008859 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008860 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008861 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008862 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008863 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008864
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008865 switch (Constraint) {
8866 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008867 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008869 if (C->getZExtValue() <= 31) {
8870 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008871 break;
8872 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008873 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008874 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008875 case 'J':
8876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008877 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008878 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8879 break;
8880 }
8881 }
8882 return;
8883 case 'K':
8884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008885 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008886 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8887 break;
8888 }
8889 }
8890 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008891 case 'N':
8892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008893 if (C->getZExtValue() <= 255) {
8894 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008895 break;
8896 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008897 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008898 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008899 case 'e': {
8900 // 32-bit signed value
8901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8902 const ConstantInt *CI = C->getConstantIntValue();
8903 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8904 // Widen to 64 bits here to get it sign extended.
8905 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8906 break;
8907 }
8908 // FIXME gcc accepts some relocatable values here too, but only in certain
8909 // memory models; it's complicated.
8910 }
8911 return;
8912 }
8913 case 'Z': {
8914 // 32-bit unsigned value
8915 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8916 const ConstantInt *CI = C->getConstantIntValue();
8917 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8918 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8919 break;
8920 }
8921 }
8922 // FIXME gcc accepts some relocatable values here too, but only in certain
8923 // memory models; it's complicated.
8924 return;
8925 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008926 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008927 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008928 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008929 // Widen to 64 bits here to get it sign extended.
8930 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008931 break;
8932 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008933
Chris Lattnerdc43a882007-05-03 16:52:29 +00008934 // If we are in non-pic codegen mode, we allow the address of a global (with
8935 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008936 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008937 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008938
Chris Lattner49921962009-05-08 18:23:14 +00008939 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8940 while (1) {
8941 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8942 Offset += GA->getOffset();
8943 break;
8944 } else if (Op.getOpcode() == ISD::ADD) {
8945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8946 Offset += C->getZExtValue();
8947 Op = Op.getOperand(0);
8948 continue;
8949 }
8950 } else if (Op.getOpcode() == ISD::SUB) {
8951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8952 Offset += -C->getZExtValue();
8953 Op = Op.getOperand(0);
8954 continue;
8955 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008956 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008957
Chris Lattner49921962009-05-08 18:23:14 +00008958 // Otherwise, this isn't something we can handle, reject it.
8959 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008960 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008961
Chris Lattner36c25012009-07-10 07:34:39 +00008962 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008963 // If we require an extra load to get this address, as in PIC mode, we
8964 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008965 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8966 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008967 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008968
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008969 if (hasMemory)
8970 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8971 else
8972 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008973 Result = Op;
8974 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008975 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008977
Gabor Greifba36cb52008-08-28 21:40:38 +00008978 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008979 Ops.push_back(Result);
8980 return;
8981 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008982 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8983 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008984}
8985
Chris Lattner259e97c2006-01-31 19:43:35 +00008986std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008987getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008988 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008989 if (Constraint.size() == 1) {
8990 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008991 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008992 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008993 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8994 if (Subtarget->is64Bit()) {
8995 if (VT == MVT::i32)
8996 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8997 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8998 X86::R10D,X86::R11D,X86::R12D,
8999 X86::R13D,X86::R14D,X86::R15D,
9000 X86::EBP, X86::ESP, 0);
9001 else if (VT == MVT::i16)
9002 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9003 X86::SI, X86::DI, X86::R8W,X86::R9W,
9004 X86::R10W,X86::R11W,X86::R12W,
9005 X86::R13W,X86::R14W,X86::R15W,
9006 X86::BP, X86::SP, 0);
9007 else if (VT == MVT::i8)
9008 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9009 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9010 X86::R10B,X86::R11B,X86::R12B,
9011 X86::R13B,X86::R14B,X86::R15B,
9012 X86::BPL, X86::SPL, 0);
9013
9014 else if (VT == MVT::i64)
9015 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9016 X86::RSI, X86::RDI, X86::R8, X86::R9,
9017 X86::R10, X86::R11, X86::R12,
9018 X86::R13, X86::R14, X86::R15,
9019 X86::RBP, X86::RSP, 0);
9020
9021 break;
9022 }
9023 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009024 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009025 if (VT == MVT::i32)
9026 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9027 else if (VT == MVT::i16)
9028 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9029 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009030 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009031 else if (VT == MVT::i64)
9032 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9033 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009034 }
9035 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009036
Chris Lattner1efa40f2006-02-22 00:56:39 +00009037 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009038}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009039
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009040std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009041X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009042 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009043 // First, see if this is a constraint that directly corresponds to an LLVM
9044 // register class.
9045 if (Constraint.size() == 1) {
9046 // GCC Constraint Letters
9047 switch (Constraint[0]) {
9048 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009049 case 'r': // GENERAL_REGS
9050 case 'R': // LEGACY_REGS
9051 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009052 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009053 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009054 if (VT == MVT::i16)
9055 return std::make_pair(0U, X86::GR16RegisterClass);
9056 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009057 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009058 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009059 case 'f': // FP Stack registers.
9060 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9061 // value to the correct fpstack register class.
9062 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9063 return std::make_pair(0U, X86::RFP32RegisterClass);
9064 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9065 return std::make_pair(0U, X86::RFP64RegisterClass);
9066 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009067 case 'y': // MMX_REGS if MMX allowed.
9068 if (!Subtarget->hasMMX()) break;
9069 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009070 case 'Y': // SSE_REGS if SSE2 allowed
9071 if (!Subtarget->hasSSE2()) break;
9072 // FALL THROUGH.
9073 case 'x': // SSE_REGS if SSE1 allowed
9074 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009075
9076 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009077 default: break;
9078 // Scalar SSE types.
9079 case MVT::f32:
9080 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009081 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009082 case MVT::f64:
9083 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009084 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009085 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009086 case MVT::v16i8:
9087 case MVT::v8i16:
9088 case MVT::v4i32:
9089 case MVT::v2i64:
9090 case MVT::v4f32:
9091 case MVT::v2f64:
9092 return std::make_pair(0U, X86::VR128RegisterClass);
9093 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009094 break;
9095 }
9096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009097
Chris Lattnerf76d1802006-07-31 23:26:50 +00009098 // Use the default implementation in TargetLowering to convert the register
9099 // constraint into a member of a register class.
9100 std::pair<unsigned, const TargetRegisterClass*> Res;
9101 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009102
9103 // Not found as a standard register?
9104 if (Res.second == 0) {
9105 // GCC calls "st(0)" just plain "st".
9106 if (StringsEqualNoCase("{st}", Constraint)) {
9107 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009108 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009109 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009110 // 'A' means EAX + EDX.
9111 if (Constraint == "A") {
9112 Res.first = X86::EAX;
9113 Res.second = X86::GRADRegisterClass;
9114 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009115 return Res;
9116 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009117
Chris Lattnerf76d1802006-07-31 23:26:50 +00009118 // Otherwise, check to see if this is a register class of the wrong value
9119 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9120 // turn into {ax},{dx}.
9121 if (Res.second->hasType(VT))
9122 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009123
Chris Lattnerf76d1802006-07-31 23:26:50 +00009124 // All of the single-register GCC register classes map their values onto
9125 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9126 // really want an 8-bit or 32-bit register, map to the appropriate register
9127 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009128 if (Res.second == X86::GR16RegisterClass) {
9129 if (VT == MVT::i8) {
9130 unsigned DestReg = 0;
9131 switch (Res.first) {
9132 default: break;
9133 case X86::AX: DestReg = X86::AL; break;
9134 case X86::DX: DestReg = X86::DL; break;
9135 case X86::CX: DestReg = X86::CL; break;
9136 case X86::BX: DestReg = X86::BL; break;
9137 }
9138 if (DestReg) {
9139 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009140 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009141 }
9142 } else if (VT == MVT::i32) {
9143 unsigned DestReg = 0;
9144 switch (Res.first) {
9145 default: break;
9146 case X86::AX: DestReg = X86::EAX; break;
9147 case X86::DX: DestReg = X86::EDX; break;
9148 case X86::CX: DestReg = X86::ECX; break;
9149 case X86::BX: DestReg = X86::EBX; break;
9150 case X86::SI: DestReg = X86::ESI; break;
9151 case X86::DI: DestReg = X86::EDI; break;
9152 case X86::BP: DestReg = X86::EBP; break;
9153 case X86::SP: DestReg = X86::ESP; break;
9154 }
9155 if (DestReg) {
9156 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009157 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009158 }
9159 } else if (VT == MVT::i64) {
9160 unsigned DestReg = 0;
9161 switch (Res.first) {
9162 default: break;
9163 case X86::AX: DestReg = X86::RAX; break;
9164 case X86::DX: DestReg = X86::RDX; break;
9165 case X86::CX: DestReg = X86::RCX; break;
9166 case X86::BX: DestReg = X86::RBX; break;
9167 case X86::SI: DestReg = X86::RSI; break;
9168 case X86::DI: DestReg = X86::RDI; break;
9169 case X86::BP: DestReg = X86::RBP; break;
9170 case X86::SP: DestReg = X86::RSP; break;
9171 }
9172 if (DestReg) {
9173 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009174 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009175 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009176 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009177 } else if (Res.second == X86::FR32RegisterClass ||
9178 Res.second == X86::FR64RegisterClass ||
9179 Res.second == X86::VR128RegisterClass) {
9180 // Handle references to XMM physical registers that got mapped into the
9181 // wrong class. This can happen with constraints like {xmm0} where the
9182 // target independent register mapper will just pick the first match it can
9183 // find, ignoring the required type.
9184 if (VT == MVT::f32)
9185 Res.second = X86::FR32RegisterClass;
9186 else if (VT == MVT::f64)
9187 Res.second = X86::FR64RegisterClass;
9188 else if (X86::VR128RegisterClass->hasType(VT))
9189 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009190 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009191
Chris Lattnerf76d1802006-07-31 23:26:50 +00009192 return Res;
9193}
Mon P Wang0c397192008-10-30 08:01:45 +00009194
9195//===----------------------------------------------------------------------===//
9196// X86 Widen vector type
9197//===----------------------------------------------------------------------===//
9198
9199/// getWidenVectorType: given a vector type, returns the type to widen
9200/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9201/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009202/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009203/// scalarizing vs using the wider vector type.
9204
Dan Gohmanc13cf132009-01-15 17:34:08 +00009205MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009206 assert(VT.isVector());
9207 if (isTypeLegal(VT))
9208 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009209
Mon P Wang0c397192008-10-30 08:01:45 +00009210 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9211 // type based on element type. This would speed up our search (though
9212 // it may not be worth it since the size of the list is relatively
9213 // small).
9214 MVT EltVT = VT.getVectorElementType();
9215 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009216
Mon P Wang0c397192008-10-30 08:01:45 +00009217 // On X86, it make sense to widen any vector wider than 1
9218 if (NElts <= 1)
9219 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009220
9221 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009222 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9223 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009224
9225 if (isTypeLegal(SVT) &&
9226 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009227 SVT.getVectorNumElements() > NElts)
9228 return SVT;
9229 }
9230 return MVT::Other;
9231}