blob: 9ec100e69041a0588823780e6be40ea0beaadc71 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
452}
453
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000454/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
455/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000456unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000457 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 // Darwin passes everything on 4 byte boundary.
459 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
460 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000461
462 // 16byte and wider vectors are passed on 16byte boundary.
463 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
464 if (VTy->getBitWidth() >= 128)
465 return 16;
466
467 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
468 if (PPCSubTarget.isPPC64())
469 return 8;
470
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000471 return 4;
472}
473
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000474const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
475 switch (Opcode) {
476 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000477 case PPCISD::FSEL: return "PPCISD::FSEL";
478 case PPCISD::FCFID: return "PPCISD::FCFID";
479 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
480 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
481 case PPCISD::STFIWX: return "PPCISD::STFIWX";
482 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
483 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
484 case PPCISD::VPERM: return "PPCISD::VPERM";
485 case PPCISD::Hi: return "PPCISD::Hi";
486 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000487 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000488 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
489 case PPCISD::LOAD: return "PPCISD::LOAD";
490 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000491 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
492 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
493 case PPCISD::SRL: return "PPCISD::SRL";
494 case PPCISD::SRA: return "PPCISD::SRA";
495 case PPCISD::SHL: return "PPCISD::SHL";
496 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
497 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000498 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000499 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000500 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000501 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000502 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000503 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
504 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000505 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
506 case PPCISD::MFCR: return "PPCISD::MFCR";
507 case PPCISD::VCMP: return "PPCISD::VCMP";
508 case PPCISD::VCMPo: return "PPCISD::VCMPo";
509 case PPCISD::LBRX: return "PPCISD::LBRX";
510 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000511 case PPCISD::LARX: return "PPCISD::LARX";
512 case PPCISD::STCX: return "PPCISD::STCX";
513 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
514 case PPCISD::MFFS: return "PPCISD::MFFS";
515 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
516 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
517 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
518 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000519 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000520 case PPCISD::CR6SET: return "PPCISD::CR6SET";
521 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000522 }
523}
524
Duncan Sands28b77e92011-09-06 19:07:46 +0000525EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000527}
528
Chris Lattner1a635d62006-04-14 06:01:58 +0000529//===----------------------------------------------------------------------===//
530// Node matching predicates, for use by the tblgen matching code.
531//===----------------------------------------------------------------------===//
532
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000533/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000534static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000535 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000536 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000537 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000538 // Maybe this has already been legalized into the constant pool?
539 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000540 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000541 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000542 }
543 return false;
544}
545
Chris Lattnerddb739e2006-04-06 17:23:16 +0000546/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
547/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000548static bool isConstantOrUndef(int Op, int Val) {
549 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000550}
551
552/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
553/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000554bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000555 if (!isUnary) {
556 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000557 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000558 return false;
559 } else {
560 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
562 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000563 return false;
564 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000566}
567
568/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
569/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000570bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571 if (!isUnary) {
572 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
574 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000575 return false;
576 } else {
577 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
579 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
580 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
581 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000582 return false;
583 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585}
586
Chris Lattnercaad1632006-04-06 22:02:42 +0000587/// isVMerge - Common function, used to match vmrg* shuffles.
588///
Nate Begeman9008ca62009-04-27 18:41:29 +0000589static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000590 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000593 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
594 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000595
Chris Lattner116cc482006-04-06 21:11:54 +0000596 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
597 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000600 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000601 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000602 return false;
603 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000605}
606
607/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
608/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000609bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000611 if (!isUnary)
612 return isVMerge(N, UnitSize, 8, 24);
613 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000614}
615
616/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
617/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000618bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000620 if (!isUnary)
621 return isVMerge(N, UnitSize, 0, 16);
622 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000623}
624
625
Chris Lattnerd0608e12006-04-06 18:26:28 +0000626/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
627/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000628int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000630 "PPC only supports shuffles by bytes!");
631
632 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000633
Chris Lattnerd0608e12006-04-06 18:26:28 +0000634 // Find the first non-undef value in the shuffle mask.
635 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000637 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000638
Chris Lattnerd0608e12006-04-06 18:26:28 +0000639 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000640
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000642 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000644 if (ShiftAmt < i) return -1;
645 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000646
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000651 return -1;
652 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000654 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000656 return -1;
657 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000658 return ShiftAmt;
659}
Chris Lattneref819f82006-03-20 06:33:01 +0000660
661/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
662/// specifies a splat of a single element that is suitable for input to
663/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000664bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000666 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner88a99ef2006-03-20 06:37:44 +0000668 // This is a splat operation if each element of the permute is the same, and
669 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000671
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 // FIXME: Handle UNDEF elements too!
673 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000674 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000675
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 // Check that the indices are consecutive, in the case of a multi-byte element
677 // splatted with a v16i8 mask.
678 for (unsigned i = 1; i != EltSize; ++i)
679 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000680 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000684 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000686 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000687 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000688 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000689}
690
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000691/// isAllNegativeZeroVector - Returns true if all elements of build_vector
692/// are -0.0.
693bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000694 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
695
696 APInt APVal, APUndef;
697 unsigned BitSize;
698 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000699
Dale Johannesen1e608812009-11-13 01:45:18 +0000700 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000702 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000703
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000704 return false;
705}
706
Chris Lattneref819f82006-03-20 06:33:01 +0000707/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
708/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
711 assert(isSplatShuffleMask(SVOp, EltSize));
712 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000713}
714
Chris Lattnere87192a2006-04-12 17:37:20 +0000715/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000716/// by using a vspltis[bhw] instruction of the specified element size, return
717/// the constant being splatted. The ByteSize field indicates the number of
718/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000719SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
720 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000721
722 // If ByteSize of the splat is bigger than the element size of the
723 // build_vector, then we have a case where we are checking for a splat where
724 // multiple elements of the buildvector are folded together into a single
725 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
726 unsigned EltSize = 16/N->getNumOperands();
727 if (EltSize < ByteSize) {
728 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000729 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Chris Lattner79d9a882006-04-08 07:14:26 +0000732 // See if all of the elements in the buildvector agree across.
733 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
734 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
735 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000736 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000737
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Gabor Greifba36cb52008-08-28 21:40:38 +0000739 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000740 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
741 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000742 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000743 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
746 // either constant or undef values that are identical for each chunk. See
747 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner79d9a882006-04-08 07:14:26 +0000749 // Check to see if all of the leading entries are either 0 or -1. If
750 // neither, then this won't fit into the immediate field.
751 bool LeadingZero = true;
752 bool LeadingOnes = true;
753 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000755
Chris Lattner79d9a882006-04-08 07:14:26 +0000756 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
757 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
758 }
759 // Finally, check the least significant entry.
760 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000761 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000763 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000766 }
767 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000768 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000770 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000773 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Dan Gohman475871a2008-07-27 21:46:04 +0000775 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000776 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000778 // Check to see if this buildvec has a single non-undef value in its elements.
779 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
780 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000781 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782 OpVal = N->getOperand(i);
783 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000784 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000785 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Eli Friedman1a8229b2009-05-24 02:03:36 +0000789 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000790 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000792 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000793 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000795 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000796 }
797
798 // If the splat value is larger than the element value, then we can never do
799 // this splat. The only case that we could fit the replicated bits into our
800 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000801 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000803 // If the element value is larger than the splat value, cut it in half and
804 // check to see if the two halves are equal. Continue doing this until we
805 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
806 while (ValSizeInBytes > ByteSize) {
807 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000809 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000810 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
811 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000812 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000813 }
814
815 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000816 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000818 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000819 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000820
Chris Lattner140a58f2006-04-08 06:46:53 +0000821 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000822 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000824 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000825}
826
Chris Lattner1a635d62006-04-14 06:01:58 +0000827//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828// Addressing Mode Selection
829//===----------------------------------------------------------------------===//
830
831/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
832/// or 64-bit immediate, and if the value can be accurately represented as a
833/// sign extension from a 16-bit value. If so, this returns true and the
834/// immediate.
835static bool isIntS16Immediate(SDNode *N, short &Imm) {
836 if (N->getOpcode() != ISD::Constant)
837 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000839 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000841 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000843 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844}
Dan Gohman475871a2008-07-27 21:46:04 +0000845static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000846 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847}
848
849
850/// SelectAddressRegReg - Given the specified addressed, check to see if it
851/// can be represented as an indexed [r+r] operation. Returns false if it
852/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000853bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
854 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000855 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 short imm = 0;
857 if (N.getOpcode() == ISD::ADD) {
858 if (isIntS16Immediate(N.getOperand(1), imm))
859 return false; // r+i
860 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
861 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000862
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 Base = N.getOperand(0);
864 Index = N.getOperand(1);
865 return true;
866 } else if (N.getOpcode() == ISD::OR) {
867 if (isIntS16Immediate(N.getOperand(1), imm))
868 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 // If this is an or of disjoint bitfields, we can codegen this as an add
871 // (for better address arithmetic) if the LHS and RHS of the OR are provably
872 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000873 APInt LHSKnownZero, LHSKnownOne;
874 APInt RHSKnownZero, RHSKnownOne;
875 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000876 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 if (LHSKnownZero.getBoolValue()) {
879 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000880 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 // If all of the bits are known zero on the LHS or RHS, the add won't
882 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000883 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 Base = N.getOperand(0);
885 Index = N.getOperand(1);
886 return true;
887 }
888 }
889 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 return false;
892}
893
894/// Returns true if the address N can be represented by a base register plus
895/// a signed 16-bit displacement [r+imm], and if it is not better
896/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000897bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000898 SDValue &Base,
899 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000900 // FIXME dl should come from parent load or store, not from address
901 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 // If this can be more profitably realized as r+r, fail.
903 if (SelectAddressRegReg(N, Disp, Base, DAG))
904 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000905
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 if (N.getOpcode() == ISD::ADD) {
907 short imm = 0;
908 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
911 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
912 } else {
913 Base = N.getOperand(0);
914 }
915 return true; // [r+i]
916 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
917 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000918 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 && "Cannot handle constant offsets yet!");
920 Disp = N.getOperand(1).getOperand(0); // The global address.
921 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000922 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 Disp.getOpcode() == ISD::TargetConstantPool ||
924 Disp.getOpcode() == ISD::TargetJumpTable);
925 Base = N.getOperand(0);
926 return true; // [&g+r]
927 }
928 } else if (N.getOpcode() == ISD::OR) {
929 short imm = 0;
930 if (isIntS16Immediate(N.getOperand(1), imm)) {
931 // If this is an or of disjoint bitfields, we can codegen this as an add
932 // (for better address arithmetic) if the LHS and RHS of the OR are
933 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000934 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000935 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000936
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000937 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If all of the bits are known zero on the LHS or RHS, the add won't
939 // carry.
940 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 return true;
943 }
944 }
945 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
946 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 // If this address fits entirely in a 16-bit sext immediate field, codegen
949 // this as "d, 0"
950 short Imm;
951 if (isIntS16Immediate(CN, Imm)) {
952 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000953 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
954 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 return true;
956 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000957
958 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000960 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
961 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
967 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000968 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 return true;
970 }
971 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000972
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 Disp = DAG.getTargetConstant(0, getPointerTy());
974 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
975 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
976 else
977 Base = N;
978 return true; // [r+0]
979}
980
981/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
982/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000983bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
984 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000985 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 // Check to see if we can easily represent this as an [r+r] address. This
987 // will fail if it thinks that the address is more profitably represented as
988 // reg+imm, e.g. where imm = 0.
989 if (SelectAddressRegReg(N, Base, Index, DAG))
990 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000991
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 // If the operand is an addition, always emit this as [r+r], since this is
993 // better (for code size, and execution, as the memop does the add for free)
994 // than emitting an explicit add.
995 if (N.getOpcode() == ISD::ADD) {
996 Base = N.getOperand(0);
997 Index = N.getOperand(1);
998 return true;
999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001002 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1003 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 Index = N;
1005 return true;
1006}
1007
1008/// SelectAddressRegImmShift - Returns true if the address N can be
1009/// represented by a base register plus a signed 14-bit displacement
1010/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001011bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1012 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001013 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001014 // FIXME dl should come from the parent load or store, not the address
1015 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 // If this can be more profitably realized as r+r, fail.
1017 if (SelectAddressRegReg(N, Disp, Base, DAG))
1018 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 if (N.getOpcode() == ISD::ADD) {
1021 short imm = 0;
1022 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001023 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1025 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1026 } else {
1027 Base = N.getOperand(0);
1028 }
1029 return true; // [r+i]
1030 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1031 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001032 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 && "Cannot handle constant offsets yet!");
1034 Disp = N.getOperand(1).getOperand(0); // The global address.
1035 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1036 Disp.getOpcode() == ISD::TargetConstantPool ||
1037 Disp.getOpcode() == ISD::TargetJumpTable);
1038 Base = N.getOperand(0);
1039 return true; // [&g+r]
1040 }
1041 } else if (N.getOpcode() == ISD::OR) {
1042 short imm = 0;
1043 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1044 // If this is an or of disjoint bitfields, we can codegen this as an add
1045 // (for better address arithmetic) if the LHS and RHS of the OR are
1046 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001047 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001048 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001049 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 // If all of the bits are known zero on the LHS or RHS, the add won't
1051 // carry.
1052 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 return true;
1055 }
1056 }
1057 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001058 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001059 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001060 // If this address fits entirely in a 14-bit sext immediate field, codegen
1061 // this as "d, 0"
1062 short Imm;
1063 if (isIntS16Immediate(CN, Imm)) {
1064 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001065 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1066 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001067 return true;
1068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001070 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001072 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1073 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001075 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1077 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1078 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001079 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001080 return true;
1081 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 }
1083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 Disp = DAG.getTargetConstant(0, getPointerTy());
1086 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1087 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1088 else
1089 Base = N;
1090 return true; // [r+0]
1091}
1092
1093
1094/// getPreIndexedAddressParts - returns true by value, base pointer and
1095/// offset pointer and addressing mode by reference if the node's address
1096/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001097bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1098 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001099 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001100 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001101 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001102
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001104 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1106 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001107 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001110 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001111 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 } else
1113 return false;
1114
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001115 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001116 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001117 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Hal Finkelac81cc32012-06-19 02:34:32 +00001119 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001120 AM = ISD::PRE_INC;
1121 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattner0851b4f2006-11-15 19:55:13 +00001124 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001126 // reg + imm
1127 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1128 return false;
1129 } else {
1130 // reg + imm * 4.
1131 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1132 return false;
1133 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001134
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001135 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001136 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1137 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001139 LD->getExtensionType() == ISD::SEXTLOAD &&
1140 isa<ConstantSDNode>(Offset))
1141 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001142 }
1143
Chris Lattner4eab7142006-11-10 02:08:47 +00001144 AM = ISD::PRE_INC;
1145 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146}
1147
1148//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001149// LowerOperation implementation
1150//===----------------------------------------------------------------------===//
1151
Chris Lattner1e61e692010-11-15 02:46:57 +00001152/// GetLabelAccessInfo - Return true if we should reference labels using a
1153/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1154static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001155 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1156 HiOpFlags = PPCII::MO_HA16;
1157 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001158
Chris Lattner1e61e692010-11-15 02:46:57 +00001159 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1160 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001162 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001163 if (isPIC) {
1164 HiOpFlags |= PPCII::MO_PIC_FLAG;
1165 LoOpFlags |= PPCII::MO_PIC_FLAG;
1166 }
1167
1168 // If this is a reference to a global value that requires a non-lazy-ptr, make
1169 // sure that instruction lowering adds it.
1170 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1171 HiOpFlags |= PPCII::MO_NLP_FLAG;
1172 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner6d2ff122010-11-15 03:13:19 +00001174 if (GV->hasHiddenVisibility()) {
1175 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1176 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1177 }
1178 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 return isPIC;
1181}
1182
1183static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1184 SelectionDAG &DAG) {
1185 EVT PtrVT = HiPart.getValueType();
1186 SDValue Zero = DAG.getConstant(0, PtrVT);
1187 DebugLoc DL = HiPart.getDebugLoc();
1188
1189 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1190 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001191
Chris Lattner1e61e692010-11-15 02:46:57 +00001192 // With PIC, the first instruction is actually "GR+hi(&G)".
1193 if (isPIC)
1194 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1195 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 // Generate non-pic code that has direct accesses to the constant pool.
1198 // The address of the global is just (hi(&g)+lo(&g)).
1199 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1200}
1201
Scott Michelfdc40a02009-02-17 22:15:04 +00001202SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001203 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001206 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001207
Roman Divacky9fb8b492012-08-24 16:26:02 +00001208 // 64-bit SVR4 ABI code is always position-independent.
1209 // The actual address of the GlobalValue is stored in the TOC.
1210 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1211 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1212 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1213 DAG.getRegister(PPC::X2, MVT::i64));
1214 }
1215
Chris Lattner1e61e692010-11-15 02:46:57 +00001216 unsigned MOHiFlag, MOLoFlag;
1217 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1218 SDValue CPIHi =
1219 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1220 SDValue CPILo =
1221 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1222 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001223}
1224
Dan Gohmand858e902010-04-17 15:26:15 +00001225SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001226 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001227 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001228
Roman Divacky9fb8b492012-08-24 16:26:02 +00001229 // 64-bit SVR4 ABI code is always position-independent.
1230 // The actual address of the GlobalValue is stored in the TOC.
1231 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1232 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1233 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1234 DAG.getRegister(PPC::X2, MVT::i64));
1235 }
1236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 unsigned MOHiFlag, MOLoFlag;
1238 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1239 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1240 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1241 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001242}
1243
Dan Gohmand858e902010-04-17 15:26:15 +00001244SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1245 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001246 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001247
Dan Gohman46510a72010-04-15 01:51:59 +00001248 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Chris Lattner1e61e692010-11-15 02:46:57 +00001250 unsigned MOHiFlag, MOLoFlag;
1251 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1252 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1253 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1254 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1255}
1256
Roman Divackyfd42ed62012-06-04 17:36:38 +00001257SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1258 SelectionDAG &DAG) const {
1259
1260 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1261 DebugLoc dl = GA->getDebugLoc();
1262 const GlobalValue *GV = GA->getGlobal();
1263 EVT PtrVT = getPointerTy();
1264 bool is64bit = PPCSubTarget.isPPC64();
1265
1266 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1267
1268 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1269 PPCII::MO_TPREL16_HA);
1270 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1271 PPCII::MO_TPREL16_LO);
1272
1273 if (model != TLSModel::LocalExec)
1274 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001275 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1276 is64bit ? MVT::i64 : MVT::i32);
1277 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001278 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1279}
1280
Chris Lattner1e61e692010-11-15 02:46:57 +00001281SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1282 SelectionDAG &DAG) const {
1283 EVT PtrVT = Op.getValueType();
1284 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1285 DebugLoc DL = GSDN->getDebugLoc();
1286 const GlobalValue *GV = GSDN->getGlobal();
1287
Chris Lattner1e61e692010-11-15 02:46:57 +00001288 // 64-bit SVR4 ABI code is always position-independent.
1289 // The actual address of the GlobalValue is stored in the TOC.
1290 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1291 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1292 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1293 DAG.getRegister(PPC::X2, MVT::i64));
1294 }
1295
Chris Lattner6d2ff122010-11-15 03:13:19 +00001296 unsigned MOHiFlag, MOLoFlag;
1297 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001298
Chris Lattner6d2ff122010-11-15 03:13:19 +00001299 SDValue GAHi =
1300 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1301 SDValue GALo =
1302 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303
Chris Lattner6d2ff122010-11-15 03:13:19 +00001304 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001305
Chris Lattner6d2ff122010-11-15 03:13:19 +00001306 // If the global reference is actually to a non-lazy-pointer, we have to do an
1307 // extra load to get the address of the global.
1308 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1309 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001310 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001311 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001312}
1313
Dan Gohmand858e902010-04-17 15:26:15 +00001314SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001315 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001316 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Chris Lattner1a635d62006-04-14 06:01:58 +00001318 // If we're comparing for equality to zero, expose the fact that this is
1319 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1320 // fold the new nodes.
1321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1322 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001323 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001324 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 if (VT.bitsLT(MVT::i32)) {
1326 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001327 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001328 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001330 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1331 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 DAG.getConstant(Log2b, MVT::i32));
1333 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001335 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 // optimized. FIXME: revisit this when we can custom lower all setcc
1337 // optimizations.
1338 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001339 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001341
Chris Lattner1a635d62006-04-14 06:01:58 +00001342 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001343 // by xor'ing the rhs with the lhs, which is faster than setting a
1344 // condition register, reading it back out, and masking the correct bit. The
1345 // normal approach here uses sub to do this instead of xor. Using xor exposes
1346 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001347 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001348 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001349 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001350 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001351 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001352 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001353 }
Dan Gohman475871a2008-07-27 21:46:04 +00001354 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001355}
1356
Dan Gohman475871a2008-07-27 21:46:04 +00001357SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001359 SDNode *Node = Op.getNode();
1360 EVT VT = Node->getValueType(0);
1361 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1362 SDValue InChain = Node->getOperand(0);
1363 SDValue VAListPtr = Node->getOperand(1);
1364 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1365 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Roman Divackybdb226e2011-06-28 15:30:42 +00001367 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1368
1369 // gpr_index
1370 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1371 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1372 false, false, 0);
1373 InChain = GprIndex.getValue(1);
1374
1375 if (VT == MVT::i64) {
1376 // Check if GprIndex is even
1377 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1378 DAG.getConstant(1, MVT::i32));
1379 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1380 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1381 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1382 DAG.getConstant(1, MVT::i32));
1383 // Align GprIndex to be even if it isn't
1384 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1385 GprIndex);
1386 }
1387
1388 // fpr index is 1 byte after gpr
1389 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1390 DAG.getConstant(1, MVT::i32));
1391
1392 // fpr
1393 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1394 FprPtr, MachinePointerInfo(SV), MVT::i8,
1395 false, false, 0);
1396 InChain = FprIndex.getValue(1);
1397
1398 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1399 DAG.getConstant(8, MVT::i32));
1400
1401 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1402 DAG.getConstant(4, MVT::i32));
1403
1404 // areas
1405 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001406 MachinePointerInfo(), false, false,
1407 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001408 InChain = OverflowArea.getValue(1);
1409
1410 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001411 MachinePointerInfo(), false, false,
1412 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001413 InChain = RegSaveArea.getValue(1);
1414
1415 // select overflow_area if index > 8
1416 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1417 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1418
Roman Divackybdb226e2011-06-28 15:30:42 +00001419 // adjustment constant gpr_index * 4/8
1420 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1421 VT.isInteger() ? GprIndex : FprIndex,
1422 DAG.getConstant(VT.isInteger() ? 4 : 8,
1423 MVT::i32));
1424
1425 // OurReg = RegSaveArea + RegConstant
1426 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1427 RegConstant);
1428
1429 // Floating types are 32 bytes into RegSaveArea
1430 if (VT.isFloatingPoint())
1431 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1432 DAG.getConstant(32, MVT::i32));
1433
1434 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1435 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1436 VT.isInteger() ? GprIndex : FprIndex,
1437 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1438 MVT::i32));
1439
1440 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1441 VT.isInteger() ? VAListPtr : FprPtr,
1442 MachinePointerInfo(SV),
1443 MVT::i8, false, false, 0);
1444
1445 // determine if we should load from reg_save_area or overflow_area
1446 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1447
1448 // increase overflow_area by 4/8 if gpr/fpr > 8
1449 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1450 DAG.getConstant(VT.isInteger() ? 4 : 8,
1451 MVT::i32));
1452
1453 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1454 OverflowAreaPlusN);
1455
1456 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1457 OverflowAreaPtr,
1458 MachinePointerInfo(),
1459 MVT::i32, false, false, 0);
1460
Pete Cooperd752e0f2011-11-08 18:42:53 +00001461 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1462 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001463}
1464
Duncan Sands4a544a72011-09-06 13:37:06 +00001465SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1466 SelectionDAG &DAG) const {
1467 return Op.getOperand(0);
1468}
1469
1470SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1471 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001472 SDValue Chain = Op.getOperand(0);
1473 SDValue Trmp = Op.getOperand(1); // trampoline
1474 SDValue FPtr = Op.getOperand(2); // nested function
1475 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001476 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001477
Owen Andersone50ed302009-08-10 22:56:29 +00001478 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001479 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001480 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001481 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1482 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001483
Scott Michelfdc40a02009-02-17 22:15:04 +00001484 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001485 TargetLowering::ArgListEntry Entry;
1486
1487 Entry.Ty = IntPtrTy;
1488 Entry.Node = Trmp; Args.push_back(Entry);
1489
1490 // TrampSize == (isPPC64 ? 48 : 40);
1491 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001493 Args.push_back(Entry);
1494
1495 Entry.Node = FPtr; Args.push_back(Entry);
1496 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Bill Wendling77959322008-09-17 00:30:57 +00001498 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001499 TargetLowering::CallLoweringInfo CLI(Chain,
1500 Type::getVoidTy(*DAG.getContext()),
1501 false, false, false, false, 0,
1502 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001503 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001504 /*doesNotRet=*/false,
1505 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001506 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001507 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001508 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001509
Duncan Sands4a544a72011-09-06 13:37:06 +00001510 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001514 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001515 MachineFunction &MF = DAG.getMachineFunction();
1516 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1517
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001518 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001519
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001520 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001521 // vastart just stores the address of the VarArgsFrameIndex slot into the
1522 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001524 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001525 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001526 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1527 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001528 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001529 }
1530
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001531 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001532 // We suppose the given va_list is already allocated.
1533 //
1534 // typedef struct {
1535 // char gpr; /* index into the array of 8 GPRs
1536 // * stored in the register save area
1537 // * gpr=0 corresponds to r3,
1538 // * gpr=1 to r4, etc.
1539 // */
1540 // char fpr; /* index into the array of 8 FPRs
1541 // * stored in the register save area
1542 // * fpr=0 corresponds to f1,
1543 // * fpr=1 to f2, etc.
1544 // */
1545 // char *overflow_arg_area;
1546 // /* location on stack that holds
1547 // * the next overflow argument
1548 // */
1549 // char *reg_save_area;
1550 // /* where r3:r10 and f1:f8 (if saved)
1551 // * are stored
1552 // */
1553 // } va_list[1];
1554
1555
Dan Gohman1e93df62010-04-17 14:41:14 +00001556 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1557 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Nicolas Geoffray01119992007-04-03 13:59:52 +00001559
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Dan Gohman1e93df62010-04-17 14:41:14 +00001562 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1563 PtrVT);
1564 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1565 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001566
Duncan Sands83ec4b62008-06-06 12:08:01 +00001567 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001568 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001569
Duncan Sands83ec4b62008-06-06 12:08:01 +00001570 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001572
1573 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001574 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
Dan Gohman69de1932008-02-06 22:27:42 +00001576 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
Nicolas Geoffray01119992007-04-03 13:59:52 +00001578 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001580 Op.getOperand(1),
1581 MachinePointerInfo(SV),
1582 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001583 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001584 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001585 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001586
Nicolas Geoffray01119992007-04-03 13:59:52 +00001587 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001588 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001589 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1590 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001591 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001592 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001593 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Nicolas Geoffray01119992007-04-03 13:59:52 +00001595 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001596 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001597 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1598 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001599 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001600 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001601 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001602
1603 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001604 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1605 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001606 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001607
Chris Lattner1a635d62006-04-14 06:01:58 +00001608}
1609
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001610#include "PPCGenCallingConv.inc"
1611
Duncan Sands1e96bab2010-11-04 10:49:57 +00001612static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 CCValAssign::LocInfo &LocInfo,
1614 ISD::ArgFlagsTy &ArgFlags,
1615 CCState &State) {
1616 return true;
1617}
1618
Duncan Sands1e96bab2010-11-04 10:49:57 +00001619static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001620 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001621 CCValAssign::LocInfo &LocInfo,
1622 ISD::ArgFlagsTy &ArgFlags,
1623 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001624 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1626 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1627 };
1628 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001629
Tilmann Schellerffd02002009-07-03 06:45:56 +00001630 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1631
1632 // Skip one register if the first unallocated register has an even register
1633 // number and there are still argument registers available which have not been
1634 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1635 // need to skip a register if RegNum is odd.
1636 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1637 State.AllocateReg(ArgRegs[RegNum]);
1638 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001639
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 // Always return false here, as this function only makes sure that the first
1641 // unallocated register has an odd register number and does not actually
1642 // allocate a register for the current argument.
1643 return false;
1644}
1645
Duncan Sands1e96bab2010-11-04 10:49:57 +00001646static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001647 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001648 CCValAssign::LocInfo &LocInfo,
1649 ISD::ArgFlagsTy &ArgFlags,
1650 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001651 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1653 PPC::F8
1654 };
1655
1656 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001657
Tilmann Schellerffd02002009-07-03 06:45:56 +00001658 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1659
1660 // If there is only one Floating-point register left we need to put both f64
1661 // values of a split ppc_fp128 value on the stack.
1662 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1663 State.AllocateReg(ArgRegs[RegNum]);
1664 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001665
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666 // Always return false here, as this function only makes sure that the two f64
1667 // values a ppc_fp128 value is split into are both passed in registers or both
1668 // passed on the stack and does not actually allocate a register for the
1669 // current argument.
1670 return false;
1671}
1672
Chris Lattner9f0bc652007-02-25 05:34:32 +00001673/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001674/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001675static const uint16_t *GetFPR() {
1676 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001677 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001678 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001679 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001680
Chris Lattner9f0bc652007-02-25 05:34:32 +00001681 return FPR;
1682}
1683
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001684/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1685/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001686static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001687 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001688 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001689 if (Flags.isByVal())
1690 ArgSize = Flags.getByValSize();
1691 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1692
1693 return ArgSize;
1694}
1695
Dan Gohman475871a2008-07-27 21:46:04 +00001696SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001698 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 const SmallVectorImpl<ISD::InputArg>
1700 &Ins,
1701 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001702 SmallVectorImpl<SDValue> &InVals)
1703 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001704 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1706 dl, DAG, InVals);
1707 } else {
1708 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1709 dl, DAG, InVals);
1710 }
1711}
1712
1713SDValue
1714PPCTargetLowering::LowerFormalArguments_SVR4(
1715 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001716 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 const SmallVectorImpl<ISD::InputArg>
1718 &Ins,
1719 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001720 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001722 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001723 // +-----------------------------------+
1724 // +--> | Back chain |
1725 // | +-----------------------------------+
1726 // | | Floating-point register save area |
1727 // | +-----------------------------------+
1728 // | | General register save area |
1729 // | +-----------------------------------+
1730 // | | CR save word |
1731 // | +-----------------------------------+
1732 // | | VRSAVE save word |
1733 // | +-----------------------------------+
1734 // | | Alignment padding |
1735 // | +-----------------------------------+
1736 // | | Vector register save area |
1737 // | +-----------------------------------+
1738 // | | Local variable space |
1739 // | +-----------------------------------+
1740 // | | Parameter list area |
1741 // | +-----------------------------------+
1742 // | | LR save word |
1743 // | +-----------------------------------+
1744 // SP--> +--- | Back chain |
1745 // +-----------------------------------+
1746 //
1747 // Specifications:
1748 // System V Application Binary Interface PowerPC Processor Supplement
1749 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001750
Tilmann Schellerffd02002009-07-03 06:45:56 +00001751 MachineFunction &MF = DAG.getMachineFunction();
1752 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1758 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 unsigned PtrByteSize = 4;
1760
1761 // Assign locations to all of the incoming arguments.
1762 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001763 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001764 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765
1766 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001767 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1772 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 // Arguments stored in registers.
1775 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001776 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001777 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001778
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001783 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001786 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001789 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 case MVT::v16i8:
1792 case MVT::v8i16:
1793 case MVT::v4i32:
1794 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001795 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 break;
1797 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001798
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001800 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804 } else {
1805 // Argument stored in memory.
1806 assert(VA.isMemLoc());
1807
1808 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1809 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001810 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001811
1812 // Create load nodes to retrieve arguments from the stack.
1813 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001814 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1815 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001816 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 }
1818 }
1819
1820 // Assign locations to all of the incoming aggregate by value arguments.
1821 // Aggregates passed by value are stored in the local variable space of the
1822 // caller's stack frame, right above the parameter list area.
1823 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001824 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001825 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826
1827 // Reserve stack space for the allocations in CCInfo.
1828 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1829
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831
1832 // Area that is at least reserved in the caller of this function.
1833 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 // Set the size that is at least reserved in caller of this function. Tail
1836 // call optimized function's reserved stack space needs to be aligned so that
1837 // taking the difference between two stack areas will result in an aligned
1838 // stack.
1839 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1840
1841 MinReservedArea =
1842 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001843 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001844
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001845 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 getStackAlignment();
1847 unsigned AlignMask = TargetAlign-1;
1848 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001849
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850 FI->setMinReservedArea(MinReservedArea);
1851
1852 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 // If the function takes variable number of arguments, make a frame index for
1855 // the start of the first vararg value... for expansion of llvm.va_start.
1856 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001857 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1859 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1860 };
1861 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1862
Craig Topperc5eaae42012-03-11 07:57:25 +00001863 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1865 PPC::F8
1866 };
1867 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1868
Dan Gohman1e93df62010-04-17 14:41:14 +00001869 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1870 NumGPArgRegs));
1871 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1872 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873
1874 // Make room for NumGPArgRegs and NumFPArgRegs.
1875 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877
Dan Gohman1e93df62010-04-17 14:41:14 +00001878 FuncInfo->setVarArgsStackOffset(
1879 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001880 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001881
Dan Gohman1e93df62010-04-17 14:41:14 +00001882 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1883 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001885 // The fixed integer arguments of a variadic function are stored to the
1886 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1887 // the result of va_next.
1888 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1889 // Get an existing live-in vreg, or add a new one.
1890 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1891 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001892 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001895 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1896 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 MemOps.push_back(Store);
1898 // Increment the address by four for the next argument to store
1899 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1900 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1901 }
1902
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001903 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1904 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001905 // The double arguments are stored to the VarArgsFrameIndex
1906 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001907 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1908 // Get an existing live-in vreg, or add a new one.
1909 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1910 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001911 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001914 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1915 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916 MemOps.push_back(Store);
1917 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919 PtrVT);
1920 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1921 }
1922 }
1923
1924 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001925 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929}
1930
1931SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932PPCTargetLowering::LowerFormalArguments_Darwin(
1933 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001934 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 const SmallVectorImpl<ISD::InputArg>
1936 &Ins,
1937 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001939 // TODO: add description of PPC stack frame format, or at least some docs.
1940 //
1941 MachineFunction &MF = DAG.getMachineFunction();
1942 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001943 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001944
Owen Andersone50ed302009-08-10 22:56:29 +00001945 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001948 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1949 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001950 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001951
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001952 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 // Area that is at least reserved in caller of this function.
1954 unsigned MinReservedArea = ArgOffset;
1955
Craig Topperb78ca422012-03-11 07:16:55 +00001956 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001957 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1958 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1959 };
Craig Topperb78ca422012-03-11 07:16:55 +00001960 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001961 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1962 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1963 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Craig Topperb78ca422012-03-11 07:16:55 +00001965 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001966
Craig Topperb78ca422012-03-11 07:16:55 +00001967 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001968 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1969 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1970 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001971
Owen Anderson718cb662007-09-07 04:06:50 +00001972 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001973 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001974 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001975
1976 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Craig Topperb78ca422012-03-11 07:16:55 +00001978 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001980 // In 32-bit non-varargs functions, the stack space for vectors is after the
1981 // stack space for non-vectors. We do not use this space unless we have
1982 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001983 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001984 // that out...for the pathological case, compute VecArgOffset as the
1985 // start of the vector parameter area. Computing VecArgOffset is the
1986 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001987 unsigned VecArgOffset = ArgOffset;
1988 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001990 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001991 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001993
Duncan Sands276dcbd2008-03-21 09:14:45 +00001994 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001995 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001996 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001997 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001998 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1999 VecArgOffset += ArgSize;
2000 continue;
2001 }
2002
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 case MVT::i32:
2006 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002007 VecArgOffset += isPPC64 ? 8 : 4;
2008 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 case MVT::i64: // PPC64
2010 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002011 VecArgOffset += 8;
2012 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 case MVT::v4f32:
2014 case MVT::v4i32:
2015 case MVT::v8i16:
2016 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002017 // Nothing to do, we're only looking at Nonvector args here.
2018 break;
2019 }
2020 }
2021 }
2022 // We've found where the vector parameter area in memory is. Skip the
2023 // first 12 parameters; these don't use that memory.
2024 VecArgOffset = ((VecArgOffset+15)/16)*16;
2025 VecArgOffset += 12*16;
2026
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002027 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002028 // entry to a function on PPC, the arguments start after the linkage area,
2029 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002030
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002032 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002035 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002036 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002037 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002038 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002040
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002041 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002042
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2045 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 if (isVarArg || isPPC64) {
2047 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002049 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 PtrByteSize);
2051 } else nAltivecParamsAtEnd++;
2052 } else
2053 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002055 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002056 PtrByteSize);
2057
Dale Johannesen8419dd62008-03-07 20:27:40 +00002058 // FIXME the codegen can be much improved in some cases.
2059 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002060 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002061 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002062 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002063 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002064 // Objects of size 1 and 2 are right justified, everything else is
2065 // left justified. This means the memory address is adjusted forwards.
2066 if (ObjSize==1 || ObjSize==2) {
2067 CurArgOffset = CurArgOffset + (4 - ObjSize);
2068 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002069 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002070 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002073 if (ObjSize==1 || ObjSize==2) {
2074 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002075 unsigned VReg;
2076 if (isPPC64)
2077 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2078 else
2079 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002080 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002081 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002082 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002083 ObjSize==1 ? MVT::i8 : MVT::i16,
2084 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002085 MemOps.push_back(Store);
2086 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002087 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002089 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002090
Dale Johannesen7f96f392008-03-08 01:41:42 +00002091 continue;
2092 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002093 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2094 // Store whatever pieces of the object are in registers
2095 // to memory. ArgVal will be address of the beginning of
2096 // the object.
2097 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002098 unsigned VReg;
2099 if (isPPC64)
2100 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2101 else
2102 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002103 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002104 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002106 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2107 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002108 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002109 MemOps.push_back(Store);
2110 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002111 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002112 } else {
2113 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2114 break;
2115 }
2116 }
2117 continue;
2118 }
2119
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002121 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002123 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002124 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002125 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002127 ++GPR_idx;
2128 } else {
2129 needsLoad = true;
2130 ArgSize = PtrByteSize;
2131 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002132 // All int arguments reserve stack space in the Darwin ABI.
2133 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002134 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002135 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002136 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002138 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002139 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002141
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002143 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002145 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002147 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002148 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002150 DAG.getValueType(ObjectVT));
2151
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002153 }
2154
Chris Lattnerc91a4752006-06-26 22:48:35 +00002155 ++GPR_idx;
2156 } else {
2157 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002158 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002159 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002160 // All int arguments reserve stack space in the Darwin ABI.
2161 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002162 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002163
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 case MVT::f32:
2165 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002166 // Every 4 bytes of argument space consumes one of the GPRs available for
2167 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002168 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002169 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002170 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002171 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002172 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002173 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002174 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002175
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002177 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002178 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002179 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002180
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002182 ++FPR_idx;
2183 } else {
2184 needsLoad = true;
2185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002186
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002187 // All FP arguments reserve stack space in the Darwin ABI.
2188 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002189 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 case MVT::v4f32:
2191 case MVT::v4i32:
2192 case MVT::v8i16:
2193 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002194 // Note that vector arguments in registers don't reserve stack space,
2195 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002196 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002197 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002199 if (isVarArg) {
2200 while ((ArgOffset % 16) != 0) {
2201 ArgOffset += PtrByteSize;
2202 if (GPR_idx != Num_GPR_Regs)
2203 GPR_idx++;
2204 }
2205 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002206 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002207 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002208 ++VR_idx;
2209 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002210 if (!isVarArg && !isPPC64) {
2211 // Vectors go after all the nonvectors.
2212 CurArgOffset = VecArgOffset;
2213 VecArgOffset += 16;
2214 } else {
2215 // Vectors are aligned.
2216 ArgOffset = ((ArgOffset+15)/16)*16;
2217 CurArgOffset = ArgOffset;
2218 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002219 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002220 needsLoad = true;
2221 }
2222 break;
2223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002225 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002226 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002227 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002228 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002229 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002230 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002232 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002233 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002237 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002238
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 // Set the size that is at least reserved in caller of this function. Tail
2240 // call optimized function's reserved stack space needs to be aligned so that
2241 // taking the difference between two stack areas will result in an aligned
2242 // stack.
2243 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2244 // Add the Altivec parameters at the end, if needed.
2245 if (nAltivecParamsAtEnd) {
2246 MinReservedArea = ((MinReservedArea+15)/16)*16;
2247 MinReservedArea += 16*nAltivecParamsAtEnd;
2248 }
2249 MinReservedArea =
2250 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002251 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2252 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253 getStackAlignment();
2254 unsigned AlignMask = TargetAlign-1;
2255 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2256 FI->setMinReservedArea(MinReservedArea);
2257
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002258 // If the function takes variable number of arguments, make a frame index for
2259 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002260 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002261 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Dan Gohman1e93df62010-04-17 14:41:14 +00002263 FuncInfo->setVarArgsFrameIndex(
2264 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002265 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002266 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002267
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002268 // If this function is vararg, store any remaining integer argument regs
2269 // to their spots on the stack so that they may be loaded by deferencing the
2270 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002271 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002272 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002274 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002275 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002276 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002277 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002278
Dan Gohman98ca4f22009-08-05 01:29:28 +00002279 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002280 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2281 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002282 MemOps.push_back(Store);
2283 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002285 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002286 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002288
Dale Johannesen8419dd62008-03-07 20:27:40 +00002289 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002292
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002294}
2295
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002297/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002298static unsigned
2299CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2300 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 bool isVarArg,
2302 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 const SmallVectorImpl<ISD::OutputArg>
2304 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002305 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 unsigned &nAltivecParamsAtEnd) {
2307 // Count how many bytes are to be pushed on the stack, including the linkage
2308 // area, and parameter passing area. We start with 24/48 bytes, which is
2309 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002310 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2313
2314 // Add up all the space actually used.
2315 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2316 // they all go in registers, but we must reserve stack space for them for
2317 // possible use by the caller. In varargs or 64-bit calls, parameters are
2318 // assigned stack space in order, with padding so Altivec parameters are
2319 // 16-byte aligned.
2320 nAltivecParamsAtEnd = 0;
2321 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002323 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002324 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2326 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 if (!isVarArg && !isPPC64) {
2328 // Non-varargs Altivec parameters go after all the non-Altivec
2329 // parameters; handle those later so we know how much padding we need.
2330 nAltivecParamsAtEnd++;
2331 continue;
2332 }
2333 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2334 NumBytes = ((NumBytes+15)/16)*16;
2335 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337 }
2338
2339 // Allow for Altivec parameters at the end, if needed.
2340 if (nAltivecParamsAtEnd) {
2341 NumBytes = ((NumBytes+15)/16)*16;
2342 NumBytes += 16*nAltivecParamsAtEnd;
2343 }
2344
2345 // The prolog code of the callee may store up to 8 GPR argument registers to
2346 // the stack, allowing va_start to index over them in memory if its varargs.
2347 // Because we cannot tell if this is needed on the caller side, we have to
2348 // conservatively assume that it is needed. As such, make sure we have at
2349 // least enough stack space for the caller to store the 8 GPRs.
2350 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002351 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352
2353 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002354 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2355 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2356 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 unsigned AlignMask = TargetAlign-1;
2358 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2359 }
2360
2361 return NumBytes;
2362}
2363
2364/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002365/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002366static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 unsigned ParamSize) {
2368
Dale Johannesenb60d5192009-11-24 01:09:07 +00002369 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370
2371 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2372 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2373 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2374 // Remember only if the new adjustement is bigger.
2375 if (SPDiff < FI->getTailCallSPDelta())
2376 FI->setTailCallSPDelta(SPDiff);
2377
2378 return SPDiff;
2379}
2380
Dan Gohman98ca4f22009-08-05 01:29:28 +00002381/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2382/// for tail call optimization. Targets which want to do tail call
2383/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002385PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002386 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387 bool isVarArg,
2388 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002390 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002391 return false;
2392
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002394 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002395 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396
Dan Gohman98ca4f22009-08-05 01:29:28 +00002397 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002398 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2400 // Functions containing by val parameters are not supported.
2401 for (unsigned i = 0; i != Ins.size(); i++) {
2402 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2403 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405
2406 // Non PIC/GOT tail calls are supported.
2407 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2408 return true;
2409
2410 // At the moment we can only do local tail calls (in same module, hidden
2411 // or protected) if we are generating PIC.
2412 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2413 return G->getGlobal()->hasHiddenVisibility()
2414 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002415 }
2416
2417 return false;
2418}
2419
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002420/// isCallCompatibleAddress - Return the immediate to use if the specified
2421/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002422static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002423 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2424 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002425
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002426 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002427 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002428 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002429 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002430
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002431 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002432 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002433}
2434
Dan Gohman844731a2008-05-13 00:00:25 +00002435namespace {
2436
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Arg;
2439 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 int FrameIdx;
2441
2442 TailCallArgumentInfo() : FrameIdx(0) {}
2443};
2444
Dan Gohman844731a2008-05-13 00:00:25 +00002445}
2446
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002447/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2448static void
2449StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002450 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002451 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002452 SmallVector<SDValue, 8> &MemOpChains,
2453 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002454 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue Arg = TailCallArgs[i].Arg;
2456 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 int FI = TailCallArgs[i].FrameIdx;
2458 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002459 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002460 MachinePointerInfo::getFixedStack(FI),
2461 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462 }
2463}
2464
2465/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2466/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002467static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002468 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002469 SDValue Chain,
2470 SDValue OldRetAddr,
2471 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002472 int SPDiff,
2473 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002474 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002475 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002476 if (SPDiff) {
2477 // Calculate the new stack slot for the return address.
2478 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002479 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002480 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002481 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002482 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002485 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002486 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002487 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002488
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002489 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2490 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002491 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002492 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002493 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002494 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002495 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002496 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2497 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002498 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002499 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002500 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002501 }
2502 return Chain;
2503}
2504
2505/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2506/// the position of the argument.
2507static void
2508CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002509 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2511 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002512 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002513 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002515 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 TailCallArgumentInfo Info;
2517 Info.Arg = Arg;
2518 Info.FrameIdxOp = FIN;
2519 Info.FrameIdx = FI;
2520 TailCallArguments.push_back(Info);
2521}
2522
2523/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2524/// stack slot. Returns the chain as result and the loaded frame pointers in
2525/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002526SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002527 int SPDiff,
2528 SDValue Chain,
2529 SDValue &LROpOut,
2530 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002531 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002532 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 if (SPDiff) {
2534 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002536 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002537 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002538 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002539 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002540
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002541 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2542 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002543 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002544 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002545 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002546 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002547 Chain = SDValue(FPOpOut.getNode(), 1);
2548 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002549 }
2550 return Chain;
2551}
2552
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002553/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002554/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002555/// specified by the specific parameter attribute. The copy will be passed as
2556/// a byval function parameter.
2557/// Sometimes what we are copying is the end of a larger object, the part that
2558/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002559static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002560CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002561 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002562 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002564 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002565 false, false, MachinePointerInfo(0),
2566 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002567}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002568
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2570/// tail calls.
2571static void
Dan Gohman475871a2008-07-27 21:46:04 +00002572LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2573 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002575 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002576 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002577 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002578 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002579 if (!isTailCall) {
2580 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002581 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002582 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002586 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 DAG.getConstant(ArgOffset, PtrVT));
2588 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002589 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2590 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002591 // Calculate and remember argument location.
2592 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2593 TailCallArguments);
2594}
2595
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596static
2597void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2598 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2599 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2600 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2601 MachineFunction &MF = DAG.getMachineFunction();
2602
2603 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2604 // might overwrite each other in case of tail call optimization.
2605 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002606 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002607 InFlag = SDValue();
2608 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2609 MemOpChains2, dl);
2610 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002612 &MemOpChains2[0], MemOpChains2.size());
2613
2614 // Store the return address to the appropriate stack slot.
2615 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2616 isPPC64, isDarwinABI, dl);
2617
2618 // Emit callseq_end just before tailcall node.
2619 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2620 DAG.getIntPtrConstant(0, true), InFlag);
2621 InFlag = Chain.getValue(1);
2622}
2623
2624static
2625unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2626 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2627 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002628 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002629 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002630
Chris Lattnerb9082582010-11-14 23:42:06 +00002631 bool isPPC64 = PPCSubTarget.isPPC64();
2632 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2633
Owen Andersone50ed302009-08-10 22:56:29 +00002634 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002635 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002636 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002637
2638 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2639
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002640 bool needIndirectCall = true;
2641 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002642 // If this is an absolute destination address, use the munged value.
2643 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002644 needIndirectCall = false;
2645 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002646
Chris Lattnerb9082582010-11-14 23:42:06 +00002647 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2648 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2649 // Use indirect calls for ALL functions calls in JIT mode, since the
2650 // far-call stubs may be outside relocation limits for a BL instruction.
2651 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2652 unsigned OpFlags = 0;
2653 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002654 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002655 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002656 (G->getGlobal()->isDeclaration() ||
2657 G->getGlobal()->isWeakForLinker())) {
2658 // PC-relative references to external symbols should go through $stub,
2659 // unless we're building with the leopard linker or later, which
2660 // automatically synthesizes these stubs.
2661 OpFlags = PPCII::MO_DARWIN_STUB;
2662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002663
Chris Lattnerb9082582010-11-14 23:42:06 +00002664 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2665 // every direct call is) turn it into a TargetGlobalAddress /
2666 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002667 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002668 Callee.getValueType(),
2669 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002670 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002674 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002675 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002676
Chris Lattnerb9082582010-11-14 23:42:06 +00002677 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002678 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002679 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002680 // PC-relative references to external symbols should go through $stub,
2681 // unless we're building with the leopard linker or later, which
2682 // automatically synthesizes these stubs.
2683 OpFlags = PPCII::MO_DARWIN_STUB;
2684 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002685
Chris Lattnerb9082582010-11-14 23:42:06 +00002686 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2687 OpFlags);
2688 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002689 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002690
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002691 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002692 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2693 // to do the call, we can't use PPCISD::CALL.
2694 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002695
2696 if (isSVR4ABI && isPPC64) {
2697 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2698 // entry point, but to the function descriptor (the function entry point
2699 // address is part of the function descriptor though).
2700 // The function descriptor is a three doubleword structure with the
2701 // following fields: function entry point, TOC base address and
2702 // environment pointer.
2703 // Thus for a call through a function pointer, the following actions need
2704 // to be performed:
2705 // 1. Save the TOC of the caller in the TOC save area of its stack
2706 // frame (this is done in LowerCall_Darwin()).
2707 // 2. Load the address of the function entry point from the function
2708 // descriptor.
2709 // 3. Load the TOC of the callee from the function descriptor into r2.
2710 // 4. Load the environment pointer from the function descriptor into
2711 // r11.
2712 // 5. Branch to the function entry point address.
2713 // 6. On return of the callee, the TOC of the caller needs to be
2714 // restored (this is done in FinishCall()).
2715 //
2716 // All those operations are flagged together to ensure that no other
2717 // operations can be scheduled in between. E.g. without flagging the
2718 // operations together, a TOC access in the caller could be scheduled
2719 // between the load of the callee TOC and the branch to the callee, which
2720 // results in the TOC access going through the TOC of the callee instead
2721 // of going through the TOC of the caller, which leads to incorrect code.
2722
2723 // Load the address of the function entry point from the function
2724 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002725 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002726 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2727 InFlag.getNode() ? 3 : 2);
2728 Chain = LoadFuncPtr.getValue(1);
2729 InFlag = LoadFuncPtr.getValue(2);
2730
2731 // Load environment pointer into r11.
2732 // Offset of the environment pointer within the function descriptor.
2733 SDValue PtrOff = DAG.getIntPtrConstant(16);
2734
2735 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2736 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2737 InFlag);
2738 Chain = LoadEnvPtr.getValue(1);
2739 InFlag = LoadEnvPtr.getValue(2);
2740
2741 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2742 InFlag);
2743 Chain = EnvVal.getValue(0);
2744 InFlag = EnvVal.getValue(1);
2745
2746 // Load TOC of the callee into r2. We are using a target-specific load
2747 // with r2 hard coded, because the result of a target-independent load
2748 // would never go directly into r2, since r2 is a reserved register (which
2749 // prevents the register allocator from allocating it), resulting in an
2750 // additional register being allocated and an unnecessary move instruction
2751 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002752 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002753 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2754 Callee, InFlag);
2755 Chain = LoadTOCPtr.getValue(0);
2756 InFlag = LoadTOCPtr.getValue(1);
2757
2758 MTCTROps[0] = Chain;
2759 MTCTROps[1] = LoadFuncPtr;
2760 MTCTROps[2] = InFlag;
2761 }
2762
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002763 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2764 2 + (InFlag.getNode() != 0));
2765 InFlag = Chain.getValue(1);
2766
2767 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002768 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002769 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002770 Ops.push_back(Chain);
2771 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2772 Callee.setNode(0);
2773 // Add CTR register as callee so a bctr can be emitted later.
2774 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002775 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776 }
2777
2778 // If this is a direct call, pass the chain and the callee.
2779 if (Callee.getNode()) {
2780 Ops.push_back(Chain);
2781 Ops.push_back(Callee);
2782 }
2783 // If this is a tail call add stack pointer delta.
2784 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002785 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786
2787 // Add argument registers to the end of the list so that they are known live
2788 // into the call.
2789 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2790 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2791 RegsToPass[i].second.getValueType()));
2792
2793 return CallOpc;
2794}
2795
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796SDValue
2797PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002798 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 const SmallVectorImpl<ISD::InputArg> &Ins,
2800 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002801 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002804 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002805 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807
2808 // Copy all of the result registers out of their specified physreg.
2809 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2810 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002811 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812 assert(VA.isRegLoc() && "Can only return in registers!");
2813 Chain = DAG.getCopyFromReg(Chain, dl,
2814 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002815 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002816 InFlag = Chain.getValue(2);
2817 }
2818
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002820}
2821
Dan Gohman98ca4f22009-08-05 01:29:28 +00002822SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002823PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2824 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002825 SelectionDAG &DAG,
2826 SmallVector<std::pair<unsigned, SDValue>, 8>
2827 &RegsToPass,
2828 SDValue InFlag, SDValue Chain,
2829 SDValue &Callee,
2830 int SPDiff, unsigned NumBytes,
2831 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002832 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002833 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002834 SmallVector<SDValue, 8> Ops;
2835 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2836 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002837 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002838
Hal Finkel82b38212012-08-28 02:10:27 +00002839 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
2840 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
2841 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
2842
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843 // When performing tail call optimization the callee pops its arguments off
2844 // the stack. Account for this here so these bytes can be pushed back on in
2845 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2846 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002847 (CallConv == CallingConv::Fast &&
2848 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002849
Roman Divackye46137f2012-03-06 16:41:49 +00002850 // Add a register mask operand representing the call-preserved registers.
2851 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2852 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2853 assert(Mask && "Missing call preserved mask for calling convention");
2854 Ops.push_back(DAG.getRegisterMask(Mask));
2855
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002856 if (InFlag.getNode())
2857 Ops.push_back(InFlag);
2858
2859 // Emit tail call.
2860 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 // If this is the first return lowered for this function, add the regs
2862 // to the liveout set for the function.
2863 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2864 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002865 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002866 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002867 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2868 for (unsigned i = 0; i != RVLocs.size(); ++i)
2869 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2870 }
2871
2872 assert(((Callee.getOpcode() == ISD::Register &&
2873 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2874 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2875 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2876 isa<ConstantSDNode>(Callee)) &&
2877 "Expecting an global address, external symbol, absolute value or register");
2878
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002880 }
2881
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002882 // Add a NOP immediately after the branch instruction when using the 64-bit
2883 // SVR4 ABI. At link time, if caller and callee are in a different module and
2884 // thus have a different TOC, the call will be replaced with a call to a stub
2885 // function which saves the current TOC, loads the TOC of the callee and
2886 // branches to the callee. The NOP will be replaced with a load instruction
2887 // which restores the TOC of the caller from the TOC save slot of the current
2888 // stack frame. If caller and callee belong to the same module (and have the
2889 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002890
2891 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002892 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002893 if (CallOpc == PPCISD::BCTRL_SVR4) {
2894 // This is a call through a function pointer.
2895 // Restore the caller TOC from the save area into R2.
2896 // See PrepareCall() for more information about calls through function
2897 // pointers in the 64-bit SVR4 ABI.
2898 // We are using a target-specific load with r2 hard coded, because the
2899 // result of a target-independent load would never go directly into r2,
2900 // since r2 is a reserved register (which prevents the register allocator
2901 // from allocating it), resulting in an additional register being
2902 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002903 needsTOCRestore = true;
2904 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002905 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002906 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002907 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002908 }
2909
Hal Finkel5b00cea2012-03-31 14:45:15 +00002910 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2911 InFlag = Chain.getValue(1);
2912
2913 if (needsTOCRestore) {
2914 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2915 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2916 InFlag = Chain.getValue(1);
2917 }
2918
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002919 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2920 DAG.getIntPtrConstant(BytesCalleePops, true),
2921 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002923 InFlag = Chain.getValue(1);
2924
Dan Gohman98ca4f22009-08-05 01:29:28 +00002925 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2926 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002927}
2928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002930PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002931 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002932 SelectionDAG &DAG = CLI.DAG;
2933 DebugLoc &dl = CLI.DL;
2934 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2935 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2936 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2937 SDValue Chain = CLI.Chain;
2938 SDValue Callee = CLI.Callee;
2939 bool &isTailCall = CLI.IsTailCall;
2940 CallingConv::ID CallConv = CLI.CallConv;
2941 bool isVarArg = CLI.IsVarArg;
2942
Evan Cheng0c439eb2010-01-27 00:07:07 +00002943 if (isTailCall)
2944 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2945 Ins, DAG);
2946
Chris Lattnerb9082582010-11-14 23:42:06 +00002947 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002949 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002950 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002951
2952 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2953 isTailCall, Outs, OutVals, Ins,
2954 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002955}
2956
2957SDValue
2958PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002959 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 bool isTailCall,
2961 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002962 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963 const SmallVectorImpl<ISD::InputArg> &Ins,
2964 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002965 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002966 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002967 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002968
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 assert((CallConv == CallingConv::C ||
2970 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972 unsigned PtrByteSize = 4;
2973
2974 MachineFunction &MF = DAG.getMachineFunction();
2975
2976 // Mark this function as potentially containing a function that contains a
2977 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2978 // and restoring the callers stack pointer in this functions epilog. This is
2979 // done because by tail calling the called function might overwrite the value
2980 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002981 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2982 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984
Tilmann Schellerffd02002009-07-03 06:45:56 +00002985 // Count how many bytes are to be pushed on the stack, including the linkage
2986 // area, parameter list area and the part of the local variable space which
2987 // contains copies of aggregates which are passed by value.
2988
2989 // Assign locations to all of the outgoing arguments.
2990 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002991 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002992 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993
2994 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002995 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996
2997 if (isVarArg) {
2998 // Handle fixed and variable vector arguments differently.
2999 // Fixed vector arguments go into registers as long as registers are
3000 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003001 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003002
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003004 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003005 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003007
Dan Gohman98ca4f22009-08-05 01:29:28 +00003008 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3010 CCInfo);
3011 } else {
3012 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3013 ArgFlags, CCInfo);
3014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015
Tilmann Schellerffd02002009-07-03 06:45:56 +00003016 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003017#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003018 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003019 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003020#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003021 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 }
3023 }
3024 } else {
3025 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003026 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028
Tilmann Schellerffd02002009-07-03 06:45:56 +00003029 // Assign locations to all of the outgoing aggregate by value arguments.
3030 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003031 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003032 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003033
3034 // Reserve stack space for the allocations in CCInfo.
3035 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3036
Dan Gohman98ca4f22009-08-05 01:29:28 +00003037 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003038
3039 // Size of the linkage area, parameter list area and the part of the local
3040 // space variable where copies of aggregates which are passed by value are
3041 // stored.
3042 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003043
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 // Calculate by how many bytes the stack has to be adjusted in case of tail
3045 // call optimization.
3046 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3047
3048 // Adjust the stack pointer for the new arguments...
3049 // These operations are automatically eliminated by the prolog/epilog pass
3050 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3051 SDValue CallSeqStart = Chain;
3052
3053 // Load the return address and frame pointer so it can be moved somewhere else
3054 // later.
3055 SDValue LROp, FPOp;
3056 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3057 dl);
3058
3059 // Set up a copy of the stack pointer for use loading and storing any
3060 // arguments that may not fit in the registers available for argument
3061 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003062 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003063
Tilmann Schellerffd02002009-07-03 06:45:56 +00003064 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3065 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3066 SmallVector<SDValue, 8> MemOpChains;
3067
Roman Divacky0aaa9192011-08-30 17:04:16 +00003068 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003069 // Walk the register/memloc assignments, inserting copies/loads.
3070 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3071 i != e;
3072 ++i) {
3073 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003074 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003075 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003076
Tilmann Schellerffd02002009-07-03 06:45:56 +00003077 if (Flags.isByVal()) {
3078 // Argument is an aggregate which is passed by value, thus we need to
3079 // create a copy of it in the local variable space of the current stack
3080 // frame (which is the stack frame of the caller) and pass the address of
3081 // this copy to the callee.
3082 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3083 CCValAssign &ByValVA = ByValArgLocs[j++];
3084 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085
Tilmann Schellerffd02002009-07-03 06:45:56 +00003086 // Memory reserved in the local variable space of the callers stack frame.
3087 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003088
Tilmann Schellerffd02002009-07-03 06:45:56 +00003089 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3090 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003091
Tilmann Schellerffd02002009-07-03 06:45:56 +00003092 // Create a copy of the argument in the local area of the current
3093 // stack frame.
3094 SDValue MemcpyCall =
3095 CreateCopyOfByValArgument(Arg, PtrOff,
3096 CallSeqStart.getNode()->getOperand(0),
3097 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Tilmann Schellerffd02002009-07-03 06:45:56 +00003099 // This must go outside the CALLSEQ_START..END.
3100 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3101 CallSeqStart.getNode()->getOperand(1));
3102 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3103 NewCallSeqStart.getNode());
3104 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Tilmann Schellerffd02002009-07-03 06:45:56 +00003106 // Pass the address of the aggregate copy on the stack either in a
3107 // physical register or in the parameter list area of the current stack
3108 // frame to the callee.
3109 Arg = PtrOff;
3110 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003111
Tilmann Schellerffd02002009-07-03 06:45:56 +00003112 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003113 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003114 // Put argument in a physical register.
3115 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3116 } else {
3117 // Put argument in the parameter list area of the current stack frame.
3118 assert(VA.isMemLoc());
3119 unsigned LocMemOffset = VA.getLocMemOffset();
3120
3121 if (!isTailCall) {
3122 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3123 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3124
3125 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003126 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003127 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003128 } else {
3129 // Calculate and remember argument location.
3130 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3131 TailCallArguments);
3132 }
3133 }
3134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003135
Tilmann Schellerffd02002009-07-03 06:45:56 +00003136 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003138 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003139
Tilmann Schellerffd02002009-07-03 06:45:56 +00003140 // Build a sequence of copy-to-reg nodes chained together with token chain
3141 // and flag operands which copy the outgoing args into the appropriate regs.
3142 SDValue InFlag;
3143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3144 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3145 RegsToPass[i].second, InFlag);
3146 InFlag = Chain.getValue(1);
3147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003148
Hal Finkel82b38212012-08-28 02:10:27 +00003149 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3150 // registers.
3151 if (isVarArg) {
3152 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
3153 dl, DAG.getVTList(MVT::Other, MVT::Glue), Chain);
3154 InFlag = Chain.getValue(1);
3155 }
3156
Chris Lattnerb9082582010-11-14 23:42:06 +00003157 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003158 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3159 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003160
Dan Gohman98ca4f22009-08-05 01:29:28 +00003161 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3162 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3163 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003164}
3165
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166SDValue
3167PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003168 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003169 bool isTailCall,
3170 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003171 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003172 const SmallVectorImpl<ISD::InputArg> &Ins,
3173 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003174 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003175
3176 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003177
Owen Andersone50ed302009-08-10 22:56:29 +00003178 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003180 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003181
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003182 MachineFunction &MF = DAG.getMachineFunction();
3183
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003184 // Mark this function as potentially containing a function that contains a
3185 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3186 // and restoring the callers stack pointer in this functions epilog. This is
3187 // done because by tail calling the called function might overwrite the value
3188 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003189 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3190 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003191 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3192
3193 unsigned nAltivecParamsAtEnd = 0;
3194
Chris Lattnerabde4602006-05-16 22:56:08 +00003195 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003196 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003197 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003198 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003199 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003200 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003202
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003203 // Calculate by how many bytes the stack has to be adjusted in case of tail
3204 // call optimization.
3205 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003206
Dan Gohman98ca4f22009-08-05 01:29:28 +00003207 // To protect arguments on the stack from being clobbered in a tail call,
3208 // force all the loads to happen before doing any other lowering.
3209 if (isTailCall)
3210 Chain = DAG.getStackArgumentTokenFactor(Chain);
3211
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003212 // Adjust the stack pointer for the new arguments...
3213 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003214 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003216
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003217 // Load the return address and frame pointer so it can be move somewhere else
3218 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003220 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3221 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003222
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003223 // Set up a copy of the stack pointer for use loading and storing any
3224 // arguments that may not fit in the registers available for argument
3225 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003227 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003229 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003231
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003232 // Figure out which arguments are going to go in registers, and which in
3233 // memory. Also, if this is a vararg function, floating point operations
3234 // must be stored to our stack, and loaded into integer regs as well, if
3235 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003236 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003237 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003238
Craig Topperb78ca422012-03-11 07:16:55 +00003239 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003240 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3241 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3242 };
Craig Topperb78ca422012-03-11 07:16:55 +00003243 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003244 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3245 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3246 };
Craig Topperb78ca422012-03-11 07:16:55 +00003247 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003248
Craig Topperb78ca422012-03-11 07:16:55 +00003249 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003250 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3251 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3252 };
Owen Anderson718cb662007-09-07 04:06:50 +00003253 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003255 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003256
Craig Topperb78ca422012-03-11 07:16:55 +00003257 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003258
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003259 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003260 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3261
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003263 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003264 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003265 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003266
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003267 // PtrOff will be used to store the current argument to the stack if a
3268 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003269 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003270
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003272
Dale Johannesen39355f92009-02-04 02:34:38 +00003273 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003274
3275 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003277 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3278 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003280 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003281
Dale Johannesen8419dd62008-03-07 20:27:40 +00003282 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003283 if (Flags.isByVal()) {
3284 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003285 if (Size==1 || Size==2) {
3286 // Very small objects are passed right-justified.
3287 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003289 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003290 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003291 MachinePointerInfo(), VT,
3292 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003293 MemOpChains.push_back(Load.getValue(1));
3294 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003295
3296 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003297 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003299 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003300 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003301 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003302 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003303 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003304 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003305 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003306 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3307 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003308 Chain = CallSeqStart = NewCallSeqStart;
3309 ArgOffset += PtrByteSize;
3310 }
3311 continue;
3312 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003313 // Copy entire object into memory. There are cases where gcc-generated
3314 // code assumes it is there, even if it could be put entirely into
3315 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003316 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003317 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003318 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003319 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003321 CallSeqStart.getNode()->getOperand(1));
3322 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003323 Chain = CallSeqStart = NewCallSeqStart;
3324 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003325 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003326 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003327 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003328 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003329 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3330 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003331 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003332 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003333 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003334 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003335 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003336 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003337 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003338 }
3339 }
3340 continue;
3341 }
3342
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003344 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 case MVT::i32:
3346 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003347 if (GPR_idx != NumGPRs) {
3348 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003349 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003350 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3351 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003352 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003353 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003354 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003355 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 case MVT::f32:
3357 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003358 if (FPR_idx != NumFPRs) {
3359 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3360
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003361 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003362 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3363 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003364 MemOpChains.push_back(Store);
3365
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003366 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003367 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003368 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003369 MachinePointerInfo(), false, false,
3370 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003371 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003372 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003373 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003375 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003376 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003377 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3378 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003379 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003380 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003381 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003382 }
3383 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003384 // If we have any FPRs remaining, we may also have GPRs remaining.
3385 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3386 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003387 if (GPR_idx != NumGPRs)
3388 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003390 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3391 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003392 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003393 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003394 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3395 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003396 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003397 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398 if (isPPC64)
3399 ArgOffset += 8;
3400 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003402 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 case MVT::v4f32:
3404 case MVT::v4i32:
3405 case MVT::v8i16:
3406 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003407 if (isVarArg) {
3408 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003409 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003410 // V registers; in fact gcc does this only for arguments that are
3411 // prototyped, not for those that match the ... We do it for all
3412 // arguments, seems to work.
3413 while (ArgOffset % 16 !=0) {
3414 ArgOffset += PtrByteSize;
3415 if (GPR_idx != NumGPRs)
3416 GPR_idx++;
3417 }
3418 // We could elide this store in the case where the object fits
3419 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003420 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003421 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003422 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3423 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003424 MemOpChains.push_back(Store);
3425 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003426 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003427 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003428 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003429 MemOpChains.push_back(Load.getValue(1));
3430 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3431 }
3432 ArgOffset += 16;
3433 for (unsigned i=0; i<16; i+=PtrByteSize) {
3434 if (GPR_idx == NumGPRs)
3435 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003436 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003437 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003438 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003439 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003440 MemOpChains.push_back(Load.getValue(1));
3441 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3442 }
3443 break;
3444 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003445
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003446 // Non-varargs Altivec params generally go in registers, but have
3447 // stack space allocated at the end.
3448 if (VR_idx != NumVRs) {
3449 // Doesn't have GPR space allocated.
3450 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3451 } else if (nAltivecParamsAtEnd==0) {
3452 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003453 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3454 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003455 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003456 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003457 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003458 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003459 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003460 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003461 // If all Altivec parameters fit in registers, as they usually do,
3462 // they get stack space following the non-Altivec parameters. We
3463 // don't track this here because nobody below needs it.
3464 // If there are more Altivec parameters than fit in registers emit
3465 // the stores here.
3466 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3467 unsigned j = 0;
3468 // Offset is aligned; skip 1st 12 params which go in V registers.
3469 ArgOffset = ((ArgOffset+15)/16)*16;
3470 ArgOffset += 12*16;
3471 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003472 SDValue Arg = OutVals[i];
3473 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3475 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003476 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003478 // We are emitting Altivec params in order.
3479 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3480 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003481 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003482 ArgOffset += 16;
3483 }
3484 }
3485 }
3486 }
3487
Chris Lattner9a2a4972006-05-17 06:01:33 +00003488 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003490 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003491
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003492 // Check if this is an indirect call (MTCTR/BCTRL).
3493 // See PrepareCall() for more information about calls through function
3494 // pointers in the 64-bit SVR4 ABI.
3495 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3496 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3497 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3498 !isBLACompatibleAddress(Callee, DAG)) {
3499 // Load r2 into a virtual register and store it to the TOC save area.
3500 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3501 // TOC save area offset.
3502 SDValue PtrOff = DAG.getIntPtrConstant(40);
3503 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003504 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003505 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003506 }
3507
Dale Johannesenf7b73042010-03-09 20:15:42 +00003508 // On Darwin, R12 must contain the address of an indirect callee. This does
3509 // not mean the MTCTR instruction must use R12; it's easier to model this as
3510 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003512 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3513 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3514 !isBLACompatibleAddress(Callee, DAG))
3515 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3516 PPC::R12), Callee));
3517
Chris Lattner9a2a4972006-05-17 06:01:33 +00003518 // Build a sequence of copy-to-reg nodes chained together with token chain
3519 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003521 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003522 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003523 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003524 InFlag = Chain.getValue(1);
3525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003526
Chris Lattnerb9082582010-11-14 23:42:06 +00003527 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003528 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3529 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003530
Dan Gohman98ca4f22009-08-05 01:29:28 +00003531 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3532 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3533 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003534}
3535
Hal Finkeld712f932011-10-14 19:51:36 +00003536bool
3537PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3538 MachineFunction &MF, bool isVarArg,
3539 const SmallVectorImpl<ISD::OutputArg> &Outs,
3540 LLVMContext &Context) const {
3541 SmallVector<CCValAssign, 16> RVLocs;
3542 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3543 RVLocs, Context);
3544 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3545}
3546
Dan Gohman98ca4f22009-08-05 01:29:28 +00003547SDValue
3548PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003549 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003550 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003551 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003552 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003553
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003554 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003555 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003556 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003557 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003558
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003559 // If this is the first return lowered for this function, add the regs to the
3560 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003561 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003562 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003563 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003564 }
3565
Dan Gohman475871a2008-07-27 21:46:04 +00003566 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003567
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003568 // Copy the result values into the output registers.
3569 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3570 CCValAssign &VA = RVLocs[i];
3571 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003572 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003573 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003574 Flag = Chain.getValue(1);
3575 }
3576
Gabor Greifba36cb52008-08-28 21:40:38 +00003577 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003579 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003581}
3582
Dan Gohman475871a2008-07-27 21:46:04 +00003583SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003584 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003585 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003586 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003587
Jim Laskeyefc7e522006-12-04 22:04:42 +00003588 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003590
3591 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003592 bool isPPC64 = Subtarget.isPPC64();
3593 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003594 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003595
3596 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003597 SDValue Chain = Op.getOperand(0);
3598 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003599
Jim Laskeyefc7e522006-12-04 22:04:42 +00003600 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003601 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3602 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003603 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003604
Jim Laskeyefc7e522006-12-04 22:04:42 +00003605 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003606 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003607
Jim Laskeyefc7e522006-12-04 22:04:42 +00003608 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003609 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003610 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003611}
3612
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003613
3614
Dan Gohman475871a2008-07-27 21:46:04 +00003615SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003616PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003617 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003618 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003619 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003620 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003621
3622 // Get current frame pointer save index. The users of this index will be
3623 // primarily DYNALLOC instructions.
3624 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3625 int RASI = FI->getReturnAddrSaveIndex();
3626
3627 // If the frame pointer save index hasn't been defined yet.
3628 if (!RASI) {
3629 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003630 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003631 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003632 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003633 // Save the result.
3634 FI->setReturnAddrSaveIndex(RASI);
3635 }
3636 return DAG.getFrameIndex(RASI, PtrVT);
3637}
3638
Dan Gohman475871a2008-07-27 21:46:04 +00003639SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003640PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3641 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003642 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003643 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003644 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003645
3646 // Get current frame pointer save index. The users of this index will be
3647 // primarily DYNALLOC instructions.
3648 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3649 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003650
Jim Laskey2f616bf2006-11-16 22:43:37 +00003651 // If the frame pointer save index hasn't been defined yet.
3652 if (!FPSI) {
3653 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003654 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003655 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Jim Laskey2f616bf2006-11-16 22:43:37 +00003657 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003658 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003659 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003660 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003661 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003662 return DAG.getFrameIndex(FPSI, PtrVT);
3663}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003664
Dan Gohman475871a2008-07-27 21:46:04 +00003665SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003666 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003667 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003668 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003669 SDValue Chain = Op.getOperand(0);
3670 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003671 DebugLoc dl = Op.getDebugLoc();
3672
Jim Laskey2f616bf2006-11-16 22:43:37 +00003673 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003674 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003675 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003676 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003677 DAG.getConstant(0, PtrVT), Size);
3678 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003679 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003680 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003681 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003683 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003684}
3685
Chris Lattner1a635d62006-04-14 06:01:58 +00003686/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3687/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003688SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003690 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3691 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003692 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003693
Chris Lattner1a635d62006-04-14 06:01:58 +00003694 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
Chris Lattner1a635d62006-04-14 06:01:58 +00003696 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003697 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Owen Andersone50ed302009-08-10 22:56:29 +00003699 EVT ResVT = Op.getValueType();
3700 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003701 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3702 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003703 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003704
Chris Lattner1a635d62006-04-14 06:01:58 +00003705 // If the RHS of the comparison is a 0.0, we don't need to do the
3706 // subtraction at all.
3707 if (isFloatingPointZero(RHS))
3708 switch (CC) {
3709 default: break; // SETUO etc aren't handled by fsel.
3710 case ISD::SETULT:
3711 case ISD::SETLT:
3712 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003713 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3716 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003717 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003718 case ISD::SETUGT:
3719 case ISD::SETGT:
3720 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003721 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003722 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3724 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003725 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003728
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003730 switch (CC) {
3731 default: break; // SETUO etc aren't handled by fsel.
3732 case ISD::SETULT:
3733 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003734 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3736 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003737 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003738 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003739 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003740 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3742 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003743 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003744 case ISD::SETUGT:
3745 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003746 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3748 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003749 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003750 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003752 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3754 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003755 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003756 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003757 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003758}
3759
Chris Lattner1f873002007-11-28 18:44:47 +00003760// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003761SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003762 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003763 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 if (Src.getValueType() == MVT::f32)
3766 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003767
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003770 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003772 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003773 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003775 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 case MVT::i64:
3777 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003778 break;
3779 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003780
Chris Lattner1a635d62006-04-14 06:01:58 +00003781 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003783
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003784 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003785 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3786 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003787
3788 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3789 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003791 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003792 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003793 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003794 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003795}
3796
Dan Gohmand858e902010-04-17 15:26:15 +00003797SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3798 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003799 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003800 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003802 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003803
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003805 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3807 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003808 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 return FP;
3811 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003812
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003814 "Unhandled SINT_TO_FP type in custom expander!");
3815 // Since we only generate this in 64-bit mode, we can take advantage of
3816 // 64-bit registers. In particular, sign extend the input value into the
3817 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3818 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003819 MachineFunction &MF = DAG.getMachineFunction();
3820 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003821 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003822 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003823 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003824
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003826 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003827
Chris Lattner1a635d62006-04-14 06:01:58 +00003828 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003829 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003830 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003831 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003832 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3833 SDValue Store =
3834 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3835 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003836 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003837 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003838 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003839
Chris Lattner1a635d62006-04-14 06:01:58 +00003840 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3842 if (Op.getValueType() == MVT::f32)
3843 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003844 return FP;
3845}
3846
Dan Gohmand858e902010-04-17 15:26:15 +00003847SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3848 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003849 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003850 /*
3851 The rounding mode is in bits 30:31 of FPSR, and has the following
3852 settings:
3853 00 Round to nearest
3854 01 Round to 0
3855 10 Round to +inf
3856 11 Round to -inf
3857
3858 FLT_ROUNDS, on the other hand, expects the following:
3859 -1 Undefined
3860 0 Round to 0
3861 1 Round to nearest
3862 2 Round to +inf
3863 3 Round to -inf
3864
3865 To perform the conversion, we do:
3866 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3867 */
3868
3869 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003870 EVT VT = Op.getValueType();
3871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3872 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003873 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003874
3875 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003877 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003878 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003879
3880 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003881 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003883 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003884 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003885
3886 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003888 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003889 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003890 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003891
3892 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003893 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 DAG.getNode(ISD::AND, dl, MVT::i32,
3895 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003896 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 DAG.getNode(ISD::SRL, dl, MVT::i32,
3898 DAG.getNode(ISD::AND, dl, MVT::i32,
3899 DAG.getNode(ISD::XOR, dl, MVT::i32,
3900 CWD, DAG.getConstant(3, MVT::i32)),
3901 DAG.getConstant(3, MVT::i32)),
3902 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003903
Dan Gohman475871a2008-07-27 21:46:04 +00003904 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003906
Duncan Sands83ec4b62008-06-06 12:08:01 +00003907 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003908 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003909}
3910
Dan Gohmand858e902010-04-17 15:26:15 +00003911SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003912 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003913 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003914 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003915 assert(Op.getNumOperands() == 3 &&
3916 VT == Op.getOperand(1).getValueType() &&
3917 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003918
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003919 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003920 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003921 SDValue Lo = Op.getOperand(0);
3922 SDValue Hi = Op.getOperand(1);
3923 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003924 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003925
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003926 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003927 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003928 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3929 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3930 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3931 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003932 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003933 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3934 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3935 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003936 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003937 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003938}
3939
Dan Gohmand858e902010-04-17 15:26:15 +00003940SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003941 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003942 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003943 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003944 assert(Op.getNumOperands() == 3 &&
3945 VT == Op.getOperand(1).getValueType() &&
3946 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Dan Gohman9ed06db2008-03-07 20:36:53 +00003948 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003949 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003950 SDValue Lo = Op.getOperand(0);
3951 SDValue Hi = Op.getOperand(1);
3952 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003953 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003954
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003955 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003956 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003957 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3958 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3959 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3960 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003961 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003962 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3963 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3964 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003965 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003966 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003967}
3968
Dan Gohmand858e902010-04-17 15:26:15 +00003969SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003970 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003971 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003972 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003973 assert(Op.getNumOperands() == 3 &&
3974 VT == Op.getOperand(1).getValueType() &&
3975 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Dan Gohman9ed06db2008-03-07 20:36:53 +00003977 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003978 SDValue Lo = Op.getOperand(0);
3979 SDValue Hi = Op.getOperand(1);
3980 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003981 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Dale Johannesenf5d97892009-02-04 01:48:28 +00003983 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003984 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003985 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3986 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3987 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3988 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003989 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003990 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3991 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3992 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003993 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003994 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003995 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003996}
3997
3998//===----------------------------------------------------------------------===//
3999// Vector related lowering.
4000//
4001
Chris Lattner4a998b92006-04-17 06:00:21 +00004002/// BuildSplatI - Build a canonical splati of Val with an element size of
4003/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004004static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004005 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004006 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004007
Owen Andersone50ed302009-08-10 22:56:29 +00004008 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004010 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004011
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004013
Chris Lattner70fa4932006-12-01 01:45:39 +00004014 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4015 if (Val == -1)
4016 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004017
Owen Andersone50ed302009-08-10 22:56:29 +00004018 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004019
Chris Lattner4a998b92006-04-17 06:00:21 +00004020 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004022 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004023 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004024 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4025 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004026 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004027}
4028
Chris Lattnere7c768e2006-04-18 03:24:30 +00004029/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004030/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004031static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004032 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 EVT DestVT = MVT::Other) {
4034 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004035 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004037}
4038
Chris Lattnere7c768e2006-04-18 03:24:30 +00004039/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4040/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004041static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004042 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 DebugLoc dl, EVT DestVT = MVT::Other) {
4044 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004045 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004047}
4048
4049
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004050/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4051/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004052static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004053 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004054 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004055 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4056 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004057
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004059 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004062 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004063}
4064
Chris Lattnerf1b47082006-04-14 05:19:18 +00004065// If this is a case we can't handle, return null and let the default
4066// expansion code take care of it. If we CAN select this case, and if it
4067// selects to a single instruction, return Op. Otherwise, if we can codegen
4068// this case more efficiently than a constant pool load, lower it to the
4069// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004070SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4071 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004072 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004073 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4074 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004075
Bob Wilson24e338e2009-03-02 23:24:16 +00004076 // Check if this is a splat of a constant value.
4077 APInt APSplatBits, APSplatUndef;
4078 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004079 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004081 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004083
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 unsigned SplatBits = APSplatBits.getZExtValue();
4085 unsigned SplatUndef = APSplatUndef.getZExtValue();
4086 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Bob Wilsonf2950b02009-03-03 19:26:27 +00004088 // First, handle single instruction cases.
4089
4090 // All zeros?
4091 if (SplatBits == 0) {
4092 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4094 SDValue Z = DAG.getConstant(0, MVT::i32);
4095 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004096 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004097 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004098 return Op;
4099 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004100
Bob Wilsonf2950b02009-03-03 19:26:27 +00004101 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4102 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4103 (32-SplatBitSize));
4104 if (SextVal >= -16 && SextVal <= 15)
4105 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004106
4107
Bob Wilsonf2950b02009-03-03 19:26:27 +00004108 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Bob Wilsonf2950b02009-03-03 19:26:27 +00004110 // If this value is in the range [-32,30] and is even, use:
4111 // tmp = VSPLTI[bhw], result = add tmp, tmp
4112 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004114 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004115 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004116 }
4117
4118 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4119 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4120 // for fneg/fabs.
4121 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4122 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004124
4125 // Make the VSLW intrinsic, computing 0x8000_0000.
4126 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4127 OnesV, DAG, dl);
4128
4129 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004131 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004132 }
4133
4134 // Check to see if this is a wide variety of vsplti*, binop self cases.
4135 static const signed char SplatCsts[] = {
4136 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4137 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4138 };
4139
4140 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4141 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4142 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4143 int i = SplatCsts[idx];
4144
4145 // Figure out what shift amount will be used by altivec if shifted by i in
4146 // this splat size.
4147 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4148
4149 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004150 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004152 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4153 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4154 Intrinsic::ppc_altivec_vslw
4155 };
4156 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004157 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Bob Wilsonf2950b02009-03-03 19:26:27 +00004160 // vsplti + srl self.
4161 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004163 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4164 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4165 Intrinsic::ppc_altivec_vsrw
4166 };
4167 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004168 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004169 }
4170
Bob Wilsonf2950b02009-03-03 19:26:27 +00004171 // vsplti + sra self.
4172 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004174 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4175 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4176 Intrinsic::ppc_altivec_vsraw
4177 };
4178 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004179 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Bob Wilsonf2950b02009-03-03 19:26:27 +00004182 // vsplti + rol self.
4183 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4184 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004186 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4187 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4188 Intrinsic::ppc_altivec_vrlw
4189 };
4190 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004191 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Bob Wilsonf2950b02009-03-03 19:26:27 +00004194 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004195 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004197 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004198 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004199 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004200 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004202 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004203 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004204 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004205 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004207 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4208 }
4209 }
4210
4211 // Three instruction sequences.
4212
4213 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4214 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4216 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004217 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004219 }
4220 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4221 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4223 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004224 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004225 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004227
Dan Gohman475871a2008-07-27 21:46:04 +00004228 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004229}
4230
Chris Lattner59138102006-04-17 05:28:54 +00004231/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4232/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004233static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004234 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004235 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004236 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004237 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004238 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004239
Chris Lattner59138102006-04-17 05:28:54 +00004240 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004241 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004242 OP_VMRGHW,
4243 OP_VMRGLW,
4244 OP_VSPLTISW0,
4245 OP_VSPLTISW1,
4246 OP_VSPLTISW2,
4247 OP_VSPLTISW3,
4248 OP_VSLDOI4,
4249 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004250 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004251 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004252
Chris Lattner59138102006-04-17 05:28:54 +00004253 if (OpNum == OP_COPY) {
4254 if (LHSID == (1*9+2)*9+3) return LHS;
4255 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4256 return RHS;
4257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004258
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004260 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4261 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004264 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004265 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004266 case OP_VMRGHW:
4267 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4268 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4269 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4270 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4271 break;
4272 case OP_VMRGLW:
4273 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4274 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4275 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4276 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4277 break;
4278 case OP_VSPLTISW0:
4279 for (unsigned i = 0; i != 16; ++i)
4280 ShufIdxs[i] = (i&3)+0;
4281 break;
4282 case OP_VSPLTISW1:
4283 for (unsigned i = 0; i != 16; ++i)
4284 ShufIdxs[i] = (i&3)+4;
4285 break;
4286 case OP_VSPLTISW2:
4287 for (unsigned i = 0; i != 16; ++i)
4288 ShufIdxs[i] = (i&3)+8;
4289 break;
4290 case OP_VSPLTISW3:
4291 for (unsigned i = 0; i != 16; ++i)
4292 ShufIdxs[i] = (i&3)+12;
4293 break;
4294 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004295 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004296 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004297 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004298 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004299 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004300 }
Owen Andersone50ed302009-08-10 22:56:29 +00004301 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004302 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4303 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004305 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004306}
4307
Chris Lattnerf1b47082006-04-14 05:19:18 +00004308/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4309/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4310/// return the code it can be lowered into. Worst case, it can always be
4311/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004312SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004313 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004314 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue V1 = Op.getOperand(0);
4316 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004318 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004319
Chris Lattnerf1b47082006-04-14 05:19:18 +00004320 // Cases that are handled by instructions that take permute immediates
4321 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4322 // selected by the instruction selector.
4323 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4325 PPC::isSplatShuffleMask(SVOp, 2) ||
4326 PPC::isSplatShuffleMask(SVOp, 4) ||
4327 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4328 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4329 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4330 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4331 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4332 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4333 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4334 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4335 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004336 return Op;
4337 }
4338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Chris Lattnerf1b47082006-04-14 05:19:18 +00004340 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4341 // and produce a fixed permutation. If any of these match, do not lower to
4342 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4344 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4345 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4346 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4347 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4348 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4349 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4350 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4351 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004352 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattner59138102006-04-17 05:28:54 +00004354 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4355 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004356 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004357
Chris Lattner59138102006-04-17 05:28:54 +00004358 unsigned PFIndexes[4];
4359 bool isFourElementShuffle = true;
4360 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4361 unsigned EltNo = 8; // Start out undef.
4362 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004364 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004365
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004367 if ((ByteSource & 3) != j) {
4368 isFourElementShuffle = false;
4369 break;
4370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004371
Chris Lattner59138102006-04-17 05:28:54 +00004372 if (EltNo == 8) {
4373 EltNo = ByteSource/4;
4374 } else if (EltNo != ByteSource/4) {
4375 isFourElementShuffle = false;
4376 break;
4377 }
4378 }
4379 PFIndexes[i] = EltNo;
4380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004381
4382 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004383 // perfect shuffle vector to determine if it is cost effective to do this as
4384 // discrete instructions, or whether we should use a vperm.
4385 if (isFourElementShuffle) {
4386 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004387 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004388 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004389
Chris Lattner59138102006-04-17 05:28:54 +00004390 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4391 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
Chris Lattner59138102006-04-17 05:28:54 +00004393 // Determining when to avoid vperm is tricky. Many things affect the cost
4394 // of vperm, particularly how many times the perm mask needs to be computed.
4395 // For example, if the perm mask can be hoisted out of a loop or is already
4396 // used (perhaps because there are multiple permutes with the same shuffle
4397 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4398 // the loop requires an extra register.
4399 //
4400 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004401 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004402 // available, if this block is within a loop, we should avoid using vperm
4403 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004404 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004405 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004406 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004407
Chris Lattnerf1b47082006-04-14 05:19:18 +00004408 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4409 // vector that will get spilled to the constant pool.
4410 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Chris Lattnerf1b47082006-04-14 05:19:18 +00004412 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4413 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004414 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004415 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004416
Dan Gohman475871a2008-07-27 21:46:04 +00004417 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4419 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Chris Lattnerf1b47082006-04-14 05:19:18 +00004421 for (unsigned j = 0; j != BytesPerElement; ++j)
4422 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004425
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004427 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004428 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004429}
4430
Chris Lattner90564f22006-04-18 17:59:36 +00004431/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4432/// altivec comparison. If it is, return true and fill in Opc/isDot with
4433/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004434static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004435 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004436 unsigned IntrinsicID =
4437 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004438 CompareOpc = -1;
4439 isDot = false;
4440 switch (IntrinsicID) {
4441 default: return false;
4442 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4444 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4445 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4446 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4447 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4448 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4449 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4450 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4451 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4452 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4453 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4454 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4455 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004456
Chris Lattner1a635d62006-04-14 06:01:58 +00004457 // Normal Comparisons.
4458 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4459 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4460 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4461 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4462 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4463 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4464 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4465 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4466 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4467 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4468 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4469 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4470 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4471 }
Chris Lattner90564f22006-04-18 17:59:36 +00004472 return true;
4473}
4474
4475/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4476/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004477SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004478 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004479 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4480 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004481 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004482 int CompareOpc;
4483 bool isDot;
4484 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004485 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004486
Chris Lattner90564f22006-04-18 17:59:36 +00004487 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004489 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004490 Op.getOperand(1), Op.getOperand(2),
4491 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
Chris Lattner1a635d62006-04-14 06:01:58 +00004495 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004496 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004497 Op.getOperand(2), // LHS
4498 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004500 };
Owen Andersone50ed302009-08-10 22:56:29 +00004501 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004502 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004503 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004504 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004505
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 // Now that we have the comparison, emit a copy from the CR to a GPR.
4507 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4509 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004510 CompNode.getValue(1));
4511
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 // Unpack the result based on how the target uses it.
4513 unsigned BitNo; // Bit # of CR6.
4514 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004515 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 default: // Can't happen, don't crash on invalid number though.
4517 case 0: // Return the value of the EQ bit of CR6.
4518 BitNo = 0; InvertBit = false;
4519 break;
4520 case 1: // Return the inverted value of the EQ bit of CR6.
4521 BitNo = 0; InvertBit = true;
4522 break;
4523 case 2: // Return the value of the LT bit of CR6.
4524 BitNo = 2; InvertBit = false;
4525 break;
4526 case 3: // Return the inverted value of the LT bit of CR6.
4527 BitNo = 2; InvertBit = true;
4528 break;
4529 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Chris Lattner1a635d62006-04-14 06:01:58 +00004531 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4533 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004534 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4536 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004537
Chris Lattner1a635d62006-04-14 06:01:58 +00004538 // If we are supposed to, toggle the bit.
4539 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4541 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004542 return Flags;
4543}
4544
Scott Michelfdc40a02009-02-17 22:15:04 +00004545SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004546 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004547 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004548 // Create a stack slot that is 16-byte aligned.
4549 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004550 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004551 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004552 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004553
Chris Lattner1a635d62006-04-14 06:01:58 +00004554 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004555 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004556 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004557 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004558 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004559 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004560 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004561}
4562
Dan Gohmand858e902010-04-17 15:26:15 +00004563SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004564 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004566 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4569 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Dan Gohman475871a2008-07-27 21:46:04 +00004571 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004572 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004574 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004575 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4576 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4577 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004579 // Low parts multiplied together, generating 32-bit results (we ignore the
4580 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004581 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004583
Dan Gohman475871a2008-07-27 21:46:04 +00004584 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004586 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004587 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004588 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4590 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004591 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004592
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004594
Chris Lattnercea2aa72006-04-18 04:28:57 +00004595 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004596 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004598 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004599
Chris Lattner19a81522006-04-18 03:57:35 +00004600 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004601 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004603 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Chris Lattner19a81522006-04-18 03:57:35 +00004605 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004608 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004609
Chris Lattner19a81522006-04-18 03:57:35 +00004610 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004612 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 Ops[i*2 ] = 2*i+1;
4614 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004615 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004617 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004618 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004619 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004620}
4621
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004622/// LowerOperation - Provide custom lowering hooks for some operations.
4623///
Dan Gohmand858e902010-04-17 15:26:15 +00004624SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004625 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004626 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004627 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004628 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004629 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004630 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004631 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004632 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004633 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4634 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004635 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004636 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004637
4638 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004639 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004640
Jim Laskeyefc7e522006-12-04 22:04:42 +00004641 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004642 case ISD::DYNAMIC_STACKALLOC:
4643 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004644
Chris Lattner1a635d62006-04-14 06:01:58 +00004645 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004646 case ISD::FP_TO_UINT:
4647 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004648 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004649 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004650 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004651
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004653 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4654 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4655 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004656
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 // Vector-related lowering.
4658 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4659 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4660 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4661 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004662 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004663
Chris Lattner3fc027d2007-12-08 06:59:59 +00004664 // Frame & Return address.
4665 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004666 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004667 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004668}
4669
Duncan Sands1607f052008-12-01 11:39:25 +00004670void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4671 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004672 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004673 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004674 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004675 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004676 default:
Craig Topperbc219812012-02-07 02:50:20 +00004677 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004678 case ISD::VAARG: {
4679 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4680 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4681 return;
4682
4683 EVT VT = N->getValueType(0);
4684
4685 if (VT == MVT::i64) {
4686 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4687
4688 Results.push_back(NewNode);
4689 Results.push_back(NewNode.getValue(1));
4690 }
4691 return;
4692 }
Duncan Sands1607f052008-12-01 11:39:25 +00004693 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 assert(N->getValueType(0) == MVT::ppcf128);
4695 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004696 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004698 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004699 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004701 DAG.getIntPtrConstant(1));
4702
4703 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4704 // of the long double, and puts FPSCR back the way it was. We do not
4705 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004706 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004707 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4708
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004710 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004711 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004712 MFFSreg = Result.getValue(0);
4713 InFlag = Result.getValue(1);
4714
4715 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004716 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004718 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004719 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004720 InFlag = Result.getValue(0);
4721
4722 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004723 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004725 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004726 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004727 InFlag = Result.getValue(0);
4728
4729 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004731 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004732 Ops[0] = Lo;
4733 Ops[1] = Hi;
4734 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004735 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004736 FPreg = Result.getValue(0);
4737 InFlag = Result.getValue(1);
4738
4739 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 NodeTys.push_back(MVT::f64);
4741 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004742 Ops[1] = MFFSreg;
4743 Ops[2] = FPreg;
4744 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004745 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004746 FPreg = Result.getValue(0);
4747
4748 // We know the low half is about to be thrown away, so just use something
4749 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004751 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004752 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004753 }
Duncan Sands1607f052008-12-01 11:39:25 +00004754 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004755 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004756 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004757 }
4758}
4759
4760
Chris Lattner1a635d62006-04-14 06:01:58 +00004761//===----------------------------------------------------------------------===//
4762// Other Lowering Code
4763//===----------------------------------------------------------------------===//
4764
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004765MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004766PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004767 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004768 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004769 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4770
4771 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4772 MachineFunction *F = BB->getParent();
4773 MachineFunction::iterator It = BB;
4774 ++It;
4775
4776 unsigned dest = MI->getOperand(0).getReg();
4777 unsigned ptrA = MI->getOperand(1).getReg();
4778 unsigned ptrB = MI->getOperand(2).getReg();
4779 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004780 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781
4782 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4783 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4784 F->insert(It, loopMBB);
4785 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004786 exitMBB->splice(exitMBB->begin(), BB,
4787 llvm::next(MachineBasicBlock::iterator(MI)),
4788 BB->end());
4789 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790
4791 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004792 unsigned TmpReg = (!BinOpcode) ? incr :
4793 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004794 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4795 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004796
4797 // thisMBB:
4798 // ...
4799 // fallthrough --> loopMBB
4800 BB->addSuccessor(loopMBB);
4801
4802 // loopMBB:
4803 // l[wd]arx dest, ptr
4804 // add r0, dest, incr
4805 // st[wd]cx. r0, ptr
4806 // bne- loopMBB
4807 // fallthrough --> exitMBB
4808 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004809 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004810 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004811 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4813 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004814 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004816 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004817 BB->addSuccessor(loopMBB);
4818 BB->addSuccessor(exitMBB);
4819
4820 // exitMBB:
4821 // ...
4822 BB = exitMBB;
4823 return BB;
4824}
4825
4826MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004827PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004828 MachineBasicBlock *BB,
4829 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004830 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004831 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4833 // In 64 bit mode we have to use 64 bits for addresses, even though the
4834 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4835 // registers without caring whether they're 32 or 64, but here we're
4836 // doing actual arithmetic on the addresses.
4837 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004838 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004839
4840 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4841 MachineFunction *F = BB->getParent();
4842 MachineFunction::iterator It = BB;
4843 ++It;
4844
4845 unsigned dest = MI->getOperand(0).getReg();
4846 unsigned ptrA = MI->getOperand(1).getReg();
4847 unsigned ptrB = MI->getOperand(2).getReg();
4848 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004850
4851 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4852 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4853 F->insert(It, loopMBB);
4854 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004855 exitMBB->splice(exitMBB->begin(), BB,
4856 llvm::next(MachineBasicBlock::iterator(MI)),
4857 BB->end());
4858 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004859
4860 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004861 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004862 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4863 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004864 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4865 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4866 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4867 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4868 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4869 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4870 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4871 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4872 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4873 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004874 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004875 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004876 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004877
4878 // thisMBB:
4879 // ...
4880 // fallthrough --> loopMBB
4881 BB->addSuccessor(loopMBB);
4882
4883 // The 4-byte load must be aligned, while a char or short may be
4884 // anywhere in the word. Hence all this nasty bookkeeping code.
4885 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4886 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004887 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004888 // rlwinm ptr, ptr1, 0, 0, 29
4889 // slw incr2, incr, shift
4890 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4891 // slw mask, mask2, shift
4892 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004893 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004894 // add tmp, tmpDest, incr2
4895 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004896 // and tmp3, tmp, mask
4897 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004898 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004899 // bne- loopMBB
4900 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004901 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004902 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004903 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004905 .addReg(ptrA).addReg(ptrB);
4906 } else {
4907 Ptr1Reg = ptrB;
4908 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004909 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004910 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004911 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004912 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4913 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004914 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004915 .addReg(Ptr1Reg).addImm(0).addImm(61);
4916 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004917 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004918 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004919 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 .addReg(incr).addReg(ShiftReg);
4921 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004922 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004923 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004924 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4925 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004926 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004927 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004928 .addReg(Mask2Reg).addReg(ShiftReg);
4929
4930 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004931 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004932 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004933 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004934 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004935 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004936 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004937 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004938 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004939 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004940 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004941 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004942 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004943 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004944 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004945 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004946 BB->addSuccessor(loopMBB);
4947 BB->addSuccessor(exitMBB);
4948
4949 // exitMBB:
4950 // ...
4951 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004952 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4953 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004954 return BB;
4955}
4956
4957MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004958PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004959 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004960 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004961
4962 // To "insert" these instructions we actually have to insert their
4963 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004964 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004965 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004966 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004967
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004968 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004969
Hal Finkel009f7af2012-06-22 23:10:08 +00004970 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4971 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4972 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4973 PPC::ISEL8 : PPC::ISEL;
4974 unsigned SelectPred = MI->getOperand(4).getImm();
4975 DebugLoc dl = MI->getDebugLoc();
4976
4977 // The SelectPred is ((BI << 5) | BO) for a BCC
4978 unsigned BO = SelectPred & 0xF;
4979 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4980
4981 unsigned TrueOpNo, FalseOpNo;
4982 if (BO == 12) {
4983 TrueOpNo = 2;
4984 FalseOpNo = 3;
4985 } else {
4986 TrueOpNo = 3;
4987 FalseOpNo = 2;
4988 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4989 }
4990
4991 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4992 .addReg(MI->getOperand(TrueOpNo).getReg())
4993 .addReg(MI->getOperand(FalseOpNo).getReg())
4994 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4995 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4996 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4997 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4998 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4999 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5000
Evan Cheng53301922008-07-12 02:23:19 +00005001
5002 // The incoming instruction knows the destination vreg to set, the
5003 // condition code register to branch on, the true/false values to
5004 // select between, and a branch opcode to use.
5005
5006 // thisMBB:
5007 // ...
5008 // TrueVal = ...
5009 // cmpTY ccX, r1, r2
5010 // bCC copy1MBB
5011 // fallthrough --> copy0MBB
5012 MachineBasicBlock *thisMBB = BB;
5013 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5014 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5015 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005017 F->insert(It, copy0MBB);
5018 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005019
5020 // Transfer the remainder of BB and its successor edges to sinkMBB.
5021 sinkMBB->splice(sinkMBB->begin(), BB,
5022 llvm::next(MachineBasicBlock::iterator(MI)),
5023 BB->end());
5024 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5025
Evan Cheng53301922008-07-12 02:23:19 +00005026 // Next, add the true and fallthrough blocks as its successors.
5027 BB->addSuccessor(copy0MBB);
5028 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005029
Dan Gohman14152b42010-07-06 20:24:04 +00005030 BuildMI(BB, dl, TII->get(PPC::BCC))
5031 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5032
Evan Cheng53301922008-07-12 02:23:19 +00005033 // copy0MBB:
5034 // %FalseValue = ...
5035 // # fallthrough to sinkMBB
5036 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005037
Evan Cheng53301922008-07-12 02:23:19 +00005038 // Update machine-CFG edges
5039 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
Evan Cheng53301922008-07-12 02:23:19 +00005041 // sinkMBB:
5042 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5043 // ...
5044 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005045 BuildMI(*BB, BB->begin(), dl,
5046 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005047 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5048 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5049 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005050 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5051 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5052 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5053 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005054 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5055 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5056 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5057 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005058
5059 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5060 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5061 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5062 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005063 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5064 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5066 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005067
5068 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5069 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5070 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5071 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005072 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5073 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5075 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005076
5077 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5078 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5079 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5080 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005081 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5082 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5083 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5084 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005085
5086 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005087 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005088 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005089 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005090 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005091 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005093 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005094
5095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5096 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5098 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5100 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5102 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005103
Dale Johannesen0e55f062008-08-29 18:29:46 +00005104 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5105 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5106 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5107 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5108 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5109 BB = EmitAtomicBinary(MI, BB, false, 0);
5110 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5111 BB = EmitAtomicBinary(MI, BB, true, 0);
5112
Evan Cheng53301922008-07-12 02:23:19 +00005113 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5114 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5115 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5116
5117 unsigned dest = MI->getOperand(0).getReg();
5118 unsigned ptrA = MI->getOperand(1).getReg();
5119 unsigned ptrB = MI->getOperand(2).getReg();
5120 unsigned oldval = MI->getOperand(3).getReg();
5121 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005122 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005123
Dale Johannesen65e39732008-08-25 18:53:26 +00005124 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5125 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5126 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005127 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005128 F->insert(It, loop1MBB);
5129 F->insert(It, loop2MBB);
5130 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005131 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005132 exitMBB->splice(exitMBB->begin(), BB,
5133 llvm::next(MachineBasicBlock::iterator(MI)),
5134 BB->end());
5135 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005136
5137 // thisMBB:
5138 // ...
5139 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005140 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005141
Dale Johannesen65e39732008-08-25 18:53:26 +00005142 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005143 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005144 // cmp[wd] dest, oldval
5145 // bne- midMBB
5146 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005147 // st[wd]cx. newval, ptr
5148 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005149 // b exitBB
5150 // midMBB:
5151 // st[wd]cx. dest, ptr
5152 // exitBB:
5153 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005154 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005155 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005156 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005157 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005158 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005159 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5160 BB->addSuccessor(loop2MBB);
5161 BB->addSuccessor(midMBB);
5162
5163 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005164 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005165 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005166 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005167 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005168 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005169 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005170 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Dale Johannesen65e39732008-08-25 18:53:26 +00005172 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005174 .addReg(dest).addReg(ptrA).addReg(ptrB);
5175 BB->addSuccessor(exitMBB);
5176
Evan Cheng53301922008-07-12 02:23:19 +00005177 // exitMBB:
5178 // ...
5179 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5181 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5182 // We must use 64-bit registers for addresses when targeting 64-bit,
5183 // since we're actually doing arithmetic on them. Other registers
5184 // can be 32-bit.
5185 bool is64bit = PPCSubTarget.isPPC64();
5186 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5187
5188 unsigned dest = MI->getOperand(0).getReg();
5189 unsigned ptrA = MI->getOperand(1).getReg();
5190 unsigned ptrB = MI->getOperand(2).getReg();
5191 unsigned oldval = MI->getOperand(3).getReg();
5192 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005193 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005194
5195 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5196 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5197 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5198 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5199 F->insert(It, loop1MBB);
5200 F->insert(It, loop2MBB);
5201 F->insert(It, midMBB);
5202 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005203 exitMBB->splice(exitMBB->begin(), BB,
5204 llvm::next(MachineBasicBlock::iterator(MI)),
5205 BB->end());
5206 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207
5208 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005209 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005210 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5211 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005212 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5213 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5214 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5215 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5216 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5217 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5218 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5219 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5220 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5221 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5222 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5223 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5224 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5225 unsigned Ptr1Reg;
5226 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005227 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005228 // thisMBB:
5229 // ...
5230 // fallthrough --> loopMBB
5231 BB->addSuccessor(loop1MBB);
5232
5233 // The 4-byte load must be aligned, while a char or short may be
5234 // anywhere in the word. Hence all this nasty bookkeeping code.
5235 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5236 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005237 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005238 // rlwinm ptr, ptr1, 0, 0, 29
5239 // slw newval2, newval, shift
5240 // slw oldval2, oldval,shift
5241 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5242 // slw mask, mask2, shift
5243 // and newval3, newval2, mask
5244 // and oldval3, oldval2, mask
5245 // loop1MBB:
5246 // lwarx tmpDest, ptr
5247 // and tmp, tmpDest, mask
5248 // cmpw tmp, oldval3
5249 // bne- midMBB
5250 // loop2MBB:
5251 // andc tmp2, tmpDest, mask
5252 // or tmp4, tmp2, newval3
5253 // stwcx. tmp4, ptr
5254 // bne- loop1MBB
5255 // b exitBB
5256 // midMBB:
5257 // stwcx. tmpDest, ptr
5258 // exitBB:
5259 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005260 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005261 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005262 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005263 .addReg(ptrA).addReg(ptrB);
5264 } else {
5265 Ptr1Reg = ptrB;
5266 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005267 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005268 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005269 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005270 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5271 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005272 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005273 .addReg(Ptr1Reg).addImm(0).addImm(61);
5274 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005275 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005276 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005277 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005278 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005279 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005280 .addReg(oldval).addReg(ShiftReg);
5281 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005282 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005283 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005284 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5285 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5286 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005287 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005288 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005289 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005290 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005291 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005292 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005293 .addReg(OldVal2Reg).addReg(MaskReg);
5294
5295 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005296 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005297 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005298 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5299 .addReg(TmpDestReg).addReg(MaskReg);
5300 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005301 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005302 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005303 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5304 BB->addSuccessor(loop2MBB);
5305 BB->addSuccessor(midMBB);
5306
5307 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005308 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5309 .addReg(TmpDestReg).addReg(MaskReg);
5310 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5311 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5312 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005313 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005314 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005315 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005316 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005317 BB->addSuccessor(loop1MBB);
5318 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005320 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005321 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005322 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005323 BB->addSuccessor(exitMBB);
5324
5325 // exitMBB:
5326 // ...
5327 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005328 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5329 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005330 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005331 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005332 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005333
Dan Gohman14152b42010-07-06 20:24:04 +00005334 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005335 return BB;
5336}
5337
Chris Lattner1a635d62006-04-14 06:01:58 +00005338//===----------------------------------------------------------------------===//
5339// Target Optimization Hooks
5340//===----------------------------------------------------------------------===//
5341
Duncan Sands25cf2272008-11-24 14:53:14 +00005342SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5343 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005344 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005345 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005346 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005347 switch (N->getOpcode()) {
5348 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005349 case PPCISD::SHL:
5350 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005351 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005352 return N->getOperand(0);
5353 }
5354 break;
5355 case PPCISD::SRL:
5356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005357 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005358 return N->getOperand(0);
5359 }
5360 break;
5361 case PPCISD::SRA:
5362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005363 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005364 C->isAllOnesValue()) // -1 >>s V -> -1.
5365 return N->getOperand(0);
5366 }
5367 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005369 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005370 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005371 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5372 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5373 // We allow the src/dst to be either f32/f64, but the intermediate
5374 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 if (N->getOperand(0).getValueType() == MVT::i64 &&
5376 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005377 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 if (Val.getValueType() == MVT::f32) {
5379 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005380 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Owen Anderson825b72b2009-08-11 20:47:22 +00005383 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005384 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005386 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 if (N->getValueType(0) == MVT::f32) {
5388 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005389 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005390 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005391 }
5392 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005394 // If the intermediate type is i32, we can avoid the load/store here
5395 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005396 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005397 }
5398 }
5399 break;
Chris Lattner51269842006-03-01 05:50:56 +00005400 case ISD::STORE:
5401 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5402 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005403 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005404 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 N->getOperand(1).getValueType() == MVT::i32 &&
5406 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005407 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 if (Val.getValueType() == MVT::f32) {
5409 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005410 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005411 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005413 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005414
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005416 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005417 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005418 return Val;
5419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Chris Lattnerd9989382006-07-10 20:56:58 +00005421 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005422 if (cast<StoreSDNode>(N)->isUnindexed() &&
5423 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005424 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 (N->getOperand(1).getValueType() == MVT::i32 ||
5426 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005428 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 if (BSwapOp.getValueType() == MVT::i16)
5430 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005431
Dan Gohmanc76909a2009-09-25 20:36:54 +00005432 SDValue Ops[] = {
5433 N->getOperand(0), BSwapOp, N->getOperand(2),
5434 DAG.getValueType(N->getOperand(1).getValueType())
5435 };
5436 return
5437 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5438 Ops, array_lengthof(Ops),
5439 cast<StoreSDNode>(N)->getMemoryVT(),
5440 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005441 }
5442 break;
5443 case ISD::BSWAP:
5444 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005445 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005446 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005448 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005449 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005450 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005451 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005452 LD->getChain(), // Chain
5453 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005454 DAG.getValueType(N->getValueType(0)) // VT
5455 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005456 SDValue BSLoad =
5457 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5458 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5459 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005460
Scott Michelfdc40a02009-02-17 22:15:04 +00005461 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005462 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 if (N->getValueType(0) == MVT::i16)
5464 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005465
Chris Lattnerd9989382006-07-10 20:56:58 +00005466 // First, combine the bswap away. This makes the value produced by the
5467 // load dead.
5468 DCI.CombineTo(N, ResVal);
5469
5470 // Next, combine the load away, we give it a bogus result value but a real
5471 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005472 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Chris Lattnerd9989382006-07-10 20:56:58 +00005474 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005475 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005477
Chris Lattner51269842006-03-01 05:50:56 +00005478 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005479 case PPCISD::VCMP: {
5480 // If a VCMPo node already exists with exactly the same operands as this
5481 // node, use its result instead of this node (VCMPo computes both a CR6 and
5482 // a normal output).
5483 //
5484 if (!N->getOperand(0).hasOneUse() &&
5485 !N->getOperand(1).hasOneUse() &&
5486 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner4468c222006-03-31 06:02:07 +00005488 // Scan all of the users of the LHS, looking for VCMPo's that match.
5489 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Gabor Greifba36cb52008-08-28 21:40:38 +00005491 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005492 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5493 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005494 if (UI->getOpcode() == PPCISD::VCMPo &&
5495 UI->getOperand(1) == N->getOperand(1) &&
5496 UI->getOperand(2) == N->getOperand(2) &&
5497 UI->getOperand(0) == N->getOperand(0)) {
5498 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005499 break;
5500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattner00901202006-04-18 18:28:22 +00005502 // If there is no VCMPo node, or if the flag value has a single use, don't
5503 // transform this.
5504 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5505 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
5507 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005508 // chain, this transformation is more complex. Note that multiple things
5509 // could use the value result, which we should ignore.
5510 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005511 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005512 FlagUser == 0; ++UI) {
5513 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005514 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005515 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005516 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005517 FlagUser = User;
5518 break;
5519 }
5520 }
5521 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005522
Chris Lattner00901202006-04-18 18:28:22 +00005523 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5524 // give up for right now.
5525 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005526 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005527 }
5528 break;
5529 }
Chris Lattner90564f22006-04-18 17:59:36 +00005530 case ISD::BR_CC: {
5531 // If this is a branch on an altivec predicate comparison, lower this so
5532 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5533 // lowering is done pre-legalize, because the legalizer lowers the predicate
5534 // compare down to code that is difficult to reassemble.
5535 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005536 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005537 int CompareOpc;
5538 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Chris Lattner90564f22006-04-18 17:59:36 +00005540 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5541 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5542 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5543 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005544
Chris Lattner90564f22006-04-18 17:59:36 +00005545 // If this is a comparison against something other than 0/1, then we know
5546 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005547 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005548 if (Val != 0 && Val != 1) {
5549 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5550 return N->getOperand(0);
5551 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005553 N->getOperand(0), N->getOperand(4));
5554 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005555
Chris Lattner90564f22006-04-18 17:59:36 +00005556 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Chris Lattner90564f22006-04-18 17:59:36 +00005558 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005559 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005561 LHS.getOperand(2), // LHS of compare
5562 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005564 };
Chris Lattner90564f22006-04-18 17:59:36 +00005565 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005566 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005567 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005568
Chris Lattner90564f22006-04-18 17:59:36 +00005569 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005570 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005571 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005572 default: // Can't happen, don't crash on invalid number though.
5573 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005574 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005575 break;
5576 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005577 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005578 break;
5579 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005580 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005581 break;
5582 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005583 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005584 break;
5585 }
5586
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5588 DAG.getConstant(CompOpc, MVT::i32),
5589 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005590 N->getOperand(4), CompNode.getValue(1));
5591 }
5592 break;
5593 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005594 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005595
Dan Gohman475871a2008-07-27 21:46:04 +00005596 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005597}
5598
Chris Lattner1a635d62006-04-14 06:01:58 +00005599//===----------------------------------------------------------------------===//
5600// Inline Assembly Support
5601//===----------------------------------------------------------------------===//
5602
Dan Gohman475871a2008-07-27 21:46:04 +00005603void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005604 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005605 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005606 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005607 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005608 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005609 switch (Op.getOpcode()) {
5610 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005611 case PPCISD::LBRX: {
5612 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005613 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005614 KnownZero = 0xFFFF0000;
5615 break;
5616 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005617 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005618 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005619 default: break;
5620 case Intrinsic::ppc_altivec_vcmpbfp_p:
5621 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5622 case Intrinsic::ppc_altivec_vcmpequb_p:
5623 case Intrinsic::ppc_altivec_vcmpequh_p:
5624 case Intrinsic::ppc_altivec_vcmpequw_p:
5625 case Intrinsic::ppc_altivec_vcmpgefp_p:
5626 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5627 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5628 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5629 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5630 case Intrinsic::ppc_altivec_vcmpgtub_p:
5631 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5632 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5633 KnownZero = ~1U; // All bits but the low one are known to be zero.
5634 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005635 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005636 }
5637 }
5638}
5639
5640
Chris Lattner4234f572007-03-25 02:14:49 +00005641/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005642/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005643PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005644PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5645 if (Constraint.size() == 1) {
5646 switch (Constraint[0]) {
5647 default: break;
5648 case 'b':
5649 case 'r':
5650 case 'f':
5651 case 'v':
5652 case 'y':
5653 return C_RegisterClass;
5654 }
5655 }
5656 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005657}
5658
John Thompson44ab89e2010-10-29 17:29:13 +00005659/// Examine constraint type and operand type and determine a weight value.
5660/// This object must already have been set up with the operand type
5661/// and the current alternative constraint selected.
5662TargetLowering::ConstraintWeight
5663PPCTargetLowering::getSingleConstraintMatchWeight(
5664 AsmOperandInfo &info, const char *constraint) const {
5665 ConstraintWeight weight = CW_Invalid;
5666 Value *CallOperandVal = info.CallOperandVal;
5667 // If we don't have a value, we can't do a match,
5668 // but allow it at the lowest weight.
5669 if (CallOperandVal == NULL)
5670 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005671 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005672 // Look at the constraint type.
5673 switch (*constraint) {
5674 default:
5675 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5676 break;
5677 case 'b':
5678 if (type->isIntegerTy())
5679 weight = CW_Register;
5680 break;
5681 case 'f':
5682 if (type->isFloatTy())
5683 weight = CW_Register;
5684 break;
5685 case 'd':
5686 if (type->isDoubleTy())
5687 weight = CW_Register;
5688 break;
5689 case 'v':
5690 if (type->isVectorTy())
5691 weight = CW_Register;
5692 break;
5693 case 'y':
5694 weight = CW_Register;
5695 break;
5696 }
5697 return weight;
5698}
5699
Scott Michelfdc40a02009-02-17 22:15:04 +00005700std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005701PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005702 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005703 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005704 // GCC RS6000 Constraint Letters
5705 switch (Constraint[0]) {
5706 case 'b': // R1-R31
5707 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005709 return std::make_pair(0U, &PPC::G8RCRegClass);
5710 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005711 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005713 return std::make_pair(0U, &PPC::F4RCRegClass);
5714 if (VT == MVT::f64)
5715 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005716 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005717 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005718 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005719 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005720 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005721 }
5722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005723
Chris Lattner331d1bc2006-11-02 01:44:04 +00005724 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005725}
Chris Lattner763317d2006-02-07 00:47:13 +00005726
Chris Lattner331d1bc2006-11-02 01:44:04 +00005727
Chris Lattner48884cd2007-08-25 00:47:38 +00005728/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005729/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005730void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005731 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005732 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005733 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005734 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005735
Eric Christopher100c8332011-06-02 23:16:42 +00005736 // Only support length 1 constraints.
5737 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005738
Eric Christopher100c8332011-06-02 23:16:42 +00005739 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005740 switch (Letter) {
5741 default: break;
5742 case 'I':
5743 case 'J':
5744 case 'K':
5745 case 'L':
5746 case 'M':
5747 case 'N':
5748 case 'O':
5749 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005750 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005751 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005752 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005753 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005754 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005755 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005756 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005757 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005758 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005759 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5760 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005761 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005762 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005763 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005764 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005765 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005766 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005767 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005768 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005769 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005770 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005771 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005772 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005773 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005774 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005775 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005776 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005777 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005778 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005779 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005780 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005781 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005782 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005783 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005784 }
5785 break;
5786 }
5787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005788
Gabor Greifba36cb52008-08-28 21:40:38 +00005789 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005790 Ops.push_back(Result);
5791 return;
5792 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005793
Chris Lattner763317d2006-02-07 00:47:13 +00005794 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005795 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005796}
Evan Chengc4c62572006-03-13 23:20:37 +00005797
Chris Lattnerc9addb72007-03-30 23:15:24 +00005798// isLegalAddressingMode - Return true if the addressing mode represented
5799// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005800bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005801 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005802 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005803
Chris Lattnerc9addb72007-03-30 23:15:24 +00005804 // PPC allows a sign-extended 16-bit immediate field.
5805 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5806 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005807
Chris Lattnerc9addb72007-03-30 23:15:24 +00005808 // No global is ever allowed as a base.
5809 if (AM.BaseGV)
5810 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
5812 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005813 switch (AM.Scale) {
5814 case 0: // "r+i" or just "i", depending on HasBaseReg.
5815 break;
5816 case 1:
5817 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5818 return false;
5819 // Otherwise we have r+r or r+i.
5820 break;
5821 case 2:
5822 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5823 return false;
5824 // Allow 2*r as r+r.
5825 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005826 default:
5827 // No other scales are supported.
5828 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005829 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005830
Chris Lattnerc9addb72007-03-30 23:15:24 +00005831 return true;
5832}
5833
Evan Chengc4c62572006-03-13 23:20:37 +00005834/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005835/// as the offset of the target addressing mode for load / store of the
5836/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005837bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005838 // PPC allows a sign-extended 16-bit immediate field.
5839 return (V > -(1 << 16) && V < (1 << 16)-1);
5840}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005841
Craig Topperc89c7442012-03-27 07:21:54 +00005842bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005843 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005844}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005845
Dan Gohmand858e902010-04-17 15:26:15 +00005846SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5847 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005848 MachineFunction &MF = DAG.getMachineFunction();
5849 MachineFrameInfo *MFI = MF.getFrameInfo();
5850 MFI->setReturnAddressIsTaken(true);
5851
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005852 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005853 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005854
Dale Johannesen08673d22010-05-03 22:59:34 +00005855 // Make sure the function does not optimize away the store of the RA to
5856 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005857 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005858 FuncInfo->setLRStoreRequired();
5859 bool isPPC64 = PPCSubTarget.isPPC64();
5860 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5861
5862 if (Depth > 0) {
5863 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5864 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005865
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005866 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005867 isPPC64? MVT::i64 : MVT::i32);
5868 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5869 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5870 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005871 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005872 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005873
Chris Lattner3fc027d2007-12-08 06:59:59 +00005874 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005875 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005876 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005877 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005878}
5879
Dan Gohmand858e902010-04-17 15:26:15 +00005880SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5881 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005882 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005883 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005884
Owen Andersone50ed302009-08-10 22:56:29 +00005885 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005887
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005888 MachineFunction &MF = DAG.getMachineFunction();
5889 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005890 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005891 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5892 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005893 MFI->getStackSize() &&
5894 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5895 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5896 (is31 ? PPC::R31 : PPC::R1);
5897 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5898 PtrVT);
5899 while (Depth--)
5900 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005901 FrameAddr, MachinePointerInfo(), false, false,
5902 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005903 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005904}
Dan Gohman54aeea32008-10-21 03:41:46 +00005905
5906bool
5907PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5908 // The PowerPC target isn't yet aware of offsets.
5909 return false;
5910}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005911
Evan Cheng42642d02010-04-01 20:10:42 +00005912/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005913/// and store operations as a result of memset, memcpy, and memmove
5914/// lowering. If DstAlign is zero that means it's safe to destination
5915/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5916/// means there isn't a need to check it against alignment requirement,
5917/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005918/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005919/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005920/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5921/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005922/// It returns EVT::Other if the type should be determined using generic
5923/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005924EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5925 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005926 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005927 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005928 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005929 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005931 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005933 }
5934}
Hal Finkel3f31d492012-04-01 19:23:08 +00005935
Hal Finkel070b8db2012-06-22 00:49:52 +00005936/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5937/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5938/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5939/// is expanded to mul + add.
5940bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5941 if (!VT.isSimple())
5942 return false;
5943
5944 switch (VT.getSimpleVT().SimpleTy) {
5945 case MVT::f32:
5946 case MVT::f64:
5947 case MVT::v4f32:
5948 return true;
5949 default:
5950 break;
5951 }
5952
5953 return false;
5954}
5955
Hal Finkel3f31d492012-04-01 19:23:08 +00005956Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005957 if (DisableILPPref)
5958 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005959
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005960 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005961}
5962