blob: ec71d86d09fa637bcbaf5349b3dceb558183e44b [file] [log] [blame]
Chris Lattneraa4c91f2003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickd5422652012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
Andrew Trickd5422652012-02-04 02:56:48 +000017#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickd5422652012-02-04 02:56:48 +000018#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickd5422652012-02-04 02:56:48 +000019#include "llvm/CodeGen/RegAllocRegistry.h"
Stephen Hines36b56882014-04-23 16:57:46 -070020#include "llvm/IR/IRPrintingPasses.h"
21#include "llvm/IR/Verifier.h"
Bob Wilson564fbf62012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickd5422652012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trick74613342012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetSubtargetInfo.h"
29#include "llvm/Transforms/Scalar.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080030#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey13ec7022006-08-01 14:21:23 +000031
Chris Lattneraa4c91f2003-12-28 07:59:53 +000032using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000033
Andrew Trickd5422652012-02-04 02:56:48 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
38static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
39 cl::desc("Disable tail duplication"));
40static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
41 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth9e67db42012-04-16 13:49:17 +000042static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer74a45332013-03-29 17:14:24 +000043 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickd5422652012-02-04 02:56:48 +000044static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
45 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickd5422652012-02-04 02:56:48 +000046static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
47 cl::desc("Disable Stack Slot Coloring"));
48static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
49 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +000050static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
51 cl::desc("Disable Early If-conversion"));
Andrew Trickd5422652012-02-04 02:56:48 +000052static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
53 cl::desc("Disable Machine LICM"));
54static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
55 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trick8dd26252012-02-10 04:10:36 +000056static cl::opt<cl::boolOrDefault>
57OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
58 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trick746f24b2012-02-11 07:11:32 +000059static cl::opt<cl::boolOrDefault>
Stephen Hines36b56882014-04-23 16:57:46 -070060EnableMachineSched("enable-misched",
Andrew Trick8dd26252012-02-10 04:10:36 +000061 cl::desc("Enable the machine instruction scheduling pass."));
Andrew Trickd5422652012-02-04 02:56:48 +000062static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
63 cl::Hidden,
64 cl::desc("Disable Machine LICM"));
65static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
66 cl::desc("Disable Machine Sinking"));
67static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
68 cl::desc("Disable Loop Strength Reduction Pass"));
Stephen Hines36b56882014-04-23 16:57:46 -070069static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
70 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickd5422652012-02-04 02:56:48 +000071static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
72 cl::desc("Disable Codegen Prepare"));
73static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng01b623c2012-02-20 23:28:17 +000074 cl::desc("Disable Copy Propagation pass"));
Stephen Hines37ed9c12014-12-01 14:51:49 -080075static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
76 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Andrew Trickd5422652012-02-04 02:56:48 +000077static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
78 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
79static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
80 cl::desc("Print LLVM IR input to isel pass"));
81static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
82 cl::desc("Dump garbage collector data"));
83static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
84 cl::desc("Verify generated machine code"),
Stephen Hinesdce4a402014-05-29 02:49:00 -070085 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=nullptr));
Bob Wilson6e1b8122012-05-30 00:17:12 +000086static cl::opt<std::string>
87PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
88 cl::desc("Print machine instrs"),
89 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickd5422652012-02-04 02:56:48 +000090
Stephen Hines36b56882014-04-23 16:57:46 -070091// Temporary option to allow experimenting with MachineScheduler as a post-RA
92// scheduler. Targets can "properly" enable this with
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -070093// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
94// wouldn't be part of the standard pass pipeline, and the target would just add
95// a PostRA scheduling pass wherever it wants.
Stephen Hines36b56882014-04-23 16:57:46 -070096static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
97 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
98
Cameron Zwarichd7c7a682013-02-10 06:42:34 +000099// Experimental option to run live interval analysis early.
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +0000100static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
101 cl::desc("Run live interval analysis earlier in the pipeline"));
102
Stephen Hines37ed9c12014-12-01 14:51:49 -0800103static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
104 cl::init(false), cl::Hidden,
105 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
106
Andrew Trick79bf2882012-02-15 03:21:51 +0000107/// Allow standard passes to be disabled by command line options. This supports
108/// simple binary flags that either suppress the pass or do nothing.
109/// i.e. -disable-mypass=false has no effect.
110/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Trick5ed02832013-04-10 01:06:56 +0000111static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
112 bool Override) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000113 if (Override)
Andrew Trick5ed02832013-04-10 01:06:56 +0000114 return IdentifyingPassPtr();
Bob Wilson3fb99a72012-07-02 19:48:37 +0000115 return PassID;
Andrew Trick79bf2882012-02-15 03:21:51 +0000116}
117
118/// Allow Pass selection to be overriden by command line options. This supports
119/// flags with ternary conditions. TargetID is passed through by default. The
120/// pass is suppressed when the option is false. When the option is true, the
121/// StandardID is selected if the target provides no default.
Andrew Trick5ed02832013-04-10 01:06:56 +0000122static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
123 cl::boolOrDefault Override,
124 AnalysisID StandardID) {
Andrew Trick746f24b2012-02-11 07:11:32 +0000125 switch (Override) {
126 case cl::BOU_UNSET:
Andrew Trick79bf2882012-02-15 03:21:51 +0000127 return TargetID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000128 case cl::BOU_TRUE:
Andrew Trick5ed02832013-04-10 01:06:56 +0000129 if (TargetID.isValid())
Andrew Trick79bf2882012-02-15 03:21:51 +0000130 return TargetID;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700131 if (StandardID == nullptr)
Andrew Trick746f24b2012-02-11 07:11:32 +0000132 report_fatal_error("Target cannot enable pass");
Andrew Trick79bf2882012-02-15 03:21:51 +0000133 return StandardID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000134 case cl::BOU_FALSE:
Andrew Trick5ed02832013-04-10 01:06:56 +0000135 return IdentifyingPassPtr();
Andrew Trick746f24b2012-02-11 07:11:32 +0000136 }
137 llvm_unreachable("Invalid command line option state");
138}
139
Andrew Trick79bf2882012-02-15 03:21:51 +0000140/// Allow standard passes to be disabled by the command line, regardless of who
141/// is adding the pass.
142///
143/// StandardID is the pass identified in the standard pass pipeline and provided
144/// to addPass(). It may be a target-specific ID in the case that the target
145/// directly adds its own pass, but in that case we harmlessly fall through.
146///
147/// TargetID is the pass that the target has configured to override StandardID.
148///
149/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
150/// pass to run. This allows multiple options to control a single pass depending
151/// on where in the pipeline that pass is added.
Andrew Trick5ed02832013-04-10 01:06:56 +0000152static IdentifyingPassPtr overridePass(AnalysisID StandardID,
153 IdentifyingPassPtr TargetID) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000154 if (StandardID == &PostRASchedulerID)
155 return applyDisable(TargetID, DisablePostRA);
156
157 if (StandardID == &BranchFolderPassID)
158 return applyDisable(TargetID, DisableBranchFold);
159
160 if (StandardID == &TailDuplicateID)
161 return applyDisable(TargetID, DisableTailDuplicate);
162
163 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
164 return applyDisable(TargetID, DisableEarlyTailDup);
165
166 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer74a45332013-03-29 17:14:24 +0000167 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Trick79bf2882012-02-15 03:21:51 +0000168
169 if (StandardID == &StackSlotColoringID)
170 return applyDisable(TargetID, DisableSSC);
171
172 if (StandardID == &DeadMachineInstructionElimID)
173 return applyDisable(TargetID, DisableMachineDCE);
174
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000175 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +0000176 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000177
Andrew Trick79bf2882012-02-15 03:21:51 +0000178 if (StandardID == &MachineLICMID)
179 return applyDisable(TargetID, DisableMachineLICM);
180
181 if (StandardID == &MachineCSEID)
182 return applyDisable(TargetID, DisableMachineCSE);
183
184 if (StandardID == &MachineSchedulerID)
185 return applyOverride(TargetID, EnableMachineSched, StandardID);
186
187 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
188 return applyDisable(TargetID, DisablePostRAMachineLICM);
189
190 if (StandardID == &MachineSinkingID)
191 return applyDisable(TargetID, DisableMachineSink);
192
193 if (StandardID == &MachineCopyPropagationID)
194 return applyDisable(TargetID, DisableCopyProp);
195
196 return TargetID;
197}
198
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000199//===---------------------------------------------------------------------===//
Andrew Trick74613342012-02-04 02:56:45 +0000200/// TargetPassConfig
201//===---------------------------------------------------------------------===//
202
203INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
204 "Target Pass Configuration", false, false)
205char TargetPassConfig::ID = 0;
206
Andrew Trick79bf2882012-02-15 03:21:51 +0000207// Pseudo Pass IDs.
208char TargetPassConfig::EarlyTailDuplicateID = 0;
209char TargetPassConfig::PostRAMachineLICMID = 0;
210
Andrew Trick5e108ee2012-02-15 03:21:47 +0000211namespace llvm {
212class PassConfigImpl {
213public:
214 // List of passes explicitly substituted by this target. Normally this is
215 // empty, but it is a convenient way to suppress or replace specific passes
216 // that are part of a standard pass pipeline without overridding the entire
217 // pipeline. This mechanism allows target options to inherit a standard pass's
218 // user interface. For example, a target may disable a standard pass by
Bob Wilson3fb99a72012-07-02 19:48:37 +0000219 // default by substituting a pass ID of zero, and the user may still enable
220 // that standard pass with an explicit command line option.
Andrew Trick5ed02832013-04-10 01:06:56 +0000221 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson6e1b8122012-05-30 00:17:12 +0000222
223 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
224 /// is inserted after each instance of the first one.
Andrew Trick5ed02832013-04-10 01:06:56 +0000225 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000226};
227} // namespace llvm
228
Andrew Trick74613342012-02-04 02:56:45 +0000229// Out of line virtual method.
Andrew Trick5e108ee2012-02-15 03:21:47 +0000230TargetPassConfig::~TargetPassConfig() {
231 delete Impl;
232}
Andrew Trick74613342012-02-04 02:56:45 +0000233
Andrew Trick61f1e3d2012-02-08 21:22:48 +0000234// Out of line constructor provides default values for pass options and
235// registers all common codegen passes.
Andrew Trick061efcf2012-02-04 02:56:59 +0000236TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700237 : ImmutablePass(ID), PM(&pm), StartAfter(nullptr), StopAfter(nullptr),
238 Started(true), Stopped(false), TM(tm), Impl(nullptr), Initialized(false),
Andrew Trickffea03f2012-02-08 21:22:39 +0000239 DisableVerify(false),
240 EnableTailMerge(true) {
241
Andrew Trick5e108ee2012-02-15 03:21:47 +0000242 Impl = new PassConfigImpl();
243
Andrew Trick74613342012-02-04 02:56:45 +0000244 // Register all target independent codegen passes to activate their PassIDs,
245 // including this pass itself.
246 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Trick79bf2882012-02-15 03:21:51 +0000247
248 // Substitute Pseudo Pass IDs for real ones.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000249 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
250 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trick79bf2882012-02-15 03:21:51 +0000251
252 // Temporarily disable experimental passes.
Andrew Trickad1cc1d2012-11-13 08:47:29 +0000253 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
Andrew Trickb6ac11c2013-09-26 05:53:35 +0000254 if (!ST.useMachineScheduler())
Andrew Trickad1cc1d2012-11-13 08:47:29 +0000255 disablePass(&MachineSchedulerID);
Andrew Trick74613342012-02-04 02:56:45 +0000256}
257
Bob Wilson6e1b8122012-05-30 00:17:12 +0000258/// Insert InsertedPassID pass after TargetPassID.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000259void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Trick5ed02832013-04-10 01:06:56 +0000260 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramerfdca2212013-04-11 11:57:01 +0000261 assert(((!InsertedPassID.isInstance() &&
262 TargetPassID != InsertedPassID.getID()) ||
263 (InsertedPassID.isInstance() &&
264 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Trick5ed02832013-04-10 01:06:56 +0000265 "Insert a pass after itself!");
266 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000267 Impl->InsertedPasses.push_back(P);
268}
269
Andrew Trick74613342012-02-04 02:56:45 +0000270/// createPassConfig - Create a pass configuration object to be used by
271/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
272///
273/// Targets may override this to extend TargetPassConfig.
Andrew Trick061efcf2012-02-04 02:56:59 +0000274TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
275 return new TargetPassConfig(this, PM);
Andrew Trick74613342012-02-04 02:56:45 +0000276}
277
278TargetPassConfig::TargetPassConfig()
Stephen Hinesdce4a402014-05-29 02:49:00 -0700279 : ImmutablePass(ID), PM(nullptr) {
Andrew Trick74613342012-02-04 02:56:45 +0000280 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
281}
282
Andrew Trickffea03f2012-02-08 21:22:39 +0000283// Helper to verify the analysis is really immutable.
284void TargetPassConfig::setOpt(bool &Opt, bool Val) {
285 assert(!Initialized && "PassConfig is immutable");
286 Opt = Val;
287}
288
Bob Wilson3fb99a72012-07-02 19:48:37 +0000289void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Trick5ed02832013-04-10 01:06:56 +0000290 IdentifyingPassPtr TargetID) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000291 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000292}
Andrew Trick746f24b2012-02-11 07:11:32 +0000293
Andrew Trick5ed02832013-04-10 01:06:56 +0000294IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
295 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trick5e108ee2012-02-15 03:21:47 +0000296 I = Impl->TargetPasses.find(ID);
297 if (I == Impl->TargetPasses.end())
298 return ID;
299 return I->second;
300}
301
Bob Wilson30a507a2012-07-02 19:48:45 +0000302/// Add a pass to the PassManager if that pass is supposed to be run. If the
303/// Started/Stopped flags indicate either that the compilation should start at
304/// a later pass or that it should stop after an earlier pass, then do not add
305/// the pass. Finally, compare the current pass against the StartAfter
306/// and StopAfter options and change the Started/Stopped flags accordingly.
Bob Wilson564fbf62012-07-02 19:48:31 +0000307void TargetPassConfig::addPass(Pass *P) {
Bob Wilson6b2bb152012-07-02 19:48:39 +0000308 assert(!Initialized && "PassConfig is immutable");
309
Chandler Carruth6068c482012-07-02 22:56:41 +0000310 // Cache the Pass ID here in case the pass manager finds this pass is
311 // redundant with ones already scheduled / available, and deletes it.
312 // Fundamentally, once we add the pass to the manager, we no longer own it
313 // and shouldn't reference it.
314 AnalysisID PassID = P->getPassID();
315
Bob Wilson30a507a2012-07-02 19:48:45 +0000316 if (Started && !Stopped)
317 PM->add(P);
Benjamin Kramerf8e16c62013-08-05 11:11:11 +0000318 else
319 delete P;
Chandler Carruth6068c482012-07-02 22:56:41 +0000320 if (StopAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000321 Stopped = true;
Chandler Carruth6068c482012-07-02 22:56:41 +0000322 if (StartAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000323 Started = true;
324 if (Stopped && !Started)
325 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilson564fbf62012-07-02 19:48:31 +0000326}
327
Andrew Trick5e108ee2012-02-15 03:21:47 +0000328/// Add a CodeGen pass at this point in the pipeline after checking for target
329/// and command line overrides.
Andrew Trick5ed02832013-04-10 01:06:56 +0000330///
331/// addPass cannot return a pointer to the pass instance because is internal the
332/// PassManager and the instance we create here may already be freed.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000333AnalysisID TargetPassConfig::addPass(AnalysisID PassID) {
Andrew Trick5ed02832013-04-10 01:06:56 +0000334 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
335 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
336 if (!FinalPtr.isValid())
Stephen Hinesdce4a402014-05-29 02:49:00 -0700337 return nullptr;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000338
Andrew Trick5ed02832013-04-10 01:06:56 +0000339 Pass *P;
340 if (FinalPtr.isInstance())
341 P = FinalPtr.getInstance();
342 else {
343 P = Pass::createPass(FinalPtr.getID());
344 if (!P)
345 llvm_unreachable("Pass ID not registered");
346 }
347 AnalysisID FinalID = P->getPassID();
348 addPass(P); // Ends the lifetime of P.
349
Bob Wilson6e1b8122012-05-30 00:17:12 +0000350 // Add the passes after the pass P if there is any.
Craig Topperf22fd3f2013-07-03 05:11:49 +0000351 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson6e1b8122012-05-30 00:17:12 +0000352 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
353 I != E; ++I) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000354 if ((*I).first == PassID) {
Andrew Trick5ed02832013-04-10 01:06:56 +0000355 assert((*I).second.isValid() && "Illegal Pass ID!");
356 Pass *NP;
357 if ((*I).second.isInstance())
358 NP = (*I).second.getInstance();
359 else {
360 NP = Pass::createPass((*I).second.getID());
361 assert(NP && "Pass ID not registered");
362 }
Bob Wilson564fbf62012-07-02 19:48:31 +0000363 addPass(NP);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000364 }
365 }
Andrew Trick5e108ee2012-02-15 03:21:47 +0000366 return FinalID;
Andrew Trick061efcf2012-02-04 02:56:59 +0000367}
Andrew Trickd5422652012-02-04 02:56:48 +0000368
Bob Wilson564fbf62012-07-02 19:48:31 +0000369void TargetPassConfig::printAndVerify(const char *Banner) {
Andrew Trickd5422652012-02-04 02:56:48 +0000370 if (TM->shouldPrintMachineCode())
Bob Wilson564fbf62012-07-02 19:48:31 +0000371 addPass(createMachineFunctionPrinterPass(dbgs(), Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000372
373 if (VerifyMachineCode)
Bob Wilson564fbf62012-07-02 19:48:31 +0000374 addPass(createMachineVerifierPass(Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000375}
376
Andrew Trick061efcf2012-02-04 02:56:59 +0000377/// Add common target configurable passes that perform LLVM IR to IR transforms
378/// following machine independent optimization.
379void TargetPassConfig::addIRPasses() {
Andrew Trickd5422652012-02-04 02:56:48 +0000380 // Basic AliasAnalysis support.
381 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
382 // BasicAliasAnalysis wins if they disagree. This is intended to help
383 // support "obvious" type-punning idioms.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800384 if (UseCFLAA)
385 addPass(createCFLAliasAnalysisPass());
Bob Wilson564fbf62012-07-02 19:48:31 +0000386 addPass(createTypeBasedAliasAnalysisPass());
Stephen Hines37ed9c12014-12-01 14:51:49 -0800387 addPass(createScopedNoAliasAAPass());
Bob Wilson564fbf62012-07-02 19:48:31 +0000388 addPass(createBasicAliasAnalysisPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000389
390 // Before running any passes, run the verifier to determine if the input
391 // coming from the front-end and/or optimizer is valid.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700392 if (!DisableVerify) {
Bob Wilson564fbf62012-07-02 19:48:31 +0000393 addPass(createVerifierPass());
Stephen Hinesdce4a402014-05-29 02:49:00 -0700394 addPass(createDebugInfoVerifierPass());
395 }
Andrew Trickd5422652012-02-04 02:56:48 +0000396
397 // Run loop strength reduction before anything else.
398 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruthe4ba75f2013-01-07 14:41:08 +0000399 addPass(createLoopStrengthReducePass());
Andrew Trickd5422652012-02-04 02:56:48 +0000400 if (PrintLSR)
Stephen Hines36b56882014-04-23 16:57:46 -0700401 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickd5422652012-02-04 02:56:48 +0000402 }
403
Bob Wilson564fbf62012-07-02 19:48:31 +0000404 addPass(createGCLoweringPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000405
406 // Make sure that no unreachable blocks are instruction selected.
Bob Wilson564fbf62012-07-02 19:48:31 +0000407 addPass(createUnreachableBlockEliminationPass());
Stephen Hines36b56882014-04-23 16:57:46 -0700408
409 // Prepare expensive constants for SelectionDAG.
410 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
411 addPass(createConstantHoistingPass());
Stephen Hines37ed9c12014-12-01 14:51:49 -0800412
413 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
414 addPass(createPartiallyInlineLibCallsPass());
Bob Wilson564fbf62012-07-02 19:48:31 +0000415}
416
417/// Turn exception handling constructs into something the code generators can
418/// handle.
419void TargetPassConfig::addPassesToHandleExceptions() {
420 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
421 case ExceptionHandling::SjLj:
422 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
423 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
424 // catch info can get misplaced when a selector ends up more than one block
425 // removed from the parent invoke(s). This could happen when a landing
426 // pad is shared by multiple invokes and is also a target of a normal
427 // edge from elsewhere.
Bill Wendlingea442812013-06-19 20:51:24 +0000428 addPass(createSjLjEHPreparePass(TM));
Bob Wilson564fbf62012-07-02 19:48:31 +0000429 // FALLTHROUGH
430 case ExceptionHandling::DwarfCFI:
431 case ExceptionHandling::ARM:
Stephen Hines37ed9c12014-12-01 14:51:49 -0800432 case ExceptionHandling::ItaniumWinEH:
Bill Wendlingea442812013-06-19 20:51:24 +0000433 addPass(createDwarfEHPass(TM));
Bob Wilson564fbf62012-07-02 19:48:31 +0000434 break;
435 case ExceptionHandling::None:
Stephen Hines36b56882014-04-23 16:57:46 -0700436 addPass(createLowerInvokePass());
Bob Wilson564fbf62012-07-02 19:48:31 +0000437
438 // The lower invoke pass may create unreachable code. Remove it.
439 addPass(createUnreachableBlockEliminationPass());
440 break;
441 }
Andrew Trick061efcf2012-02-04 02:56:59 +0000442}
Andrew Trickd5422652012-02-04 02:56:48 +0000443
Bill Wendling08510b12012-11-30 22:08:55 +0000444/// Add pass to prepare the LLVM IR for code generation. This should be done
445/// before exception handling preparation passes.
446void TargetPassConfig::addCodeGenPrepare() {
447 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendlingf9fd58a2013-06-19 21:07:11 +0000448 addPass(createCodeGenPreparePass(TM));
Stephen Hines37ed9c12014-12-01 14:51:49 -0800449 addPass(createRewriteSymbolsPass());
Bill Wendling08510b12012-11-30 22:08:55 +0000450}
451
Andrew Trick061efcf2012-02-04 02:56:59 +0000452/// Add common passes that perform LLVM IR to IR transforms in preparation for
453/// instruction selection.
454void TargetPassConfig::addISelPrepare() {
Andrew Trickd5422652012-02-04 02:56:48 +0000455 addPreISel();
456
Stephen Hinesdce4a402014-05-29 02:49:00 -0700457 // Need to verify DebugInfo *before* creating the stack protector analysis.
458 // It's a function pass, and verifying between it and its users causes a
459 // crash.
460 if (!DisableVerify)
461 addPass(createDebugInfoVerifierPass());
462
Stephen Hines36b56882014-04-23 16:57:46 -0700463 addPass(createStackProtectorPass(TM));
464
Andrew Trickd5422652012-02-04 02:56:48 +0000465 if (PrintISelInput)
Stephen Hines36b56882014-04-23 16:57:46 -0700466 addPass(createPrintFunctionPass(
467 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickd5422652012-02-04 02:56:48 +0000468
469 // All passes which modify the LLVM IR are now complete; run the verifier
470 // to ensure that the IR is valid.
471 if (!DisableVerify)
Bob Wilson564fbf62012-07-02 19:48:31 +0000472 addPass(createVerifierPass());
Andrew Trick061efcf2012-02-04 02:56:59 +0000473}
Andrew Trickd5422652012-02-04 02:56:48 +0000474
Andrew Trickf7b96312012-02-09 00:40:55 +0000475/// Add the complete set of target-independent postISel code generator passes.
476///
477/// This can be read as the standard order of major LLVM CodeGen stages. Stages
478/// with nontrivial configuration or multiple passes are broken out below in
479/// add%Stage routines.
480///
481/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
482/// addPre/Post methods with empty header implementations allow injecting
483/// target-specific fixups just before or after major stages. Additionally,
484/// targets have the flexibility to change pass order within a stage by
485/// overriding default implementation of add%Stage routines below. Each
486/// technique has maintainability tradeoffs because alternate pass orders are
487/// not well supported. addPre/Post works better if the target pass is easily
488/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick06efdd22012-02-10 07:08:25 +0000489/// the target should override the stage instead.
Andrew Trickf7b96312012-02-09 00:40:55 +0000490///
491/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
492/// before/after any target-independent pass. But it's currently overkill.
Andrew Trick061efcf2012-02-04 02:56:59 +0000493void TargetPassConfig::addMachinePasses() {
Bob Wilson6e1b8122012-05-30 00:17:12 +0000494 // Insert a machine instr printer pass after the specified pass.
495 // If -print-machineinstrs specified, print machineinstrs after all passes.
496 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
497 TM->Options.PrintMachineCode = true;
498 else if (!StringRef(PrintMachineInstrs.getValue())
499 .equals("option-unspecified")) {
500 const PassRegistry *PR = PassRegistry::getPassRegistry();
501 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
502 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
503 assert (TPI && IPI && "Pass ID not registered!");
Roman Divacky59324292012-09-05 22:26:57 +0000504 const char *TID = (const char *)(TPI->getTypeInfo());
505 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilson3fb99a72012-07-02 19:48:37 +0000506 insertPass(TID, IID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000507 }
508
Jakob Stoklund Olesenf86c00f2012-07-04 19:28:27 +0000509 // Print the instruction selected machine code...
510 printAndVerify("After Instruction Selection");
511
Andrew Trickd5422652012-02-04 02:56:48 +0000512 // Expand pseudo-instructions emitted by ISel.
Jakob Stoklund Olesen228e3f52012-08-20 20:52:08 +0000513 if (addPass(&ExpandISelPseudosID))
514 printAndVerify("After ExpandISelPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000515
Andrew Trickf7b96312012-02-09 00:40:55 +0000516 // Add passes that optimize machine instructions in SSA form.
Andrew Trickd5422652012-02-04 02:56:48 +0000517 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf7b96312012-02-09 00:40:55 +0000518 addMachineSSAOptimization();
Craig Topper8f54a532012-11-19 00:11:50 +0000519 } else {
Andrew Trickf7b96312012-02-09 00:40:55 +0000520 // If the target requests it, assign local variables to stack slots relative
521 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000522 addPass(&LocalStackSlotAllocationID);
Andrew Trickd5422652012-02-04 02:56:48 +0000523 }
524
525 // Run pre-ra passes.
526 if (addPreRegAlloc())
527 printAndVerify("After PreRegAlloc passes");
528
Andrew Trickf7b96312012-02-09 00:40:55 +0000529 // Run register allocation and passes that are tightly coupled with it,
530 // including phi elimination and scheduling.
Andrew Trick8dd26252012-02-10 04:10:36 +0000531 if (getOptimizeRegAlloc())
532 addOptimizedRegAlloc(createRegAllocPass(true));
533 else
534 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickd5422652012-02-04 02:56:48 +0000535
536 // Run post-ra passes.
537 if (addPostRegAlloc())
538 printAndVerify("After PostRegAlloc passes");
539
540 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilson3fb99a72012-07-02 19:48:37 +0000541 addPass(&PrologEpilogCodeInserterID);
Andrew Trickd5422652012-02-04 02:56:48 +0000542 printAndVerify("After PrologEpilogCodeInserter");
543
Andrew Trickf7b96312012-02-09 00:40:55 +0000544 /// Add passes that optimize machine instructions after register allocation.
545 if (getOptLevel() != CodeGenOpt::None)
546 addMachineLateOptimization();
Andrew Trickd5422652012-02-04 02:56:48 +0000547
548 // Expand pseudo instructions before second scheduling pass.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000549 addPass(&ExpandPostRAPseudosID);
Jakob Stoklund Olesen2ef5bf62012-03-28 20:49:30 +0000550 printAndVerify("After ExpandPostRAPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000551
552 // Run pre-sched2 passes.
553 if (addPreSched2())
Jakob Stoklund Olesen78811662012-03-28 23:31:15 +0000554 printAndVerify("After PreSched2 passes");
Andrew Trickd5422652012-02-04 02:56:48 +0000555
556 // Second pass scheduler.
Andrew Trick79bf2882012-02-15 03:21:51 +0000557 if (getOptLevel() != CodeGenOpt::None) {
Stephen Hines36b56882014-04-23 16:57:46 -0700558 if (MISchedPostRA)
559 addPass(&PostMachineSchedulerID);
560 else
561 addPass(&PostRASchedulerID);
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000562 printAndVerify("After PostRAScheduler");
Andrew Trickd5422652012-02-04 02:56:48 +0000563 }
564
Andrew Trickf7b96312012-02-09 00:40:55 +0000565 // GC
Evan Chengab37b2c2012-12-21 02:57:04 +0000566 if (addGCPasses()) {
567 if (PrintGCInfo)
568 addPass(createGCInfoPrinter(dbgs()));
569 }
Andrew Trickd5422652012-02-04 02:56:48 +0000570
Andrew Trickf7b96312012-02-09 00:40:55 +0000571 // Basic block placement.
Andrew Trick79bf2882012-02-15 03:21:51 +0000572 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf7b96312012-02-09 00:40:55 +0000573 addBlockPlacement();
Andrew Trickd5422652012-02-04 02:56:48 +0000574
575 if (addPreEmitPass())
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000576 printAndVerify("After PreEmit passes");
Stephen Hines36b56882014-04-23 16:57:46 -0700577
Stephen Hinesc6a4f5e2014-07-21 00:45:20 -0700578 addPass(&StackMapLivenessID);
Andrew Trickd5422652012-02-04 02:56:48 +0000579}
580
Andrew Trickf7b96312012-02-09 00:40:55 +0000581/// Add passes that optimize machine instructions in SSA form.
582void TargetPassConfig::addMachineSSAOptimization() {
583 // Pre-ra tail duplication.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000584 if (addPass(&EarlyTailDuplicateID))
Andrew Trickf7b96312012-02-09 00:40:55 +0000585 printAndVerify("After Pre-RegAlloc TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000586
587 // Optimize PHIs before DCE: removing dead PHI cycles may make more
588 // instructions dead.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000589 addPass(&OptimizePHIsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000590
Nadav Rotemc05d3062012-09-06 09:17:37 +0000591 // This pass merges large allocas. StackSlotColoring is a different pass
592 // which merges spill slots.
593 addPass(&StackColoringID);
594
Andrew Trickf7b96312012-02-09 00:40:55 +0000595 // If the target requests it, assign local variables to stack slots relative
596 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000597 addPass(&LocalStackSlotAllocationID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000598
599 // With optimization, dead code should already be eliminated. However
600 // there is one known exception: lowered code for arguments that are only
601 // used by tail calls, where the tail calls reuse the incoming stack
602 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000603 addPass(&DeadMachineInstructionElimID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000604 printAndVerify("After codegen DCE pass");
605
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000606 // Allow targets to insert passes that improve instruction level parallelism,
607 // like if-conversion. Such passes will typically need dominator trees and
608 // loop info, just like LICM and CSE below.
609 if (addILPOpts())
610 printAndVerify("After ILP optimizations");
611
Bob Wilson3fb99a72012-07-02 19:48:37 +0000612 addPass(&MachineLICMID);
613 addPass(&MachineCSEID);
614 addPass(&MachineSinkingID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000615 printAndVerify("After Machine LICM, CSE and Sinking passes");
616
Bob Wilson3fb99a72012-07-02 19:48:37 +0000617 addPass(&PeepholeOptimizerID);
Stephen Hines37ed9c12014-12-01 14:51:49 -0800618 // Clean-up the dead code that may have been generated by peephole
619 // rewriting.
620 addPass(&DeadMachineInstructionElimID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000621 printAndVerify("After codegen peephole optimization pass");
622}
623
Andrew Trick74613342012-02-04 02:56:45 +0000624//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000625/// Register Allocation Pass Configuration
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000626//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000627
Andrew Trick8dd26252012-02-10 04:10:36 +0000628bool TargetPassConfig::getOptimizeRegAlloc() const {
629 switch (OptimizeRegAlloc) {
630 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
631 case cl::BOU_TRUE: return true;
632 case cl::BOU_FALSE: return false;
633 }
634 llvm_unreachable("Invalid optimize-regalloc state");
635}
636
Andrew Trickf7b96312012-02-09 00:40:55 +0000637/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000638MachinePassRegistry RegisterRegAlloc::Registry;
639
Andrew Trickf7b96312012-02-09 00:40:55 +0000640/// A dummy default pass factory indicates whether the register allocator is
641/// overridden on the command line.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700642static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000643static RegisterRegAlloc
644defaultRegAlloc("default",
645 "pick register allocator based on -O option",
Andrew Trick8dd26252012-02-10 04:10:36 +0000646 useDefaultRegisterAllocator);
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000647
Andrew Trickf7b96312012-02-09 00:40:55 +0000648/// -regalloc=... command line option.
Dan Gohman844731a2008-05-13 00:00:25 +0000649static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
650 RegisterPassParser<RegisterRegAlloc> >
651RegAlloc("regalloc",
Andrew Trick8dd26252012-02-10 04:10:36 +0000652 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000653 cl::desc("Register allocator to use"));
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +0000654
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000655
Andrew Trick8dd26252012-02-10 04:10:36 +0000656/// Instantiate the default register allocator pass for this target for either
657/// the optimized or unoptimized allocation path. This will be added to the pass
658/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
659/// in the optimized case.
660///
661/// A target that uses the standard regalloc pass order for fast or optimized
662/// allocation may still override this for per-target regalloc
663/// selection. But -regalloc=... always takes precedence.
664FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
665 if (Optimized)
666 return createGreedyRegisterAllocator();
667 else
668 return createFastRegisterAllocator();
669}
670
671/// Find and instantiate the register allocation pass requested by this target
672/// at the current optimization level. Different register allocators are
673/// defined as separate passes because they may require different analysis.
674///
675/// This helper ensures that the regalloc= option is always available,
676/// even for targets that override the default allocator.
677///
678/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
679/// this can be folded into addPass.
680FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey9ff542f2006-08-01 18:29:48 +0000681 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000682
Andrew Trick8dd26252012-02-10 04:10:36 +0000683 // Initialize the global default.
Jim Laskey13ec7022006-08-01 14:21:23 +0000684 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000685 Ctor = RegAlloc;
686 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey13ec7022006-08-01 14:21:23 +0000687 }
Andrew Trick8dd26252012-02-10 04:10:36 +0000688 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000689 return Ctor();
690
Andrew Trick8dd26252012-02-10 04:10:36 +0000691 // With no -regalloc= override, ask the target for a regalloc pass.
692 return createTargetRegisterAllocator(Optimized);
693}
694
Stephen Hines37ed9c12014-12-01 14:51:49 -0800695/// Return true if the default global register allocator is in use and
696/// has not be overriden on the command line with '-regalloc=...'
697bool TargetPassConfig::usingDefaultRegAlloc() const {
698 return RegAlloc.getNumOccurrences() == 0;
699}
700
Andrew Trick8dd26252012-02-10 04:10:36 +0000701/// Add the minimum set of target-independent passes that are required for
702/// register allocation. No coalescing or scheduling.
703void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000704 addPass(&PHIEliminationID);
705 addPass(&TwoAddressInstructionPassID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000706
Bob Wilson564fbf62012-07-02 19:48:31 +0000707 addPass(RegAllocPass);
Andrew Trick8dd26252012-02-10 04:10:36 +0000708 printAndVerify("After Register Allocation");
Jim Laskey33a0a6d2006-07-27 20:05:00 +0000709}
Andrew Trickf7b96312012-02-09 00:40:55 +0000710
711/// Add standard target-independent passes that are tightly coupled with
Andrew Trick8dd26252012-02-10 04:10:36 +0000712/// optimized register allocation, including coalescing, machine instruction
713/// scheduling, and register allocation itself.
714void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000715 addPass(&ProcessImplicitDefsID);
Jakob Stoklund Olesen5984d2b2012-06-25 18:12:18 +0000716
Andrew Trick8dd26252012-02-10 04:10:36 +0000717 // LiveVariables currently requires pure SSA form.
718 //
719 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
720 // LiveVariables can be removed completely, and LiveIntervals can be directly
721 // computed. (We still either need to regenerate kill flags after regalloc, or
722 // preferably fix the scavenger to not depend on them).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000723 addPass(&LiveVariablesID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000724
Rafael Espindola67b28822013-10-14 16:39:04 +0000725 // Edge splitting is smarter with machine loop info.
726 addPass(&MachineLoopInfoID);
727 addPass(&PHIEliminationID);
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +0000728
729 // Eventually, we want to run LiveIntervals before PHI elimination.
730 if (EarlyLiveIntervals)
731 addPass(&LiveIntervalsID);
732
Bob Wilson3fb99a72012-07-02 19:48:37 +0000733 addPass(&TwoAddressInstructionPassID);
Bob Wilson3fb99a72012-07-02 19:48:37 +0000734 addPass(&RegisterCoalescerID);
Stephen Hines37ed9c12014-12-01 14:51:49 -0800735 printAndVerify("After Register Coalescing");
Andrew Trick8dd26252012-02-10 04:10:36 +0000736
737 // PreRA instruction scheduling.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000738 if (addPass(&MachineSchedulerID))
Andrew Trick17d35e52012-03-14 04:00:41 +0000739 printAndVerify("After Machine Scheduling");
Andrew Trick8dd26252012-02-10 04:10:36 +0000740
741 // Add the selected register allocation pass.
Bob Wilson564fbf62012-07-02 19:48:31 +0000742 addPass(RegAllocPass);
Jakob Stoklund Olesen34f5a2b2012-06-26 17:09:29 +0000743 printAndVerify("After Register Allocation, before rewriter");
744
745 // Allow targets to change the register assignments before rewriting.
746 if (addPreRewrite())
747 printAndVerify("After pre-rewrite passes");
Andrew Trickf7b96312012-02-09 00:40:55 +0000748
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000749 // Finally rewrite virtual registers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000750 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000751 printAndVerify("After Virtual Register Rewriter");
752
Andrew Trickf7b96312012-02-09 00:40:55 +0000753 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trick8dd26252012-02-10 04:10:36 +0000754 //
755 // FIXME: Re-enable coloring with register when it's capable of adding
756 // kill markers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000757 addPass(&StackSlotColoringID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000758
759 // Run post-ra machine LICM to hoist reloads / remats.
760 //
761 // FIXME: can this move into MachineLateOptimization?
Bob Wilson3fb99a72012-07-02 19:48:37 +0000762 addPass(&PostRAMachineLICMID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000763
764 printAndVerify("After StackSlotColoring and postra Machine LICM");
Andrew Trickf7b96312012-02-09 00:40:55 +0000765}
766
767//===---------------------------------------------------------------------===//
768/// Post RegAlloc Pass Configuration
769//===---------------------------------------------------------------------===//
770
771/// Add passes that optimize machine instructions after register allocation.
772void TargetPassConfig::addMachineLateOptimization() {
773 // Branch folding must be run after regalloc and prolog/epilog insertion.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000774 if (addPass(&BranchFolderPassID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000775 printAndVerify("After BranchFolding");
Andrew Trickf7b96312012-02-09 00:40:55 +0000776
777 // Tail duplication.
Stephen Hines36b56882014-04-23 16:57:46 -0700778 // Note that duplicating tail just increases code size and degrades
779 // performance for targets that require Structured Control Flow.
780 // In addition it can also make CFG irreducible. Thus we disable it.
781 if (!TM->requiresStructuredCFG() && addPass(&TailDuplicateID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000782 printAndVerify("After TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000783
784 // Copy propagation.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000785 if (addPass(&MachineCopyPropagationID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000786 printAndVerify("After copy propagation pass");
Andrew Trickf7b96312012-02-09 00:40:55 +0000787}
788
Evan Chengab37b2c2012-12-21 02:57:04 +0000789/// Add standard GC passes.
790bool TargetPassConfig::addGCPasses() {
791 addPass(&GCMachineCodeAnalysisID);
792 return true;
793}
794
Andrew Trickf7b96312012-02-09 00:40:55 +0000795/// Add standard basic block placement passes.
796void TargetPassConfig::addBlockPlacement() {
Benjamin Kramer74a45332013-03-29 17:14:24 +0000797 if (addPass(&MachineBlockPlacementID)) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000798 // Run a separate pass to collect block placement statistics.
799 if (EnableBlockPlacementStats)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000800 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000801
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000802 printAndVerify("After machine block placement.");
Andrew Trickf7b96312012-02-09 00:40:55 +0000803 }
804}