blob: d87b526739e9485d7046ee84c7e6fa9bef2a9ff4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Jim Grosbache8606dc2011-07-13 17:50:29 +0000415def ShiftedRegAsmOperand : AsmOperandClass {
416 let Name = "ShiftedReg";
417}
418
Evan Chenga8e29892007-01-19 07:51:42 +0000419// shifter_operand operands: so_reg and so_imm.
420def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000421 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000422 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000423 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000424 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000425 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000426 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000428// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000429def shift_so_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
431 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000432 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000433 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000434 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000435}
Evan Chenga8e29892007-01-19 07:51:42 +0000436
437// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000438// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000439def so_imm : Operand<i32>, ImmLeaf<i32, [{
440 return ARM_AM::getSOImmVal(Imm) != -1;
441 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
444
Evan Chengc70d1842007-03-20 08:11:30 +0000445// Break so_imm's up into two pieces. This handles immediates with up to 16
446// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
447// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000448def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000449 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000450}]>;
451
452/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
453///
454def arm_i32imm : PatLeaf<(imm), [{
455 if (Subtarget->hasV6T2Ops())
456 return true;
457 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
458}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000459
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000460/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000461def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
462 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000463}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000464
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000465/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000466def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
467 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000468}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000469 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000470}
471
Evan Cheng75972122011-01-13 07:58:56 +0000472// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000473// The imm is split into imm{15-12}, imm{11-0}
474//
Evan Cheng75972122011-01-13 07:58:56 +0000475def i32imm_hilo16 : Operand<i32> {
476 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000477}
478
Evan Chenga9688c42010-12-11 04:11:38 +0000479/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
480/// e.g., 0xf000ffff
481def bf_inv_mask_imm : Operand<i32>,
482 PatLeaf<(imm), [{
483 return ARM::isBitFieldInvertedMask(N->getZExtValue());
484}] > {
485 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
486 let PrintMethod = "printBitfieldInvMaskImmOperand";
487}
488
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000489/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
491 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000492}]>;
493
494/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def width_imm : Operand<i32>, ImmLeaf<i32, [{
496 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000497}] > {
498 let EncoderMethod = "getMsbOpValue";
499}
500
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000501def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
502 return Imm > 0 && Imm <= 32;
503}]> {
504 let EncoderMethod = "getSsatBitPosValue";
505}
506
Evan Chenga8e29892007-01-19 07:51:42 +0000507// Define ARM specific addressing modes.
508
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000509def MemMode2AsmOperand : AsmOperandClass {
510 let Name = "MemMode2";
511 let SuperClasses = [];
512 let ParserMethod = "tryParseMemMode2Operand";
513}
514
515def MemMode3AsmOperand : AsmOperandClass {
516 let Name = "MemMode3";
517 let SuperClasses = [];
518 let ParserMethod = "tryParseMemMode3Operand";
519}
Jim Grosbach3e556122010-10-26 22:37:02 +0000520
521// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000522//
Jim Grosbach3e556122010-10-26 22:37:02 +0000523def addrmode_imm12 : Operand<i32>,
524 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000525 // 12-bit immediate operand. Note that instructions using this encode
526 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
527 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000528
Chris Lattner2ac19022010-11-15 05:19:05 +0000529 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000530 let PrintMethod = "printAddrModeImm12Operand";
531 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000532}
Jim Grosbach3e556122010-10-26 22:37:02 +0000533// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000534//
Jim Grosbach3e556122010-10-26 22:37:02 +0000535def ldst_so_reg : Operand<i32>,
536 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000537 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000538 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000539 let PrintMethod = "printAddrMode2Operand";
540 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
541}
542
Jim Grosbach3e556122010-10-26 22:37:02 +0000543// addrmode2 := reg +/- imm12
544// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000545//
546def addrmode2 : Operand<i32>,
547 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000548 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000549 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000550 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000551 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
552}
553
554def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000555 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
556 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000557 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000558 let PrintMethod = "printAddrMode2OffsetOperand";
559 let MIOperandInfo = (ops GPR, i32imm);
560}
561
562// addrmode3 := reg +/- reg
563// addrmode3 := reg +/- imm8
564//
565def addrmode3 : Operand<i32>,
566 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000568 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000569 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000570 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
571}
572
573def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000574 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
575 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000576 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000577 let PrintMethod = "printAddrMode3OffsetOperand";
578 let MIOperandInfo = (ops GPR, i32imm);
579}
580
Jim Grosbache6913602010-11-03 01:01:43 +0000581// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000582//
Jim Grosbache6913602010-11-03 01:01:43 +0000583def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000584 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000585 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000586}
587
Bill Wendling59914872010-11-08 00:39:58 +0000588def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000589 let Name = "MemMode5";
590 let SuperClasses = [];
591}
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593// addrmode5 := reg +/- imm8*4
594//
595def addrmode5 : Operand<i32>,
596 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
597 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000598 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000599 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000601}
602
Bob Wilsond3a07652011-02-07 17:43:09 +0000603// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000604//
605def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000606 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000607 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000608 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000609 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000610}
611
Bob Wilsonda525062011-02-25 06:42:42 +0000612def am6offset : Operand<i32>,
613 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
614 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000615 let PrintMethod = "printAddrMode6OffsetOperand";
616 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000617 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000618}
619
Mon P Wang183c6272011-05-09 17:47:27 +0000620// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
621// (single element from one lane) for size 32.
622def addrmode6oneL32 : Operand<i32>,
623 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
624 let PrintMethod = "printAddrMode6Operand";
625 let MIOperandInfo = (ops GPR:$addr, i32imm);
626 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
627}
628
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000629// Special version of addrmode6 to handle alignment encoding for VLD-dup
630// instructions, specifically VLD4-dup.
631def addrmode6dup : Operand<i32>,
632 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
633 let PrintMethod = "printAddrMode6Operand";
634 let MIOperandInfo = (ops GPR:$addr, i32imm);
635 let EncoderMethod = "getAddrMode6DupAddressOpValue";
636}
637
Evan Chenga8e29892007-01-19 07:51:42 +0000638// addrmodepc := pc + reg
639//
640def addrmodepc : Operand<i32>,
641 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
642 let PrintMethod = "printAddrModePCOperand";
643 let MIOperandInfo = (ops GPR, i32imm);
644}
645
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000646def MemMode7AsmOperand : AsmOperandClass {
647 let Name = "MemMode7";
648 let SuperClasses = [];
649}
650
651// addrmode7 := reg
652// Used by load/store exclusive instructions. Useful to enable right assembly
653// parsing and printing. Not used for any codegen matching.
654//
655def addrmode7 : Operand<i32> {
656 let PrintMethod = "printAddrMode7Operand";
657 let MIOperandInfo = (ops GPR);
658 let ParserMatchClass = MemMode7AsmOperand;
659}
660
Bob Wilson4f38b382009-08-21 21:58:55 +0000661def nohash_imm : Operand<i32> {
662 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000663}
664
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000665def CoprocNumAsmOperand : AsmOperandClass {
666 let Name = "CoprocNum";
667 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000668 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000669}
670
671def CoprocRegAsmOperand : AsmOperandClass {
672 let Name = "CoprocReg";
673 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000674 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000675}
676
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000677def p_imm : Operand<i32> {
678 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000679 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000680}
681
682def c_imm : Operand<i32> {
683 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000684 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000685}
686
Evan Chenga8e29892007-01-19 07:51:42 +0000687//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000688
Evan Cheng37f25d92008-08-28 23:39:26 +0000689include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000690
691//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000692// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000693//
694
Evan Cheng3924f782008-08-29 07:36:24 +0000695/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000696/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000697multiclass AsI1_bin_irs<bits<4> opcod, string opc,
698 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000699 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000700 // The register-immediate version is re-materializable. This is useful
701 // in particular for taking the address of a local.
702 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000703 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
704 iii, opc, "\t$Rd, $Rn, $imm",
705 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
706 bits<4> Rd;
707 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000708 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000709 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000710 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000711 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000712 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000714 }
Jim Grosbach62547262010-10-11 18:51:51 +0000715 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
716 iir, opc, "\t$Rd, $Rn, $Rm",
717 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000718 bits<4> Rd;
719 bits<4> Rn;
720 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000721 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000723 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000724 let Inst{15-12} = Rd;
725 let Inst{11-4} = 0b00000000;
726 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000727 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000728 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
729 iis, opc, "\t$Rd, $Rn, $shift",
730 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000731 bits<4> Rd;
732 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000733 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000734 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000735 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{15-12} = Rd;
737 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000739
740 // Assembly aliases for optional destination operand when it's the same
741 // as the source operand.
742 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
743 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
744 so_imm:$imm, pred:$p,
745 cc_out:$s)>,
746 Requires<[IsARM]>;
747 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
748 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
749 GPR:$Rm, pred:$p,
750 cc_out:$s)>,
751 Requires<[IsARM]>;
752 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
753 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
754 so_reg:$shift, pred:$p,
755 cc_out:$s)>,
756 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng1e249e32009-06-25 20:59:23 +0000759/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000760/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000761let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000762multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
763 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
764 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
766 iii, opc, "\t$Rd, $Rn, $imm",
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000773 let Inst{19-16} = Rn;
774 let Inst{15-12} = Rd;
775 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000777 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
778 iir, opc, "\t$Rd, $Rn, $Rm",
779 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
780 bits<4> Rd;
781 bits<4> Rn;
782 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000783 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = Rd;
788 let Inst{11-4} = 0b00000000;
789 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000790 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000791 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
792 iis, opc, "\t$Rd, $Rn, $shift",
793 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
794 bits<4> Rd;
795 bits<4> Rn;
796 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000798 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000799 let Inst{19-16} = Rn;
800 let Inst{15-12} = Rd;
801 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000802 }
Evan Cheng071a2792007-09-11 19:55:27 +0000803}
Evan Chengc85e8322007-07-05 07:13:32 +0000804}
805
806/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000807/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000808/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000809let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000810multiclass AI1_cmp_irs<bits<4> opcod, string opc,
811 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
812 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000813 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
814 opc, "\t$Rn, $imm",
815 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 bits<4> Rn;
817 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000818 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000819 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000820 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000821 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000823 }
824 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
825 opc, "\t$Rn, $Rm",
826 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000827 bits<4> Rn;
828 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000829 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000831 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000832 let Inst{19-16} = Rn;
833 let Inst{15-12} = 0b0000;
834 let Inst{11-4} = 0b00000000;
835 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000836 }
837 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
838 opc, "\t$Rn, $shift",
839 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000840 bits<4> Rn;
841 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000843 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{19-16} = Rn;
845 let Inst{15-12} = 0b0000;
846 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000847 }
Evan Cheng071a2792007-09-11 19:55:27 +0000848}
Evan Chenga8e29892007-01-19 07:51:42 +0000849}
850
Evan Cheng576a3962010-09-25 00:49:35 +0000851/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000852/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000853/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000854multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000855 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
856 IIC_iEXTr, opc, "\t$Rd, $Rm",
857 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000858 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000859 bits<4> Rd;
860 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000861 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{15-12} = Rd;
863 let Inst{11-10} = 0b00;
864 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000865 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000866 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
867 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
868 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000869 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000870 bits<4> Rd;
871 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000872 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000873 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000874 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000875 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000876 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000877 }
Evan Chenga8e29892007-01-19 07:51:42 +0000878}
879
Evan Cheng576a3962010-09-25 00:49:35 +0000880multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000881 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
882 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000883 [/* For disassembly only; pattern left blank */]>,
884 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000886 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000887 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000888 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
889 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000890 [/* For disassembly only; pattern left blank */]>,
891 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000892 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000893 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000895 }
896}
897
Evan Cheng576a3962010-09-25 00:49:35 +0000898/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000899/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000900multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000901 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
902 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
903 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000904 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000905 bits<4> Rd;
906 bits<4> Rm;
907 bits<4> Rn;
908 let Inst{19-16} = Rn;
909 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000910 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000911 let Inst{9-4} = 0b000111;
912 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000913 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000914 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
915 rot_imm:$rot),
916 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
917 [(set GPR:$Rd, (opnode GPR:$Rn,
918 (rotr GPR:$Rm, rot_imm:$rot)))]>,
919 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000920 bits<4> Rd;
921 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000922 bits<4> Rn;
923 bits<2> rot;
924 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000925 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000926 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000927 let Inst{9-4} = 0b000111;
928 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000929 }
Evan Chenga8e29892007-01-19 07:51:42 +0000930}
931
Johnny Chen2ec5e492010-02-22 21:50:40 +0000932// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000933multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000934 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
935 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000936 [/* For disassembly only; pattern left blank */]>,
937 Requires<[IsARM, HasV6]> {
938 let Inst{11-10} = 0b00;
939 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000940 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
941 rot_imm:$rot),
942 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000943 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000944 Requires<[IsARM, HasV6]> {
945 bits<4> Rn;
946 bits<2> rot;
947 let Inst{19-16} = Rn;
948 let Inst{11-10} = rot;
949 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000950}
951
Evan Cheng62674222009-06-25 23:34:10 +0000952/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000953multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000954 string baseOpc, bit Commutable = 0> {
955 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
957 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000959 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000960 bits<4> Rd;
961 bits<4> Rn;
962 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000963 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000964 let Inst{15-12} = Rd;
965 let Inst{19-16} = Rn;
966 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000968 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
969 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
970 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000971 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 bits<4> Rd;
973 bits<4> Rn;
974 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000975 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000976 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000977 let isCommutable = Commutable;
978 let Inst{3-0} = Rm;
979 let Inst{15-12} = Rd;
980 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000981 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000982 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
983 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
984 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000985 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000986 bits<4> Rd;
987 bits<4> Rn;
988 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000989 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000990 let Inst{11-0} = shift;
991 let Inst{15-12} = Rd;
992 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000993 }
Jim Grosbach37ee4642011-07-13 17:57:17 +0000994 }
995 // Assembly aliases for optional destination operand when it's the same
996 // as the source operand.
997 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
998 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
999 so_imm:$imm, pred:$p,
1000 cc_out:$s)>,
1001 Requires<[IsARM]>;
1002 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1003 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1004 GPR:$Rm, pred:$p,
1005 cc_out:$s)>,
1006 Requires<[IsARM]>;
1007 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1008 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1009 so_reg:$shift, pred:$p,
1010 cc_out:$s)>,
1011 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001012}
1013
Jim Grosbache5165492009-11-09 00:11:35 +00001014// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001015// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1016let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001017multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001018 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1019 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001020 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001021 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1022 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001023 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1024 let isCommutable = Commutable;
1025 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001026 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1027 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001028 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001029}
Evan Chengc85e8322007-07-05 07:13:32 +00001030}
1031
Jim Grosbach3e556122010-10-26 22:37:02 +00001032let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001033multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001034 InstrItinClass iir, PatFrag opnode> {
1035 // Note: We use the complex addrmode_imm12 rather than just an input
1036 // GPR and a constrained immediate so that we can use this to match
1037 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001038 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001039 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1040 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001041 bits<4> Rt;
1042 bits<17> addr;
1043 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1044 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001045 let Inst{15-12} = Rt;
1046 let Inst{11-0} = addr{11-0}; // imm12
1047 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001048 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001049 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1050 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001051 bits<4> Rt;
1052 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001053 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001054 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1055 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001056 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001057 let Inst{11-0} = shift{11-0};
1058 }
1059}
1060}
1061
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001062multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001063 InstrItinClass iir, PatFrag opnode> {
1064 // Note: We use the complex addrmode_imm12 rather than just an input
1065 // GPR and a constrained immediate so that we can use this to match
1066 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001067 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001068 (ins GPR:$Rt, addrmode_imm12:$addr),
1069 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1070 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1071 bits<4> Rt;
1072 bits<17> addr;
1073 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1074 let Inst{19-16} = addr{16-13}; // Rn
1075 let Inst{15-12} = Rt;
1076 let Inst{11-0} = addr{11-0}; // imm12
1077 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001078 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001079 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1080 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1081 bits<4> Rt;
1082 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001083 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001084 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1085 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001086 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001087 let Inst{11-0} = shift{11-0};
1088 }
1089}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001090//===----------------------------------------------------------------------===//
1091// Instructions
1092//===----------------------------------------------------------------------===//
1093
Evan Chenga8e29892007-01-19 07:51:42 +00001094//===----------------------------------------------------------------------===//
1095// Miscellaneous Instructions.
1096//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001097
Evan Chenga8e29892007-01-19 07:51:42 +00001098/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1099/// the function. The first operand is the ID# for this instruction, the second
1100/// is the index into the MachineConstantPool that this is, the third is the
1101/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001102let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001103def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001104PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001105 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001106
Jim Grosbach4642ad32010-02-22 23:10:38 +00001107// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1108// from removing one half of the matched pairs. That breaks PEI, which assumes
1109// these will always be in pairs, and asserts if it finds otherwise. Better way?
1110let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001111def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001112PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001113 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001114
Jim Grosbach64171712010-02-16 21:07:46 +00001115def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001116PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001117 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001118}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001119
Johnny Chenf4d81052010-02-12 22:53:19 +00001120def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001121 [/* For disassembly only; pattern left blank */]>,
1122 Requires<[IsARM, HasV6T2]> {
1123 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001124 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001125 let Inst{7-0} = 0b00000000;
1126}
1127
Johnny Chenf4d81052010-02-12 22:53:19 +00001128def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1129 [/* For disassembly only; pattern left blank */]>,
1130 Requires<[IsARM, HasV6T2]> {
1131 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001132 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001133 let Inst{7-0} = 0b00000001;
1134}
1135
1136def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1137 [/* For disassembly only; pattern left blank */]>,
1138 Requires<[IsARM, HasV6T2]> {
1139 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001140 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001141 let Inst{7-0} = 0b00000010;
1142}
1143
1144def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1145 [/* For disassembly only; pattern left blank */]>,
1146 Requires<[IsARM, HasV6T2]> {
1147 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001148 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001149 let Inst{7-0} = 0b00000011;
1150}
1151
Johnny Chen2ec5e492010-02-22 21:50:40 +00001152def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1153 "\t$dst, $a, $b",
1154 [/* For disassembly only; pattern left blank */]>,
1155 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001156 bits<4> Rd;
1157 bits<4> Rn;
1158 bits<4> Rm;
1159 let Inst{3-0} = Rm;
1160 let Inst{15-12} = Rd;
1161 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001162 let Inst{27-20} = 0b01101000;
1163 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001164 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001165}
1166
Johnny Chenf4d81052010-02-12 22:53:19 +00001167def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1168 [/* For disassembly only; pattern left blank */]>,
1169 Requires<[IsARM, HasV6T2]> {
1170 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001171 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001172 let Inst{7-0} = 0b00000100;
1173}
1174
Johnny Chenc6f7b272010-02-11 18:12:29 +00001175// The i32imm operand $val can be used by a debugger to store more information
1176// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001177def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001178 [/* For disassembly only; pattern left blank */]>,
1179 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001180 bits<16> val;
1181 let Inst{3-0} = val{3-0};
1182 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001183 let Inst{27-20} = 0b00010010;
1184 let Inst{7-4} = 0b0111;
1185}
1186
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001187// Change Processor State is a system instruction -- for disassembly and
1188// parsing only.
1189// FIXME: Since the asm parser has currently no clean way to handle optional
1190// operands, create 3 versions of the same instruction. Once there's a clean
1191// framework to represent optional operands, change this behavior.
1192class CPS<dag iops, string asm_ops>
1193 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1194 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1195 bits<2> imod;
1196 bits<3> iflags;
1197 bits<5> mode;
1198 bit M;
1199
Johnny Chenb98e1602010-02-12 18:55:33 +00001200 let Inst{31-28} = 0b1111;
1201 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001202 let Inst{19-18} = imod;
1203 let Inst{17} = M; // Enabled if mode is set;
1204 let Inst{16} = 0;
1205 let Inst{8-6} = iflags;
1206 let Inst{5} = 0;
1207 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001208}
1209
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001210let M = 1 in
1211 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1212 "$imod\t$iflags, $mode">;
1213let mode = 0, M = 0 in
1214 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1215
1216let imod = 0, iflags = 0, M = 1 in
1217 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1218
Johnny Chenb92a23f2010-02-21 04:42:01 +00001219// Preload signals the memory system of possible future data/instruction access.
1220// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001221multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001222
Evan Chengdfed19f2010-11-03 06:34:55 +00001223 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001224 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001225 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001226 bits<4> Rt;
1227 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001228 let Inst{31-26} = 0b111101;
1229 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001230 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001231 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001232 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001233 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001234 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001235 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001236 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001237 }
1238
Evan Chengdfed19f2010-11-03 06:34:55 +00001239 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001240 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001241 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001242 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001243 let Inst{31-26} = 0b111101;
1244 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001245 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001246 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001247 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001248 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001249 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001250 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001251 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001252 }
1253}
1254
Evan Cheng416941d2010-11-04 05:19:35 +00001255defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1256defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1257defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001258
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001259def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1260 "setend\t$end",
1261 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001262 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001263 bits<1> end;
1264 let Inst{31-10} = 0b1111000100000001000000;
1265 let Inst{9} = end;
1266 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001267}
1268
Johnny Chenf4d81052010-02-12 22:53:19 +00001269def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001270 [/* For disassembly only; pattern left blank */]>,
1271 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001272 bits<4> opt;
1273 let Inst{27-4} = 0b001100100000111100001111;
1274 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001275}
1276
Johnny Chenba6e0332010-02-11 17:14:31 +00001277// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001278let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001279def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001280 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001281 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001282 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001283}
1284
Evan Cheng12c3a532008-11-06 17:48:05 +00001285// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001286let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001287def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1288 Size4Bytes, IIC_iALUr,
1289 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001290
Evan Cheng325474e2008-01-07 23:56:57 +00001291let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001292def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001293 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001294 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001295
Jim Grosbach53694262010-11-18 01:15:56 +00001296def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001297 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001298 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001299
Jim Grosbach53694262010-11-18 01:15:56 +00001300def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001301 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001302 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001303
Jim Grosbach53694262010-11-18 01:15:56 +00001304def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001305 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001306 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001307
Jim Grosbach53694262010-11-18 01:15:56 +00001308def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001309 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001310 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001311}
Chris Lattner13c63102008-01-06 05:55:01 +00001312let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001313def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001314 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001315
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001316def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001317 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1318 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001319
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001320def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001321 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001322}
Evan Cheng12c3a532008-11-06 17:48:05 +00001323} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001324
Evan Chenge07715c2009-06-23 05:25:29 +00001325
1326// LEApcrel - Load a pc-relative address into a register without offending the
1327// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001328let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001329// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001330// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1331// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001332def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001333 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001334 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001335 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001336 let Inst{27-25} = 0b001;
1337 let Inst{20} = 0;
1338 let Inst{19-16} = 0b1111;
1339 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001340 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001341}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001342def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1343 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001344
1345def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1346 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1347 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001348
Evan Chenga8e29892007-01-19 07:51:42 +00001349//===----------------------------------------------------------------------===//
1350// Control Flow Instructions.
1351//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001352
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001353let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1354 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001355 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001356 "bx", "\tlr", [(ARMretflag)]>,
1357 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001358 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001359 }
1360
1361 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001362 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001363 "mov", "\tpc, lr", [(ARMretflag)]>,
1364 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001365 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001366 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001367}
Rafael Espindola27185192006-09-29 21:20:16 +00001368
Bob Wilson04ea6e52009-10-28 00:37:03 +00001369// Indirect branches
1370let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001371 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001372 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001373 [(brind GPR:$dst)]>,
1374 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001375 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001376 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001377 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001378 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001379
Johnny Chen75f42962011-05-22 17:51:04 +00001380 // For disassembly only.
1381 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1382 "bx$p\t$dst", [/* pattern left blank */]>,
1383 Requires<[IsARM, HasV4T]> {
1384 bits<4> dst;
1385 let Inst{27-4} = 0b000100101111111111110001;
1386 let Inst{3-0} = dst;
1387 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001388}
1389
Evan Cheng1e0eab12010-11-29 22:43:27 +00001390// All calls clobber the non-callee saved registers. SP is marked as
1391// a use to prevent stack-pointer assignments that appear immediately
1392// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001393let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001394 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001395 // FIXME: Do we really need a non-predicated version? If so, it should
1396 // at least be a pseudo instruction expanding to the predicated version
1397 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001398 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001399 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001400 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001401 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001402 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001403 Requires<[IsARM, IsNotDarwin]> {
1404 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001405 bits<24> func;
1406 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001407 }
Evan Cheng277f0742007-06-19 21:05:09 +00001408
Jason W Kim685c3502011-02-04 19:47:15 +00001409 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001410 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001411 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001412 Requires<[IsARM, IsNotDarwin]> {
1413 bits<24> func;
1414 let Inst{23-0} = func;
1415 }
Evan Cheng277f0742007-06-19 21:05:09 +00001416
Evan Chenga8e29892007-01-19 07:51:42 +00001417 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001418 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001419 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001420 [(ARMcall GPR:$func)]>,
1421 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001422 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001423 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001424 let Inst{3-0} = func;
1425 }
1426
1427 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1428 IIC_Br, "blx", "\t$func",
1429 [(ARMcall_pred GPR:$func)]>,
1430 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1431 bits<4> func;
1432 let Inst{27-4} = 0b000100101111111111110011;
1433 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001434 }
1435
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001436 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001437 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001438 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1439 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1440 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001441
1442 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001443 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1444 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1445 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001446}
1447
David Goodwin1a8f36e2009-08-12 18:31:53 +00001448let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001449 // On Darwin R9 is call-clobbered.
1450 // R7 is marked as a use to prevent frame-pointer assignments from being
1451 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001452 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001453 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001454 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001455 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001456 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1457 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001458
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001459 def BLr9_pred : ARMPseudoExpand<(outs),
1460 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001461 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001462 [(ARMcall_pred tglobaladdr:$func)],
1463 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001464 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001465
1466 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001467 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001468 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001469 [(ARMcall GPR:$func)],
1470 (BLX GPR:$func)>,
1471 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001472
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001473 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1474 Size4Bytes, IIC_Br,
1475 [(ARMcall_pred GPR:$func)],
1476 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001477 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001478
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001479 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001480 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001481 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1482 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1483 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001484
1485 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001486 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1487 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1488 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001489}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001490
David Goodwin1a8f36e2009-08-12 18:31:53 +00001491let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001492 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1493 // a two-value operand where a dag node expects two operands. :(
1494 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1495 IIC_Br, "b", "\t$target",
1496 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1497 bits<24> target;
1498 let Inst{23-0} = target;
1499 }
1500
Evan Chengaeafca02007-05-16 07:45:54 +00001501 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001502 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001503 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001504 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1505 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001506 // FIXME: Is B really a Barrier? That doesn't seem right.
1507 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1508 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001509
Jim Grosbach2dc77682010-11-29 18:37:44 +00001510 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1511 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001512 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001513 SizeSpecial, IIC_Br,
1514 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001515 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1516 // into i12 and rs suffixed versions.
1517 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001518 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001520 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001521 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001522 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001523 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001525 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001526 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001527 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001528 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001529
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001530}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001531
Johnny Chen8901e6f2011-03-31 17:53:50 +00001532// BLX (immediate) -- for disassembly only
1533def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1534 "blx\t$target", [/* pattern left blank */]>,
1535 Requires<[IsARM, HasV5T]> {
1536 let Inst{31-25} = 0b1111101;
1537 bits<25> target;
1538 let Inst{23-0} = target{24-1};
1539 let Inst{24} = target{0};
1540}
1541
Johnny Chena1e76212010-02-13 02:51:09 +00001542// Branch and Exchange Jazelle -- for disassembly only
1543def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1544 [/* For disassembly only; pattern left blank */]> {
1545 let Inst{23-20} = 0b0010;
1546 //let Inst{19-8} = 0xfff;
1547 let Inst{7-4} = 0b0010;
1548}
1549
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001550// Tail calls.
1551
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001552let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1553 // Darwin versions.
1554 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1555 Uses = [SP] in {
1556 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1557 IIC_Br, []>, Requires<[IsDarwin]>;
1558
1559 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1560 IIC_Br, []>, Requires<[IsDarwin]>;
1561
Jim Grosbach245f5e82011-07-08 18:50:22 +00001562 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1563 Size4Bytes, IIC_Br, [],
1564 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1565 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001566
Jim Grosbach245f5e82011-07-08 18:50:22 +00001567 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1568 Size4Bytes, IIC_Br, [],
1569 (BX GPR:$dst)>,
1570 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001571
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001572 }
1573
1574 // Non-Darwin versions (the difference is R9).
1575 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1576 Uses = [SP] in {
1577 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1578 IIC_Br, []>, Requires<[IsNotDarwin]>;
1579
1580 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1581 IIC_Br, []>, Requires<[IsNotDarwin]>;
1582
Jim Grosbach245f5e82011-07-08 18:50:22 +00001583 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1584 Size4Bytes, IIC_Br, [],
1585 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1586 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001587
Jim Grosbach245f5e82011-07-08 18:50:22 +00001588 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1589 Size4Bytes, IIC_Br, [],
1590 (BX GPR:$dst)>,
1591 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001592 }
1593}
1594
1595
1596
1597
1598
Johnny Chen0296f3e2010-02-16 21:59:54 +00001599// Secure Monitor Call is a system instruction -- for disassembly only
1600def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1601 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001602 bits<4> opt;
1603 let Inst{23-4} = 0b01100000000000000111;
1604 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001605}
1606
Johnny Chen64dfb782010-02-16 20:04:27 +00001607// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001608let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001609def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001610 [/* For disassembly only; pattern left blank */]> {
1611 bits<24> svc;
1612 let Inst{23-0} = svc;
1613}
Johnny Chen85d5a892010-02-10 18:02:25 +00001614}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001615def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001616
Johnny Chenfb566792010-02-17 21:39:10 +00001617// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001618let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001619def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1620 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001621 [/* For disassembly only; pattern left blank */]> {
1622 let Inst{31-28} = 0b1111;
1623 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001624 let Inst{19-8} = 0xd05;
1625 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001626}
1627
Jim Grosbache6913602010-11-03 01:01:43 +00001628def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1629 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001630 [/* For disassembly only; pattern left blank */]> {
1631 let Inst{31-28} = 0b1111;
1632 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001633 let Inst{19-8} = 0xd05;
1634 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001635}
1636
Johnny Chenfb566792010-02-17 21:39:10 +00001637// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001638def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1639 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001640 [/* For disassembly only; pattern left blank */]> {
1641 let Inst{31-28} = 0b1111;
1642 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001643 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001644}
1645
Jim Grosbache6913602010-11-03 01:01:43 +00001646def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1647 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001648 [/* For disassembly only; pattern left blank */]> {
1649 let Inst{31-28} = 0b1111;
1650 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001651 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001652}
Chris Lattner39ee0362010-10-31 19:10:56 +00001653} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001654
Evan Chenga8e29892007-01-19 07:51:42 +00001655//===----------------------------------------------------------------------===//
1656// Load / store Instructions.
1657//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001658
Evan Chenga8e29892007-01-19 07:51:42 +00001659// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001660
1661
Evan Cheng7e2fe912010-10-28 06:47:08 +00001662defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001663 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001664defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001665 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001666defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001667 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001668defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001669 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001670
Evan Chengfa775d02007-03-19 07:20:03 +00001671// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001672let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1673 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001674def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001675 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1676 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001677 bits<4> Rt;
1678 bits<17> addr;
1679 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1680 let Inst{19-16} = 0b1111;
1681 let Inst{15-12} = Rt;
1682 let Inst{11-0} = addr{11-0}; // imm12
1683}
Evan Chengfa775d02007-03-19 07:20:03 +00001684
Evan Chenga8e29892007-01-19 07:51:42 +00001685// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001686def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001687 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1688 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001689
Evan Chenga8e29892007-01-19 07:51:42 +00001690// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001691def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001692 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1693 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001694
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001695def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001696 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1697 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001698
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001699let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001700// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001701def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1702 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001703 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001704 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001705}
Rafael Espindolac391d162006-10-23 20:34:27 +00001706
Evan Chenga8e29892007-01-19 07:51:42 +00001707// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001708multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001709 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1710 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001711 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1712 // {17-14} Rn
1713 // {13} 1 == Rm, 0 == imm12
1714 // {12} isAdd
1715 // {11-0} imm12/Rm
1716 bits<18> addr;
1717 let Inst{25} = addr{13};
1718 let Inst{23} = addr{12};
1719 let Inst{19-16} = addr{17-14};
1720 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001721 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001722 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001723 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001724 (ins GPR:$Rn, am2offset:$offset),
1725 IndexModePost, LdFrm, itin,
1726 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001727 // {13} 1 == Rm, 0 == imm12
1728 // {12} isAdd
1729 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001730 bits<14> offset;
1731 bits<4> Rn;
1732 let Inst{25} = offset{13};
1733 let Inst{23} = offset{12};
1734 let Inst{19-16} = Rn;
1735 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001736 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001737}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001738
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001739let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001740defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1741defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001742}
Rafael Espindola450856d2006-12-12 00:37:38 +00001743
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001744multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1745 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1746 (ins addrmode3:$addr), IndexModePre,
1747 LdMiscFrm, itin,
1748 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1749 bits<14> addr;
1750 let Inst{23} = addr{8}; // U bit
1751 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1752 let Inst{19-16} = addr{12-9}; // Rn
1753 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1754 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1755 }
1756 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1757 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1758 LdMiscFrm, itin,
1759 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001760 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001761 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001762 let Inst{23} = offset{8}; // U bit
1763 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001764 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001765 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1766 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001767 }
1768}
Rafael Espindola4e307642006-09-08 16:59:47 +00001769
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001770let mayLoad = 1, neverHasSideEffects = 1 in {
1771defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1772defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1773defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001774let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001775def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1776 (ins addrmode3:$addr), IndexModePre,
1777 LdMiscFrm, IIC_iLoad_d_ru,
1778 "ldrd", "\t$Rt, $Rt2, $addr!",
1779 "$addr.base = $Rn_wb", []> {
1780 bits<14> addr;
1781 let Inst{23} = addr{8}; // U bit
1782 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1783 let Inst{19-16} = addr{12-9}; // Rn
1784 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1785 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1786}
1787def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1788 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1789 LdMiscFrm, IIC_iLoad_d_ru,
1790 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1791 "$Rn = $Rn_wb", []> {
1792 bits<10> offset;
1793 bits<4> Rn;
1794 let Inst{23} = offset{8}; // U bit
1795 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1796 let Inst{19-16} = Rn;
1797 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1798 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1799}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001800} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001801} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001802
Johnny Chenadb561d2010-02-18 03:27:42 +00001803// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001804let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001805def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1806 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1807 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1808 // {17-14} Rn
1809 // {13} 1 == Rm, 0 == imm12
1810 // {12} isAdd
1811 // {11-0} imm12/Rm
1812 bits<18> addr;
1813 let Inst{25} = addr{13};
1814 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001815 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001816 let Inst{19-16} = addr{17-14};
1817 let Inst{11-0} = addr{11-0};
1818 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001819}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001820def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1821 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1822 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1823 // {17-14} Rn
1824 // {13} 1 == Rm, 0 == imm12
1825 // {12} isAdd
1826 // {11-0} imm12/Rm
1827 bits<18> addr;
1828 let Inst{25} = addr{13};
1829 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001830 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001831 let Inst{19-16} = addr{17-14};
1832 let Inst{11-0} = addr{11-0};
1833 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001834}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001835def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1836 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1837 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001838 let Inst{21} = 1; // overwrite
1839}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001840def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1841 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1842 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001843 let Inst{21} = 1; // overwrite
1844}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001845def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1846 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1847 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001848 let Inst{21} = 1; // overwrite
1849}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001850}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001851
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001853
1854// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001855def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001856 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1857 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Evan Chenga8e29892007-01-19 07:51:42 +00001859// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001860let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1861def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001862 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001863 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001864
1865// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001866def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001867 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001868 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001869 "str", "\t$Rt, [$Rn, $offset]!",
1870 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001871 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001872 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001873
Jim Grosbach953557f42010-11-19 21:35:06 +00001874def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001875 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001876 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001877 "str", "\t$Rt, [$Rn], $offset",
1878 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001879 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001880 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Jim Grosbacha1b41752010-11-19 22:06:57 +00001882def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1883 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1884 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001885 "strb", "\t$Rt, [$Rn, $offset]!",
1886 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001887 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1888 GPR:$Rn, am2offset:$offset))]>;
1889def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1890 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1891 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001892 "strb", "\t$Rt, [$Rn], $offset",
1893 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001894 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1895 GPR:$Rn, am2offset:$offset))]>;
1896
Jim Grosbach2dc77682010-11-29 18:37:44 +00001897def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1898 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1899 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001900 "strh", "\t$Rt, [$Rn, $offset]!",
1901 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001902 [(set GPR:$Rn_wb,
1903 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001904
Jim Grosbach2dc77682010-11-29 18:37:44 +00001905def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1906 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1907 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001908 "strh", "\t$Rt, [$Rn], $offset",
1909 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001910 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1911 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Johnny Chen39a4bb32010-02-18 22:31:18 +00001913// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001914let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001915def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1916 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001917 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001918 "strd", "\t$src1, $src2, [$base, $offset]!",
1919 "$base = $base_wb", []>;
1920
1921// For disassembly only
1922def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1923 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001924 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001925 "strd", "\t$src1, $src2, [$base], $offset",
1926 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001927} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001928
Johnny Chenad4df4c2010-03-01 19:22:00 +00001929// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001930
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001931def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1932 IndexModePost, StFrm, IIC_iStore_ru,
1933 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001934 [/* For disassembly only; pattern left blank */]> {
1935 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001936 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1937}
1938
1939def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1940 IndexModePost, StFrm, IIC_iStore_bh_ru,
1941 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1942 [/* For disassembly only; pattern left blank */]> {
1943 let Inst{21} = 1; // overwrite
1944 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001945}
1946
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001947def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001948 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001949 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001950 [/* For disassembly only; pattern left blank */]> {
1951 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001952 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001953}
1954
Evan Chenga8e29892007-01-19 07:51:42 +00001955//===----------------------------------------------------------------------===//
1956// Load / store multiple Instructions.
1957//
1958
Bill Wendling6c470b82010-11-13 09:09:38 +00001959multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1960 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001961 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001962 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1963 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001964 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001965 let Inst{24-23} = 0b01; // Increment After
1966 let Inst{21} = 0; // No writeback
1967 let Inst{20} = L_bit;
1968 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001969 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001970 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1971 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001972 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001973 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001974 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001975 let Inst{20} = L_bit;
1976 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001977 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001978 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1979 IndexModeNone, f, itin,
1980 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1981 let Inst{24-23} = 0b00; // Decrement After
1982 let Inst{21} = 0; // No writeback
1983 let Inst{20} = L_bit;
1984 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001985 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001986 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1987 IndexModeUpd, f, itin_upd,
1988 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1989 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001990 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001991 let Inst{20} = L_bit;
1992 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001993 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001994 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1995 IndexModeNone, f, itin,
1996 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1997 let Inst{24-23} = 0b10; // Decrement Before
1998 let Inst{21} = 0; // No writeback
1999 let Inst{20} = L_bit;
2000 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002001 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002002 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2003 IndexModeUpd, f, itin_upd,
2004 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2005 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002006 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002007 let Inst{20} = L_bit;
2008 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002009 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002010 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2011 IndexModeNone, f, itin,
2012 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2013 let Inst{24-23} = 0b11; // Increment Before
2014 let Inst{21} = 0; // No writeback
2015 let Inst{20} = L_bit;
2016 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002017 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002018 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2019 IndexModeUpd, f, itin_upd,
2020 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2021 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002022 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002023 let Inst{20} = L_bit;
2024 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002025}
Bill Wendling6c470b82010-11-13 09:09:38 +00002026
Bill Wendlingc93989a2010-11-13 11:20:05 +00002027let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002028
2029let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2030defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2031
2032let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2033defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2034
2035} // neverHasSideEffects
2036
Bob Wilson0fef5842011-01-06 19:24:32 +00002037// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002038def : MnemonicAlias<"ldmfd", "ldmia">;
2039def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002040def : MnemonicAlias<"ldm", "ldmia">;
2041def : MnemonicAlias<"stm", "stmia">;
2042
2043// FIXME: remove when we have a way to marking a MI with these properties.
2044// FIXME: Should pc be an implicit operand like PICADD, etc?
2045let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2046 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002047def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2048 reglist:$regs, variable_ops),
2049 Size4Bytes, IIC_iLoad_mBr, [],
2050 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002051 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002052
Evan Chenga8e29892007-01-19 07:51:42 +00002053//===----------------------------------------------------------------------===//
2054// Move Instructions.
2055//
2056
Evan Chengcd799b92009-06-12 20:46:18 +00002057let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002058def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2059 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2060 bits<4> Rd;
2061 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002062
Johnny Chen103bf952011-04-01 23:30:25 +00002063 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002064 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002065 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002066 let Inst{3-0} = Rm;
2067 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002068}
2069
Dale Johannesen38d5f042010-06-15 22:24:08 +00002070// A version for the smaller set of tail call registers.
2071let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002072def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002073 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2074 bits<4> Rd;
2075 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002076
Dale Johannesen38d5f042010-06-15 22:24:08 +00002077 let Inst{11-4} = 0b00000000;
2078 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002079 let Inst{3-0} = Rm;
2080 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002081}
2082
Evan Chengf40deed2010-10-27 23:41:30 +00002083def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002084 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002085 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2086 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002087 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002088 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002089 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002090 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002091 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002092 let Inst{25} = 0;
2093}
Evan Chenga2515702007-03-19 07:09:02 +00002094
Evan Chengc4af4632010-11-17 20:13:28 +00002095let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002096def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2097 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002098 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002099 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002100 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002101 let Inst{15-12} = Rd;
2102 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002103 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002104}
2105
Evan Chengc4af4632010-11-17 20:13:28 +00002106let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002107def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002108 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002109 "movw", "\t$Rd, $imm",
2110 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002111 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002112 bits<4> Rd;
2113 bits<16> imm;
2114 let Inst{15-12} = Rd;
2115 let Inst{11-0} = imm{11-0};
2116 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002117 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002118 let Inst{25} = 1;
2119}
2120
Evan Cheng53519f02011-01-21 18:55:51 +00002121def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2122 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002123
2124let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002125def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002126 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002127 "movt", "\t$Rd, $imm",
2128 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002129 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002130 lo16AllZero:$imm))]>, UnaryDP,
2131 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002132 bits<4> Rd;
2133 bits<16> imm;
2134 let Inst{15-12} = Rd;
2135 let Inst{11-0} = imm{11-0};
2136 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002137 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002138 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002139}
Evan Cheng13ab0202007-07-10 18:08:01 +00002140
Evan Cheng53519f02011-01-21 18:55:51 +00002141def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2142 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002143
2144} // Constraints
2145
Evan Cheng20956592009-10-21 08:15:52 +00002146def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2147 Requires<[IsARM, HasV6T2]>;
2148
David Goodwinca01a8d2009-09-01 18:32:09 +00002149let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002150def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002151 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2152 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002153
2154// These aren't really mov instructions, but we have to define them this way
2155// due to flag operands.
2156
Evan Cheng071a2792007-09-11 19:55:27 +00002157let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002158def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002159 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2160 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002161def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002162 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2163 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002164}
Evan Chenga8e29892007-01-19 07:51:42 +00002165
Evan Chenga8e29892007-01-19 07:51:42 +00002166//===----------------------------------------------------------------------===//
2167// Extend Instructions.
2168//
2169
2170// Sign extenders
2171
Evan Cheng576a3962010-09-25 00:49:35 +00002172defm SXTB : AI_ext_rrot<0b01101010,
2173 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2174defm SXTH : AI_ext_rrot<0b01101011,
2175 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002176
Evan Cheng576a3962010-09-25 00:49:35 +00002177defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002178 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002179defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002180 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002181
Johnny Chen2ec5e492010-02-22 21:50:40 +00002182// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002183defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002184
2185// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002186defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002187
2188// Zero extenders
2189
2190let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002191defm UXTB : AI_ext_rrot<0b01101110,
2192 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2193defm UXTH : AI_ext_rrot<0b01101111,
2194 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2195defm UXTB16 : AI_ext_rrot<0b01101100,
2196 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002197
Jim Grosbach542f6422010-07-28 23:25:44 +00002198// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2199// The transformation should probably be done as a combiner action
2200// instead so we can include a check for masking back in the upper
2201// eight bits of the source into the lower eight bits of the result.
2202//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2203// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002204def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002205 (UXTB16r_rot GPR:$Src, 8)>;
2206
Evan Cheng576a3962010-09-25 00:49:35 +00002207defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002208 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002209defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002210 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002211}
2212
Evan Chenga8e29892007-01-19 07:51:42 +00002213// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002214// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002215defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002216
Evan Chenga8e29892007-01-19 07:51:42 +00002217
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002218def SBFX : I<(outs GPR:$Rd),
2219 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002220 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002221 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002222 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<5> lsb;
2226 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002227 let Inst{27-21} = 0b0111101;
2228 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002229 let Inst{20-16} = width;
2230 let Inst{15-12} = Rd;
2231 let Inst{11-7} = lsb;
2232 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002233}
2234
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002235def UBFX : I<(outs GPR:$Rd),
2236 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002237 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002238 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002239 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002240 bits<4> Rd;
2241 bits<4> Rn;
2242 bits<5> lsb;
2243 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002244 let Inst{27-21} = 0b0111111;
2245 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002246 let Inst{20-16} = width;
2247 let Inst{15-12} = Rd;
2248 let Inst{11-7} = lsb;
2249 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002250}
2251
Evan Chenga8e29892007-01-19 07:51:42 +00002252//===----------------------------------------------------------------------===//
2253// Arithmetic Instructions.
2254//
2255
Jim Grosbach26421962008-10-14 20:36:24 +00002256defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002257 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002258 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002259defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002260 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002261 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002262
Evan Chengc85e8322007-07-05 07:13:32 +00002263// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002264defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002265 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002266 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2267defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002268 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002269 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002270
Evan Cheng62674222009-06-25 23:34:10 +00002271defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002272 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2273 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002274defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002275 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2276 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002277
2278// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002279let usesCustomInserter = 1 in {
2280defm ADCS : AI1_adde_sube_s_irs<
2281 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2282defm SBCS : AI1_adde_sube_s_irs<
2283 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2284}
Evan Chenga8e29892007-01-19 07:51:42 +00002285
Jim Grosbach84760882010-10-15 18:42:41 +00002286def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2287 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2288 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2289 bits<4> Rd;
2290 bits<4> Rn;
2291 bits<12> imm;
2292 let Inst{25} = 1;
2293 let Inst{15-12} = Rd;
2294 let Inst{19-16} = Rn;
2295 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002296}
Evan Cheng13ab0202007-07-10 18:08:01 +00002297
Bob Wilsoncff71782010-08-05 18:23:43 +00002298// The reg/reg form is only defined for the disassembler; for codegen it is
2299// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002300def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2301 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002302 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002303 bits<4> Rd;
2304 bits<4> Rn;
2305 bits<4> Rm;
2306 let Inst{11-4} = 0b00000000;
2307 let Inst{25} = 0;
2308 let Inst{3-0} = Rm;
2309 let Inst{15-12} = Rd;
2310 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002311}
2312
Jim Grosbach84760882010-10-15 18:42:41 +00002313def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2314 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2315 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2316 bits<4> Rd;
2317 bits<4> Rn;
2318 bits<12> shift;
2319 let Inst{25} = 0;
2320 let Inst{11-0} = shift;
2321 let Inst{15-12} = Rd;
2322 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002323}
Evan Chengc85e8322007-07-05 07:13:32 +00002324
2325// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002326// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2327let usesCustomInserter = 1 in {
2328def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2329 Size4Bytes, IIC_iALUi,
2330 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2331def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2332 Size4Bytes, IIC_iALUr,
2333 [/* For disassembly only; pattern left blank */]>;
2334def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2335 Size4Bytes, IIC_iALUsr,
2336 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002337}
Evan Chengc85e8322007-07-05 07:13:32 +00002338
Evan Cheng62674222009-06-25 23:34:10 +00002339let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002340def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2341 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2342 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002343 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002344 bits<4> Rd;
2345 bits<4> Rn;
2346 bits<12> imm;
2347 let Inst{25} = 1;
2348 let Inst{15-12} = Rd;
2349 let Inst{19-16} = Rn;
2350 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002351}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002352// The reg/reg form is only defined for the disassembler; for codegen it is
2353// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002354def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2355 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002356 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002357 bits<4> Rd;
2358 bits<4> Rn;
2359 bits<4> Rm;
2360 let Inst{11-4} = 0b00000000;
2361 let Inst{25} = 0;
2362 let Inst{3-0} = Rm;
2363 let Inst{15-12} = Rd;
2364 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002365}
Jim Grosbach84760882010-10-15 18:42:41 +00002366def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2367 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2368 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002369 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002370 bits<4> Rd;
2371 bits<4> Rn;
2372 bits<12> shift;
2373 let Inst{25} = 0;
2374 let Inst{11-0} = shift;
2375 let Inst{15-12} = Rd;
2376 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002377}
Evan Cheng62674222009-06-25 23:34:10 +00002378}
2379
Owen Andersonb48c7912011-04-05 23:55:28 +00002380// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2381let usesCustomInserter = 1, Uses = [CPSR] in {
2382def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2383 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002384 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002385def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2386 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002387 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002388}
Evan Cheng2c614c52007-06-06 10:17:05 +00002389
Evan Chenga8e29892007-01-19 07:51:42 +00002390// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002391// The assume-no-carry-in form uses the negation of the input since add/sub
2392// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2393// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2394// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002395def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2396 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002397def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2398 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2399// The with-carry-in form matches bitwise not instead of the negation.
2400// Effectively, the inverse interpretation of the carry flag already accounts
2401// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002402def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002403 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002404def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2405 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002406
2407// Note: These are implemented in C++ code, because they have to generate
2408// ADD/SUBrs instructions, which use a complex pattern that a xform function
2409// cannot produce.
2410// (mul X, 2^n+1) -> (add (X << n), X)
2411// (mul X, 2^n-1) -> (rsb X, (X << n))
2412
Johnny Chen667d1272010-02-22 18:50:54 +00002413// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002414// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002415class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002416 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2417 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2418 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002419 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002420 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002421 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002422 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002423 let Inst{11-4} = op11_4;
2424 let Inst{19-16} = Rn;
2425 let Inst{15-12} = Rd;
2426 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002427}
2428
Johnny Chen667d1272010-02-22 18:50:54 +00002429// Saturating add/subtract -- for disassembly only
2430
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002431def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002432 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2433 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002434def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002435 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2436 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2437def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2438 "\t$Rd, $Rm, $Rn">;
2439def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2440 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002441
2442def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2443def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2444def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2445def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2446def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2447def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2448def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2449def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2450def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2451def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2452def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2453def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002454
2455// Signed/Unsigned add/subtract -- for disassembly only
2456
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002457def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2458def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2459def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2460def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2461def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2462def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2463def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2464def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2465def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2466def USAX : AAI<0b01100101, 0b11110101, "usax">;
2467def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2468def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002469
2470// Signed/Unsigned halving add/subtract -- for disassembly only
2471
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002472def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2473def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2474def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2475def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2476def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2477def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2478def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2479def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2480def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2481def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2482def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2483def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002484
Johnny Chenadc77332010-02-26 22:04:29 +00002485// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002486
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002488 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002489 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002490 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002491 bits<4> Rd;
2492 bits<4> Rn;
2493 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002494 let Inst{27-20} = 0b01111000;
2495 let Inst{15-12} = 0b1111;
2496 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002497 let Inst{19-16} = Rd;
2498 let Inst{11-8} = Rm;
2499 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002500}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002501def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002502 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002504 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 bits<4> Rd;
2506 bits<4> Rn;
2507 bits<4> Rm;
2508 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002509 let Inst{27-20} = 0b01111000;
2510 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 let Inst{19-16} = Rd;
2512 let Inst{15-12} = Ra;
2513 let Inst{11-8} = Rm;
2514 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002515}
2516
2517// Signed/Unsigned saturate -- for disassembly only
2518
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002519def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002520 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002521 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002522 bits<4> Rd;
2523 bits<5> sat_imm;
2524 bits<4> Rn;
2525 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002526 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002527 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002528 let Inst{20-16} = sat_imm;
2529 let Inst{15-12} = Rd;
2530 let Inst{11-7} = sh{7-3};
2531 let Inst{6} = sh{0};
2532 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002533}
2534
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002535def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002536 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002537 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002538 bits<4> Rd;
2539 bits<4> sat_imm;
2540 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002541 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002542 let Inst{11-4} = 0b11110011;
2543 let Inst{15-12} = Rd;
2544 let Inst{19-16} = sat_imm;
2545 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002546}
2547
Jim Grosbach70987fb2010-10-18 23:35:38 +00002548def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2549 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002550 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002551 bits<4> Rd;
2552 bits<5> sat_imm;
2553 bits<4> Rn;
2554 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002555 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002556 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002557 let Inst{15-12} = Rd;
2558 let Inst{11-7} = sh{7-3};
2559 let Inst{6} = sh{0};
2560 let Inst{20-16} = sat_imm;
2561 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002562}
2563
Jim Grosbach70987fb2010-10-18 23:35:38 +00002564def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2565 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002566 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002567 bits<4> Rd;
2568 bits<4> sat_imm;
2569 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002570 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002571 let Inst{11-4} = 0b11110011;
2572 let Inst{15-12} = Rd;
2573 let Inst{19-16} = sat_imm;
2574 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002575}
Evan Chenga8e29892007-01-19 07:51:42 +00002576
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002577def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2578def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002579
Evan Chenga8e29892007-01-19 07:51:42 +00002580//===----------------------------------------------------------------------===//
2581// Bitwise Instructions.
2582//
2583
Jim Grosbach26421962008-10-14 20:36:24 +00002584defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002585 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002586 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002587defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002588 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002589 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002590defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002591 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002592 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002593defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002594 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002595 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002596
Jim Grosbach3fea191052010-10-21 22:03:21 +00002597def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002598 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002599 "bfc", "\t$Rd, $imm", "$src = $Rd",
2600 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002601 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002602 bits<4> Rd;
2603 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002604 let Inst{27-21} = 0b0111110;
2605 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002606 let Inst{15-12} = Rd;
2607 let Inst{11-7} = imm{4-0}; // lsb
2608 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002609}
2610
Johnny Chenb2503c02010-02-17 06:31:48 +00002611// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002612def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002613 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002614 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2615 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002616 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002617 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002618 bits<4> Rd;
2619 bits<4> Rn;
2620 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002621 let Inst{27-21} = 0b0111110;
2622 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002623 let Inst{15-12} = Rd;
2624 let Inst{11-7} = imm{4-0}; // lsb
2625 let Inst{20-16} = imm{9-5}; // width
2626 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002627}
2628
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002629// GNU as only supports this form of bfi (w/ 4 arguments)
2630let isAsmParserOnly = 1 in
2631def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2632 lsb_pos_imm:$lsb, width_imm:$width),
2633 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2634 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2635 []>, Requires<[IsARM, HasV6T2]> {
2636 bits<4> Rd;
2637 bits<4> Rn;
2638 bits<5> lsb;
2639 bits<5> width;
2640 let Inst{27-21} = 0b0111110;
2641 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2642 let Inst{15-12} = Rd;
2643 let Inst{11-7} = lsb;
2644 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2645 let Inst{3-0} = Rn;
2646}
2647
Jim Grosbach36860462010-10-21 22:19:32 +00002648def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2649 "mvn", "\t$Rd, $Rm",
2650 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2651 bits<4> Rd;
2652 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002653 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002654 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002655 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002656 let Inst{15-12} = Rd;
2657 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002658}
Jim Grosbach36860462010-10-21 22:19:32 +00002659def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2660 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2661 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2662 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002663 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002664 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002665 let Inst{19-16} = 0b0000;
2666 let Inst{15-12} = Rd;
2667 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002668}
Evan Chengc4af4632010-11-17 20:13:28 +00002669let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002670def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2671 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2672 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2673 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002674 bits<12> imm;
2675 let Inst{25} = 1;
2676 let Inst{19-16} = 0b0000;
2677 let Inst{15-12} = Rd;
2678 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002679}
Evan Chenga8e29892007-01-19 07:51:42 +00002680
2681def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2682 (BICri GPR:$src, so_imm_not:$imm)>;
2683
2684//===----------------------------------------------------------------------===//
2685// Multiply Instructions.
2686//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2688 string opc, string asm, list<dag> pattern>
2689 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2690 bits<4> Rd;
2691 bits<4> Rm;
2692 bits<4> Rn;
2693 let Inst{19-16} = Rd;
2694 let Inst{11-8} = Rm;
2695 let Inst{3-0} = Rn;
2696}
2697class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2698 string opc, string asm, list<dag> pattern>
2699 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2700 bits<4> RdLo;
2701 bits<4> RdHi;
2702 bits<4> Rm;
2703 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002704 let Inst{19-16} = RdHi;
2705 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002706 let Inst{11-8} = Rm;
2707 let Inst{3-0} = Rn;
2708}
Evan Chenga8e29892007-01-19 07:51:42 +00002709
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002710// FIXME: The v5 pseudos are only necessary for the additional Constraint
2711// property. Remove them when it's possible to add those properties
2712// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002713let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2715 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002717 Requires<[IsARM, HasV6]> {
2718 let Inst{15-12} = 0b0000;
2719}
Evan Chenga8e29892007-01-19 07:51:42 +00002720
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002721let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002722def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2723 pred:$p, cc_out:$s),
2724 Size4Bytes, IIC_iMUL32,
2725 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2726 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002727 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002728}
2729
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002730def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2731 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002732 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2733 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002734 bits<4> Ra;
2735 let Inst{15-12} = Ra;
2736}
Evan Chenga8e29892007-01-19 07:51:42 +00002737
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002738let Constraints = "@earlyclobber $Rd" in
2739def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2740 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2741 Size4Bytes, IIC_iMAC32,
2742 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2743 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2744 Requires<[IsARM, NoV6]>;
2745
Jim Grosbach65711012010-11-19 22:22:37 +00002746def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2747 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2748 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002749 Requires<[IsARM, HasV6T2]> {
2750 bits<4> Rd;
2751 bits<4> Rm;
2752 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002753 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002754 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002755 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002756 let Inst{11-8} = Rm;
2757 let Inst{3-0} = Rn;
2758}
Evan Chengedcbada2009-07-06 22:05:45 +00002759
Evan Chenga8e29892007-01-19 07:51:42 +00002760// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002761let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002762let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002763def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002764 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002765 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2766 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002767
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002768def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002769 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002770 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2771 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002772
2773let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2774def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2775 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2776 Size4Bytes, IIC_iMUL64, [],
2777 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2778 Requires<[IsARM, NoV6]>;
2779
2780def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2781 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2782 Size4Bytes, IIC_iMUL64, [],
2783 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2784 Requires<[IsARM, NoV6]>;
2785}
Evan Cheng8de898a2009-06-26 00:19:44 +00002786}
Evan Chenga8e29892007-01-19 07:51:42 +00002787
2788// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002789def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2790 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002791 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2792 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002793def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2794 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002795 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2796 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002797
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002798def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2799 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2800 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2801 Requires<[IsARM, HasV6]> {
2802 bits<4> RdLo;
2803 bits<4> RdHi;
2804 bits<4> Rm;
2805 bits<4> Rn;
2806 let Inst{19-16} = RdLo;
2807 let Inst{15-12} = RdHi;
2808 let Inst{11-8} = Rm;
2809 let Inst{3-0} = Rn;
2810}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002811
2812let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2813def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2814 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2815 Size4Bytes, IIC_iMAC64, [],
2816 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2817 Requires<[IsARM, NoV6]>;
2818def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2819 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2820 Size4Bytes, IIC_iMAC64, [],
2821 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2822 Requires<[IsARM, NoV6]>;
2823def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2824 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2825 Size4Bytes, IIC_iMAC64, [],
2826 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2827 Requires<[IsARM, NoV6]>;
2828}
2829
Evan Chengcd799b92009-06-12 20:46:18 +00002830} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002831
2832// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002833def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2834 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2835 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002836 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002837 let Inst{15-12} = 0b1111;
2838}
Evan Cheng13ab0202007-07-10 18:08:01 +00002839
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002840def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2841 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002842 [/* For disassembly only; pattern left blank */]>,
2843 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002844 let Inst{15-12} = 0b1111;
2845}
2846
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002847def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2848 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2849 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2850 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2851 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002852
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002853def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2854 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2855 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002856 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002857 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002858
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002859def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2860 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2861 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2862 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2863 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002864
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002865def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2866 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2867 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002868 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002869 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002870
Raul Herbster37fb5b12007-08-30 23:25:47 +00002871multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002872 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2873 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2874 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2875 (sext_inreg GPR:$Rm, i16)))]>,
2876 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002877
Jim Grosbach3870b752010-10-22 18:35:16 +00002878 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2879 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2880 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2881 (sra GPR:$Rm, (i32 16))))]>,
2882 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002883
Jim Grosbach3870b752010-10-22 18:35:16 +00002884 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2885 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2886 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2887 (sext_inreg GPR:$Rm, i16)))]>,
2888 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002889
Jim Grosbach3870b752010-10-22 18:35:16 +00002890 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2891 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2892 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2893 (sra GPR:$Rm, (i32 16))))]>,
2894 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002895
Jim Grosbach3870b752010-10-22 18:35:16 +00002896 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2897 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2898 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2899 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2900 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002901
Jim Grosbach3870b752010-10-22 18:35:16 +00002902 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2903 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2904 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2905 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2906 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002907}
2908
Raul Herbster37fb5b12007-08-30 23:25:47 +00002909
2910multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002911 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002912 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2913 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2914 [(set GPR:$Rd, (add GPR:$Ra,
2915 (opnode (sext_inreg GPR:$Rn, i16),
2916 (sext_inreg GPR:$Rm, i16))))]>,
2917 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002918
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002919 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002920 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2921 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2922 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2923 (sra GPR:$Rm, (i32 16)))))]>,
2924 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002925
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002926 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002927 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2928 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2929 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2930 (sext_inreg GPR:$Rm, i16))))]>,
2931 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002932
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002933 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002934 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2935 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2936 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2937 (sra GPR:$Rm, (i32 16)))))]>,
2938 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002939
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002940 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002941 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2942 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2943 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2944 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2945 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002946
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002947 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002948 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2949 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2950 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2951 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2952 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002953}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002954
Raul Herbster37fb5b12007-08-30 23:25:47 +00002955defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2956defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002957
Johnny Chen83498e52010-02-12 21:59:23 +00002958// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002959def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2960 (ins GPR:$Rn, GPR:$Rm),
2961 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002962 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002963 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002964
Jim Grosbach3870b752010-10-22 18:35:16 +00002965def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2966 (ins GPR:$Rn, GPR:$Rm),
2967 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002968 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002969 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002970
Jim Grosbach3870b752010-10-22 18:35:16 +00002971def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2972 (ins GPR:$Rn, GPR:$Rm),
2973 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002974 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002975 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002976
Jim Grosbach3870b752010-10-22 18:35:16 +00002977def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2978 (ins GPR:$Rn, GPR:$Rm),
2979 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002980 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002981 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002982
Johnny Chen667d1272010-02-22 18:50:54 +00002983// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002984class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2985 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002986 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002987 bits<4> Rn;
2988 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002989 let Inst{4} = 1;
2990 let Inst{5} = swap;
2991 let Inst{6} = sub;
2992 let Inst{7} = 0;
2993 let Inst{21-20} = 0b00;
2994 let Inst{22} = long;
2995 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002996 let Inst{11-8} = Rm;
2997 let Inst{3-0} = Rn;
2998}
2999class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3000 InstrItinClass itin, string opc, string asm>
3001 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3002 bits<4> Rd;
3003 let Inst{15-12} = 0b1111;
3004 let Inst{19-16} = Rd;
3005}
3006class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3007 InstrItinClass itin, string opc, string asm>
3008 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3009 bits<4> Ra;
3010 let Inst{15-12} = Ra;
3011}
3012class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3013 InstrItinClass itin, string opc, string asm>
3014 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3015 bits<4> RdLo;
3016 bits<4> RdHi;
3017 let Inst{19-16} = RdHi;
3018 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003019}
3020
3021multiclass AI_smld<bit sub, string opc> {
3022
Jim Grosbach385e1362010-10-22 19:15:30 +00003023 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3024 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003025
Jim Grosbach385e1362010-10-22 19:15:30 +00003026 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3027 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003028
Jim Grosbach385e1362010-10-22 19:15:30 +00003029 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3030 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3031 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003032
Jim Grosbach385e1362010-10-22 19:15:30 +00003033 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3034 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3035 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003036
3037}
3038
3039defm SMLA : AI_smld<0, "smla">;
3040defm SMLS : AI_smld<1, "smls">;
3041
Johnny Chen2ec5e492010-02-22 21:50:40 +00003042multiclass AI_sdml<bit sub, string opc> {
3043
Jim Grosbach385e1362010-10-22 19:15:30 +00003044 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3045 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3046 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3047 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003048}
3049
3050defm SMUA : AI_sdml<0, "smua">;
3051defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003052
Evan Chenga8e29892007-01-19 07:51:42 +00003053//===----------------------------------------------------------------------===//
3054// Misc. Arithmetic Instructions.
3055//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003056
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003057def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3058 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3059 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003060
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003061def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3062 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3063 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3064 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003065
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003066def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3067 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3068 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003069
Evan Cheng9568e5c2011-06-21 06:01:08 +00003070let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003071def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3072 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003073 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003074 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003075
Evan Cheng9568e5c2011-06-21 06:01:08 +00003076let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003077def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3078 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003079 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003080 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003081
Evan Chengf60ceac2011-06-15 17:17:48 +00003082def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3083 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3084 (REVSH GPR:$Rm)>;
3085
Bob Wilsonf955f292010-08-17 17:23:19 +00003086def lsl_shift_imm : SDNodeXForm<imm, [{
3087 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3088 return CurDAG->getTargetConstant(Sh, MVT::i32);
3089}]>;
3090
Eric Christopher8f232d32011-04-28 05:49:04 +00003091def lsl_amt : ImmLeaf<i32, [{
3092 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003093}], lsl_shift_imm>;
3094
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003095def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3096 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3097 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3098 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3099 (and (shl GPR:$Rm, lsl_amt:$sh),
3100 0xFFFF0000)))]>,
3101 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003102
Evan Chenga8e29892007-01-19 07:51:42 +00003103// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003104def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3105 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3106def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3107 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003108
Bob Wilsonf955f292010-08-17 17:23:19 +00003109def asr_shift_imm : SDNodeXForm<imm, [{
3110 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3111 return CurDAG->getTargetConstant(Sh, MVT::i32);
3112}]>;
3113
Eric Christopher8f232d32011-04-28 05:49:04 +00003114def asr_amt : ImmLeaf<i32, [{
3115 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003116}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003117
Bob Wilsondc66eda2010-08-16 22:26:55 +00003118// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3119// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003120def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3121 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3122 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3123 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3124 (and (sra GPR:$Rm, asr_amt:$sh),
3125 0xFFFF)))]>,
3126 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003127
Evan Chenga8e29892007-01-19 07:51:42 +00003128// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3129// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003130def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003131 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003132def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003133 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3134 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003135
Evan Chenga8e29892007-01-19 07:51:42 +00003136//===----------------------------------------------------------------------===//
3137// Comparison Instructions...
3138//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003139
Jim Grosbach26421962008-10-14 20:36:24 +00003140defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003141 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003142 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003143
Jim Grosbach97a884d2010-12-07 20:41:06 +00003144// ARMcmpZ can re-use the above instruction definitions.
3145def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3146 (CMPri GPR:$src, so_imm:$imm)>;
3147def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3148 (CMPrr GPR:$src, GPR:$rhs)>;
3149def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3150 (CMPrs GPR:$src, so_reg:$rhs)>;
3151
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003152// FIXME: We have to be careful when using the CMN instruction and comparison
3153// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003154// results:
3155//
3156// rsbs r1, r1, 0
3157// cmp r0, r1
3158// mov r0, #0
3159// it ls
3160// mov r0, #1
3161//
3162// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003163//
Bill Wendling6165e872010-08-26 18:33:51 +00003164// cmn r0, r1
3165// mov r0, #0
3166// it ls
3167// mov r0, #1
3168//
3169// However, the CMN gives the *opposite* result when r1 is 0. This is because
3170// the carry flag is set in the CMP case but not in the CMN case. In short, the
3171// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3172// value of r0 and the carry bit (because the "carry bit" parameter to
3173// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3174// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3175// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3176// parameter to AddWithCarry is defined as 0).
3177//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003178// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003179//
3180// x = 0
3181// ~x = 0xFFFF FFFF
3182// ~x + 1 = 0x1 0000 0000
3183// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3184//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003185// Therefore, we should disable CMN when comparing against zero, until we can
3186// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3187// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003188//
3189// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3190//
3191// This is related to <rdar://problem/7569620>.
3192//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003193//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3194// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003195
Evan Chenga8e29892007-01-19 07:51:42 +00003196// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003197defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003198 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003199 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003200defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003201 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003202 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003203
David Goodwinc0309b42009-06-29 15:33:01 +00003204defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003205 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003206 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003207
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003208//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3209// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003210
David Goodwinc0309b42009-06-29 15:33:01 +00003211def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003212 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003213
Evan Cheng218977b2010-07-13 19:27:42 +00003214// Pseudo i64 compares for some floating point compares.
3215let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3216 Defs = [CPSR] in {
3217def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003218 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003219 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003220 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3221
3222def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003223 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003224 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3225} // usesCustomInserter
3226
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003227
Evan Chenga8e29892007-01-19 07:51:42 +00003228// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003229// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003230// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003231let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003232def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3233 Size4Bytes, IIC_iCMOVr,
3234 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3235 RegConstraint<"$false = $Rd">;
3236def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3237 (ins GPR:$false, so_reg:$shift, pred:$p),
3238 Size4Bytes, IIC_iCMOVsr,
3239 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3240 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003241
Evan Chengc4af4632010-11-17 20:13:28 +00003242let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003243def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3244 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3245 Size4Bytes, IIC_iMOVi,
3246 []>,
3247 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003248
Evan Chengc4af4632010-11-17 20:13:28 +00003249let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003250def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3251 (ins GPR:$false, so_imm:$imm, pred:$p),
3252 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003253 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003254 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003255
Evan Cheng63f35442010-11-13 02:25:14 +00003256// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003257let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003258def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3259 (ins GPR:$false, i32imm:$src, pred:$p),
3260 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003261
Evan Chengc4af4632010-11-17 20:13:28 +00003262let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003263def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3264 (ins GPR:$false, so_imm:$imm, pred:$p),
3265 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003266 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003267 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003268} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003269
Jim Grosbach3728e962009-12-10 00:11:09 +00003270//===----------------------------------------------------------------------===//
3271// Atomic operations intrinsics
3272//
3273
Bob Wilsonf74a4292010-10-30 00:54:37 +00003274def memb_opt : Operand<i32> {
3275 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003276 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003277}
Jim Grosbach3728e962009-12-10 00:11:09 +00003278
Bob Wilsonf74a4292010-10-30 00:54:37 +00003279// memory barriers protect the atomic sequences
3280let hasSideEffects = 1 in {
3281def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3282 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3283 Requires<[IsARM, HasDB]> {
3284 bits<4> opt;
3285 let Inst{31-4} = 0xf57ff05;
3286 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003287}
Jim Grosbach3728e962009-12-10 00:11:09 +00003288}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003289
Bob Wilsonf74a4292010-10-30 00:54:37 +00003290def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3291 "dsb", "\t$opt",
3292 [/* For disassembly only; pattern left blank */]>,
3293 Requires<[IsARM, HasDB]> {
3294 bits<4> opt;
3295 let Inst{31-4} = 0xf57ff04;
3296 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003297}
3298
Johnny Chenfd6037d2010-02-18 00:19:08 +00003299// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003300def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3301 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003302 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003303 let Inst{3-0} = 0b1111;
3304}
3305
Jim Grosbach66869102009-12-11 18:52:41 +00003306let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003307 let Uses = [CPSR] in {
3308 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003310 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3311 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3314 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3317 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003319 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3320 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003322 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3323 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003325 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003326 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3328 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3329 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3331 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3332 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3334 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3335 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3337 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003338 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3341 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3347 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003349 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3350 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3353 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003355 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003356 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3358 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3359 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3361 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3362 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3364 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3365 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3367 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003368 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003370 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3371 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003373 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3374 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003376 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3377 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003379 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3380 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003382 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3383 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003385 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003386 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3388 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3389 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3391 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3392 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3394 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3395 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3396 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3397 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003398
3399 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003400 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003401 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3402 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003403 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003404 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3405 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003407 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3408
Jim Grosbache801dc42009-12-12 01:40:06 +00003409 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003410 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003411 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3412 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003413 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003414 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3415 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003416 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003417 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3418}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003419}
3420
3421let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003422def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3423 "ldrexb", "\t$Rt, $addr", []>;
3424def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3425 "ldrexh", "\t$Rt, $addr", []>;
3426def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3427 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003428let hasExtraDefRegAllocReq = 1 in
3429 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3430 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003431}
3432
Jim Grosbach86875a22010-10-29 19:58:57 +00003433let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003434def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3435 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3436def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3437 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3438def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3439 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003440}
3441
3442let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003443def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003444 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3445 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003446
Johnny Chenb9436272010-02-17 22:37:58 +00003447// Clear-Exclusive is for disassembly only.
3448def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3449 [/* For disassembly only; pattern left blank */]>,
3450 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003451 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003452}
3453
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003454// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3455let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003456def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3457 [/* For disassembly only; pattern left blank */]>;
3458def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3459 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003460}
3461
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003462//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003463// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003464//
3465
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003466def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3467 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3468 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003469 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3470 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003471 bits<4> opc1;
3472 bits<4> CRn;
3473 bits<4> CRd;
3474 bits<4> cop;
3475 bits<3> opc2;
3476 bits<4> CRm;
3477
3478 let Inst{3-0} = CRm;
3479 let Inst{4} = 0;
3480 let Inst{7-5} = opc2;
3481 let Inst{11-8} = cop;
3482 let Inst{15-12} = CRd;
3483 let Inst{19-16} = CRn;
3484 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003485}
3486
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003487def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3488 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3489 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003490 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3491 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003492 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003493 bits<4> opc1;
3494 bits<4> CRn;
3495 bits<4> CRd;
3496 bits<4> cop;
3497 bits<3> opc2;
3498 bits<4> CRm;
3499
3500 let Inst{3-0} = CRm;
3501 let Inst{4} = 0;
3502 let Inst{7-5} = opc2;
3503 let Inst{11-8} = cop;
3504 let Inst{15-12} = CRd;
3505 let Inst{19-16} = CRn;
3506 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003507}
3508
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003509class ACI<dag oops, dag iops, string opc, string asm,
3510 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003511 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3512 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003513 let Inst{27-25} = 0b110;
3514}
3515
Johnny Chen670a4562011-04-04 23:39:08 +00003516multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003517
3518 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003519 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3520 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003521 let Inst{31-28} = op31_28;
3522 let Inst{24} = 1; // P = 1
3523 let Inst{21} = 0; // W = 0
3524 let Inst{22} = 0; // D = 0
3525 let Inst{20} = load;
3526 }
3527
3528 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003529 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3530 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003531 let Inst{31-28} = op31_28;
3532 let Inst{24} = 1; // P = 1
3533 let Inst{21} = 1; // W = 1
3534 let Inst{22} = 0; // D = 0
3535 let Inst{20} = load;
3536 }
3537
3538 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003539 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3540 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003541 let Inst{31-28} = op31_28;
3542 let Inst{24} = 0; // P = 0
3543 let Inst{21} = 1; // W = 1
3544 let Inst{22} = 0; // D = 0
3545 let Inst{20} = load;
3546 }
3547
3548 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003549 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3550 ops),
3551 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003552 let Inst{31-28} = op31_28;
3553 let Inst{24} = 0; // P = 0
3554 let Inst{23} = 1; // U = 1
3555 let Inst{21} = 0; // W = 0
3556 let Inst{22} = 0; // D = 0
3557 let Inst{20} = load;
3558 }
3559
3560 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003561 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3562 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003563 let Inst{31-28} = op31_28;
3564 let Inst{24} = 1; // P = 1
3565 let Inst{21} = 0; // W = 0
3566 let Inst{22} = 1; // D = 1
3567 let Inst{20} = load;
3568 }
3569
3570 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003571 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3572 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3573 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003574 let Inst{31-28} = op31_28;
3575 let Inst{24} = 1; // P = 1
3576 let Inst{21} = 1; // W = 1
3577 let Inst{22} = 1; // D = 1
3578 let Inst{20} = load;
3579 }
3580
3581 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003582 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3583 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3584 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003585 let Inst{31-28} = op31_28;
3586 let Inst{24} = 0; // P = 0
3587 let Inst{21} = 1; // W = 1
3588 let Inst{22} = 1; // D = 1
3589 let Inst{20} = load;
3590 }
3591
3592 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003593 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3594 ops),
3595 !strconcat(!strconcat(opc, "l"), cond),
3596 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003597 let Inst{31-28} = op31_28;
3598 let Inst{24} = 0; // P = 0
3599 let Inst{23} = 1; // U = 1
3600 let Inst{21} = 0; // W = 0
3601 let Inst{22} = 1; // D = 1
3602 let Inst{20} = load;
3603 }
3604}
3605
Johnny Chen670a4562011-04-04 23:39:08 +00003606defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3607defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3608defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3609defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003610
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611//===----------------------------------------------------------------------===//
3612// Move between coprocessor and ARM core register -- for disassembly only
3613//
3614
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003615class MovRCopro<string opc, bit direction, dag oops, dag iops,
3616 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003617 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003618 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003619 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003620 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003621
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003622 bits<4> Rt;
3623 bits<4> cop;
3624 bits<3> opc1;
3625 bits<3> opc2;
3626 bits<4> CRm;
3627 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003628
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003629 let Inst{15-12} = Rt;
3630 let Inst{11-8} = cop;
3631 let Inst{23-21} = opc1;
3632 let Inst{7-5} = opc2;
3633 let Inst{3-0} = CRm;
3634 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003635}
3636
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003637def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003638 (outs),
3639 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3640 c_imm:$CRm, i32imm:$opc2),
3641 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3642 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003643def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003644 (outs GPR:$Rt),
3645 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3646 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003647
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003648def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3649 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3650
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003651class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3652 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003653 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003654 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003655 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003656 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003657 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003658
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003659 bits<4> Rt;
3660 bits<4> cop;
3661 bits<3> opc1;
3662 bits<3> opc2;
3663 bits<4> CRm;
3664 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003665
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003666 let Inst{15-12} = Rt;
3667 let Inst{11-8} = cop;
3668 let Inst{23-21} = opc1;
3669 let Inst{7-5} = opc2;
3670 let Inst{3-0} = CRm;
3671 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003672}
3673
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003674def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003675 (outs),
3676 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3677 c_imm:$CRm, i32imm:$opc2),
3678 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3679 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003680def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003681 (outs GPR:$Rt),
3682 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3683 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003684
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003685def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3686 imm:$CRm, imm:$opc2),
3687 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3688
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003689class MovRRCopro<string opc, bit direction,
3690 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003691 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3692 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003693 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003694 let Inst{23-21} = 0b010;
3695 let Inst{20} = direction;
3696
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003697 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003698 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003699 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003700 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003702
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003705 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003706 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003707 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003708}
3709
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003710def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3711 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3712 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003713def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3714
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003715class MovRRCopro2<string opc, bit direction,
3716 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003717 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003718 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3719 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003720 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003721 let Inst{23-21} = 0b010;
3722 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003723
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003724 bits<4> Rt;
3725 bits<4> Rt2;
3726 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003727 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003728 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003729
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003730 let Inst{15-12} = Rt;
3731 let Inst{19-16} = Rt2;
3732 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003733 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003734 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003735}
3736
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003737def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3738 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3739 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003740def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003741
Johnny Chenb98e1602010-02-12 18:55:33 +00003742//===----------------------------------------------------------------------===//
3743// Move between special register and ARM core register -- for disassembly only
3744//
3745
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003746// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003747def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003748 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003749 bits<4> Rd;
3750 let Inst{23-16} = 0b00001111;
3751 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003752 let Inst{7-4} = 0b0000;
3753}
3754
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003755def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003756 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003757 bits<4> Rd;
3758 let Inst{23-16} = 0b01001111;
3759 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003760 let Inst{7-4} = 0b0000;
3761}
3762
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003763// Move from ARM core register to Special Register
3764//
3765// No need to have both system and application versions, the encodings are the
3766// same and the assembly parser has no way to distinguish between them. The mask
3767// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3768// the mask with the fields to be accessed in the special register.
3769def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3770 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003771 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003772 bits<5> mask;
3773 bits<4> Rn;
3774
3775 let Inst{23} = 0;
3776 let Inst{22} = mask{4}; // R bit
3777 let Inst{21-20} = 0b10;
3778 let Inst{19-16} = mask{3-0};
3779 let Inst{15-12} = 0b1111;
3780 let Inst{11-4} = 0b00000000;
3781 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003782}
3783
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003784def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3785 "msr", "\t$mask, $a",
3786 [/* For disassembly only; pattern left blank */]> {
3787 bits<5> mask;
3788 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003789
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003790 let Inst{23} = 0;
3791 let Inst{22} = mask{4}; // R bit
3792 let Inst{21-20} = 0b10;
3793 let Inst{19-16} = mask{3-0};
3794 let Inst{15-12} = 0b1111;
3795 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003796}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003797
3798//===----------------------------------------------------------------------===//
3799// TLS Instructions
3800//
3801
3802// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003803// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003804// complete with fixup for the aeabi_read_tp function.
3805let isCall = 1,
3806 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3807 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3808 [(set R0, ARMthread_pointer)]>;
3809}
3810
3811//===----------------------------------------------------------------------===//
3812// SJLJ Exception handling intrinsics
3813// eh_sjlj_setjmp() is an instruction sequence to store the return
3814// address and save #0 in R0 for the non-longjmp case.
3815// Since by its nature we may be coming from some other function to get
3816// here, and we're using the stack frame for the containing function to
3817// save/restore registers, we can't keep anything live in regs across
3818// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003819// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003820// except for our own input by listing the relevant registers in Defs. By
3821// doing so, we also cause the prologue/epilogue code to actively preserve
3822// all of the callee-saved resgisters, which is exactly what we want.
3823// A constant value is passed in $val, and we use the location as a scratch.
3824//
3825// These are pseudo-instructions and are lowered to individual MC-insts, so
3826// no encoding information is necessary.
3827let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003828 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003829 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003830 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3831 NoItinerary,
3832 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3833 Requires<[IsARM, HasVFP2]>;
3834}
3835
3836let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003837 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003838 hasSideEffects = 1, isBarrier = 1 in {
3839 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3840 NoItinerary,
3841 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3842 Requires<[IsARM, NoVFP]>;
3843}
3844
3845// FIXME: Non-Darwin version(s)
3846let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3847 Defs = [ R7, LR, SP ] in {
3848def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3849 NoItinerary,
3850 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3851 Requires<[IsARM, IsDarwin]>;
3852}
3853
3854// eh.sjlj.dispatchsetup pseudo-instruction.
3855// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3856// handled when the pseudo is expanded (which happens before any passes
3857// that need the instruction size).
3858let isBarrier = 1, hasSideEffects = 1 in
3859def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003860 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3861 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003862 Requires<[IsDarwin]>;
3863
3864//===----------------------------------------------------------------------===//
3865// Non-Instruction Patterns
3866//
3867
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003868// ARMv4 indirect branch using (MOVr PC, dst)
3869let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3870 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3871 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3872 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3873 Requires<[IsARM, NoV4T]>;
3874
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003875// Large immediate handling.
3876
3877// 32-bit immediate using two piece so_imms or movw + movt.
3878// This is a single pseudo instruction, the benefit is that it can be remat'd
3879// as a single unit instead of having to handle reg inputs.
3880// FIXME: Remove this when we can do generalized remat.
3881let isReMaterializable = 1, isMoveImm = 1 in
3882def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3883 [(set GPR:$dst, (arm_i32imm:$src))]>,
3884 Requires<[IsARM]>;
3885
3886// Pseudo instruction that combines movw + movt + add pc (if PIC).
3887// It also makes it possible to rematerialize the instructions.
3888// FIXME: Remove this when we can do generalized remat and when machine licm
3889// can properly the instructions.
3890let isReMaterializable = 1 in {
3891def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3892 IIC_iMOVix2addpc,
3893 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3894 Requires<[IsARM, UseMovt]>;
3895
3896def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3897 IIC_iMOVix2,
3898 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3899 Requires<[IsARM, UseMovt]>;
3900
3901let AddedComplexity = 10 in
3902def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3903 IIC_iMOVix2ld,
3904 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3905 Requires<[IsARM, UseMovt]>;
3906} // isReMaterializable
3907
3908// ConstantPool, GlobalAddress, and JumpTable
3909def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3910 Requires<[IsARM, DontUseMovt]>;
3911def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3912def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3913 Requires<[IsARM, UseMovt]>;
3914def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3915 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3916
3917// TODO: add,sub,and, 3-instr forms?
3918
3919// Tail calls
3920def : ARMPat<(ARMtcret tcGPR:$dst),
3921 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3922
3923def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3924 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3925
3926def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3927 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3928
3929def : ARMPat<(ARMtcret tcGPR:$dst),
3930 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3931
3932def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3933 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3934
3935def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3936 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3937
3938// Direct calls
3939def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3940 Requires<[IsARM, IsNotDarwin]>;
3941def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3942 Requires<[IsARM, IsDarwin]>;
3943
3944// zextload i1 -> zextload i8
3945def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3946def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3947
3948// extload -> zextload
3949def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3950def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3951def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3952def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3953
3954def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3955
3956def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3957def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3958
3959// smul* and smla*
3960def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3961 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3962 (SMULBB GPR:$a, GPR:$b)>;
3963def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3964 (SMULBB GPR:$a, GPR:$b)>;
3965def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3966 (sra GPR:$b, (i32 16))),
3967 (SMULBT GPR:$a, GPR:$b)>;
3968def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3969 (SMULBT GPR:$a, GPR:$b)>;
3970def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3971 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3972 (SMULTB GPR:$a, GPR:$b)>;
3973def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3974 (SMULTB GPR:$a, GPR:$b)>;
3975def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3976 (i32 16)),
3977 (SMULWB GPR:$a, GPR:$b)>;
3978def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3979 (SMULWB GPR:$a, GPR:$b)>;
3980
3981def : ARMV5TEPat<(add GPR:$acc,
3982 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3983 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3984 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3985def : ARMV5TEPat<(add GPR:$acc,
3986 (mul sext_16_node:$a, sext_16_node:$b)),
3987 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3988def : ARMV5TEPat<(add GPR:$acc,
3989 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3990 (sra GPR:$b, (i32 16)))),
3991 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3992def : ARMV5TEPat<(add GPR:$acc,
3993 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3994 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3995def : ARMV5TEPat<(add GPR:$acc,
3996 (mul (sra GPR:$a, (i32 16)),
3997 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3998 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3999def : ARMV5TEPat<(add GPR:$acc,
4000 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4001 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4002def : ARMV5TEPat<(add GPR:$acc,
4003 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4004 (i32 16))),
4005 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4006def : ARMV5TEPat<(add GPR:$acc,
4007 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4008 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4009
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004010
4011// Pre-v7 uses MCR for synchronization barriers.
4012def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4013 Requires<[IsARM, HasV6]>;
4014
4015
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004016//===----------------------------------------------------------------------===//
4017// Thumb Support
4018//
4019
4020include "ARMInstrThumb.td"
4021
4022//===----------------------------------------------------------------------===//
4023// Thumb2 Support
4024//
4025
4026include "ARMInstrThumb2.td"
4027
4028//===----------------------------------------------------------------------===//
4029// Floating Point Support
4030//
4031
4032include "ARMInstrVFP.td"
4033
4034//===----------------------------------------------------------------------===//
4035// Advanced SIMD (NEON) Support
4036//
4037
4038include "ARMInstrNEON.td"
4039