blob: 129130355336c7e1848e350f2564227f09e95b71 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000073
Eric Christopher0d581222010-11-19 22:30:02 +000074 // Innocuous defaults for our address.
75 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000076 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000077 Base.Reg = 0;
78 }
79 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000080
81class ARMFastISel : public FastISel {
82
83 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
84 /// make the right decision when generating code for different targets.
85 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000086 const TargetMachine &TM;
87 const TargetInstrInfo &TII;
88 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000089 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000090
Eric Christopher8cf6c602010-09-29 22:24:45 +000091 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000092 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000094
Eric Christopherab695882010-07-21 22:26:11 +000095 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000096 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000097 : FastISel(funcInfo),
98 TM(funcInfo.MF->getTarget()),
99 TII(*TM.getInstrInfo()),
100 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000101 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000102 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000103 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000104 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000105 }
106
Eric Christophercb592292010-08-20 00:20:31 +0000107 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000108 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC);
110 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill);
113 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000117 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 unsigned Op1, bool Op1IsKill,
121 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000122 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 uint64_t Imm);
126 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000130 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
131 const TargetRegisterClass *RC,
132 unsigned Op0, bool Op0IsKill,
133 unsigned Op1, bool Op1IsKill,
134 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000135 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000138 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
139 const TargetRegisterClass *RC,
140 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000141
Eric Christopher0fe7d542010-08-17 01:25:29 +0000142 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
143 unsigned Op0, bool Op0IsKill,
144 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000145
Eric Christophercb592292010-08-20 00:20:31 +0000146 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000147 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000148 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000149 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000150 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
151 const LoadInst *LI);
Eric Christopherab695882010-07-21 22:26:11 +0000152
153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000163 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000165 bool SelectIToFP(const Instruction *I, bool isSigned);
166 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000167 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000168 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000175
Eric Christopher83007122010-08-23 21:44:12 +0000176 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000177 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000178 bool isTypeLegal(Type *Ty, MVT &VT);
179 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000180 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
181 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000182 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
183 unsigned Alignment = 0, bool isZExt = true,
184 bool allocReg = true);
Chad Rosierb29b9502011-11-13 02:23:59 +0000185
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000186 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
187 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000188 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000189 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000190 bool ARMIsMemCpySmall(uint64_t Len);
191 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000192 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000193 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000194 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000195 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000196 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000197 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000198 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000199
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200 // Call handling routines.
201 private:
202 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000203 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000205 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
207 SmallVectorImpl<unsigned> &RegArgs,
208 CallingConv::ID CC,
209 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000210 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000211 const Instruction *I, CallingConv::ID CC,
212 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000213 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000214
215 // OptionalDef handling routines.
216 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000217 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000218 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
219 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000220 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000221 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000222 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000223};
Eric Christopherab695882010-07-21 22:26:11 +0000224
225} // end anonymous namespace
226
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000227#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000228
Eric Christopher456144e2010-08-19 00:37:05 +0000229// DefinesOptionalPredicate - This is different from DefinesPredicate in that
230// we don't care about implicit defs here, just places we'll need to add a
231// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
232bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000233 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000234 return false;
235
236 // Look to see if our OptionalDef is defining CPSR or CCR.
237 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
238 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000239 if (!MO.isReg() || !MO.isDef()) continue;
240 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000241 *CPSR = true;
242 }
243 return true;
244}
245
Eric Christopheraf3dce52011-03-12 01:09:29 +0000246bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000247 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000250 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000251 AFI->isThumb2Function())
252 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000253
Evan Chenge837dea2011-06-28 19:10:37 +0000254 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
255 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000257
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 return false;
259}
260
Eric Christopher456144e2010-08-19 00:37:05 +0000261// If the machine is predicable go ahead and add the predicate operands, if
262// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000263// TODO: If we want to support thumb1 then we'll need to deal with optional
264// CPSR defs that need to be added before the remaining operands. See s_cc_out
265// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000266const MachineInstrBuilder &
267ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
268 MachineInstr *MI = &*MIB;
269
Eric Christopheraf3dce52011-03-12 01:09:29 +0000270 // Do we use a predicate? or...
271 // Are we NEON in ARM mode and have a predicate operand? If so, I know
272 // we're not predicable but add it anyways.
273 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000274 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000275
Eric Christopher456144e2010-08-19 00:37:05 +0000276 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
277 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000278 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000279 if (DefinesOptionalPredicate(MI, &CPSR)) {
280 if (CPSR)
281 AddDefaultT1CC(MIB);
282 else
283 AddDefaultCC(MIB);
284 }
285 return MIB;
286}
287
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
289 const TargetRegisterClass* RC) {
290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292
Eric Christopher456144e2010-08-19 00:37:05 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294 return ResultReg;
295}
296
297unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
298 const TargetRegisterClass *RC,
299 unsigned Op0, bool Op0IsKill) {
300 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000301 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302
303 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000304 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305 .addReg(Op0, Op0IsKill * RegState::Kill));
306 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 TII.get(TargetOpcode::COPY), ResultReg)
311 .addReg(II.ImplicitDefs[0]));
312 }
313 return ResultReg;
314}
315
316unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
317 const TargetRegisterClass *RC,
318 unsigned Op0, bool Op0IsKill,
319 unsigned Op1, bool Op1IsKill) {
320 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000321 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000322
323 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addReg(Op1, Op1IsKill * RegState::Kill));
327 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 TII.get(TargetOpcode::COPY), ResultReg)
333 .addReg(II.ImplicitDefs[0]));
334 }
335 return ResultReg;
336}
337
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000338unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
339 const TargetRegisterClass *RC,
340 unsigned Op0, bool Op0IsKill,
341 unsigned Op1, bool Op1IsKill,
342 unsigned Op2, bool Op2IsKill) {
343 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000344 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000345
346 if (II.getNumDefs() >= 1)
347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addReg(Op2, Op2IsKill * RegState::Kill));
351 else {
352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addReg(Op2, Op2IsKill * RegState::Kill));
356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
357 TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(II.ImplicitDefs[0]));
359 }
360 return ResultReg;
361}
362
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
364 const TargetRegisterClass *RC,
365 unsigned Op0, bool Op0IsKill,
366 uint64_t Imm) {
367 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000368 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369
370 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372 .addReg(Op0, Op0IsKill * RegState::Kill)
373 .addImm(Imm));
374 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 .addReg(Op0, Op0IsKill * RegState::Kill)
377 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 TII.get(TargetOpcode::COPY), ResultReg)
380 .addReg(II.ImplicitDefs[0]));
381 }
382 return ResultReg;
383}
384
385unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
386 const TargetRegisterClass *RC,
387 unsigned Op0, bool Op0IsKill,
388 const ConstantFP *FPImm) {
389 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000390 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000391
392 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000393 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394 .addReg(Op0, Op0IsKill * RegState::Kill)
395 .addFPImm(FPImm));
396 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000397 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398 .addReg(Op0, Op0IsKill * RegState::Kill)
399 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 TII.get(TargetOpcode::COPY), ResultReg)
402 .addReg(II.ImplicitDefs[0]));
403 }
404 return ResultReg;
405}
406
407unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
408 const TargetRegisterClass *RC,
409 unsigned Op0, bool Op0IsKill,
410 unsigned Op1, bool Op1IsKill,
411 uint64_t Imm) {
412 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000413 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000414
415 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417 .addReg(Op0, Op0IsKill * RegState::Kill)
418 .addReg(Op1, Op1IsKill * RegState::Kill)
419 .addImm(Imm));
420 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000422 .addReg(Op0, Op0IsKill * RegState::Kill)
423 .addReg(Op1, Op1IsKill * RegState::Kill)
424 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 TII.get(TargetOpcode::COPY), ResultReg)
427 .addReg(II.ImplicitDefs[0]));
428 }
429 return ResultReg;
430}
431
432unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
433 const TargetRegisterClass *RC,
434 uint64_t Imm) {
435 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000436 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000437
Eric Christopher0fe7d542010-08-17 01:25:29 +0000438 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000439 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000440 .addImm(Imm));
441 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000445 TII.get(TargetOpcode::COPY), ResultReg)
446 .addReg(II.ImplicitDefs[0]));
447 }
448 return ResultReg;
449}
450
Eric Christopherd94bc542011-04-29 22:07:50 +0000451unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
452 const TargetRegisterClass *RC,
453 uint64_t Imm1, uint64_t Imm2) {
454 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000455 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000456
Eric Christopherd94bc542011-04-29 22:07:50 +0000457 if (II.getNumDefs() >= 1)
458 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
459 .addImm(Imm1).addImm(Imm2));
460 else {
461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
462 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000463 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 TII.get(TargetOpcode::COPY),
465 ResultReg)
466 .addReg(II.ImplicitDefs[0]));
467 }
468 return ResultReg;
469}
470
Eric Christopher0fe7d542010-08-17 01:25:29 +0000471unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
472 unsigned Op0, bool Op0IsKill,
473 uint32_t Idx) {
474 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
475 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
476 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000477 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000478 DL, TII.get(TargetOpcode::COPY), ResultReg)
479 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
480 return ResultReg;
481}
482
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000483// TODO: Don't worry about 64-bit now, but when this is fixed remove the
484// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000485unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000486 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000487
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000488 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
489 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
490 TII.get(ARM::VMOVRS), MoveReg)
491 .addReg(SrcReg));
492 return MoveReg;
493}
494
495unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000496 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000497
Eric Christopheraa3ace12010-09-09 20:49:25 +0000498 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
499 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000500 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000501 .addReg(SrcReg));
502 return MoveReg;
503}
504
Eric Christopher9ed58df2010-09-09 00:19:41 +0000505// For double width floating point we need to materialize two constants
506// (the high and the low) into integer registers then use a move to get
507// the combined constant into an FP reg.
508unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
509 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000510 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000511
Eric Christopher9ed58df2010-09-09 00:19:41 +0000512 // This checks to see if we can use VFP3 instructions to materialize
513 // a constant, otherwise we have to go through the constant pool.
514 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000515 int Imm;
516 unsigned Opc;
517 if (is64bit) {
518 Imm = ARM_AM::getFP64Imm(Val);
519 Opc = ARM::FCONSTD;
520 } else {
521 Imm = ARM_AM::getFP32Imm(Val);
522 Opc = ARM::FCONSTS;
523 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000524 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
525 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
526 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000527 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000528 return DestReg;
529 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000530
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000531 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000532 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000533
Eric Christopher238bb162010-09-09 23:50:00 +0000534 // MachineConstantPool wants an explicit alignment.
535 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
536 if (Align == 0) {
537 // TODO: Figure out if this is correct.
538 Align = TD.getTypeAllocSize(CFP->getType());
539 }
540 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
541 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
542 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000543
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000544 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000545 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
546 DestReg)
547 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000548 .addReg(0));
549 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000550}
551
Eric Christopher744c7c82010-09-28 22:47:54 +0000552unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000553
Chad Rosier44e89572011-11-04 22:29:00 +0000554 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
555 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000556
557 // If we can do this in a single instruction without a constant pool entry
558 // do so now.
559 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000560 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000561 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000562 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000563 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000564 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000565 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000566 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000567 }
568
Chad Rosier4e89d972011-11-11 00:36:21 +0000569 // Use MVN to emit negative constants.
570 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
571 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000572 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000573 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000574 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000575 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
576 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
577 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
578 TII.get(Opc), ImmReg)
579 .addImm(Imm));
580 return ImmReg;
581 }
582 }
583
584 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000585 if (VT != MVT::i32)
586 return false;
587
588 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
589
Eric Christopher56d2b722010-09-02 23:43:26 +0000590 // MachineConstantPool wants an explicit alignment.
591 unsigned Align = TD.getPrefTypeAlignment(C->getType());
592 if (Align == 0) {
593 // TODO: Figure out if this is correct.
594 Align = TD.getTypeAllocSize(C->getType());
595 }
596 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000597
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000598 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000599 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000600 TII.get(ARM::t2LDRpci), DestReg)
601 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000602 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000603 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000604 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000605 TII.get(ARM::LDRcp), DestReg)
606 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000607 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000608
Eric Christopher56d2b722010-09-02 23:43:26 +0000609 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000610}
611
Eric Christopherc9932f62010-10-01 23:24:42 +0000612unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000613 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000614 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000615
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000617
Eric Christopher890dbbe2010-10-02 00:32:44 +0000618 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000619 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000620
Eric Christopher890dbbe2010-10-02 00:32:44 +0000621 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000622
623 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000624 // Darwin targets don't support movt with Reloc::Static, see
625 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
626 // static movt relocations.
627 if (Subtarget->useMovt() &&
628 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000629 unsigned Opc;
630 switch (RelocM) {
631 case Reloc::PIC_:
632 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
633 break;
634 case Reloc::DynamicNoPIC:
635 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
636 break;
637 default:
638 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
639 break;
640 }
641 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
642 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000643 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000644 // MachineConstantPool wants an explicit alignment.
645 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
646 if (Align == 0) {
647 // TODO: Figure out if this is correct.
648 Align = TD.getTypeAllocSize(GV->getType());
649 }
650
651 // Grab index.
652 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
653 (Subtarget->isThumb() ? 4 : 8);
654 unsigned Id = AFI->createPICLabelUId();
655 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
656 ARMCP::CPValue,
657 PCAdj);
658 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
659
660 // Load value.
661 MachineInstrBuilder MIB;
662 if (isThumb2) {
663 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
664 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
665 .addConstantPoolIndex(Idx);
666 if (RelocM == Reloc::PIC_)
667 MIB.addImm(Id);
668 } else {
669 // The extra immediate is for addrmode2.
670 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
671 DestReg)
672 .addConstantPoolIndex(Idx)
673 .addImm(0);
674 }
675 AddOptionalDefs(MIB);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000676 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000677
678 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000679 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000680 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000681 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000682 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
683 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000684 .addReg(DestReg)
685 .addImm(0);
686 else
687 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
688 NewDestReg)
689 .addReg(DestReg)
690 .addImm(0);
691 DestReg = NewDestReg;
692 AddOptionalDefs(MIB);
693 }
694
Eric Christopher890dbbe2010-10-02 00:32:44 +0000695 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000696}
697
Eric Christopher9ed58df2010-09-09 00:19:41 +0000698unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
699 EVT VT = TLI.getValueType(C->getType(), true);
700
701 // Only handle simple types.
702 if (!VT.isSimple()) return 0;
703
704 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
705 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000706 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
707 return ARMMaterializeGV(GV, VT);
708 else if (isa<ConstantInt>(C))
709 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000710
Eric Christopherc9932f62010-10-01 23:24:42 +0000711 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000712}
713
Chad Rosier944d82b2011-11-17 21:46:13 +0000714// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
715
Eric Christopherf9764fa2010-09-30 20:49:44 +0000716unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
717 // Don't handle dynamic allocas.
718 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000719
Duncan Sands1440e8b2010-11-03 11:35:31 +0000720 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000721 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000722
Eric Christopherf9764fa2010-09-30 20:49:44 +0000723 DenseMap<const AllocaInst*, int>::iterator SI =
724 FuncInfo.StaticAllocaMap.find(AI);
725
726 // This will get lowered later into the correct offsets and registers
727 // via rewriteXFrameIndex.
728 if (SI != FuncInfo.StaticAllocaMap.end()) {
729 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
730 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000731 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000732 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000733 TII.get(Opc), ResultReg)
734 .addFrameIndex(SI->second)
735 .addImm(0));
736 return ResultReg;
737 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000738
Eric Christopherf9764fa2010-09-30 20:49:44 +0000739 return 0;
740}
741
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000742bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000743 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000744
Eric Christopherb1cc8482010-08-25 07:23:49 +0000745 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000746 if (evt == MVT::Other || !evt.isSimple()) return false;
747 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000748
Eric Christopherdc908042010-08-31 01:28:42 +0000749 // Handle all legal types, i.e. a register that will directly hold this
750 // value.
751 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000752}
753
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000754bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000755 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000756
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000757 // If this is a type than can be sign or zero-extended to a basic operation
758 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000759 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000760 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000761
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000762 return false;
763}
764
Eric Christopher88de86b2010-11-19 22:36:41 +0000765// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000766bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000767 // Some boilerplate from the X86 FastISel.
768 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000769 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000770 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000771 // Don't walk into other basic blocks unless the object is an alloca from
772 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000773 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
774 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
775 Opcode = I->getOpcode();
776 U = I;
777 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000778 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000779 Opcode = C->getOpcode();
780 U = C;
781 }
782
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000783 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000784 if (Ty->getAddressSpace() > 255)
785 // Fast instruction selection doesn't support the special
786 // address spaces.
787 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000788
Eric Christopher83007122010-08-23 21:44:12 +0000789 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000790 default:
Eric Christopher83007122010-08-23 21:44:12 +0000791 break;
Eric Christopher55324332010-10-12 00:43:21 +0000792 case Instruction::BitCast: {
793 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000794 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000795 }
796 case Instruction::IntToPtr: {
797 // Look past no-op inttoptrs.
798 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000799 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000800 break;
801 }
802 case Instruction::PtrToInt: {
803 // Look past no-op ptrtoints.
804 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000805 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000806 break;
807 }
Eric Christophereae84392010-10-14 09:29:41 +0000808 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000809 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000810 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000811
Eric Christophereae84392010-10-14 09:29:41 +0000812 // Iterate through the GEP folding the constants into offsets where
813 // we can.
814 gep_type_iterator GTI = gep_type_begin(U);
815 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
816 i != e; ++i, ++GTI) {
817 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000818 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000819 const StructLayout *SL = TD.getStructLayout(STy);
820 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
821 TmpOffset += SL->getElementOffset(Idx);
822 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000823 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000824 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000825 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
826 // Constant-offset addressing.
827 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000828 break;
829 }
830 if (isa<AddOperator>(Op) &&
831 (!isa<Instruction>(Op) ||
832 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
833 == FuncInfo.MBB) &&
834 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000835 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000836 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000837 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000838 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000839 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000840 // Iterate on the other operand.
841 Op = cast<AddOperator>(Op)->getOperand(0);
842 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000843 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000844 // Unsupported
845 goto unsupported_gep;
846 }
Eric Christophereae84392010-10-14 09:29:41 +0000847 }
848 }
Eric Christopher2896df82010-10-15 18:02:07 +0000849
850 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000851 Addr.Offset = TmpOffset;
852 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000853
854 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000855 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000856
Eric Christophereae84392010-10-14 09:29:41 +0000857 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000858 break;
859 }
Eric Christopher83007122010-08-23 21:44:12 +0000860 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000861 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000862 DenseMap<const AllocaInst*, int>::iterator SI =
863 FuncInfo.StaticAllocaMap.find(AI);
864 if (SI != FuncInfo.StaticAllocaMap.end()) {
865 Addr.BaseType = Address::FrameIndexBase;
866 Addr.Base.FI = SI->second;
867 return true;
868 }
869 break;
Eric Christopher83007122010-08-23 21:44:12 +0000870 }
871 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000872
Eric Christophercb0b04b2010-08-24 00:07:24 +0000873 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000874 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
875 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000876}
877
Chad Rosierb29b9502011-11-13 02:23:59 +0000878void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000879
Eric Christopher212ae932010-10-21 19:40:30 +0000880 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000881
Eric Christopher212ae932010-10-21 19:40:30 +0000882 bool needsLowering = false;
883 switch (VT.getSimpleVT().SimpleTy) {
884 default:
885 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000886 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000887 case MVT::i1:
888 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000889 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000890 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000891 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000892 // Integer loads/stores handle 12-bit offsets.
893 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000894 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000895 if (needsLowering && isThumb2)
896 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
897 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000898 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000899 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000900 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000901 }
Eric Christopher212ae932010-10-21 19:40:30 +0000902 break;
903 case MVT::f32:
904 case MVT::f64:
905 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000906 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000907 break;
908 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000909
Eric Christopher827656d2010-11-20 22:38:27 +0000910 // If this is a stack pointer and the offset needs to be simplified then
911 // put the alloca address into a register, set the base type back to
912 // register and continue. This should almost never happen.
913 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000914 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000915 ARM::GPRRegisterClass;
916 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000917 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000918 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000919 TII.get(Opc), ResultReg)
920 .addFrameIndex(Addr.Base.FI)
921 .addImm(0));
922 Addr.Base.Reg = ResultReg;
923 Addr.BaseType = Address::RegBase;
924 }
925
Eric Christopher212ae932010-10-21 19:40:30 +0000926 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000927 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000928 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000929 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
930 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000931 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000932 }
Eric Christopher83007122010-08-23 21:44:12 +0000933}
934
Eric Christopher564857f2010-12-01 01:40:24 +0000935void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000936 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000937 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000938 // addrmode5 output depends on the selection dag addressing dividing the
939 // offset by 4 that it then later multiplies. Do this here as well.
940 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
941 VT.getSimpleVT().SimpleTy == MVT::f64)
942 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000943
Eric Christopher564857f2010-12-01 01:40:24 +0000944 // Frame base works a bit differently. Handle it separately.
945 if (Addr.BaseType == Address::FrameIndexBase) {
946 int FI = Addr.Base.FI;
947 int Offset = Addr.Offset;
948 MachineMemOperand *MMO =
949 FuncInfo.MF->getMachineMemOperand(
950 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000951 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000952 MFI.getObjectSize(FI),
953 MFI.getObjectAlignment(FI));
954 // Now add the rest of the operands.
955 MIB.addFrameIndex(FI);
956
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000957 // ARM halfword load/stores and signed byte loads need an additional
958 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000959 if (useAM3) {
960 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
961 MIB.addReg(0);
962 MIB.addImm(Imm);
963 } else {
964 MIB.addImm(Addr.Offset);
965 }
Eric Christopher564857f2010-12-01 01:40:24 +0000966 MIB.addMemOperand(MMO);
967 } else {
968 // Now add the rest of the operands.
969 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000970
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000971 // ARM halfword load/stores and signed byte loads need an additional
972 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000973 if (useAM3) {
974 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
975 MIB.addReg(0);
976 MIB.addImm(Imm);
977 } else {
978 MIB.addImm(Addr.Offset);
979 }
Eric Christopher564857f2010-12-01 01:40:24 +0000980 }
981 AddOptionalDefs(MIB);
982}
983
Chad Rosierb29b9502011-11-13 02:23:59 +0000984bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +0000985 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +0000986 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000987 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +0000988 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +0000989 bool needVMOV = false;
Chad Rosierb29b9502011-11-13 02:23:59 +0000990 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000991 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000992 // This is mostly going to be Neon/vector support.
993 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000994 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000995 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +0000996 if (isThumb2) {
997 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
998 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
999 else
1000 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001001 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001002 if (isZExt) {
1003 Opc = ARM::LDRBi12;
1004 } else {
1005 Opc = ARM::LDRSB;
1006 useAM3 = true;
1007 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001008 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001009 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001010 break;
Chad Rosier73463472011-11-09 21:30:12 +00001011 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001012 if (isThumb2) {
1013 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1014 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1015 else
1016 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1017 } else {
1018 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1019 useAM3 = true;
1020 }
Chad Rosier73463472011-11-09 21:30:12 +00001021 RC = ARM::GPRRegisterClass;
1022 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001023 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001024 if (isThumb2) {
1025 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1026 Opc = ARM::t2LDRi8;
1027 else
1028 Opc = ARM::t2LDRi12;
1029 } else {
1030 Opc = ARM::LDRi12;
1031 }
Eric Christopher7a56f332010-10-08 01:13:17 +00001032 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001033 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001034 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001035 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001036 // Unaligned loads need special handling. Floats require word-alignment.
1037 if (Alignment && Alignment < 4) {
1038 needVMOV = true;
1039 VT = MVT::i32;
1040 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
1041 RC = ARM::GPRRegisterClass;
1042 } else {
1043 Opc = ARM::VLDRS;
1044 RC = TLI.getRegClassFor(VT);
1045 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001046 break;
1047 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001048 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001049 // FIXME: Unaligned loads need special handling. Doublewords require
1050 // word-alignment.
1051 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001052 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001053
Eric Christopher6dab1372010-09-18 01:59:37 +00001054 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001055 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001056 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001057 }
Eric Christopher564857f2010-12-01 01:40:24 +00001058 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001059 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001060
Eric Christopher564857f2010-12-01 01:40:24 +00001061 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001062 if (allocReg)
1063 ResultReg = createResultReg(RC);
1064 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001065 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1066 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001067 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001068
1069 // If we had an unaligned load of a float we've converted it to an regular
1070 // load. Now we must move from the GRP to the FP register.
1071 if (needVMOV) {
1072 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1073 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1074 TII.get(ARM::VMOVSR), MoveReg)
1075 .addReg(ResultReg));
1076 ResultReg = MoveReg;
1077 }
Eric Christopherdc908042010-08-31 01:28:42 +00001078 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001079}
1080
Eric Christopher43b62be2010-09-27 06:02:23 +00001081bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001082 // Atomic loads need special handling.
1083 if (cast<LoadInst>(I)->isAtomic())
1084 return false;
1085
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001086 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001087 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001088 if (!isLoadTypeLegal(I->getType(), VT))
1089 return false;
1090
Eric Christopher564857f2010-12-01 01:40:24 +00001091 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001092 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001093 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001094
1095 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001096 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1097 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001098 UpdateValueMap(I, ResultReg);
1099 return true;
1100}
1101
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001102bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1103 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001104 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001105 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001106 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001107 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001108 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001109 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001110 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001111 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001112 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001113 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1114 TII.get(Opc), Res)
1115 .addReg(SrcReg).addImm(1));
1116 SrcReg = Res;
1117 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001118 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001119 if (isThumb2) {
1120 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1121 StrOpc = ARM::t2STRBi8;
1122 else
1123 StrOpc = ARM::t2STRBi12;
1124 } else {
1125 StrOpc = ARM::STRBi12;
1126 }
Eric Christopher15418772010-10-12 05:39:06 +00001127 break;
1128 case MVT::i16:
Chad Rosier57b29972011-11-14 20:22:27 +00001129 if (isThumb2) {
1130 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1131 StrOpc = ARM::t2STRHi8;
1132 else
1133 StrOpc = ARM::t2STRHi12;
1134 } else {
1135 StrOpc = ARM::STRH;
1136 useAM3 = true;
1137 }
Eric Christopher15418772010-10-12 05:39:06 +00001138 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001139 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +00001140 if (isThumb2) {
1141 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1142 StrOpc = ARM::t2STRi8;
1143 else
1144 StrOpc = ARM::t2STRi12;
1145 } else {
1146 StrOpc = ARM::STRi12;
1147 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001148 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001149 case MVT::f32:
1150 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001151 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001152 if (Alignment && Alignment < 4) {
1153 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1154 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1155 TII.get(ARM::VMOVRS), MoveReg)
1156 .addReg(SrcReg));
1157 SrcReg = MoveReg;
1158 VT = MVT::i32;
1159 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001160 } else {
1161 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001162 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001163 break;
1164 case MVT::f64:
1165 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001166 // FIXME: Unaligned stores need special handling. Doublewords require
1167 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001168 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001169 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001170
Eric Christopher56d2b722010-09-02 23:43:26 +00001171 StrOpc = ARM::VSTRD;
1172 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001173 }
Eric Christopher564857f2010-12-01 01:40:24 +00001174 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001175 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001176
Eric Christopher564857f2010-12-01 01:40:24 +00001177 // Create the base instruction, then add the operands.
1178 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1179 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001180 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001181 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001182 return true;
1183}
1184
Eric Christopher43b62be2010-09-27 06:02:23 +00001185bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001186 Value *Op0 = I->getOperand(0);
1187 unsigned SrcReg = 0;
1188
Eli Friedman4136d232011-09-02 22:33:24 +00001189 // Atomic stores need special handling.
1190 if (cast<StoreInst>(I)->isAtomic())
1191 return false;
1192
Eric Christopher564857f2010-12-01 01:40:24 +00001193 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001194 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001195 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001196 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001197
Eric Christopher1b61ef42010-09-02 01:48:11 +00001198 // Get the value to be stored into a register.
1199 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001200 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001201
Eric Christopher564857f2010-12-01 01:40:24 +00001202 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001203 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001204 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001205 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001206
Chad Rosier9eff1e32011-12-03 02:21:57 +00001207 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1208 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001209 return true;
1210}
1211
1212static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1213 switch (Pred) {
1214 // Needs two compares...
1215 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001216 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001217 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001218 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001219 return ARMCC::AL;
1220 case CmpInst::ICMP_EQ:
1221 case CmpInst::FCMP_OEQ:
1222 return ARMCC::EQ;
1223 case CmpInst::ICMP_SGT:
1224 case CmpInst::FCMP_OGT:
1225 return ARMCC::GT;
1226 case CmpInst::ICMP_SGE:
1227 case CmpInst::FCMP_OGE:
1228 return ARMCC::GE;
1229 case CmpInst::ICMP_UGT:
1230 case CmpInst::FCMP_UGT:
1231 return ARMCC::HI;
1232 case CmpInst::FCMP_OLT:
1233 return ARMCC::MI;
1234 case CmpInst::ICMP_ULE:
1235 case CmpInst::FCMP_OLE:
1236 return ARMCC::LS;
1237 case CmpInst::FCMP_ORD:
1238 return ARMCC::VC;
1239 case CmpInst::FCMP_UNO:
1240 return ARMCC::VS;
1241 case CmpInst::FCMP_UGE:
1242 return ARMCC::PL;
1243 case CmpInst::ICMP_SLT:
1244 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001245 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001246 case CmpInst::ICMP_SLE:
1247 case CmpInst::FCMP_ULE:
1248 return ARMCC::LE;
1249 case CmpInst::FCMP_UNE:
1250 case CmpInst::ICMP_NE:
1251 return ARMCC::NE;
1252 case CmpInst::ICMP_UGE:
1253 return ARMCC::HS;
1254 case CmpInst::ICMP_ULT:
1255 return ARMCC::LO;
1256 }
Eric Christopher543cf052010-09-01 22:16:27 +00001257}
1258
Eric Christopher43b62be2010-09-27 06:02:23 +00001259bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001260 const BranchInst *BI = cast<BranchInst>(I);
1261 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1262 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001263
Eric Christophere5734102010-09-03 00:35:47 +00001264 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001265
Eric Christopher0e6233b2010-10-29 21:08:19 +00001266 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1267 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001268 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001269 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001270
1271 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001272 // Try to take advantage of fallthrough opportunities.
1273 CmpInst::Predicate Predicate = CI->getPredicate();
1274 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1275 std::swap(TBB, FBB);
1276 Predicate = CmpInst::getInversePredicate(Predicate);
1277 }
1278
1279 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001280
1281 // We may not handle every CC for now.
1282 if (ARMPred == ARMCC::AL) return false;
1283
Chad Rosier75698f32011-10-26 23:17:28 +00001284 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001285 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001286 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001287
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001288 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001289 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1290 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1291 FastEmitBranch(FBB, DL);
1292 FuncInfo.MBB->addSuccessor(TBB);
1293 return true;
1294 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001295 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1296 MVT SourceVT;
1297 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001298 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001299 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001300 unsigned OpReg = getRegForValue(TI->getOperand(0));
1301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1302 TII.get(TstOpc))
1303 .addReg(OpReg).addImm(1));
1304
1305 unsigned CCMode = ARMCC::NE;
1306 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1307 std::swap(TBB, FBB);
1308 CCMode = ARMCC::EQ;
1309 }
1310
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001311 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001312 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1313 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1314
1315 FastEmitBranch(FBB, DL);
1316 FuncInfo.MBB->addSuccessor(TBB);
1317 return true;
1318 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001319 } else if (const ConstantInt *CI =
1320 dyn_cast<ConstantInt>(BI->getCondition())) {
1321 uint64_t Imm = CI->getZExtValue();
1322 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1323 FastEmitBranch(Target, DL);
1324 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001325 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001326
Eric Christopher0e6233b2010-10-29 21:08:19 +00001327 unsigned CmpReg = getRegForValue(BI->getCondition());
1328 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001329
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001330 // We've been divorced from our compare! Our block was split, and
1331 // now our compare lives in a predecessor block. We musn't
1332 // re-compare here, as the children of the compare aren't guaranteed
1333 // live across the block boundary (we *could* check for this).
1334 // Regardless, the compare has been done in the predecessor block,
1335 // and it left a value for us in a virtual register. Ergo, we test
1336 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001337 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1339 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001340
Eric Christopher7a20a372011-04-28 16:52:09 +00001341 unsigned CCMode = ARMCC::NE;
1342 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1343 std::swap(TBB, FBB);
1344 CCMode = ARMCC::EQ;
1345 }
1346
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001347 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001348 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001349 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001350 FastEmitBranch(FBB, DL);
1351 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001352 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001353}
1354
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001355bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1356 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001357 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001358 EVT SrcVT = TLI.getValueType(Ty, true);
1359 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001360
Chad Rosierade62002011-10-26 23:25:44 +00001361 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1362 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001363 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001364
Chad Rosier2f2fe412011-11-09 03:22:02 +00001365 // Check to see if the 2nd operand is a constant that we can encode directly
1366 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001367 int Imm = 0;
1368 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001369 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001370 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1371 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001372 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1373 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1374 SrcVT == MVT::i1) {
1375 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001376 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1377 if (Imm < 0) {
Chad Rosier6cba97c2011-11-10 01:30:39 +00001378 isNegativeImm = true;
Chad Rosier1c47de82011-11-11 06:27:41 +00001379 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001380 }
Chad Rosier1c47de82011-11-11 06:27:41 +00001381 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1382 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001383 }
1384 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1385 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1386 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001387 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001388 }
1389
Eric Christopherd43393a2010-09-08 23:13:45 +00001390 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001391 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001392 bool needsExt = false;
1393 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001394 default: return false;
1395 // TODO: Verify compares.
1396 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001397 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001398 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001399 break;
1400 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001401 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001402 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001403 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001404 case MVT::i1:
1405 case MVT::i8:
1406 case MVT::i16:
1407 needsExt = true;
1408 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001409 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001411 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001412 CmpOpc = ARM::t2CMPrr;
1413 else
1414 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1415 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001416 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 CmpOpc = ARM::CMPrr;
1418 else
1419 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1420 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001421 break;
1422 }
1423
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001424 unsigned SrcReg1 = getRegForValue(Src1Value);
1425 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001426
Duncan Sands4c0c5452011-11-28 10:31:27 +00001427 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001428 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001429 SrcReg2 = getRegForValue(Src2Value);
1430 if (SrcReg2 == 0) return false;
1431 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001432
1433 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1434 if (needsExt) {
1435 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001436 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001437 if (ResultReg == 0) return false;
1438 SrcReg1 = ResultReg;
Chad Rosier1c47de82011-11-11 06:27:41 +00001439 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001440 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1441 if (ResultReg == 0) return false;
1442 SrcReg2 = ResultReg;
1443 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001444 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001445
Chad Rosier1c47de82011-11-11 06:27:41 +00001446 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001447 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1448 TII.get(CmpOpc))
1449 .addReg(SrcReg1).addReg(SrcReg2));
1450 } else {
1451 MachineInstrBuilder MIB;
1452 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1453 .addReg(SrcReg1);
1454
1455 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1456 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001457 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001458 AddOptionalDefs(MIB);
1459 }
Chad Rosierade62002011-10-26 23:25:44 +00001460
1461 // For floating point we need to move the result to a comparison register
1462 // that we can then use for branches.
1463 if (Ty->isFloatTy() || Ty->isDoubleTy())
1464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1465 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001466 return true;
1467}
1468
1469bool ARMFastISel::SelectCmp(const Instruction *I) {
1470 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001471 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001472
Eric Christopher229207a2010-09-29 01:14:47 +00001473 // Get the compare predicate.
1474 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001475
Eric Christopher229207a2010-09-29 01:14:47 +00001476 // We may not handle every CC for now.
1477 if (ARMPred == ARMCC::AL) return false;
1478
Chad Rosier530f7ce2011-10-26 22:47:55 +00001479 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001480 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001481 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001482
Eric Christopher229207a2010-09-29 01:14:47 +00001483 // Now set a register based on the comparison. Explicitly set the predicates
1484 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001485 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1486 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001487 : ARM::GPRRegisterClass;
1488 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001489 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001490 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001491 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001492 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001493 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1494 .addReg(ZeroReg).addImm(1)
1495 .addImm(ARMPred).addReg(CondReg);
1496
Eric Christophera5b1e682010-09-17 22:28:18 +00001497 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001498 return true;
1499}
1500
Eric Christopher43b62be2010-09-27 06:02:23 +00001501bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001502 // Make sure we have VFP and that we're extending float to double.
1503 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001504
Eric Christopher46203602010-09-09 00:26:48 +00001505 Value *V = I->getOperand(0);
1506 if (!I->getType()->isDoubleTy() ||
1507 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001508
Eric Christopher46203602010-09-09 00:26:48 +00001509 unsigned Op = getRegForValue(V);
1510 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001511
Eric Christopher46203602010-09-09 00:26:48 +00001512 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001513 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001514 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001515 .addReg(Op));
1516 UpdateValueMap(I, Result);
1517 return true;
1518}
1519
Eric Christopher43b62be2010-09-27 06:02:23 +00001520bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001521 // Make sure we have VFP and that we're truncating double to float.
1522 if (!Subtarget->hasVFP2()) return false;
1523
1524 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001525 if (!(I->getType()->isFloatTy() &&
1526 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001527
1528 unsigned Op = getRegForValue(V);
1529 if (Op == 0) return false;
1530
1531 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001532 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001533 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001534 .addReg(Op));
1535 UpdateValueMap(I, Result);
1536 return true;
1537}
1538
Chad Rosierae46a332012-02-03 21:14:11 +00001539bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001540 // Make sure we have VFP.
1541 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001542
Duncan Sands1440e8b2010-11-03 11:35:31 +00001543 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001544 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001545 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001546 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001547
Chad Rosier463fe242011-11-03 02:04:59 +00001548 Value *Src = I->getOperand(0);
1549 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1550 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001551 return false;
1552
Chad Rosier463fe242011-11-03 02:04:59 +00001553 unsigned SrcReg = getRegForValue(Src);
1554 if (SrcReg == 0) return false;
1555
1556 // Handle sign-extension.
1557 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1558 EVT DestVT = MVT::i32;
Chad Rosierae46a332012-02-03 21:14:11 +00001559 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
1560 /*isZExt*/!isSigned);
Chad Rosier463fe242011-11-03 02:04:59 +00001561 if (ResultReg == 0) return false;
1562 SrcReg = ResultReg;
1563 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001564
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001565 // The conversion routine works on fp-reg to fp-reg and the operand above
1566 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001567 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001568 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001569
Eric Christopher9a040492010-09-09 18:54:59 +00001570 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001571 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1572 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001573 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001574
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001575 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1577 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001578 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001579 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001580 return true;
1581}
1582
Chad Rosierae46a332012-02-03 21:14:11 +00001583bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001584 // Make sure we have VFP.
1585 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001586
Duncan Sands1440e8b2010-11-03 11:35:31 +00001587 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001588 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001589 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001590 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001591
Eric Christopher9a040492010-09-09 18:54:59 +00001592 unsigned Op = getRegForValue(I->getOperand(0));
1593 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001594
Eric Christopher9a040492010-09-09 18:54:59 +00001595 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001596 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001597 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1598 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001599 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001600
Chad Rosieree8901c2012-02-03 20:27:51 +00001601 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001602 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001603 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1604 ResultReg)
1605 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001606
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001607 // This result needs to be in an integer register, but the conversion only
1608 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001609 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001610 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001612 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001613 return true;
1614}
1615
Eric Christopher3bbd3962010-10-11 08:27:59 +00001616bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001617 MVT VT;
1618 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001619 return false;
1620
1621 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001622 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001623 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1624
1625 unsigned CondReg = getRegForValue(I->getOperand(0));
1626 if (CondReg == 0) return false;
1627 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1628 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001629
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001630 // Check to see if we can use an immediate in the conditional move.
1631 int Imm = 0;
1632 bool UseImm = false;
1633 bool isNegativeImm = false;
1634 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1635 assert (VT == MVT::i32 && "Expecting an i32.");
1636 Imm = (int)ConstInt->getValue().getZExtValue();
1637 if (Imm < 0) {
1638 isNegativeImm = true;
1639 Imm = ~Imm;
1640 }
1641 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1642 (ARM_AM::getSOImmVal(Imm) != -1);
1643 }
1644
Duncan Sands4c0c5452011-11-28 10:31:27 +00001645 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001646 if (!UseImm) {
1647 Op2Reg = getRegForValue(I->getOperand(2));
1648 if (Op2Reg == 0) return false;
1649 }
1650
1651 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001652 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001653 .addReg(CondReg).addImm(0));
1654
1655 unsigned MovCCOpc;
1656 if (!UseImm) {
1657 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1658 } else {
1659 if (!isNegativeImm) {
1660 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1661 } else {
1662 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1663 }
1664 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001665 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001666 if (!UseImm)
1667 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1668 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1669 else
1670 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1671 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001672 UpdateValueMap(I, ResultReg);
1673 return true;
1674}
1675
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001676bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001677 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001678 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001679 if (!isTypeLegal(Ty, VT))
1680 return false;
1681
1682 // If we have integer div support we should have selected this automagically.
1683 // In case we have a real miss go ahead and return false and we'll pick
1684 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001685 if (Subtarget->hasDivide()) return false;
1686
Eric Christopher08637852010-09-30 22:34:19 +00001687 // Otherwise emit a libcall.
1688 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001689 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001690 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001691 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001692 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001693 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001694 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001695 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001696 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001697 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001698 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001699 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001700
Eric Christopher08637852010-09-30 22:34:19 +00001701 return ARMEmitLibcall(I, LC);
1702}
1703
Chad Rosier769422f2012-02-03 21:23:45 +00001704bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001705 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001706 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001707 if (!isTypeLegal(Ty, VT))
1708 return false;
1709
1710 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1711 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001712 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001713 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001714 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001715 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001716 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001717 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001718 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001719 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001720 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001721 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001722
Eric Christopher6a880d62010-10-11 08:37:26 +00001723 return ARMEmitLibcall(I, LC);
1724}
1725
Chad Rosier3901c3e2012-02-06 23:50:07 +00001726bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
1727 assert (ISDOpcode == ISD::ADD && "Expected an add.");
1728 EVT DestVT = TLI.getValueType(I->getType(), true);
1729
1730 // We can get here in the case when we have a binary operation on a non-legal
1731 // type and the target independent selector doesn't know how to handle it.
1732 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1733 return false;
1734
1735 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1736 if (SrcReg1 == 0) return false;
1737
1738 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1739 // in the instruction, rather then materializing the value in a register.
1740 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1741 if (SrcReg2 == 0) return false;
1742
1743 unsigned Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1744 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1745 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1746 TII.get(Opc), ResultReg)
1747 .addReg(SrcReg1).addReg(SrcReg2));
1748 UpdateValueMap(I, ResultReg);
1749 return true;
1750}
1751
1752bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001753 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001754
Eric Christopherbc39b822010-09-09 00:53:57 +00001755 // We can get here in the case when we want to use NEON for our fp
1756 // operations, but can't figure out how to. Just use the vfp instructions
1757 // if we have them.
1758 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001759 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001760 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1761 if (isFloat && !Subtarget->hasVFP2())
1762 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001763
Eric Christopherbc39b822010-09-09 00:53:57 +00001764 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001765 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001766 switch (ISDOpcode) {
1767 default: return false;
1768 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001769 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001770 break;
1771 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001772 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001773 break;
1774 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001775 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001776 break;
1777 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001778 unsigned Op1 = getRegForValue(I->getOperand(0));
1779 if (Op1 == 0) return false;
1780
1781 unsigned Op2 = getRegForValue(I->getOperand(1));
1782 if (Op2 == 0) return false;
1783
Eric Christopherbd6bf082010-09-09 01:02:03 +00001784 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001785 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1786 TII.get(Opc), ResultReg)
1787 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001788 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001789 return true;
1790}
1791
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001792// Call Handling Code
1793
1794// This is largely taken directly from CCAssignFnForNode - we don't support
1795// varargs in FastISel so that part has been removed.
1796// TODO: We may not support all of this.
1797CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1798 switch (CC) {
1799 default:
1800 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001801 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001802 // Ignore fastcc. Silence compiler warnings.
1803 (void)RetFastCC_ARM_APCS;
1804 (void)FastCC_ARM_APCS;
1805 // Fallthrough
1806 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001807 // Use target triple & subtarget features to do actual dispatch.
1808 if (Subtarget->isAAPCS_ABI()) {
1809 if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001810 TM.Options.FloatABIType == FloatABI::Hard)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001811 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1812 else
1813 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1814 } else
1815 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1816 case CallingConv::ARM_AAPCS_VFP:
1817 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1818 case CallingConv::ARM_AAPCS:
1819 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1820 case CallingConv::ARM_APCS:
1821 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1822 }
1823}
1824
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001825bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1826 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001827 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001828 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1829 SmallVectorImpl<unsigned> &RegArgs,
1830 CallingConv::ID CC,
1831 unsigned &NumBytes) {
1832 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001833 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001834 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1835
1836 // Get a count of how many bytes are to be pushed on the stack.
1837 NumBytes = CCInfo.getNextStackOffset();
1838
1839 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001840 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001841 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1842 TII.get(AdjStackDown))
1843 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001844
1845 // Process the args.
1846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1847 CCValAssign &VA = ArgLocs[i];
1848 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001849 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001850
Eric Christopher4a2b3162011-01-27 05:44:56 +00001851 // We don't handle NEON/vector parameters yet.
1852 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001853 return false;
1854
Eric Christopherf9764fa2010-09-30 20:49:44 +00001855 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001856 switch (VA.getLocInfo()) {
1857 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001858 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001859 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001860 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1861 /*isZExt*/false);
1862 assert (ResultReg != 0 && "Failed to emit a sext");
1863 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001864 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001865 break;
1866 }
Chad Rosier42536af2011-11-05 20:16:15 +00001867 case CCValAssign::AExt:
1868 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001869 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001870 MVT DestVT = VA.getLocVT();
Chad Rosier42536af2011-11-05 20:16:15 +00001871 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1872 /*isZExt*/true);
1873 assert (ResultReg != 0 && "Failed to emit a sext");
1874 Arg = ResultReg;
Chad Rosierb74c8652011-12-02 20:25:18 +00001875 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001876 break;
1877 }
1878 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001880 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001881 assert(BC != 0 && "Failed to emit a bitcast!");
1882 Arg = BC;
1883 ArgVT = VA.getLocVT();
1884 break;
1885 }
1886 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001887 }
1888
1889 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001890 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001891 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001892 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001893 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001894 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001895 } else if (VA.needsCustom()) {
1896 // TODO: We need custom lowering for vector (v2f64) args.
1897 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001898
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001899 CCValAssign &NextVA = ArgLocs[++i];
1900
1901 // TODO: Only handle register args for now.
1902 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1903
1904 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1905 TII.get(ARM::VMOVRRD), VA.getLocReg())
1906 .addReg(NextVA.getLocReg(), RegState::Define)
1907 .addReg(Arg));
1908 RegArgs.push_back(VA.getLocReg());
1909 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001911 assert(VA.isMemLoc());
1912 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001913 Address Addr;
1914 Addr.BaseType = Address::RegBase;
1915 Addr.Base.Reg = ARM::SP;
1916 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001917
Eric Christopher0d581222010-11-19 22:30:02 +00001918 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001919 }
1920 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001921 return true;
1922}
1923
Duncan Sands1440e8b2010-11-03 11:35:31 +00001924bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001925 const Instruction *I, CallingConv::ID CC,
1926 unsigned &NumBytes) {
1927 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001928 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001929 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1930 TII.get(AdjStackUp))
1931 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001932
1933 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001934 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001935 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001936 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001937 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1938
1939 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001940 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001941 // For this move we copy into two registers and then move into the
1942 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001943 EVT DestVT = RVLocs[0].getValVT();
1944 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1945 unsigned ResultReg = createResultReg(DstRC);
1946 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1947 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001948 .addReg(RVLocs[0].getLocReg())
1949 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001950
Eric Christopher3659ac22010-10-20 08:02:24 +00001951 UsedRegs.push_back(RVLocs[0].getLocReg());
1952 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001953
Eric Christopherdccd2c32010-10-11 08:38:55 +00001954 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001955 UpdateValueMap(I, ResultReg);
1956 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001957 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001958 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001959
1960 // Special handling for extended integers.
1961 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1962 CopyVT = MVT::i32;
1963
Eric Christopher14df8822010-10-01 00:00:11 +00001964 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965
Eric Christopher14df8822010-10-01 00:00:11 +00001966 unsigned ResultReg = createResultReg(DstRC);
1967 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1968 ResultReg).addReg(RVLocs[0].getLocReg());
1969 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001970
Eric Christopherdccd2c32010-10-11 08:38:55 +00001971 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001972 UpdateValueMap(I, ResultReg);
1973 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001974 }
1975
Eric Christopherdccd2c32010-10-11 08:38:55 +00001976 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001977}
1978
Eric Christopher4f512ef2010-10-22 01:28:00 +00001979bool ARMFastISel::SelectRet(const Instruction *I) {
1980 const ReturnInst *Ret = cast<ReturnInst>(I);
1981 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001982
Eric Christopher4f512ef2010-10-22 01:28:00 +00001983 if (!FuncInfo.CanLowerReturn)
1984 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001985
Eric Christopher4f512ef2010-10-22 01:28:00 +00001986 if (F.isVarArg())
1987 return false;
1988
1989 CallingConv::ID CC = F.getCallingConv();
1990 if (Ret->getNumOperands() > 0) {
1991 SmallVector<ISD::OutputArg, 4> Outs;
1992 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1993 Outs, TLI);
1994
1995 // Analyze operands of the call, assigning locations to each operand.
1996 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001997 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001998 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1999
2000 const Value *RV = Ret->getOperand(0);
2001 unsigned Reg = getRegForValue(RV);
2002 if (Reg == 0)
2003 return false;
2004
2005 // Only handle a single return value for now.
2006 if (ValLocs.size() != 1)
2007 return false;
2008
2009 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002010
Eric Christopher4f512ef2010-10-22 01:28:00 +00002011 // Don't bother handling odd stuff for now.
2012 if (VA.getLocInfo() != CCValAssign::Full)
2013 return false;
2014 // Only handle register returns for now.
2015 if (!VA.isRegLoc())
2016 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002017
2018 unsigned SrcReg = Reg + VA.getValNo();
2019 EVT RVVT = TLI.getValueType(RV->getType());
2020 EVT DestVT = VA.getValVT();
2021 // Special handling for extended integers.
2022 if (RVVT != DestVT) {
2023 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2024 return false;
2025
2026 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
2027 return false;
2028
2029 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2030
2031 bool isZExt = Outs[0].Flags.isZExt();
2032 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
2033 if (ResultReg == 0) return false;
2034 SrcReg = ResultReg;
2035 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002036
Eric Christopher4f512ef2010-10-22 01:28:00 +00002037 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002038 unsigned DstReg = VA.getLocReg();
2039 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2040 // Avoid a cross-class copy. This is very unlikely.
2041 if (!SrcRC->contains(DstReg))
2042 return false;
2043 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2044 DstReg).addReg(SrcReg);
2045
2046 // Mark the register as live out of the function.
2047 MRI.addLiveOut(VA.getLocReg());
2048 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002049
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002050 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002051 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2052 TII.get(RetOpc)));
2053 return true;
2054}
2055
Eric Christopher872f4a22011-02-22 01:37:10 +00002056unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
2057
Evan Chengafff9412011-12-20 18:26:50 +00002058 // iOS needs the r9 versions of the opcodes.
2059 bool isiOS = Subtarget->isTargetIOS();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002060 if (isThumb2) {
Evan Chengafff9412011-12-20 18:26:50 +00002061 return isiOS ? ARM::tBLr9 : ARM::tBL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002062 } else {
Evan Chengafff9412011-12-20 18:26:50 +00002063 return isiOS ? ARM::BLr9 : ARM::BL;
Eric Christopher872f4a22011-02-22 01:37:10 +00002064 }
2065}
2066
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002067// A quick function that will emit a call for a named libcall in F with the
2068// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002069// can emit a call for any libcall we can produce. This is an abridged version
2070// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002071// like computed function pointers or strange arguments at call sites.
2072// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2073// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002074bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2075 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002076
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002077 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002078 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002079 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002080 if (RetTy->isVoidTy())
2081 RetVT = MVT::isVoid;
2082 else if (!isTypeLegal(RetTy, RetVT))
2083 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002084
Eric Christopher836c6242010-12-15 23:47:29 +00002085 // TODO: For now if we have long calls specified we don't handle the call.
2086 if (EnableARMLongCalls) return false;
2087
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002088 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002089 SmallVector<Value*, 8> Args;
2090 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002091 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002092 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2093 Args.reserve(I->getNumOperands());
2094 ArgRegs.reserve(I->getNumOperands());
2095 ArgVTs.reserve(I->getNumOperands());
2096 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002097 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002098 Value *Op = I->getOperand(i);
2099 unsigned Arg = getRegForValue(Op);
2100 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002101
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002102 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002103 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002104 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002105
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002106 ISD::ArgFlagsTy Flags;
2107 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2108 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002109
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002110 Args.push_back(Op);
2111 ArgRegs.push_back(Arg);
2112 ArgVTs.push_back(ArgVT);
2113 ArgFlags.push_back(Flags);
2114 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002115
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002116 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002117 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002118 unsigned NumBytes;
2119 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2120 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002121
Evan Chengafff9412011-12-20 18:26:50 +00002122 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002123 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002124 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002125 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002126 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002127 // Explicitly adding the predicate here.
2128 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2129 TII.get(CallOpc)))
2130 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00002131 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002132 // Explicitly adding the predicate here.
2133 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2134 TII.get(CallOpc))
2135 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002136
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002137 // Add implicit physical register uses to the call.
2138 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2139 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002140
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002141 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002142 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002143 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002144
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002145 // Set all unused physreg defs as dead.
2146 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002147
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002148 return true;
2149}
2150
Chad Rosier11add262011-11-11 23:31:03 +00002151bool ARMFastISel::SelectCall(const Instruction *I,
2152 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002153 const CallInst *CI = cast<CallInst>(I);
2154 const Value *Callee = CI->getCalledValue();
2155
Chad Rosier11add262011-11-11 23:31:03 +00002156 // Can't handle inline asm.
2157 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002158
Eric Christopher52f6c032011-05-02 20:16:33 +00002159 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002160 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002161 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002162 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002163
Eric Christopherf9764fa2010-09-30 20:49:44 +00002164 // Check the calling convention.
2165 ImmutableCallSite CS(CI);
2166 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002167
Eric Christopherf9764fa2010-09-30 20:49:44 +00002168 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002169
Eric Christopherf9764fa2010-09-30 20:49:44 +00002170 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002171 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2172 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002173 if (FTy->isVarArg())
2174 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002175
Eric Christopherf9764fa2010-09-30 20:49:44 +00002176 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002177 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002178 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002179 if (RetTy->isVoidTy())
2180 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002181 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2182 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002183 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002184
Eric Christopher836c6242010-12-15 23:47:29 +00002185 // TODO: For now if we have long calls specified we don't handle the call.
2186 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002187
Eric Christopherf9764fa2010-09-30 20:49:44 +00002188 // Set up the argument vectors.
2189 SmallVector<Value*, 8> Args;
2190 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002191 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002192 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2193 Args.reserve(CS.arg_size());
2194 ArgRegs.reserve(CS.arg_size());
2195 ArgVTs.reserve(CS.arg_size());
2196 ArgFlags.reserve(CS.arg_size());
2197 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2198 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002199 // If we're lowering a memory intrinsic instead of a regular call, skip the
2200 // last two arguments, which shouldn't be passed to the underlying function.
2201 if (IntrMemName && e-i <= 2)
2202 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002203
Eric Christopherf9764fa2010-09-30 20:49:44 +00002204 ISD::ArgFlagsTy Flags;
2205 unsigned AttrInd = i - CS.arg_begin() + 1;
2206 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2207 Flags.setSExt();
2208 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2209 Flags.setZExt();
2210
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002211 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002212 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2213 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2214 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2215 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2216 return false;
2217
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002218 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002219 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002220 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2221 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002222 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002223
2224 unsigned Arg = getRegForValue(*i);
2225 if (Arg == 0)
2226 return false;
2227
Eric Christopherf9764fa2010-09-30 20:49:44 +00002228 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2229 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002230
Eric Christopherf9764fa2010-09-30 20:49:44 +00002231 Args.push_back(*i);
2232 ArgRegs.push_back(Arg);
2233 ArgVTs.push_back(ArgVT);
2234 ArgFlags.push_back(Flags);
2235 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002236
Eric Christopherf9764fa2010-09-30 20:49:44 +00002237 // Handle the arguments now that we've gotten them.
2238 SmallVector<unsigned, 4> RegArgs;
2239 unsigned NumBytes;
2240 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2241 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002242
Evan Chengafff9412011-12-20 18:26:50 +00002243 // Issue the call, BLr9 for iOS, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002244 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002245 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002246 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002247 // Explicitly adding the predicate here.
Chad Rosier9eb67482011-11-13 09:44:21 +00002248 if(isThumb2) {
Eric Christopherc19aadb2010-12-21 03:50:43 +00002249 // Explicitly adding the predicate here.
2250 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier11add262011-11-11 23:31:03 +00002251 TII.get(CallOpc)));
Chad Rosier9eb67482011-11-13 09:44:21 +00002252 if (!IntrMemName)
2253 MIB.addGlobalAddress(GV, 0, 0);
2254 else
2255 MIB.addExternalSymbol(IntrMemName, 0);
2256 } else {
2257 if (!IntrMemName)
2258 // Explicitly adding the predicate here.
2259 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2260 TII.get(CallOpc))
2261 .addGlobalAddress(GV, 0, 0));
2262 else
2263 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2264 TII.get(CallOpc))
2265 .addExternalSymbol(IntrMemName, 0));
2266 }
Chad Rosier11add262011-11-11 23:31:03 +00002267
Eric Christopherf9764fa2010-09-30 20:49:44 +00002268 // Add implicit physical register uses to the call.
2269 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2270 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002271
Eric Christopherf9764fa2010-09-30 20:49:44 +00002272 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002273 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002274 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002275
Eric Christopherf9764fa2010-09-30 20:49:44 +00002276 // Set all unused physreg defs as dead.
2277 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002278
Eric Christopherf9764fa2010-09-30 20:49:44 +00002279 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002280}
2281
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002282bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002283 return Len <= 16;
2284}
2285
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002286bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002287 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002288 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002289 return false;
2290
2291 // We don't care about alignment here since we just emit integer accesses.
2292 while (Len) {
2293 MVT VT;
2294 if (Len >= 4)
2295 VT = MVT::i32;
2296 else if (Len >= 2)
2297 VT = MVT::i16;
2298 else {
2299 assert(Len == 1);
2300 VT = MVT::i8;
2301 }
2302
2303 bool RV;
2304 unsigned ResultReg;
2305 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002306 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002307 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002308 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002309 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002310
2311 unsigned Size = VT.getSizeInBits()/8;
2312 Len -= Size;
2313 Dest.Offset += Size;
2314 Src.Offset += Size;
2315 }
2316
2317 return true;
2318}
2319
Chad Rosier11add262011-11-11 23:31:03 +00002320bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2321 // FIXME: Handle more intrinsics.
2322 switch (I.getIntrinsicID()) {
2323 default: return false;
2324 case Intrinsic::memcpy:
2325 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002326 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2327 // Don't handle volatile.
2328 if (MTI.isVolatile())
2329 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002330
2331 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2332 // we would emit dead code because we don't currently handle memmoves.
2333 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2334 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002335 // Small memcpy's are common enough that we want to do them without a call
2336 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002337 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002338 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002339 Address Dest, Src;
2340 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2341 !ARMComputeAddress(MTI.getRawSource(), Src))
2342 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002343 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002344 return true;
2345 }
2346 }
Chad Rosier11add262011-11-11 23:31:03 +00002347
2348 if (!MTI.getLength()->getType()->isIntegerTy(32))
2349 return false;
2350
2351 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2352 return false;
2353
2354 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2355 return SelectCall(&I, IntrMemName);
2356 }
2357 case Intrinsic::memset: {
2358 const MemSetInst &MSI = cast<MemSetInst>(I);
2359 // Don't handle volatile.
2360 if (MSI.isVolatile())
2361 return false;
2362
2363 if (!MSI.getLength()->getType()->isIntegerTy(32))
2364 return false;
2365
2366 if (MSI.getDestAddressSpace() > 255)
2367 return false;
2368
2369 return SelectCall(&I, "memset");
2370 }
2371 }
Chad Rosier11add262011-11-11 23:31:03 +00002372}
2373
Chad Rosier0d7b2312011-11-02 00:18:48 +00002374bool ARMFastISel::SelectTrunc(const Instruction *I) {
2375 // The high bits for a type smaller than the register size are assumed to be
2376 // undefined.
2377 Value *Op = I->getOperand(0);
2378
2379 EVT SrcVT, DestVT;
2380 SrcVT = TLI.getValueType(Op->getType(), true);
2381 DestVT = TLI.getValueType(I->getType(), true);
2382
2383 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2384 return false;
2385 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2386 return false;
2387
2388 unsigned SrcReg = getRegForValue(Op);
2389 if (!SrcReg) return false;
2390
2391 // Because the high bits are undefined, a truncate doesn't generate
2392 // any code.
2393 UpdateValueMap(I, SrcReg);
2394 return true;
2395}
2396
Chad Rosier87633022011-11-02 17:20:24 +00002397unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2398 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002399 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002400 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002401
2402 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002403 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002404 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002405 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002406 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002407 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002408 if (!Subtarget->hasV6Ops()) return 0;
2409 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002410 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002411 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002412 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002413 break;
2414 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002415 if (!Subtarget->hasV6Ops()) return 0;
2416 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002417 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002418 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002419 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002420 break;
2421 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002422 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002423 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002424 isBoolZext = true;
2425 break;
2426 }
Chad Rosier87633022011-11-02 17:20:24 +00002427 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002428 }
2429
Chad Rosier87633022011-11-02 17:20:24 +00002430 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002431 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002432 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002433 .addReg(SrcReg);
2434 if (isBoolZext)
2435 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002436 else
2437 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002438 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002439 return ResultReg;
2440}
2441
2442bool ARMFastISel::SelectIntExt(const Instruction *I) {
2443 // On ARM, in general, integer casts don't involve legal types; this code
2444 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002445 Type *DestTy = I->getType();
2446 Value *Src = I->getOperand(0);
2447 Type *SrcTy = Src->getType();
2448
2449 EVT SrcVT, DestVT;
2450 SrcVT = TLI.getValueType(SrcTy, true);
2451 DestVT = TLI.getValueType(DestTy, true);
2452
2453 bool isZExt = isa<ZExtInst>(I);
2454 unsigned SrcReg = getRegForValue(Src);
2455 if (!SrcReg) return false;
2456
2457 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2458 if (ResultReg == 0) return false;
2459 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002460 return true;
2461}
2462
Eric Christopher56d2b722010-09-02 23:43:26 +00002463// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002464bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002465
Eric Christopherab695882010-07-21 22:26:11 +00002466 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002467 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002468 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002469 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002470 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002471 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002472 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002473 case Instruction::ICmp:
2474 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002475 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002476 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002477 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002478 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002479 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002480 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002481 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002482 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002483 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002484 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002485 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002486 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002487 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002488 case Instruction::Add:
2489 return SelectBinaryIntOp(I, ISD::ADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002490 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002491 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002492 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002493 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002494 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002495 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002496 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002497 return SelectDiv(I, /*isSigned*/ true);
2498 case Instruction::UDiv:
2499 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002500 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002501 return SelectRem(I, /*isSigned*/ true);
2502 case Instruction::URem:
2503 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002504 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002505 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2506 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002507 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002508 case Instruction::Select:
2509 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002510 case Instruction::Ret:
2511 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002512 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002513 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002514 case Instruction::ZExt:
2515 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002516 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002517 default: break;
2518 }
2519 return false;
2520}
2521
Chad Rosierb29b9502011-11-13 02:23:59 +00002522/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2523/// vreg is being provided by the specified load instruction. If possible,
2524/// try to fold the load as an operand to the instruction, returning true if
2525/// successful.
2526bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2527 const LoadInst *LI) {
2528 // Verify we have a legal type before going any further.
2529 MVT VT;
2530 if (!isLoadTypeLegal(LI->getType(), VT))
2531 return false;
2532
2533 // Combine load followed by zero- or sign-extend.
2534 // ldrb r1, [r0] ldrb r1, [r0]
2535 // uxtb r2, r1 =>
2536 // mov r3, r2 mov r3, r1
2537 bool isZExt = true;
2538 switch(MI->getOpcode()) {
2539 default: return false;
2540 case ARM::SXTH:
2541 case ARM::t2SXTH:
2542 isZExt = false;
2543 case ARM::UXTH:
2544 case ARM::t2UXTH:
2545 if (VT != MVT::i16)
2546 return false;
2547 break;
2548 case ARM::SXTB:
2549 case ARM::t2SXTB:
2550 isZExt = false;
2551 case ARM::UXTB:
2552 case ARM::t2UXTB:
2553 if (VT != MVT::i8)
2554 return false;
2555 break;
2556 }
2557 // See if we can handle this address.
2558 Address Addr;
2559 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2560
2561 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002562 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002563 return false;
2564 MI->eraseFromParent();
2565 return true;
2566}
2567
Eric Christopherab695882010-07-21 22:26:11 +00002568namespace llvm {
2569 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002570 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002571 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002572
Eric Christopheraaa8df42010-11-02 01:21:28 +00002573 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002574 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengafff9412011-12-20 18:26:50 +00002575 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002576 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002577 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002578 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002579 }
2580}