blob: cfd68f74b7b2751a5d4c6c526701389bba8c3914 [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner0dc32ea2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Chris Lattner67c6b6e2009-09-20 06:45:52 +000016#include "X86COFFMachineModuleInfo.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
18#include "llvm/Type.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000020#include "llvm/MC/MCAsmInfo.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000021#include "llvm/MC/MCContext.h"
22#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000025#include "llvm/MC/MCSymbol.h"
Chris Lattner45111d12010-01-16 21:57:06 +000026#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000027#include "llvm/Support/FormattedStream.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000028#include "llvm/ADT/SmallString.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000029using namespace llvm;
30
Craig Topperfdc054c2012-10-16 06:01:50 +000031namespace {
32
33/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
34class X86MCInstLower {
35 MCContext &Ctx;
36 Mangler *Mang;
37 const MachineFunction &MF;
38 const TargetMachine &TM;
39 const MCAsmInfo &MAI;
40 X86AsmPrinter &AsmPrinter;
41public:
42 X86MCInstLower(Mangler *mang, const MachineFunction &MF,
43 X86AsmPrinter &asmprinter);
44
45 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
46
47 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
48 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
49
50private:
51 MachineModuleInfoMachO &getMachOMMI() const;
52};
53
54} // end anonymous namespace
55
Chris Lattner6e815432010-07-20 22:45:33 +000056X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattner0123c1d2010-07-22 21:10:04 +000057 X86AsmPrinter &asmprinter)
Chris Lattner6e815432010-07-20 22:45:33 +000058: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
59 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner8fea32f2009-09-12 20:34:57 +000060
Chris Lattnerdc62ea02009-09-16 06:25:03 +000061MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner0c13cf32010-07-20 22:26:07 +000062 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerdc62ea02009-09-16 06:25:03 +000063}
64
Chris Lattner8fea32f2009-09-12 20:34:57 +000065
Chris Lattner34841102010-02-08 23:03:41 +000066/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
67/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000068MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000069GetSymbolFromOperand(const MachineOperand &MO) const {
Michael Liao281ae5a2012-10-17 02:22:27 +000070 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattner34841102010-02-08 23:03:41 +000071
Chris Lattnera49ea862009-09-11 05:58:44 +000072 SmallString<128> Name;
Chad Rosiera20e1e72012-08-01 18:39:17 +000073
Michael Liao281ae5a2012-10-17 02:22:27 +000074 if (MO.isGlobal()) {
Chris Lattnerc9747c02010-03-12 19:42:40 +000075 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000076 bool isImplicitlyPrivate = false;
77 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
78 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
79 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
80 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
81 isImplicitlyPrivate = true;
Chad Rosiera20e1e72012-08-01 18:39:17 +000082
Chris Lattner34841102010-02-08 23:03:41 +000083 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Michael Liao281ae5a2012-10-17 02:22:27 +000084 } else if (MO.isSymbol()) {
85 Name += MAI.getGlobalPrefix();
86 Name += MO.getSymbolName();
87 } else if (MO.isMBB()) {
88 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner67c6b6e2009-09-20 06:45:52 +000089 }
Chris Lattner34841102010-02-08 23:03:41 +000090
91 // If the target flags on the operand changes the name of the symbol, do that
92 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000093 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000094 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000095 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000096 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000097 const char *Prefix = "__imp_";
98 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +000099 break;
Chris Lattnera49ea862009-09-11 05:58:44 +0000100 }
Chris Lattner47548d32009-09-03 05:06:07 +0000101 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +0000102 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000103 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000104 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +0000105
Bill Wendlingcebae362010-03-10 22:34:10 +0000106 MachineModuleInfoImpl::StubValueTy &StubSym =
107 getMachOMMI().getGVStubEntry(Sym);
108 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000109 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000110 StubSym =
111 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000112 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000113 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000114 }
Chris Lattner46091d72009-09-11 06:59:18 +0000115 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +0000116 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +0000117 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000118 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000119 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000120 MachineModuleInfoImpl::StubValueTy &StubSym =
121 getMachOMMI().getHiddenGVStubEntry(Sym);
122 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000123 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000124 StubSym =
125 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000126 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000127 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000128 }
129 return Sym;
130 }
131 case X86II::MO_DARWIN_STUB: {
132 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000133 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000134 MachineModuleInfoImpl::StubValueTy &StubSym =
135 getMachOMMI().getFnStubEntry(Sym);
136 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000137 return Sym;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000138
Chris Lattner34841102010-02-08 23:03:41 +0000139 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000140 StubSym =
141 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000142 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000143 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000144 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000145 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000146 StubSym =
147 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000148 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000149 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000150 return Sym;
151 }
Chris Lattner88e97582009-09-09 00:10:14 +0000152 }
Chris Lattner34841102010-02-08 23:03:41 +0000153
Chris Lattner8fea32f2009-09-12 20:34:57 +0000154 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000155}
156
Chris Lattner8fea32f2009-09-12 20:34:57 +0000157MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
158 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000159 // FIXME: We would like an efficient form for this, so we don't have to do a
160 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000161 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000162 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000163
Chris Lattnere8c27802009-09-03 04:56:20 +0000164 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000165 default: llvm_unreachable("Unknown target flag on GV operand");
166 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000167 // These affect the name of the symbol, not any suffix.
168 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000169 case X86II::MO_DLLIMPORT:
170 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000171 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000172
Eric Christopher30ef0e52010-06-03 04:07:48 +0000173 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
174 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000175 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
176 // Subtract the pic base.
177 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000178 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner41af1cd2010-07-14 23:04:59 +0000179 Ctx),
180 Ctx);
181 break;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000182 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000183 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000184 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
185 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000186 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
187 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
188 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000189 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000190 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborg228756c2012-05-11 10:11:01 +0000191 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000192 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
193 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
194 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
195 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000196 case X86II::MO_PIC_BASE_OFFSET:
197 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
198 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000199 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000200 // Subtract the pic base.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000201 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000202 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000203 Ctx);
Chris Lattnerc0115b52010-07-20 22:30:53 +0000204 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Cheng82865a12010-04-12 23:07:17 +0000205 // If .set directive is supported, use it to reduce the number of
206 // relocations the assembler will generate for differences between
207 // local labels. This is only safe when the symbols are in the same
208 // section so we are restricting it to jumptable references.
209 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattner0123c1d2010-07-22 21:10:04 +0000210 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Cheng82865a12010-04-12 23:07:17 +0000211 Expr = MCSymbolRefExpr::Create(Label, Ctx);
212 }
Chris Lattner47548d32009-09-03 05:06:07 +0000213 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000214 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000215
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000216 if (Expr == 0)
217 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000218
Michael Liao281ae5a2012-10-17 02:22:27 +0000219 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000220 Expr = MCBinaryExpr::CreateAdd(Expr,
221 MCConstantExpr::Create(MO.getOffset(), Ctx),
222 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000223 return MCOperand::CreateExpr(Expr);
224}
225
Chris Lattnercf1ed752009-09-11 04:28:13 +0000226
227
228static void lower_subreg32(MCInst *MI, unsigned OpNo) {
229 // Convert registers in the addr mode according to subreg32.
230 unsigned Reg = MI->getOperand(OpNo).getReg();
231 if (Reg != 0)
232 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
233}
234
235static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
236 // Convert registers in the addr mode according to subreg64.
237 for (unsigned i = 0; i != 4; ++i) {
238 if (!MI->getOperand(OpNo+i).isReg()) continue;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000239
Chris Lattnercf1ed752009-09-11 04:28:13 +0000240 unsigned Reg = MI->getOperand(OpNo+i).getReg();
241 if (Reg == 0) continue;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000242
Chris Lattnercf1ed752009-09-11 04:28:13 +0000243 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
244 }
245}
246
Chris Lattnerff928972010-02-05 21:15:57 +0000247/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
248static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000249 OutMI.setOpcode(NewOpc);
250 lower_subreg32(&OutMI, 0);
251}
Chris Lattnerff928972010-02-05 21:15:57 +0000252/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
253static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000254 OutMI.setOpcode(NewOpc);
255 OutMI.addOperand(OutMI.getOperand(0));
256 OutMI.addOperand(OutMI.getOperand(0));
257}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000258
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000259/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
260/// a short fixed-register form.
261static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
262 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000263 assert(Inst.getOperand(0).isReg() &&
264 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000265 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
266 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
267 Inst.getNumOperands() == 2) && "Unexpected instruction!");
268
269 // Check whether the destination register can be fixed.
270 unsigned Reg = Inst.getOperand(0).getReg();
271 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
272 return;
273
274 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000275 MCOperand Saved = Inst.getOperand(ImmOp);
276 Inst = MCInst();
277 Inst.setOpcode(Opcode);
278 Inst.addOperand(Saved);
279}
280
281/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman321473d2010-08-16 21:03:32 +0000282static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
283 unsigned Opcode) {
284 // Don't make these simplifications in 64-bit mode; other assemblers don't
285 // perform them because they make the code larger.
286 if (Printer.getSubtarget().is64Bit())
287 return;
288
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000289 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
290 unsigned AddrBase = IsStore;
291 unsigned RegOp = IsStore ? 0 : 5;
292 unsigned AddrOp = AddrBase + 3;
293 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
294 Inst.getOperand(AddrBase + 0).isReg() && // base
295 Inst.getOperand(AddrBase + 1).isImm() && // scale
296 Inst.getOperand(AddrBase + 2).isReg() && // index register
297 (Inst.getOperand(AddrOp).isExpr() || // address
298 Inst.getOperand(AddrOp).isImm())&&
299 Inst.getOperand(AddrBase + 4).isReg() && // segment
300 "Unexpected instruction!");
301
302 // Check whether the destination register can be fixed.
303 unsigned Reg = Inst.getOperand(RegOp).getReg();
304 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
305 return;
306
307 // Check whether this is an absolute address.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000308 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christophere98ad832010-06-17 00:51:48 +0000309 // to do this here.
310 bool Absolute = true;
311 if (Inst.getOperand(AddrOp).isExpr()) {
312 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
313 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
314 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
315 Absolute = false;
316 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000317
Eric Christophere98ad832010-06-17 00:51:48 +0000318 if (Absolute &&
319 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
320 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
321 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
322 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000323 return;
324
325 // If so, rewrite the instruction.
326 MCOperand Saved = Inst.getOperand(AddrOp);
327 Inst = MCInst();
328 Inst.setOpcode(Opcode);
329 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000330}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000331
332void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
333 OutMI.setOpcode(MI->getOpcode());
Chad Rosiera20e1e72012-08-01 18:39:17 +0000334
Chris Lattner8fea32f2009-09-12 20:34:57 +0000335 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
336 const MachineOperand &MO = MI->getOperand(i);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000337
Chris Lattner8fea32f2009-09-12 20:34:57 +0000338 MCOperand MCOp;
339 switch (MO.getType()) {
340 default:
341 MI->dump();
342 llvm_unreachable("unknown operand type");
343 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000344 // Ignore all implicit register operands.
345 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000346 MCOp = MCOperand::CreateReg(MO.getReg());
347 break;
348 case MachineOperand::MO_Immediate:
349 MCOp = MCOperand::CreateImm(MO.getImm());
350 break;
351 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000352 case MachineOperand::MO_GlobalAddress:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000353 case MachineOperand::MO_ExternalSymbol:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000354 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000355 break;
356 case MachineOperand::MO_JumpTableIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000357 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000358 break;
359 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000360 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000361 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000362 case MachineOperand::MO_BlockAddress:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000363 MCOp = LowerSymbolOperand(MO,
364 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000365 break;
Jakob Stoklund Olesen71f0fc12012-01-18 23:52:19 +0000366 case MachineOperand::MO_RegisterMask:
367 // Ignore call clobbers.
368 continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000369 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000370
Chris Lattner8fea32f2009-09-12 20:34:57 +0000371 OutMI.addOperand(MCOp);
372 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000373
Chris Lattner8fea32f2009-09-12 20:34:57 +0000374 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner99ae6652010-10-08 03:54:52 +0000375ReSimplify:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000376 switch (OutMI.getOpcode()) {
377 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
378 lower_lea64_32mem(&OutMI, 1);
Chris Lattner599b5312010-07-08 23:46:44 +0000379 // FALL THROUGH.
380 case X86::LEA64r:
381 case X86::LEA16r:
382 case X86::LEA32r:
383 // LEA should have a segment register, but it must be empty.
384 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
385 "Unexpected # of LEA operands");
386 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
387 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000388 break;
Chris Lattnerff928972010-02-05 21:15:57 +0000389 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
390 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
391 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
392 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
393 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
394 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
395 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000396 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
397 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000398
Chris Lattner35e0e842010-02-05 21:21:06 +0000399 case X86::MOV16r0:
400 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
401 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
402 break;
403 case X86::MOV64r0:
404 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
405 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
406 break;
Daniel Dunbar9248b322010-05-19 04:31:36 +0000407
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000408 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
409 // inputs modeled as normal uses instead of implicit uses. As such, truncate
410 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000411 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000412 case X86::CALL64r:
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000413 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000414 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000415 MCOperand Saved = OutMI.getOperand(0);
416 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000417 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000418 OutMI.addOperand(Saved);
419 break;
420 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000421
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000422 case X86::EH_RETURN:
423 case X86::EH_RETURN64: {
424 OutMI = MCInst();
425 OutMI.setOpcode(X86::RET);
426 break;
427 }
428
Daniel Dunbar52322e72010-05-19 15:26:43 +0000429 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000430 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000431 case X86::TAILJMPd:
432 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000433 unsigned Opcode;
434 switch (OutMI.getOpcode()) {
Craig Topper6d1263a2012-02-05 05:38:58 +0000435 default: llvm_unreachable("Invalid opcode");
Chris Lattnerc5f56262010-07-09 00:49:41 +0000436 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
437 case X86::TAILJMPd:
438 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
439 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000440
Daniel Dunbar52322e72010-05-19 15:26:43 +0000441 MCOperand Saved = OutMI.getOperand(0);
442 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000443 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000444 OutMI.addOperand(Saved);
445 break;
446 }
447
Chris Lattner99ae6652010-10-08 03:54:52 +0000448 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
449 // this with an ugly goto in case the resultant OR uses EAX and needs the
450 // short form.
Chris Lattner15df55d2010-10-08 03:57:25 +0000451 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
452 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
453 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
454 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
455 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
456 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
457 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
458 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
459 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000460
Chris Lattner166604e2010-03-14 17:04:18 +0000461 // The assembler backend wants to see branches in their small form and relax
462 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000463 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000464 // small one here.
465 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
466 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
467 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
468 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
469 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
470 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
471 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
472 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
473 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
474 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
475 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
476 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
477 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
478 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
479 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
480 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
481 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000482
Eli Friedmand5ccb052011-09-07 18:48:32 +0000483 // Atomic load and store require a separate pseudo-inst because Acquire
484 // implies mayStore and Release implies mayLoad; fix these to regular MOV
485 // instructions here
486 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
487 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
488 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
489 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
490 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
491 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
492 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
493 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
494
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000495 // We don't currently select the correct instruction form for instructions
496 // which have a short %eax, etc. form. Handle this by custom lowering, for
497 // now.
498 //
499 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000500 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000501 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000502 case X86::MOV8mr_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000503 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000504 case X86::MOV8rm_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000505 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
506 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
507 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
508 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
509 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000510
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000511 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
512 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
513 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
514 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
515 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
516 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
517 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
518 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
519 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
520 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
521 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
522 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
523 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
524 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
525 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
526 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
527 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
528 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
529 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
530 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
531 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
532 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
533 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
534 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
535 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
536 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
537 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
538 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
539 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
540 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
541 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
542 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
543 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
544 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
545 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
546 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindolae840e882011-10-26 21:12:27 +0000547
548 case X86::MORESTACK_RET:
549 OutMI.setOpcode(X86::RET);
550 break;
551
552 case X86::MORESTACK_RET_RESTORE_R10: {
553 MCInst retInst;
554
555 OutMI.setOpcode(X86::MOV64rr);
556 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
557 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
558
559 retInst.setOpcode(X86::RET);
560 AsmPrinter.OutStreamer.EmitInstruction(retInst);
561 break;
562 }
Chris Lattner8fea32f2009-09-12 20:34:57 +0000563 }
564}
565
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000566static void LowerTlsAddr(MCStreamer &OutStreamer,
567 X86MCInstLower &MCInstLowering,
568 const MachineInstr &MI) {
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000569
570 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
571 MI.getOpcode() == X86::TLS_base_addr64;
572
573 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
574
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000575 MCContext &context = OutStreamer.getContext();
576
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000577 if (needsPadding) {
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000578 MCInst prefix;
579 prefix.setOpcode(X86::DATA16_PREFIX);
580 OutStreamer.EmitInstruction(prefix);
581 }
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000582
583 MCSymbolRefExpr::VariantKind SRVK;
584 switch (MI.getOpcode()) {
585 case X86::TLS_addr32:
586 case X86::TLS_addr64:
587 SRVK = MCSymbolRefExpr::VK_TLSGD;
588 break;
589 case X86::TLS_base_addr32:
590 SRVK = MCSymbolRefExpr::VK_TLSLDM;
591 break;
592 case X86::TLS_base_addr64:
593 SRVK = MCSymbolRefExpr::VK_TLSLD;
594 break;
595 default:
596 llvm_unreachable("unexpected opcode");
597 }
598
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000599 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000600 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000601
602 MCInst LEA;
603 if (is64Bits) {
604 LEA.setOpcode(X86::LEA64r);
605 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
606 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
607 LEA.addOperand(MCOperand::CreateImm(1)); // scale
608 LEA.addOperand(MCOperand::CreateReg(0)); // index
609 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
610 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac07f5bb2012-06-07 18:39:19 +0000611 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
612 LEA.setOpcode(X86::LEA32r);
613 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
614 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
615 LEA.addOperand(MCOperand::CreateImm(1)); // scale
616 LEA.addOperand(MCOperand::CreateReg(0)); // index
617 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
618 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000619 } else {
620 LEA.setOpcode(X86::LEA32r);
621 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
622 LEA.addOperand(MCOperand::CreateReg(0)); // base
623 LEA.addOperand(MCOperand::CreateImm(1)); // scale
624 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
625 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
626 LEA.addOperand(MCOperand::CreateReg(0)); // seg
627 }
628 OutStreamer.EmitInstruction(LEA);
629
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000630 if (needsPadding) {
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000631 MCInst prefix;
632 prefix.setOpcode(X86::DATA16_PREFIX);
633 OutStreamer.EmitInstruction(prefix);
634 prefix.setOpcode(X86::DATA16_PREFIX);
635 OutStreamer.EmitInstruction(prefix);
636 prefix.setOpcode(X86::REX64_PREFIX);
637 OutStreamer.EmitInstruction(prefix);
638 }
639
640 MCInst call;
641 if (is64Bits)
642 call.setOpcode(X86::CALL64pcrel32);
643 else
644 call.setOpcode(X86::CALLpcrel32);
645 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
646 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
647 const MCSymbolRefExpr *tlsRef =
648 MCSymbolRefExpr::Create(tlsGetAddr,
649 MCSymbolRefExpr::VK_PLT,
650 context);
651
652 call.addOperand(MCOperand::CreateExpr(tlsRef));
653 OutStreamer.EmitInstruction(call);
654}
Devang Patel28ff35d2010-04-28 01:39:28 +0000655
Chris Lattner14c38ec2010-01-28 01:02:27 +0000656void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner0123c1d2010-07-22 21:10:04 +0000657 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000658 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000659 case TargetOpcode::DBG_VALUE:
660 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
661 std::string TmpStr;
662 raw_string_ostream OS(TmpStr);
663 PrintDebugValueComment(MI, OS);
664 OutStreamer.EmitRawText(StringRef(OS.str()));
665 }
666 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000667
Eric Christopherc34ea372010-08-05 18:34:30 +0000668 // Emit nothing here but a comment if we can.
669 case X86::Int_MemBarrier:
670 if (OutStreamer.hasRawTextSupport())
671 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
672 return;
Owen Anderson2fec6c52011-10-04 23:26:17 +0000673
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000674
675 case X86::EH_RETURN:
676 case X86::EH_RETURN64: {
677 // Lower these as normal, but add some comments.
678 unsigned Reg = MI->getOperand(0).getReg();
679 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
680 X86ATTInstPrinter::getRegisterName(Reg));
681 break;
682 }
Chris Lattnerc5f56262010-07-09 00:49:41 +0000683 case X86::TAILJMPr:
684 case X86::TAILJMPd:
685 case X86::TAILJMPd64:
686 // Lower these as normal, but add some comments.
687 OutStreamer.AddComment("TAILCALL");
688 break;
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000689
690 case X86::TLS_addr32:
691 case X86::TLS_addr64:
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000692 case X86::TLS_base_addr32:
693 case X86::TLS_base_addr64:
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000694 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
695
Chris Lattner522e9a02009-09-02 17:35:12 +0000696 case X86::MOVPC32r: {
Chris Lattner8fea32f2009-09-12 20:34:57 +0000697 MCInst TmpInst;
Chris Lattner522e9a02009-09-02 17:35:12 +0000698 // This is a pseudo op for a two instruction sequence with a label, which
699 // looks like:
700 // call "L1$pb"
701 // "L1$pb":
702 // popl %esi
Chad Rosiera20e1e72012-08-01 18:39:17 +0000703
Chris Lattner522e9a02009-09-02 17:35:12 +0000704 // Emit the call.
Chris Lattner142b5312010-11-14 22:48:15 +0000705 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000706 TmpInst.setOpcode(X86::CALLpcrel32);
707 // FIXME: We would like an efficient form for this, so we don't have to do a
708 // lot of extra uniquing.
709 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
710 OutContext)));
Chris Lattnerc760be92010-02-03 01:13:25 +0000711 OutStreamer.EmitInstruction(TmpInst);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000712
Chris Lattner522e9a02009-09-02 17:35:12 +0000713 // Emit the label.
714 OutStreamer.EmitLabel(PICBase);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000715
Chris Lattner522e9a02009-09-02 17:35:12 +0000716 // popl $reg
717 TmpInst.setOpcode(X86::POP32r);
718 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattnerc760be92010-02-03 01:13:25 +0000719 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000720 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000721 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000722
Chris Lattnere9434db2009-09-12 21:01:20 +0000723 case X86::ADD32ri: {
724 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
725 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
726 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000727
Chris Lattnere9434db2009-09-12 21:01:20 +0000728 // Okay, we have something like:
729 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosiera20e1e72012-08-01 18:39:17 +0000730
Chris Lattnere9434db2009-09-12 21:01:20 +0000731 // For this, we want to print something like:
732 // MYGLOBAL + (. - PICBASE)
733 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000734 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000735 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000736 OutStreamer.EmitLabel(DotSym);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000737
Chris Lattnere9434db2009-09-12 21:01:20 +0000738 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000739 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosiera20e1e72012-08-01 18:39:17 +0000740
Chris Lattnere9434db2009-09-12 21:01:20 +0000741 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
742 const MCExpr *PICBase =
Chris Lattner142b5312010-11-14 22:48:15 +0000743 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattnere9434db2009-09-12 21:01:20 +0000744 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000745
746 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattnere9434db2009-09-12 21:01:20 +0000747 DotExpr, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000748
Chris Lattnere9434db2009-09-12 21:01:20 +0000749 MCInst TmpInst;
750 TmpInst.setOpcode(X86::ADD32ri);
751 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
752 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
753 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattnerc760be92010-02-03 01:13:25 +0000754 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere9434db2009-09-12 21:01:20 +0000755 return;
756 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000757 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000758
Chris Lattner8fea32f2009-09-12 20:34:57 +0000759 MCInst TmpInst;
760 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000761 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000762}