blob: d8d070059839947fc8b044945fd91506c64673d7 [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
31namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000032 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
34
35 //===--------------------------------------------------------------------===//
36 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
37 /// instructions for SelectionDAG operations.
38 ///
39 class PPC32DAGToDAGISel : public SelectionDAGISel {
40 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000041 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000042 public:
43 PPC32DAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
45
Chris Lattner4416f1a2005-08-19 22:38:53 +000046 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
48 GlobalBaseReg = 0;
49 return SelectionDAGISel::runOnFunction(Fn);
50 }
51
Chris Lattnera5a91b12005-08-17 19:33:03 +000052 /// getI32Imm - Return a target constant with the specified value, of type
53 /// i32.
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
56 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000057
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000060 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000061
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
65
66 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
67 unsigned OCHi, unsigned OCLo,
68 bool IsArithmetic = false,
69 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000070 SDNode *SelectBitfieldInsert(SDNode *N);
71
Chris Lattner2fbb4572005-08-21 18:50:37 +000072 /// SelectCC - Select a comparison of the specified values with the
73 /// specified condition code, returning the CR# of the expression.
74 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
75
Chris Lattner9944b762005-08-21 22:31:09 +000076 /// SelectAddr - Given the specified address, return the two operands for a
77 /// load/store instruction, and return true if it should be an indexed [r+r]
78 /// operation.
79 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
80
Chris Lattner047b9522005-08-25 22:04:30 +000081 SDOperand BuildSDIVSequence(SDNode *N);
82 SDOperand BuildUDIVSequence(SDNode *N);
83
Chris Lattnera5a91b12005-08-17 19:33:03 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
86 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
87 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000088 // Select target instructions for the DAG.
Chris Lattnerefa6abc2005-08-29 01:07:02 +000089 DAG.setRoot(Select(DAG.getRoot()));
Chris Lattnera5a91b12005-08-17 19:33:03 +000090 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000091
Chris Lattnerd607c122005-08-18 18:46:06 +000092 // Emit machine code to BB.
93 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000094 }
95
96 virtual const char *getPassName() const {
97 return "PowerPC DAG->DAG Pattern Instruction Selection";
98 }
99 };
100}
101
Chris Lattner4416f1a2005-08-19 22:38:53 +0000102/// getGlobalBaseReg - Output the instructions required to put the
103/// base address to use for accessing globals into a register.
104///
Chris Lattner9944b762005-08-21 22:31:09 +0000105SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000106 if (!GlobalBaseReg) {
107 // Insert the set of GlobalBaseReg into the first MBB of the function
108 MachineBasicBlock &FirstMBB = BB->getParent()->front();
109 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
110 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
111 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
112 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
113 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
114 }
Chris Lattner9944b762005-08-21 22:31:09 +0000115 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000116}
117
118
Nate Begeman0f3257a2005-08-18 05:00:13 +0000119// isIntImmediate - This method tests to see if a constant operand.
120// If so Imm will receive the 32 bit value.
121static bool isIntImmediate(SDNode *N, unsigned& Imm) {
122 if (N->getOpcode() == ISD::Constant) {
123 Imm = cast<ConstantSDNode>(N)->getValue();
124 return true;
125 }
126 return false;
127}
128
Nate Begemancffc32b2005-08-18 07:30:46 +0000129// isOprShiftImm - Returns true if the specified operand is a shift opcode with
130// a immediate shift count less than 32.
131static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
132 Opc = N->getOpcode();
133 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
134 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
135}
136
137// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
138// any number of 0s on either side. The 1s are allowed to wrap from LSB to
139// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
140// not, since all 1s are not contiguous.
141static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
142 if (isShiftedMask_32(Val)) {
143 // look for the first non-zero bit
144 MB = CountLeadingZeros_32(Val);
145 // look for the first zero bit after the run of ones
146 ME = CountLeadingZeros_32((Val - 1) ^ Val);
147 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000148 } else {
149 Val = ~Val; // invert mask
150 if (isShiftedMask_32(Val)) {
151 // effectively look for the first zero bit
152 ME = CountLeadingZeros_32(Val) - 1;
153 // effectively look for the first one bit after the run of zeros
154 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
155 return true;
156 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000157 }
158 // no run present
159 return false;
160}
161
162// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
163// and mask opcode and mask operation.
164static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
165 unsigned &SH, unsigned &MB, unsigned &ME) {
166 unsigned Shift = 32;
167 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
168 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000169 if (N->getNumOperands() != 2 ||
170 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000171 return false;
172
173 if (Opcode == ISD::SHL) {
174 // apply shift left to mask if it comes first
175 if (IsShiftMask) Mask = Mask << Shift;
176 // determine which bits are made indeterminant by shift
177 Indeterminant = ~(0xFFFFFFFFu << Shift);
178 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
179 // apply shift right to mask if it comes first
180 if (IsShiftMask) Mask = Mask >> Shift;
181 // determine which bits are made indeterminant by shift
182 Indeterminant = ~(0xFFFFFFFFu >> Shift);
183 // adjust for the left rotate
184 Shift = 32 - Shift;
185 } else {
186 return false;
187 }
188
189 // if the mask doesn't intersect any Indeterminant bits
190 if (Mask && !(Mask & Indeterminant)) {
191 SH = Shift;
192 // make sure the mask is still a mask (wrap arounds may not be)
193 return isRunOfOnes(Mask, MB, ME);
194 }
195 return false;
196}
197
Nate Begeman0f3257a2005-08-18 05:00:13 +0000198// isOpcWithIntImmediate - This method tests to see if the node is a specific
199// opcode and that it has a immediate integer right operand.
200// If so Imm will receive the 32 bit value.
201static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
202 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
203}
204
205// isOprNot - Returns true if the specified operand is an xor with immediate -1.
206static bool isOprNot(SDNode *N) {
207 unsigned Imm;
208 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
209}
210
Chris Lattnera5a91b12005-08-17 19:33:03 +0000211// Immediate constant composers.
212// Lo16 - grabs the lo 16 bits from a 32 bit constant.
213// Hi16 - grabs the hi 16 bits from a 32 bit constant.
214// HA16 - computes the hi bits required if the lo bits are add/subtracted in
215// arithmethically.
216static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
217static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
218static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
219
220// isIntImmediate - This method tests to see if a constant operand.
221// If so Imm will receive the 32 bit value.
222static bool isIntImmediate(SDOperand N, unsigned& Imm) {
223 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
224 Imm = (unsigned)CN->getSignExtended();
225 return true;
226 }
227 return false;
228}
229
Nate Begeman02b88a42005-08-19 00:38:14 +0000230/// SelectBitfieldInsert - turn an or of two masked values into
231/// the rotate left word immediate then mask insert (rlwimi) instruction.
232/// Returns true on success, false if the caller still needs to select OR.
233///
234/// Patterns matched:
235/// 1. or shl, and 5. or and, and
236/// 2. or and, shl 6. or shl, shr
237/// 3. or shr, and 7. or shr, shl
238/// 4. or and, shr
239SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
240 bool IsRotate = false;
241 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
242 unsigned Value;
243
244 SDOperand Op0 = N->getOperand(0);
245 SDOperand Op1 = N->getOperand(1);
246
247 unsigned Op0Opc = Op0.getOpcode();
248 unsigned Op1Opc = Op1.getOpcode();
249
250 // Verify that we have the correct opcodes
251 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
252 return false;
253 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
254 return false;
255
256 // Generate Mask value for Target
257 if (isIntImmediate(Op0.getOperand(1), Value)) {
258 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000259 case ISD::SHL: TgtMask <<= Value; break;
260 case ISD::SRL: TgtMask >>= Value; break;
261 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000262 }
263 } else {
264 return 0;
265 }
266
267 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000268 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000269 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000270
271 switch(Op1Opc) {
272 case ISD::SHL:
273 SH = Value;
274 InsMask <<= SH;
275 if (Op0Opc == ISD::SRL) IsRotate = true;
276 break;
277 case ISD::SRL:
278 SH = Value;
279 InsMask >>= SH;
280 SH = 32-SH;
281 if (Op0Opc == ISD::SHL) IsRotate = true;
282 break;
283 case ISD::AND:
284 InsMask &= Value;
285 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000286 }
287
288 // If both of the inputs are ANDs and one of them has a logical shift by
289 // constant as its input, make that AND the inserted value so that we can
290 // combine the shift into the rotate part of the rlwimi instruction
291 bool IsAndWithShiftOp = false;
292 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
293 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
294 Op1.getOperand(0).getOpcode() == ISD::SRL) {
295 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
296 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
297 IsAndWithShiftOp = true;
298 }
299 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
300 Op0.getOperand(0).getOpcode() == ISD::SRL) {
301 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
302 std::swap(Op0, Op1);
303 std::swap(TgtMask, InsMask);
304 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
305 IsAndWithShiftOp = true;
306 }
307 }
308 }
309
310 // Verify that the Target mask and Insert mask together form a full word mask
311 // and that the Insert mask is a run of set bits (which implies both are runs
312 // of set bits). Given that, Select the arguments and generate the rlwimi
313 // instruction.
314 unsigned MB, ME;
315 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
316 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
317 bool Op0IsAND = Op0Opc == ISD::AND;
318 // Check for rotlwi / rotrwi here, a special case of bitfield insert
319 // where both bitfield halves are sourced from the same value.
320 if (IsRotate && fullMask &&
321 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
322 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
323 Select(N->getOperand(0).getOperand(0)),
324 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
325 return Op0.Val;
326 }
327 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
328 : Select(Op0);
329 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
330 : Select(Op1.getOperand(0));
331 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
332 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
333 return Op0.Val;
334 }
335 return 0;
336}
337
Chris Lattnera5a91b12005-08-17 19:33:03 +0000338// SelectIntImmediateExpr - Choose code for integer operations with an immediate
339// operand.
340SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
341 unsigned OCHi, unsigned OCLo,
342 bool IsArithmetic,
343 bool Negate) {
344 // Check to make sure this is a constant.
345 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
346 // Exit if not a constant.
347 if (!CN) return 0;
348 // Extract immediate.
349 unsigned C = (unsigned)CN->getValue();
350 // Negate if required (ISD::SUB).
351 if (Negate) C = -C;
352 // Get the hi and lo portions of constant.
353 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
354 unsigned Lo = Lo16(C);
355
356 // If two instructions are needed and usage indicates it would be better to
357 // load immediate into a register, bail out.
358 if (Hi && Lo && CN->use_size() > 2) return false;
359
360 // Select the first operand.
361 SDOperand Opr0 = Select(LHS);
362
363 if (Lo) // Add in the lo-part.
364 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
365 if (Hi) // Add in the hi-part.
366 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
367 return Opr0.Val;
368}
369
Chris Lattner9944b762005-08-21 22:31:09 +0000370/// SelectAddr - Given the specified address, return the two operands for a
371/// load/store instruction, and return true if it should be an indexed [r+r]
372/// operation.
373bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
374 SDOperand &Op2) {
375 unsigned imm = 0;
376 if (Addr.getOpcode() == ISD::ADD) {
377 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
378 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000379 if (FrameIndexSDNode *FI =
380 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000381 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000382 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000383 } else {
384 Op2 = Select(Addr.getOperand(0));
385 }
386 return false;
387 } else {
388 Op1 = Select(Addr.getOperand(0));
389 Op2 = Select(Addr.getOperand(1));
390 return true; // [r+r]
391 }
392 }
393
394 // Now check if we're dealing with a global, and whether or not we should emit
395 // an optimized load or store for statics.
396 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
397 GlobalValue *GV = GN->getGlobal();
398 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
399 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
400 if (PICEnabled)
401 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
402 Op1);
403 else
404 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
405 return false;
406 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000407 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000408 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000409 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000410 return false;
411 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
412 Op1 = Addr;
413 if (PICEnabled)
414 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
415 else
416 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
417 return false;
418 }
419 Op1 = getI32Imm(0);
420 Op2 = Select(Addr);
421 return false;
422}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000423
Chris Lattner2fbb4572005-08-21 18:50:37 +0000424/// SelectCC - Select a comparison of the specified values with the specified
425/// condition code, returning the CR# of the expression.
426SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
427 ISD::CondCode CC) {
428 // Always select the LHS.
429 LHS = Select(LHS);
430
431 // Use U to determine whether the SETCC immediate range is signed or not.
432 if (MVT::isInteger(LHS.getValueType())) {
433 bool U = ISD::isUnsignedIntSetCC(CC);
434 unsigned Imm;
435 if (isIntImmediate(RHS, Imm) &&
436 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
437 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
438 LHS, getI32Imm(Lo16(Imm)));
439 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
440 LHS, Select(RHS));
441 } else {
442 return CurDAG->getTargetNode(PPC::FCMPU, MVT::i32, LHS, Select(RHS));
443 }
444}
445
446/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
447/// to Condition.
448static unsigned getBCCForSetCC(ISD::CondCode CC) {
449 switch (CC) {
450 default: assert(0 && "Unknown condition!"); abort();
451 case ISD::SETEQ: return PPC::BEQ;
452 case ISD::SETNE: return PPC::BNE;
453 case ISD::SETULT:
454 case ISD::SETLT: return PPC::BLT;
455 case ISD::SETULE:
456 case ISD::SETLE: return PPC::BLE;
457 case ISD::SETUGT:
458 case ISD::SETGT: return PPC::BGT;
459 case ISD::SETUGE:
460 case ISD::SETGE: return PPC::BGE;
461 }
462 return 0;
463}
464
Chris Lattner64906a02005-08-25 20:08:18 +0000465/// getCRIdxForSetCC - Return the index of the condition register field
466/// associated with the SetCC condition, and whether or not the field is
467/// treated as inverted. That is, lt = 0; ge = 0 inverted.
468static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
469 switch (CC) {
470 default: assert(0 && "Unknown condition!"); abort();
471 case ISD::SETULT:
472 case ISD::SETLT: Inv = false; return 0;
473 case ISD::SETUGE:
474 case ISD::SETGE: Inv = true; return 0;
475 case ISD::SETUGT:
476 case ISD::SETGT: Inv = false; return 1;
477 case ISD::SETULE:
478 case ISD::SETLE: Inv = true; return 1;
479 case ISD::SETEQ: Inv = false; return 2;
480 case ISD::SETNE: Inv = true; return 2;
481 }
482 return 0;
483}
Chris Lattner9944b762005-08-21 22:31:09 +0000484
Chris Lattner047b9522005-08-25 22:04:30 +0000485// Structure used to return the necessary information to codegen an SDIV as
486// a multiply.
487struct ms {
488 int m; // magic number
489 int s; // shift amount
490};
491
492struct mu {
493 unsigned int m; // magic number
494 int a; // add indicator
495 int s; // shift amount
496};
497
498/// magic - calculate the magic numbers required to codegen an integer sdiv as
499/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
500/// or -1.
501static struct ms magic(int d) {
502 int p;
503 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
504 const unsigned int two31 = 0x80000000U;
505 struct ms mag;
506
507 ad = abs(d);
508 t = two31 + ((unsigned int)d >> 31);
509 anc = t - 1 - t%ad; // absolute value of nc
510 p = 31; // initialize p
511 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
512 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
513 q2 = two31/ad; // initialize q2 = 2p/abs(d)
514 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
515 do {
516 p = p + 1;
517 q1 = 2*q1; // update q1 = 2p/abs(nc)
518 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
519 if (r1 >= anc) { // must be unsigned comparison
520 q1 = q1 + 1;
521 r1 = r1 - anc;
522 }
523 q2 = 2*q2; // update q2 = 2p/abs(d)
524 r2 = 2*r2; // update r2 = rem(2p/abs(d))
525 if (r2 >= ad) { // must be unsigned comparison
526 q2 = q2 + 1;
527 r2 = r2 - ad;
528 }
529 delta = ad - r2;
530 } while (q1 < delta || (q1 == delta && r1 == 0));
531
532 mag.m = q2 + 1;
533 if (d < 0) mag.m = -mag.m; // resulting magic number
534 mag.s = p - 32; // resulting shift
535 return mag;
536}
537
538/// magicu - calculate the magic numbers required to codegen an integer udiv as
539/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
540static struct mu magicu(unsigned d)
541{
542 int p;
543 unsigned int nc, delta, q1, r1, q2, r2;
544 struct mu magu;
545 magu.a = 0; // initialize "add" indicator
546 nc = - 1 - (-d)%d;
547 p = 31; // initialize p
548 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
549 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
550 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
551 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
552 do {
553 p = p + 1;
554 if (r1 >= nc - r1 ) {
555 q1 = 2*q1 + 1; // update q1
556 r1 = 2*r1 - nc; // update r1
557 }
558 else {
559 q1 = 2*q1; // update q1
560 r1 = 2*r1; // update r1
561 }
562 if (r2 + 1 >= d - r2) {
563 if (q2 >= 0x7FFFFFFF) magu.a = 1;
564 q2 = 2*q2 + 1; // update q2
565 r2 = 2*r2 + 1 - d; // update r2
566 }
567 else {
568 if (q2 >= 0x80000000) magu.a = 1;
569 q2 = 2*q2; // update q2
570 r2 = 2*r2 + 1; // update r2
571 }
572 delta = d - 1 - r2;
573 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
574 magu.m = q2 + 1; // resulting magic number
575 magu.s = p - 32; // resulting shift
576 return magu;
577}
578
579/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
580/// return a DAG expression to select that will generate the same value by
581/// multiplying by a magic number. See:
582/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
583SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
584 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
585 ms magics = magic(d);
586 // Multiply the numerator (operand 0) by the magic value
587 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
588 CurDAG->getConstant(magics.m, MVT::i32));
589 // If d > 0 and m < 0, add the numerator
590 if (d > 0 && magics.m < 0)
591 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
592 // If d < 0 and m > 0, subtract the numerator.
593 if (d < 0 && magics.m > 0)
594 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
595 // Shift right algebraic if shift value is nonzero
596 if (magics.s > 0)
597 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
598 CurDAG->getConstant(magics.s, MVT::i32));
599 // Extract the sign bit and add it to the quotient
600 SDOperand T =
601 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
602 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
603}
604
605/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
606/// return a DAG expression to select that will generate the same value by
607/// multiplying by a magic number. See:
608/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
609SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
610 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
611 mu magics = magicu(d);
612 // Multiply the numerator (operand 0) by the magic value
613 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
614 CurDAG->getConstant(magics.m, MVT::i32));
615 if (magics.a == 0) {
616 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
617 CurDAG->getConstant(magics.s, MVT::i32));
618 } else {
619 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
620 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
621 CurDAG->getConstant(1, MVT::i32));
622 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
623 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
624 CurDAG->getConstant(magics.s-1, MVT::i32));
625 }
626}
627
Chris Lattnera5a91b12005-08-17 19:33:03 +0000628// Select - Convert the specified operand from a target-independent to a
629// target-specific node if it hasn't already been changed.
630SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
631 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000632 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
633 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000634 return Op; // Already selected.
635
636 switch (N->getOpcode()) {
637 default:
638 std::cerr << "Cannot yet select: ";
639 N->dump();
640 std::cerr << "\n";
641 abort();
642 case ISD::EntryToken: // These leaves remain the same.
Chris Lattnera5a91b12005-08-17 19:33:03 +0000643 return Op;
Chris Lattner99296ff2005-08-31 18:08:46 +0000644 case ISD::AssertSext:
645 case ISD::AssertZext:
646 return Select(N->getOperand(0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000647 case ISD::TokenFactor: {
648 SDOperand New;
649 if (N->getNumOperands() == 2) {
650 SDOperand Op0 = Select(N->getOperand(0));
651 SDOperand Op1 = Select(N->getOperand(1));
652 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
653 } else {
654 std::vector<SDOperand> Ops;
655 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000656 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000657 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
658 }
659
660 if (New.Val != N) {
Chris Lattner52987f42005-08-26 18:37:23 +0000661 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000662 N = New.Val;
663 }
664 break;
665 }
666 case ISD::CopyFromReg: {
667 SDOperand Chain = Select(N->getOperand(0));
668 if (Chain == N->getOperand(0)) return Op; // No change
669 SDOperand New = CurDAG->getCopyFromReg(Chain,
670 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
671 return New.getValue(Op.ResNo);
672 }
673 case ISD::CopyToReg: {
674 SDOperand Chain = Select(N->getOperand(0));
675 SDOperand Reg = N->getOperand(1);
676 SDOperand Val = Select(N->getOperand(2));
677 if (Chain != N->getOperand(0) || Val != N->getOperand(2)) {
678 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
679 Chain, Reg, Val);
Chris Lattner52987f42005-08-26 18:37:23 +0000680 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000681 N = New.Val;
682 }
683 break;
684 }
685 case ISD::Constant: {
686 assert(N->getValueType(0) == MVT::i32);
687 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Nate Begemana6940472005-08-18 18:01:39 +0000688 unsigned Hi = HA16(v);
689 unsigned Lo = Lo16(v);
Chris Lattner2fef8092005-08-29 01:01:01 +0000690
691 // NOTE: This doesn't use SelectNodeTo, because doing that will prevent
692 // folding shared immediates into other the second instruction that
693 // uses it.
Nate Begemana6940472005-08-18 18:01:39 +0000694 if (Hi && Lo) {
695 SDOperand Top = CurDAG->getTargetNode(PPC::LIS, MVT::i32,
696 getI32Imm(v >> 16));
Chris Lattner2fef8092005-08-29 01:01:01 +0000697 return CurDAG->getTargetNode(PPC::ORI, MVT::i32, Top,
698 getI32Imm(v & 0xFFFF));
Nate Begemana6940472005-08-18 18:01:39 +0000699 } else if (Lo) {
Chris Lattner2fef8092005-08-29 01:01:01 +0000700 return CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(v));
Nate Begemana6940472005-08-18 18:01:39 +0000701 } else {
Chris Lattner2fef8092005-08-29 01:01:01 +0000702 return CurDAG->getTargetNode(PPC::LIS, MVT::i32, getI32Imm(v >> 16));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000703 }
704 }
Chris Lattner2b544002005-08-24 23:08:16 +0000705 case ISD::UNDEF:
706 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000707 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner2b544002005-08-24 23:08:16 +0000708 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000709 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_FP, N->getValueType(0));
Chris Lattner2b544002005-08-24 23:08:16 +0000710 break;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000711 case ISD::FrameIndex: {
712 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000713 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000714 CurDAG->getTargetFrameIndex(FI, MVT::i32),
715 getI32Imm(0));
716 break;
717 }
Chris Lattner34e17052005-08-25 05:04:11 +0000718 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000719 Constant *C = cast<ConstantPoolSDNode>(N)->get();
720 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000721 if (PICEnabled)
722 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
723 else
724 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000725 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner34e17052005-08-25 05:04:11 +0000726 break;
727 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000728 case ISD::GlobalAddress: {
729 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
730 SDOperand Tmp;
731 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000732 if (PICEnabled)
733 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
734 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000735 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000736
Chris Lattner4416f1a2005-08-19 22:38:53 +0000737 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000738 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000739 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000740 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000741 break;
742 }
Chris Lattner9c2dece2005-08-29 23:30:11 +0000743 case ISD::DYNAMIC_STACKALLOC: {
744 // FIXME: We are currently ignoring the requested alignment for handling
745 // greater than the stack alignment. This will need to be revisited at some
746 // point. Align = N.getOperand(2);
747 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
748 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
749 std::cerr << "Cannot allocate stack object with greater alignment than"
750 << " the stack alignment yet!";
751 abort();
752 }
753 SDOperand Chain = Select(N->getOperand(0));
754 SDOperand Amt = Select(N->getOperand(1));
755
756 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
757
758 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
759 // from the stack pointer, giving us the result pointer.
760 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Reg);
761
762 // Copy this result back into R1.
763 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
764
765 // Copy this result back out of R1 to make sure we're not using the stack
766 // space without decrementing the stack pointer.
767 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
768
769 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
770 CurDAG->ReplaceAllUsesWith(N, Result.Val);
771 N = Result.Val;
772 break;
773 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000774 case ISD::SIGN_EXTEND_INREG:
775 switch(cast<VTSDNode>(N->getOperand(1))->getVT()) {
776 default: assert(0 && "Illegal type in SIGN_EXTEND_INREG"); break;
777 case MVT::i16:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000778 CurDAG->SelectNodeTo(N, PPC::EXTSH, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000779 break;
780 case MVT::i8:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000781 CurDAG->SelectNodeTo(N, PPC::EXTSB, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000782 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000783 }
784 break;
785 case ISD::CTLZ:
786 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000787 CurDAG->SelectNodeTo(N, PPC::CNTLZW, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000788 break;
Chris Lattner0bbea952005-08-26 20:25:03 +0000789 case PPCISD::FSEL:
790 CurDAG->SelectNodeTo(N, PPC::FSEL, N->getValueType(0),
791 Select(N->getOperand(0)),
792 Select(N->getOperand(1)),
793 Select(N->getOperand(2)));
794 break;
Chris Lattnerf7605322005-08-31 21:09:52 +0000795 case PPCISD::FCTIWZ:
796 CurDAG->SelectNodeTo(N, PPC::FCTIWZ, N->getValueType(0),
797 Select(N->getOperand(0)));
798 break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000799 case ISD::ADD: {
800 MVT::ValueType Ty = N->getValueType(0);
801 if (Ty == MVT::i32) {
802 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
803 PPC::ADDIS, PPC::ADDI, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000804 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000805 N = I;
806 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000807 CurDAG->SelectNodeTo(N, PPC::ADD, MVT::i32, Select(N->getOperand(0)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000808 Select(N->getOperand(1)));
809 }
810 break;
811 }
812
813 if (!NoExcessFPPrecision) { // Match FMA ops
814 if (N->getOperand(0).getOpcode() == ISD::MUL &&
815 N->getOperand(0).Val->hasOneUse()) {
816 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000817 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000818 Select(N->getOperand(0).getOperand(0)),
819 Select(N->getOperand(0).getOperand(1)),
820 Select(N->getOperand(1)));
821 break;
822 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
823 N->getOperand(1).hasOneUse()) {
824 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000825 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000826 Select(N->getOperand(1).getOperand(0)),
827 Select(N->getOperand(1).getOperand(1)),
828 Select(N->getOperand(0)));
829 break;
830 }
831 }
832
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000833 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000834 Select(N->getOperand(0)), Select(N->getOperand(1)));
835 break;
836 }
837 case ISD::SUB: {
838 MVT::ValueType Ty = N->getValueType(0);
839 if (Ty == MVT::i32) {
840 unsigned Imm;
841 if (isIntImmediate(N->getOperand(0), Imm) && isInt16(Imm)) {
Nate Begemanc6b07172005-08-24 05:03:20 +0000842 if (0 == Imm)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000843 CurDAG->SelectNodeTo(N, PPC::NEG, Ty, Select(N->getOperand(1)));
Nate Begemanc6b07172005-08-24 05:03:20 +0000844 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000845 CurDAG->SelectNodeTo(N, PPC::SUBFIC, Ty, Select(N->getOperand(1)),
Nate Begemanc6b07172005-08-24 05:03:20 +0000846 getI32Imm(Lo16(Imm)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000847 break;
848 }
849 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
850 PPC::ADDIS, PPC::ADDI, true, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000851 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000852 N = I;
853 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000854 CurDAG->SelectNodeTo(N, PPC::SUBF, Ty, Select(N->getOperand(1)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000855 Select(N->getOperand(0)));
856 }
857 break;
858 }
859
860 if (!NoExcessFPPrecision) { // Match FMA ops
861 if (N->getOperand(0).getOpcode() == ISD::MUL &&
862 N->getOperand(0).Val->hasOneUse()) {
863 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000864 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000865 Select(N->getOperand(0).getOperand(0)),
866 Select(N->getOperand(0).getOperand(1)),
867 Select(N->getOperand(1)));
868 break;
869 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
870 N->getOperand(1).Val->hasOneUse()) {
871 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000872 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000873 Select(N->getOperand(1).getOperand(0)),
874 Select(N->getOperand(1).getOperand(1)),
875 Select(N->getOperand(0)));
876 break;
877 }
878 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000879 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000880 Select(N->getOperand(0)),
881 Select(N->getOperand(1)));
882 break;
Nate Begeman26653502005-08-17 23:46:35 +0000883 }
Nate Begemanb5a06682005-08-18 00:21:41 +0000884 case ISD::MUL: {
885 unsigned Imm, Opc;
886 if (isIntImmediate(N->getOperand(1), Imm) && isInt16(Imm)) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000887 CurDAG->SelectNodeTo(N, PPC::MULLI, MVT::i32,
Nate Begemanb5a06682005-08-18 00:21:41 +0000888 Select(N->getOperand(0)), getI32Imm(Lo16(Imm)));
889 break;
890 }
891 switch (N->getValueType(0)) {
892 default: assert(0 && "Unhandled multiply type!");
893 case MVT::i32: Opc = PPC::MULLW; break;
894 case MVT::f32: Opc = PPC::FMULS; break;
895 case MVT::f64: Opc = PPC::FMUL; break;
896 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000897 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Nate Begemanb5a06682005-08-18 00:21:41 +0000898 Select(N->getOperand(1)));
899 break;
900 }
Chris Lattner8784a232005-08-25 17:50:06 +0000901 case ISD::SDIV: {
902 unsigned Imm;
903 if (isIntImmediate(N->getOperand(1), Imm)) {
904 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
905 SDOperand Op =
906 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
907 Select(N->getOperand(0)),
908 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000909 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000910 Op.getValue(0), Op.getValue(1));
911 break;
912 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
913 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000914 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000915 Select(N->getOperand(0)),
916 getI32Imm(Log2_32(-Imm)));
917 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000918 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
919 Op.getValue(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000920 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000921 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000922 } else if (Imm) {
923 SDOperand Result = Select(BuildSDIVSequence(N));
924 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000925 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000926 N = Result.Val;
927 break;
Chris Lattner8784a232005-08-25 17:50:06 +0000928 }
929 }
Chris Lattner047b9522005-08-25 22:04:30 +0000930
931 unsigned Opc;
932 switch (N->getValueType(0)) {
Chris Lattner95e06822005-08-26 16:38:51 +0000933 default: assert(0 && "Unknown type to ISD::SDIV");
Chris Lattner047b9522005-08-25 22:04:30 +0000934 case MVT::i32: Opc = PPC::DIVW; break;
935 case MVT::f32: Opc = PPC::FDIVS; break;
936 case MVT::f64: Opc = PPC::FDIV; break;
937 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000938 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000939 Select(N->getOperand(1)));
940 break;
941 }
942 case ISD::UDIV: {
943 // If this is a divide by constant, we can emit code using some magic
944 // constants to implement it as a multiply instead.
945 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000946 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000947 SDOperand Result = Select(BuildUDIVSequence(N));
948 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000949 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000950 N = Result.Val;
951 break;
952 }
953
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000954 CurDAG->SelectNodeTo(N, PPC::DIVWU, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000955 Select(N->getOperand(1)));
956 break;
957 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000958 case ISD::MULHS:
Nate Begemanb5a06682005-08-18 00:21:41 +0000959 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000960 CurDAG->SelectNodeTo(N, PPC::MULHW, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000961 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000962 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000963 case ISD::MULHU:
Nate Begemanb5a06682005-08-18 00:21:41 +0000964 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000965 CurDAG->SelectNodeTo(N, PPC::MULHWU, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000966 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000967 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000968 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000969 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000970 // If this is an and of a value rotated between 0 and 31 bits and then and'd
971 // with a mask, emit rlwinm
972 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
973 isShiftedMask_32(~Imm))) {
974 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000975 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000976 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
977 Val = Select(N->getOperand(0).getOperand(0));
978 } else {
979 Val = Select(N->getOperand(0));
980 isRunOfOnes(Imm, MB, ME);
981 SH = 0;
982 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000983 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000984 getI32Imm(MB), getI32Imm(ME));
985 break;
986 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000987 // Finally, check for the case where we are being asked to select
988 // and (not(a), b) or and (a, not(b)) which can be selected as andc.
989 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000990 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(1)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000991 Select(N->getOperand(0).getOperand(0)));
992 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000993 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000994 Select(N->getOperand(1).getOperand(0)));
995 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000996 CurDAG->SelectNodeTo(N, PPC::AND, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000997 Select(N->getOperand(1)));
998 break;
999 }
Nate Begeman02b88a42005-08-19 00:38:14 +00001000 case ISD::OR:
1001 if (SDNode *I = SelectBitfieldInsert(N)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001002 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +00001003 N = I;
1004 break;
1005 }
1006 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1007 N->getOperand(1),
1008 PPC::ORIS, PPC::ORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001009 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +00001010 N = I;
1011 break;
1012 }
1013 // Finally, check for the case where we are being asked to select
1014 // 'or (not(a), b)' or 'or (a, not(b))' which can be selected as orc.
1015 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001016 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(1)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001017 Select(N->getOperand(0).getOperand(0)));
1018 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001019 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001020 Select(N->getOperand(1).getOperand(0)));
1021 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001022 CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +00001023 Select(N->getOperand(1)));
1024 break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001025 case ISD::XOR:
1026 // Check whether or not this node is a logical 'not'. This is represented
1027 // by llvm as a xor with the constant value -1 (all bits set). If this is a
1028 // 'not', then fold 'or' into 'nor', and so forth for the supported ops.
1029 if (isOprNot(N)) {
1030 unsigned Opc;
Nate Begeman131a8802005-08-18 05:44:50 +00001031 SDOperand Val = Select(N->getOperand(0));
Chris Lattner528f58e2005-08-28 23:39:22 +00001032 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman0f3257a2005-08-18 05:00:13 +00001033 default: Opc = 0; break;
Nate Begeman131a8802005-08-18 05:44:50 +00001034 case PPC::OR: Opc = PPC::NOR; break;
1035 case PPC::AND: Opc = PPC::NAND; break;
1036 case PPC::XOR: Opc = PPC::EQV; break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001037 }
1038 if (Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001039 CurDAG->SelectNodeTo(N, Opc, MVT::i32, Val.getOperand(0),
Nate Begeman131a8802005-08-18 05:44:50 +00001040 Val.getOperand(1));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001041 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001042 CurDAG->SelectNodeTo(N, PPC::NOR, MVT::i32, Val, Val);
Nate Begeman0f3257a2005-08-18 05:00:13 +00001043 break;
1044 }
1045 // If this is a xor with an immediate other than -1, then codegen it as high
1046 // and low 16 bit immediate xors.
1047 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1048 N->getOperand(1),
1049 PPC::XORIS, PPC::XORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001050 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001051 N = I;
1052 break;
1053 }
1054 // Finally, check for the case where we are being asked to select
1055 // xor (not(a), b) which is equivalent to not(xor a, b), which is eqv
1056 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001057 CurDAG->SelectNodeTo(N, PPC::EQV, MVT::i32,
Nate Begeman0f3257a2005-08-18 05:00:13 +00001058 Select(N->getOperand(0).getOperand(0)),
1059 Select(N->getOperand(1)));
1060 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001061 CurDAG->SelectNodeTo(N, PPC::XOR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman0f3257a2005-08-18 05:00:13 +00001062 Select(N->getOperand(1)));
1063 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001064 case ISD::SHL: {
1065 unsigned Imm, SH, MB, ME;
1066 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1067 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001068 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001069 Select(N->getOperand(0).getOperand(0)),
1070 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1071 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001072 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001073 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
1074 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001075 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001076 Select(N->getOperand(1)));
1077 break;
1078 }
1079 case ISD::SRL: {
1080 unsigned Imm, SH, MB, ME;
1081 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1082 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001083 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001084 Select(N->getOperand(0).getOperand(0)),
1085 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1086 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001087 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001088 getI32Imm(32-Imm), getI32Imm(Imm), getI32Imm(31));
1089 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001090 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001091 Select(N->getOperand(1)));
1092 break;
1093 }
1094 case ISD::SRA: {
1095 unsigned Imm, SH, MB, ME;
1096 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1097 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001098 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001099 Select(N->getOperand(0).getOperand(0)),
1100 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1101 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001102 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001103 getI32Imm(Imm));
1104 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001105 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001106 Select(N->getOperand(1)));
1107 break;
1108 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001109 case ISD::FABS:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001110 CurDAG->SelectNodeTo(N, PPC::FABS, N->getValueType(0),
Nate Begeman6a7d6112005-08-18 00:53:47 +00001111 Select(N->getOperand(0)));
1112 break;
Chris Lattner8f838722005-08-30 00:30:43 +00001113 case ISD::FP_EXTEND:
Nate Begeman305a1c72005-08-18 03:04:18 +00001114 assert(MVT::f64 == N->getValueType(0) &&
1115 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattner8f838722005-08-30 00:30:43 +00001116 // We need to emit an FMR to make sure that the result has the right value
1117 // type.
1118 CurDAG->SelectNodeTo(N, PPC::FMR, MVT::f64, Select(N->getOperand(0)));
1119 break;
Nate Begeman305a1c72005-08-18 03:04:18 +00001120 case ISD::FP_ROUND:
1121 assert(MVT::f32 == N->getValueType(0) &&
1122 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001123 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +00001124 break;
Nate Begeman26653502005-08-17 23:46:35 +00001125 case ISD::FNEG: {
1126 SDOperand Val = Select(N->getOperand(0));
1127 MVT::ValueType Ty = N->getValueType(0);
1128 if (Val.Val->hasOneUse()) {
1129 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +00001130 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +00001131 default: Opc = 0; break;
1132 case PPC::FABS: Opc = PPC::FNABS; break;
1133 case PPC::FMADD: Opc = PPC::FNMADD; break;
1134 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1135 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1136 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1137 }
1138 // If we inverted the opcode, then emit the new instruction with the
1139 // inverted opcode and the original instruction's operands. Otherwise,
1140 // fall through and generate a fneg instruction.
1141 if (Opc) {
1142 if (PPC::FNABS == Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001143 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001144 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001145 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001146 Val.getOperand(1), Val.getOperand(2));
1147 break;
1148 }
1149 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001150 CurDAG->SelectNodeTo(N, PPC::FNEG, Ty, Val);
Nate Begeman26653502005-08-17 23:46:35 +00001151 break;
1152 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001153 case ISD::FSQRT: {
1154 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001155 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001156 Select(N->getOperand(0)));
1157 break;
1158 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001159
1160 case ISD::ADD_PARTS: {
1161 SDOperand LHSL = Select(N->getOperand(0));
1162 SDOperand LHSH = Select(N->getOperand(1));
1163
1164 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001165 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001166 if (isIntImmediate(N->getOperand(3), Imm)) {
1167 ME = (signed)Imm == -1;
1168 ZE = Imm == 0;
1169 }
1170
1171 std::vector<SDOperand> Result;
1172 SDOperand CarryFromLo;
1173 if (isIntImmediate(N->getOperand(2), Imm) &&
1174 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1175 // Codegen the low 32 bits of the add. Interestingly, there is no
1176 // shifted form of add immediate carrying.
1177 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1178 LHSL, getI32Imm(Imm));
1179 } else {
1180 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1181 LHSL, Select(N->getOperand(2)));
1182 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001183 CarryFromLo = CarryFromLo.getValue(1);
1184
1185 // Codegen the high 32 bits, adding zero, minus one, or the full value
1186 // along with the carry flag produced by addc/addic.
1187 SDOperand ResultHi;
1188 if (ZE)
1189 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1190 else if (ME)
1191 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1192 else
1193 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1194 Select(N->getOperand(3)), CarryFromLo);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001195 Result.push_back(CarryFromLo.getValue(0));
Chris Lattner14b86c72005-08-30 17:40:13 +00001196 Result.push_back(ResultHi);
Chris Lattnera9317ed2005-08-25 23:21:06 +00001197 CurDAG->ReplaceAllUsesWith(N, Result);
1198 return Result[Op.ResNo];
1199 }
1200 case ISD::SUB_PARTS: {
1201 SDOperand LHSL = Select(N->getOperand(0));
1202 SDOperand LHSH = Select(N->getOperand(1));
1203 SDOperand RHSL = Select(N->getOperand(2));
1204 SDOperand RHSH = Select(N->getOperand(3));
1205
1206 std::vector<SDOperand> Result;
1207 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1208 RHSL, LHSL));
1209 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1210 Result[0].getValue(1)));
1211 CurDAG->ReplaceAllUsesWith(N, Result);
1212 return Result[Op.ResNo];
1213 }
1214
Chris Lattner9944b762005-08-21 22:31:09 +00001215 case ISD::LOAD:
1216 case ISD::EXTLOAD:
1217 case ISD::ZEXTLOAD:
1218 case ISD::SEXTLOAD: {
1219 SDOperand Op1, Op2;
1220 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1221
1222 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1223 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1224 unsigned Opc;
1225 switch (TypeBeingLoaded) {
1226 default: N->dump(); assert(0 && "Cannot load this type!");
1227 case MVT::i1:
1228 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1229 case MVT::i16:
1230 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1231 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1232 } else {
1233 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1234 }
1235 break;
1236 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1237 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1238 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1239 }
1240
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001241 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Chris Lattner9944b762005-08-21 22:31:09 +00001242 Op1, Op2, Select(N->getOperand(0)));
1243 break;
1244 }
1245
Chris Lattnerf7f22552005-08-22 01:27:59 +00001246 case ISD::TRUNCSTORE:
1247 case ISD::STORE: {
1248 SDOperand AddrOp1, AddrOp2;
1249 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1250
1251 unsigned Opc;
1252 if (N->getOpcode() == ISD::STORE) {
1253 switch (N->getOperand(1).getValueType()) {
1254 default: assert(0 && "unknown Type in store");
1255 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1256 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1257 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1258 }
1259 } else { //ISD::TRUNCSTORE
1260 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1261 default: assert(0 && "unknown Type in store");
1262 case MVT::i1:
1263 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1264 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1265 }
1266 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001267
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001268 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001269 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1270 break;
1271 }
Chris Lattner64906a02005-08-25 20:08:18 +00001272
1273 case ISD::SETCC: {
1274 unsigned Imm;
1275 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1276 if (isIntImmediate(N->getOperand(1), Imm)) {
1277 // We can codegen setcc op, imm very efficiently compared to a brcond.
1278 // Check for those cases here.
1279 // setcc op, 0
1280 if (Imm == 0) {
1281 SDOperand Op = Select(N->getOperand(0));
1282 switch (CC) {
1283 default: assert(0 && "Unhandled SetCC condition"); abort();
1284 case ISD::SETEQ:
1285 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001286 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001287 getI32Imm(5), getI32Imm(31));
1288 break;
1289 case ISD::SETNE: {
1290 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1291 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001292 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001293 break;
1294 }
1295 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001296 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001297 getI32Imm(31), getI32Imm(31));
1298 break;
1299 case ISD::SETGT: {
1300 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1301 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001302 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001303 getI32Imm(31), getI32Imm(31));
1304 break;
1305 }
1306 }
1307 break;
1308 } else if (Imm == ~0U) { // setcc op, -1
1309 SDOperand Op = Select(N->getOperand(0));
1310 switch (CC) {
1311 default: assert(0 && "Unhandled SetCC condition"); abort();
1312 case ISD::SETEQ:
1313 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1314 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001315 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001316 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1317 getI32Imm(0)),
1318 Op.getValue(1));
1319 break;
1320 case ISD::SETNE: {
1321 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
Chris Lattner8bbcc202005-08-29 23:49:25 +00001322 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1323 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001324 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001325 break;
1326 }
1327 case ISD::SETLT: {
1328 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1329 getI32Imm(1));
1330 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001331 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001332 getI32Imm(31), getI32Imm(31));
1333 break;
1334 }
1335 case ISD::SETGT:
1336 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1337 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001338 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001339 break;
1340 }
1341 break;
1342 }
1343 }
1344
1345 bool Inv;
1346 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Chris Lattner50ff55c2005-09-01 19:20:44 +00001347 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner64906a02005-08-25 20:08:18 +00001348 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001349
1350 // Force the ccreg into CR7.
1351 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1352
1353 std::vector<MVT::ValueType> VTs;
1354 VTs.push_back(MVT::Other);
1355 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1356 std::vector<SDOperand> Ops;
1357 Ops.push_back(CurDAG->getEntryNode());
1358 Ops.push_back(CR7Reg);
1359 Ops.push_back(CCReg);
1360 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1361
1362 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1363 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1364 else
1365 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001366
1367 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001368 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001369 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1370 } else {
1371 SDOperand Tmp =
1372 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1373 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001374 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001375 }
1376
1377 break;
1378 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001379
Chris Lattner13794f52005-08-26 18:46:49 +00001380 case ISD::SELECT_CC: {
1381 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1382
1383 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1384 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1385 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1386 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1387 if (N1C->isNullValue() && N3C->isNullValue() &&
1388 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1389 SDOperand LHS = Select(N->getOperand(0));
1390 SDOperand Tmp =
1391 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1392 LHS, getI32Imm(~0U));
1393 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1394 Tmp.getValue(1));
1395 break;
1396 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001397
Chris Lattner50ff55c2005-09-01 19:20:44 +00001398 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001399 unsigned BROpc = getBCCForSetCC(CC);
1400
1401 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1402 unsigned SelectCCOp = isFP ? PPC::SELECT_CC_FP : PPC::SELECT_CC_Int;
1403 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1404 Select(N->getOperand(2)), Select(N->getOperand(3)),
1405 getI32Imm(BROpc));
1406 break;
Chris Lattner13794f52005-08-26 18:46:49 +00001407 }
1408
Chris Lattnera2590c52005-08-24 00:47:15 +00001409 case ISD::CALLSEQ_START:
1410 case ISD::CALLSEQ_END: {
1411 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1412 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1413 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001414 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001415 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattnera2590c52005-08-24 00:47:15 +00001416 break;
1417 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001418 case ISD::CALL:
1419 case ISD::TAILCALL: {
1420 SDOperand Chain = Select(N->getOperand(0));
1421
1422 unsigned CallOpcode;
1423 std::vector<SDOperand> CallOperands;
1424
1425 if (GlobalAddressSDNode *GASD =
1426 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1427 CallOpcode = PPC::CALLpcrel;
1428 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1429 MVT::i32));
1430 } else if (ExternalSymbolSDNode *ESSDN =
1431 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1432 CallOpcode = PPC::CALLpcrel;
1433 CallOperands.push_back(N->getOperand(1));
1434 } else {
1435 // Copy the callee address into the CTR register.
1436 SDOperand Callee = Select(N->getOperand(1));
1437 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1438
1439 // Copy the callee address into R12 on darwin.
1440 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
Chris Lattner2a06a5e2005-08-29 00:26:57 +00001441 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001442
1443 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1444 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1445 CallOperands.push_back(R12);
1446 CallOpcode = PPC::CALLindirect;
1447 }
1448
1449 unsigned GPR_idx = 0, FPR_idx = 0;
1450 static const unsigned GPR[] = {
1451 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1452 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1453 };
1454 static const unsigned FPR[] = {
1455 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1456 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1457 };
1458
Chris Lattner31ce12f2005-08-30 01:57:02 +00001459 SDOperand InFlag; // Null incoming flag value.
1460
Chris Lattner7107c102005-08-29 22:22:57 +00001461 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1462 unsigned DestReg = 0;
Chris Lattnereb80fe82005-08-30 22:59:48 +00001463 MVT::ValueType RegTy = N->getOperand(i).getValueType();
1464 if (RegTy == MVT::i32) {
Chris Lattner7107c102005-08-29 22:22:57 +00001465 assert(GPR_idx < 8 && "Too many int args");
1466 DestReg = GPR[GPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001467 } else {
1468 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
1469 "Unpromoted integer arg?");
1470 assert(FPR_idx < 13 && "Too many fp args");
1471 DestReg = FPR[FPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001472 }
1473
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001474 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Chris Lattner2ea0c662005-08-30 21:28:19 +00001475 SDOperand Val = Select(N->getOperand(i));
Chris Lattner2ea0c662005-08-30 21:28:19 +00001476 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
Chris Lattner31ce12f2005-08-30 01:57:02 +00001477 InFlag = Chain.getValue(1);
1478 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001479 }
Chris Lattner7107c102005-08-29 22:22:57 +00001480 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001481
1482 // Finally, once everything is in registers to pass to the call, emit the
1483 // call itself.
Chris Lattner31ce12f2005-08-30 01:57:02 +00001484 if (InFlag.Val)
1485 CallOperands.push_back(InFlag); // Strong dep on register copies.
1486 else
1487 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
1488 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
1489 CallOperands);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001490
1491 std::vector<SDOperand> CallResults;
1492
1493 // If the call has results, copy the values out of the ret val registers.
1494 switch (N->getValueType(0)) {
1495 default: assert(0 && "Unexpected ret value!");
1496 case MVT::Other: break;
1497 case MVT::i32:
1498 if (N->getValueType(1) == MVT::i32) {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001499 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
1500 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001501 CallResults.push_back(Chain.getValue(0));
Chris Lattner31ce12f2005-08-30 01:57:02 +00001502 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1503 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001504 CallResults.push_back(Chain.getValue(0));
1505 } else {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001506 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1507 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001508 CallResults.push_back(Chain.getValue(0));
1509 }
1510 break;
1511 case MVT::f32:
1512 case MVT::f64:
Chris Lattnereb80fe82005-08-30 22:59:48 +00001513 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
Chris Lattner31ce12f2005-08-30 01:57:02 +00001514 Chain.getValue(1)).getValue(1);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001515 CallResults.push_back(Chain.getValue(0));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001516 break;
1517 }
1518
1519 CallResults.push_back(Chain);
1520 CurDAG->ReplaceAllUsesWith(N, CallResults);
1521 return CallResults[Op.ResNo];
1522 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001523 case ISD::RET: {
1524 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1525
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001526 if (N->getNumOperands() == 2) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001527 SDOperand Val = Select(N->getOperand(1));
Chris Lattnereb80fe82005-08-30 22:59:48 +00001528 if (N->getOperand(1).getValueType() == MVT::i32) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001529 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001530 } else {
1531 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1532 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001533 }
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001534 } else if (N->getNumOperands() > 1) {
1535 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1536 N->getOperand(2).getValueType() == MVT::i32 &&
1537 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1538 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1539 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
Chris Lattnera5a91b12005-08-17 19:33:03 +00001540 }
1541
1542 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001543 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001544 break;
1545 }
Chris Lattner89532c72005-08-25 00:29:58 +00001546 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001547 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001548 Select(N->getOperand(0)));
1549 break;
Chris Lattner2fbb4572005-08-21 18:50:37 +00001550 case ISD::BR_CC:
1551 case ISD::BRTWOWAY_CC: {
1552 SDOperand Chain = Select(N->getOperand(0));
1553 MachineBasicBlock *Dest =
1554 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1555 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1556 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1557 unsigned Opc = getBCCForSetCC(CC);
1558
1559 // If this is a two way branch, then grab the fallthrough basic block
1560 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1561 // conversion if necessary by the branch selection pass. Otherwise, emit a
1562 // standard conditional branch.
1563 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1564 MachineBasicBlock *Fallthrough =
1565 cast<BasicBlockSDNode>(N->getOperand(5))->getBasicBlock();
1566 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1567 CondCode, getI32Imm(Opc),
1568 N->getOperand(4), N->getOperand(5),
1569 Chain);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001570 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(5), CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001571 } else {
1572 // Iterate to the next basic block
1573 ilist<MachineBasicBlock>::iterator It = BB;
1574 ++It;
1575
1576 // If the fallthrough path is off the end of the function, which would be
1577 // undefined behavior, set it to be the same as the current block because
1578 // we have nothing better to set it to, and leaving it alone will cause
1579 // the PowerPC Branch Selection pass to crash.
1580 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001581 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001582 getI32Imm(Opc), N->getOperand(4),
1583 CurDAG->getBasicBlock(It), Chain);
1584 }
1585 break;
1586 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001587 }
Chris Lattnerddf3e7d2005-08-22 00:59:14 +00001588 return SDOperand(N, Op.ResNo);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001589}
1590
1591
1592/// createPPC32ISelDag - This pass converts a legalized DAG into a
1593/// PowerPC-specific DAG, ready for instruction scheduling.
1594///
1595FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1596 return new PPC32DAGToDAGISel(TM);
1597}
1598