blob: 7efd480dccf44280f782938d59025be40fdae0b2 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000018#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000019#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel713f0432009-09-16 21:09:07 +000020#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000021#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000022#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000026#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000027#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000029#include "llvm/IntrinsicInst.h"
Chris Lattner75c478a2009-10-27 17:02:08 +000030#include "llvm/LLVMContext.h"
Dan Gohman78eca172008-08-19 22:33:34 +000031#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000032#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000033#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000034#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000035#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000036#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineJumpTableInfo.h"
39#include "llvm/CodeGen/MachineModuleInfo.h"
40#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000041#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000042#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000043#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000044#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000045#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Target/TargetData.h"
47#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmane1f188f2009-10-29 22:30:23 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000049#include "llvm/Target/TargetInstrInfo.h"
50#include "llvm/Target/TargetLowering.h"
51#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000052#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000053#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000058#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000059#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000060using namespace llvm;
61
Chris Lattneread0d882008-06-17 06:09:18 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
Evan Chengdf8ed022009-11-09 06:49:37 +000070SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
Dan Gohman8a110532008-09-05 22:59:21 +000071 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling98a366d2009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000149 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000150}
151
Evan Chengff9b3732008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman533297b2009-10-29 18:10:34 +0000153// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman533297b2009-10-29 18:10:34 +0000156// basic blocks, and this method is called to expand it into a sequence of
157// instructions, potentially also creating new basic blocks and control flow.
158// When new basic blocks are inserted and the edges from MBB to its successors
159// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
160// DenseMap.
Evan Chengff9b3732008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000162 MachineBasicBlock *MBB,
163 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000164#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000165 errs() << "If a target marks an instruction with "
Dan Gohman533297b2009-10-29 18:10:34 +0000166 "'usesCustomInserter', it must implement "
Torok Edwinf3689232009-07-12 20:07:01 +0000167 "TargetLowering::EmitInstrWithCustomInserter!";
168#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000169 llvm_unreachable(0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000170 return 0;
Chris Lattner025c39b2005-08-26 20:54:47 +0000171}
172
Dan Gohman8a110532008-09-05 22:59:21 +0000173/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
174/// physical register has only a single copy use, then coalesced the copy
175/// if possible.
176static void EmitLiveInCopy(MachineBasicBlock *MBB,
177 MachineBasicBlock::iterator &InsertPos,
178 unsigned VirtReg, unsigned PhysReg,
179 const TargetRegisterClass *RC,
180 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
181 const MachineRegisterInfo &MRI,
182 const TargetRegisterInfo &TRI,
183 const TargetInstrInfo &TII) {
184 unsigned NumUses = 0;
185 MachineInstr *UseMI = NULL;
186 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
187 UE = MRI.use_end(); UI != UE; ++UI) {
188 UseMI = &*UI;
189 if (++NumUses > 1)
190 break;
191 }
192
193 // If the number of uses is not one, or the use is not a move instruction,
194 // don't coalesce. Also, only coalesce away a virtual register to virtual
195 // register copy.
196 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000197 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000198 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000199 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000200 TargetRegisterInfo::isVirtualRegister(DstReg)) {
201 VirtReg = DstReg;
202 Coalesced = true;
203 }
204
205 // Now find an ideal location to insert the copy.
206 MachineBasicBlock::iterator Pos = InsertPos;
207 while (Pos != MBB->begin()) {
208 MachineInstr *PrevMI = prior(Pos);
209 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
210 // copyRegToReg might emit multiple instructions to do a copy.
211 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
212 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
213 // This is what the BB looks like right now:
214 // r1024 = mov r0
215 // ...
216 // r1 = mov r1024
217 //
218 // We want to insert "r1025 = mov r1". Inserting this copy below the
219 // move to r1024 makes it impossible for that move to be coalesced.
220 //
221 // r1025 = mov r1
222 // r1024 = mov r0
223 // ...
224 // r1 = mov 1024
225 // r2 = mov 1025
226 break; // Woot! Found a good location.
227 --Pos;
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
231 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
232 (void) Emitted;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000233
Zhongxing Xu931424a2009-10-16 05:42:28 +0000234 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000235 if (Coalesced) {
236 if (&*InsertPos == UseMI) ++InsertPos;
237 MBB->erase(UseMI);
238 }
239}
240
241/// EmitLiveInCopies - If this is the first basic block in the function,
242/// and if it has live ins that need to be copied into vregs, emit the
243/// copies into the block.
244static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
245 const MachineRegisterInfo &MRI,
246 const TargetRegisterInfo &TRI,
247 const TargetInstrInfo &TII) {
248 if (SchedLiveInCopies) {
249 // Emit the copies at a heuristically-determined location in the block.
250 DenseMap<MachineInstr*, unsigned> CopyRegMap;
251 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
252 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
253 E = MRI.livein_end(); LI != E; ++LI)
254 if (LI->second) {
255 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
256 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
257 RC, CopyRegMap, MRI, TRI, TII);
258 }
259 } else {
260 // Emit the copies into the top of the block.
261 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
262 E = MRI.livein_end(); LI != E; ++LI)
263 if (LI->second) {
264 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
266 LI->second, LI->first, RC, RC);
267 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
268 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000269 }
270 }
271}
272
Chris Lattner7041ee32005-01-11 05:56:49 +0000273//===----------------------------------------------------------------------===//
274// SelectionDAGISel code
275//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000276
Bill Wendling98a366d2009-04-29 23:29:43 +0000277SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000278 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000279 FuncInfo(new FunctionLoweringInfo(TLI)),
280 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Dan Gohman2048b852009-11-23 18:04:58 +0000281 SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000282 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000283 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000284 DAGSize(0)
285{}
286
287SelectionDAGISel::~SelectionDAGISel() {
Dan Gohman2048b852009-11-23 18:04:58 +0000288 delete SDB;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000289 delete CurDAG;
290 delete FuncInfo;
291}
292
Owen Andersone50ed302009-08-10 22:56:29 +0000293unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000294 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000295}
296
Chris Lattner495a0b52005-08-17 06:37:43 +0000297void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000298 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000299 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000300 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000301 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000302 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000303 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000304 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000305}
Chris Lattner1c08c712005-01-07 07:47:53 +0000306
Dan Gohmanad2afc22009-07-31 18:16:33 +0000307bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
308 Function &Fn = *mf.getFunction();
309
Dan Gohman4344a5d2008-09-09 23:05:00 +0000310 // Do some sanity-checking on the command-line options.
311 assert((!EnableFastISelVerbose || EnableFastISel) &&
312 "-fast-isel-verbose requires -fast-isel");
313 assert((!EnableFastISelAbort || EnableFastISel) &&
314 "-fast-isel-abort requires -fast-isel");
315
Dan Gohman5f43f922007-08-27 16:26:13 +0000316 // Get alias analysis for load/store combining.
317 AA = &getAnalysis<AliasAnalysis>();
318
Dan Gohmanad2afc22009-07-31 18:16:33 +0000319 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000320 const TargetInstrInfo &TII = *TM.getInstrInfo();
321 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
322
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000323 if (Fn.hasGC())
324 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000325 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000326 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000327 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000328 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000329
Duncan Sands1465d612009-01-28 13:14:17 +0000330 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
331 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000332 CurDAG->init(*MF, MMI, DW);
Dan Gohman6277eb22009-11-23 17:16:22 +0000333 FuncInfo->set(Fn, *MF, EnableFastISel);
Dan Gohman2048b852009-11-23 18:04:58 +0000334 SDB->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000336 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
337 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
338 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000339 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000340
Dan Gohman79ce2762009-01-15 19:20:50 +0000341 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000342
Dan Gohman8a110532008-09-05 22:59:21 +0000343 // If the first basic block in the function has live ins that need to be
344 // copied into vregs, emit the copies into the top of the block before
345 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000346 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000347
Evan Chengad2070c2007-02-10 02:43:39 +0000348 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000349 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
350 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000351 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000352
Duncan Sandsf4070822007-06-15 19:04:19 +0000353#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000354 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000355 "Not all catch info was assigned to a landing pad!");
356#endif
357
Dan Gohman7c3234c2008-08-27 23:52:12 +0000358 FuncInfo->clear();
359
Chris Lattner1c08c712005-01-07 07:47:53 +0000360 return true;
361}
362
Dan Gohman07f111e2009-12-05 00:27:08 +0000363/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
364/// attached with this instruction.
Chris Lattner0eb41982009-12-28 20:45:51 +0000365static void SetDebugLoc(unsigned MDDbgKind, MetadataContext &TheMetadata,
366 Instruction *I, SelectionDAGBuilder *SDB,
367 FastISel *FastIS, MachineFunction *MF) {
368 if (isa<DbgInfoIntrinsic>(I)) return;
369
370 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
371 DILocation DILoc(Dbg);
372 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
Dan Gohman07f111e2009-12-05 00:27:08 +0000373
Chris Lattner0eb41982009-12-28 20:45:51 +0000374 SDB->setCurDebugLoc(Loc);
Dan Gohman07f111e2009-12-05 00:27:08 +0000375
Chris Lattner0eb41982009-12-28 20:45:51 +0000376 if (FastIS)
377 FastIS->setCurDebugLoc(Loc);
Dan Gohman07f111e2009-12-05 00:27:08 +0000378
Chris Lattner0eb41982009-12-28 20:45:51 +0000379 // If the function doesn't have a default debug location yet, set
380 // it. This is kind of a hack.
381 if (MF->getDefaultDebugLoc().isUnknown())
382 MF->setDefaultDebugLoc(Loc);
383 }
Dan Gohman07f111e2009-12-05 00:27:08 +0000384}
385
386/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
387static void ResetDebugLoc(SelectionDAGBuilder *SDB,
388 FastISel *FastIS) {
389 SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
390 if (FastIS)
Dan Gohman688fb802009-12-14 23:08:09 +0000391 FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
Dan Gohman07f111e2009-12-05 00:27:08 +0000392}
393
Dan Gohmanf350b272008-08-23 02:25:05 +0000394void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
395 BasicBlock::iterator Begin,
Dan Gohmanb4afb132009-11-20 02:51:26 +0000396 BasicBlock::iterator End,
397 bool &HadTailCall) {
Dan Gohman2048b852009-11-23 18:04:58 +0000398 SDB->setCurrentBasicBlock(BB);
Chris Lattner0eb41982009-12-28 20:45:51 +0000399 MetadataContext &TheMetadata =LLVMBB->getParent()->getContext().getMetadata();
400 unsigned MDDbgKind = TheMetadata.getMDKindID("dbg");
Dan Gohmanf350b272008-08-23 02:25:05 +0000401
Dan Gohman98ca4f22009-08-05 01:29:28 +0000402 // Lower all of the non-terminator instructions. If a call is emitted
403 // as a tail call, cease emitting nodes for this block.
Dan Gohman2048b852009-11-23 18:04:58 +0000404 for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
Chris Lattner0eb41982009-12-28 20:45:51 +0000405 SetDebugLoc(MDDbgKind, TheMetadata, I, SDB, 0, MF);
Dan Gohman07f111e2009-12-05 00:27:08 +0000406
407 if (!isa<TerminatorInst>(I)) {
Dan Gohman2048b852009-11-23 18:04:58 +0000408 SDB->visit(*I);
Dan Gohman07f111e2009-12-05 00:27:08 +0000409
410 // Set the current debug location back to "unknown" so that it doesn't
411 // spuriously apply to subsequent instructions.
412 ResetDebugLoc(SDB, 0);
413 }
Devang Patel123eaa72009-09-16 20:39:11 +0000414 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000415
Dan Gohman2048b852009-11-23 18:04:58 +0000416 if (!SDB->HasTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000417 // Ensure that all instructions which are used outside of their defining
418 // blocks are available as virtual registers. Invoke is handled elsewhere.
419 for (BasicBlock::iterator I = Begin; I != End; ++I)
420 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
Dan Gohman2048b852009-11-23 18:04:58 +0000421 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000422
Dan Gohman98ca4f22009-08-05 01:29:28 +0000423 // Handle PHI nodes in successor blocks.
424 if (End == LLVMBB->end()) {
425 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000426
Dan Gohman98ca4f22009-08-05 01:29:28 +0000427 // Lower the terminator after the copies are emitted.
Dan Gohman07f111e2009-12-05 00:27:08 +0000428 SetDebugLoc(MDDbgKind, TheMetadata, LLVMBB->getTerminator(), SDB, 0, MF);
Dan Gohman2048b852009-11-23 18:04:58 +0000429 SDB->visit(*LLVMBB->getTerminator());
Dan Gohman07f111e2009-12-05 00:27:08 +0000430 ResetDebugLoc(SDB, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000431 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000432 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000433
Chris Lattnera651cf62005-01-17 19:43:36 +0000434 // Make sure the root of the DAG is up-to-date.
Dan Gohman2048b852009-11-23 18:04:58 +0000435 CurDAG->setRoot(SDB->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000436
Dan Gohmanf350b272008-08-23 02:25:05 +0000437 // Final step, emit the lowered DAG as machine code.
438 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000439 HadTailCall = SDB->HasTailCall;
440 SDB->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000441}
442
Dan Gohmanf350b272008-08-23 02:25:05 +0000443void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000444 SmallPtrSet<SDNode*, 128> VisitedNodes;
445 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000446
Gabor Greifba36cb52008-08-28 21:40:38 +0000447 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000448
Chris Lattneread0d882008-06-17 06:09:18 +0000449 APInt Mask;
450 APInt KnownZero;
451 APInt KnownOne;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000452
Chris Lattneread0d882008-06-17 06:09:18 +0000453 while (!Worklist.empty()) {
454 SDNode *N = Worklist.back();
455 Worklist.pop_back();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000456
Chris Lattneread0d882008-06-17 06:09:18 +0000457 // If we've already seen this node, ignore it.
458 if (!VisitedNodes.insert(N))
459 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000460
Chris Lattneread0d882008-06-17 06:09:18 +0000461 // Otherwise, add all chain operands to the worklist.
462 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000464 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000465
Chris Lattneread0d882008-06-17 06:09:18 +0000466 // If this is a CopyToReg with a vreg dest, process it.
467 if (N->getOpcode() != ISD::CopyToReg)
468 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000469
Chris Lattneread0d882008-06-17 06:09:18 +0000470 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
471 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
472 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000473
Chris Lattneread0d882008-06-17 06:09:18 +0000474 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000475 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000476 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000477 if (!SrcVT.isInteger() || SrcVT.isVector())
478 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000479
Dan Gohmanf350b272008-08-23 02:25:05 +0000480 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000481 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000482 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000483
Chris Lattneread0d882008-06-17 06:09:18 +0000484 // Only install this information if it tells us something.
485 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
486 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000487 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
488 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
489 FunctionLoweringInfo::LiveOutInfo &LOI =
490 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000491 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000492 LOI.KnownOne = KnownOne;
493 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000494 }
495 }
496}
497
Dan Gohmanf350b272008-08-23 02:25:05 +0000498void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000499 std::string GroupName;
500 if (TimePassesIsEnabled)
501 GroupName = "Instruction Selection and Scheduling";
502 std::string BlockName;
503 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000504 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
505 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000506 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000507 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000508
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000509 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000510 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000511
Dan Gohmanf350b272008-08-23 02:25:05 +0000512 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000513
Chris Lattneraf21d552005-10-10 16:47:10 +0000514 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000515 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000516 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000517 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000518 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000519 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000520 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000521
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000522 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000523 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000524
Chris Lattner1c08c712005-01-07 07:47:53 +0000525 // Second step, hack on the DAG until it only uses operations and types that
526 // the target supports.
Dan Gohman714efc62009-12-05 17:51:33 +0000527 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
528 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000529
Dan Gohman714efc62009-12-05 17:51:33 +0000530 bool Changed;
531 if (TimePassesIsEnabled) {
532 NamedRegionTimer T("Type Legalization", GroupName);
533 Changed = CurDAG->LegalizeTypes();
534 } else {
535 Changed = CurDAG->LegalizeTypes();
536 }
537
538 DEBUG(errs() << "Type-legalized selection DAG:\n");
539 DEBUG(CurDAG->dump());
540
541 if (Changed) {
542 if (ViewDAGCombineLT)
543 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
544
545 // Run the DAG combiner in post-type-legalize mode.
Dan Gohman462dc7f2008-07-21 20:00:07 +0000546 if (TimePassesIsEnabled) {
Dan Gohman714efc62009-12-05 17:51:33 +0000547 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
548 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000549 } else {
Dan Gohman714efc62009-12-05 17:51:33 +0000550 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000551 }
552
Dan Gohman714efc62009-12-05 17:51:33 +0000553 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000554 DEBUG(CurDAG->dump());
Dan Gohman714efc62009-12-05 17:51:33 +0000555 }
Dan Gohman462dc7f2008-07-21 20:00:07 +0000556
Dan Gohman714efc62009-12-05 17:51:33 +0000557 if (TimePassesIsEnabled) {
558 NamedRegionTimer T("Vector Legalization", GroupName);
559 Changed = CurDAG->LegalizeVectors();
560 } else {
561 Changed = CurDAG->LegalizeVectors();
562 }
Duncan Sands25cf2272008-11-24 14:53:14 +0000563
Dan Gohman714efc62009-12-05 17:51:33 +0000564 if (Changed) {
Eli Friedman5c22c802009-05-23 12:35:30 +0000565 if (TimePassesIsEnabled) {
Dan Gohman714efc62009-12-05 17:51:33 +0000566 NamedRegionTimer T("Type Legalization 2", GroupName);
Bill Wendling98820072009-12-28 01:51:30 +0000567 CurDAG->LegalizeTypes();
Eli Friedman5c22c802009-05-23 12:35:30 +0000568 } else {
Bill Wendling98820072009-12-28 01:51:30 +0000569 CurDAG->LegalizeTypes();
Eli Friedman5c22c802009-05-23 12:35:30 +0000570 }
571
Dan Gohman714efc62009-12-05 17:51:33 +0000572 if (ViewDAGCombineLT)
573 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
Eli Friedman5c22c802009-05-23 12:35:30 +0000574
Dan Gohman714efc62009-12-05 17:51:33 +0000575 // Run the DAG combiner in post-type-legalize mode.
576 if (TimePassesIsEnabled) {
577 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
578 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
579 } else {
580 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Eli Friedman5c22c802009-05-23 12:35:30 +0000581 }
Dan Gohman714efc62009-12-05 17:51:33 +0000582
583 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
584 DEBUG(CurDAG->dump());
Chris Lattner70587ea2008-07-10 23:37:50 +0000585 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000586
Dan Gohmanf350b272008-08-23 02:25:05 +0000587 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000588
Evan Chengebffb662008-07-01 17:59:20 +0000589 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000590 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohman714efc62009-12-05 17:51:33 +0000591 CurDAG->Legalize(OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000592 } else {
Dan Gohman714efc62009-12-05 17:51:33 +0000593 CurDAG->Legalize(OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000594 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000595
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000596 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000597 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000598
Dan Gohmanf350b272008-08-23 02:25:05 +0000599 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000600
Chris Lattneraf21d552005-10-10 16:47:10 +0000601 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000602 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000603 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000604 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000605 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000606 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000607 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000608
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000609 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000610 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000611
Dan Gohmanf350b272008-08-23 02:25:05 +0000612 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000613
Bill Wendling98a366d2009-04-29 23:29:43 +0000614 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000615 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000616
Chris Lattnera33ef482005-03-30 01:10:47 +0000617 // Third, instruction select all of the operations to machine code, adding the
618 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000619 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000620 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000621 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000622 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000623 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000624 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000625
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000626 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000627 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000628
Dan Gohmanf350b272008-08-23 02:25:05 +0000629 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000630
Dan Gohman5e843682008-07-14 18:19:29 +0000631 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000632 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000633 if (TimePassesIsEnabled) {
634 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000635 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000636 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000637 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000638 }
639
Dan Gohman462dc7f2008-07-21 20:00:07 +0000640 if (ViewSUnitDAGs) Scheduler->viewGraph();
641
Daniel Dunbara279bc32009-09-20 02:20:51 +0000642 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Chengdb8d56b2008-06-30 20:45:06 +0000643 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000644 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000645 NamedRegionTimer T("Instruction Creation", GroupName);
Dan Gohman2048b852009-11-23 18:04:58 +0000646 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Evan Chengebffb662008-07-01 17:59:20 +0000647 } else {
Dan Gohman2048b852009-11-23 18:04:58 +0000648 BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
Dan Gohman5e843682008-07-14 18:19:29 +0000649 }
650
651 // Free the scheduler state.
652 if (TimePassesIsEnabled) {
653 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
654 delete Scheduler;
655 } else {
656 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000657 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000658
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000659 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000660 DEBUG(BB->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000661}
Chris Lattner1c08c712005-01-07 07:47:53 +0000662
Dan Gohman79ce2762009-01-15 19:20:50 +0000663void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
664 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000665 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000666 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000667 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000668 // Initialize the Fast-ISel state, if needed.
669 FastISel *FastIS = 0;
670 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000671 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000672 FuncInfo->ValueMap,
673 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000674 FuncInfo->StaticAllocaMap
675#ifndef NDEBUG
676 , FuncInfo->CatchInfoLost
677#endif
678 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000679
Devang Patele30e6782009-09-28 21:41:20 +0000680 MetadataContext &TheMetadata = Fn.getContext().getMetadata();
Chris Lattner0eb41982009-12-28 20:45:51 +0000681 unsigned MDDbgKind = TheMetadata.getMDKindID("dbg");
Devang Patel123eaa72009-09-16 20:39:11 +0000682
Dan Gohmana43abd12008-09-29 21:55:50 +0000683 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000684 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
685 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000686 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000687
Dan Gohman3df24e62008-09-03 23:12:08 +0000688 BasicBlock::iterator const Begin = LLVMBB->begin();
689 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000690 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000691
692 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000693 bool SuppressFastISel = false;
694 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000695 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000696
Dan Gohman33134c42008-09-25 17:05:24 +0000697 // If any of the arguments has the byval attribute, forgo
698 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000699 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000700 unsigned j = 1;
701 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
702 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000703 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000704 if (EnableFastISelVerbose || EnableFastISelAbort)
Chris Lattner4437ae22009-08-23 07:05:07 +0000705 errs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000706 SuppressFastISel = true;
707 break;
708 }
709 }
710 }
711
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000712 if (MMI && BB->isLandingPad()) {
713 // Add a label to mark the beginning of the landing pad. Deletion of the
714 // landing pad can thus be detected via the MachineModuleInfo.
715 unsigned LabelID = MMI->addLandingPad(BB);
716
717 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Dan Gohman2048b852009-11-23 18:04:58 +0000718 BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000719
720 // Mark exception register as live in.
721 unsigned Reg = TLI.getExceptionAddressRegister();
722 if (Reg) BB->addLiveIn(Reg);
723
724 // Mark exception selector register as live in.
725 Reg = TLI.getExceptionSelectorRegister();
726 if (Reg) BB->addLiveIn(Reg);
727
728 // FIXME: Hack around an exception handling flaw (PR1508): the personality
729 // function and list of typeids logically belong to the invoke (or, if you
730 // like, the basic block containing the invoke), and need to be associated
731 // with it in the dwarf exception handling tables. Currently however the
732 // information is provided by an intrinsic (eh.selector) that can be moved
733 // to unexpected places by the optimizers: if the unwind edge is critical,
734 // then breaking it can result in the intrinsics being in the successor of
735 // the landing pad, not the landing pad itself. This results in exceptions
736 // not being caught because no typeids are associated with the invoke.
737 // This may not be the only way things can go wrong, but it is the only way
738 // we try to work around for the moment.
739 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
740
741 if (Br && Br->isUnconditional()) { // Critical edge?
742 BasicBlock::iterator I, E;
743 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
744 if (isa<EHSelectorInst>(I))
745 break;
746
747 if (I == E)
748 // No catch info found - try to extract some from the successor.
Dan Gohman5fca8b12009-11-23 18:12:11 +0000749 CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000750 }
751 }
752
Dan Gohmanf350b272008-08-23 02:25:05 +0000753 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000754 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000755 // Emit code for any incoming arguments. This must happen before
756 // beginning FastISel on the entry block.
757 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman2048b852009-11-23 18:04:58 +0000758 CurDAG->setRoot(SDB->getControlRoot());
Dan Gohmana43abd12008-09-29 21:55:50 +0000759 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000760 SDB->clear();
Dan Gohmana43abd12008-09-29 21:55:50 +0000761 }
Dan Gohman241f4642008-10-04 00:56:36 +0000762 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000763 // Do FastISel on as many instructions as possible.
764 for (; BI != End; ++BI) {
765 // Just before the terminator instruction, insert instructions to
766 // feed PHI nodes in successor blocks.
767 if (isa<TerminatorInst>(BI))
768 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman07f111e2009-12-05 00:27:08 +0000769 ResetDebugLoc(SDB, FastIS);
Dan Gohman4344a5d2008-09-09 23:05:00 +0000770 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000771 errs() << "FastISel miss: ";
Dan Gohman293d5f82008-09-09 22:06:46 +0000772 BI->dump();
773 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000774 assert(!EnableFastISelAbort &&
Torok Edwinf3689232009-07-12 20:07:01 +0000775 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000776 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000777 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000778
Chris Lattner0eb41982009-12-28 20:45:51 +0000779 SetDebugLoc(MDDbgKind, TheMetadata, BI, SDB, FastIS, &MF);
Dan Gohman381ca552009-12-05 01:29:04 +0000780
Dan Gohmana43abd12008-09-29 21:55:50 +0000781 // First try normal tablegen-generated "fast" selection.
Dan Gohman07f111e2009-12-05 00:27:08 +0000782 if (FastIS->SelectInstruction(BI)) {
783 ResetDebugLoc(SDB, FastIS);
Dan Gohmana43abd12008-09-29 21:55:50 +0000784 continue;
Dan Gohman07f111e2009-12-05 00:27:08 +0000785 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000786
Dan Gohman07f111e2009-12-05 00:27:08 +0000787 // Clear out the debug location so that it doesn't carry over to
788 // unrelated instructions.
789 ResetDebugLoc(SDB, FastIS);
Dan Gohmana43abd12008-09-29 21:55:50 +0000790
791 // Then handle certain instructions as single-LLVM-Instruction blocks.
792 if (isa<CallInst>(BI)) {
793 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000794 errs() << "FastISel missed call: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000795 BI->dump();
796 }
797
Owen Anderson1d0be152009-08-13 21:58:54 +0000798 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000799 unsigned &R = FuncInfo->ValueMap[BI];
800 if (!R)
801 R = FuncInfo->CreateRegForValue(BI);
802 }
803
Dan Gohmanb4afb132009-11-20 02:51:26 +0000804 bool HadTailCall = false;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000805 SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
Dan Gohmanb4afb132009-11-20 02:51:26 +0000806
807 // If the call was emitted as a tail call, we're done with the block.
808 if (HadTailCall) {
809 BI = End;
810 break;
811 }
812
Dan Gohman241f4642008-10-04 00:56:36 +0000813 // If the instruction was codegen'd with multiple blocks,
814 // inform the FastISel object where to resume inserting.
815 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000816 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000817 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000818
819 // Otherwise, give up on FastISel for the rest of the block.
820 // For now, be a little lenient about non-branch terminators.
821 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
822 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000823 errs() << "FastISel miss: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000824 BI->dump();
825 }
826 if (EnableFastISelAbort)
827 // The "fast" selector couldn't handle something and bailed.
828 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000829 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000830 }
831 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000832 }
833 }
834
Dan Gohmand2ff6472008-09-02 20:17:56 +0000835 // Run SelectionDAG instruction selection on the remainder of the block
836 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000837 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000838 if (BI != End) {
Dan Gohmanb4afb132009-11-20 02:51:26 +0000839 bool HadTailCall;
840 SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
Devang Patel390f3ac2009-04-16 01:33:10 +0000841 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000842
Dan Gohman7c3234c2008-08-27 23:52:12 +0000843 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000844 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000845
846 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000847}
848
Dan Gohmanfed90b62008-07-28 21:51:04 +0000849void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000850SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000851
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000852 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000853 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000854
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000855 DEBUG(errs() << "Total amount of phi nodes to update: "
Dan Gohman2048b852009-11-23 18:04:58 +0000856 << SDB->PHINodesToUpdate.size() << "\n");
857 DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000858 errs() << "Node " << i << " : ("
Dan Gohman2048b852009-11-23 18:04:58 +0000859 << SDB->PHINodesToUpdate[i].first
860 << ", " << SDB->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbara279bc32009-09-20 02:20:51 +0000861
Chris Lattnera33ef482005-03-30 01:10:47 +0000862 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000863 // PHI nodes in successors.
Dan Gohman2048b852009-11-23 18:04:58 +0000864 if (SDB->SwitchCases.empty() &&
865 SDB->JTCases.empty() &&
866 SDB->BitTestCases.empty()) {
867 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
868 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000869 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
870 "This is not a machine PHI node that we are updating!");
Dan Gohman2048b852009-11-23 18:04:58 +0000871 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000872 false));
873 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000874 }
Dan Gohman2048b852009-11-23 18:04:58 +0000875 SDB->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000876 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000877 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000878
Dan Gohman2048b852009-11-23 18:04:58 +0000879 for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000880 // Lower header first, if it wasn't already lowered
Dan Gohman2048b852009-11-23 18:04:58 +0000881 if (!SDB->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000882 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000883 BB = SDB->BitTestCases[i].Parent;
884 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000885 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +0000886 SDB->visitBitTestHeader(SDB->BitTestCases[i]);
887 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000888 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000889 SDB->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000890 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000891
Dan Gohman2048b852009-11-23 18:04:58 +0000892 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000894 BB = SDB->BitTestCases[i].Cases[j].ThisBB;
895 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000896 // Emit the code
897 if (j+1 != ej)
Dan Gohman2048b852009-11-23 18:04:58 +0000898 SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
899 SDB->BitTestCases[i].Reg,
900 SDB->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000901 else
Dan Gohman2048b852009-11-23 18:04:58 +0000902 SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
903 SDB->BitTestCases[i].Reg,
904 SDB->BitTestCases[i].Cases[j]);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000905
906
Dan Gohman2048b852009-11-23 18:04:58 +0000907 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000908 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000909 SDB->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000910 }
911
912 // Update PHI Nodes
Dan Gohman2048b852009-11-23 18:04:58 +0000913 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
914 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000915 MachineBasicBlock *PHIBB = PHI->getParent();
916 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
917 "This is not a machine PHI node that we are updating!");
918 // This is "default" BB. We have two jumps to it. From "header" BB and
919 // from last "case" BB.
Dan Gohman2048b852009-11-23 18:04:58 +0000920 if (PHIBB == SDB->BitTestCases[i].Default) {
921 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000922 false));
Dan Gohman2048b852009-11-23 18:04:58 +0000923 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
924 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000925 false));
Dan Gohman2048b852009-11-23 18:04:58 +0000926 PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000927 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000928 }
929 // One of "cases" BB.
Dan Gohman2048b852009-11-23 18:04:58 +0000930 for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000931 j != ej; ++j) {
Dan Gohman2048b852009-11-23 18:04:58 +0000932 MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000933 if (cBB->succ_end() !=
934 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman2048b852009-11-23 18:04:58 +0000935 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000936 false));
937 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000938 }
939 }
940 }
941 }
Dan Gohman2048b852009-11-23 18:04:58 +0000942 SDB->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000943
Nate Begeman9453eea2006-04-23 06:26:20 +0000944 // If the JumpTable record is filled in, then we need to emit a jump table.
945 // Updating the PHI nodes is tricky in this case, since we need to determine
946 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman2048b852009-11-23 18:04:58 +0000947 for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000948 // Lower header first, if it wasn't already lowered
Dan Gohman2048b852009-11-23 18:04:58 +0000949 if (!SDB->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000950 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000951 BB = SDB->JTCases[i].first.HeaderBB;
952 SDB->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000953 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +0000954 SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
955 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000956 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000957 SDB->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000958 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000959
Nate Begeman37efe672006-04-22 18:53:45 +0000960 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +0000961 BB = SDB->JTCases[i].second.MBB;
962 SDB->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000963 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +0000964 SDB->visitJumpTable(SDB->JTCases[i].second);
965 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000966 CodeGenAndEmitDAG();
Dan Gohman2048b852009-11-23 18:04:58 +0000967 SDB->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000968
Nate Begeman37efe672006-04-22 18:53:45 +0000969 // Update PHI Nodes
Dan Gohman2048b852009-11-23 18:04:58 +0000970 for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
971 MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000972 MachineBasicBlock *PHIBB = PHI->getParent();
973 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
974 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000975 // "default" BB. We can go there only from header BB.
Dan Gohman2048b852009-11-23 18:04:58 +0000976 if (PHIBB == SDB->JTCases[i].second.Default) {
Evan Chengce319102009-09-19 09:51:03 +0000977 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +0000978 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Evan Chengce319102009-09-19 09:51:03 +0000979 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +0000980 (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000981 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000982 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000983 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Chengce319102009-09-19 09:51:03 +0000984 PHI->addOperand
Dan Gohman2048b852009-11-23 18:04:58 +0000985 (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000986 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000987 }
988 }
Nate Begeman37efe672006-04-22 18:53:45 +0000989 }
Dan Gohman2048b852009-11-23 18:04:58 +0000990 SDB->JTCases.clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000991
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000992 // If the switch block involved a branch to one of the actual successors, we
993 // need to update PHI nodes in that block.
Dan Gohman2048b852009-11-23 18:04:58 +0000994 for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
995 MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000996 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
997 "This is not a machine PHI node that we are updating!");
998 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman2048b852009-11-23 18:04:58 +0000999 PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001000 false));
1001 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001002 }
1003 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001004
Nate Begemanf15485a2006-03-27 01:32:24 +00001005 // If we generated any switch lowering information, build and codegen any
1006 // additional DAGs necessary.
Dan Gohman2048b852009-11-23 18:04:58 +00001007 for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001008 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman2048b852009-11-23 18:04:58 +00001009 MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
1010 SDB->setCurrentBasicBlock(BB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001011
Nate Begemanf15485a2006-03-27 01:32:24 +00001012 // Emit the code
Dan Gohman2048b852009-11-23 18:04:58 +00001013 SDB->visitSwitchCase(SDB->SwitchCases[i]);
1014 CurDAG->setRoot(SDB->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001015 CodeGenAndEmitDAG();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001016
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001017 // Handle any PHI nodes in successors of this chunk, as if we were coming
1018 // from the original BB before switch expansion. Note that PHI nodes can
1019 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1020 // handle them the right number of times.
Dan Gohman2048b852009-11-23 18:04:58 +00001021 while ((BB = SDB->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Chengfb2e7522009-09-18 21:02:19 +00001022 // If new BB's are created during scheduling, the edges may have been
Evan Chengce319102009-09-19 09:51:03 +00001023 // updated. That is, the edge from ThisBB to BB may have been split and
1024 // BB's predecessor is now another block.
Evan Chengfb2e7522009-09-18 21:02:19 +00001025 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
Dan Gohman2048b852009-11-23 18:04:58 +00001026 SDB->EdgeMapping.find(BB);
1027 if (EI != SDB->EdgeMapping.end())
Evan Chengfb2e7522009-09-18 21:02:19 +00001028 ThisBB = EI->second;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001029 for (MachineBasicBlock::iterator Phi = BB->begin();
1030 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1031 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1032 for (unsigned pn = 0; ; ++pn) {
Dan Gohman2048b852009-11-23 18:04:58 +00001033 assert(pn != SDB->PHINodesToUpdate.size() &&
Dan Gohman7c3234c2008-08-27 23:52:12 +00001034 "Didn't find PHI entry!");
Dan Gohman2048b852009-11-23 18:04:58 +00001035 if (SDB->PHINodesToUpdate[pn].first == Phi) {
1036 Phi->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pn].
Evan Cheng8be58a12009-09-18 08:26:06 +00001037 second, false));
Evan Chengfb2e7522009-09-18 21:02:19 +00001038 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001039 break;
Evan Cheng8be58a12009-09-18 08:26:06 +00001040 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001041 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001042 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001043
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001044 // Don't process RHS if same block as LHS.
Dan Gohman2048b852009-11-23 18:04:58 +00001045 if (BB == SDB->SwitchCases[i].FalseBB)
1046 SDB->SwitchCases[i].FalseBB = 0;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001047
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001048 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman2048b852009-11-23 18:04:58 +00001049 SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
1050 SDB->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001051 }
Dan Gohman2048b852009-11-23 18:04:58 +00001052 assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
1053 SDB->clear();
Chris Lattnera33ef482005-03-30 01:10:47 +00001054 }
Dan Gohman2048b852009-11-23 18:04:58 +00001055 SDB->SwitchCases.clear();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001056
Dan Gohman2048b852009-11-23 18:04:58 +00001057 SDB->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001058}
Evan Chenga9c20912006-01-21 02:32:06 +00001059
Jim Laskey13ec7022006-08-01 14:21:23 +00001060
Dan Gohman0a3776d2009-02-06 18:26:51 +00001061/// Create the scheduler. If a specific scheduler was specified
1062/// via the SchedulerRegistry, use it, otherwise select the
1063/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001064///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001065ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001066 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001067
Jim Laskey13ec7022006-08-01 14:21:23 +00001068 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001069 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001070 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001071 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001072
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001073 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001074}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001075
Dan Gohmanfc54c552009-01-15 22:18:12 +00001076ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1077 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001078}
1079
Chris Lattner75548062006-10-11 03:58:02 +00001080//===----------------------------------------------------------------------===//
1081// Helper functions used by the generated instruction selector.
1082//===----------------------------------------------------------------------===//
1083// Calls to these methods are generated by tblgen.
1084
1085/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1086/// the dag combiner simplified the 255, we still want to match. RHS is the
1087/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1088/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001089bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001090 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001091 const APInt &ActualMask = RHS->getAPIntValue();
1092 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001093
Chris Lattner75548062006-10-11 03:58:02 +00001094 // If the actual mask exactly matches, success!
1095 if (ActualMask == DesiredMask)
1096 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001097
Chris Lattner75548062006-10-11 03:58:02 +00001098 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001099 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001100 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001101
Chris Lattner75548062006-10-11 03:58:02 +00001102 // Otherwise, the DAG Combiner may have proven that the value coming in is
1103 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001104 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001105 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001106 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001107
Chris Lattner75548062006-10-11 03:58:02 +00001108 // TODO: check to see if missing bits are just not demanded.
1109
1110 // Otherwise, this pattern doesn't match.
1111 return false;
1112}
1113
1114/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1115/// the dag combiner simplified the 255, we still want to match. RHS is the
1116/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1117/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001118bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001119 int64_t DesiredMaskS) const {
1120 const APInt &ActualMask = RHS->getAPIntValue();
1121 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001122
Chris Lattner75548062006-10-11 03:58:02 +00001123 // If the actual mask exactly matches, success!
1124 if (ActualMask == DesiredMask)
1125 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001126
Chris Lattner75548062006-10-11 03:58:02 +00001127 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001128 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001129 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001130
Chris Lattner75548062006-10-11 03:58:02 +00001131 // Otherwise, the DAG Combiner may have proven that the value coming in is
1132 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001133 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001134
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001135 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001136 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001137
Chris Lattner75548062006-10-11 03:58:02 +00001138 // If all the missing bits in the or are already known to be set, match!
1139 if ((NeededMask & KnownOne) == NeededMask)
1140 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001141
Chris Lattner75548062006-10-11 03:58:02 +00001142 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001143
Chris Lattner75548062006-10-11 03:58:02 +00001144 // Otherwise, this pattern doesn't match.
1145 return false;
1146}
1147
Jim Laskey9ff542f2006-08-01 18:29:48 +00001148
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001149/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1150/// by tblgen. Others should not call it.
1151void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001152SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001153 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001154 std::swap(InOps, Ops);
1155
1156 Ops.push_back(InOps[0]); // input chain.
1157 Ops.push_back(InOps[1]); // input asm string.
1158
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001159 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001161 --e; // Don't process a flag operand if it is here.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001162
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001163 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001164 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001165 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001166 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001167 Ops.insert(Ops.end(), InOps.begin()+i,
1168 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1169 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001170 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001171 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1172 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001173 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001174 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001175 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001176 llvm_report_error("Could not match memory address. Inline asm"
1177 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001178 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001179
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001180 // Add this to the output node.
Dale Johannesen86b49f82008-09-24 01:07:17 +00001181 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dale Johannesen99499332009-12-23 07:32:51 +00001182 MVT::i32));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001183 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1184 i += 2;
1185 }
1186 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001187
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001188 // Add the flag input back if present.
1189 if (e != InOps.size())
1190 Ops.push_back(InOps.back());
1191}
Devang Patel794fd752007-05-01 21:15:47 +00001192
Owen Andersone50ed302009-08-10 22:56:29 +00001193/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001194/// SDNode.
1195///
1196static SDNode *findFlagUse(SDNode *N) {
1197 unsigned FlagResNo = N->getNumValues()-1;
1198 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1199 SDUse &Use = I.getUse();
1200 if (Use.getResNo() == FlagResNo)
1201 return Use.getUser();
1202 }
1203 return NULL;
1204}
1205
1206/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1207/// This function recursively traverses up the operand chain, ignoring
1208/// certain nodes.
1209static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1210 SDNode *Root,
1211 SmallPtrSet<SDNode*, 16> &Visited) {
1212 if (Use->getNodeId() < Def->getNodeId() ||
1213 !Visited.insert(Use))
1214 return false;
1215
1216 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1217 SDNode *N = Use->getOperand(i).getNode();
1218 if (N == Def) {
1219 if (Use == ImmedUse || Use == Root)
1220 continue; // We are not looking for immediate use.
1221 assert(N != Root);
1222 return true;
1223 }
1224
1225 // Traverse up the operand chain.
1226 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1227 return true;
1228 }
1229 return false;
1230}
1231
1232/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1233/// be reached. Return true if that's the case. However, ignore direct uses
1234/// by ImmedUse (which would be U in the example illustrated in
1235/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1236/// case).
1237/// FIXME: to be really generic, we should allow direct use by any node
1238/// that is being folded. But realisticly since we only fold loads which
1239/// have one non-chain use, we only need to watch out for load/op/store
1240/// and load/op/cmp case where the root (store / cmp) may reach the load via
1241/// its chain operand.
1242static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1243 SmallPtrSet<SDNode*, 16> Visited;
1244 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1245}
1246
1247/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1248/// U can be folded during instruction selection that starts at Root and
1249/// folding N is profitable.
1250bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1251 SDNode *Root) const {
1252 if (OptLevel == CodeGenOpt::None) return false;
1253
1254 // If Root use can somehow reach N through a path that that doesn't contain
1255 // U then folding N would create a cycle. e.g. In the following
1256 // diagram, Root can reach N through X. If N is folded into into Root, then
1257 // X is both a predecessor and a successor of U.
1258 //
1259 // [N*] //
1260 // ^ ^ //
1261 // / \ //
1262 // [U*] [X]? //
1263 // ^ ^ //
1264 // \ / //
1265 // \ / //
1266 // [Root*] //
1267 //
1268 // * indicates nodes to be folded together.
1269 //
1270 // If Root produces a flag, then it gets (even more) interesting. Since it
1271 // will be "glued" together with its flag use in the scheduler, we need to
1272 // check if it might reach N.
1273 //
1274 // [N*] //
1275 // ^ ^ //
1276 // / \ //
1277 // [U*] [X]? //
1278 // ^ ^ //
1279 // \ \ //
1280 // \ | //
1281 // [Root*] | //
1282 // ^ | //
1283 // f | //
1284 // | / //
1285 // [Y] / //
1286 // ^ / //
1287 // f / //
1288 // | / //
1289 // [FU] //
1290 //
1291 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1292 // (call it Fold), then X is a predecessor of FU and a successor of
1293 // Fold. But since Fold and FU are flagged together, this will create
1294 // a cycle in the scheduling graph.
1295
Owen Andersone50ed302009-08-10 22:56:29 +00001296 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001298 SDNode *FU = findFlagUse(Root);
1299 if (FU == NULL)
1300 break;
1301 Root = FU;
1302 VT = Root->getValueType(Root->getNumValues()-1);
1303 }
1304
1305 return !isNonImmUse(Root, N, U);
1306}
1307
Dan Gohmane1f188f2009-10-29 22:30:23 +00001308SDNode *SelectionDAGISel::Select_INLINEASM(SDValue N) {
1309 std::vector<SDValue> Ops(N.getNode()->op_begin(), N.getNode()->op_end());
1310 SelectInlineAsmMemoryOperands(Ops);
1311
1312 std::vector<EVT> VTs;
1313 VTs.push_back(MVT::Other);
1314 VTs.push_back(MVT::Flag);
1315 SDValue New = CurDAG->getNode(ISD::INLINEASM, N.getDebugLoc(),
1316 VTs, &Ops[0], Ops.size());
1317 return New.getNode();
1318}
1319
1320SDNode *SelectionDAGISel::Select_UNDEF(const SDValue &N) {
1321 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::IMPLICIT_DEF,
1322 N.getValueType());
1323}
1324
Dan Gohmane1f188f2009-10-29 22:30:23 +00001325SDNode *SelectionDAGISel::Select_EH_LABEL(const SDValue &N) {
1326 SDValue Chain = N.getOperand(0);
1327 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1328 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
1329 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::EH_LABEL,
1330 MVT::Other, Tmp, Chain);
1331}
1332
1333void SelectionDAGISel::CannotYetSelect(SDValue N) {
1334 std::string msg;
1335 raw_string_ostream Msg(msg);
1336 Msg << "Cannot yet select: ";
1337 N.getNode()->print(Msg, CurDAG);
1338 llvm_report_error(Msg.str());
1339}
1340
1341void SelectionDAGISel::CannotYetSelectIntrinsic(SDValue N) {
1342 errs() << "Cannot yet select: ";
1343 unsigned iid =
1344 cast<ConstantSDNode>(N.getOperand(N.getOperand(0).getValueType() == MVT::Other))->getZExtValue();
1345 if (iid < Intrinsic::num_intrinsics)
1346 llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1347 else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1348 llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1349 tii->getName(iid));
1350}
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001351
Devang Patel19974732007-05-03 01:11:54 +00001352char SelectionDAGISel::ID = 0;