blob: 75418aa97580b09192cc80addc4d79a09ba182f7 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Jim Grosbach59216752011-10-24 23:26:05 +0000386multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
387 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
388 (ins addrmode6:$Rn), IIC_VLD1x2u,
389 "vld1", Dt, "$Vd, $Rn!",
390 "$Rn.addr = $wb", []> {
391 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
392 let Inst{5-4} = Rn{5-4};
393 let DecoderMethod = "DecodeVLDInstruction";
394 let AsmMatchConverter = "cvtVLDwbFixed";
395 }
396 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
397 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
398 "vld1", Dt, "$Vd, $Rn, $Rm",
399 "$Rn.addr = $wb", []> {
400 let Inst{5-4} = Rn{5-4};
401 let DecoderMethod = "DecodeVLDInstruction";
402 let AsmMatchConverter = "cvtVLDwbRegister";
403 }
Owen Andersone85bd772010-11-02 00:24:52 +0000404}
Bob Wilson052ba452010-03-22 18:22:06 +0000405
Owen Andersone85bd772010-11-02 00:24:52 +0000406def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
407def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
408def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
409def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Jim Grosbach59216752011-10-24 23:26:05 +0000411defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
412defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
413defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
414defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000419class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000420 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000427multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
433 let Inst{5-4} = Rn{5-4};
434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
441 let Inst{5-4} = Rn{5-4};
442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Johnny Chend7283d92010-02-23 20:51:23 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
448def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
449def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
450def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000451
Jim Grosbach399cdca2011-10-25 00:14:01 +0000452defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
453defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
454defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
455defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000459// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000460class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
461 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000463 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000467}
Jim Grosbach224180e2011-10-21 23:58:57 +0000468class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000469 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000470 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000471 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000472 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 let Rm = 0b1111;
474 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000476}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000477
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000478def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
479def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
480def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000481
Jim Grosbach224180e2011-10-21 23:58:57 +0000482def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
483def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
484def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000485
Bob Wilson9d84fb32010-09-14 20:59:49 +0000486def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
487def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
488def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000489
Evan Chengd2ca8132010-10-09 01:03:04 +0000490def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
491def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
492def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000493
Bob Wilson92cb9322010-03-20 20:10:51 +0000494// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000495class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
496 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000498 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 "$Rn.addr = $wb", []> {
500 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000502}
Jim Grosbach224180e2011-10-21 23:58:57 +0000503class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000504 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000505 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000507 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000508 "$Rn.addr = $wb", []> {
509 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000511}
Bob Wilson92cb9322010-03-20 20:10:51 +0000512
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000513def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
514def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
515def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000516
Jim Grosbach224180e2011-10-21 23:58:57 +0000517def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
518def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
519def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000520
Evan Chengd2ca8132010-10-09 01:03:04 +0000521def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
522def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
523def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000524
Evan Chengd2ca8132010-10-09 01:03:04 +0000525def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
526def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
527def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000528
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000529// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000530def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
531def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
532def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
533def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
534def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
535def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000536
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000537// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000538class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000539 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 (ins addrmode6:$Rn), IIC_VLD3,
541 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
542 let Rm = 0b1111;
543 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000544 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000545}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000546
Owen Andersoncf667be2010-11-02 01:24:55 +0000547def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
548def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
549def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000550
Bob Wilson9d84fb32010-09-14 20:59:49 +0000551def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
552def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
553def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000554
Bob Wilson92cb9322010-03-20 20:10:51 +0000555// ...with address register writeback:
556class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
557 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000558 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000559 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
560 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
561 "$Rn.addr = $wb", []> {
562 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000564}
Bob Wilson92cb9322010-03-20 20:10:51 +0000565
Owen Andersoncf667be2010-11-02 01:24:55 +0000566def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
567def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
568def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000569
Evan Cheng84f69e82010-10-09 01:45:34 +0000570def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
571def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
572def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000573
Bob Wilson7de68142011-02-07 17:43:15 +0000574// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000575def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
576def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
577def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
578def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
579def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
580def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000581
Evan Cheng84f69e82010-10-09 01:45:34 +0000582def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
583def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
584def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000585
Bob Wilson92cb9322010-03-20 20:10:51 +0000586// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000587def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
588def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
589def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
590
Evan Cheng84f69e82010-10-09 01:45:34 +0000591def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
592def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
593def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000594
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000595// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000596class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
597 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000598 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 (ins addrmode6:$Rn), IIC_VLD4,
600 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
601 let Rm = 0b1111;
602 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000604}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000605
Owen Andersoncf667be2010-11-02 01:24:55 +0000606def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
607def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
608def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000609
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
611def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
612def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000613
Bob Wilson92cb9322010-03-20 20:10:51 +0000614// ...with address register writeback:
615class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
616 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000617 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000618 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000619 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
620 "$Rn.addr = $wb", []> {
621 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000622 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000623}
Bob Wilson92cb9322010-03-20 20:10:51 +0000624
Owen Andersoncf667be2010-11-02 01:24:55 +0000625def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
626def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
627def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000628
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000629def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
630def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
631def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000632
Bob Wilson7de68142011-02-07 17:43:15 +0000633// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000634def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
635def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
636def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
637def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
638def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
639def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000640
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000641def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
642def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
643def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000644
Bob Wilson92cb9322010-03-20 20:10:51 +0000645// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
647def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
648def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
649
650def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
651def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
652def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000653
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000654} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
655
Bob Wilson8466fa12010-09-13 23:01:35 +0000656// Classes for VLD*LN pseudo-instructions with multi-register operands.
657// These are expanded to real instructions after register allocation.
658class VLDQLNPseudo<InstrItinClass itin>
659 : PseudoNLdSt<(outs QPR:$dst),
660 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
661 itin, "$src = $dst">;
662class VLDQLNWBPseudo<InstrItinClass itin>
663 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
664 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
665 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
666class VLDQQLNPseudo<InstrItinClass itin>
667 : PseudoNLdSt<(outs QQPR:$dst),
668 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
669 itin, "$src = $dst">;
670class VLDQQLNWBPseudo<InstrItinClass itin>
671 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
672 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
673 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
674class VLDQQQQLNPseudo<InstrItinClass itin>
675 : PseudoNLdSt<(outs QQQQPR:$dst),
676 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
677 itin, "$src = $dst">;
678class VLDQQQQLNWBPseudo<InstrItinClass itin>
679 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
680 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
681 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
682
Bob Wilsonb07c1712009-10-07 21:53:04 +0000683// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000684class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
685 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000686 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
688 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000689 "$src = $Vd",
690 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000692 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000694 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695}
Mon P Wang183c6272011-05-09 17:47:27 +0000696class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
697 PatFrag LoadOp>
698 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
699 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
700 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
701 "$src = $Vd",
702 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
703 (i32 (LoadOp addrmode6oneL32:$Rn)),
704 imm:$lane))]> {
705 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000706 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000707}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000708class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
709 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
710 (i32 (LoadOp addrmode6:$addr)),
711 imm:$lane))];
712}
713
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
715 let Inst{7-5} = lane{2-0};
716}
717def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
718 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720}
Mon P Wang183c6272011-05-09 17:47:27 +0000721def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Inst{5} = Rn{4};
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000726
727def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
728def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
729def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
730
Bob Wilson746fa172010-12-10 22:13:32 +0000731def : Pat<(vector_insert (v2f32 DPR:$src),
732 (f32 (load addrmode6:$addr)), imm:$lane),
733 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
734def : Pat<(vector_insert (v4f32 QPR:$src),
735 (f32 (load addrmode6:$addr)), imm:$lane),
736 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
737
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000738let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
739
740// ...with address register writeback:
741class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000742 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000744 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000746 "$src = $Vd, $Rn.addr = $wb", []> {
747 let DecoderMethod = "DecodeVLD1LN";
748}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
751 let Inst{7-5} = lane{2-0};
752}
753def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
754 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
757def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
758 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000759 let Inst{5} = Rn{4};
760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000762
763def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
764def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
765def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000766
Bob Wilson243fcc52009-09-01 04:26:28 +0000767// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000768class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000769 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000770 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
771 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 let Rm = 0b1111;
774 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000775 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilson243fcc52009-09-01 04:26:28 +0000777
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
779 let Inst{7-5} = lane{2-0};
780}
781def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
782 let Inst{7-6} = lane{1-0};
783}
784def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
785 let Inst{7} = lane{0};
786}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000787
Evan Chengd2ca8132010-10-09 01:03:04 +0000788def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
789def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
790def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000791
Bob Wilson41315282010-03-20 20:39:53 +0000792// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
794 let Inst{7-6} = lane{1-0};
795}
796def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
797 let Inst{7} = lane{0};
798}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000799
Evan Chengd2ca8132010-10-09 01:03:04 +0000800def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
801def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000802
Bob Wilsona1023642010-03-20 20:47:18 +0000803// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000804class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000805 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000806 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000807 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
809 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
810 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000811 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000812}
Bob Wilsona1023642010-03-20 20:47:18 +0000813
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
815 let Inst{7-5} = lane{2-0};
816}
817def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
818 let Inst{7-6} = lane{1-0};
819}
820def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
821 let Inst{7} = lane{0};
822}
Bob Wilsona1023642010-03-20 20:47:18 +0000823
Evan Chengd2ca8132010-10-09 01:03:04 +0000824def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
825def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
826def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000827
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
829 let Inst{7-6} = lane{1-0};
830}
831def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
832 let Inst{7} = lane{0};
833}
Bob Wilsona1023642010-03-20 20:47:18 +0000834
Evan Chengd2ca8132010-10-09 01:03:04 +0000835def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
836def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000837
Bob Wilson243fcc52009-09-01 04:26:28 +0000838// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000839class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000840 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000842 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000843 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000844 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000845 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000846 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847}
Bob Wilson243fcc52009-09-01 04:26:28 +0000848
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
850 let Inst{7-5} = lane{2-0};
851}
852def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
853 let Inst{7-6} = lane{1-0};
854}
855def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
856 let Inst{7} = lane{0};
857}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
860def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
861def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000862
Bob Wilson41315282010-03-20 20:39:53 +0000863// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
865 let Inst{7-6} = lane{1-0};
866}
867def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
868 let Inst{7} = lane{0};
869}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000870
Evan Cheng84f69e82010-10-09 01:45:34 +0000871def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
872def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000873
Bob Wilsona1023642010-03-20 20:47:18 +0000874// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000875class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000876 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000879 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000880 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000881 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
882 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 []> {
884 let DecoderMethod = "DecodeVLD3LN";
885}
Bob Wilsona1023642010-03-20 20:47:18 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
891 let Inst{7-6} = lane{1-0};
892}
893def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
894 let Inst{7} = lane{0};
895}
Bob Wilsona1023642010-03-20 20:47:18 +0000896
Evan Cheng84f69e82010-10-09 01:45:34 +0000897def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
898def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
899def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000900
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
902 let Inst{7-6} = lane{1-0};
903}
904def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
905 let Inst{7} = lane{0};
906}
Bob Wilsona1023642010-03-20 20:47:18 +0000907
Evan Cheng84f69e82010-10-09 01:45:34 +0000908def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
909def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000910
Bob Wilson243fcc52009-09-01 04:26:28 +0000911// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000912class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000913 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000914 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000915 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000916 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000917 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000918 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000919 let Rm = 0b1111;
920 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000921 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000922}
Bob Wilson243fcc52009-09-01 04:26:28 +0000923
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000924def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
925 let Inst{7-5} = lane{2-0};
926}
927def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
928 let Inst{7-6} = lane{1-0};
929}
930def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
931 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000932 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000933}
Bob Wilson62e053e2009-10-08 22:53:57 +0000934
Evan Cheng10dc63f2010-10-09 04:07:58 +0000935def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
936def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
937def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000938
Bob Wilson41315282010-03-20 20:39:53 +0000939// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
941 let Inst{7-6} = lane{1-0};
942}
943def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
944 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000946}
Bob Wilson62e053e2009-10-08 22:53:57 +0000947
Evan Cheng10dc63f2010-10-09 04:07:58 +0000948def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
949def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000950
Bob Wilsona1023642010-03-20 20:47:18 +0000951// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000952class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000953 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000956 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000957 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000958"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
959"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000960 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000961 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000962 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilsona1023642010-03-20 20:47:18 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
966 let Inst{7-5} = lane{2-0};
967}
968def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
969 let Inst{7-6} = lane{1-0};
970}
971def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
972 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000974}
Bob Wilsona1023642010-03-20 20:47:18 +0000975
Evan Cheng10dc63f2010-10-09 04:07:58 +0000976def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
977def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
978def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000979
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000980def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilsona1023642010-03-20 20:47:18 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
989def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000990
Bob Wilson2a0e9742010-11-27 06:35:16 +0000991} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
992
Bob Wilsonb07c1712009-10-07 21:53:04 +0000993// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000994class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000995 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000997 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000998 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000999 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001000 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001}
1002class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1003 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001004 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001005}
1006
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001007def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1008def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1009def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010
1011def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1012def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1013def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1014
Bob Wilson746fa172010-12-10 22:13:32 +00001015def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1016 (VLD1DUPd32 addrmode6:$addr)>;
1017def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1018 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1019
Bob Wilson2a0e9742010-11-27 06:35:16 +00001020let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1021
Bob Wilson20d55152010-12-10 22:13:24 +00001022class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001023 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001024 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1026 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001027 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001028 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001029}
1030
Bob Wilson20d55152010-12-10 22:13:24 +00001031def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1032def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1033def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034
1035// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001036class VLD1DUPWB<bits<4> op7_4, string Dt>
1037 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001038 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001039 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1040 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001042}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001043class VLD1QDUPWB<bits<4> op7_4, string Dt>
1044 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001045 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001046 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1047 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001049}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001050
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001051def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1052def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1053def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001054
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001055def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1056def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1057def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001058
1059def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1060def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1061def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1062
Bob Wilsonb07c1712009-10-07 21:53:04 +00001063// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001064class VLD2DUP<bits<4> op7_4, string Dt>
1065 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001066 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001067 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1068 let Rm = 0b1111;
1069 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001070 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001071}
1072
1073def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1074def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1075def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1076
1077def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1078def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1079def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1080
1081// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001082def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1083def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1084def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001085
1086// ...with address register writeback:
1087class VLD2DUPWB<bits<4> op7_4, string Dt>
1088 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1091 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001092 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001093}
1094
1095def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1096def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1097def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1098
Bob Wilson173fb142010-11-30 00:00:38 +00001099def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1100def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1101def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001102
1103def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1104def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1105def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1106
Bob Wilsonb07c1712009-10-07 21:53:04 +00001107// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001108class VLD3DUP<bits<4> op7_4, string Dt>
1109 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001110 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001111 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1112 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001113 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001114 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001115}
1116
1117def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1118def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1119def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1120
1121def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1122def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1123def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1124
1125// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001126def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1127def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1128def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001129
1130// ...with address register writeback:
1131class VLD3DUPWB<bits<4> op7_4, string Dt>
1132 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001134 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1135 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001136 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001138}
1139
1140def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1141def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1142def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1143
Bob Wilson173fb142010-11-30 00:00:38 +00001144def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1145def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1146def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001147
1148def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1149def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1150def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1151
Bob Wilsonb07c1712009-10-07 21:53:04 +00001152// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001153class VLD4DUP<bits<4> op7_4, string Dt>
1154 : NLdSt<1, 0b10, 0b1111, op7_4,
1155 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001156 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001157 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1158 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001159 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001160 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001161}
1162
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1164def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1165def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166
1167def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1168def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1169def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1170
1171// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001172def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1173def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1174def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001175
1176// ...with address register writeback:
1177class VLD4DUPWB<bits<4> op7_4, string Dt>
1178 : NLdSt<1, 0b10, 0b1111, op7_4,
1179 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001180 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001181 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001182 "$Rn.addr = $wb", []> {
1183 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001185}
1186
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1188def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1189def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1190
1191def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1192def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1193def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001194
1195def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1196def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1197def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1198
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001199} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001200
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001201let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001202
Bob Wilson709d5922010-08-25 23:27:42 +00001203// Classes for VST* pseudo-instructions with multi-register operands.
1204// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001205class VSTQPseudo<InstrItinClass itin>
1206 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1207class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001208 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001209 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001210 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001211class VSTQQPseudo<InstrItinClass itin>
1212 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1213class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001214 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001215 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001216 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001217class VSTQQQQPseudo<InstrItinClass itin>
1218 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001219class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001220 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001221 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001222 "$addr.addr = $wb">;
1223
Bob Wilson11d98992010-03-23 06:20:33 +00001224// VST1 : Vector Store (multiple single elements)
1225class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001226 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1227 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001228 let Rm = 0b1111;
1229 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001231}
Bob Wilson11d98992010-03-23 06:20:33 +00001232class VST1Q<bits<4> op7_4, string Dt>
1233 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001234 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1235 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1236 let Rm = 0b1111;
1237 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001239}
Bob Wilson11d98992010-03-23 06:20:33 +00001240
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001241def VST1d8 : VST1D<{0,0,0,?}, "8">;
1242def VST1d16 : VST1D<{0,1,0,?}, "16">;
1243def VST1d32 : VST1D<{1,0,0,?}, "32">;
1244def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001245
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001246def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1247def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1248def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1249def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001250
Evan Cheng60ff8792010-10-11 22:03:18 +00001251def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1252def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1253def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1254def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001255
Bob Wilson25eb5012010-03-20 20:54:36 +00001256// ...with address register writeback:
1257class VST1DWB<bits<4> op7_4, string Dt>
1258 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001259 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1260 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1261 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001263}
Bob Wilson25eb5012010-03-20 20:54:36 +00001264class VST1QWB<bits<4> op7_4, string Dt>
1265 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001266 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1267 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1268 "$Rn.addr = $wb", []> {
1269 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001271}
Bob Wilson25eb5012010-03-20 20:54:36 +00001272
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001273def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1274def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1275def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1276def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001277
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001278def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1279def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1280def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1281def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001282
Evan Cheng60ff8792010-10-11 22:03:18 +00001283def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1284def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1285def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1286def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001287
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001288// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001289class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001290 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1292 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1293 let Rm = 0b1111;
1294 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001296}
Bob Wilson25eb5012010-03-20 20:54:36 +00001297class VST1D3WB<bits<4> op7_4, string Dt>
1298 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001299 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001300 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001301 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1302 "$Rn.addr = $wb", []> {
1303 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001304 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001305}
Bob Wilson052ba452010-03-22 18:22:06 +00001306
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001307def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1308def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1309def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1310def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001311
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001312def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1313def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1314def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1315def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001316
Evan Cheng60ff8792010-10-11 22:03:18 +00001317def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1318def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001319
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001320// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001321class VST1D4<bits<4> op7_4, string Dt>
1322 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001323 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1324 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001325 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001326 let Rm = 0b1111;
1327 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001328 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001329}
Bob Wilson25eb5012010-03-20 20:54:36 +00001330class VST1D4WB<bits<4> op7_4, string Dt>
1331 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001333 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001334 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1335 "$Rn.addr = $wb", []> {
1336 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001337 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001338}
Bob Wilson25eb5012010-03-20 20:54:36 +00001339
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001340def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1341def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1342def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1343def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001344
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001345def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1346def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1347def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1348def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001349
Evan Cheng60ff8792010-10-11 22:03:18 +00001350def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1351def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001352
Bob Wilsonb36ec862009-08-06 18:47:44 +00001353// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001354class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1355 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001356 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1357 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1358 let Rm = 0b1111;
1359 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001360 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001361}
Bob Wilson95808322010-03-18 20:18:39 +00001362class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001363 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001364 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1365 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001366 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001367 let Rm = 0b1111;
1368 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001369 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001370}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001371
Owen Andersond2f37942010-11-02 21:16:58 +00001372def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1373def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1374def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001375
Owen Andersond2f37942010-11-02 21:16:58 +00001376def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1377def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1378def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001379
Evan Cheng60ff8792010-10-11 22:03:18 +00001380def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1381def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1382def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001383
Evan Cheng60ff8792010-10-11 22:03:18 +00001384def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1385def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1386def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001387
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001388// ...with address register writeback:
1389class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1390 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001391 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1392 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1393 "$Rn.addr = $wb", []> {
1394 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001395 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001396}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001397class VST2QWB<bits<4> op7_4, string Dt>
1398 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001399 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001400 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001401 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1402 "$Rn.addr = $wb", []> {
1403 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001404 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001405}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001406
Owen Andersond2f37942010-11-02 21:16:58 +00001407def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1408def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1409def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001410
Owen Andersond2f37942010-11-02 21:16:58 +00001411def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1412def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1413def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001414
Evan Cheng60ff8792010-10-11 22:03:18 +00001415def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1416def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1417def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001418
Evan Cheng60ff8792010-10-11 22:03:18 +00001419def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1420def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1421def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001422
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001423// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001424def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1425def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1426def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1427def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1428def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1429def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001430
Bob Wilsonb36ec862009-08-06 18:47:44 +00001431// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001432class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1433 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001434 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1435 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1436 let Rm = 0b1111;
1437 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001439}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001440
Owen Andersona1a45fd2010-11-02 21:47:03 +00001441def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1442def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1443def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1446def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1447def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001448
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001449// ...with address register writeback:
1450class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1451 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001453 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001454 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1455 "$Rn.addr = $wb", []> {
1456 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001457 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001458}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001459
Owen Andersona1a45fd2010-11-02 21:47:03 +00001460def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1461def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1462def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001463
Evan Cheng60ff8792010-10-11 22:03:18 +00001464def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1465def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1466def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001467
Bob Wilson7de68142011-02-07 17:43:15 +00001468// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001469def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1470def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1471def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1472def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1473def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1474def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001475
Evan Cheng60ff8792010-10-11 22:03:18 +00001476def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1477def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1478def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001479
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001480// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001481def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1482def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1483def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1484
Evan Cheng60ff8792010-10-11 22:03:18 +00001485def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1486def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1487def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001488
Bob Wilsonb36ec862009-08-06 18:47:44 +00001489// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001490class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1491 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1493 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001494 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001495 let Rm = 0b1111;
1496 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001497 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001498}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001499
Owen Andersona1a45fd2010-11-02 21:47:03 +00001500def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1501def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1502def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001503
Evan Cheng60ff8792010-10-11 22:03:18 +00001504def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1505def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1506def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001507
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001508// ...with address register writeback:
1509class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1510 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001511 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001512 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001513 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1514 "$Rn.addr = $wb", []> {
1515 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001516 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001517}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001518
Owen Andersona1a45fd2010-11-02 21:47:03 +00001519def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1520def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1521def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001522
Evan Cheng60ff8792010-10-11 22:03:18 +00001523def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1524def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1525def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001526
Bob Wilson7de68142011-02-07 17:43:15 +00001527// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001528def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1529def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1530def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1531def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1532def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1533def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001534
Evan Cheng60ff8792010-10-11 22:03:18 +00001535def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1536def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1537def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001538
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001539// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001540def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1541def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1542def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1543
Evan Cheng60ff8792010-10-11 22:03:18 +00001544def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1545def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1546def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001547
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001548} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1549
Bob Wilson8466fa12010-09-13 23:01:35 +00001550// Classes for VST*LN pseudo-instructions with multi-register operands.
1551// These are expanded to real instructions after register allocation.
1552class VSTQLNPseudo<InstrItinClass itin>
1553 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1554 itin, "">;
1555class VSTQLNWBPseudo<InstrItinClass itin>
1556 : PseudoNLdSt<(outs GPR:$wb),
1557 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1558 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1559class VSTQQLNPseudo<InstrItinClass itin>
1560 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1561 itin, "">;
1562class VSTQQLNWBPseudo<InstrItinClass itin>
1563 : PseudoNLdSt<(outs GPR:$wb),
1564 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1565 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1566class VSTQQQQLNPseudo<InstrItinClass itin>
1567 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1568 itin, "">;
1569class VSTQQQQLNWBPseudo<InstrItinClass itin>
1570 : PseudoNLdSt<(outs GPR:$wb),
1571 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1572 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1573
Bob Wilsonb07c1712009-10-07 21:53:04 +00001574// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001575class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1576 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001577 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001578 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001579 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1580 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001582 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001583}
Mon P Wang183c6272011-05-09 17:47:27 +00001584class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1585 PatFrag StoreOp, SDNode ExtractOp>
1586 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1587 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1588 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001589 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001590 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001591 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001592}
Bob Wilsond168cef2010-11-03 16:24:53 +00001593class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1594 : VSTQLNPseudo<IIC_VST1ln> {
1595 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1596 addrmode6:$addr)];
1597}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001598
Bob Wilsond168cef2010-11-03 16:24:53 +00001599def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1600 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001601 let Inst{7-5} = lane{2-0};
1602}
Bob Wilsond168cef2010-11-03 16:24:53 +00001603def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1604 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001605 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001607}
Mon P Wang183c6272011-05-09 17:47:27 +00001608
1609def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001610 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001611 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001612}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001613
Bob Wilsond168cef2010-11-03 16:24:53 +00001614def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1615def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1616def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001617
Bob Wilson746fa172010-12-10 22:13:32 +00001618def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1619 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1620def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1621 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1622
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001623// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001624class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1625 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001626 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001627 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001628 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001629 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001630 "$Rn.addr = $wb",
1631 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001632 addrmode6:$Rn, am6offset:$Rm))]> {
1633 let DecoderMethod = "DecodeVST1LN";
1634}
Bob Wilsonda525062011-02-25 06:42:42 +00001635class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1636 : VSTQLNWBPseudo<IIC_VST1lnu> {
1637 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1638 addrmode6:$addr, am6offset:$offset))];
1639}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001640
Bob Wilsonda525062011-02-25 06:42:42 +00001641def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1642 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001643 let Inst{7-5} = lane{2-0};
1644}
Bob Wilsonda525062011-02-25 06:42:42 +00001645def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1646 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001647 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001648 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001649}
Bob Wilsonda525062011-02-25 06:42:42 +00001650def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1651 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001652 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001653 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001654}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001655
Bob Wilsonda525062011-02-25 06:42:42 +00001656def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1657def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1658def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1659
1660let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001661
Bob Wilson8a3198b2009-09-01 18:51:56 +00001662// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001663class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001664 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001665 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1666 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001667 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001668 let Rm = 0b1111;
1669 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001670 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001671}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001672
Owen Andersonb20594f2010-11-02 22:18:18 +00001673def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1674 let Inst{7-5} = lane{2-0};
1675}
1676def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1677 let Inst{7-6} = lane{1-0};
1678}
1679def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1680 let Inst{7} = lane{0};
1681}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001682
Evan Cheng60ff8792010-10-11 22:03:18 +00001683def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1684def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1685def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001686
Bob Wilson41315282010-03-20 20:39:53 +00001687// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001688def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1689 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001690 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001691}
1692def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1693 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001694 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001695}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001696
Evan Cheng60ff8792010-10-11 22:03:18 +00001697def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1698def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001699
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001700// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001701class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001702 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001703 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001704 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001705 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001706 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001707 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001708 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001709}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001710
Owen Andersonb20594f2010-11-02 22:18:18 +00001711def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1712 let Inst{7-5} = lane{2-0};
1713}
1714def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1715 let Inst{7-6} = lane{1-0};
1716}
1717def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1718 let Inst{7} = lane{0};
1719}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001720
Evan Cheng60ff8792010-10-11 22:03:18 +00001721def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1722def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1723def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001724
Owen Andersonb20594f2010-11-02 22:18:18 +00001725def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1726 let Inst{7-6} = lane{1-0};
1727}
1728def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1729 let Inst{7} = lane{0};
1730}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001731
Evan Cheng60ff8792010-10-11 22:03:18 +00001732def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1733def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001734
Bob Wilson8a3198b2009-09-01 18:51:56 +00001735// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001736class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001737 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001738 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001739 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001740 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1741 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001742 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001743}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001744
Owen Andersonb20594f2010-11-02 22:18:18 +00001745def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1746 let Inst{7-5} = lane{2-0};
1747}
1748def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1749 let Inst{7-6} = lane{1-0};
1750}
1751def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1752 let Inst{7} = lane{0};
1753}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001754
Evan Cheng60ff8792010-10-11 22:03:18 +00001755def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1756def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1757def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001758
Bob Wilson41315282010-03-20 20:39:53 +00001759// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001760def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1761 let Inst{7-6} = lane{1-0};
1762}
1763def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1764 let Inst{7} = lane{0};
1765}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001766
Evan Cheng60ff8792010-10-11 22:03:18 +00001767def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1768def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001769
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001770// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001771class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001772 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001773 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001774 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001775 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001776 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001777 "$Rn.addr = $wb", []> {
1778 let DecoderMethod = "DecodeVST3LN";
1779}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001780
Owen Andersonb20594f2010-11-02 22:18:18 +00001781def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1782 let Inst{7-5} = lane{2-0};
1783}
1784def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1785 let Inst{7-6} = lane{1-0};
1786}
1787def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1788 let Inst{7} = lane{0};
1789}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001790
Evan Cheng60ff8792010-10-11 22:03:18 +00001791def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1792def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1793def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001794
Owen Andersonb20594f2010-11-02 22:18:18 +00001795def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1796 let Inst{7-6} = lane{1-0};
1797}
1798def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1799 let Inst{7} = lane{0};
1800}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001801
Evan Cheng60ff8792010-10-11 22:03:18 +00001802def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1803def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001804
Bob Wilson8a3198b2009-09-01 18:51:56 +00001805// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001806class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001807 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001808 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001809 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001810 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001811 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001812 let Rm = 0b1111;
1813 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001814 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001815}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001816
Owen Andersonb20594f2010-11-02 22:18:18 +00001817def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1818 let Inst{7-5} = lane{2-0};
1819}
1820def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1821 let Inst{7-6} = lane{1-0};
1822}
1823def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1824 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001825 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001826}
Bob Wilson56311392009-10-09 00:01:36 +00001827
Evan Cheng60ff8792010-10-11 22:03:18 +00001828def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1829def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1830def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001831
Bob Wilson41315282010-03-20 20:39:53 +00001832// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001833def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1834 let Inst{7-6} = lane{1-0};
1835}
1836def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1837 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001838 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001839}
Bob Wilson56311392009-10-09 00:01:36 +00001840
Evan Cheng60ff8792010-10-11 22:03:18 +00001841def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1842def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001843
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001844// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001845class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001846 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001847 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001848 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001849 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001850 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1851 "$Rn.addr = $wb", []> {
1852 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001853 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001854}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001855
Owen Andersonb20594f2010-11-02 22:18:18 +00001856def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1857 let Inst{7-5} = lane{2-0};
1858}
1859def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1860 let Inst{7-6} = lane{1-0};
1861}
1862def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1863 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001864 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001865}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001866
Evan Cheng60ff8792010-10-11 22:03:18 +00001867def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1868def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1869def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001870
Owen Andersonb20594f2010-11-02 22:18:18 +00001871def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1872 let Inst{7-6} = lane{1-0};
1873}
1874def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1875 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001876 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001877}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001878
Evan Cheng60ff8792010-10-11 22:03:18 +00001879def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1880def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001881
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001882} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001883
Bob Wilson205a5ca2009-07-08 18:11:30 +00001884
Bob Wilson5bafff32009-06-22 23:27:02 +00001885//===----------------------------------------------------------------------===//
1886// NEON pattern fragments
1887//===----------------------------------------------------------------------===//
1888
1889// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001890def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001891 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1892 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001893}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001894def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001895 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1896 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001897}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001898def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001899 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1900 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001901}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001902def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001903 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1904 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001905}]>;
1906
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001907// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001908def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001909 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1910 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001911}]>;
1912
Bob Wilson5bafff32009-06-22 23:27:02 +00001913// Translate lane numbers from Q registers to D subregs.
1914def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001916}]>;
1917def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001919}]>;
1920def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001922}]>;
1923
1924//===----------------------------------------------------------------------===//
1925// Instruction Classes
1926//===----------------------------------------------------------------------===//
1927
Bob Wilson4711d5c2010-12-13 23:02:37 +00001928// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001929class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001930 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1931 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001932 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1933 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1934 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001935class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001936 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1937 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001938 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1939 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1940 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001941
Bob Wilson69bfbd62010-02-17 22:42:54 +00001942// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001943class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001944 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001945 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001946 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001947 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1948 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1949 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001950class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001951 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001953 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001954 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1955 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1956 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001957
Bob Wilson973a0742010-08-30 20:02:30 +00001958// Narrow 2-register operations.
1959class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1960 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1961 InstrItinClass itin, string OpcodeStr, string Dt,
1962 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001963 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1964 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1965 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001966
Bob Wilson5bafff32009-06-22 23:27:02 +00001967// Narrow 2-register intrinsics.
1968class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1969 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001971 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001972 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1973 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1974 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001975
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001976// Long 2-register operations (currently only used for VMOVL).
1977class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1978 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1979 InstrItinClass itin, string OpcodeStr, string Dt,
1980 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001981 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1982 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1983 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001984
Bob Wilson04063562010-12-15 22:14:12 +00001985// Long 2-register intrinsics.
1986class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1987 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1988 InstrItinClass itin, string OpcodeStr, string Dt,
1989 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1990 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1991 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1992 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1993
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001994// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001995class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001996 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001997 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001998 OpcodeStr, Dt, "$Vd, $Vm",
1999 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002000class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002002 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2003 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2004 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002005
Bob Wilson4711d5c2010-12-13 23:02:37 +00002006// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002007class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002008 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002009 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002010 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002011 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2012 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2013 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002014 let isCommutable = Commutable;
2015}
2016// Same as N3VD but no data type.
2017class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2018 InstrItinClass itin, string OpcodeStr,
2019 ValueType ResTy, ValueType OpTy,
2020 SDNode OpNode, bit Commutable>
2021 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002022 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2023 OpcodeStr, "$Vd, $Vn, $Vm", "",
2024 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 let isCommutable = Commutable;
2026}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002027
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002028class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 InstrItinClass itin, string OpcodeStr, string Dt,
2030 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002031 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002032 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2033 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002034 [(set (Ty DPR:$Vd),
2035 (Ty (ShOp (Ty DPR:$Vn),
2036 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002037 let isCommutable = 0;
2038}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002039class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002041 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002042 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2043 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002044 [(set (Ty DPR:$Vd),
2045 (Ty (ShOp (Ty DPR:$Vn),
2046 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002047 let isCommutable = 0;
2048}
2049
Bob Wilson5bafff32009-06-22 23:27:02 +00002050class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002052 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002054 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2055 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2056 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002057 let isCommutable = Commutable;
2058}
2059class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2060 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002061 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002062 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002063 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2064 OpcodeStr, "$Vd, $Vn, $Vm", "",
2065 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 let isCommutable = Commutable;
2067}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002068class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002070 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002071 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002072 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2073 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002074 [(set (ResTy QPR:$Vd),
2075 (ResTy (ShOp (ResTy QPR:$Vn),
2076 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002077 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078 let isCommutable = 0;
2079}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002080class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002082 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002083 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2084 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002085 [(set (ResTy QPR:$Vd),
2086 (ResTy (ShOp (ResTy QPR:$Vn),
2087 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002088 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002089 let isCommutable = 0;
2090}
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092// Basic 3-register intrinsics, both double- and quad-register.
2093class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002094 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002095 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002096 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002097 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2098 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2099 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002100 let isCommutable = Commutable;
2101}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002102class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002103 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002104 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002105 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2106 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002107 [(set (Ty DPR:$Vd),
2108 (Ty (IntOp (Ty DPR:$Vn),
2109 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002110 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002111 let isCommutable = 0;
2112}
David Goodwin658ea602009-09-25 18:38:29 +00002113class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002114 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002115 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002116 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2117 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002118 [(set (Ty DPR:$Vd),
2119 (Ty (IntOp (Ty DPR:$Vn),
2120 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002121 let isCommutable = 0;
2122}
Owen Anderson3557d002010-10-26 20:56:57 +00002123class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2124 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002125 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002126 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2127 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2128 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2129 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002130 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002131}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002132
Bob Wilson5bafff32009-06-22 23:27:02 +00002133class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002134 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002135 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002136 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002137 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2138 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2139 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 let isCommutable = Commutable;
2141}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002142class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 string OpcodeStr, string Dt,
2144 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002145 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002146 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2147 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 [(set (ResTy QPR:$Vd),
2149 (ResTy (IntOp (ResTy QPR:$Vn),
2150 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002151 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 let isCommutable = 0;
2153}
David Goodwin658ea602009-09-25 18:38:29 +00002154class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002155 string OpcodeStr, string Dt,
2156 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002157 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002158 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2159 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 [(set (ResTy QPR:$Vd),
2161 (ResTy (IntOp (ResTy QPR:$Vn),
2162 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002163 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002164 let isCommutable = 0;
2165}
Owen Anderson3557d002010-10-26 20:56:57 +00002166class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2167 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002168 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002169 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2170 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2171 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2172 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002173 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002174}
Bob Wilson5bafff32009-06-22 23:27:02 +00002175
Bob Wilson4711d5c2010-12-13 23:02:37 +00002176// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002177class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002179 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002180 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002181 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2182 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2183 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2184 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2185
David Goodwin658ea602009-09-25 18:38:29 +00002186class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002188 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002189 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002190 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002191 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002192 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002193 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002194 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002195 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 (Ty (MulOp DPR:$Vn,
2197 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002198 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002199class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 string OpcodeStr, string Dt,
2201 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002202 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002203 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002204 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002205 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002206 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002207 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002208 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002209 (Ty (MulOp DPR:$Vn,
2210 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002212
Bob Wilson5bafff32009-06-22 23:27:02 +00002213class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002214 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002215 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002217 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2218 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2219 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2220 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002221class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002222 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002223 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002224 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002225 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002226 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002227 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002228 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002229 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002230 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 (ResTy (MulOp QPR:$Vn,
2232 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002233 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002234class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 string OpcodeStr, string Dt,
2236 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002237 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002238 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002239 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002240 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002241 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002242 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002243 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002244 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002245 (ResTy (MulOp QPR:$Vn,
2246 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002247 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002249// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2250class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2251 InstrItinClass itin, string OpcodeStr, string Dt,
2252 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2253 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002254 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2255 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2256 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2257 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002258class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2259 InstrItinClass itin, string OpcodeStr, string Dt,
2260 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2261 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002262 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2263 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2264 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2265 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002266
Bob Wilson5bafff32009-06-22 23:27:02 +00002267// Neon 3-argument intrinsics, both double- and quad-register.
2268// The destination register is also used as the first source operand register.
2269class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002271 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002272 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002273 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2274 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2275 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2276 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002279 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002281 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2282 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2283 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2284 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002286// Long Multiply-Add/Sub operations.
2287class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2288 InstrItinClass itin, string OpcodeStr, string Dt,
2289 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2290 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002291 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2292 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2293 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2294 (TyQ (MulOp (TyD DPR:$Vn),
2295 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002296class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2297 InstrItinClass itin, string OpcodeStr, string Dt,
2298 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002299 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002300 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002301 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002302 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002303 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002304 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002305 (TyQ (MulOp (TyD DPR:$Vn),
2306 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002307 imm:$lane))))))]>;
2308class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2309 InstrItinClass itin, string OpcodeStr, string Dt,
2310 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002311 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002312 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002313 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002314 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002315 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002316 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002317 (TyQ (MulOp (TyD DPR:$Vn),
2318 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002319 imm:$lane))))))]>;
2320
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002321// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2322class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2323 InstrItinClass itin, string OpcodeStr, string Dt,
2324 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2325 SDNode OpNode>
2326 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002327 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2328 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2329 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2330 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2331 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002332
Bob Wilson5bafff32009-06-22 23:27:02 +00002333// Neon Long 3-argument intrinsic. The destination register is
2334// a quad-register and is also used as the first source operand register.
2335class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002337 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002338 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002339 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2340 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2341 [(set QPR:$Vd,
2342 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002343class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 string OpcodeStr, string Dt,
2345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002346 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002347 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002348 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002349 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002350 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002351 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002352 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 (OpTy DPR:$Vn),
2354 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002355 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002356class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2357 InstrItinClass itin, string OpcodeStr, string Dt,
2358 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002359 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002360 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002361 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002362 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002363 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002364 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002365 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002366 (OpTy DPR:$Vn),
2367 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002368 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002369
Bob Wilson5bafff32009-06-22 23:27:02 +00002370// Narrowing 3-register intrinsics.
2371class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 Intrinsic IntOp, bit Commutable>
2374 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2376 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2377 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002378 let isCommutable = Commutable;
2379}
2380
Bob Wilson04d6c282010-08-29 05:57:34 +00002381// Long 3-register operations.
2382class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2383 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002384 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2385 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2387 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2388 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002389 let isCommutable = Commutable;
2390}
2391class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2392 InstrItinClass itin, string OpcodeStr, string Dt,
2393 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002394 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002395 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2396 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 [(set QPR:$Vd,
2398 (TyQ (OpNode (TyD DPR:$Vn),
2399 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002400class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2401 InstrItinClass itin, string OpcodeStr, string Dt,
2402 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002403 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002404 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2405 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 [(set QPR:$Vd,
2407 (TyQ (OpNode (TyD DPR:$Vn),
2408 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002409
2410// Long 3-register operations with explicitly extended operands.
2411class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2412 InstrItinClass itin, string OpcodeStr, string Dt,
2413 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2414 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002415 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2417 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2418 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2419 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002420 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002421}
2422
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002423// Long 3-register intrinsics with explicit extend (VABDL).
2424class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2425 InstrItinClass itin, string OpcodeStr, string Dt,
2426 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2427 bit Commutable>
2428 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2430 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2431 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2432 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002433 let isCommutable = Commutable;
2434}
2435
Bob Wilson5bafff32009-06-22 23:27:02 +00002436// Long 3-register intrinsics.
2437class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 InstrItinClass itin, string OpcodeStr, string Dt,
2439 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002440 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2442 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2443 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 let isCommutable = Commutable;
2445}
David Goodwin658ea602009-09-25 18:38:29 +00002446class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002447 string OpcodeStr, string Dt,
2448 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002449 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002450 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2451 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 [(set (ResTy QPR:$Vd),
2453 (ResTy (IntOp (OpTy DPR:$Vn),
2454 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002455 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002456class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2457 InstrItinClass itin, string OpcodeStr, string Dt,
2458 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002459 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002460 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2461 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002462 [(set (ResTy QPR:$Vd),
2463 (ResTy (IntOp (OpTy DPR:$Vn),
2464 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002465 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002466
Bob Wilson04d6c282010-08-29 05:57:34 +00002467// Wide 3-register operations.
2468class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2469 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2470 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002472 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2473 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2474 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2475 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 let isCommutable = Commutable;
2477}
2478
2479// Pairwise long 2-register intrinsics, both double- and quad-register.
2480class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 bits<2> op17_16, bits<5> op11_7, bit op4,
2482 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002484 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2485 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2486 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002487class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 bits<2> op17_16, bits<5> op11_7, bit op4,
2489 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002490 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002491 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2492 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2493 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002494
2495// Pairwise long 2-register accumulate intrinsics,
2496// both double- and quad-register.
2497// The destination register is also used as the first source operand register.
2498class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002499 bits<2> op17_16, bits<5> op11_7, bit op4,
2500 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2502 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002503 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2504 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2505 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002507 bits<2> op17_16, bits<5> op11_7, bit op4,
2508 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002509 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2510 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002511 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2512 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2513 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002514
2515// Shift by immediate,
2516// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002517class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002518 Format f, InstrItinClass itin, Operand ImmTy,
2519 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002520 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002521 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002522 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2523 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002524class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002525 Format f, InstrItinClass itin, Operand ImmTy,
2526 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002527 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002528 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002529 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2530 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002531
Johnny Chen6c8648b2010-03-17 23:26:50 +00002532// Long shift by immediate.
2533class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2534 string OpcodeStr, string Dt,
2535 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2536 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2538 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2539 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002540 (i32 imm:$SIMM))))]>;
2541
Bob Wilson5bafff32009-06-22 23:27:02 +00002542// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002543class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002545 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002546 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002547 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002548 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2549 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 (i32 imm:$SIMM))))]>;
2551
2552// Shift right by immediate and accumulate,
2553// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002554class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002555 Operand ImmTy, string OpcodeStr, string Dt,
2556 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002557 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002558 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002559 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2560 [(set DPR:$Vd, (Ty (add DPR:$src1,
2561 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002562class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002563 Operand ImmTy, string OpcodeStr, string Dt,
2564 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002565 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002566 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002567 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2568 [(set QPR:$Vd, (Ty (add QPR:$src1,
2569 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002570
2571// Shift by immediate and insert,
2572// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002573class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002574 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2575 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002576 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002577 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002578 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2579 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002580class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002581 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2582 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002583 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002584 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002585 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2586 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588// Convert, with fractional bits immediate,
2589// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002590class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002593 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002594 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2595 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2596 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002597class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002598 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002600 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002601 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2602 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2603 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604
2605//===----------------------------------------------------------------------===//
2606// Multiclasses
2607//===----------------------------------------------------------------------===//
2608
Bob Wilson916ac5b2009-10-03 04:44:16 +00002609// Abbreviations used in multiclass suffixes:
2610// Q = quarter int (8 bit) elements
2611// H = half int (16 bit) elements
2612// S = single int (32 bit) elements
2613// D = double int (64 bit) elements
2614
Bob Wilson094dd802010-12-18 00:42:58 +00002615// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002616
Bob Wilson094dd802010-12-18 00:42:58 +00002617// Neon 2-register comparisons.
2618// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002619multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2620 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002621 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002622 // 64-bit vector types.
2623 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002624 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002625 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002626 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002627 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002628 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002629 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002630 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002631 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002632 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002633 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002634 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002635 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002637 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002638 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002639 let Inst{10} = 1; // overwrite F = 1
2640 }
2641
2642 // 128-bit vector types.
2643 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002645 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002646 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002647 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002648 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002649 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002650 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002651 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002652 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002653 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002654 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002655 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002657 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002658 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002659 let Inst{10} = 1; // overwrite F = 1
2660 }
2661}
2662
Bob Wilson094dd802010-12-18 00:42:58 +00002663
2664// Neon 2-register vector intrinsics,
2665// element sizes of 8, 16 and 32 bits:
2666multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2667 bits<5> op11_7, bit op4,
2668 InstrItinClass itinD, InstrItinClass itinQ,
2669 string OpcodeStr, string Dt, Intrinsic IntOp> {
2670 // 64-bit vector types.
2671 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2672 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2673 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2674 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2675 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2676 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2677
2678 // 128-bit vector types.
2679 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2680 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2681 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2682 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2683 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2684 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2685}
2686
2687
2688// Neon Narrowing 2-register vector operations,
2689// source operand element sizes of 16, 32 and 64 bits:
2690multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2691 bits<5> op11_7, bit op6, bit op4,
2692 InstrItinClass itin, string OpcodeStr, string Dt,
2693 SDNode OpNode> {
2694 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2695 itin, OpcodeStr, !strconcat(Dt, "16"),
2696 v8i8, v8i16, OpNode>;
2697 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2698 itin, OpcodeStr, !strconcat(Dt, "32"),
2699 v4i16, v4i32, OpNode>;
2700 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2701 itin, OpcodeStr, !strconcat(Dt, "64"),
2702 v2i32, v2i64, OpNode>;
2703}
2704
2705// Neon Narrowing 2-register vector intrinsics,
2706// source operand element sizes of 16, 32 and 64 bits:
2707multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2708 bits<5> op11_7, bit op6, bit op4,
2709 InstrItinClass itin, string OpcodeStr, string Dt,
2710 Intrinsic IntOp> {
2711 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2712 itin, OpcodeStr, !strconcat(Dt, "16"),
2713 v8i8, v8i16, IntOp>;
2714 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2715 itin, OpcodeStr, !strconcat(Dt, "32"),
2716 v4i16, v4i32, IntOp>;
2717 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2718 itin, OpcodeStr, !strconcat(Dt, "64"),
2719 v2i32, v2i64, IntOp>;
2720}
2721
2722
2723// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2724// source operand element sizes of 16, 32 and 64 bits:
2725multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2726 string OpcodeStr, string Dt, SDNode OpNode> {
2727 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2728 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2729 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2730 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2731 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2732 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2733}
2734
2735
Bob Wilson5bafff32009-06-22 23:27:02 +00002736// Neon 3-register vector operations.
2737
2738// First with only element sizes of 8, 16 and 32 bits:
2739multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002740 InstrItinClass itinD16, InstrItinClass itinD32,
2741 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 string OpcodeStr, string Dt,
2743 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002745 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, !strconcat(Dt, "8"),
2747 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002748 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002749 OpcodeStr, !strconcat(Dt, "16"),
2750 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002751 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002752 OpcodeStr, !strconcat(Dt, "32"),
2753 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754
2755 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002756 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002757 OpcodeStr, !strconcat(Dt, "8"),
2758 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002759 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002760 OpcodeStr, !strconcat(Dt, "16"),
2761 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002762 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002763 OpcodeStr, !strconcat(Dt, "32"),
2764 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765}
2766
Evan Chengf81bf152009-11-23 21:57:23 +00002767multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2768 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2769 v4i16, ShOp>;
2770 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002771 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002772 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002773 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002774 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002775 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002776}
2777
Bob Wilson5bafff32009-06-22 23:27:02 +00002778// ....then also with element size 64 bits:
2779multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002780 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 string OpcodeStr, string Dt,
2782 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002783 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002785 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 OpcodeStr, !strconcat(Dt, "64"),
2787 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002788 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, !strconcat(Dt, "64"),
2790 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791}
2792
2793
Bob Wilson5bafff32009-06-22 23:27:02 +00002794// Neon 3-register vector intrinsics.
2795
2796// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002797multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002798 InstrItinClass itinD16, InstrItinClass itinD32,
2799 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002800 string OpcodeStr, string Dt,
2801 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002802 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002803 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002804 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002805 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002806 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 v2i32, v2i32, IntOp, Commutable>;
2809
2810 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002811 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002814 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002815 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002816 v4i32, v4i32, IntOp, Commutable>;
2817}
Owen Anderson3557d002010-10-26 20:56:57 +00002818multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2819 InstrItinClass itinD16, InstrItinClass itinD32,
2820 InstrItinClass itinQ16, InstrItinClass itinQ32,
2821 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002822 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002823 // 64-bit vector types.
2824 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2825 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002826 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002827 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2828 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002829 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002830
2831 // 128-bit vector types.
2832 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2833 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002834 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002835 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2836 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002837 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002838}
Bob Wilson5bafff32009-06-22 23:27:02 +00002839
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002840multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002841 InstrItinClass itinD16, InstrItinClass itinD32,
2842 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002844 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002846 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002847 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002848 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002849 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002850 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002852}
2853
Bob Wilson5bafff32009-06-22 23:27:02 +00002854// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002855multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002856 InstrItinClass itinD16, InstrItinClass itinD32,
2857 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 string OpcodeStr, string Dt,
2859 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002860 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002861 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002862 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002863 OpcodeStr, !strconcat(Dt, "8"),
2864 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002865 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 OpcodeStr, !strconcat(Dt, "8"),
2867 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002868}
Owen Anderson3557d002010-10-26 20:56:57 +00002869multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2870 InstrItinClass itinD16, InstrItinClass itinD32,
2871 InstrItinClass itinQ16, InstrItinClass itinQ32,
2872 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002873 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002874 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002875 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002876 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2877 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002878 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002879 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2880 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002881 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002882}
2883
Bob Wilson5bafff32009-06-22 23:27:02 +00002884
2885// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002886multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002887 InstrItinClass itinD16, InstrItinClass itinD32,
2888 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 string OpcodeStr, string Dt,
2890 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002891 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002893 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002894 OpcodeStr, !strconcat(Dt, "64"),
2895 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002896 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002897 OpcodeStr, !strconcat(Dt, "64"),
2898 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002899}
Owen Anderson3557d002010-10-26 20:56:57 +00002900multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2901 InstrItinClass itinD16, InstrItinClass itinD32,
2902 InstrItinClass itinQ16, InstrItinClass itinQ32,
2903 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002904 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002905 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002906 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002907 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2908 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002909 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002910 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2911 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002912 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002913}
Bob Wilson5bafff32009-06-22 23:27:02 +00002914
Bob Wilson5bafff32009-06-22 23:27:02 +00002915// Neon Narrowing 3-register vector intrinsics,
2916// source operand element sizes of 16, 32 and 64 bits:
2917multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 string OpcodeStr, string Dt,
2919 Intrinsic IntOp, bit Commutable = 0> {
2920 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2921 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002923 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2924 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002926 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2927 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 v2i32, v2i64, IntOp, Commutable>;
2929}
2930
2931
Bob Wilson04d6c282010-08-29 05:57:34 +00002932// Neon Long 3-register vector operations.
2933
2934multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2935 InstrItinClass itin16, InstrItinClass itin32,
2936 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002937 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002938 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2939 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002940 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002941 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002942 OpcodeStr, !strconcat(Dt, "16"),
2943 v4i32, v4i16, OpNode, Commutable>;
2944 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2945 OpcodeStr, !strconcat(Dt, "32"),
2946 v2i64, v2i32, OpNode, Commutable>;
2947}
2948
2949multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2950 InstrItinClass itin, string OpcodeStr, string Dt,
2951 SDNode OpNode> {
2952 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2953 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2954 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2955 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2956}
2957
2958multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2959 InstrItinClass itin16, InstrItinClass itin32,
2960 string OpcodeStr, string Dt,
2961 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2962 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2963 OpcodeStr, !strconcat(Dt, "8"),
2964 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002965 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002966 OpcodeStr, !strconcat(Dt, "16"),
2967 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2968 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2969 OpcodeStr, !strconcat(Dt, "32"),
2970 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002971}
2972
Bob Wilson5bafff32009-06-22 23:27:02 +00002973// Neon Long 3-register vector intrinsics.
2974
2975// First with only element sizes of 16 and 32 bits:
2976multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002977 InstrItinClass itin16, InstrItinClass itin32,
2978 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002979 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002980 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "16"),
2982 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002983 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, !strconcat(Dt, "32"),
2985 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986}
2987
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002988multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 InstrItinClass itin, string OpcodeStr, string Dt,
2990 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002991 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002993 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002995}
2996
Bob Wilson5bafff32009-06-22 23:27:02 +00002997// ....then also with element size of 8 bits:
2998multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002999 InstrItinClass itin16, InstrItinClass itin32,
3000 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003001 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003002 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003004 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003005 OpcodeStr, !strconcat(Dt, "8"),
3006 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007}
3008
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003009// ....with explicit extend (VABDL).
3010multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3011 InstrItinClass itin, string OpcodeStr, string Dt,
3012 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3013 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3014 OpcodeStr, !strconcat(Dt, "8"),
3015 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003016 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003017 OpcodeStr, !strconcat(Dt, "16"),
3018 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3019 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3020 OpcodeStr, !strconcat(Dt, "32"),
3021 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3022}
3023
Bob Wilson5bafff32009-06-22 23:27:02 +00003024
3025// Neon Wide 3-register vector intrinsics,
3026// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003027multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3028 string OpcodeStr, string Dt,
3029 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3030 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3031 OpcodeStr, !strconcat(Dt, "8"),
3032 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3033 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3034 OpcodeStr, !strconcat(Dt, "16"),
3035 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3036 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3037 OpcodeStr, !strconcat(Dt, "32"),
3038 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039}
3040
3041
3042// Neon Multiply-Op vector operations,
3043// element sizes of 8, 16 and 32 bits:
3044multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003045 InstrItinClass itinD16, InstrItinClass itinD32,
3046 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003049 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003051 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003053 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
3056 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003057 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003059 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003061 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003063}
3064
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003065multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003066 InstrItinClass itinD16, InstrItinClass itinD32,
3067 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003069 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003071 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003072 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003073 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003074 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3075 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003076 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003077 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3078 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003079}
Bob Wilson5bafff32009-06-22 23:27:02 +00003080
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003081// Neon Intrinsic-Op vector operations,
3082// element sizes of 8, 16 and 32 bits:
3083multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3084 InstrItinClass itinD, InstrItinClass itinQ,
3085 string OpcodeStr, string Dt, Intrinsic IntOp,
3086 SDNode OpNode> {
3087 // 64-bit vector types.
3088 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3089 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3090 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3091 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3092 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3093 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3094
3095 // 128-bit vector types.
3096 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3097 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3098 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3099 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3100 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3101 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3102}
3103
Bob Wilson5bafff32009-06-22 23:27:02 +00003104// Neon 3-argument intrinsics,
3105// element sizes of 8, 16 and 32 bits:
3106multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003107 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003110 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003111 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003112 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003113 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003114 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003115 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003116
3117 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003118 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003119 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003120 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003121 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003122 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003123 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003124}
3125
3126
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003127// Neon Long Multiply-Op vector operations,
3128// element sizes of 8, 16 and 32 bits:
3129multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3130 InstrItinClass itin16, InstrItinClass itin32,
3131 string OpcodeStr, string Dt, SDNode MulOp,
3132 SDNode OpNode> {
3133 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3134 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3135 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3136 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3137 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3138 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3139}
3140
3141multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3142 string Dt, SDNode MulOp, SDNode OpNode> {
3143 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3144 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3145 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3146 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3147}
3148
3149
Bob Wilson5bafff32009-06-22 23:27:02 +00003150// Neon Long 3-argument intrinsics.
3151
3152// First with only element sizes of 16 and 32 bits:
3153multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003154 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003156 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003158 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160}
3161
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003162multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003164 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003166 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003167 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003168}
3169
Bob Wilson5bafff32009-06-22 23:27:02 +00003170// ....then also with element size of 8 bits:
3171multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003172 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003174 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3175 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003176 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177}
3178
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003179// ....with explicit extend (VABAL).
3180multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3181 InstrItinClass itin, string OpcodeStr, string Dt,
3182 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3183 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3184 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3185 IntOp, ExtOp, OpNode>;
3186 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3187 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3188 IntOp, ExtOp, OpNode>;
3189 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3190 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3191 IntOp, ExtOp, OpNode>;
3192}
3193
Bob Wilson5bafff32009-06-22 23:27:02 +00003194
Bob Wilson5bafff32009-06-22 23:27:02 +00003195// Neon Pairwise long 2-register intrinsics,
3196// element sizes of 8, 16 and 32 bits:
3197multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3198 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003200 // 64-bit vector types.
3201 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003207
3208 // 128-bit vector types.
3209 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003211 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003215}
3216
3217
3218// Neon Pairwise long 2-register accumulate intrinsics,
3219// element sizes of 8, 16 and 32 bits:
3220multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3221 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 // 64-bit vector types.
3224 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003226 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003228 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003230
3231 // 128-bit vector types.
3232 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003234 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003238}
3239
3240
3241// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003242// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003243// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003244multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3245 InstrItinClass itin, string OpcodeStr, string Dt,
3246 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003247 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003248 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003250 let Inst{21-19} = 0b001; // imm6 = 001xxx
3251 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003252 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003254 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3255 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003256 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003258 let Inst{21} = 0b1; // imm6 = 1xxxxx
3259 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003260 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003262 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003263
3264 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003265 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003267 let Inst{21-19} = 0b001; // imm6 = 001xxx
3268 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003269 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003271 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3272 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003273 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003274 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003275 let Inst{21} = 0b1; // imm6 = 1xxxxx
3276 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003277 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3278 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3279 // imm6 = xxxxxx
3280}
3281multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3282 InstrItinClass itin, string OpcodeStr, string Dt,
3283 SDNode OpNode> {
3284 // 64-bit vector types.
3285 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3286 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3287 let Inst{21-19} = 0b001; // imm6 = 001xxx
3288 }
3289 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3290 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3291 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3292 }
3293 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3294 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3295 let Inst{21} = 0b1; // imm6 = 1xxxxx
3296 }
3297 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3298 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3299 // imm6 = xxxxxx
3300
3301 // 128-bit vector types.
3302 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3303 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3304 let Inst{21-19} = 0b001; // imm6 = 001xxx
3305 }
3306 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3307 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3308 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3309 }
3310 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3311 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3312 let Inst{21} = 0b1; // imm6 = 1xxxxx
3313 }
3314 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003316 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003317}
3318
Bob Wilson5bafff32009-06-22 23:27:02 +00003319// Neon Shift-Accumulate vector operations,
3320// element sizes of 8, 16, 32 and 64 bits:
3321multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003323 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003324 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003326 let Inst{21-19} = 0b001; // imm6 = 001xxx
3327 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003328 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003330 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3331 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003332 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003334 let Inst{21} = 0b1; // imm6 = 1xxxxx
3335 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003336 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003337 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003338 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003339
3340 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003341 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003343 let Inst{21-19} = 0b001; // imm6 = 001xxx
3344 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003345 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003347 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3348 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003349 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003350 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003351 let Inst{21} = 0b1; // imm6 = 1xxxxx
3352 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003353 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003354 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003355 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003356}
3357
Bob Wilson5bafff32009-06-22 23:27:02 +00003358// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003359// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003360// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003361multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3362 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003363 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003364 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3365 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003366 let Inst{21-19} = 0b001; // imm6 = 001xxx
3367 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003368 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3369 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003370 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3371 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003372 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3373 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003374 let Inst{21} = 0b1; // imm6 = 1xxxxx
3375 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003376 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3377 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003378 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003379
3380 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003381 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3382 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003383 let Inst{21-19} = 0b001; // imm6 = 001xxx
3384 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003385 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3386 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003387 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3388 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003389 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3390 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003391 let Inst{21} = 0b1; // imm6 = 1xxxxx
3392 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003393 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3394 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3395 // imm6 = xxxxxx
3396}
3397multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3398 string OpcodeStr> {
3399 // 64-bit vector types.
3400 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3401 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3402 let Inst{21-19} = 0b001; // imm6 = 001xxx
3403 }
3404 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3405 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3406 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3407 }
3408 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3409 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3410 let Inst{21} = 0b1; // imm6 = 1xxxxx
3411 }
3412 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3413 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3414 // imm6 = xxxxxx
3415
3416 // 128-bit vector types.
3417 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3418 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3419 let Inst{21-19} = 0b001; // imm6 = 001xxx
3420 }
3421 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3422 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3423 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3424 }
3425 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3426 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3427 let Inst{21} = 0b1; // imm6 = 1xxxxx
3428 }
3429 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3430 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003431 // imm6 = xxxxxx
3432}
3433
3434// Neon Shift Long operations,
3435// element sizes of 8, 16, 32 bits:
3436multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003438 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003439 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003440 let Inst{21-19} = 0b001; // imm6 = 001xxx
3441 }
3442 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003444 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3445 }
3446 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003447 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003448 let Inst{21} = 0b1; // imm6 = 1xxxxx
3449 }
3450}
3451
3452// Neon Shift Narrow operations,
3453// element sizes of 16, 32, 64 bits:
3454multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003455 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003456 SDNode OpNode> {
3457 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003458 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003459 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003460 let Inst{21-19} = 0b001; // imm6 = 001xxx
3461 }
3462 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003463 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003464 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003465 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3466 }
3467 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003468 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003469 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003470 let Inst{21} = 0b1; // imm6 = 1xxxxx
3471 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003472}
3473
3474//===----------------------------------------------------------------------===//
3475// Instruction Definitions.
3476//===----------------------------------------------------------------------===//
3477
3478// Vector Add Operations.
3479
3480// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003481defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003482 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003483def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003484 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003485def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003486 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003487// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003488defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3489 "vaddl", "s", add, sext, 1>;
3490defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3491 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003492// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003493defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3494defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003495// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003496defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3497 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3498 "vhadd", "s", int_arm_neon_vhadds, 1>;
3499defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3500 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3501 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003502// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003503defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3504 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3505 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3506defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3507 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3508 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003510defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3511 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3512 "vqadd", "s", int_arm_neon_vqadds, 1>;
3513defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3514 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3515 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003516// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003517defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3518 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003519// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003520defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3521 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003522
3523// Vector Multiply Operations.
3524
3525// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003526defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003527 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003528def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3529 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3530def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3531 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003532def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003533 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003534def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003535 v4f32, v4f32, fmul, 1>;
3536defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3537def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3538def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3539 v2f32, fmul>;
3540
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003541def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3542 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3543 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3544 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003545 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546 (SubReg_i16_lane imm:$lane)))>;
3547def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3548 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3549 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3550 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003551 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003552 (SubReg_i32_lane imm:$lane)))>;
3553def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3554 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3555 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3556 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003557 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003558 (SubReg_i32_lane imm:$lane)))>;
3559
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003561defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003562 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003564defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3565 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003568 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3569 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003570 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3571 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003572 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003573 (SubReg_i16_lane imm:$lane)))>;
3574def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003575 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3576 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3578 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003579 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003580 (SubReg_i32_lane imm:$lane)))>;
3581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003583defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3584 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003585 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003586defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3587 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003588 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003590 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3591 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003592 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3593 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003594 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003595 (SubReg_i16_lane imm:$lane)))>;
3596def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003597 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3598 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3600 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003601 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003602 (SubReg_i32_lane imm:$lane)))>;
3603
Bob Wilson5bafff32009-06-22 23:27:02 +00003604// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003605defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3606 "vmull", "s", NEONvmulls, 1>;
3607defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3608 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003609def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003610 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003611defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3612defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003613
Bob Wilson5bafff32009-06-22 23:27:02 +00003614// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003615defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3616 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3617defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3618 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003619
3620// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3621
3622// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003623defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003624 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3625def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003626 v2f32, fmul_su, fadd_mlx>,
3627 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003628def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003629 v4f32, fmul_su, fadd_mlx>,
3630 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003631defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003632 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3633def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003634 v2f32, fmul_su, fadd_mlx>,
3635 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003636def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003637 v4f32, v2f32, fmul_su, fadd_mlx>,
3638 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003639
3640def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003641 (mul (v8i16 QPR:$src2),
3642 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3643 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003644 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003645 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003646 (SubReg_i16_lane imm:$lane)))>;
3647
3648def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003649 (mul (v4i32 QPR:$src2),
3650 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3651 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003652 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003653 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654 (SubReg_i32_lane imm:$lane)))>;
3655
Evan Cheng48575f62010-12-05 22:04:16 +00003656def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3657 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003658 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003659 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3660 (v4f32 QPR:$src2),
3661 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003662 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003663 (SubReg_i32_lane imm:$lane)))>,
3664 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003665
Bob Wilson5bafff32009-06-22 23:27:02 +00003666// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003667defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3668 "vmlal", "s", NEONvmulls, add>;
3669defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3670 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003671
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003672defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3673defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003674
Bob Wilson5bafff32009-06-22 23:27:02 +00003675// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003676defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003677 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003678defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003679
Bob Wilson5bafff32009-06-22 23:27:02 +00003680// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003681defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003682 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3683def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003684 v2f32, fmul_su, fsub_mlx>,
3685 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003686def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003687 v4f32, fmul_su, fsub_mlx>,
3688 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003689defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003690 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3691def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003692 v2f32, fmul_su, fsub_mlx>,
3693 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003694def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003695 v4f32, v2f32, fmul_su, fsub_mlx>,
3696 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003697
3698def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003699 (mul (v8i16 QPR:$src2),
3700 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3701 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003702 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003703 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704 (SubReg_i16_lane imm:$lane)))>;
3705
3706def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003707 (mul (v4i32 QPR:$src2),
3708 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3709 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003711 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003712 (SubReg_i32_lane imm:$lane)))>;
3713
Evan Cheng48575f62010-12-05 22:04:16 +00003714def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3715 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003716 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3717 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003718 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003719 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003720 (SubReg_i32_lane imm:$lane)))>,
3721 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003722
Bob Wilson5bafff32009-06-22 23:27:02 +00003723// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003724defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3725 "vmlsl", "s", NEONvmulls, sub>;
3726defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3727 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003728
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003729defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3730defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003731
Bob Wilson5bafff32009-06-22 23:27:02 +00003732// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003733defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003734 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003735defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003736
3737// Vector Subtract Operations.
3738
3739// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003740defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003741 "vsub", "i", sub, 0>;
3742def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003743 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003744def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003745 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003747defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3748 "vsubl", "s", sub, sext, 0>;
3749defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3750 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003752defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3753defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003754// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003755defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003756 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003757 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003758defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003759 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003760 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003761// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003762defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003763 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003764 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003765defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003766 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003767 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003768// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003769defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3770 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003771// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003772defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3773 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003774
3775// Vector Comparisons.
3776
3777// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003778defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3779 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003780def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003781 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003782def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003783 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003784
Johnny Chen363ac582010-02-23 01:42:58 +00003785defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003786 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003787
Bob Wilson5bafff32009-06-22 23:27:02 +00003788// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003789defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3790 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003791defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003792 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003793def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3794 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003795def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003796 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003797
Johnny Chen363ac582010-02-23 01:42:58 +00003798defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003799 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003800defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003801 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003802
Bob Wilson5bafff32009-06-22 23:27:02 +00003803// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003804defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3805 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3806defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3807 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003808def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003809 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003810def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003811 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003812
Johnny Chen363ac582010-02-23 01:42:58 +00003813defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003814 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003815defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003816 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003817
Bob Wilson5bafff32009-06-22 23:27:02 +00003818// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003819def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3820 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3821def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3822 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003823// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3825 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3826def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3827 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003828// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003829defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003830 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003831
3832// Vector Bitwise Operations.
3833
Bob Wilsoncba270d2010-07-13 21:16:48 +00003834def vnotd : PatFrag<(ops node:$in),
3835 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3836def vnotq : PatFrag<(ops node:$in),
3837 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003838
3839
Bob Wilson5bafff32009-06-22 23:27:02 +00003840// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003841def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3842 v2i32, v2i32, and, 1>;
3843def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3844 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003845
3846// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003847def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3848 v2i32, v2i32, xor, 1>;
3849def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3850 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003851
3852// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003853def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3854 v2i32, v2i32, or, 1>;
3855def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3856 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003857
Owen Andersond9668172010-11-03 22:44:51 +00003858def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003859 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003860 IIC_VMOVImm,
3861 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3862 [(set DPR:$Vd,
3863 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3864 let Inst{9} = SIMM{9};
3865}
3866
Owen Anderson080c0922010-11-05 19:27:46 +00003867def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003868 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003869 IIC_VMOVImm,
3870 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3871 [(set DPR:$Vd,
3872 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003873 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003874}
3875
3876def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003877 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003878 IIC_VMOVImm,
3879 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3880 [(set QPR:$Vd,
3881 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3882 let Inst{9} = SIMM{9};
3883}
3884
Owen Anderson080c0922010-11-05 19:27:46 +00003885def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003886 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003887 IIC_VMOVImm,
3888 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3889 [(set QPR:$Vd,
3890 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003891 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003892}
3893
3894
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003896def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3897 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3898 "vbic", "$Vd, $Vn, $Vm", "",
3899 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3900 (vnotd DPR:$Vm))))]>;
3901def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3902 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3903 "vbic", "$Vd, $Vn, $Vm", "",
3904 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3905 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003906
Owen Anderson080c0922010-11-05 19:27:46 +00003907def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003908 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003909 IIC_VMOVImm,
3910 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3911 [(set DPR:$Vd,
3912 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3913 let Inst{9} = SIMM{9};
3914}
3915
3916def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003917 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003918 IIC_VMOVImm,
3919 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3920 [(set DPR:$Vd,
3921 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3922 let Inst{10-9} = SIMM{10-9};
3923}
3924
3925def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003926 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003927 IIC_VMOVImm,
3928 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3929 [(set QPR:$Vd,
3930 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3931 let Inst{9} = SIMM{9};
3932}
3933
3934def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003935 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003936 IIC_VMOVImm,
3937 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3938 [(set QPR:$Vd,
3939 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3940 let Inst{10-9} = SIMM{10-9};
3941}
3942
Bob Wilson5bafff32009-06-22 23:27:02 +00003943// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003944def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3945 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3946 "vorn", "$Vd, $Vn, $Vm", "",
3947 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3948 (vnotd DPR:$Vm))))]>;
3949def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3950 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3951 "vorn", "$Vd, $Vn, $Vm", "",
3952 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3953 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003954
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003955// VMVN : Vector Bitwise NOT (Immediate)
3956
3957let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003958
Owen Andersonca6945e2010-12-01 00:28:25 +00003959def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003960 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003961 "vmvn", "i16", "$Vd, $SIMM", "",
3962 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003963 let Inst{9} = SIMM{9};
3964}
3965
Owen Andersonca6945e2010-12-01 00:28:25 +00003966def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003967 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003968 "vmvn", "i16", "$Vd, $SIMM", "",
3969 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003970 let Inst{9} = SIMM{9};
3971}
3972
Owen Andersonca6945e2010-12-01 00:28:25 +00003973def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003974 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003975 "vmvn", "i32", "$Vd, $SIMM", "",
3976 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003977 let Inst{11-8} = SIMM{11-8};
3978}
3979
Owen Andersonca6945e2010-12-01 00:28:25 +00003980def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003981 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003982 "vmvn", "i32", "$Vd, $SIMM", "",
3983 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003984 let Inst{11-8} = SIMM{11-8};
3985}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003986}
3987
Bob Wilson5bafff32009-06-22 23:27:02 +00003988// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003989def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003990 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3991 "vmvn", "$Vd, $Vm", "",
3992 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003993def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003994 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3995 "vmvn", "$Vd, $Vm", "",
3996 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003997def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3998def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003999
4000// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004001def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4002 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004003 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004004 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004005 [(set DPR:$Vd,
4006 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004007
4008def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4009 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4010 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4011
Owen Anderson4110b432010-10-25 20:13:13 +00004012def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4013 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004014 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004015 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004016 [(set QPR:$Vd,
4017 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004018
4019def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4020 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4021 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004022
4023// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004024// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004025// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004026def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004027 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004028 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004029 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004030 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004031def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004032 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004033 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004034 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004035 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004036
Bob Wilson5bafff32009-06-22 23:27:02 +00004037// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004038// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004039// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004040def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004041 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004042 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004043 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004044 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004045def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004046 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004047 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004048 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004049 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004050
4051// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004052// for equivalent operations with different register constraints; it just
4053// inserts copies.
4054
4055// Vector Absolute Differences.
4056
4057// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004058defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004059 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004060 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004061defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004062 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004063 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004064def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004065 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004066def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004067 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004070defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4071 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4072defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4073 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004074
4075// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004076defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4077 "vaba", "s", int_arm_neon_vabds, add>;
4078defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4079 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004080
4081// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004082defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4083 "vabal", "s", int_arm_neon_vabds, zext, add>;
4084defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4085 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004086
4087// Vector Maximum and Minimum.
4088
4089// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004090defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004091 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004092 "vmax", "s", int_arm_neon_vmaxs, 1>;
4093defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004094 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004095 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004096def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4097 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004098 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004099def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4100 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004101 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4102
4103// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004104defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4105 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4106 "vmin", "s", int_arm_neon_vmins, 1>;
4107defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4108 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4109 "vmin", "u", int_arm_neon_vminu, 1>;
4110def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4111 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004112 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004113def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4114 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004115 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004116
4117// Vector Pairwise Operations.
4118
4119// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004120def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4121 "vpadd", "i8",
4122 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4123def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4124 "vpadd", "i16",
4125 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4126def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4127 "vpadd", "i32",
4128 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004129def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004130 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004131 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004132
4133// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004134defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004135 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004136defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004137 int_arm_neon_vpaddlu>;
4138
4139// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004140defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004141 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004142defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004143 int_arm_neon_vpadalu>;
4144
4145// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004146def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004147 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004148def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004149 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004150def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004151 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004152def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004153 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004154def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004155 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004156def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004157 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004158def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004159 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160
4161// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004162def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004163 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004164def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004165 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004166def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004167 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004168def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004170def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004171 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004172def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004174def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004175 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004176
4177// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4178
4179// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004180def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004181 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004182 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004183def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004184 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004185 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004186def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004187 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004188 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004189def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004190 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004191 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004192
4193// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004194def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004195 IIC_VRECSD, "vrecps", "f32",
4196 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004197def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004198 IIC_VRECSQ, "vrecps", "f32",
4199 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004200
4201// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004202def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004203 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004204 v2i32, v2i32, int_arm_neon_vrsqrte>;
4205def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004206 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004207 v4i32, v4i32, int_arm_neon_vrsqrte>;
4208def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004209 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004210 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004211def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004212 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004213 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004214
4215// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004217 IIC_VRECSD, "vrsqrts", "f32",
4218 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004219def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004220 IIC_VRECSQ, "vrsqrts", "f32",
4221 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004222
4223// Vector Shifts.
4224
4225// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004226defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004227 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004228 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004229defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004230 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004231 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004232
Bob Wilson5bafff32009-06-22 23:27:02 +00004233// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004234defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4235
Bob Wilson5bafff32009-06-22 23:27:02 +00004236// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004237defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4238defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
4240// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004241defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4242defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004243
4244// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004245class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004246 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004247 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004248 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4249 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004250 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004251 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004252}
Evan Chengf81bf152009-11-23 21:57:23 +00004253def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004254 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004255def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004256 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004257def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004258 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
4260// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004261defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004262 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004263
4264// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004265defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004266 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004267 "vrshl", "s", int_arm_neon_vrshifts>;
4268defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004269 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004270 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004271// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004272defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4273defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004274
4275// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004276defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004277 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004278
4279// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004280defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004281 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004282 "vqshl", "s", int_arm_neon_vqshifts>;
4283defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004284 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004285 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004286// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004287defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4288defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4289
Bob Wilson5bafff32009-06-22 23:27:02 +00004290// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004291defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
4293// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004294defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004295 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004296defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004297 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004298
4299// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004300defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004301 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004302
4303// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004304defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004305 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004306 "vqrshl", "s", int_arm_neon_vqrshifts>;
4307defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004309 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310
4311// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004312defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004313 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004314defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004315 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
4317// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004318defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004319 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004320
4321// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004322defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4323defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004324// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004325defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4326defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327
4328// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004329defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4330
Bob Wilson5bafff32009-06-22 23:27:02 +00004331// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004332defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
4334// Vector Absolute and Saturating Absolute.
4335
4336// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004337defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004338 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004339 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004340def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004341 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004342 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004343def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004344 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004345 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
4347// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004348defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004349 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004350 int_arm_neon_vqabs>;
4351
4352// Vector Negate.
4353
Bob Wilsoncba270d2010-07-13 21:16:48 +00004354def vnegd : PatFrag<(ops node:$in),
4355 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4356def vnegq : PatFrag<(ops node:$in),
4357 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004358
Evan Chengf81bf152009-11-23 21:57:23 +00004359class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004360 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4361 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4362 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004363class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004364 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4365 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4366 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004367
Chris Lattner0a00ed92010-03-28 08:39:10 +00004368// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004369def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4370def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4371def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4372def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4373def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4374def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004375
4376// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004377def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004378 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4379 "vneg", "f32", "$Vd, $Vm", "",
4380 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004381def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004382 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4383 "vneg", "f32", "$Vd, $Vm", "",
4384 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004385
Bob Wilsoncba270d2010-07-13 21:16:48 +00004386def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4387def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4388def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4389def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4390def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4391def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004392
4393// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004394defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004395 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004396 int_arm_neon_vqneg>;
4397
4398// Vector Bit Counting Operations.
4399
4400// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004401defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004402 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004403 int_arm_neon_vcls>;
4404// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004405defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004406 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004407 int_arm_neon_vclz>;
4408// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004409def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004410 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004411 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004412def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004413 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004414 v16i8, v16i8, int_arm_neon_vcnt>;
4415
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004416// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004417def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004418 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4419 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004420def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004421 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4422 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004423
Bob Wilson5bafff32009-06-22 23:27:02 +00004424// Vector Move Operations.
4425
4426// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004427def : InstAlias<"vmov${p} $Vd, $Vm",
4428 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4429def : InstAlias<"vmov${p} $Vd, $Vm",
4430 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004431
Bob Wilson5bafff32009-06-22 23:27:02 +00004432// VMOV : Vector Move (Immediate)
4433
Evan Cheng47006be2010-05-17 21:54:50 +00004434let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004435def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004436 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004437 "vmov", "i8", "$Vd, $SIMM", "",
4438 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4439def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004440 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004441 "vmov", "i8", "$Vd, $SIMM", "",
4442 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
Owen Andersonca6945e2010-12-01 00:28:25 +00004444def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004445 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004446 "vmov", "i16", "$Vd, $SIMM", "",
4447 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004448 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004449}
4450
Owen Andersonca6945e2010-12-01 00:28:25 +00004451def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004452 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004453 "vmov", "i16", "$Vd, $SIMM", "",
4454 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004455 let Inst{9} = SIMM{9};
4456}
Bob Wilson5bafff32009-06-22 23:27:02 +00004457
Owen Andersonca6945e2010-12-01 00:28:25 +00004458def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004459 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004460 "vmov", "i32", "$Vd, $SIMM", "",
4461 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004462 let Inst{11-8} = SIMM{11-8};
4463}
4464
Owen Andersonca6945e2010-12-01 00:28:25 +00004465def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004466 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004467 "vmov", "i32", "$Vd, $SIMM", "",
4468 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004469 let Inst{11-8} = SIMM{11-8};
4470}
Bob Wilson5bafff32009-06-22 23:27:02 +00004471
Owen Andersonca6945e2010-12-01 00:28:25 +00004472def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004473 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004474 "vmov", "i64", "$Vd, $SIMM", "",
4475 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4476def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004477 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004478 "vmov", "i64", "$Vd, $SIMM", "",
4479 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004480} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004481
4482// VMOV : Vector Get Lane (move scalar to ARM core register)
4483
Johnny Chen131c4a52009-11-23 17:48:17 +00004484def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004485 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4486 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004487 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4488 imm:$lane))]> {
4489 let Inst{21} = lane{2};
4490 let Inst{6-5} = lane{1-0};
4491}
Johnny Chen131c4a52009-11-23 17:48:17 +00004492def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004493 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4494 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004495 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4496 imm:$lane))]> {
4497 let Inst{21} = lane{1};
4498 let Inst{6} = lane{0};
4499}
Johnny Chen131c4a52009-11-23 17:48:17 +00004500def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004501 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4502 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004503 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4504 imm:$lane))]> {
4505 let Inst{21} = lane{2};
4506 let Inst{6-5} = lane{1-0};
4507}
Johnny Chen131c4a52009-11-23 17:48:17 +00004508def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004509 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4510 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004511 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4512 imm:$lane))]> {
4513 let Inst{21} = lane{1};
4514 let Inst{6} = lane{0};
4515}
Johnny Chen131c4a52009-11-23 17:48:17 +00004516def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004517 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4518 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004519 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4520 imm:$lane))]> {
4521 let Inst{21} = lane{0};
4522}
Bob Wilson5bafff32009-06-22 23:27:02 +00004523// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4524def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4525 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004526 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004527 (SubReg_i8_lane imm:$lane))>;
4528def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4529 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004530 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004531 (SubReg_i16_lane imm:$lane))>;
4532def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4533 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004534 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004535 (SubReg_i8_lane imm:$lane))>;
4536def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4537 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004538 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004539 (SubReg_i16_lane imm:$lane))>;
4540def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4541 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004542 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004543 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004544def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004545 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004546 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004547def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004548 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004549 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004551// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004552def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004553 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004554
4555
4556// VMOV : Vector Set Lane (move ARM core register to scalar)
4557
Owen Andersond2fbdb72010-10-27 21:28:09 +00004558let Constraints = "$src1 = $V" in {
4559def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004560 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4561 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004562 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4563 GPR:$R, imm:$lane))]> {
4564 let Inst{21} = lane{2};
4565 let Inst{6-5} = lane{1-0};
4566}
4567def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004568 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4569 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004570 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4571 GPR:$R, imm:$lane))]> {
4572 let Inst{21} = lane{1};
4573 let Inst{6} = lane{0};
4574}
4575def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004576 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4577 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004578 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4579 GPR:$R, imm:$lane))]> {
4580 let Inst{21} = lane{0};
4581}
Bob Wilson5bafff32009-06-22 23:27:02 +00004582}
4583def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004584 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004585 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004586 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004587 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004588 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004589def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004590 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004591 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004592 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004593 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004594 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004595def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004596 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004597 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004598 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004599 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004600 (DSubReg_i32_reg imm:$lane)))>;
4601
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004602def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004603 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4604 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004605def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004606 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4607 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004608
4609//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004610// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004612 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004613
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004614def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004615 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004616def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004617 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004618def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004619 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004620
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004621def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4622 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4623def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4624 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4625def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4626 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4627
4628def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4629 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4630 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004631 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004632def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4633 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4634 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004635 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004636def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4637 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4638 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004639 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004640
Bob Wilson5bafff32009-06-22 23:27:02 +00004641// VDUP : Vector Duplicate (from ARM core register to all elements)
4642
Evan Chengf81bf152009-11-23 21:57:23 +00004643class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004644 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4645 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4646 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004647class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004648 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4649 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4650 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651
Evan Chengf81bf152009-11-23 21:57:23 +00004652def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4653def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4654def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4655def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4656def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4657def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
Jim Grosbach958108a2011-03-11 20:44:08 +00004659def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4660def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004661
4662// VDUP : Vector Duplicate Lane (from scalar to all elements)
4663
Johnny Chene4614f72010-03-25 17:01:27 +00004664class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004665 ValueType Ty, Operand IdxTy>
4666 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4667 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004668 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004669
Johnny Chene4614f72010-03-25 17:01:27 +00004670class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004671 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4672 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4673 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004674 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004675 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
Bob Wilson507df402009-10-21 02:15:46 +00004677// Inst{19-16} is partially specified depending on the element size.
4678
Jim Grosbach460a9052011-10-07 23:56:00 +00004679def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4680 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004681 let Inst{19-17} = lane{2-0};
4682}
Jim Grosbach460a9052011-10-07 23:56:00 +00004683def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4684 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004685 let Inst{19-18} = lane{1-0};
4686}
Jim Grosbach460a9052011-10-07 23:56:00 +00004687def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4688 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004689 let Inst{19} = lane{0};
4690}
Jim Grosbach460a9052011-10-07 23:56:00 +00004691def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4692 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004693 let Inst{19-17} = lane{2-0};
4694}
Jim Grosbach460a9052011-10-07 23:56:00 +00004695def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4696 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004697 let Inst{19-18} = lane{1-0};
4698}
Jim Grosbach460a9052011-10-07 23:56:00 +00004699def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4700 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004701 let Inst{19} = lane{0};
4702}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004703
4704def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4705 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4706
4707def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4708 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004709
Bob Wilson0ce37102009-08-14 05:08:32 +00004710def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4711 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4712 (DSubReg_i8_reg imm:$lane))),
4713 (SubReg_i8_lane imm:$lane)))>;
4714def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4715 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4716 (DSubReg_i16_reg imm:$lane))),
4717 (SubReg_i16_lane imm:$lane)))>;
4718def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4719 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4720 (DSubReg_i32_reg imm:$lane))),
4721 (SubReg_i32_lane imm:$lane)))>;
4722def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004723 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004724 (DSubReg_i32_reg imm:$lane))),
4725 (SubReg_i32_lane imm:$lane)))>;
4726
Jim Grosbach65dc3032010-10-06 21:16:16 +00004727def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004728 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004729def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004730 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004731
Bob Wilson5bafff32009-06-22 23:27:02 +00004732// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004733defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004734 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004736defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4737 "vqmovn", "s", int_arm_neon_vqmovns>;
4738defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4739 "vqmovn", "u", int_arm_neon_vqmovnu>;
4740defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4741 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004742// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004743defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4744defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004745
4746// Vector Conversions.
4747
Johnny Chen9e088762010-03-17 17:52:21 +00004748// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004749def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4750 v2i32, v2f32, fp_to_sint>;
4751def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4752 v2i32, v2f32, fp_to_uint>;
4753def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4754 v2f32, v2i32, sint_to_fp>;
4755def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4756 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004757
Johnny Chen6c8648b2010-03-17 23:26:50 +00004758def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4759 v4i32, v4f32, fp_to_sint>;
4760def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4761 v4i32, v4f32, fp_to_uint>;
4762def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4763 v4f32, v4i32, sint_to_fp>;
4764def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4765 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004766
4767// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004768def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004769 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004770def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004771 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004772def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004773 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004774def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004775 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4776
Evan Chengf81bf152009-11-23 21:57:23 +00004777def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004778 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004779def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004780 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004781def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004782 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004783def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004784 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4785
Bob Wilson04063562010-12-15 22:14:12 +00004786// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4787def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4788 IIC_VUNAQ, "vcvt", "f16.f32",
4789 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4790 Requires<[HasNEON, HasFP16]>;
4791def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4792 IIC_VUNAQ, "vcvt", "f32.f16",
4793 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4794 Requires<[HasNEON, HasFP16]>;
4795
Bob Wilsond8e17572009-08-12 22:31:50 +00004796// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004797
4798// VREV64 : Vector Reverse elements within 64-bit doublewords
4799
Evan Chengf81bf152009-11-23 21:57:23 +00004800class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004801 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4802 (ins DPR:$Vm), IIC_VMOVD,
4803 OpcodeStr, Dt, "$Vd, $Vm", "",
4804 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004805class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004806 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4807 (ins QPR:$Vm), IIC_VMOVQ,
4808 OpcodeStr, Dt, "$Vd, $Vm", "",
4809 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004810
Evan Chengf81bf152009-11-23 21:57:23 +00004811def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4812def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4813def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004814def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004815
Evan Chengf81bf152009-11-23 21:57:23 +00004816def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4817def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4818def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004819def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004820
4821// VREV32 : Vector Reverse elements within 32-bit words
4822
Evan Chengf81bf152009-11-23 21:57:23 +00004823class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004824 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4825 (ins DPR:$Vm), IIC_VMOVD,
4826 OpcodeStr, Dt, "$Vd, $Vm", "",
4827 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004828class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004829 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4830 (ins QPR:$Vm), IIC_VMOVQ,
4831 OpcodeStr, Dt, "$Vd, $Vm", "",
4832 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004833
Evan Chengf81bf152009-11-23 21:57:23 +00004834def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4835def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004836
Evan Chengf81bf152009-11-23 21:57:23 +00004837def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4838def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004839
4840// VREV16 : Vector Reverse elements within 16-bit halfwords
4841
Evan Chengf81bf152009-11-23 21:57:23 +00004842class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004843 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4844 (ins DPR:$Vm), IIC_VMOVD,
4845 OpcodeStr, Dt, "$Vd, $Vm", "",
4846 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004847class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004848 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4849 (ins QPR:$Vm), IIC_VMOVQ,
4850 OpcodeStr, Dt, "$Vd, $Vm", "",
4851 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004852
Evan Chengf81bf152009-11-23 21:57:23 +00004853def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4854def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004855
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004856// Other Vector Shuffles.
4857
Bob Wilson5e8b8332011-01-07 04:59:04 +00004858// Aligned extractions: really just dropping registers
4859
4860class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4861 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4862 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4863
4864def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4865
4866def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4867
4868def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4869
4870def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4871
4872def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4873
4874
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004875// VEXT : Vector Extract
4876
Evan Chengf81bf152009-11-23 21:57:23 +00004877class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004878 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4879 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4880 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4881 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4882 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004883 bits<4> index;
4884 let Inst{11-8} = index{3-0};
4885}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004886
Evan Chengf81bf152009-11-23 21:57:23 +00004887class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004888 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4889 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4890 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4891 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4892 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004893 bits<4> index;
4894 let Inst{11-8} = index{3-0};
4895}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004896
Owen Anderson7a258252010-11-03 18:16:27 +00004897def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4898 let Inst{11-8} = index{3-0};
4899}
4900def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4901 let Inst{11-9} = index{2-0};
4902 let Inst{8} = 0b0;
4903}
4904def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4905 let Inst{11-10} = index{1-0};
4906 let Inst{9-8} = 0b00;
4907}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004908def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4909 (v2f32 DPR:$Vm),
4910 (i32 imm:$index))),
4911 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004912
Owen Anderson7a258252010-11-03 18:16:27 +00004913def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4914 let Inst{11-8} = index{3-0};
4915}
4916def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4917 let Inst{11-9} = index{2-0};
4918 let Inst{8} = 0b0;
4919}
4920def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4921 let Inst{11-10} = index{1-0};
4922 let Inst{9-8} = 0b00;
4923}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004924def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4925 (v4f32 QPR:$Vm),
4926 (i32 imm:$index))),
4927 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004928
Bob Wilson64efd902009-08-08 05:53:00 +00004929// VTRN : Vector Transpose
4930
Evan Chengf81bf152009-11-23 21:57:23 +00004931def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4932def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4933def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004934
Evan Chengf81bf152009-11-23 21:57:23 +00004935def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4936def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4937def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004938
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004939// VUZP : Vector Unzip (Deinterleave)
4940
Evan Chengf81bf152009-11-23 21:57:23 +00004941def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4942def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4943def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004944
Evan Chengf81bf152009-11-23 21:57:23 +00004945def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4946def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4947def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004948
4949// VZIP : Vector Zip (Interleave)
4950
Evan Chengf81bf152009-11-23 21:57:23 +00004951def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4952def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4953def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004954
Evan Chengf81bf152009-11-23 21:57:23 +00004955def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4956def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4957def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004958
Bob Wilson114a2662009-08-12 20:51:55 +00004959// Vector Table Lookup and Table Extension.
4960
4961// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004962let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004963def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004964 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004965 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4966 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4967 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004968let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004969def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004970 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4971 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4972 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004973def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004974 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4975 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4976 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004977def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004978 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4979 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004980 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004981 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004982} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004983
Bob Wilsonbd916c52010-09-13 23:55:10 +00004984def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004985 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004986def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004987 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004988def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004989 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004990
Bob Wilson114a2662009-08-12 20:51:55 +00004991// VTBX : Vector Table Extension
4992def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004993 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004994 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4995 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004996 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004997 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004998let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004999def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005000 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5001 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5002 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005003def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005004 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5005 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005006 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005007 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5008 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005009def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005010 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5011 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5012 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5013 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005014} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005015
Bob Wilsonbd916c52010-09-13 23:55:10 +00005016def VTBX2Pseudo
5017 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005018 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005019def VTBX3Pseudo
5020 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005021 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005022def VTBX4Pseudo
5023 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005024 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005025} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005026
Bob Wilson5bafff32009-06-22 23:27:02 +00005027//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005028// NEON instructions for single-precision FP math
5029//===----------------------------------------------------------------------===//
5030
Bob Wilson0e6d5402010-12-13 23:02:31 +00005031class N2VSPat<SDNode OpNode, NeonI Inst>
5032 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005033 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005034 (v2f32 (COPY_TO_REGCLASS (Inst
5035 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005036 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5037 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005038
5039class N3VSPat<SDNode OpNode, NeonI Inst>
5040 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005041 (EXTRACT_SUBREG
5042 (v2f32 (COPY_TO_REGCLASS (Inst
5043 (INSERT_SUBREG
5044 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5045 SPR:$a, ssub_0),
5046 (INSERT_SUBREG
5047 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5048 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005049
5050class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5051 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005052 (EXTRACT_SUBREG
5053 (v2f32 (COPY_TO_REGCLASS (Inst
5054 (INSERT_SUBREG
5055 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5056 SPR:$acc, ssub_0),
5057 (INSERT_SUBREG
5058 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5059 SPR:$a, ssub_0),
5060 (INSERT_SUBREG
5061 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5062 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005063
Bob Wilson4711d5c2010-12-13 23:02:37 +00005064def : N3VSPat<fadd, VADDfd>;
5065def : N3VSPat<fsub, VSUBfd>;
5066def : N3VSPat<fmul, VMULfd>;
5067def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005068 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005069def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005070 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005071def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005072def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005073def : N3VSPat<NEONfmax, VMAXfd>;
5074def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005075def : N2VSPat<arm_ftosi, VCVTf2sd>;
5076def : N2VSPat<arm_ftoui, VCVTf2ud>;
5077def : N2VSPat<arm_sitof, VCVTs2fd>;
5078def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005079
Evan Cheng1d2426c2009-08-07 19:30:41 +00005080//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005081// Non-Instruction Patterns
5082//===----------------------------------------------------------------------===//
5083
5084// bit_convert
5085def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5086def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5087def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5088def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5089def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5090def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5091def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5092def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5093def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5094def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5095def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5096def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5097def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5098def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5099def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5100def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5101def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5102def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5103def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5104def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5105def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5106def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5107def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5108def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5109def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5110def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5111def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5112def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5113def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5114def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5115
5116def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5117def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5118def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5119def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5120def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5121def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5122def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5123def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5124def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5125def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5126def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5127def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5128def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5129def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5130def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5131def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5132def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5133def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5134def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5135def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5136def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5137def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5138def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5139def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5140def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5141def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5142def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5143def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5144def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5145def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;