blob: 33bc1c9db5d8cf8c02b591ba1f932f857785e98b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000733 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000746 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000753 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000763 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000764 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000768 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000769 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
770 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000771 setTruncStoreAction((MVT::SimpleValueType)VT,
772 (MVT::SimpleValueType)InnerVT, Expand);
773 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000776 }
777
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
779 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000780 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000781 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
784
Dale Johannesen0488fb62010-09-30 23:57:10 +0000785 // MMX-sized vectors (other than x86mmx) are expected to be expanded
786 // into smaller operations.
787 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
788 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
789 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
790 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
791 setOperationAction(ISD::AND, MVT::v8i8, Expand);
792 setOperationAction(ISD::AND, MVT::v4i16, Expand);
793 setOperationAction(ISD::AND, MVT::v2i32, Expand);
794 setOperationAction(ISD::AND, MVT::v1i64, Expand);
795 setOperationAction(ISD::OR, MVT::v8i8, Expand);
796 setOperationAction(ISD::OR, MVT::v4i16, Expand);
797 setOperationAction(ISD::OR, MVT::v2i32, Expand);
798 setOperationAction(ISD::OR, MVT::v1i64, Expand);
799 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
808 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
809 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
810 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
811 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816
Craig Topper1accb7e2012-01-10 06:54:16 +0000817 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000818 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
826 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
827 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
828 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
830 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000831 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Craig Topper1accb7e2012-01-10 06:54:16 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000835 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000839 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
840 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
841 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
842 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000879 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000883 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000884 // Do not attempt to custom lower non-128-bit vectors
885 if (!VT.is128BitVector())
886 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE,
890 VT.getSimpleVT().SimpleTy, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
892 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000901
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000905 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000907 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000908 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000913 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000915
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000926 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000929
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
932 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
933 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
934 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
937 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000938 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000939
Craig Topperd0a31172012-01-10 06:37:29 +0000940 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000941 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
942 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FRINT, MVT::f32, Legal);
945 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
946 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
947 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
948 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
949 setOperationAction(ISD::FRINT, MVT::f64, Legal);
950 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
951
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000955 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000960
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961 // i8 and i16 vectors are custom , because the source register and source
962 // source memory operand types are not the same width. f32 vectors are
963 // custom since the immediate controlling the insert encodes additional
964 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974
Pete Coopera77214a2011-11-14 19:38:42 +0000975 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000976 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
979 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980 }
981 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000982
Craig Topper1accb7e2012-01-10 06:54:16 +0000983 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000984 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000989
Nadav Rotem43012222011-05-11 08:12:09 +0000990 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000991 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992
993 if (Subtarget->hasAVX2()) {
994 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
998 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1001 } else {
1002 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1007
1008 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1009 }
Nadav Rotem43012222011-05-11 08:12:09 +00001010 }
1011
Craig Topperd0a31172012-01-10 06:37:29 +00001012 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001015 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001016 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1021 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001040
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1042 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001043 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001044
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1056 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1057
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001059 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001060
Duncan Sands28b77e92011-09-06 19:07:46 +00001061 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001065
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001066 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001074
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001075 if (Subtarget->hasFMA()) {
1076 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1077 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1078 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1079 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1080 setOperationAction(ISD::FMA, MVT::f32, Custom);
1081 setOperationAction(ISD::FMA, MVT::f64, Custom);
1082 }
Craig Topperaaa643c2011-11-09 07:28:55 +00001083 if (Subtarget->hasAVX2()) {
1084 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1085 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1086 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1087 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001088
Craig Topperaaa643c2011-11-09 07:28:55 +00001089 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1090 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1091 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1092 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001093
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1095 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1096 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001097 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001098
1099 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
1101 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1102 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1103
1104 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1105 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1106
1107 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001108 } else {
1109 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1110 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1111 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1112 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1113
1114 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1116 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1117 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1118
1119 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1120 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1121 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1122 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001123
1124 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1125 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1126
1127 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1128 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1129
1130 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001131 }
Craig Topper13894fa2011-08-24 06:14:18 +00001132
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001133 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001134 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1135 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001136 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1137 EVT VT = SVT;
1138
1139 // Extract subvector is special because the value type
1140 // (result) is 128-bit but the source is 256-bit wide.
1141 if (VT.is128BitVector())
1142 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1143
1144 // Do not attempt to custom lower other non-256-bit vectors
1145 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001146 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001147
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001148 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1149 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1150 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1151 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001152 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001154 }
1155
David Greene54d8eba2011-01-27 22:38:56 +00001156 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001157 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001158 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1159 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001160
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001161 // Do not attempt to promote non-256-bit vectors
1162 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001163 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001164
1165 setOperationAction(ISD::AND, SVT, Promote);
1166 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1167 setOperationAction(ISD::OR, SVT, Promote);
1168 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1169 setOperationAction(ISD::XOR, SVT, Promote);
1170 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1171 setOperationAction(ISD::LOAD, SVT, Promote);
1172 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1173 setOperationAction(ISD::SELECT, SVT, Promote);
1174 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001175 }
David Greene9b9838d2009-06-29 16:47:10 +00001176 }
1177
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001178 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1179 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001180 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1181 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001182 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1183 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001184 }
1185
Evan Cheng6be2c582006-04-05 23:38:46 +00001186 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001188 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001189
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001190
Eli Friedman962f5492010-06-02 19:35:46 +00001191 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1192 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001193 //
Eli Friedman962f5492010-06-02 19:35:46 +00001194 // FIXME: We really should do custom legalization for addition and
1195 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1196 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1198 // Add/Sub/Mul with overflow operations are custom lowered.
1199 MVT VT = IntVTs[i];
1200 setOperationAction(ISD::SADDO, VT, Custom);
1201 setOperationAction(ISD::UADDO, VT, Custom);
1202 setOperationAction(ISD::SSUBO, VT, Custom);
1203 setOperationAction(ISD::USUBO, VT, Custom);
1204 setOperationAction(ISD::SMULO, VT, Custom);
1205 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001206 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001207
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001208 // There are no 8-bit 3-address imul/mul instructions
1209 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1210 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001211
Evan Chengd54f2d52009-03-31 19:38:51 +00001212 if (!Subtarget->is64Bit()) {
1213 // These libcalls are not available in 32-bit.
1214 setLibcallName(RTLIB::SHL_I128, 0);
1215 setLibcallName(RTLIB::SRL_I128, 0);
1216 setLibcallName(RTLIB::SRA_I128, 0);
1217 }
1218
Evan Cheng206ee9d2006-07-07 08:33:52 +00001219 // We have target-specific dag combine patterns for the following nodes:
1220 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001221 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001222 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001223 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001224 setTargetDAGCombine(ISD::SHL);
1225 setTargetDAGCombine(ISD::SRA);
1226 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001227 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001228 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001229 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001230 setTargetDAGCombine(ISD::FADD);
1231 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001232 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001233 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001234 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001235 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001236 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001237 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001238 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001239 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001240 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001241 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001242 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001243 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001244 if (Subtarget->is64Bit())
1245 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001246 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248 computeRegisterProperties();
1249
Evan Cheng05219282011-01-06 06:52:41 +00001250 // On Darwin, -Os means optimize for size without hurting performance,
1251 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001252 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001253 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001254 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001255 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1256 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1257 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001258 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001259 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001260
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001261 // Predictable cmov don't hurt on atom because it's in-order.
1262 predictableSelectIsExpensive = !Subtarget->isAtom();
1263
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001264 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265}
1266
Scott Michel5b8f82e2008-03-10 15:42:14 +00001267
Duncan Sands28b77e92011-09-06 19:07:46 +00001268EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1269 if (!VT.isVector()) return MVT::i8;
1270 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001271}
1272
1273
Evan Cheng29286502008-01-23 23:17:41 +00001274/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1275/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001277 if (MaxAlign == 16)
1278 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001279 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001280 if (VTy->getBitWidth() == 128)
1281 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001282 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001283 unsigned EltAlign = 0;
1284 getMaxByValAlign(ATy->getElementType(), EltAlign);
1285 if (EltAlign > MaxAlign)
1286 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001288 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1289 unsigned EltAlign = 0;
1290 getMaxByValAlign(STy->getElementType(i), EltAlign);
1291 if (EltAlign > MaxAlign)
1292 MaxAlign = EltAlign;
1293 if (MaxAlign == 16)
1294 break;
1295 }
1296 }
Evan Cheng29286502008-01-23 23:17:41 +00001297}
1298
1299/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1300/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001301/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1302/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001303unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001304 if (Subtarget->is64Bit()) {
1305 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001306 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001307 if (TyAlign > 8)
1308 return TyAlign;
1309 return 8;
1310 }
1311
Evan Cheng29286502008-01-23 23:17:41 +00001312 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001313 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001314 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001315 return Align;
1316}
Chris Lattner2b02a442007-02-25 08:29:00 +00001317
Evan Chengf0df0312008-05-15 08:39:06 +00001318/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001319/// and store operations as a result of memset, memcpy, and memmove
1320/// lowering. If DstAlign is zero that means it's safe to destination
1321/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1322/// means there isn't a need to check it against alignment requirement,
1323/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001324/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001325/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1326/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1327/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001328/// It returns EVT::Other if the type should be determined using generic
1329/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001330EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001331X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1332 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001333 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001335 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001336 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1337 // linux. This is because the stack realignment code can't handle certain
1338 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001339 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001340 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001341 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001343 (Subtarget->isUnalignedMemAccessFast() ||
1344 ((DstAlign == 0 || DstAlign >= 16) &&
1345 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001347 if (Subtarget->getStackAlignment() >= 32) {
1348 if (Subtarget->hasAVX2())
1349 return MVT::v8i32;
1350 if (Subtarget->hasAVX())
1351 return MVT::v8f32;
1352 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001353 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001354 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001355 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001356 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001357 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001358 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001359 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001360 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001361 // Do not use f64 to lower memcpy if source is string constant. It's
1362 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001363 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001364 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001365 }
Evan Chengf0df0312008-05-15 08:39:06 +00001366 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 return MVT::i64;
1368 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001369}
1370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1372/// current function. The returned value is a member of the
1373/// MachineJumpTableInfo::JTEntryKind enum.
1374unsigned X86TargetLowering::getJumpTableEncoding() const {
1375 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1376 // symbol.
1377 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1378 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001379 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001380
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001381 // Otherwise, use the normal jump table encoding heuristics.
1382 return TargetLowering::getJumpTableEncoding();
1383}
1384
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385const MCExpr *
1386X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1387 const MachineBasicBlock *MBB,
1388 unsigned uid,MCContext &Ctx) const{
1389 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1390 Subtarget->isPICStyleGOT());
1391 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1392 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001393 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1394 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001395}
1396
Evan Chengcc415862007-11-09 01:32:10 +00001397/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1398/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001399SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001400 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001401 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001402 // This doesn't have DebugLoc associated with it, but is not really the
1403 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001404 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001405 return Table;
1406}
1407
Chris Lattner589c6f62010-01-26 06:28:43 +00001408/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1409/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1410/// MCExpr.
1411const MCExpr *X86TargetLowering::
1412getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1413 MCContext &Ctx) const {
1414 // X86-64 uses RIP relative addressing based on the jump table label.
1415 if (Subtarget->isPICStyleRIPRel())
1416 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1417
1418 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001419 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001420}
1421
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001422// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001423std::pair<const TargetRegisterClass*, uint8_t>
1424X86TargetLowering::findRepresentativeClass(EVT VT) const{
1425 const TargetRegisterClass *RRC = 0;
1426 uint8_t Cost = 1;
1427 switch (VT.getSimpleVT().SimpleTy) {
1428 default:
1429 return TargetLowering::findRepresentativeClass(VT);
1430 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001431 RRC = Subtarget->is64Bit() ?
1432 (const TargetRegisterClass*)&X86::GR64RegClass :
1433 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001435 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001436 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001437 break;
1438 case MVT::f32: case MVT::f64:
1439 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1440 case MVT::v4f32: case MVT::v2f64:
1441 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1442 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001443 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001444 break;
1445 }
1446 return std::make_pair(RRC, Cost);
1447}
1448
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001449bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1450 unsigned &Offset) const {
1451 if (!Subtarget->isTargetLinux())
1452 return false;
1453
1454 if (Subtarget->is64Bit()) {
1455 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1456 Offset = 0x28;
1457 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1458 AddressSpace = 256;
1459 else
1460 AddressSpace = 257;
1461 } else {
1462 // %gs:0x14 on i386
1463 Offset = 0x14;
1464 AddressSpace = 256;
1465 }
1466 return true;
1467}
1468
1469
Chris Lattner2b02a442007-02-25 08:29:00 +00001470//===----------------------------------------------------------------------===//
1471// Return Value Calling Convention Implementation
1472//===----------------------------------------------------------------------===//
1473
Chris Lattner59ed56b2007-02-28 04:55:35 +00001474#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001475
Michael J. Spencerec38de22010-10-10 22:04:20 +00001476bool
Eric Christopher471e4222011-06-08 23:55:35 +00001477X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001478 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001480 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001483 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001484 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001485}
1486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487SDValue
1488X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001489 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001491 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001492 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 MachineFunction &MF = DAG.getMachineFunction();
1494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Chris Lattner9774c912007-02-27 05:28:59 +00001496 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001497 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 RVLocs, *DAG.getContext());
1499 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Evan Chengdcea1632010-02-04 02:40:39 +00001501 // Add the regs to the liveout set for the function.
1502 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1503 for (unsigned i = 0; i != RVLocs.size(); ++i)
1504 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1505 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Dan Gohman475871a2008-07-27 21:46:04 +00001507 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001508
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001510 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1511 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001512 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1513 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001515 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001516 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1517 CCValAssign &VA = RVLocs[i];
1518 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001519 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 EVT ValVT = ValToCopy.getValueType();
1521
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001522 // Promote values to the appropriate types
1523 if (VA.getLocInfo() == CCValAssign::SExt)
1524 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1525 else if (VA.getLocInfo() == CCValAssign::ZExt)
1526 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1527 else if (VA.getLocInfo() == CCValAssign::AExt)
1528 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1529 else if (VA.getLocInfo() == CCValAssign::BCvt)
1530 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1531
Dale Johannesenc4510512010-09-24 19:05:48 +00001532 // If this is x86-64, and we disabled SSE, we can't return FP values,
1533 // or SSE or MMX vectors.
1534 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1535 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001536 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001537 report_fatal_error("SSE register return with SSE disabled");
1538 }
1539 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1540 // llvm-gcc has never done it right and no one has noticed, so this
1541 // should be OK for now.
1542 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001543 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001544 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001545
Chris Lattner447ff682008-03-11 03:23:40 +00001546 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1547 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001548 if (VA.getLocReg() == X86::ST0 ||
1549 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001550 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1551 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001552 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001554 RetOps.push_back(ValToCopy);
1555 // Don't emit a copytoreg.
1556 continue;
1557 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001558
Evan Cheng242b38b2009-02-23 09:03:22 +00001559 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1560 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001561 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001562 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001563 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001565 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1566 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001567 // If we don't have SSE2 available, convert to v4f32 so the generated
1568 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001569 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001571 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001572 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001573 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001574
Dale Johannesendd64c412009-02-04 00:33:20 +00001575 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001576 Flag = Chain.getValue(1);
1577 }
Dan Gohman61a92132008-04-21 23:59:07 +00001578
1579 // The x86-64 ABI for returning structs by value requires that we copy
1580 // the sret argument into %rax for the return. We saved the argument into
1581 // a virtual register in the entry block, so now we copy the value out
1582 // and into %rax.
1583 if (Subtarget->is64Bit() &&
1584 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1585 MachineFunction &MF = DAG.getMachineFunction();
1586 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1587 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001588 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001589 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001590 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001591
Dale Johannesendd64c412009-02-04 00:33:20 +00001592 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001594
1595 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001596 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001598
Chris Lattner447ff682008-03-11 03:23:40 +00001599 RetOps[0] = Chain; // Update chain.
1600
1601 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001602 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001603 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
1605 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001607}
1608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001610 if (N->getNumValues() != 1)
1611 return false;
1612 if (!N->hasNUsesOfValue(1, 0))
1613 return false;
1614
Evan Chengbf010eb2012-04-10 01:51:00 +00001615 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001617 if (Copy->getOpcode() == ISD::CopyToReg) {
1618 // If the copy has a glue operand, we conservatively assume it isn't safe to
1619 // perform a tail call.
1620 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1621 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001622 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001623 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001624 return false;
1625
Evan Cheng1bf891a2010-12-01 22:59:46 +00001626 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001627 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001628 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629 if (UI->getOpcode() != X86ISD::RET_FLAG)
1630 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001631 HasRet = true;
1632 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001633
Evan Chengbf010eb2012-04-10 01:51:00 +00001634 if (!HasRet)
1635 return false;
1636
1637 Chain = TCChain;
1638 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001639}
1640
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001641EVT
1642X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001643 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001644 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001645 // TODO: Is this also valid on 32-bit?
1646 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001647 ReturnMVT = MVT::i8;
1648 else
1649 ReturnMVT = MVT::i32;
1650
1651 EVT MinVT = getRegisterType(Context, ReturnMVT);
1652 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001653}
1654
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655/// LowerCallResult - Lower the result values of a call into the
1656/// appropriate copies out of appropriate physical registers.
1657///
1658SDValue
1659X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001660 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001661 const SmallVectorImpl<ISD::InputArg> &Ins,
1662 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001663 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001664
Chris Lattnere32bbf62007-02-28 07:09:55 +00001665 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001666 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001668 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001669 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001671
Chris Lattner3085e152007-02-25 08:59:22 +00001672 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001673 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001674 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001675 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001676
Torok Edwin3f142c32009-02-01 18:15:56 +00001677 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001679 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001680 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001681 }
1682
Evan Cheng79fb3b42009-02-20 20:43:02 +00001683 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684
1685 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001686 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001688 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001689 // instead.
1690 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1691 // If we prefer to use the value in xmm registers, copy it out as f80 and
1692 // use a truncate to move it from fp stack reg to xmm reg.
1693 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001694 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001695 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1696 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001697 Val = Chain.getValue(0);
1698
1699 // Round the f80 to the right size, which also moves it to the appropriate
1700 // xmm register.
1701 if (CopyVT != VA.getValVT())
1702 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1703 // This truncation won't change the value.
1704 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001705 } else {
1706 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1707 CopyVT, InFlag).getValue(1);
1708 Val = Chain.getValue(0);
1709 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001710 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001712 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001715}
1716
1717
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001718//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001719// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001720//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001721// StdCall calling convention seems to be standard for many Windows' API
1722// routines and around. It differs from C calling convention just a little:
1723// callee should clean up the stack, not caller. Symbols should be also
1724// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001725// For info on fast calling convention see Fast Calling Convention (tail call)
1726// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001729/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730enum StructReturnType {
1731 NotStructReturn,
1732 RegStructReturn,
1733 StackStructReturn
1734};
1735static StructReturnType
1736callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001738 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001739
Rafael Espindola1cee7102012-07-25 13:41:10 +00001740 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1741 if (!Flags.isSRet())
1742 return NotStructReturn;
1743 if (Flags.isInReg())
1744 return RegStructReturn;
1745 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001746}
1747
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001748/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001749/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001750static StructReturnType
1751argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001753 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001754
Rafael Espindola1cee7102012-07-25 13:41:10 +00001755 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1756 if (!Flags.isSRet())
1757 return NotStructReturn;
1758 if (Flags.isInReg())
1759 return RegStructReturn;
1760 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001761}
1762
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001763/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1764/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001765/// the specific parameter attribute. The copy will be passed as a byval
1766/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001767static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001768CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001769 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1770 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001771 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001772
Dale Johannesendd64c412009-02-04 00:33:20 +00001773 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001774 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001775 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001776}
1777
Chris Lattner29689432010-03-11 00:22:57 +00001778/// IsTailCallConvention - Return true if the calling convention is one that
1779/// supports tail call optimization.
1780static bool IsTailCallConvention(CallingConv::ID CC) {
1781 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1782}
1783
Evan Cheng485fafc2011-03-21 01:19:09 +00001784bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001785 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001786 return false;
1787
1788 CallSite CS(CI);
1789 CallingConv::ID CalleeCC = CS.getCallingConv();
1790 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1791 return false;
1792
1793 return true;
1794}
1795
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1797/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001798static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1799 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001800 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001801}
1802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803SDValue
1804X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 const SmallVectorImpl<ISD::InputArg> &Ins,
1807 DebugLoc dl, SelectionDAG &DAG,
1808 const CCValAssign &VA,
1809 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001811 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001813 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1814 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001815 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001816 EVT ValVT;
1817
1818 // If value is passed by pointer we have address passed instead of the value
1819 // itself.
1820 if (VA.getLocInfo() == CCValAssign::Indirect)
1821 ValVT = VA.getLocVT();
1822 else
1823 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001824
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001825 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001827 // In case of tail call optimization mark all arguments mutable. Since they
1828 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001829 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001830 unsigned Bytes = Flags.getByValSize();
1831 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1832 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001833 return DAG.getFrameIndex(FI, getPointerTy());
1834 } else {
1835 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001836 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001837 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1838 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001839 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001840 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001841 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001842}
1843
Dan Gohman475871a2008-07-27 21:46:04 +00001844SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001846 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 bool isVarArg,
1848 const SmallVectorImpl<ISD::InputArg> &Ins,
1849 DebugLoc dl,
1850 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001851 SmallVectorImpl<SDValue> &InVals)
1852 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001853 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 const Function* Fn = MF.getFunction();
1857 if (Fn->hasExternalLinkage() &&
1858 Subtarget->isTargetCygMing() &&
1859 Fn->getName() == "main")
1860 FuncInfo->setForceFramePointer(true);
1861
Evan Cheng1bc78042006-04-26 01:20:17 +00001862 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001864 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001865 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001866
Chris Lattner29689432010-03-11 00:22:57 +00001867 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1868 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869
Chris Lattner638402b2007-02-28 07:00:42 +00001870 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001872 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001874
1875 // Allocate shadow area for Win64
1876 if (IsWin64) {
1877 CCInfo.AllocateStack(32, 8);
1878 }
1879
Duncan Sands45907662010-10-31 13:21:44 +00001880 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001881
Chris Lattnerf39f7712007-02-28 05:46:49 +00001882 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001884 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1885 CCValAssign &VA = ArgLocs[i];
1886 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1887 // places.
1888 assert(VA.getValNo() != LastVal &&
1889 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001890 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattnerf39f7712007-02-28 05:46:49 +00001893 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001894 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001895 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001897 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001899 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001901 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001903 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001904 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001905 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001906 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001907 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001908 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001909 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001910 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001911 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912
Devang Patel68e6bee2011-02-21 23:21:26 +00001913 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1917 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1918 // right size.
1919 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001920 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001921 DAG.getValueType(VA.getValVT()));
1922 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001923 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001924 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001925 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001926 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001928 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001929 // Handle MMX values passed in XMM regs.
1930 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001931 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1932 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001933 } else
1934 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001935 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 } else {
1937 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001939 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001940
1941 // If value is passed via pointer - do a load.
1942 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001943 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001944 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001945
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001947 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001948
Dan Gohman61a92132008-04-21 23:59:07 +00001949 // The x86-64 ABI for returning structs by value requires that we copy
1950 // the sret argument into %rax for the return. Save the argument into
1951 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001952 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001953 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1954 unsigned Reg = FuncInfo->getSRetReturnReg();
1955 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001957 FuncInfo->setSRetReturnReg(Reg);
1958 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001961 }
1962
Chris Lattnerf39f7712007-02-28 05:46:49 +00001963 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001964 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (FuncIsMadeTailCallSafe(CallConv,
1966 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001967 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001968
Evan Cheng1bc78042006-04-26 01:20:17 +00001969 // If the function takes variable number of arguments, make a frame index for
1970 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001972 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1973 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001974 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 }
1976 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001977 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1978
1979 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001980 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001983 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1985 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001986 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1988 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1989 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001990 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992
1993 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 // The XMM registers which might contain var arg parameters are shadowed
1995 // in their paired GPR. So we only need to save the GPR to their home
1996 // slots.
1997 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001999 } else {
2000 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2001 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002002
Chad Rosier30450e82011-12-22 22:35:21 +00002003 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2004 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005 }
2006 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2007 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002008
Devang Patel578efa92009-06-05 21:57:13 +00002009 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002010 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002011 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002012 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2013 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002014 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002015 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002016 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002017 // Kernel mode asks for SSE to be disabled, so don't push them
2018 // on the stack.
2019 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002020
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002022 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002023 // Get to the caller-allocated home save location. Add 8 to account
2024 // for the return address.
2025 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002026 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002027 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002028 // Fixup to set vararg frame on shadow area (4 x i64).
2029 if (NumIntRegs < 4)
2030 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002031 } else {
2032 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002033 // registers, then we must store them to their spots on the stack so
2034 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002035 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2036 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2037 FuncInfo->setRegSaveFrameIndex(
2038 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002040 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2045 getPointerTy());
2046 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002047 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002048 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2049 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002050 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002051 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002054 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002055 MachinePointerInfo::getFixedStack(
2056 FuncInfo->getRegSaveFrameIndex(), Offset),
2057 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002059 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002061
Dan Gohmanface41a2009-08-16 21:24:25 +00002062 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2063 // Now store the XMM (fp + vector) parameter registers.
2064 SmallVector<SDValue, 11> SaveXMMOps;
2065 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002066
Craig Topperc9099502012-04-20 06:31:50 +00002067 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002068 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2069 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002070
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2072 FuncInfo->getRegSaveFrameIndex()));
2073 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2074 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002075
Dan Gohmanface41a2009-08-16 21:24:25 +00002076 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002077 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002078 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2080 SaveXMMOps.push_back(Val);
2081 }
2082 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2083 MVT::Other,
2084 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002086
2087 if (!MemOps.empty())
2088 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2089 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002094 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2095 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002097 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002098 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002099 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002100 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002101 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002102 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002103 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002104
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002106 // RegSaveFrameIndex is X86-64 only.
2107 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002108 if (CallConv == CallingConv::X86_FastCall ||
2109 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002110 // fastcc functions can't have varargs.
2111 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 }
Evan Cheng25caf632006-05-23 21:06:34 +00002113
Rafael Espindola76927d752011-08-30 19:39:58 +00002114 FuncInfo->setArgumentStackSize(StackSize);
2115
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002117}
2118
Dan Gohman475871a2008-07-27 21:46:04 +00002119SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2121 SDValue StackPtr, SDValue Arg,
2122 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002123 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002124 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002125 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002126 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002127 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002128 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002129 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002130
2131 return DAG.getStore(Chain, dl, Arg, PtrOff,
2132 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002133 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002134}
2135
Bill Wendling64e87322009-01-16 19:25:27 +00002136/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002138SDValue
2139X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002140 SDValue &OutRetAddr, SDValue Chain,
2141 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002142 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002144 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002145 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002146
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002147 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002148 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002149 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002150 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002151}
2152
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002153/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002154/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002155static SDValue
2156EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002157 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002158 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002159 // Store the return address to the appropriate stack slot.
2160 if (!FPDiff) return Chain;
2161 // Calculate the new stack slot for the return address.
2162 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002163 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002164 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002166 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002168 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002169 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002170 return Chain;
2171}
2172
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002174X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002175 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002176 SelectionDAG &DAG = CLI.DAG;
2177 DebugLoc &dl = CLI.DL;
2178 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2179 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2180 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2181 SDValue Chain = CLI.Chain;
2182 SDValue Callee = CLI.Callee;
2183 CallingConv::ID CallConv = CLI.CallConv;
2184 bool &isTailCall = CLI.IsTailCall;
2185 bool isVarArg = CLI.IsVarArg;
2186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 MachineFunction &MF = DAG.getMachineFunction();
2188 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002189 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002190 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002191 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002192 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193
Nick Lewycky22de16d2012-01-19 00:34:10 +00002194 if (MF.getTarget().Options.DisableTailCalls)
2195 isTailCall = false;
2196
Evan Cheng5f941932010-02-05 02:21:12 +00002197 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002198 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002199 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002200 isVarArg, SR != NotStructReturn,
2201 MF.getFunction()->hasStructRetAttr(),
2202 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002203
2204 // Sibcalls are automatically detected tailcalls which do not require
2205 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002206 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002207 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002208
2209 if (isTailCall)
2210 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002211 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002212
Chris Lattner29689432010-03-11 00:22:57 +00002213 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2214 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002215
Chris Lattner638402b2007-02-28 07:00:42 +00002216 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002218 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002220
2221 // Allocate shadow area for Win64
2222 if (IsWin64) {
2223 CCInfo.AllocateStack(32, 8);
2224 }
2225
Duncan Sands45907662010-10-31 13:21:44 +00002226 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002227
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 // Get a count of how many bytes are to be pushed on the stack.
2229 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002230 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002231 // This is a sibcall. The memory operands are available in caller's
2232 // own caller's stack.
2233 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002234 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2235 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002236 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002237
Gordon Henriksen86737662008-01-05 16:56:59 +00002238 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002239 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002240 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002241 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2243 FPDiff = NumBytesCallerPushed - NumBytes;
2244
2245 // Set the delta of movement of the returnaddr stackslot.
2246 // But only set if delta is greater than previous delta.
2247 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2248 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2249 }
2250
Evan Chengf22f9b32010-02-06 03:28:46 +00002251 if (!IsSibcall)
2252 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002253
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002255 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 if (isTailCall && FPDiff)
2257 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2258 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002259
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2261 SmallVector<SDValue, 8> MemOpChains;
2262 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002263
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 // Walk the register/memloc assignments, inserting copies/loads. In the case
2265 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2267 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002268 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002269 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002271 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002272
Chris Lattner423c5f42007-02-28 05:31:48 +00002273 // Promote the value if needed.
2274 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002275 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002276 case CCValAssign::Full: break;
2277 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002278 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002279 break;
2280 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002281 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002282 break;
2283 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002284 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2285 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002286 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2288 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002289 } else
2290 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2291 break;
2292 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002293 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002294 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002295 case CCValAssign::Indirect: {
2296 // Store the argument.
2297 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002298 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002299 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002300 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002301 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002302 Arg = SpillSlot;
2303 break;
2304 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002306
Chris Lattner423c5f42007-02-28 05:31:48 +00002307 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002308 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2309 if (isVarArg && IsWin64) {
2310 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2311 // shadow reg if callee is a varargs function.
2312 unsigned ShadowReg = 0;
2313 switch (VA.getLocReg()) {
2314 case X86::XMM0: ShadowReg = X86::RCX; break;
2315 case X86::XMM1: ShadowReg = X86::RDX; break;
2316 case X86::XMM2: ShadowReg = X86::R8; break;
2317 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002318 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002319 if (ShadowReg)
2320 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002321 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002322 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002323 assert(VA.isMemLoc());
2324 if (StackPtr.getNode() == 0)
2325 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2326 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2327 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002328 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Evan Cheng32fe1032006-05-25 00:59:30 +00002331 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002333 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002334
Chris Lattner88e1fd52009-07-09 04:24:46 +00002335 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002336 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2337 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002339 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2340 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002341 } else {
2342 // If we are tail calling and generating PIC/GOT style code load the
2343 // address of the callee into ECX. The value in ecx is used as target of
2344 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2345 // for tail calls on PIC/GOT architectures. Normally we would just put the
2346 // address of GOT into ebx and then call target@PLT. But for tail calls
2347 // ebx would be restored (since ebx is callee saved) before jumping to the
2348 // target@PLT.
2349
2350 // Note: The actual moving to ECX is done further down.
2351 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2352 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2353 !G->getGlobal()->hasProtectedVisibility())
2354 Callee = LowerGlobalAddress(Callee, DAG);
2355 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002356 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002357 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002358 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002359
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002360 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 // From AMD64 ABI document:
2362 // For calls that may call functions that use varargs or stdargs
2363 // (prototype-less calls or calls to functions containing ellipsis (...) in
2364 // the declaration) %al is used as hidden argument to specify the number
2365 // of SSE registers used. The contents of %al do not need to match exactly
2366 // the number of registers, but must be an ubound on the number of SSE
2367 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002368
Gordon Henriksen86737662008-01-05 16:56:59 +00002369 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002370 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2372 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2373 };
2374 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002375 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002376 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002377
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002378 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2379 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002382 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383 if (isTailCall) {
2384 // Force all the incoming stack arguments to be loaded from the stack
2385 // before any new outgoing arguments are stored to the stack, because the
2386 // outgoing stack slots may alias the incoming argument stack slots, and
2387 // the alias isn't otherwise explicit. This is slightly more conservative
2388 // than necessary, because it means that each store effectively depends
2389 // on every argument instead of just those arguments it would clobber.
2390 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2391
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SmallVector<SDValue, 8> MemOpChains2;
2393 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002394 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002395 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002396 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2397 CCValAssign &VA = ArgLocs[i];
2398 if (VA.isRegLoc())
2399 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002400 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002401 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002403 // Create frame index.
2404 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002405 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002406 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002408
Duncan Sands276dcbd2008-03-21 09:14:45 +00002409 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002410 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002412 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002413 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002414 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002415 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002416
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2418 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002419 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002420 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002421 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002422 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002423 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002424 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002425 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002426 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002427 }
2428 }
2429
2430 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002432 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002433
2434 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002435 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002436 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002437 }
2438
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002439 // Build a sequence of copy-to-reg nodes chained together with token chain
2440 // and flag operands which copy the outgoing args into registers.
2441 SDValue InFlag;
2442 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2443 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2444 RegsToPass[i].second, InFlag);
2445 InFlag = Chain.getValue(1);
2446 }
2447
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002448 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2449 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2450 // In the 64-bit large code model, we have to make all calls
2451 // through a register, since the call instruction's 32-bit
2452 // pc-relative offset may not be large enough to hold the whole
2453 // address.
2454 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002455 // If the callee is a GlobalAddress node (quite common, every direct call
2456 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2457 // it.
2458
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002459 // We should use extra load for direct calls to dllimported functions in
2460 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002461 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002462 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002464 bool ExtraLoad = false;
2465 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002466
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2468 // external symbols most go through the PLT in PIC mode. If the symbol
2469 // has hidden or protected visibility, or if it is static or local, then
2470 // we don't need to use the PLT - we can directly call it.
2471 if (Subtarget->isTargetELF() &&
2472 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002474 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002475 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002476 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002483 } else if (Subtarget->isPICStyleRIPRel() &&
2484 isa<Function>(GV) &&
2485 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2486 // If the function is marked as non-lazy, generate an indirect call
2487 // which loads from the GOT directly. This avoids runtime overhead
2488 // at the cost of eager binding (and one extra byte of encoding).
2489 OpFlags = X86II::MO_GOTPCREL;
2490 WrapperKind = X86ISD::WrapperRIP;
2491 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002492 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002493
Devang Patel0d881da2010-07-06 22:08:15 +00002494 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002496
2497 // Add a wrapper if needed.
2498 if (WrapperKind != ISD::DELETED_NODE)
2499 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2500 // Add extra indirection if needed.
2501 if (ExtraLoad)
2502 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2503 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002504 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002505 }
Bill Wendling056292f2008-09-16 21:48:12 +00002506 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002507 unsigned char OpFlags = 0;
2508
Evan Cheng1bf891a2010-12-01 22:59:46 +00002509 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2510 // external symbols should go through the PLT.
2511 if (Subtarget->isTargetELF() &&
2512 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2513 OpFlags = X86II::MO_PLT;
2514 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002515 (!Subtarget->getTargetTriple().isMacOSX() ||
2516 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002517 // PC-relative references to external symbols should go through $stub,
2518 // unless we're building with the leopard linker or later, which
2519 // automatically synthesizes these stubs.
2520 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002521 }
Eric Christopherfd179292009-08-27 18:07:15 +00002522
Chris Lattner48a7d022009-07-09 05:02:21 +00002523 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2524 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002525 }
2526
Chris Lattnerd96d0722007-02-25 06:40:16 +00002527 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002528 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002530
Evan Chengf22f9b32010-02-06 03:28:46 +00002531 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002532 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2533 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002535 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002537 Ops.push_back(Chain);
2538 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002539
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002542
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 // Add argument registers to the end of the list so that they are known live
2544 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002545 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2546 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2547 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002548
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002549 // Add a register mask operand representing the call-preserved registers.
2550 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2551 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2552 assert(Mask && "Missing call preserved mask for calling convention");
2553 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002554
Gabor Greifba36cb52008-08-28 21:40:38 +00002555 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002556 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557
Dan Gohman98ca4f22009-08-05 01:29:28 +00002558 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002559 // We used to do:
2560 //// If this is the first return lowered for this function, add the regs
2561 //// to the liveout set for the function.
2562 // This isn't right, although it's probably harmless on x86; liveouts
2563 // should be computed from returns not tail calls. Consider a void
2564 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 return DAG.getNode(X86ISD::TC_RETURN, dl,
2566 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002567 }
2568
Dale Johannesenace16102009-02-03 19:33:06 +00002569 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002570 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002571
Chris Lattner2d297092006-05-23 18:50:38 +00002572 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002573 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002574 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2575 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002576 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002577 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002578 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002579 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002580 // pops the hidden struct pointer, so we have to push it back.
2581 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002582 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002583 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002584 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002585 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002586
Gordon Henriksenae636f82008-01-03 16:47:34 +00002587 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002588 if (!IsSibcall) {
2589 Chain = DAG.getCALLSEQ_END(Chain,
2590 DAG.getIntPtrConstant(NumBytes, true),
2591 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2592 true),
2593 InFlag);
2594 InFlag = Chain.getValue(1);
2595 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002596
Chris Lattner3085e152007-02-25 08:59:22 +00002597 // Handle result values, copying them out of physregs into vregs that we
2598 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002599 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2600 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002601}
2602
Evan Cheng25ab6902006-09-08 06:48:29 +00002603
2604//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// Fast Calling Convention (tail call) implementation
2606//===----------------------------------------------------------------------===//
2607
2608// Like std call, callee cleans arguments, convention except that ECX is
2609// reserved for storing the tail called function address. Only 2 registers are
2610// free for argument passing (inreg). Tail call optimization is performed
2611// provided:
2612// * tailcallopt is enabled
2613// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002614// On X86_64 architecture with GOT-style position independent code only local
2615// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002616// To keep the stack aligned according to platform abi the function
2617// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2618// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619// If a tail called function callee has more arguments than the caller the
2620// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002621// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622// original REtADDR, but before the saved framepointer or the spilled registers
2623// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2624// stack layout:
2625// arg1
2626// arg2
2627// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002628// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629// move area ]
2630// (possible EBP)
2631// ESI
2632// EDI
2633// local1 ..
2634
2635/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2636/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002637unsigned
2638X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2639 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002640 MachineFunction &MF = DAG.getMachineFunction();
2641 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002642 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002644 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002646 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002647 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2648 // Number smaller than 12 so just add the difference.
2649 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2650 } else {
2651 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002652 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002653 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002655 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002656}
2657
Evan Cheng5f941932010-02-05 02:21:12 +00002658/// MatchingStackOffset - Return true if the given stack call argument is
2659/// already available in the same position (relatively) of the caller's
2660/// incoming argument stack.
2661static
2662bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2663 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2664 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2666 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002667 if (Arg.getOpcode() == ISD::CopyFromReg) {
2668 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002669 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002670 return false;
2671 MachineInstr *Def = MRI->getVRegDef(VR);
2672 if (!Def)
2673 return false;
2674 if (!Flags.isByVal()) {
2675 if (!TII->isLoadFromStackSlot(Def, FI))
2676 return false;
2677 } else {
2678 unsigned Opcode = Def->getOpcode();
2679 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2680 Def->getOperand(1).isFI()) {
2681 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002683 } else
2684 return false;
2685 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002686 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2687 if (Flags.isByVal())
2688 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002689 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002690 // define @foo(%struct.X* %A) {
2691 // tail call @bar(%struct.X* byval %A)
2692 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002693 return false;
2694 SDValue Ptr = Ld->getBasePtr();
2695 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2696 if (!FINode)
2697 return false;
2698 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002699 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002700 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002701 FI = FINode->getIndex();
2702 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002703 } else
2704 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002705
Evan Cheng4cae1332010-03-05 08:38:04 +00002706 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002707 if (!MFI->isFixedObjectIndex(FI))
2708 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002709 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002710}
2711
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2713/// for tail call optimization. Targets which want to do tail call
2714/// optimization should implement this function.
2715bool
2716X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002717 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002719 bool isCalleeStructRet,
2720 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002721 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002722 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002723 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002725 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002726 CalleeCC != CallingConv::C)
2727 return false;
2728
Evan Cheng7096ae42010-01-29 06:45:59 +00002729 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002730 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002731 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002732 CallingConv::ID CallerCC = CallerF->getCallingConv();
2733 bool CCMatch = CallerCC == CalleeCC;
2734
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002735 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002736 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002737 return true;
2738 return false;
2739 }
2740
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002741 // Look for obvious safe cases to perform tail call optimization that do not
2742 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002743
Evan Cheng2c12cb42010-03-26 16:26:03 +00002744 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2745 // emit a special epilogue.
2746 if (RegInfo->needsStackRealignment(MF))
2747 return false;
2748
Evan Chenga375d472010-03-15 18:54:48 +00002749 // Also avoid sibcall optimization if either caller or callee uses struct
2750 // return semantics.
2751 if (isCalleeStructRet || isCallerStructRet)
2752 return false;
2753
Chad Rosier2416da32011-06-24 21:15:36 +00002754 // An stdcall caller is expected to clean up its arguments; the callee
2755 // isn't going to do that.
2756 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2757 return false;
2758
Chad Rosier871f6642011-05-18 19:59:50 +00002759 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002760 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002761 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002762
2763 // Optimizing for varargs on Win64 is unlikely to be safe without
2764 // additional testing.
2765 if (Subtarget->isTargetWin64())
2766 return false;
2767
Chad Rosier871f6642011-05-18 19:59:50 +00002768 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002770 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002771
Chad Rosier871f6642011-05-18 19:59:50 +00002772 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2773 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2774 if (!ArgLocs[i].isRegLoc())
2775 return false;
2776 }
2777
Chad Rosier30450e82011-12-22 22:35:21 +00002778 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2779 // stack. Therefore, if it's not used by the call it is not safe to optimize
2780 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002781 bool Unused = false;
2782 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2783 if (!Ins[i].Used) {
2784 Unused = true;
2785 break;
2786 }
2787 }
2788 if (Unused) {
2789 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002790 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002791 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002792 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002793 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002794 CCValAssign &VA = RVLocs[i];
2795 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2796 return false;
2797 }
2798 }
2799
Evan Cheng13617962010-04-30 01:12:32 +00002800 // If the calling conventions do not match, then we'd better make sure the
2801 // results are returned in the same way as what the caller expects.
2802 if (!CCMatch) {
2803 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002804 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002805 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002806 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2807
2808 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002811 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2812
2813 if (RVLocs1.size() != RVLocs2.size())
2814 return false;
2815 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2816 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2817 return false;
2818 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2819 return false;
2820 if (RVLocs1[i].isRegLoc()) {
2821 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2822 return false;
2823 } else {
2824 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2825 return false;
2826 }
2827 }
2828 }
2829
Evan Chenga6bff982010-01-30 01:22:00 +00002830 // If the callee takes no arguments then go on to check the results of the
2831 // call.
2832 if (!Outs.empty()) {
2833 // Check if stack adjustment is needed. For now, do not do this if any
2834 // argument is passed on the stack.
2835 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002836 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002837 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002838
2839 // Allocate shadow area for Win64
2840 if (Subtarget->isTargetWin64()) {
2841 CCInfo.AllocateStack(32, 8);
2842 }
2843
Duncan Sands45907662010-10-31 13:21:44 +00002844 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002845 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002846 MachineFunction &MF = DAG.getMachineFunction();
2847 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2848 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002849
2850 // Check if the arguments are already laid out in the right way as
2851 // the caller's fixed stack objects.
2852 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002853 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2854 const X86InstrInfo *TII =
2855 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002856 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2857 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002858 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002859 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002860 if (VA.getLocInfo() == CCValAssign::Indirect)
2861 return false;
2862 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002863 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2864 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002865 return false;
2866 }
2867 }
2868 }
Evan Cheng9c044672010-05-29 01:35:22 +00002869
2870 // If the tailcall address may be in a register, then make sure it's
2871 // possible to register allocate for it. In 32-bit, the call address can
2872 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002873 // callee-saved registers are restored. These happen to be the same
2874 // registers used to pass 'inreg' arguments so watch out for those.
2875 if (!Subtarget->is64Bit() &&
2876 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002877 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002878 unsigned NumInRegs = 0;
2879 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2880 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002881 if (!VA.isRegLoc())
2882 continue;
2883 unsigned Reg = VA.getLocReg();
2884 switch (Reg) {
2885 default: break;
2886 case X86::EAX: case X86::EDX: case X86::ECX:
2887 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002888 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002889 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002890 }
2891 }
2892 }
Evan Chenga6bff982010-01-30 01:22:00 +00002893 }
Evan Chengb1712452010-01-27 06:25:16 +00002894
Evan Cheng86809cc2010-02-03 03:28:02 +00002895 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002896}
2897
Dan Gohman3df24e62008-09-03 23:12:08 +00002898FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002899X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2900 const TargetLibraryInfo *libInfo) const {
2901 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002902}
2903
2904
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002905//===----------------------------------------------------------------------===//
2906// Other Lowering Hooks
2907//===----------------------------------------------------------------------===//
2908
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002909static bool MayFoldLoad(SDValue Op) {
2910 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2911}
2912
2913static bool MayFoldIntoStore(SDValue Op) {
2914 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2915}
2916
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002917static bool isTargetShuffle(unsigned Opcode) {
2918 switch(Opcode) {
2919 default: return false;
2920 case X86ISD::PSHUFD:
2921 case X86ISD::PSHUFHW:
2922 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002923 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002924 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002926 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002927 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002928 case X86ISD::MOVLPS:
2929 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002930 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002931 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002932 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002933 case X86ISD::MOVSS:
2934 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002935 case X86ISD::UNPCKL:
2936 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002937 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002938 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002939 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002940 return true;
2941 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002942}
2943
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002945 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002946 switch(Opc) {
2947 default: llvm_unreachable("Unknown x86 shuffle node");
2948 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002949 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002950 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002951 return DAG.getNode(Opc, dl, VT, V1);
2952 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002953}
2954
2955static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002956 SDValue V1, unsigned TargetMask,
2957 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002958 switch(Opc) {
2959 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002960 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002961 case X86ISD::PSHUFHW:
2962 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002963 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002964 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002965 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2966 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002967}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002968
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002970 SDValue V1, SDValue V2, unsigned TargetMask,
2971 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002972 switch(Opc) {
2973 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002974 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002975 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002976 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002977 return DAG.getNode(Opc, dl, VT, V1, V2,
2978 DAG.getConstant(TargetMask, MVT::i8));
2979 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002980}
2981
2982static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2983 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2984 switch(Opc) {
2985 default: llvm_unreachable("Unknown x86 shuffle node");
2986 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002987 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002988 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002989 case X86ISD::MOVLPS:
2990 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002991 case X86ISD::MOVSS:
2992 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002993 case X86ISD::UNPCKL:
2994 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002995 return DAG.getNode(Opc, dl, VT, V1, V2);
2996 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002997}
2998
Dan Gohmand858e902010-04-17 15:26:15 +00002999SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003000 MachineFunction &MF = DAG.getMachineFunction();
3001 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3002 int ReturnAddrIndex = FuncInfo->getRAIndex();
3003
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003004 if (ReturnAddrIndex == 0) {
3005 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003006 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003007 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003008 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003009 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003010 }
3011
Evan Cheng25ab6902006-09-08 06:48:29 +00003012 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003013}
3014
3015
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003016bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3017 bool hasSymbolicDisplacement) {
3018 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003019 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003020 return false;
3021
3022 // If we don't have a symbolic displacement - we don't have any extra
3023 // restrictions.
3024 if (!hasSymbolicDisplacement)
3025 return true;
3026
3027 // FIXME: Some tweaks might be needed for medium code model.
3028 if (M != CodeModel::Small && M != CodeModel::Kernel)
3029 return false;
3030
3031 // For small code model we assume that latest object is 16MB before end of 31
3032 // bits boundary. We may also accept pretty large negative constants knowing
3033 // that all objects are in the positive half of address space.
3034 if (M == CodeModel::Small && Offset < 16*1024*1024)
3035 return true;
3036
3037 // For kernel code model we know that all object resist in the negative half
3038 // of 32bits address space. We may not accept negative offsets, since they may
3039 // be just off and we may accept pretty large positive ones.
3040 if (M == CodeModel::Kernel && Offset > 0)
3041 return true;
3042
3043 return false;
3044}
3045
Evan Chengef41ff62011-06-23 17:54:54 +00003046/// isCalleePop - Determines whether the callee is required to pop its
3047/// own arguments. Callee pop is necessary to support tail calls.
3048bool X86::isCalleePop(CallingConv::ID CallingConv,
3049 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3050 if (IsVarArg)
3051 return false;
3052
3053 switch (CallingConv) {
3054 default:
3055 return false;
3056 case CallingConv::X86_StdCall:
3057 return !is64Bit;
3058 case CallingConv::X86_FastCall:
3059 return !is64Bit;
3060 case CallingConv::X86_ThisCall:
3061 return !is64Bit;
3062 case CallingConv::Fast:
3063 return TailCallOpt;
3064 case CallingConv::GHC:
3065 return TailCallOpt;
3066 }
3067}
3068
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003069/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3070/// specific condition code, returning the condition code and the LHS/RHS of the
3071/// comparison to make.
3072static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3073 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003074 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003075 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3076 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3077 // X > -1 -> X == 0, jump !sign.
3078 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003079 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003080 }
3081 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003082 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003083 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003084 }
3085 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003086 // X < 1 -> X <= 0
3087 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003089 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003090 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003091
Evan Chengd9558e02006-01-06 00:43:03 +00003092 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003093 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETEQ: return X86::COND_E;
3095 case ISD::SETGT: return X86::COND_G;
3096 case ISD::SETGE: return X86::COND_GE;
3097 case ISD::SETLT: return X86::COND_L;
3098 case ISD::SETLE: return X86::COND_LE;
3099 case ISD::SETNE: return X86::COND_NE;
3100 case ISD::SETULT: return X86::COND_B;
3101 case ISD::SETUGT: return X86::COND_A;
3102 case ISD::SETULE: return X86::COND_BE;
3103 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003104 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003106
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003108
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003110 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3111 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3113 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003114 }
3115
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 switch (SetCCOpcode) {
3117 default: break;
3118 case ISD::SETOLT:
3119 case ISD::SETOLE:
3120 case ISD::SETUGT:
3121 case ISD::SETUGE:
3122 std::swap(LHS, RHS);
3123 break;
3124 }
3125
3126 // On a floating point condition, the flags are set as follows:
3127 // ZF PF CF op
3128 // 0 | 0 | 0 | X > Y
3129 // 0 | 0 | 1 | X < Y
3130 // 1 | 0 | 0 | X == Y
3131 // 1 | 1 | 1 | unordered
3132 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003133 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003134 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003135 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003136 case ISD::SETOLT: // flipped
3137 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003139 case ISD::SETOLE: // flipped
3140 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003141 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003142 case ISD::SETUGT: // flipped
3143 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003144 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003145 case ISD::SETUGE: // flipped
3146 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003147 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003148 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003149 case ISD::SETNE: return X86::COND_NE;
3150 case ISD::SETUO: return X86::COND_P;
3151 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003152 case ISD::SETOEQ:
3153 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003154 }
Evan Chengd9558e02006-01-06 00:43:03 +00003155}
3156
Evan Cheng4a460802006-01-11 00:33:36 +00003157/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3158/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003159/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003160static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003161 switch (X86CC) {
3162 default:
3163 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003164 case X86::COND_B:
3165 case X86::COND_BE:
3166 case X86::COND_E:
3167 case X86::COND_P:
3168 case X86::COND_A:
3169 case X86::COND_AE:
3170 case X86::COND_NE:
3171 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003172 return true;
3173 }
3174}
3175
Evan Chengeb2f9692009-10-27 19:56:55 +00003176/// isFPImmLegal - Returns true if the target can instruction select the
3177/// specified FP immediate natively. If false, the legalizer will
3178/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003179bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003180 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3181 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3182 return true;
3183 }
3184 return false;
3185}
3186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3188/// the specified range (L, H].
3189static bool isUndefOrInRange(int Val, int Low, int Hi) {
3190 return (Val < 0) || (Val >= Low && Val < Hi);
3191}
3192
3193/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3194/// specified value.
3195static bool isUndefOrEqual(int Val, int CmpVal) {
3196 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003197 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003199}
3200
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003201/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003202/// from position Pos and ending in Pos+Size, falls within the specified
3203/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003204static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003205 unsigned Pos, unsigned Size, int Low) {
3206 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003207 if (!isUndefOrEqual(Mask[i], Low))
3208 return false;
3209 return true;
3210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3214/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003215static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003216 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 return (Mask[0] < 2 && Mask[1] < 2);
3220 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3224/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003225static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3226 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003230 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003234 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003235 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Craig Toppera9a568a2012-05-02 08:03:44 +00003238 if (VT == MVT::v16i16) {
3239 // Lower quadword copied in order or undef.
3240 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3241 return false;
3242
3243 // Upper quadword shuffled.
3244 for (unsigned i = 12; i != 16; ++i)
3245 if (!isUndefOrInRange(Mask[i], 12, 16))
3246 return false;
3247 }
3248
Evan Cheng506d3df2006-03-29 23:07:14 +00003249 return true;
3250}
3251
Nate Begeman9008ca62009-04-27 18:41:29 +00003252/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3253/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003254static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3255 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003256 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003257
Rafael Espindola15684b22009-04-24 12:40:33 +00003258 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003259 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3260 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003261
Rafael Espindola15684b22009-04-24 12:40:33 +00003262 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003263 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003264 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003265 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003266
Craig Toppera9a568a2012-05-02 08:03:44 +00003267 if (VT == MVT::v16i16) {
3268 // Upper quadword copied in order.
3269 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3270 return false;
3271
3272 // Lower quadword shuffled.
3273 for (unsigned i = 8; i != 12; ++i)
3274 if (!isUndefOrInRange(Mask[i], 8, 12))
3275 return false;
3276 }
3277
Rafael Espindola15684b22009-04-24 12:40:33 +00003278 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003279}
3280
Nate Begemana09008b2009-10-19 02:17:23 +00003281/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3282/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003283static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3284 const X86Subtarget *Subtarget) {
3285 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3286 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003287 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003288
Craig Topper0e2037b2012-01-20 05:53:00 +00003289 unsigned NumElts = VT.getVectorNumElements();
3290 unsigned NumLanes = VT.getSizeInBits()/128;
3291 unsigned NumLaneElts = NumElts/NumLanes;
3292
3293 // Do not handle 64-bit element shuffles with palignr.
3294 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003295 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003296
Craig Topper0e2037b2012-01-20 05:53:00 +00003297 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3298 unsigned i;
3299 for (i = 0; i != NumLaneElts; ++i) {
3300 if (Mask[i+l] >= 0)
3301 break;
3302 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003303
Craig Topper0e2037b2012-01-20 05:53:00 +00003304 // Lane is all undef, go to next lane
3305 if (i == NumLaneElts)
3306 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003307
Craig Topper0e2037b2012-01-20 05:53:00 +00003308 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003309
Craig Topper0e2037b2012-01-20 05:53:00 +00003310 // Make sure its in this lane in one of the sources
3311 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3312 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003313 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003314
3315 // If not lane 0, then we must match lane 0
3316 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3317 return false;
3318
3319 // Correct second source to be contiguous with first source
3320 if (Start >= (int)NumElts)
3321 Start -= NumElts - NumLaneElts;
3322
3323 // Make sure we're shifting in the right direction.
3324 if (Start <= (int)(i+l))
3325 return false;
3326
3327 Start -= i;
3328
3329 // Check the rest of the elements to see if they are consecutive.
3330 for (++i; i != NumLaneElts; ++i) {
3331 int Idx = Mask[i+l];
3332
3333 // Make sure its in this lane
3334 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3335 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3336 return false;
3337
3338 // If not lane 0, then we must match lane 0
3339 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3340 return false;
3341
3342 if (Idx >= (int)NumElts)
3343 Idx -= NumElts - NumLaneElts;
3344
3345 if (!isUndefOrEqual(Idx, Start+i))
3346 return false;
3347
3348 }
Nate Begemana09008b2009-10-19 02:17:23 +00003349 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003350
Nate Begemana09008b2009-10-19 02:17:23 +00003351 return true;
3352}
3353
Craig Topper1a7700a2012-01-19 08:19:12 +00003354/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3355/// the two vector operands have swapped position.
3356static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3357 unsigned NumElems) {
3358 for (unsigned i = 0; i != NumElems; ++i) {
3359 int idx = Mask[i];
3360 if (idx < 0)
3361 continue;
3362 else if (idx < (int)NumElems)
3363 Mask[i] = idx + NumElems;
3364 else
3365 Mask[i] = idx - NumElems;
3366 }
3367}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368
Craig Topper1a7700a2012-01-19 08:19:12 +00003369/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3370/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3371/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3372/// reverse of what x86 shuffles want.
3373static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3374 bool Commuted = false) {
3375 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003376 return false;
3377
Craig Topper1a7700a2012-01-19 08:19:12 +00003378 unsigned NumElems = VT.getVectorNumElements();
3379 unsigned NumLanes = VT.getSizeInBits()/128;
3380 unsigned NumLaneElems = NumElems/NumLanes;
3381
3382 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003383 return false;
3384
3385 // VSHUFPSY divides the resulting vector into 4 chunks.
3386 // The sources are also splitted into 4 chunks, and each destination
3387 // chunk must come from a different source chunk.
3388 //
3389 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3390 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3391 //
3392 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3393 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3394 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003395 // VSHUFPDY divides the resulting vector into 4 chunks.
3396 // The sources are also splitted into 4 chunks, and each destination
3397 // chunk must come from a different source chunk.
3398 //
3399 // SRC1 => X3 X2 X1 X0
3400 // SRC2 => Y3 Y2 Y1 Y0
3401 //
3402 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3403 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003404 unsigned HalfLaneElems = NumLaneElems/2;
3405 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3406 for (unsigned i = 0; i != NumLaneElems; ++i) {
3407 int Idx = Mask[i+l];
3408 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3409 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3410 return false;
3411 // For VSHUFPSY, the mask of the second half must be the same as the
3412 // first but with the appropriate offsets. This works in the same way as
3413 // VPERMILPS works with masks.
3414 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3415 continue;
3416 if (!isUndefOrEqual(Idx, Mask[i]+l))
3417 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003418 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003419 }
3420
3421 return true;
3422}
3423
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003424/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3425/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003426static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003427 unsigned NumElems = VT.getVectorNumElements();
3428
3429 if (VT.getSizeInBits() != 128)
3430 return false;
3431
3432 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003433 return false;
3434
Evan Cheng2064a2b2006-03-28 06:50:32 +00003435 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003436 return isUndefOrEqual(Mask[0], 6) &&
3437 isUndefOrEqual(Mask[1], 7) &&
3438 isUndefOrEqual(Mask[2], 2) &&
3439 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003440}
3441
Nate Begeman0b10b912009-11-07 23:17:15 +00003442/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3443/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3444/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003445static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003446 unsigned NumElems = VT.getVectorNumElements();
3447
3448 if (VT.getSizeInBits() != 128)
3449 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003450
Nate Begeman0b10b912009-11-07 23:17:15 +00003451 if (NumElems != 4)
3452 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003453
Craig Topperdd637ae2012-02-19 05:41:45 +00003454 return isUndefOrEqual(Mask[0], 2) &&
3455 isUndefOrEqual(Mask[1], 3) &&
3456 isUndefOrEqual(Mask[2], 2) &&
3457 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003458}
3459
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3461/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003462static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003463 if (VT.getSizeInBits() != 128)
3464 return false;
3465
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468 if (NumElems != 2 && NumElems != 4)
3469 return false;
3470
Chad Rosier238ae312012-04-30 17:47:15 +00003471 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003472 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003473 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474
Chad Rosier238ae312012-04-30 17:47:15 +00003475 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003476 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003477 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
3479 return true;
3480}
3481
Nate Begeman0b10b912009-11-07 23:17:15 +00003482/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3483/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003484static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3485 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
David Greenea20244d2011-03-02 17:23:43 +00003487 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003488 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003489 return false;
3490
Chad Rosier238ae312012-04-30 17:47:15 +00003491 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003492 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003493 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003494
Chad Rosier238ae312012-04-30 17:47:15 +00003495 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3496 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003497 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003498
3499 return true;
3500}
3501
Elena Demikhovsky15963732012-06-26 08:04:10 +00003502//
3503// Some special combinations that can be optimized.
3504//
3505static
3506SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3507 SelectionDAG &DAG) {
3508 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003509 DebugLoc dl = SVOp->getDebugLoc();
3510
3511 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3512 return SDValue();
3513
3514 ArrayRef<int> Mask = SVOp->getMask();
3515
3516 // These are the special masks that may be optimized.
3517 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3518 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3519 bool MatchEvenMask = true;
3520 bool MatchOddMask = true;
3521 for (int i=0; i<8; ++i) {
3522 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3523 MatchEvenMask = false;
3524 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3525 MatchOddMask = false;
3526 }
3527 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3528 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3529
3530 const int *CompactionMask;
3531 if (MatchEvenMask)
3532 CompactionMask = CompactionMaskEven;
3533 else if (MatchOddMask)
3534 CompactionMask = CompactionMaskOdd;
3535 else
3536 return SDValue();
3537
3538 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3539
3540 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3541 UndefNode, CompactionMask);
3542 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3543 UndefNode, CompactionMask);
3544 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3545 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3546}
3547
Evan Cheng0038e592006-03-28 00:39:58 +00003548/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3549/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003550static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003551 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003552 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553
3554 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3555 "Unsupported vector type for unpckh");
3556
Craig Topper6347e862011-11-21 06:57:39 +00003557 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003558 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003559 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003560
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003561 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3562 // independently on 128-bit lanes.
3563 unsigned NumLanes = VT.getSizeInBits()/128;
3564 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003565
Craig Topper94438ba2011-12-16 08:06:31 +00003566 for (unsigned l = 0; l != NumLanes; ++l) {
3567 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3568 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003569 i += 2, ++j) {
3570 int BitI = Mask[i];
3571 int BitI1 = Mask[i+1];
3572 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003573 return false;
David Greenea20244d2011-03-02 17:23:43 +00003574 if (V2IsSplat) {
3575 if (!isUndefOrEqual(BitI1, NumElts))
3576 return false;
3577 } else {
3578 if (!isUndefOrEqual(BitI1, j + NumElts))
3579 return false;
3580 }
Evan Cheng39623da2006-04-20 08:58:49 +00003581 }
Evan Cheng0038e592006-03-28 00:39:58 +00003582 }
David Greenea20244d2011-03-02 17:23:43 +00003583
Evan Cheng0038e592006-03-28 00:39:58 +00003584 return true;
3585}
3586
Evan Cheng4fcb9222006-03-28 02:43:26 +00003587/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3588/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003589static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003590 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003591 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003592
3593 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3594 "Unsupported vector type for unpckh");
3595
Craig Topper6347e862011-11-21 06:57:39 +00003596 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003597 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003598 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003599
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003600 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3601 // independently on 128-bit lanes.
3602 unsigned NumLanes = VT.getSizeInBits()/128;
3603 unsigned NumLaneElts = NumElts/NumLanes;
3604
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003605 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003606 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3607 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003608 int BitI = Mask[i];
3609 int BitI1 = Mask[i+1];
3610 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003611 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003612 if (V2IsSplat) {
3613 if (isUndefOrEqual(BitI1, NumElts))
3614 return false;
3615 } else {
3616 if (!isUndefOrEqual(BitI1, j+NumElts))
3617 return false;
3618 }
Evan Cheng39623da2006-04-20 08:58:49 +00003619 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003620 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003621 return true;
3622}
3623
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003624/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3625/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3626/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003627static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003628 bool HasAVX2) {
3629 unsigned NumElts = VT.getVectorNumElements();
3630
3631 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3632 "Unsupported vector type for unpckh");
3633
3634 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3635 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003636 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003638 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3639 // FIXME: Need a better way to get rid of this, there's no latency difference
3640 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3641 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003642 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003643 return false;
3644
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003645 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3646 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003647 unsigned NumLanes = VT.getSizeInBits()/128;
3648 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003649
Craig Topper94438ba2011-12-16 08:06:31 +00003650 for (unsigned l = 0; l != NumLanes; ++l) {
3651 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3652 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003653 i += 2, ++j) {
3654 int BitI = Mask[i];
3655 int BitI1 = Mask[i+1];
3656
3657 if (!isUndefOrEqual(BitI, j))
3658 return false;
3659 if (!isUndefOrEqual(BitI1, j))
3660 return false;
3661 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003662 }
David Greenea20244d2011-03-02 17:23:43 +00003663
Rafael Espindola15684b22009-04-24 12:40:33 +00003664 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003665}
3666
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003667/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3668/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3669/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003670static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003671 unsigned NumElts = VT.getVectorNumElements();
3672
3673 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3674 "Unsupported vector type for unpckh");
3675
3676 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3677 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003679
Craig Topper94438ba2011-12-16 08:06:31 +00003680 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3681 // independently on 128-bit lanes.
3682 unsigned NumLanes = VT.getSizeInBits()/128;
3683 unsigned NumLaneElts = NumElts/NumLanes;
3684
3685 for (unsigned l = 0; l != NumLanes; ++l) {
3686 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3687 i != (l+1)*NumLaneElts; i += 2, ++j) {
3688 int BitI = Mask[i];
3689 int BitI1 = Mask[i+1];
3690 if (!isUndefOrEqual(BitI, j))
3691 return false;
3692 if (!isUndefOrEqual(BitI1, j))
3693 return false;
3694 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003695 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003696 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003697}
3698
Evan Cheng017dcc62006-04-21 01:05:10 +00003699/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3700/// specifies a shuffle of elements that is suitable for input to MOVSS,
3701/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003702static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003703 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003704 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003705 if (VT.getSizeInBits() == 256)
3706 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003707
Craig Topperc612d792012-01-02 09:17:37 +00003708 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003709
Nate Begeman9008ca62009-04-27 18:41:29 +00003710 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003712
Craig Topperc612d792012-01-02 09:17:37 +00003713 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003716
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003717 return true;
3718}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003719
Craig Topper70b883b2011-11-28 10:14:51 +00003720/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003721/// as permutations between 128-bit chunks or halves. As an example: this
3722/// shuffle bellow:
3723/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3724/// The first half comes from the second half of V1 and the second half from the
3725/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003726static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003727 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003728 return false;
3729
3730 // The shuffle result is divided into half A and half B. In total the two
3731 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3732 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003733 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003734 bool MatchA = false, MatchB = false;
3735
3736 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003737 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003738 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3739 MatchA = true;
3740 break;
3741 }
3742 }
3743
3744 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003745 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003746 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3747 MatchB = true;
3748 break;
3749 }
3750 }
3751
3752 return MatchA && MatchB;
3753}
3754
Craig Topper70b883b2011-11-28 10:14:51 +00003755/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3756/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003757static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003758 EVT VT = SVOp->getValueType(0);
3759
Craig Topperc612d792012-01-02 09:17:37 +00003760 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003761
Craig Topperc612d792012-01-02 09:17:37 +00003762 unsigned FstHalf = 0, SndHalf = 0;
3763 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003764 if (SVOp->getMaskElt(i) > 0) {
3765 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3766 break;
3767 }
3768 }
Craig Topperc612d792012-01-02 09:17:37 +00003769 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003770 if (SVOp->getMaskElt(i) > 0) {
3771 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3772 break;
3773 }
3774 }
3775
3776 return (FstHalf | (SndHalf << 4));
3777}
3778
Craig Topper70b883b2011-11-28 10:14:51 +00003779/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003780/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3781/// Note that VPERMIL mask matching is different depending whether theunderlying
3782/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3783/// to the same elements of the low, but to the higher half of the source.
3784/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003785/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003786static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003787 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003788 return false;
3789
Craig Topperc612d792012-01-02 09:17:37 +00003790 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003791 // Only match 256-bit with 32/64-bit types
3792 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003793 return false;
3794
Craig Topperc612d792012-01-02 09:17:37 +00003795 unsigned NumLanes = VT.getSizeInBits()/128;
3796 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003797 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003798 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003799 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003800 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003801 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003802 continue;
3803 // VPERMILPS handling
3804 if (Mask[i] < 0)
3805 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003806 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003807 return false;
3808 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003809 }
3810
3811 return true;
3812}
3813
Craig Topper5aaffa82012-02-19 02:53:47 +00003814/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003815/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003816/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003817static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003819 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003820 if (VT.getSizeInBits() == 256)
3821 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003822 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003823 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003824
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003826 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003827
Craig Topperc612d792012-01-02 09:17:37 +00003828 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3830 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3831 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003832 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003833
Evan Cheng39623da2006-04-20 08:58:49 +00003834 return true;
3835}
3836
Evan Chengd9539472006-04-14 21:59:03 +00003837/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3838/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003839/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003840static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003841 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003842 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003843 return false;
3844
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845 unsigned NumElems = VT.getVectorNumElements();
3846
3847 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3848 (VT.getSizeInBits() == 256 && NumElems != 8))
3849 return false;
3850
3851 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003852 for (unsigned i = 0; i != NumElems; i += 2)
3853 if (!isUndefOrEqual(Mask[i], i+1) ||
3854 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003856
3857 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003858}
3859
3860/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3861/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003862/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003863static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003864 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003865 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003866 return false;
3867
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003868 unsigned NumElems = VT.getVectorNumElements();
3869
3870 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3871 (VT.getSizeInBits() == 256 && NumElems != 8))
3872 return false;
3873
3874 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003875 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003876 if (!isUndefOrEqual(Mask[i], i) ||
3877 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003879
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003880 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003881}
3882
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003883/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3884/// specifies a shuffle of elements that is suitable for input to 256-bit
3885/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003886static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003887 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003888
Craig Topperbeabc6c2011-12-05 06:56:46 +00003889 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003890 return false;
3891
Craig Topperc612d792012-01-02 09:17:37 +00003892 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003893 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003894 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003895 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003896 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003897 return false;
3898 return true;
3899}
3900
Evan Cheng0b457f02008-09-25 20:50:48 +00003901/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003902/// specifies a shuffle of elements that is suitable for input to 128-bit
3903/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003904static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003905 if (VT.getSizeInBits() != 128)
3906 return false;
3907
Craig Topperc612d792012-01-02 09:17:37 +00003908 unsigned e = VT.getVectorNumElements() / 2;
3909 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003910 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003911 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003912 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003913 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003914 return false;
3915 return true;
3916}
3917
David Greenec38a03e2011-02-03 15:50:00 +00003918/// isVEXTRACTF128Index - Return true if the specified
3919/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3920/// suitable for input to VEXTRACTF128.
3921bool X86::isVEXTRACTF128Index(SDNode *N) {
3922 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3923 return false;
3924
3925 // The index should be aligned on a 128-bit boundary.
3926 uint64_t Index =
3927 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3928
3929 unsigned VL = N->getValueType(0).getVectorNumElements();
3930 unsigned VBits = N->getValueType(0).getSizeInBits();
3931 unsigned ElSize = VBits / VL;
3932 bool Result = (Index * ElSize) % 128 == 0;
3933
3934 return Result;
3935}
3936
David Greeneccacdc12011-02-04 16:08:29 +00003937/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3938/// operand specifies a subvector insert that is suitable for input to
3939/// VINSERTF128.
3940bool X86::isVINSERTF128Index(SDNode *N) {
3941 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3942 return false;
3943
3944 // The index should be aligned on a 128-bit boundary.
3945 uint64_t Index =
3946 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3947
3948 unsigned VL = N->getValueType(0).getVectorNumElements();
3949 unsigned VBits = N->getValueType(0).getSizeInBits();
3950 unsigned ElSize = VBits / VL;
3951 bool Result = (Index * ElSize) % 128 == 0;
3952
3953 return Result;
3954}
3955
Evan Cheng63d33002006-03-22 08:01:21 +00003956/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003957/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003958/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003959static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003960 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003961
Craig Topper1a7700a2012-01-19 08:19:12 +00003962 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3963 "Unsupported vector type for PSHUF/SHUFP");
3964
3965 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3966 // independently on 128-bit lanes.
3967 unsigned NumElts = VT.getVectorNumElements();
3968 unsigned NumLanes = VT.getSizeInBits()/128;
3969 unsigned NumLaneElts = NumElts/NumLanes;
3970
3971 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3972 "Only supports 2 or 4 elements per lane");
3973
3974 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003975 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003976 for (unsigned i = 0; i != NumElts; ++i) {
3977 int Elt = N->getMaskElt(i);
3978 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003979 Elt &= NumLaneElts - 1;
3980 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003981 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003982 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003983
Evan Cheng63d33002006-03-22 08:01:21 +00003984 return Mask;
3985}
3986
Evan Cheng506d3df2006-03-29 23:07:14 +00003987/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003988/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003989static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003990 EVT VT = N->getValueType(0);
3991
3992 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3993 "Unsupported vector type for PSHUFHW");
3994
3995 unsigned NumElts = VT.getVectorNumElements();
3996
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003998 for (unsigned l = 0; l != NumElts; l += 8) {
3999 // 8 nodes per lane, but we only care about the last 4.
4000 for (unsigned i = 0; i < 4; ++i) {
4001 int Elt = N->getMaskElt(l+i+4);
4002 if (Elt < 0) continue;
4003 Elt &= 0x3; // only 2-bits.
4004 Mask |= Elt << (i * 2);
4005 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004006 }
Craig Topper6b28d352012-05-03 07:12:59 +00004007
Evan Cheng506d3df2006-03-29 23:07:14 +00004008 return Mask;
4009}
4010
4011/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004012/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004013static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004014 EVT VT = N->getValueType(0);
4015
4016 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4017 "Unsupported vector type for PSHUFHW");
4018
4019 unsigned NumElts = VT.getVectorNumElements();
4020
Evan Cheng506d3df2006-03-29 23:07:14 +00004021 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004022 for (unsigned l = 0; l != NumElts; l += 8) {
4023 // 8 nodes per lane, but we only care about the first 4.
4024 for (unsigned i = 0; i < 4; ++i) {
4025 int Elt = N->getMaskElt(l+i);
4026 if (Elt < 0) continue;
4027 Elt &= 0x3; // only 2-bits
4028 Mask |= Elt << (i * 2);
4029 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004030 }
Craig Topper6b28d352012-05-03 07:12:59 +00004031
Evan Cheng506d3df2006-03-29 23:07:14 +00004032 return Mask;
4033}
4034
Nate Begemana09008b2009-10-19 02:17:23 +00004035/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4036/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004037static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4038 EVT VT = SVOp->getValueType(0);
4039 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004040
Craig Topper0e2037b2012-01-20 05:53:00 +00004041 unsigned NumElts = VT.getVectorNumElements();
4042 unsigned NumLanes = VT.getSizeInBits()/128;
4043 unsigned NumLaneElts = NumElts/NumLanes;
4044
4045 int Val = 0;
4046 unsigned i;
4047 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004048 Val = SVOp->getMaskElt(i);
4049 if (Val >= 0)
4050 break;
4051 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004052 if (Val >= (int)NumElts)
4053 Val -= NumElts - NumLaneElts;
4054
Eli Friedman63f8dde2011-07-25 21:36:45 +00004055 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004056 return (Val - i) * EltSize;
4057}
4058
David Greenec38a03e2011-02-03 15:50:00 +00004059/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4060/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4061/// instructions.
4062unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4063 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4064 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4065
4066 uint64_t Index =
4067 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4068
4069 EVT VecVT = N->getOperand(0).getValueType();
4070 EVT ElVT = VecVT.getVectorElementType();
4071
4072 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004073 return Index / NumElemsPerChunk;
4074}
4075
David Greeneccacdc12011-02-04 16:08:29 +00004076/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4077/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4078/// instructions.
4079unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4080 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4081 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4082
4083 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004084 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004085
4086 EVT VecVT = N->getValueType(0);
4087 EVT ElVT = VecVT.getVectorElementType();
4088
4089 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004090 return Index / NumElemsPerChunk;
4091}
4092
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004093/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4094/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4095/// Handles 256-bit.
4096static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4097 EVT VT = N->getValueType(0);
4098
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004099 unsigned NumElts = VT.getVectorNumElements();
4100
Craig Topper095c5282012-04-15 23:48:57 +00004101 assert((VT.is256BitVector() && NumElts == 4) &&
4102 "Unsupported vector type for VPERMQ/VPERMPD");
4103
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004104 unsigned Mask = 0;
4105 for (unsigned i = 0; i != NumElts; ++i) {
4106 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004107 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004108 continue;
4109 Mask |= Elt << (i*2);
4110 }
4111
4112 return Mask;
4113}
Evan Cheng37b73872009-07-30 08:33:02 +00004114/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4115/// constant +0.0.
4116bool X86::isZeroNode(SDValue Elt) {
4117 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004118 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004119 (isa<ConstantFPSDNode>(Elt) &&
4120 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4121}
4122
Nate Begeman9008ca62009-04-27 18:41:29 +00004123/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4124/// their permute mask.
4125static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4126 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004127 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004128 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004130
Nate Begeman5a5ca152009-04-29 05:20:52 +00004131 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004132 int Idx = SVOp->getMaskElt(i);
4133 if (Idx >= 0) {
4134 if (Idx < (int)NumElems)
4135 Idx += NumElems;
4136 else
4137 Idx -= NumElems;
4138 }
4139 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004140 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4142 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004143}
4144
Evan Cheng533a0aa2006-04-19 20:35:22 +00004145/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4146/// match movhlps. The lower half elements should come from upper half of
4147/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004148/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004149static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004150 if (VT.getSizeInBits() != 128)
4151 return false;
4152 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153 return false;
4154 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004155 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156 return false;
4157 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004158 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004159 return false;
4160 return true;
4161}
4162
Evan Cheng5ced1d82006-04-06 23:23:56 +00004163/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004164/// is promoted to a vector. It also returns the LoadSDNode by reference if
4165/// required.
4166static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004167 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4168 return false;
4169 N = N->getOperand(0).getNode();
4170 if (!ISD::isNON_EXTLoad(N))
4171 return false;
4172 if (LD)
4173 *LD = cast<LoadSDNode>(N);
4174 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004175}
4176
Dan Gohman65fd6562011-11-03 21:49:52 +00004177// Test whether the given value is a vector value which will be legalized
4178// into a load.
4179static bool WillBeConstantPoolLoad(SDNode *N) {
4180 if (N->getOpcode() != ISD::BUILD_VECTOR)
4181 return false;
4182
4183 // Check for any non-constant elements.
4184 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4185 switch (N->getOperand(i).getNode()->getOpcode()) {
4186 case ISD::UNDEF:
4187 case ISD::ConstantFP:
4188 case ISD::Constant:
4189 break;
4190 default:
4191 return false;
4192 }
4193
4194 // Vectors of all-zeros and all-ones are materialized with special
4195 // instructions rather than being loaded.
4196 return !ISD::isBuildVectorAllZeros(N) &&
4197 !ISD::isBuildVectorAllOnes(N);
4198}
4199
Evan Cheng533a0aa2006-04-19 20:35:22 +00004200/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4201/// match movlp{s|d}. The lower half elements should come from lower half of
4202/// V1 (and in order), and the upper half elements should come from the upper
4203/// half of V2 (and in order). And since V1 will become the source of the
4204/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004205static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004206 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004207 if (VT.getSizeInBits() != 128)
4208 return false;
4209
Evan Cheng466685d2006-10-09 20:57:25 +00004210 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004211 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004212 // Is V2 is a vector load, don't do this transformation. We will try to use
4213 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004214 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004215 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004216
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004217 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004218
Evan Cheng533a0aa2006-04-19 20:35:22 +00004219 if (NumElems != 2 && NumElems != 4)
4220 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004221 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004222 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004223 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004224 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004225 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004226 return false;
4227 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004228}
4229
Evan Cheng39623da2006-04-20 08:58:49 +00004230/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4231/// all the same.
4232static bool isSplatVector(SDNode *N) {
4233 if (N->getOpcode() != ISD::BUILD_VECTOR)
4234 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004235
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004237 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4238 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004239 return false;
4240 return true;
4241}
4242
Evan Cheng213d2cf2007-05-17 18:45:50 +00004243/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004244/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004245/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004246static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004247 SDValue V1 = N->getOperand(0);
4248 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004249 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4250 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004252 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004254 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4255 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004256 if (Opc != ISD::BUILD_VECTOR ||
4257 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 return false;
4259 } else if (Idx >= 0) {
4260 unsigned Opc = V1.getOpcode();
4261 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4262 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004263 if (Opc != ISD::BUILD_VECTOR ||
4264 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004265 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004266 }
4267 }
4268 return true;
4269}
4270
4271/// getZeroVector - Returns a vector of specified type with all zero elements.
4272///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004273static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004274 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004275 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004276 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Dale Johannesen0488fb62010-09-30 23:57:10 +00004278 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004279 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004280 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004281 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004282 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004283 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4284 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4285 } else { // SSE1
4286 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4288 }
Craig Topper9d352402012-04-23 07:24:41 +00004289 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004290 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004291 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4292 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4294 } else {
4295 // 256-bit logic and arithmetic instructions in AVX are all
4296 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4297 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4298 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4299 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4300 }
Craig Topper9d352402012-04-23 07:24:41 +00004301 } else
4302 llvm_unreachable("Unexpected vector type");
4303
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004304 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004305}
4306
Chris Lattner8a594482007-11-25 00:24:49 +00004307/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004308/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4309/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4310/// Then bitcast to their original type, ensuring they get CSE'd.
4311static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4312 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004313 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004314 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004315
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004317 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004318 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004319 if (HasAVX2) { // AVX2
4320 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4321 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4322 } else { // AVX
4323 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004324 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004325 }
Craig Topper9d352402012-04-23 07:24:41 +00004326 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004327 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004328 } else
4329 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004330
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004331 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004332}
4333
Evan Cheng39623da2006-04-20 08:58:49 +00004334/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4335/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004336static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004337 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004338 if (Mask[i] > (int)NumElems) {
4339 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004340 }
Evan Cheng39623da2006-04-20 08:58:49 +00004341 }
Evan Cheng39623da2006-04-20 08:58:49 +00004342}
4343
Evan Cheng017dcc62006-04-21 01:05:10 +00004344/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4345/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004346static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SDValue V2) {
4348 unsigned NumElems = VT.getVectorNumElements();
4349 SmallVector<int, 8> Mask;
4350 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004351 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 Mask.push_back(i);
4353 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004354}
4355
Nate Begeman9008ca62009-04-27 18:41:29 +00004356/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004357static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 SDValue V2) {
4359 unsigned NumElems = VT.getVectorNumElements();
4360 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004361 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 Mask.push_back(i);
4363 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004364 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004366}
4367
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004368/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004369static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 SDValue V2) {
4371 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004373 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 Mask.push_back(i + Half);
4375 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004376 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004378}
4379
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004380// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004381// a generic shuffle instruction because the target has no such instructions.
4382// Generate shuffles which repeat i16 and i8 several times until they can be
4383// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004384static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004385 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004388
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 while (NumElems > 4) {
4390 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 EltNo -= NumElems/2;
4395 }
4396 NumElems >>= 1;
4397 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398 return V;
4399}
Eric Christopherfd179292009-08-27 18:07:15 +00004400
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4402static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4403 EVT VT = V.getValueType();
4404 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004405 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406
Craig Topper9d352402012-04-23 07:24:41 +00004407 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004408 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4411 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004412 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004413 // To use VPERMILPS to splat scalars, the second half of indicies must
4414 // refer to the higher part, which is a duplication of the lower one,
4415 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004416 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4417 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004418
4419 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4420 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4421 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004422 } else
4423 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004424
4425 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4426}
4427
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004428/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4430 EVT SrcVT = SV->getValueType(0);
4431 SDValue V1 = SV->getOperand(0);
4432 DebugLoc dl = SV->getDebugLoc();
4433
4434 int EltNo = SV->getSplatIndex();
4435 int NumElems = SrcVT.getVectorNumElements();
4436 unsigned Size = SrcVT.getSizeInBits();
4437
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004438 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4439 "Unknown how to promote splat for type");
4440
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441 // Extract the 128-bit part containing the splat element and update
4442 // the splat element index when it refers to the higher register.
4443 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004444 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4445 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004446 EltNo -= NumElems/2;
4447 }
4448
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004449 // All i16 and i8 vector types can't be used directly by a generic shuffle
4450 // instruction because the target has no such instruction. Generate shuffles
4451 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004452 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004453 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004454 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004455 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004456
4457 // Recreate the 256-bit vector and place the same 128-bit vector
4458 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004459 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004460 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004461 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 }
4463
4464 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004465}
4466
Evan Chengba05f722006-04-21 23:03:30 +00004467/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004468/// vector of zero or undef vector. This produces a shuffle where the low
4469/// element of V2 is swizzled into the zero/undef vector, landing at element
4470/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004471static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004472 bool IsZero,
4473 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004474 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004475 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004476 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004477 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 unsigned NumElems = VT.getVectorNumElements();
4479 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004480 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 // If this is the insertion idx, put the low elt of V2 here.
4482 MaskVec.push_back(i == Idx ? NumElems : i);
4483 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004484}
4485
Craig Toppera1ffc682012-03-20 06:42:26 +00004486/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4487/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004488/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004489static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004490 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004491 unsigned NumElems = VT.getVectorNumElements();
4492 SDValue ImmN;
4493
Craig Topper89f4e662012-03-20 07:17:59 +00004494 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004495 switch(N->getOpcode()) {
4496 case X86ISD::SHUFP:
4497 ImmN = N->getOperand(N->getNumOperands()-1);
4498 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4499 break;
4500 case X86ISD::UNPCKH:
4501 DecodeUNPCKHMask(VT, Mask);
4502 break;
4503 case X86ISD::UNPCKL:
4504 DecodeUNPCKLMask(VT, Mask);
4505 break;
4506 case X86ISD::MOVHLPS:
4507 DecodeMOVHLPSMask(NumElems, Mask);
4508 break;
4509 case X86ISD::MOVLHPS:
4510 DecodeMOVLHPSMask(NumElems, Mask);
4511 break;
4512 case X86ISD::PSHUFD:
4513 case X86ISD::VPERMILP:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004516 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004517 break;
4518 case X86ISD::PSHUFHW:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004520 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004521 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004522 break;
4523 case X86ISD::PSHUFLW:
4524 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004525 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004526 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004527 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004528 case X86ISD::VPERMI:
4529 ImmN = N->getOperand(N->getNumOperands()-1);
4530 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4531 IsUnary = true;
4532 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004533 case X86ISD::MOVSS:
4534 case X86ISD::MOVSD: {
4535 // The index 0 always comes from the first element of the second source,
4536 // this is why MOVSS and MOVSD are used in the first place. The other
4537 // elements come from the other positions of the first source vector
4538 Mask.push_back(NumElems);
4539 for (unsigned i = 1; i != NumElems; ++i) {
4540 Mask.push_back(i);
4541 }
4542 break;
4543 }
4544 case X86ISD::VPERM2X128:
4545 ImmN = N->getOperand(N->getNumOperands()-1);
4546 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004547 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004548 break;
4549 case X86ISD::MOVDDUP:
4550 case X86ISD::MOVLHPD:
4551 case X86ISD::MOVLPD:
4552 case X86ISD::MOVLPS:
4553 case X86ISD::MOVSHDUP:
4554 case X86ISD::MOVSLDUP:
4555 case X86ISD::PALIGN:
4556 // Not yet implemented
4557 return false;
4558 default: llvm_unreachable("unknown target shuffle node");
4559 }
4560
4561 return true;
4562}
4563
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004564/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4565/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004566static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004567 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004568 if (Depth == 6)
4569 return SDValue(); // Limit search depth.
4570
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571 SDValue V = SDValue(N, 0);
4572 EVT VT = V.getValueType();
4573 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004574
4575 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4576 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004577 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578
Craig Topper3d092db2012-03-21 02:14:01 +00004579 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580 return DAG.getUNDEF(VT.getVectorElementType());
4581
Craig Topperd156dc12012-02-06 07:17:51 +00004582 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004583 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4584 : SV->getOperand(1);
4585 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004586 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587
4588 // Recurse into target specific vector shuffles to find scalars.
4589 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004590 MVT ShufVT = V.getValueType().getSimpleVT();
4591 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004592 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004593 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004594 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004595
Craig Topperd978c542012-05-06 19:46:21 +00004596 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004597 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004598
Craig Topper3d092db2012-03-21 02:14:01 +00004599 int Elt = ShuffleMask[Index];
4600 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004601 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004602
Craig Topper3d092db2012-03-21 02:14:01 +00004603 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004604 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004605 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004606 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004607 }
4608
4609 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004610 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611 V = V.getOperand(0);
4612 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004613 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004614
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004615 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004616 return SDValue();
4617 }
4618
4619 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4620 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004621 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004622
4623 if (V.getOpcode() == ISD::BUILD_VECTOR)
4624 return V.getOperand(Index);
4625
4626 return SDValue();
4627}
4628
4629/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4630/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004631/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004632static
Craig Topper3d092db2012-03-21 02:14:01 +00004633unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004635 unsigned i;
4636 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004638 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 if (!(Elt.getNode() &&
4640 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4641 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004642 }
4643
4644 return i;
4645}
4646
Craig Topper3d092db2012-03-21 02:14:01 +00004647/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4648/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004649/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4650static
Craig Topper3d092db2012-03-21 02:14:01 +00004651bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4652 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4653 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004654 bool SeenV1 = false;
4655 bool SeenV2 = false;
4656
Craig Topper3d092db2012-03-21 02:14:01 +00004657 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004658 int Idx = SVOp->getMaskElt(i);
4659 // Ignore undef indicies
4660 if (Idx < 0)
4661 continue;
4662
Craig Topper3d092db2012-03-21 02:14:01 +00004663 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004664 SeenV1 = true;
4665 else
4666 SeenV2 = true;
4667
4668 // Only accept consecutive elements from the same vector
4669 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4670 return false;
4671 }
4672
4673 OpNum = SeenV1 ? 0 : 1;
4674 return true;
4675}
4676
4677/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4678/// logical left shift of a vector.
4679static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4680 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4681 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4682 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4683 false /* check zeros from right */, DAG);
4684 unsigned OpSrc;
4685
4686 if (!NumZeros)
4687 return false;
4688
4689 // Considering the elements in the mask that are not consecutive zeros,
4690 // check if they consecutively come from only one of the source vectors.
4691 //
4692 // V1 = {X, A, B, C} 0
4693 // \ \ \ /
4694 // vector_shuffle V1, V2 <1, 2, 3, X>
4695 //
4696 if (!isShuffleMaskConsecutive(SVOp,
4697 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004698 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 NumZeros, // Where to start looking in the src vector
4700 NumElems, // Number of elements in vector
4701 OpSrc)) // Which source operand ?
4702 return false;
4703
4704 isLeft = false;
4705 ShAmt = NumZeros;
4706 ShVal = SVOp->getOperand(OpSrc);
4707 return true;
4708}
4709
4710/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4711/// logical left shift of a vector.
4712static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4713 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4714 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4715 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4716 true /* check zeros from left */, DAG);
4717 unsigned OpSrc;
4718
4719 if (!NumZeros)
4720 return false;
4721
4722 // Considering the elements in the mask that are not consecutive zeros,
4723 // check if they consecutively come from only one of the source vectors.
4724 //
4725 // 0 { A, B, X, X } = V2
4726 // / \ / /
4727 // vector_shuffle V1, V2 <X, X, 4, 5>
4728 //
4729 if (!isShuffleMaskConsecutive(SVOp,
4730 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004731 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004732 0, // Where to start looking in the src vector
4733 NumElems, // Number of elements in vector
4734 OpSrc)) // Which source operand ?
4735 return false;
4736
4737 isLeft = true;
4738 ShAmt = NumZeros;
4739 ShVal = SVOp->getOperand(OpSrc);
4740 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004741}
4742
4743/// isVectorShift - Returns true if the shuffle can be implemented as a
4744/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004745static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004746 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004747 // Although the logic below support any bitwidth size, there are no
4748 // shift instructions which handle more than 128-bit vectors.
4749 if (SVOp->getValueType(0).getSizeInBits() > 128)
4750 return false;
4751
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004752 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4753 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4754 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004755
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004756 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004757}
4758
Evan Chengc78d3b42006-04-24 18:01:45 +00004759/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4760///
Dan Gohman475871a2008-07-27 21:46:04 +00004761static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004763 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004764 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004765 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004767 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004768
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004769 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004771 bool First = true;
4772 for (unsigned i = 0; i < 16; ++i) {
4773 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4774 if (ThisIsNonZero && First) {
4775 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004776 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004777 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 First = false;
4780 }
4781
4782 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004783 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4785 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004788 }
4789 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4791 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4792 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004793 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004795 } else
4796 ThisElt = LastElt;
4797
Gabor Greifba36cb52008-08-28 21:40:38 +00004798 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004800 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004801 }
4802 }
4803
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004804 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004805}
4806
Bill Wendlinga348c562007-03-22 18:42:45 +00004807/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004808///
Dan Gohman475871a2008-07-27 21:46:04 +00004809static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004810 unsigned NumNonZero, unsigned NumZero,
4811 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004812 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004813 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004814 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004815 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004816
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004817 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004819 bool First = true;
4820 for (unsigned i = 0; i < 8; ++i) {
4821 bool isNonZero = (NonZeros & (1 << i)) != 0;
4822 if (isNonZero) {
4823 if (First) {
4824 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004825 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004826 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004828 First = false;
4829 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004830 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004832 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004833 }
4834 }
4835
4836 return V;
4837}
4838
Evan Chengf26ffe92008-05-29 08:22:04 +00004839/// getVShift - Return a vector logical shift node.
4840///
Owen Andersone50ed302009-08-10 22:56:29 +00004841static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004842 unsigned NumBits, SelectionDAG &DAG,
4843 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004844 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004845 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004846 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4848 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004849 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004850 DAG.getConstant(NumBits,
4851 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004852}
4853
Dan Gohman475871a2008-07-27 21:46:04 +00004854SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004855X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004856 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004857
Evan Chengc3630942009-12-09 21:00:30 +00004858 // Check if the scalar load can be widened into a vector load. And if
4859 // the address is "base + cst" see if the cst can be "absorbed" into
4860 // the shuffle mask.
4861 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4862 SDValue Ptr = LD->getBasePtr();
4863 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4864 return SDValue();
4865 EVT PVT = LD->getValueType(0);
4866 if (PVT != MVT::i32 && PVT != MVT::f32)
4867 return SDValue();
4868
4869 int FI = -1;
4870 int64_t Offset = 0;
4871 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4872 FI = FINode->getIndex();
4873 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004874 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004875 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4876 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4877 Offset = Ptr.getConstantOperandVal(1);
4878 Ptr = Ptr.getOperand(0);
4879 } else {
4880 return SDValue();
4881 }
4882
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004883 // FIXME: 256-bit vector instructions don't require a strict alignment,
4884 // improve this code to support it better.
4885 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004886 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004887 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004888 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004889 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004890 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004891 // Can't change the alignment. FIXME: It's possible to compute
4892 // the exact stack offset and reference FI + adjust offset instead.
4893 // If someone *really* cares about this. That's the way to implement it.
4894 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004895 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004896 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004897 }
4898 }
4899
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004900 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004901 // Ptr + (Offset & ~15).
4902 if (Offset < 0)
4903 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004904 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004905 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004906 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004907 if (StartOffset)
4908 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4909 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4910
4911 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004912 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004913
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004914 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4915 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004916 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004917 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004918
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004919 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004920 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004921 Mask.push_back(EltNo);
4922
Craig Toppercc3000632012-01-30 07:50:31 +00004923 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004924 }
4925
4926 return SDValue();
4927}
4928
Michael J. Spencerec38de22010-10-10 22:04:20 +00004929/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4930/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004931/// load which has the same value as a build_vector whose operands are 'elts'.
4932///
4933/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004934///
Nate Begeman1449f292010-03-24 22:19:06 +00004935/// FIXME: we'd also like to handle the case where the last elements are zero
4936/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4937/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004938static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004939 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004940 EVT EltVT = VT.getVectorElementType();
4941 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004942
Nate Begemanfdea31a2010-03-24 20:49:50 +00004943 LoadSDNode *LDBase = NULL;
4944 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004945
Nate Begeman1449f292010-03-24 22:19:06 +00004946 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004947 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004948 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004949 for (unsigned i = 0; i < NumElems; ++i) {
4950 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004951
Nate Begemanfdea31a2010-03-24 20:49:50 +00004952 if (!Elt.getNode() ||
4953 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4954 return SDValue();
4955 if (!LDBase) {
4956 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4957 return SDValue();
4958 LDBase = cast<LoadSDNode>(Elt.getNode());
4959 LastLoadedElt = i;
4960 continue;
4961 }
4962 if (Elt.getOpcode() == ISD::UNDEF)
4963 continue;
4964
4965 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4966 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4967 return SDValue();
4968 LastLoadedElt = i;
4969 }
Nate Begeman1449f292010-03-24 22:19:06 +00004970
4971 // If we have found an entire vector of loads and undefs, then return a large
4972 // load of the entire vector width starting at the base pointer. If we found
4973 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004974 if (LastLoadedElt == NumElems - 1) {
4975 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004976 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004977 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004978 LDBase->isVolatile(), LDBase->isNonTemporal(),
4979 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004980 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004981 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004982 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004983 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004984 }
4985 if (NumElems == 4 && LastLoadedElt == 1 &&
4986 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004987 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4988 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004989 SDValue ResNode =
4990 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4991 LDBase->getPointerInfo(),
4992 LDBase->getAlignment(),
4993 false/*isVolatile*/, true/*ReadMem*/,
4994 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004995 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004996 }
4997 return SDValue();
4998}
4999
Nadav Rotem9d68b062012-04-08 12:54:54 +00005000/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5001/// to generate a splat value for the following cases:
5002/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005004/// a scalar load, or a constant.
5005/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005006/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005007SDValue
5008X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005009 if (!Subtarget->hasAVX())
5010 return SDValue();
5011
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005013 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005014
Craig Topper5da8a802012-05-04 05:49:51 +00005015 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5016 "Unsupported vector type for broadcast.");
5017
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005018 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005019 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020
Nadav Rotem9d68b062012-04-08 12:54:54 +00005021 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005022 default:
5023 // Unknown pattern found.
5024 return SDValue();
5025
5026 case ISD::BUILD_VECTOR: {
5027 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005028 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005029 return SDValue();
5030
Nadav Rotem9d68b062012-04-08 12:54:54 +00005031 Ld = Op.getOperand(0);
5032 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5033 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005034
5035 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005037 // Constants may have multiple users.
5038 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005039 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005040 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005041 }
5042
5043 case ISD::VECTOR_SHUFFLE: {
5044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5045
5046 // Shuffles must have a splat mask where the first element is
5047 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005048 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049 return SDValue();
5050
5051 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005052 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005053 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5054
5055 if (!Subtarget->hasAVX2())
5056 return SDValue();
5057
5058 // Use the register form of the broadcast instruction available on AVX2.
5059 if (VT.is256BitVector())
5060 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5061 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5062 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005063
5064 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005065 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005066 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005067
5068 // The scalar_to_vector node and the suspected
5069 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005070 // Constants may have multiple users.
5071 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005072 return SDValue();
5073 break;
5074 }
5075 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005076
Nadav Rotem9d68b062012-04-08 12:54:54 +00005077 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005078
5079 // Handle the broadcasting a single constant scalar from the constant pool
5080 // into a vector. On Sandybridge it is still better to load a constant vector
5081 // from the constant pool and not to broadcast it from a scalar.
5082 if (ConstSplatVal && Subtarget->hasAVX2()) {
5083 EVT CVT = Ld.getValueType();
5084 assert(!CVT.isVector() && "Must not broadcast a vector type");
5085 unsigned ScalarSize = CVT.getSizeInBits();
5086
Craig Topper5da8a802012-05-04 05:49:51 +00005087 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005088 const Constant *C = 0;
5089 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5090 C = CI->getConstantIntValue();
5091 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5092 C = CF->getConstantFPValue();
5093
5094 assert(C && "Invalid constant type");
5095
Nadav Rotem154819d2012-04-09 07:45:58 +00005096 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005097 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005098 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005099 MachinePointerInfo::getConstantPool(),
5100 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005101
Nadav Rotem9d68b062012-04-08 12:54:54 +00005102 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5103 }
5104 }
5105
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005106 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005107 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5108
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005109 // Handle AVX2 in-register broadcasts.
5110 if (!IsLoad && Subtarget->hasAVX2() &&
5111 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5112 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5113
5114 // The scalar source must be a normal load.
5115 if (!IsLoad)
5116 return SDValue();
5117
Craig Topper5da8a802012-05-04 05:49:51 +00005118 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005119 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005120
Craig Toppera9376332012-01-10 08:23:59 +00005121 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005122 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005123 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005124 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005125 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005126 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005127
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005128 // Unsupported broadcast.
5129 return SDValue();
5130}
5131
Evan Chengc3630942009-12-09 21:00:30 +00005132SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005133X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005134 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005135
David Greenef125a292011-02-08 19:04:41 +00005136 EVT VT = Op.getValueType();
5137 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005138 unsigned NumElems = Op.getNumOperands();
5139
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005140 // Vectors containing all zeros can be matched by pxor and xorps later
5141 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5142 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5143 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005144 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005145 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005147 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005148 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005150 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005151 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5152 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005153 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005154 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005155 return Op;
5156
Craig Topper07a27622012-01-22 03:07:48 +00005157 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005158 }
5159
Nadav Rotem154819d2012-04-09 07:45:58 +00005160 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005161 if (Broadcast.getNode())
5162 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005163
Owen Andersone50ed302009-08-10 22:56:29 +00005164 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 unsigned NumZero = 0;
5167 unsigned NumNonZero = 0;
5168 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005169 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005170 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005172 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005173 if (Elt.getOpcode() == ISD::UNDEF)
5174 continue;
5175 Values.insert(Elt);
5176 if (Elt.getOpcode() != ISD::Constant &&
5177 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005178 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005179 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005180 NumZero++;
5181 else {
5182 NonZeros |= (1 << i);
5183 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 }
5185 }
5186
Chris Lattner97a2a562010-08-26 05:24:29 +00005187 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5188 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005189 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190
Chris Lattner67f453a2008-03-09 05:42:06 +00005191 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005192 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005194 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Chris Lattner62098042008-03-09 01:05:04 +00005196 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5197 // the value are obviously zero, truncate the value to i32 and do the
5198 // insertion that way. Only do this if the value is non-constant or if the
5199 // value is a constant being inserted into element 0. It is cheaper to do
5200 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005202 (!IsAllConstants || Idx == 0)) {
5203 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005204 // Handle SSE only.
5205 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5206 EVT VecVT = MVT::v4i32;
5207 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Chris Lattner62098042008-03-09 01:05:04 +00005209 // Truncate the value (which may itself be a constant) to i32, and
5210 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005212 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005213 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner62098042008-03-09 01:05:04 +00005215 // Now we have our 32-bit value zero extended in the low element of
5216 // a vector. If Idx != 0, swizzle it into place.
5217 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 SmallVector<int, 4> Mask;
5219 Mask.push_back(Idx);
5220 for (unsigned i = 1; i != VecElts; ++i)
5221 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005222 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005223 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005224 }
Craig Topper07a27622012-01-22 03:07:48 +00005225 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005226 }
5227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Chris Lattner19f79692008-03-08 22:59:52 +00005229 // If we have a constant or non-constant insertion into the low element of
5230 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5231 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005232 // depending on what the source datatype is.
5233 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005234 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005235 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005236
5237 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005239 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005240 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005241 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5242 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005243 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005244 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005245 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5246 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005247 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005248 }
5249
5250 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005252 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005253 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005254 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005255 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005256 } else {
5257 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005258 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005259 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005260 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005261 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005262 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005263
5264 // Is it a vector logical left shift?
5265 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005266 X86::isZeroNode(Op.getOperand(0)) &&
5267 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005268 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005269 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005270 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005271 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005272 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005275 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005276 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277
Chris Lattner19f79692008-03-08 22:59:52 +00005278 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5279 // is a non-constant being inserted into an element other than the low one,
5280 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5281 // movd/movss) to move this into the low element, then shuffle it into
5282 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005284 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005287 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005288 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005289 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 MaskVec.push_back(i == Idx ? 0 : 1);
5291 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 }
5293 }
5294
Chris Lattner67f453a2008-03-09 05:42:06 +00005295 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005296 if (Values.size() == 1) {
5297 if (EVTBits == 32) {
5298 // Instead of a shuffle like this:
5299 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5300 // Check if it's possible to issue this instead.
5301 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5302 unsigned Idx = CountTrailingZeros_32(NonZeros);
5303 SDValue Item = Op.getOperand(Idx);
5304 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5305 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5306 }
Dan Gohman475871a2008-07-27 21:46:04 +00005307 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Dan Gohmana3941172007-07-24 22:55:08 +00005310 // A vector full of immediates; various special cases are already
5311 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005312 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005313 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005314
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005315 // For AVX-length vectors, build the individual 128-bit pieces and use
5316 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005317 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005318 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005319 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005320 V.push_back(Op.getOperand(i));
5321
5322 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5323
5324 // Build both the lower and upper subvector.
5325 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5326 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5327 NumElems/2);
5328
5329 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005330 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005331 }
5332
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005333 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005334 if (EVTBits == 64) {
5335 if (NumNonZero == 1) {
5336 // One half is zero or undef.
5337 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005338 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005339 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005340 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005341 }
Dan Gohman475871a2008-07-27 21:46:04 +00005342 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005343 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344
5345 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005346 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005348 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005349 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350 }
5351
Bill Wendling826f36f2007-03-28 00:57:11 +00005352 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005353 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005354 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005355 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 }
5357
5358 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005359 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005360 if (NumElems == 4 && NumZero > 0) {
5361 for (unsigned i = 0; i < 4; ++i) {
5362 bool isZero = !(NonZeros & (1 << i));
5363 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005364 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 else
Dale Johannesenace16102009-02-03 19:33:06 +00005366 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 }
5368
5369 for (unsigned i = 0; i < 2; ++i) {
5370 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5371 default: break;
5372 case 0:
5373 V[i] = V[i*2]; // Must be a zero vector.
5374 break;
5375 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005376 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 break;
5378 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005379 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380 break;
5381 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005382 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 break;
5384 }
5385 }
5386
Benjamin Kramer9c683542012-01-30 15:16:21 +00005387 bool Reverse1 = (NonZeros & 0x3) == 2;
5388 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5389 int MaskVec[] = {
5390 Reverse1 ? 1 : 0,
5391 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005392 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5393 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005394 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396 }
5397
Nate Begemanfdea31a2010-03-24 20:49:50 +00005398 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5399 // Check for a build vector of consecutive loads.
5400 for (unsigned i = 0; i < NumElems; ++i)
5401 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005402
Nate Begemanfdea31a2010-03-24 20:49:50 +00005403 // Check for elements which are consecutive loads.
5404 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5405 if (LD.getNode())
5406 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005407
5408 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005409 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005410 SDValue Result;
5411 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5412 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5413 else
5414 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005415
Chris Lattner24faf612010-08-28 17:59:08 +00005416 for (unsigned i = 1; i < NumElems; ++i) {
5417 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5418 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005419 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005420 }
5421 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005423
Chris Lattner6e80e442010-08-28 17:15:43 +00005424 // Otherwise, expand into a number of unpckl*, start by extending each of
5425 // our (non-undef) elements to the full vector width with the element in the
5426 // bottom slot of the vector (which generates no code for SSE).
5427 for (unsigned i = 0; i < NumElems; ++i) {
5428 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5429 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5430 else
5431 V[i] = DAG.getUNDEF(VT);
5432 }
5433
5434 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005435 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5436 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5437 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005438 unsigned EltStride = NumElems >> 1;
5439 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005440 for (unsigned i = 0; i < EltStride; ++i) {
5441 // If V[i+EltStride] is undef and this is the first round of mixing,
5442 // then it is safe to just drop this shuffle: V[i] is already in the
5443 // right place, the one element (since it's the first round) being
5444 // inserted as undef can be dropped. This isn't safe for successive
5445 // rounds because they will permute elements within both vectors.
5446 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5447 EltStride == NumElems/2)
5448 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005449
Chris Lattner6e80e442010-08-28 17:15:43 +00005450 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005451 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005452 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 }
5454 return V[0];
5455 }
Dan Gohman475871a2008-07-27 21:46:04 +00005456 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457}
5458
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005459// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5460// them in a MMX register. This is better than doing a stack convert.
5461static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005462 DebugLoc dl = Op.getDebugLoc();
5463 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005464
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005465 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5466 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5467 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005468 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005469 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5470 InVec = Op.getOperand(1);
5471 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5472 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005473 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005474 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5475 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5476 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005477 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005478 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5479 Mask[0] = 0; Mask[1] = 2;
5480 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5481 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005482 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005483}
5484
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005485// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5486// to create 256-bit vectors from two other 128-bit ones.
5487static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5488 DebugLoc dl = Op.getDebugLoc();
5489 EVT ResVT = Op.getValueType();
5490
5491 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5492
5493 SDValue V1 = Op.getOperand(0);
5494 SDValue V2 = Op.getOperand(1);
5495 unsigned NumElems = ResVT.getVectorNumElements();
5496
Craig Topper4c7972d2012-04-22 18:15:59 +00005497 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005498}
5499
5500SDValue
5501X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005502 EVT ResVT = Op.getValueType();
5503
5504 assert(Op.getNumOperands() == 2);
5505 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5506 "Unsupported CONCAT_VECTORS for value type");
5507
5508 // We support concatenate two MMX registers and place them in a MMX register.
5509 // This is better than doing a stack convert.
5510 if (ResVT.is128BitVector())
5511 return LowerMMXCONCAT_VECTORS(Op, DAG);
5512
5513 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5514 // from two other 128-bit ones.
5515 return LowerAVXCONCAT_VECTORS(Op, DAG);
5516}
5517
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005518// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005519static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005520 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005521 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005522 SDValue V1 = SVOp->getOperand(0);
5523 SDValue V2 = SVOp->getOperand(1);
5524 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005525 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005526 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005527
Nadav Roteme6113782012-04-11 06:40:27 +00005528 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005529 return SDValue();
5530
Craig Topper1842ba02012-04-23 06:38:28 +00005531 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005532 MVT OpTy;
5533
Craig Topper708e44f2012-04-23 07:36:33 +00005534 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005535 default: return SDValue();
5536 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005537 ISDNo = X86ISD::BLENDPW;
5538 OpTy = MVT::v8i16;
5539 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005540 case MVT::v4i32:
5541 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005542 ISDNo = X86ISD::BLENDPS;
5543 OpTy = MVT::v4f32;
5544 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005545 case MVT::v2i64:
5546 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005547 ISDNo = X86ISD::BLENDPD;
5548 OpTy = MVT::v2f64;
5549 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005550 case MVT::v8i32:
5551 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005552 if (!Subtarget->hasAVX())
5553 return SDValue();
5554 ISDNo = X86ISD::BLENDPS;
5555 OpTy = MVT::v8f32;
5556 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005557 case MVT::v4i64:
5558 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005559 if (!Subtarget->hasAVX())
5560 return SDValue();
5561 ISDNo = X86ISD::BLENDPD;
5562 OpTy = MVT::v4f64;
5563 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005564 }
5565 assert(ISDNo && "Invalid Op Number");
5566
5567 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005568
Craig Topper1842ba02012-04-23 06:38:28 +00005569 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005570 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005571 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005572 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005573 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005574 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005575 else
5576 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005577 }
5578
Nadav Roteme6113782012-04-11 06:40:27 +00005579 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5580 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5581 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5582 DAG.getConstant(MaskVals, MVT::i32));
5583 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005584}
5585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586// v8i16 shuffles - Prefer shuffles in the following order:
5587// 1. [all] pshuflw, pshufhw, optional move
5588// 2. [ssse3] 1 x pshufb
5589// 3. [ssse3] 2 x pshufb + 1 x por
5590// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005591SDValue
5592X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5593 SelectionDAG &DAG) const {
5594 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 SDValue V1 = SVOp->getOperand(0);
5596 SDValue V2 = SVOp->getOperand(1);
5597 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005599
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 // Determine if more than 1 of the words in each of the low and high quadwords
5601 // of the result come from the same quadword of one of the two inputs. Undef
5602 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005603 unsigned LoQuad[] = { 0, 0, 0, 0 };
5604 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005605 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005607 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005608 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 MaskVals.push_back(EltIdx);
5610 if (EltIdx < 0) {
5611 ++Quad[0];
5612 ++Quad[1];
5613 ++Quad[2];
5614 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005615 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 }
5617 ++Quad[EltIdx / 4];
5618 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005620
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 unsigned MaxQuad = 1;
5623 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 if (LoQuad[i] > MaxQuad) {
5625 BestLoQuad = i;
5626 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005627 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005628 }
5629
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 MaxQuad = 1;
5632 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 if (HiQuad[i] > MaxQuad) {
5634 BestHiQuad = i;
5635 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005636 }
5637 }
5638
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005640 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // single pshufb instruction is necessary. If There are more than 2 input
5642 // quads, disable the next transformation since it does not help SSSE3.
5643 bool V1Used = InputQuads[0] || InputQuads[1];
5644 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005645 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005647 BestLoQuad = InputQuads[0] ? 0 : 1;
5648 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 }
5650 if (InputQuads.count() > 2) {
5651 BestLoQuad = -1;
5652 BestHiQuad = -1;
5653 }
5654 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005655
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5657 // the shuffle mask. If a quad is scored as -1, that means that it contains
5658 // words from all 4 input quadwords.
5659 SDValue NewV;
5660 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005661 int MaskV[] = {
5662 BestLoQuad < 0 ? 0 : BestLoQuad,
5663 BestHiQuad < 0 ? 1 : BestHiQuad
5664 };
Eric Christopherfd179292009-08-27 18:07:15 +00005665 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005666 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5667 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5668 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005669
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5671 // source words for the shuffle, to aid later transformations.
5672 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005673 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005674 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005676 if (idx != (int)i)
5677 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005679 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 AllWordsInNewV = false;
5681 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005682 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005683
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5685 if (AllWordsInNewV) {
5686 for (int i = 0; i != 8; ++i) {
5687 int idx = MaskVals[i];
5688 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005689 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005690 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 if ((idx != i) && idx < 4)
5692 pshufhw = false;
5693 if ((idx != i) && idx > 3)
5694 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005695 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 V1 = NewV;
5697 V2Used = false;
5698 BestLoQuad = 0;
5699 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005700 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005701
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5703 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005704 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005705 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5706 unsigned TargetMask = 0;
5707 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5710 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5711 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005712 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005713 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005714 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005715 }
Eric Christopherfd179292009-08-27 18:07:15 +00005716
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 // If we have SSSE3, and all words of the result are from 1 input vector,
5718 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5719 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005720 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005724 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 // mask, and elements that come from V1 in the V2 mask, so that the two
5726 // results can be OR'd together.
5727 bool TwoInputs = V1Used && V2Used;
5728 for (unsigned i = 0; i != 8; ++i) {
5729 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005730 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5731 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5732 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5733 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005735 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005736 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005737 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005740 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 // Calculate the shuffle mask for the second input, shuffle it, and
5743 // OR it with the first shuffled input.
5744 pshufbMask.clear();
5745 for (unsigned i = 0; i != 8; ++i) {
5746 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005747 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5748 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5749 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5750 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005752 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005753 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005754 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 MVT::v16i8, &pshufbMask[0], 16));
5756 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005757 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 }
5759
5760 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5761 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005762 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005764 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 for (int i = 0; i != 4; ++i) {
5766 int idx = MaskVals[i];
5767 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 InOrder.set(i);
5769 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005770 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 }
5773 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005775 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005776
Craig Topperdd637ae2012-02-19 05:41:45 +00005777 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5778 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005779 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005780 NewV.getOperand(0),
5781 getShufflePSHUFLWImmediate(SVOp), DAG);
5782 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 }
Eric Christopherfd179292009-08-27 18:07:15 +00005784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5786 // and update MaskVals with the new element order.
5787 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005788 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 for (unsigned i = 4; i != 8; ++i) {
5790 int idx = MaskVals[i];
5791 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 InOrder.set(i);
5793 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005794 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 }
5797 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005799 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005800
Craig Topperdd637ae2012-02-19 05:41:45 +00005801 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5802 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005803 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005804 NewV.getOperand(0),
5805 getShufflePSHUFHWImmediate(SVOp), DAG);
5806 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 }
Eric Christopherfd179292009-08-27 18:07:15 +00005808
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 // In case BestHi & BestLo were both -1, which means each quadword has a word
5810 // from each of the four input quadwords, calculate the InOrder bitvector now
5811 // before falling through to the insert/extract cleanup.
5812 if (BestLoQuad == -1 && BestHiQuad == -1) {
5813 NewV = V1;
5814 for (int i = 0; i != 8; ++i)
5815 if (MaskVals[i] < 0 || MaskVals[i] == i)
5816 InOrder.set(i);
5817 }
Eric Christopherfd179292009-08-27 18:07:15 +00005818
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 // The other elements are put in the right place using pextrw and pinsrw.
5820 for (unsigned i = 0; i != 8; ++i) {
5821 if (InOrder[i])
5822 continue;
5823 int EltIdx = MaskVals[i];
5824 if (EltIdx < 0)
5825 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005826 SDValue ExtOp = (EltIdx < 8) ?
5827 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5828 DAG.getIntPtrConstant(EltIdx)) :
5829 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 DAG.getIntPtrConstant(i));
5833 }
5834 return NewV;
5835}
5836
5837// v16i8 shuffles - Prefer shuffles in the following order:
5838// 1. [ssse3] 1 x pshufb
5839// 2. [ssse3] 2 x pshufb + 1 x por
5840// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5841static
Nate Begeman9008ca62009-04-27 18:41:29 +00005842SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005843 SelectionDAG &DAG,
5844 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005845 SDValue V1 = SVOp->getOperand(0);
5846 SDValue V2 = SVOp->getOperand(1);
5847 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005848 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Craig Topperb82b5ab2012-05-18 06:42:06 +00005850 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5851
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005853 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005855
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005857 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005859
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005861 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 //
5863 // Otherwise, we have elements from both input vectors, and must zero out
5864 // elements that come from V2 in the first mask, and V1 in the second mask
5865 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 for (unsigned i = 0; i != 16; ++i) {
5867 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005868 if (EltIdx < 0 || EltIdx >= 16)
5869 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005873 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005875 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005877
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 // Calculate the shuffle mask for the second input, shuffle it, and
5879 // OR it with the first shuffled input.
5880 pshufbMask.clear();
5881 for (unsigned i = 0; i != 16; ++i) {
5882 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005883 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005884 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005887 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 MVT::v16i8, &pshufbMask[0], 16));
5889 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005890 }
Eric Christopherfd179292009-08-27 18:07:15 +00005891
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 // No SSSE3 - Calculate in place words and then fix all out of place words
5893 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5894 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005895 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5896 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005897 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005898 for (int i = 0; i != 8; ++i) {
5899 int Elt0 = MaskVals[i*2];
5900 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005901
Nate Begemanb9a47b82009-02-23 08:49:38 +00005902 // This word of the result is all undef, skip it.
5903 if (Elt0 < 0 && Elt1 < 0)
5904 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005905
Nate Begemanb9a47b82009-02-23 08:49:38 +00005906 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005907 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005908 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005909
Nate Begemanb9a47b82009-02-23 08:49:38 +00005910 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5911 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5912 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005913
5914 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5915 // using a single extract together, load it and store it.
5916 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005918 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005920 DAG.getIntPtrConstant(i));
5921 continue;
5922 }
5923
Nate Begemanb9a47b82009-02-23 08:49:38 +00005924 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005925 // source byte is not also odd, shift the extracted word left 8 bits
5926 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 DAG.getIntPtrConstant(Elt1 / 2));
5930 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005932 DAG.getConstant(8,
5933 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005934 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5936 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005937 }
5938 // If Elt0 is defined, extract it from the appropriate source. If the
5939 // source byte is not also even, shift the extracted word right 8 bits. If
5940 // Elt1 was also defined, OR the extracted values together before
5941 // inserting them in the result.
5942 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005944 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5945 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005947 DAG.getConstant(8,
5948 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005949 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5951 DAG.getConstant(0x00FF, MVT::i16));
5952 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005953 : InsElt0;
5954 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005956 DAG.getIntPtrConstant(i));
5957 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005958 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005959}
5960
Evan Cheng7a831ce2007-12-15 03:00:47 +00005961/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005962/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005963/// done when every pair / quad of shuffle mask elements point to elements in
5964/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005965/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005966static
Nate Begeman9008ca62009-04-27 18:41:29 +00005967SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005968 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005969 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005970 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005971 MVT NewVT;
5972 unsigned Scale;
5973 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005974 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005975 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5976 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5977 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5978 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5979 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5980 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005981 }
5982
Nate Begeman9008ca62009-04-27 18:41:29 +00005983 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005984 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005986 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005987 int EltIdx = SVOp->getMaskElt(i+j);
5988 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005989 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005990 if (StartIdx < 0)
5991 StartIdx = (EltIdx / Scale);
5992 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005993 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005994 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005995 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005996 }
5997
Craig Topper11ac1f82012-05-04 04:08:44 +00005998 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5999 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006000 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006001}
6002
Evan Chengd880b972008-05-09 21:53:03 +00006003/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006004///
Owen Andersone50ed302009-08-10 22:56:29 +00006005static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006006 SDValue SrcOp, SelectionDAG &DAG,
6007 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006009 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006010 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006011 LD = dyn_cast<LoadSDNode>(SrcOp);
6012 if (!LD) {
6013 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6014 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006015 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006016 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006017 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006018 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006019 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006020 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006022 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006023 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6024 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6025 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006026 SrcOp.getOperand(0)
6027 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006028 }
6029 }
6030 }
6031
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006032 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006033 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006034 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006035 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006036}
6037
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006038/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6039/// which could not be matched by any known target speficic shuffle
6040static SDValue
6041LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006042
6043 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6044 if (NewOp.getNode())
6045 return NewOp;
6046
Craig Topper8f35c132012-01-20 09:29:03 +00006047 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006048
Craig Topper8f35c132012-01-20 09:29:03 +00006049 unsigned NumElems = VT.getVectorNumElements();
6050 unsigned NumLaneElems = NumElems / 2;
6051
Craig Topper8f35c132012-01-20 09:29:03 +00006052 DebugLoc dl = SVOp->getDebugLoc();
6053 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006054 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006055 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006056
Craig Topper9a2b6e12012-04-06 07:45:23 +00006057 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006058 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006059 // Build a shuffle mask for the output, discovering on the fly which
6060 // input vectors to use as shuffle operands (recorded in InputUsed).
6061 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006062 // out with UseBuildVector set.
6063 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006064 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006065 unsigned LaneStart = l * NumLaneElems;
6066 for (unsigned i = 0; i != NumLaneElems; ++i) {
6067 // The mask element. This indexes into the input.
6068 int Idx = SVOp->getMaskElt(i+LaneStart);
6069 if (Idx < 0) {
6070 // the mask element does not index into any input vector.
6071 Mask.push_back(-1);
6072 continue;
6073 }
Craig Topper8f35c132012-01-20 09:29:03 +00006074
Craig Topper9a2b6e12012-04-06 07:45:23 +00006075 // The input vector this mask element indexes into.
6076 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006077
Craig Topper9a2b6e12012-04-06 07:45:23 +00006078 // Turn the index into an offset from the start of the input vector.
6079 Idx -= Input * NumLaneElems;
6080
6081 // Find or create a shuffle vector operand to hold this input.
6082 unsigned OpNo;
6083 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6084 if (InputUsed[OpNo] == Input)
6085 // This input vector is already an operand.
6086 break;
6087 if (InputUsed[OpNo] < 0) {
6088 // Create a new operand for this input vector.
6089 InputUsed[OpNo] = Input;
6090 break;
6091 }
6092 }
6093
6094 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006095 // More than two input vectors used! Give up on trying to create a
6096 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6097 UseBuildVector = true;
6098 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006099 }
6100
6101 // Add the mask index for the new shuffle vector.
6102 Mask.push_back(Idx + OpNo * NumLaneElems);
6103 }
6104
Craig Topper8ae97ba2012-05-21 06:40:16 +00006105 if (UseBuildVector) {
6106 SmallVector<SDValue, 16> SVOps;
6107 for (unsigned i = 0; i != NumLaneElems; ++i) {
6108 // The mask element. This indexes into the input.
6109 int Idx = SVOp->getMaskElt(i+LaneStart);
6110 if (Idx < 0) {
6111 SVOps.push_back(DAG.getUNDEF(EltVT));
6112 continue;
6113 }
6114
6115 // The input vector this mask element indexes into.
6116 int Input = Idx / NumElems;
6117
6118 // Turn the index into an offset from the start of the input vector.
6119 Idx -= Input * NumElems;
6120
6121 // Extract the vector element by hand.
6122 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6123 SVOp->getOperand(Input),
6124 DAG.getIntPtrConstant(Idx)));
6125 }
6126
6127 // Construct the output using a BUILD_VECTOR.
6128 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6129 SVOps.size());
6130 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006131 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006132 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006133 } else {
6134 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006135 (InputUsed[0] % 2) * NumLaneElems,
6136 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006137 // If only one input was used, use an undefined vector for the other.
6138 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6139 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006140 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006141 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006142 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006143 }
6144
6145 Mask.clear();
6146 }
Craig Topper8f35c132012-01-20 09:29:03 +00006147
6148 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006149 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006150}
6151
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006152/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6153/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006154static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006155LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 SDValue V1 = SVOp->getOperand(0);
6157 SDValue V2 = SVOp->getOperand(1);
6158 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006159 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006160
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006161 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6162
Benjamin Kramer9c683542012-01-30 15:16:21 +00006163 std::pair<int, int> Locs[4];
6164 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006165 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006166
Evan Chengace3c172008-07-22 21:13:36 +00006167 unsigned NumHi = 0;
6168 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006169 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006170 int Idx = PermMask[i];
6171 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006172 Locs[i] = std::make_pair(-1, -1);
6173 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6175 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006176 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006178 NumLo++;
6179 } else {
6180 Locs[i] = std::make_pair(1, NumHi);
6181 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006183 NumHi++;
6184 }
6185 }
6186 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006187
Evan Chengace3c172008-07-22 21:13:36 +00006188 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006189 // If no more than two elements come from either vector. This can be
6190 // implemented with two shuffles. First shuffle gather the elements.
6191 // The second shuffle, which takes the first shuffle as both of its
6192 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006194
Benjamin Kramer9c683542012-01-30 15:16:21 +00006195 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006196
Benjamin Kramer9c683542012-01-30 15:16:21 +00006197 for (unsigned i = 0; i != 4; ++i)
6198 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006199 unsigned Idx = (i < 2) ? 0 : 4;
6200 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006201 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006202 }
Evan Chengace3c172008-07-22 21:13:36 +00006203
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006205 }
6206
6207 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006208 // Otherwise, we must have three elements from one vector, call it X, and
6209 // one element from the other, call it Y. First, use a shufps to build an
6210 // intermediate vector with the one element from Y and the element from X
6211 // that will be in the same half in the final destination (the indexes don't
6212 // matter). Then, use a shufps to build the final vector, taking the half
6213 // containing the element from Y from the intermediate, and the other half
6214 // from X.
6215 if (NumHi == 3) {
6216 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006217 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006218 std::swap(V1, V2);
6219 }
6220
6221 // Find the element from V2.
6222 unsigned HiIndex;
6223 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006224 int Val = PermMask[HiIndex];
6225 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006226 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006227 if (Val >= 4)
6228 break;
6229 }
6230
Nate Begeman9008ca62009-04-27 18:41:29 +00006231 Mask1[0] = PermMask[HiIndex];
6232 Mask1[1] = -1;
6233 Mask1[2] = PermMask[HiIndex^1];
6234 Mask1[3] = -1;
6235 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006236
6237 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006238 Mask1[0] = PermMask[0];
6239 Mask1[1] = PermMask[1];
6240 Mask1[2] = HiIndex & 1 ? 6 : 4;
6241 Mask1[3] = HiIndex & 1 ? 4 : 6;
6242 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006243 }
Craig Topper69947b92012-04-23 06:57:04 +00006244
6245 Mask1[0] = HiIndex & 1 ? 2 : 0;
6246 Mask1[1] = HiIndex & 1 ? 0 : 2;
6247 Mask1[2] = PermMask[2];
6248 Mask1[3] = PermMask[3];
6249 if (Mask1[2] >= 0)
6250 Mask1[2] += 4;
6251 if (Mask1[3] >= 0)
6252 Mask1[3] += 4;
6253 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006254 }
6255
6256 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006257 int LoMask[] = { -1, -1, -1, -1 };
6258 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006259
Benjamin Kramer9c683542012-01-30 15:16:21 +00006260 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006261 unsigned MaskIdx = 0;
6262 unsigned LoIdx = 0;
6263 unsigned HiIdx = 2;
6264 for (unsigned i = 0; i != 4; ++i) {
6265 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006266 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006267 MaskIdx = 1;
6268 LoIdx = 0;
6269 HiIdx = 2;
6270 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006271 int Idx = PermMask[i];
6272 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006273 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006274 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006275 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006276 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006277 LoIdx++;
6278 } else {
6279 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006280 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006281 HiIdx++;
6282 }
6283 }
6284
Nate Begeman9008ca62009-04-27 18:41:29 +00006285 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6286 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006287 int MaskOps[] = { -1, -1, -1, -1 };
6288 for (unsigned i = 0; i != 4; ++i)
6289 if (Locs[i].first != -1)
6290 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006291 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006292}
6293
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006294static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006295 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006296 V = V.getOperand(0);
6297 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6298 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006299 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6300 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6301 // BUILD_VECTOR (load), undef
6302 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006303 if (MayFoldLoad(V))
6304 return true;
6305 return false;
6306}
6307
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006308// FIXME: the version above should always be used. Since there's
6309// a bug where several vector shuffles can't be folded because the
6310// DAG is not updated during lowering and a node claims to have two
6311// uses while it only has one, use this version, and let isel match
6312// another instruction if the load really happens to have more than
6313// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006314// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006315static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006316 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006317 V = V.getOperand(0);
6318 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6319 V = V.getOperand(0);
6320 if (ISD::isNormalLoad(V.getNode()))
6321 return true;
6322 return false;
6323}
6324
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006325static
Evan Cheng835580f2010-10-07 20:50:20 +00006326SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6327 EVT VT = Op.getValueType();
6328
6329 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006330 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6331 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006332 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6333 V1, DAG));
6334}
6335
6336static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006337SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006338 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006339 SDValue V1 = Op.getOperand(0);
6340 SDValue V2 = Op.getOperand(1);
6341 EVT VT = Op.getValueType();
6342
6343 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6344
Craig Topper1accb7e2012-01-10 06:54:16 +00006345 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006346 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6347
Evan Cheng0899f5c2011-08-31 02:05:24 +00006348 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6349 return DAG.getNode(ISD::BITCAST, dl, VT,
6350 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6351 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6352 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006353}
6354
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006355static
6356SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6357 SDValue V1 = Op.getOperand(0);
6358 SDValue V2 = Op.getOperand(1);
6359 EVT VT = Op.getValueType();
6360
6361 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6362 "unsupported shuffle type");
6363
6364 if (V2.getOpcode() == ISD::UNDEF)
6365 V2 = V1;
6366
6367 // v4i32 or v4f32
6368 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6369}
6370
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006371static
Craig Topper1accb7e2012-01-10 06:54:16 +00006372SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006373 SDValue V1 = Op.getOperand(0);
6374 SDValue V2 = Op.getOperand(1);
6375 EVT VT = Op.getValueType();
6376 unsigned NumElems = VT.getVectorNumElements();
6377
6378 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6379 // operand of these instructions is only memory, so check if there's a
6380 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6381 // same masks.
6382 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006383
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006384 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006385 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006386 CanFoldLoad = true;
6387
6388 // When V1 is a load, it can be folded later into a store in isel, example:
6389 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6390 // turns into:
6391 // (MOVLPSmr addr:$src1, VR128:$src2)
6392 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006393 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006394 CanFoldLoad = true;
6395
Dan Gohman65fd6562011-11-03 21:49:52 +00006396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006397 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006398 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006399 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6400
6401 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006402 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006403 if (SVOp->getMaskElt(1) != -1)
6404 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006405 }
6406
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006407 // movl and movlp will both match v2i64, but v2i64 is never matched by
6408 // movl earlier because we make it strict to avoid messing with the movlp load
6409 // folding logic (see the code above getMOVLP call). Match it here then,
6410 // this is horrible, but will stay like this until we move all shuffle
6411 // matching to x86 specific nodes. Note that for the 1st condition all
6412 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006413 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006414 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6415 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006416 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006417 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006418 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006419 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006420
6421 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6422
6423 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006424 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006425 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006426}
6427
Nadav Rotem154819d2012-04-09 07:45:58 +00006428SDValue
6429X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006430 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6431 EVT VT = Op.getValueType();
6432 DebugLoc dl = Op.getDebugLoc();
6433 SDValue V1 = Op.getOperand(0);
6434 SDValue V2 = Op.getOperand(1);
6435
6436 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006437 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006439 // Handle splat operations
6440 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006441 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006442 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006443
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006444 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006445 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006446 if (Broadcast.getNode())
6447 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006448
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006449 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006450 if ((Size == 128 && NumElem <= 4) ||
6451 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006452 return SDValue();
6453
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006454 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006455 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006456 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006457
6458 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6459 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006460 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6461 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006462 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6463 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006464 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006465 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006466 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006467 // FIXME: Figure out a cleaner way to do this.
6468 // Try to make use of movq to zero out the top part.
6469 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6470 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6471 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006472 EVT NewVT = NewOp.getValueType();
6473 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6474 NewVT, true, false))
6475 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 DAG, Subtarget, dl);
6477 }
6478 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6479 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006480 if (NewOp.getNode()) {
6481 EVT NewVT = NewOp.getValueType();
6482 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6483 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6484 DAG, Subtarget, dl);
6485 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006486 }
6487 }
6488 return SDValue();
6489}
6490
Dan Gohman475871a2008-07-27 21:46:04 +00006491SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006492X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006493 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006494 SDValue V1 = Op.getOperand(0);
6495 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006496 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006497 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006498 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006499 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006501 bool V1IsSplat = false;
6502 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006503 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006504 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006505 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006506 MachineFunction &MF = DAG.getMachineFunction();
6507 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006508
Craig Topper3426a3e2011-11-14 06:46:21 +00006509 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006510
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006511 if (V1IsUndef && V2IsUndef)
6512 return DAG.getUNDEF(VT);
6513
6514 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006515
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006516 // Vector shuffle lowering takes 3 steps:
6517 //
6518 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6519 // narrowing and commutation of operands should be handled.
6520 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6521 // shuffle nodes.
6522 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6523 // so the shuffle can be broken into other shuffles and the legalizer can
6524 // try the lowering again.
6525 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006526 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006527 // be matched during isel, all of them must be converted to a target specific
6528 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006529
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006530 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6531 // narrowing and commutation of operands should be handled. The actual code
6532 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006533 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006534 if (NewOp.getNode())
6535 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006536
Craig Topper5aaffa82012-02-19 02:53:47 +00006537 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6538
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006539 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6540 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006541 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006542 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006543 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006544 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006545
Craig Topperdd637ae2012-02-19 05:41:45 +00006546 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006547 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006548 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006549
Craig Topperdd637ae2012-02-19 05:41:45 +00006550 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006551 return getMOVHighToLow(Op, dl, DAG);
6552
6553 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006554 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006555 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006556 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006557
Craig Topper5aaffa82012-02-19 02:53:47 +00006558 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006559 // The actual implementation will match the mask in the if above and then
6560 // during isel it can match several different instructions, not only pshufd
6561 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006562 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6563 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006564
Craig Topper5aaffa82012-02-19 02:53:47 +00006565 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006566
Craig Topperdbd98a42012-02-07 06:28:42 +00006567 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6568 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6569
Craig Topper1accb7e2012-01-10 06:54:16 +00006570 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006571 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6572
Craig Topperb3982da2011-12-31 23:50:21 +00006573 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006574 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006575 }
Eric Christopherfd179292009-08-27 18:07:15 +00006576
Evan Chengf26ffe92008-05-29 08:22:04 +00006577 // Check if this can be converted into a logical shift.
6578 bool isLeft = false;
6579 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006581 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006582 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006583 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006584 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006585 EVT EltVT = VT.getVectorElementType();
6586 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006587 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006588 }
Eric Christopherfd179292009-08-27 18:07:15 +00006589
Craig Topper5aaffa82012-02-19 02:53:47 +00006590 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006591 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006592 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006593 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006594 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006595 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6596
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006597 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006598 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6599 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006600 }
Eric Christopherfd179292009-08-27 18:07:15 +00006601
Nate Begeman9008ca62009-04-27 18:41:29 +00006602 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006603 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006604 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006605
Craig Topperdd637ae2012-02-19 05:41:45 +00006606 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006607 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006608
Craig Topperdd637ae2012-02-19 05:41:45 +00006609 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006610 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006611
Craig Topperdd637ae2012-02-19 05:41:45 +00006612 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006613 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006614
Craig Topperdd637ae2012-02-19 05:41:45 +00006615 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006616 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006617
Craig Topperdd637ae2012-02-19 05:41:45 +00006618 if (ShouldXformToMOVHLPS(M, VT) ||
6619 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006620 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621
Evan Chengf26ffe92008-05-29 08:22:04 +00006622 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006623 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006624 EVT EltVT = VT.getVectorElementType();
6625 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006626 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006627 }
Eric Christopherfd179292009-08-27 18:07:15 +00006628
Evan Cheng9eca5e82006-10-25 21:49:50 +00006629 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006630 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6631 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006632 V1IsSplat = isSplatVector(V1.getNode());
6633 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006634
Chris Lattner8a594482007-11-25 00:24:49 +00006635 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006636 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6637 CommuteVectorShuffleMask(M, NumElems);
6638 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006639 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006640 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006641 }
6642
Craig Topperbeabc6c2011-12-05 06:56:46 +00006643 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006644 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006645 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006646 return V1;
6647 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6648 // the instruction selector will not match, so get a canonical MOVL with
6649 // swapped operands to undo the commute.
6650 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006651 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652
Craig Topperbeabc6c2011-12-05 06:56:46 +00006653 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006654 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006655
Craig Topperbeabc6c2011-12-05 06:56:46 +00006656 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006658
Evan Cheng9bbbb982006-10-25 20:48:19 +00006659 if (V2IsSplat) {
6660 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006661 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006662 // new vector_shuffle with the corrected mask.p
6663 SmallVector<int, 8> NewMask(M.begin(), M.end());
6664 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006665 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006666 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006667 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006668 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 }
6670
Evan Cheng9eca5e82006-10-25 21:49:50 +00006671 if (Commuted) {
6672 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006673 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006674 CommuteVectorShuffleMask(M, NumElems);
6675 std::swap(V1, V2);
6676 std::swap(V1IsSplat, V2IsSplat);
6677 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006678
Craig Topper39a9e482012-02-11 06:24:48 +00006679 if (isUNPCKLMask(M, VT, HasAVX2))
6680 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006681
Craig Topper39a9e482012-02-11 06:24:48 +00006682 if (isUNPCKHMask(M, VT, HasAVX2))
6683 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006684 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685
Nate Begeman9008ca62009-04-27 18:41:29 +00006686 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006687 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006688 return CommuteVectorShuffle(SVOp, DAG);
6689
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006690 // The checks below are all present in isShuffleMaskLegal, but they are
6691 // inlined here right now to enable us to directly emit target specific
6692 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006693
Craig Topper0e2037b2012-01-20 05:53:00 +00006694 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006695 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006696 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006697 DAG);
6698
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006699 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6700 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006701 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006702 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006703 }
6704
Craig Toppera9a568a2012-05-02 08:03:44 +00006705 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006706 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006707 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006708 DAG);
6709
Craig Toppera9a568a2012-05-02 08:03:44 +00006710 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006711 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006712 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006713 DAG);
6714
Craig Topper1a7700a2012-01-19 08:19:12 +00006715 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006716 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006717 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006718
Craig Topper94438ba2011-12-16 08:06:31 +00006719 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006720 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006721 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006722 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006723
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006724 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006725 // Generate target specific nodes for 128 or 256-bit shuffles only
6726 // supported in the AVX instruction set.
6727 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006728
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006729 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006730 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006731 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6732
Craig Topper70b883b2011-11-28 10:14:51 +00006733 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006734 if (isVPERMILPMask(M, VT, HasAVX)) {
6735 if (HasAVX2 && VT == MVT::v8i32)
6736 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006737 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006738 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006739 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006740 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006741
Craig Topper70b883b2011-11-28 10:14:51 +00006742 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006743 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006744 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006745 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006746
Craig Topper1842ba02012-04-23 06:38:28 +00006747 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006748 if (BlendOp.getNode())
6749 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006750
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006751 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006752 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006753 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006754 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006755 }
Craig Topper92040742012-04-16 06:43:40 +00006756 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6757 &permclMask[0], 8);
6758 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006759 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006760 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006761 }
Craig Topper095c5282012-04-15 23:48:57 +00006762
Craig Topper8325c112012-04-16 00:41:45 +00006763 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6764 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006765 getShuffleCLImmediate(SVOp), DAG);
6766
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006767
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006768 //===--------------------------------------------------------------------===//
6769 // Since no target specific shuffle was selected for this generic one,
6770 // lower it into other known shuffles. FIXME: this isn't true yet, but
6771 // this is the plan.
6772 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006773
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006774 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6775 if (VT == MVT::v8i16) {
6776 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6777 if (NewOp.getNode())
6778 return NewOp;
6779 }
6780
6781 if (VT == MVT::v16i8) {
6782 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6783 if (NewOp.getNode())
6784 return NewOp;
6785 }
6786
6787 // Handle all 128-bit wide vectors with 4 elements, and match them with
6788 // several different shuffle types.
6789 if (NumElems == 4 && VT.getSizeInBits() == 128)
6790 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6791
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006792 // Handle general 256-bit shuffles
6793 if (VT.is256BitVector())
6794 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6795
Dan Gohman475871a2008-07-27 21:46:04 +00006796 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797}
6798
Dan Gohman475871a2008-07-27 21:46:04 +00006799SDValue
6800X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006801 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006803 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006804
6805 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6806 return SDValue();
6807
Duncan Sands83ec4b62008-06-06 12:08:01 +00006808 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006810 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006812 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006813 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006814 }
6815
6816 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006817 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6818 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6819 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6821 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006822 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006823 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006824 Op.getOperand(0)),
6825 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006827 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006828 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006830 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006831 }
6832
6833 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006834 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6835 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006836 // result has a single use which is a store or a bitcast to i32. And in
6837 // the case of a store, it's not worth it if the index is a constant 0,
6838 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006839 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006840 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006841 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006842 if ((User->getOpcode() != ISD::STORE ||
6843 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6844 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006845 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006846 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006847 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006849 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006850 Op.getOperand(0)),
6851 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006852 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006853 }
6854
6855 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006856 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006857 if (isa<ConstantSDNode>(Op.getOperand(1)))
6858 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859 }
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006861}
6862
6863
Dan Gohman475871a2008-07-27 21:46:04 +00006864SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006865X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6866 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006868 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869
David Greene74a579d2011-02-10 16:57:36 +00006870 SDValue Vec = Op.getOperand(0);
6871 EVT VecVT = Vec.getValueType();
6872
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006873 // If this is a 256-bit vector result, first extract the 128-bit vector and
6874 // then extract the element from the 128-bit vector.
6875 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006876 DebugLoc dl = Op.getNode()->getDebugLoc();
6877 unsigned NumElems = VecVT.getVectorNumElements();
6878 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006879 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6880
6881 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006882 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006883
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006884 if (IdxVal >= NumElems/2)
6885 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006886 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006887 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006888 }
6889
6890 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6891
Craig Topperd0a31172012-01-10 06:37:29 +00006892 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006893 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006894 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006895 return Res;
6896 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897
Owen Andersone50ed302009-08-10 22:56:29 +00006898 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006899 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006901 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006902 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006903 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006904 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6906 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006907 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006909 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006911 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006912 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006914 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006916 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006917 }
6918
6919 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006920 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921 if (Idx == 0)
6922 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006923
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006925 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006926 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006927 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006928 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006929 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006930 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006931 }
6932
6933 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006934 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6935 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6936 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006937 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 if (Idx == 0)
6939 return Op;
6940
6941 // UNPCKHPD the element to the lowest double word, then movsd.
6942 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6943 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006944 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006945 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006946 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006947 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006948 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006949 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006950 }
6951
Dan Gohman475871a2008-07-27 21:46:04 +00006952 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953}
6954
Dan Gohman475871a2008-07-27 21:46:04 +00006955SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006956X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6957 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006958 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006959 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006960 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006961
Dan Gohman475871a2008-07-27 21:46:04 +00006962 SDValue N0 = Op.getOperand(0);
6963 SDValue N1 = Op.getOperand(1);
6964 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006965
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 if (VT.getSizeInBits() == 256)
6967 return SDValue();
6968
Dan Gohman8a55ce42009-09-23 21:02:20 +00006969 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006970 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006971 unsigned Opc;
6972 if (VT == MVT::v8i16)
6973 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006974 else if (VT == MVT::v16i8)
6975 Opc = X86ISD::PINSRB;
6976 else
6977 Opc = X86ISD::PINSRB;
6978
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6980 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 if (N1.getValueType() != MVT::i32)
6982 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6983 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006984 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006985 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006986 }
6987
6988 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006989 // Bits [7:6] of the constant are the source select. This will always be
6990 // zero here. The DAG Combiner may combine an extract_elt index into these
6991 // bits. For example (insert (extract, 3), 2) could be matched by putting
6992 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006993 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006994 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006995 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006996 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006997 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006998 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007000 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007001 }
7002
7003 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007004 // PINSR* works with constant index.
7005 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007006 }
Dan Gohman475871a2008-07-27 21:46:04 +00007007 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007008}
7009
Dan Gohman475871a2008-07-27 21:46:04 +00007010SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007011X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007012 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007013 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007014
David Greene6b381262011-02-09 15:32:06 +00007015 DebugLoc dl = Op.getDebugLoc();
7016 SDValue N0 = Op.getOperand(0);
7017 SDValue N1 = Op.getOperand(1);
7018 SDValue N2 = Op.getOperand(2);
7019
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007020 // If this is a 256-bit vector result, first extract the 128-bit vector,
7021 // insert the element into the extracted half and then place it back.
7022 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007023 if (!isa<ConstantSDNode>(N2))
7024 return SDValue();
7025
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007026 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007027 unsigned NumElems = VT.getVectorNumElements();
7028 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007029 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007030
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007031 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007032 bool Upper = IdxVal >= NumElems/2;
7033 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7034 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007035
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007036 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007037 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007038 }
7039
Craig Topperd0a31172012-01-10 06:37:29 +00007040 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7042
Dan Gohman8a55ce42009-09-23 21:02:20 +00007043 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007044 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007045
Dan Gohman8a55ce42009-09-23 21:02:20 +00007046 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007047 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7048 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 if (N1.getValueType() != MVT::i32)
7050 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7051 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007052 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007053 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007054 }
Dan Gohman475871a2008-07-27 21:46:04 +00007055 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056}
7057
Dan Gohman475871a2008-07-27 21:46:04 +00007058SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007059X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007060 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007061 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007062 EVT OpVT = Op.getValueType();
7063
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007064 // If this is a 256-bit vector result, first insert into a 128-bit
7065 // vector and then insert into the 256-bit vector.
7066 if (OpVT.getSizeInBits() > 128) {
7067 // Insert into a 128-bit vector.
7068 EVT VT128 = EVT::getVectorVT(*Context,
7069 OpVT.getVectorElementType(),
7070 OpVT.getVectorNumElements() / 2);
7071
7072 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7073
7074 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007075 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007076 }
7077
Craig Topperd77d2fe2012-04-29 20:22:05 +00007078 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007079 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007080 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007081
Owen Anderson825b72b2009-08-11 20:47:22 +00007082 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007083 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7084 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007085 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007086}
7087
David Greene91585092011-01-26 15:38:49 +00007088// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7089// a simple subregister reference or explicit instructions to grab
7090// upper bits of a vector.
7091SDValue
7092X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7093 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007094 DebugLoc dl = Op.getNode()->getDebugLoc();
7095 SDValue Vec = Op.getNode()->getOperand(0);
7096 SDValue Idx = Op.getNode()->getOperand(1);
7097
Craig Topperb14940a2012-04-22 20:55:18 +00007098 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7099 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7100 isa<ConstantSDNode>(Idx)) {
7101 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7102 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007103 }
David Greene91585092011-01-26 15:38:49 +00007104 }
7105 return SDValue();
7106}
7107
David Greenecfe33c42011-01-26 19:13:22 +00007108// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7109// simple superregister reference or explicit instructions to insert
7110// the upper bits of a vector.
7111SDValue
7112X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7113 if (Subtarget->hasAVX()) {
7114 DebugLoc dl = Op.getNode()->getDebugLoc();
7115 SDValue Vec = Op.getNode()->getOperand(0);
7116 SDValue SubVec = Op.getNode()->getOperand(1);
7117 SDValue Idx = Op.getNode()->getOperand(2);
7118
Craig Topperb14940a2012-04-22 20:55:18 +00007119 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7120 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7121 isa<ConstantSDNode>(Idx)) {
7122 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7123 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007124 }
7125 }
7126 return SDValue();
7127}
7128
Bill Wendling056292f2008-09-16 21:48:12 +00007129// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7130// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7131// one of the above mentioned nodes. It has to be wrapped because otherwise
7132// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7133// be used to form addressing mode. These wrapped nodes will be selected
7134// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007135SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007136X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007137 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007138
Chris Lattner41621a22009-06-26 19:22:52 +00007139 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7140 // global base reg.
7141 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007142 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007143 CodeModel::Model M = getTargetMachine().getCodeModel();
7144
Chris Lattner4f066492009-07-11 20:29:19 +00007145 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007146 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007147 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007148 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007149 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007150 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007151 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007152
Evan Cheng1606e8e2009-03-13 07:51:59 +00007153 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007154 CP->getAlignment(),
7155 CP->getOffset(), OpFlag);
7156 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007157 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007158 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007159 if (OpFlag) {
7160 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007161 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007162 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007163 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007164 }
7165
7166 return Result;
7167}
7168
Dan Gohmand858e902010-04-17 15:26:15 +00007169SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007170 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007171
Chris Lattner18c59872009-06-27 04:16:01 +00007172 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7173 // global base reg.
7174 unsigned char OpFlag = 0;
7175 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007176 CodeModel::Model M = getTargetMachine().getCodeModel();
7177
Chris Lattner4f066492009-07-11 20:29:19 +00007178 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007179 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007180 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007181 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007182 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007183 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007184 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007185
Chris Lattner18c59872009-06-27 04:16:01 +00007186 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7187 OpFlag);
7188 DebugLoc DL = JT->getDebugLoc();
7189 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007190
Chris Lattner18c59872009-06-27 04:16:01 +00007191 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007192 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007193 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7194 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007195 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007196 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007197
Chris Lattner18c59872009-06-27 04:16:01 +00007198 return Result;
7199}
7200
7201SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007202X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007203 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007204
Chris Lattner18c59872009-06-27 04:16:01 +00007205 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7206 // global base reg.
7207 unsigned char OpFlag = 0;
7208 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007209 CodeModel::Model M = getTargetMachine().getCodeModel();
7210
Chris Lattner4f066492009-07-11 20:29:19 +00007211 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007212 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7213 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7214 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007215 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007216 } else if (Subtarget->isPICStyleGOT()) {
7217 OpFlag = X86II::MO_GOT;
7218 } else if (Subtarget->isPICStyleStubPIC()) {
7219 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7220 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7221 OpFlag = X86II::MO_DARWIN_NONLAZY;
7222 }
Eric Christopherfd179292009-08-27 18:07:15 +00007223
Chris Lattner18c59872009-06-27 04:16:01 +00007224 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007225
Chris Lattner18c59872009-06-27 04:16:01 +00007226 DebugLoc DL = Op.getDebugLoc();
7227 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007228
7229
Chris Lattner18c59872009-06-27 04:16:01 +00007230 // With PIC, the address is actually $g + Offset.
7231 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007232 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007233 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7234 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007235 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007236 Result);
7237 }
Eric Christopherfd179292009-08-27 18:07:15 +00007238
Eli Friedman586272d2011-08-11 01:48:05 +00007239 // For symbols that require a load from a stub to get the address, emit the
7240 // load.
7241 if (isGlobalStubReference(OpFlag))
7242 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007243 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007244
Chris Lattner18c59872009-06-27 04:16:01 +00007245 return Result;
7246}
7247
Dan Gohman475871a2008-07-27 21:46:04 +00007248SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007249X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007250 // Create the TargetBlockAddressAddress node.
7251 unsigned char OpFlags =
7252 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007253 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007254 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007255 DebugLoc dl = Op.getDebugLoc();
7256 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7257 /*isTarget=*/true, OpFlags);
7258
Dan Gohmanf705adb2009-10-30 01:28:02 +00007259 if (Subtarget->isPICStyleRIPRel() &&
7260 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007261 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7262 else
7263 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007264
Dan Gohman29cbade2009-11-20 23:18:13 +00007265 // With PIC, the address is actually $g + Offset.
7266 if (isGlobalRelativeToPICBase(OpFlags)) {
7267 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7268 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7269 Result);
7270 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007271
7272 return Result;
7273}
7274
7275SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007276X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007277 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007278 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007279 // Create the TargetGlobalAddress node, folding in the constant
7280 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007281 unsigned char OpFlags =
7282 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007283 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007284 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007285 if (OpFlags == X86II::MO_NO_FLAG &&
7286 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007287 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007288 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007289 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007290 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007291 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007292 }
Eric Christopherfd179292009-08-27 18:07:15 +00007293
Chris Lattner4f066492009-07-11 20:29:19 +00007294 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007295 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007296 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7297 else
7298 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007299
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007300 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007301 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007302 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7303 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007304 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007306
Chris Lattner36c25012009-07-10 07:34:39 +00007307 // For globals that require a load from a stub to get the address, emit the
7308 // load.
7309 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007310 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007311 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007312
Dan Gohman6520e202008-10-18 02:06:02 +00007313 // If there was a non-zero offset that we didn't fold, create an explicit
7314 // addition for it.
7315 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007316 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007317 DAG.getConstant(Offset, getPointerTy()));
7318
Evan Cheng0db9fe62006-04-25 20:13:52 +00007319 return Result;
7320}
7321
Evan Chengda43bcf2008-09-24 00:05:32 +00007322SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007323X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007324 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007325 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007326 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007327}
7328
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007329static SDValue
7330GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007331 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007332 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007333 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007334 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007335 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007336 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007337 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007338 GA->getOffset(),
7339 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007340
7341 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7342 : X86ISD::TLSADDR;
7343
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007344 if (InFlag) {
7345 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007346 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007347 } else {
7348 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007349 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007350 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007351
7352 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007353 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007354
Rafael Espindola15f1b662009-04-24 12:59:40 +00007355 SDValue Flag = Chain.getValue(1);
7356 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007357}
7358
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007359// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007360static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007361LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007362 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007363 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007364 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7365 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007366 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007367 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007368 InFlag = Chain.getValue(1);
7369
Chris Lattnerb903bed2009-06-26 21:20:29 +00007370 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007371}
7372
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007373// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007374static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007375LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007376 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007377 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7378 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007379}
7380
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007381static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7382 SelectionDAG &DAG,
7383 const EVT PtrVT,
7384 bool is64Bit) {
7385 DebugLoc dl = GA->getDebugLoc();
7386
7387 // Get the start address of the TLS block for this module.
7388 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7389 .getInfo<X86MachineFunctionInfo>();
7390 MFI->incNumLocalDynamicTLSAccesses();
7391
7392 SDValue Base;
7393 if (is64Bit) {
7394 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7395 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7396 } else {
7397 SDValue InFlag;
7398 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7399 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7400 InFlag = Chain.getValue(1);
7401 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7402 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7403 }
7404
7405 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7406 // of Base.
7407
7408 // Build x@dtpoff.
7409 unsigned char OperandFlags = X86II::MO_DTPOFF;
7410 unsigned WrapperKind = X86ISD::Wrapper;
7411 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7412 GA->getValueType(0),
7413 GA->getOffset(), OperandFlags);
7414 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7415
7416 // Add x@dtpoff with the base.
7417 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7418}
7419
Hans Wennborg228756c2012-05-11 10:11:01 +00007420// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007421static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007422 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007423 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007424 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007425
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007426 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7427 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7428 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007429
Michael J. Spencerec38de22010-10-10 22:04:20 +00007430 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007431 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007432 MachinePointerInfo(Ptr),
7433 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007434
Chris Lattnerb903bed2009-06-26 21:20:29 +00007435 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007436 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7437 // initialexec.
7438 unsigned WrapperKind = X86ISD::Wrapper;
7439 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007440 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007441 } else if (model == TLSModel::InitialExec) {
7442 if (is64Bit) {
7443 OperandFlags = X86II::MO_GOTTPOFF;
7444 WrapperKind = X86ISD::WrapperRIP;
7445 } else {
7446 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7447 }
Chris Lattner18c59872009-06-27 04:16:01 +00007448 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007449 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007450 }
Eric Christopherfd179292009-08-27 18:07:15 +00007451
Hans Wennborg228756c2012-05-11 10:11:01 +00007452 // emit "addl x@ntpoff,%eax" (local exec)
7453 // or "addl x@indntpoff,%eax" (initial exec)
7454 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007455 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007456 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007457 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007458 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007459
Hans Wennborg228756c2012-05-11 10:11:01 +00007460 if (model == TLSModel::InitialExec) {
7461 if (isPIC && !is64Bit) {
7462 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7463 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7464 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007465 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007466
7467 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7468 MachinePointerInfo::getGOT(), false, false, false,
7469 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007470 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007471
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007472 // The address of the thread local variable is the add of the thread
7473 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007474 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007475}
7476
Dan Gohman475871a2008-07-27 21:46:04 +00007477SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007478X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007479
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007480 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007481 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007482
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007484 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007485
Eric Christopher30ef0e52010-06-03 04:07:48 +00007486 switch (model) {
7487 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007488 if (Subtarget->is64Bit())
7489 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7490 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007491 case TLSModel::LocalDynamic:
7492 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7493 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007494 case TLSModel::InitialExec:
7495 case TLSModel::LocalExec:
7496 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007497 Subtarget->is64Bit(),
7498 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007499 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007500 llvm_unreachable("Unknown TLS model.");
7501 }
7502
7503 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007504 // Darwin only has one model of TLS. Lower to that.
7505 unsigned char OpFlag = 0;
7506 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7507 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007508
Eric Christopher30ef0e52010-06-03 04:07:48 +00007509 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7510 // global base reg.
7511 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7512 !Subtarget->is64Bit();
7513 if (PIC32)
7514 OpFlag = X86II::MO_TLVP_PIC_BASE;
7515 else
7516 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007517 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007518 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007519 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007520 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007521 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007522
Eric Christopher30ef0e52010-06-03 04:07:48 +00007523 // With PIC32, the address is actually $g + Offset.
7524 if (PIC32)
7525 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7526 DAG.getNode(X86ISD::GlobalBaseReg,
7527 DebugLoc(), getPointerTy()),
7528 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529
Eric Christopher30ef0e52010-06-03 04:07:48 +00007530 // Lowering the machine isd will make sure everything is in the right
7531 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007532 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007533 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007534 SDValue Args[] = { Chain, Offset };
7535 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007536
Eric Christopher30ef0e52010-06-03 04:07:48 +00007537 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7538 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7539 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007540
Eric Christopher30ef0e52010-06-03 04:07:48 +00007541 // And our return value (tls address) is in the standard call return value
7542 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007543 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007544 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7545 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007546 }
7547
7548 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007549 // Just use the implicit TLS architecture
7550 // Need to generate someting similar to:
7551 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7552 // ; from TEB
7553 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7554 // mov rcx, qword [rdx+rcx*8]
7555 // mov eax, .tls$:tlsvar
7556 // [rax+rcx] contains the address
7557 // Windows 64bit: gs:0x58
7558 // Windows 32bit: fs:__tls_array
7559
7560 // If GV is an alias then use the aliasee for determining
7561 // thread-localness.
7562 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7563 GV = GA->resolveAliasedGlobal(false);
7564 DebugLoc dl = GA->getDebugLoc();
7565 SDValue Chain = DAG.getEntryNode();
7566
7567 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7568 // %gs:0x58 (64-bit).
7569 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7570 ? Type::getInt8PtrTy(*DAG.getContext(),
7571 256)
7572 : Type::getInt32PtrTy(*DAG.getContext(),
7573 257));
7574
7575 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7576 Subtarget->is64Bit()
7577 ? DAG.getIntPtrConstant(0x58)
7578 : DAG.getExternalSymbol("_tls_array",
7579 getPointerTy()),
7580 MachinePointerInfo(Ptr),
7581 false, false, false, 0);
7582
7583 // Load the _tls_index variable
7584 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7585 if (Subtarget->is64Bit())
7586 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7587 IDX, MachinePointerInfo(), MVT::i32,
7588 false, false, 0);
7589 else
7590 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7591 false, false, false, 0);
7592
7593 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007594 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007595 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7596
7597 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7598 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7599 false, false, false, 0);
7600
7601 // Get the offset of start of .tls section
7602 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7603 GA->getValueType(0),
7604 GA->getOffset(), X86II::MO_SECREL);
7605 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7606
7607 // The address of the thread local variable is the add of the thread
7608 // pointer with the offset of the variable.
7609 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007610 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007611
David Blaikie4d6ccb52012-01-20 21:51:11 +00007612 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007613}
7614
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615
Chad Rosierb90d2a92012-01-03 23:19:12 +00007616/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7617/// and take a 2 x i32 value to shift plus a shift amount.
7618SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007619 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007620 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007621 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007622 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007623 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007624 SDValue ShOpLo = Op.getOperand(0);
7625 SDValue ShOpHi = Op.getOperand(1);
7626 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007627 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007629 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007630
Dan Gohman475871a2008-07-27 21:46:04 +00007631 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007632 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007633 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7634 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007635 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007636 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7637 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007638 }
Evan Chenge3413162006-01-09 18:33:28 +00007639
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7641 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007642 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007644
Dan Gohman475871a2008-07-27 21:46:04 +00007645 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007647 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7648 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007649
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007650 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007651 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7652 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007653 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007654 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7655 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007656 }
7657
Dan Gohman475871a2008-07-27 21:46:04 +00007658 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007659 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007660}
Evan Chenga3195e82006-01-12 22:54:21 +00007661
Dan Gohmand858e902010-04-17 15:26:15 +00007662SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7663 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007664 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007665
Dale Johannesen0488fb62010-09-30 23:57:10 +00007666 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007667 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007668
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007670 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007671
Eli Friedman36df4992009-05-27 00:47:34 +00007672 // These are really Legal; return the operand so the caller accepts it as
7673 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007675 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007677 Subtarget->is64Bit()) {
7678 return Op;
7679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007680
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007681 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007682 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007683 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007684 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007685 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007686 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007687 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007688 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007689 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007690 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7691}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692
Owen Andersone50ed302009-08-10 22:56:29 +00007693SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007694 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007695 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007696 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007697 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007698 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007699 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007700 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007701 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007702 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007704
Chris Lattner492a43e2010-09-22 01:28:21 +00007705 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007706
Stuart Hastings84be9582011-06-02 15:57:11 +00007707 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7708 MachineMemOperand *MMO;
7709 if (FI) {
7710 int SSFI = FI->getIndex();
7711 MMO =
7712 DAG.getMachineFunction()
7713 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7714 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7715 } else {
7716 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7717 StackSlot = StackSlot.getOperand(1);
7718 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007719 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007720 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7721 X86ISD::FILD, DL,
7722 Tys, Ops, array_lengthof(Ops),
7723 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007724
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007725 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007726 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007727 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007728
7729 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7730 // shouldn't be necessary except that RFP cannot be live across
7731 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007732 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007733 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7734 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007735 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007737 SDValue Ops[] = {
7738 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7739 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007740 MachineMemOperand *MMO =
7741 DAG.getMachineFunction()
7742 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007743 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007744
Chris Lattner492a43e2010-09-22 01:28:21 +00007745 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7746 Ops, array_lengthof(Ops),
7747 Op.getValueType(), MMO);
7748 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007749 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007750 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007751 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007752
Evan Cheng0db9fe62006-04-25 20:13:52 +00007753 return Result;
7754}
7755
Bill Wendling8b8a6362009-01-17 03:56:04 +00007756// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007757SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7758 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007759 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007760 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007761 movq %rax, %xmm0
7762 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7763 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7764 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007765 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007766 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007767 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007768 addpd %xmm1, %xmm0
7769 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007770 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007771
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007772 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007773 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007774
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007775 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007776 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7777 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007778 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007779
Chris Lattner97484792012-01-25 09:56:22 +00007780 SmallVector<Constant*,2> CV1;
7781 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007782 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007783 CV1.push_back(
7784 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7785 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007786 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007787
Bill Wendling397ae212012-01-05 02:13:20 +00007788 // Load the 64-bit value into an XMM register.
7789 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7790 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007792 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007793 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007794 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7795 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7796 CLod0);
7797
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007799 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007800 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007801 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007803 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804
Craig Topperd0a31172012-01-10 06:37:29 +00007805 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007806 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7807 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7808 } else {
7809 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7810 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7811 S2F, 0x4E, DAG);
7812 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7813 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7814 Sub);
7815 }
7816
7817 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007818 DAG.getIntPtrConstant(0));
7819}
7820
Bill Wendling8b8a6362009-01-17 03:56:04 +00007821// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007822SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7823 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007824 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007825 // FP constant to bias correct the final result.
7826 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007828
7829 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007831 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007832
Eli Friedmanf3704762011-08-29 21:15:46 +00007833 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007834 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007835
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007837 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007838 DAG.getIntPtrConstant(0));
7839
7840 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007842 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007843 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007845 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007846 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 MVT::v2f64, Bias)));
7848 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007849 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007850 DAG.getIntPtrConstant(0));
7851
7852 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007853 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007854
7855 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007856 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007857
Craig Topper69947b92012-04-23 06:57:04 +00007858 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007859 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007860 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007861 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007862 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007863
7864 // Handle final rounding.
7865 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007866}
7867
Dan Gohmand858e902010-04-17 15:26:15 +00007868SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7869 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007870 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007871 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007873 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007874 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7875 // the optimization here.
7876 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007877 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007878
Owen Andersone50ed302009-08-10 22:56:29 +00007879 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007880 EVT DstVT = Op.getValueType();
7881 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007882 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007883 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007884 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007885 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007886 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007887
7888 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007890 if (SrcVT == MVT::i32) {
7891 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7892 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7893 getPointerTy(), StackSlot, WordOff);
7894 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007895 StackSlot, MachinePointerInfo(),
7896 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007897 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007898 OffsetSlot, MachinePointerInfo(),
7899 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007900 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7901 return Fild;
7902 }
7903
7904 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7905 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007906 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007907 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007908 // For i64 source, we need to add the appropriate power of 2 if the input
7909 // was negative. This is the same as the optimization in
7910 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7911 // we must be careful to do the computation in x87 extended precision, not
7912 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007913 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7914 MachineMemOperand *MMO =
7915 DAG.getMachineFunction()
7916 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7917 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007918
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007919 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7920 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007921 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7922 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007923
7924 APInt FF(32, 0x5F800000ULL);
7925
7926 // Check whether the sign bit is set.
7927 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7928 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7929 ISD::SETLT);
7930
7931 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7932 SDValue FudgePtr = DAG.getConstantPool(
7933 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7934 getPointerTy());
7935
7936 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7937 SDValue Zero = DAG.getIntPtrConstant(0);
7938 SDValue Four = DAG.getIntPtrConstant(4);
7939 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7940 Zero, Four);
7941 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7942
7943 // Load the value out, extending it from f32 to f80.
7944 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007945 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007946 FudgePtr, MachinePointerInfo::getConstantPool(),
7947 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007948 // Extend everything to 80 bits to force it to be done on x87.
7949 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7950 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007951}
7952
Dan Gohman475871a2008-07-27 21:46:04 +00007953std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007954FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007955 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007956
Owen Andersone50ed302009-08-10 22:56:29 +00007957 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007958
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007959 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7961 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007962 }
7963
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7965 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007966 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007967
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007968 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007969 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007970 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007971 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007972 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007974 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007975 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007976
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007977 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7978 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007979 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007980 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007981 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007982 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007983
Evan Cheng0db9fe62006-04-25 20:13:52 +00007984 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007985 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7986 Opc = X86ISD::WIN_FTOL;
7987 else
7988 switch (DstTy.getSimpleVT().SimpleTy) {
7989 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7990 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7991 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7992 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7993 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007994
Dan Gohman475871a2008-07-27 21:46:04 +00007995 SDValue Chain = DAG.getEntryNode();
7996 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007997 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007998 // FIXME This causes a redundant load/store if the SSE-class value is already
7999 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008000 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008001 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008002 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008003 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008004 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008006 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008007 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008008 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008009
Chris Lattner492a43e2010-09-22 01:28:21 +00008010 MachineMemOperand *MMO =
8011 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8012 MachineMemOperand::MOLoad, MemSize, MemSize);
8013 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8014 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008015 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008016 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008017 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8018 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008019
Chris Lattner07290932010-09-22 01:05:16 +00008020 MachineMemOperand *MMO =
8021 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8022 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008023
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008024 if (Opc != X86ISD::WIN_FTOL) {
8025 // Build the FP_TO_INT*_IN_MEM
8026 SDValue Ops[] = { Chain, Value, StackSlot };
8027 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8028 Ops, 3, DstTy, MMO);
8029 return std::make_pair(FIST, StackSlot);
8030 } else {
8031 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8032 DAG.getVTList(MVT::Other, MVT::Glue),
8033 Chain, Value);
8034 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8035 MVT::i32, ftol.getValue(1));
8036 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8037 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008038 SDValue Ops[] = { eax, edx };
8039 SDValue pair = IsReplace
8040 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8041 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008042 return std::make_pair(pair, SDValue());
8043 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008044}
8045
Dan Gohmand858e902010-04-17 15:26:15 +00008046SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8047 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008048 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008049 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008050
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008051 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8052 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008053 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008054 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8055 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008056
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008057 if (StackSlot.getNode())
8058 // Load the result.
8059 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8060 FIST, StackSlot, MachinePointerInfo(),
8061 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008062
8063 // The node is the result.
8064 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008065}
8066
Dan Gohmand858e902010-04-17 15:26:15 +00008067SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8068 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008069 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8070 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008071 SDValue FIST = Vals.first, StackSlot = Vals.second;
8072 assert(FIST.getNode() && "Unexpected failure");
8073
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008074 if (StackSlot.getNode())
8075 // Load the result.
8076 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8077 FIST, StackSlot, MachinePointerInfo(),
8078 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008079
8080 // The node is the result.
8081 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008082}
8083
Dan Gohmand858e902010-04-17 15:26:15 +00008084SDValue X86TargetLowering::LowerFABS(SDValue Op,
8085 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008086 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008087 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008088 EVT VT = Op.getValueType();
8089 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008090 if (VT.isVector())
8091 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008092 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008093 if (EltVT == MVT::f64) {
Chad Rosiera20e1e72012-08-01 18:39:17 +00008094 C = ConstantVector::getSplat(2,
Chris Lattner4ca829e2012-01-25 06:02:56 +00008095 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008097 C = ConstantVector::getSplat(4,
8098 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008099 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008100 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008101 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008102 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008103 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008104 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008105}
8106
Dan Gohmand858e902010-04-17 15:26:15 +00008107SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008108 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008109 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008110 EVT VT = Op.getValueType();
8111 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008112 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8113 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008114 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008115 NumElts = VT.getVectorNumElements();
8116 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008117 Constant *C;
8118 if (EltVT == MVT::f64)
8119 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8120 else
8121 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8122 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008123 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008124 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008125 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008126 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008127 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008128 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008129 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008130 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008131 DAG.getNode(ISD::BITCAST, dl, XORVT,
8132 Op.getOperand(0)),
8133 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008134 }
Craig Topper69947b92012-04-23 06:57:04 +00008135
8136 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008137}
8138
Dan Gohmand858e902010-04-17 15:26:15 +00008139SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008140 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008141 SDValue Op0 = Op.getOperand(0);
8142 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008143 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008144 EVT VT = Op.getValueType();
8145 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008146
8147 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008148 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008149 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008150 SrcVT = VT;
8151 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008152 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008153 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008154 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008155 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008156 }
8157
8158 // At this point the operands and the result should have the same
8159 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008160
Evan Cheng68c47cb2007-01-05 07:55:56 +00008161 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008162 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008166 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008171 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008172 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008173 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008174 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008175 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008176 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008177 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008178
8179 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008180 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008181 // Op0 is MVT::f32, Op1 is MVT::f64.
8182 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8183 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8184 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008185 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008187 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008188 }
8189
Evan Cheng73d6cf12007-01-05 21:37:56 +00008190 // Clear first operand sign bit.
8191 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008192 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008193 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008195 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8198 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8199 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008200 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008201 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008202 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008203 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008204 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008205 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008206 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008207
8208 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008209 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008210}
8211
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008212SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8213 SDValue N0 = Op.getOperand(0);
8214 DebugLoc dl = Op.getDebugLoc();
8215 EVT VT = Op.getValueType();
8216
8217 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8218 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8219 DAG.getConstant(1, VT));
8220 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8221}
8222
Dan Gohman076aee32009-03-04 19:44:21 +00008223/// Emit nodes that will be selected as "test Op0,Op0", or something
8224/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008225SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008226 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008227 DebugLoc dl = Op.getDebugLoc();
8228
Dan Gohman31125812009-03-07 01:58:32 +00008229 // CF and OF aren't always set the way we want. Determine which
8230 // of these we need.
8231 bool NeedCF = false;
8232 bool NeedOF = false;
8233 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008234 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008235 case X86::COND_A: case X86::COND_AE:
8236 case X86::COND_B: case X86::COND_BE:
8237 NeedCF = true;
8238 break;
8239 case X86::COND_G: case X86::COND_GE:
8240 case X86::COND_L: case X86::COND_LE:
8241 case X86::COND_O: case X86::COND_NO:
8242 NeedOF = true;
8243 break;
Dan Gohman31125812009-03-07 01:58:32 +00008244 }
8245
Dan Gohman076aee32009-03-04 19:44:21 +00008246 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008247 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8248 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008249 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8250 // Emit a CMP with 0, which is the TEST pattern.
8251 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8252 DAG.getConstant(0, Op.getValueType()));
8253
8254 unsigned Opcode = 0;
8255 unsigned NumOperands = 0;
8256 switch (Op.getNode()->getOpcode()) {
8257 case ISD::ADD:
8258 // Due to an isel shortcoming, be conservative if this add is likely to be
8259 // selected as part of a load-modify-store instruction. When the root node
8260 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8261 // uses of other nodes in the match, such as the ADD in this case. This
8262 // leads to the ADD being left around and reselected, with the result being
8263 // two adds in the output. Alas, even if none our users are stores, that
8264 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8265 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8266 // climbing the DAG back to the root, and it doesn't seem to be worth the
8267 // effort.
8268 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008269 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8270 if (UI->getOpcode() != ISD::CopyToReg &&
8271 UI->getOpcode() != ISD::SETCC &&
8272 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008273 goto default_case;
8274
8275 if (ConstantSDNode *C =
8276 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8277 // An add of one will be selected as an INC.
8278 if (C->getAPIntValue() == 1) {
8279 Opcode = X86ISD::INC;
8280 NumOperands = 1;
8281 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008282 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008283
8284 // An add of negative one (subtract of one) will be selected as a DEC.
8285 if (C->getAPIntValue().isAllOnesValue()) {
8286 Opcode = X86ISD::DEC;
8287 NumOperands = 1;
8288 break;
8289 }
Dan Gohman076aee32009-03-04 19:44:21 +00008290 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008291
8292 // Otherwise use a regular EFLAGS-setting add.
8293 Opcode = X86ISD::ADD;
8294 NumOperands = 2;
8295 break;
8296 case ISD::AND: {
8297 // If the primary and result isn't used, don't bother using X86ISD::AND,
8298 // because a TEST instruction will be better.
8299 bool NonFlagUse = false;
8300 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8301 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8302 SDNode *User = *UI;
8303 unsigned UOpNo = UI.getOperandNo();
8304 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8305 // Look pass truncate.
8306 UOpNo = User->use_begin().getOperandNo();
8307 User = *User->use_begin();
8308 }
8309
8310 if (User->getOpcode() != ISD::BRCOND &&
8311 User->getOpcode() != ISD::SETCC &&
8312 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8313 NonFlagUse = true;
8314 break;
8315 }
Dan Gohman076aee32009-03-04 19:44:21 +00008316 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008317
8318 if (!NonFlagUse)
8319 break;
8320 }
8321 // FALL THROUGH
8322 case ISD::SUB:
8323 case ISD::OR:
8324 case ISD::XOR:
8325 // Due to the ISEL shortcoming noted above, be conservative if this op is
8326 // likely to be selected as part of a load-modify-store instruction.
8327 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8328 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8329 if (UI->getOpcode() == ISD::STORE)
8330 goto default_case;
8331
8332 // Otherwise use a regular EFLAGS-setting instruction.
8333 switch (Op.getNode()->getOpcode()) {
8334 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008335 case ISD::SUB:
Manman Ren39ad5682012-08-08 00:51:41 +00008336 Opcode = X86ISD::SUB;
Manman Ren87253c22012-06-07 00:42:47 +00008337 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008338 case ISD::OR: Opcode = X86ISD::OR; break;
8339 case ISD::XOR: Opcode = X86ISD::XOR; break;
8340 case ISD::AND: Opcode = X86ISD::AND; break;
8341 }
8342
8343 NumOperands = 2;
8344 break;
8345 case X86ISD::ADD:
8346 case X86ISD::SUB:
8347 case X86ISD::INC:
8348 case X86ISD::DEC:
8349 case X86ISD::OR:
8350 case X86ISD::XOR:
8351 case X86ISD::AND:
8352 return SDValue(Op.getNode(), 1);
8353 default:
8354 default_case:
8355 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008356 }
8357
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008358 if (Opcode == 0)
8359 // Emit a CMP with 0, which is the TEST pattern.
8360 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8361 DAG.getConstant(0, Op.getValueType()));
8362
Manman Ren87253c22012-06-07 00:42:47 +00008363 if (Opcode == X86ISD::CMP) {
8364 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8365 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008366 // We can't replace usage of SUB with CMP.
8367 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008368 return SDValue(New.getNode(), 0);
8369 }
8370
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008371 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8372 SmallVector<SDValue, 4> Ops;
8373 for (unsigned i = 0; i != NumOperands; ++i)
8374 Ops.push_back(Op.getOperand(i));
8375
8376 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8377 DAG.ReplaceAllUsesWith(Op, New);
8378 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008379}
8380
8381/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8382/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008383SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008384 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8386 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008387 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008388
8389 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008390 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8391 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8392 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8393 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8394 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8395 Op0, Op1);
8396 return SDValue(Sub.getNode(), 1);
8397 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008398 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008399}
8400
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008401/// Convert a comparison if required by the subtarget.
8402SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8403 SelectionDAG &DAG) const {
8404 // If the subtarget does not support the FUCOMI instruction, floating-point
8405 // comparisons have to be converted.
8406 if (Subtarget->hasCMov() ||
8407 Cmp.getOpcode() != X86ISD::CMP ||
8408 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8409 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8410 return Cmp;
8411
8412 // The instruction selector will select an FUCOM instruction instead of
8413 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8414 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8415 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8416 DebugLoc dl = Cmp.getDebugLoc();
8417 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8418 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8419 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8420 DAG.getConstant(8, MVT::i8));
8421 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8422 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8423}
8424
Evan Chengd40d03e2010-01-06 19:38:29 +00008425/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8426/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008427SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8428 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008429 SDValue Op0 = And.getOperand(0);
8430 SDValue Op1 = And.getOperand(1);
8431 if (Op0.getOpcode() == ISD::TRUNCATE)
8432 Op0 = Op0.getOperand(0);
8433 if (Op1.getOpcode() == ISD::TRUNCATE)
8434 Op1 = Op1.getOperand(0);
8435
Evan Chengd40d03e2010-01-06 19:38:29 +00008436 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008437 if (Op1.getOpcode() == ISD::SHL)
8438 std::swap(Op0, Op1);
8439 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008440 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8441 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008442 // If we looked past a truncate, check that it's only truncating away
8443 // known zeros.
8444 unsigned BitWidth = Op0.getValueSizeInBits();
8445 unsigned AndBitWidth = And.getValueSizeInBits();
8446 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008447 APInt Zeros, Ones;
8448 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008449 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8450 return SDValue();
8451 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008452 LHS = Op1;
8453 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008454 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008455 } else if (Op1.getOpcode() == ISD::Constant) {
8456 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008457 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008458 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008459
8460 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008461 LHS = AndLHS.getOperand(0);
8462 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008463 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008464
8465 // Use BT if the immediate can't be encoded in a TEST instruction.
8466 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8467 LHS = AndLHS;
8468 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8469 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008470 }
Evan Cheng0488db92007-09-25 01:57:46 +00008471
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008473 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008474 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008475 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008476 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008477 // Also promote i16 to i32 for performance / code size reason.
8478 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008479 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008480 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008481
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 // If the operand types disagree, extend the shift amount to match. Since
8483 // BT ignores high bits (like shifts) we can use anyextend.
8484 if (LHS.getValueType() != RHS.getValueType())
8485 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008486
Evan Chengd40d03e2010-01-06 19:38:29 +00008487 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8488 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8489 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8490 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008491 }
8492
Evan Cheng54de3ea2010-01-05 06:52:31 +00008493 return SDValue();
8494}
8495
Dan Gohmand858e902010-04-17 15:26:15 +00008496SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008497
8498 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8499
Evan Cheng54de3ea2010-01-05 06:52:31 +00008500 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8501 SDValue Op0 = Op.getOperand(0);
8502 SDValue Op1 = Op.getOperand(1);
8503 DebugLoc dl = Op.getDebugLoc();
8504 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8505
8506 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008507 // Lower (X & (1 << N)) == 0 to BT(X, N).
8508 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8509 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008510 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008511 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008512 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008513 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8514 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8515 if (NewSetCC.getNode())
8516 return NewSetCC;
8517 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008518
Chris Lattner481eebc2010-12-19 21:23:48 +00008519 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8520 // these.
8521 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008522 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008523 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8524 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008525
Chris Lattner481eebc2010-12-19 21:23:48 +00008526 // If the input is a setcc, then reuse the input setcc or use a new one with
8527 // the inverted condition.
8528 if (Op0.getOpcode() == X86ISD::SETCC) {
8529 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8530 bool Invert = (CC == ISD::SETNE) ^
8531 cast<ConstantSDNode>(Op1)->isNullValue();
8532 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008533
Evan Cheng2c755ba2010-02-27 07:36:59 +00008534 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008535 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8536 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8537 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008538 }
8539
Evan Chenge5b51ac2010-04-17 06:13:15 +00008540 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008541 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008542 if (X86CC == X86::COND_INVALID)
8543 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008544
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008545 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008546 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008547 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008548 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008549}
8550
Craig Topper89af15e2011-09-18 08:03:58 +00008551// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008552// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008553static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008554 EVT VT = Op.getValueType();
8555
Duncan Sands28b77e92011-09-06 19:07:46 +00008556 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557 "Unsupported value type for operation");
8558
Craig Topper66ddd152012-04-27 22:54:43 +00008559 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008560 DebugLoc dl = Op.getDebugLoc();
8561 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008562
8563 // Extract the LHS vectors
8564 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008565 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8566 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008567
8568 // Extract the RHS vectors
8569 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008570 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8571 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008572
8573 // Issue the operation on the smaller types and concatenate the result back
8574 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8575 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8576 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8577 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8578 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8579}
8580
8581
Dan Gohmand858e902010-04-17 15:26:15 +00008582SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008583 SDValue Cond;
8584 SDValue Op0 = Op.getOperand(0);
8585 SDValue Op1 = Op.getOperand(1);
8586 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008587 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008588 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8589 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008590 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008591
8592 if (isFP) {
8593 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008594 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008595 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008596
Nate Begeman30a0de92008-07-17 16:51:19 +00008597 bool Swap = false;
8598
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008599 // SSE Condition code mapping:
8600 // 0 - EQ
8601 // 1 - LT
8602 // 2 - LE
8603 // 3 - UNORD
8604 // 4 - NEQ
8605 // 5 - NLT
8606 // 6 - NLE
8607 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008608 switch (SetCCOpcode) {
8609 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008610 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008611 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008612 case ISD::SETOGT:
8613 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008614 case ISD::SETLT:
8615 case ISD::SETOLT: SSECC = 1; break;
8616 case ISD::SETOGE:
8617 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 case ISD::SETLE:
8619 case ISD::SETOLE: SSECC = 2; break;
8620 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008621 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008622 case ISD::SETNE: SSECC = 4; break;
8623 case ISD::SETULE: Swap = true;
8624 case ISD::SETUGE: SSECC = 5; break;
8625 case ISD::SETULT: Swap = true;
8626 case ISD::SETUGT: SSECC = 6; break;
8627 case ISD::SETO: SSECC = 7; break;
8628 }
8629 if (Swap)
8630 std::swap(Op0, Op1);
8631
Nate Begemanfb8ead02008-07-25 19:05:58 +00008632 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008633 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008634 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008635 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008636 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8637 DAG.getConstant(3, MVT::i8));
8638 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8639 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008640 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008641 }
8642 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008643 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008644 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8645 DAG.getConstant(7, MVT::i8));
8646 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8647 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008648 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008649 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008650 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008651 }
8652 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008653 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8654 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008656
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008657 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008658 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008659 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008660
Nate Begeman30a0de92008-07-17 16:51:19 +00008661 // We are handling one of the integer comparisons here. Since SSE only has
8662 // GT and EQ comparisons for integer, swapping operands and multiple
8663 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008664 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008665 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008666
Nate Begeman30a0de92008-07-17 16:51:19 +00008667 switch (SetCCOpcode) {
8668 default: break;
8669 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008670 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008671 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008672 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008673 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008674 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008675 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008676 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008677 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008678 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008679 }
8680 if (Swap)
8681 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008682
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008683 // Check that the operation in question is available (most are plain SSE2,
8684 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008685 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008686 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008687 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008688 return SDValue();
8689
Nate Begeman30a0de92008-07-17 16:51:19 +00008690 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8691 // bits of the inputs before performing those operations.
8692 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008693 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008694 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8695 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008696 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008697 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8698 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008699 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8700 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008702
Dale Johannesenace16102009-02-03 19:33:06 +00008703 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008704
8705 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008706 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008707 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008708
Nate Begeman30a0de92008-07-17 16:51:19 +00008709 return Result;
8710}
Evan Cheng0488db92007-09-25 01:57:46 +00008711
Evan Cheng370e5342008-12-03 08:38:43 +00008712// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008713static bool isX86LogicalCmp(SDValue Op) {
8714 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008715 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8716 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008717 return true;
8718 if (Op.getResNo() == 1 &&
8719 (Opc == X86ISD::ADD ||
8720 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008721 Opc == X86ISD::ADC ||
8722 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008723 Opc == X86ISD::SMUL ||
8724 Opc == X86ISD::UMUL ||
8725 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008726 Opc == X86ISD::DEC ||
8727 Opc == X86ISD::OR ||
8728 Opc == X86ISD::XOR ||
8729 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008730 return true;
8731
Chris Lattner9637d5b2010-12-05 07:49:54 +00008732 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8733 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008734
Dan Gohman076aee32009-03-04 19:44:21 +00008735 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008736}
8737
Chris Lattnera2b56002010-12-05 01:23:24 +00008738static bool isZero(SDValue V) {
8739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8740 return C && C->isNullValue();
8741}
8742
Chris Lattner96908b12010-12-05 02:00:51 +00008743static bool isAllOnes(SDValue V) {
8744 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8745 return C && C->isAllOnesValue();
8746}
8747
Evan Chengb64dd5f2012-08-07 22:21:00 +00008748static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8749 if (V.getOpcode() != ISD::TRUNCATE)
8750 return false;
8751
8752 SDValue VOp0 = V.getOperand(0);
8753 unsigned InBits = VOp0.getValueSizeInBits();
8754 unsigned Bits = V.getValueSizeInBits();
8755 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8756}
8757
Dan Gohmand858e902010-04-17 15:26:15 +00008758SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008759 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008760 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008761 SDValue Op1 = Op.getOperand(1);
8762 SDValue Op2 = Op.getOperand(2);
8763 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008764 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008765
Dan Gohman1a492952009-10-20 16:22:37 +00008766 if (Cond.getOpcode() == ISD::SETCC) {
8767 SDValue NewCond = LowerSETCC(Cond, DAG);
8768 if (NewCond.getNode())
8769 Cond = NewCond;
8770 }
Evan Cheng734503b2006-09-11 02:19:56 +00008771
Chris Lattnera2b56002010-12-05 01:23:24 +00008772 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008773 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008774 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008775 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008776 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008777 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8778 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008779 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008780
Chris Lattnera2b56002010-12-05 01:23:24 +00008781 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008782
8783 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008784 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8785 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008786
8787 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008788 // Apply further optimizations for special cases
8789 // (select (x != 0), -1, 0) -> neg & sbb
8790 // (select (x == 0), 0, -1) -> neg & sbb
8791 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00008792 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00008793 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8794 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00008795 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8796 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00008797 CmpOp0);
8798 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8799 DAG.getConstant(X86::COND_B, MVT::i8),
8800 SDValue(Neg.getNode(), 1));
8801 return Res;
8802 }
8803
Chris Lattnera2b56002010-12-05 01:23:24 +00008804 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8805 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008806 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008807
Chris Lattner96908b12010-12-05 02:00:51 +00008808 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008809 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8810 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008811
Chris Lattner96908b12010-12-05 02:00:51 +00008812 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8813 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008814
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008815 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008816 if (N2C == 0 || !N2C->isNullValue())
8817 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8818 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008819 }
8820 }
8821
Chris Lattnera2b56002010-12-05 01:23:24 +00008822 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008823 if (Cond.getOpcode() == ISD::AND &&
8824 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8825 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008826 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008827 Cond = Cond.getOperand(0);
8828 }
8829
Evan Cheng3f41d662007-10-08 22:16:29 +00008830 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8831 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008832 unsigned CondOpcode = Cond.getOpcode();
8833 if (CondOpcode == X86ISD::SETCC ||
8834 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008835 CC = Cond.getOperand(0);
8836
Dan Gohman475871a2008-07-27 21:46:04 +00008837 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008838 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008839 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008840
Evan Cheng3f41d662007-10-08 22:16:29 +00008841 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008842 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008843 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008844 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008845
Chris Lattnerd1980a52009-03-12 06:52:53 +00008846 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8847 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008848 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008849 addTest = false;
8850 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008851 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8852 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8853 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8854 Cond.getOperand(0).getValueType() != MVT::i8)) {
8855 SDValue LHS = Cond.getOperand(0);
8856 SDValue RHS = Cond.getOperand(1);
8857 unsigned X86Opcode;
8858 unsigned X86Cond;
8859 SDVTList VTs;
8860 switch (CondOpcode) {
8861 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8862 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8863 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8864 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8865 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8866 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8867 default: llvm_unreachable("unexpected overflowing operator");
8868 }
8869 if (CondOpcode == ISD::UMULO)
8870 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8871 MVT::i32);
8872 else
8873 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8874
8875 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8876
8877 if (CondOpcode == ISD::UMULO)
8878 Cond = X86Op.getValue(2);
8879 else
8880 Cond = X86Op.getValue(1);
8881
8882 CC = DAG.getConstant(X86Cond, MVT::i8);
8883 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008884 }
8885
8886 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00008887 // Look pass the truncate if the high bits are known zero.
8888 if (isTruncWithZeroHighBitsInput(Cond, DAG))
8889 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00008890
8891 // We know the result of AND is compared against zero. Try to match
8892 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008893 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008894 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008895 if (NewSetCC.getNode()) {
8896 CC = NewSetCC.getOperand(0);
8897 Cond = NewSetCC.getOperand(1);
8898 addTest = false;
8899 }
8900 }
8901 }
8902
8903 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008904 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008905 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008906 }
8907
Benjamin Kramere915ff32010-12-22 23:09:28 +00008908 // a < b ? -1 : 0 -> RES = ~setcc_carry
8909 // a < b ? 0 : -1 -> RES = setcc_carry
8910 // a >= b ? -1 : 0 -> RES = setcc_carry
8911 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00008912 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008913 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008914 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8915
8916 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8917 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8918 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8919 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8920 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8921 return DAG.getNOT(DL, Res, Res.getValueType());
8922 return Res;
8923 }
8924 }
8925
Evan Cheng0488db92007-09-25 01:57:46 +00008926 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8927 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008928 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008929 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008930 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008931}
8932
Evan Cheng370e5342008-12-03 08:38:43 +00008933// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8934// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8935// from the AND / OR.
8936static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8937 Opc = Op.getOpcode();
8938 if (Opc != ISD::OR && Opc != ISD::AND)
8939 return false;
8940 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8941 Op.getOperand(0).hasOneUse() &&
8942 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8943 Op.getOperand(1).hasOneUse());
8944}
8945
Evan Cheng961d6d42009-02-02 08:19:07 +00008946// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8947// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008948static bool isXor1OfSetCC(SDValue Op) {
8949 if (Op.getOpcode() != ISD::XOR)
8950 return false;
8951 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8952 if (N1C && N1C->getAPIntValue() == 1) {
8953 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8954 Op.getOperand(0).hasOneUse();
8955 }
8956 return false;
8957}
8958
Dan Gohmand858e902010-04-17 15:26:15 +00008959SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008960 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008961 SDValue Chain = Op.getOperand(0);
8962 SDValue Cond = Op.getOperand(1);
8963 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008964 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008965 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008966 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008967
Dan Gohman1a492952009-10-20 16:22:37 +00008968 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008969 // Check for setcc([su]{add,sub,mul}o == 0).
8970 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8971 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8972 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8973 Cond.getOperand(0).getResNo() == 1 &&
8974 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8975 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8976 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8977 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8978 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8979 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8980 Inverted = true;
8981 Cond = Cond.getOperand(0);
8982 } else {
8983 SDValue NewCond = LowerSETCC(Cond, DAG);
8984 if (NewCond.getNode())
8985 Cond = NewCond;
8986 }
Dan Gohman1a492952009-10-20 16:22:37 +00008987 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008988#if 0
8989 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008990 else if (Cond.getOpcode() == X86ISD::ADD ||
8991 Cond.getOpcode() == X86ISD::SUB ||
8992 Cond.getOpcode() == X86ISD::SMUL ||
8993 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008994 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008995#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008996
Evan Chengad9c0a32009-12-15 00:53:42 +00008997 // Look pass (and (setcc_carry (cmp ...)), 1).
8998 if (Cond.getOpcode() == ISD::AND &&
8999 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9000 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009001 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009002 Cond = Cond.getOperand(0);
9003 }
9004
Evan Cheng3f41d662007-10-08 22:16:29 +00009005 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9006 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009007 unsigned CondOpcode = Cond.getOpcode();
9008 if (CondOpcode == X86ISD::SETCC ||
9009 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009010 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009011
Dan Gohman475871a2008-07-27 21:46:04 +00009012 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009013 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009014 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009015 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009016 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009017 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009018 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009019 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009020 default: break;
9021 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009022 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009023 // These can only come from an arithmetic instruction with overflow,
9024 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009025 Cond = Cond.getNode()->getOperand(1);
9026 addTest = false;
9027 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009028 }
Evan Cheng0488db92007-09-25 01:57:46 +00009029 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009030 }
9031 CondOpcode = Cond.getOpcode();
9032 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9033 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9034 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9035 Cond.getOperand(0).getValueType() != MVT::i8)) {
9036 SDValue LHS = Cond.getOperand(0);
9037 SDValue RHS = Cond.getOperand(1);
9038 unsigned X86Opcode;
9039 unsigned X86Cond;
9040 SDVTList VTs;
9041 switch (CondOpcode) {
9042 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9043 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9044 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9045 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9046 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9047 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9048 default: llvm_unreachable("unexpected overflowing operator");
9049 }
9050 if (Inverted)
9051 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9052 if (CondOpcode == ISD::UMULO)
9053 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9054 MVT::i32);
9055 else
9056 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9057
9058 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9059
9060 if (CondOpcode == ISD::UMULO)
9061 Cond = X86Op.getValue(2);
9062 else
9063 Cond = X86Op.getValue(1);
9064
9065 CC = DAG.getConstant(X86Cond, MVT::i8);
9066 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009067 } else {
9068 unsigned CondOpc;
9069 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9070 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009071 if (CondOpc == ISD::OR) {
9072 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9073 // two branches instead of an explicit OR instruction with a
9074 // separate test.
9075 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009076 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009077 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009078 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009079 Chain, Dest, CC, Cmp);
9080 CC = Cond.getOperand(1).getOperand(0);
9081 Cond = Cmp;
9082 addTest = false;
9083 }
9084 } else { // ISD::AND
9085 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9086 // two branches instead of an explicit AND instruction with a
9087 // separate test. However, we only do this if this block doesn't
9088 // have a fall-through edge, because this requires an explicit
9089 // jmp when the condition is false.
9090 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009091 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009092 Op.getNode()->hasOneUse()) {
9093 X86::CondCode CCode =
9094 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9095 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009097 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009098 // Look for an unconditional branch following this conditional branch.
9099 // We need this because we need to reverse the successors in order
9100 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009101 if (User->getOpcode() == ISD::BR) {
9102 SDValue FalseBB = User->getOperand(1);
9103 SDNode *NewBR =
9104 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009105 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009106 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009107 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009108
Dale Johannesene4d209d2009-02-03 20:21:25 +00009109 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009110 Chain, Dest, CC, Cmp);
9111 X86::CondCode CCode =
9112 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9113 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009115 Cond = Cmp;
9116 addTest = false;
9117 }
9118 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009119 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009120 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9121 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9122 // It should be transformed during dag combiner except when the condition
9123 // is set by a arithmetics with overflow node.
9124 X86::CondCode CCode =
9125 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9126 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009127 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009128 Cond = Cond.getOperand(0).getOperand(1);
9129 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009130 } else if (Cond.getOpcode() == ISD::SETCC &&
9131 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9132 // For FCMP_OEQ, we can emit
9133 // two branches instead of an explicit AND instruction with a
9134 // separate test. However, we only do this if this block doesn't
9135 // have a fall-through edge, because this requires an explicit
9136 // jmp when the condition is false.
9137 if (Op.getNode()->hasOneUse()) {
9138 SDNode *User = *Op.getNode()->use_begin();
9139 // Look for an unconditional branch following this conditional branch.
9140 // We need this because we need to reverse the successors in order
9141 // to implement FCMP_OEQ.
9142 if (User->getOpcode() == ISD::BR) {
9143 SDValue FalseBB = User->getOperand(1);
9144 SDNode *NewBR =
9145 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9146 assert(NewBR == User);
9147 (void)NewBR;
9148 Dest = FalseBB;
9149
9150 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9151 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009152 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009153 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9154 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9155 Chain, Dest, CC, Cmp);
9156 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9157 Cond = Cmp;
9158 addTest = false;
9159 }
9160 }
9161 } else if (Cond.getOpcode() == ISD::SETCC &&
9162 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9163 // For FCMP_UNE, we can emit
9164 // two branches instead of an explicit AND instruction with a
9165 // separate test. However, we only do this if this block doesn't
9166 // have a fall-through edge, because this requires an explicit
9167 // jmp when the condition is false.
9168 if (Op.getNode()->hasOneUse()) {
9169 SDNode *User = *Op.getNode()->use_begin();
9170 // Look for an unconditional branch following this conditional branch.
9171 // We need this because we need to reverse the successors in order
9172 // to implement FCMP_UNE.
9173 if (User->getOpcode() == ISD::BR) {
9174 SDValue FalseBB = User->getOperand(1);
9175 SDNode *NewBR =
9176 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9177 assert(NewBR == User);
9178 (void)NewBR;
9179
9180 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9181 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009182 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009183 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9184 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9185 Chain, Dest, CC, Cmp);
9186 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9187 Cond = Cmp;
9188 addTest = false;
9189 Dest = FalseBB;
9190 }
9191 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009192 }
Evan Cheng0488db92007-09-25 01:57:46 +00009193 }
9194
9195 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009196 // Look pass the truncate if the high bits are known zero.
9197 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9198 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009199
9200 // We know the result of AND is compared against zero. Try to match
9201 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009202 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009203 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9204 if (NewSetCC.getNode()) {
9205 CC = NewSetCC.getOperand(0);
9206 Cond = NewSetCC.getOperand(1);
9207 addTest = false;
9208 }
9209 }
9210 }
9211
9212 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009213 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009214 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009215 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009216 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009217 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009218 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009219}
9220
Anton Korobeynikove060b532007-04-17 19:34:00 +00009221
9222// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9223// Calls to _alloca is needed to probe the stack when allocating more than 4k
9224// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9225// that the guard pages used by the OS virtual memory manager are allocated in
9226// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009227SDValue
9228X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009229 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009230 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009231 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009232 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009233 "are being used");
9234 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009235 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009236
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009237 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009238 SDValue Chain = Op.getOperand(0);
9239 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009240 // FIXME: Ensure alignment here
9241
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009242 bool Is64Bit = Subtarget->is64Bit();
9243 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009244
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009245 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009246 MachineFunction &MF = DAG.getMachineFunction();
9247 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009248
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009249 if (Is64Bit) {
9250 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009251 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009252 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009253
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009254 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009255 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009256 if (I->hasNestAttr())
9257 report_fatal_error("Cannot use segmented stacks with functions that "
9258 "have nested arguments.");
9259 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009260
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009261 const TargetRegisterClass *AddrRegClass =
9262 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9263 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9264 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9265 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9266 DAG.getRegister(Vreg, SPTy));
9267 SDValue Ops1[2] = { Value, Chain };
9268 return DAG.getMergeValues(Ops1, 2, dl);
9269 } else {
9270 SDValue Flag;
9271 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009272
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009273 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9274 Flag = Chain.getValue(1);
9275 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009276
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009277 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9278 Flag = Chain.getValue(1);
9279
9280 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9281
9282 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9283 return DAG.getMergeValues(Ops1, 2, dl);
9284 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009285}
9286
Dan Gohmand858e902010-04-17 15:26:15 +00009287SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009288 MachineFunction &MF = DAG.getMachineFunction();
9289 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9290
Dan Gohman69de1932008-02-06 22:27:42 +00009291 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009292 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009293
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009294 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009295 // vastart just stores the address of the VarArgsFrameIndex slot into the
9296 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009297 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9298 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009299 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9300 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009301 }
9302
9303 // __va_list_tag:
9304 // gp_offset (0 - 6 * 8)
9305 // fp_offset (48 - 48 + 8 * 16)
9306 // overflow_arg_area (point to parameters coming in memory).
9307 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009308 SmallVector<SDValue, 8> MemOps;
9309 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009310 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009311 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009312 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9313 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009314 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009315 MemOps.push_back(Store);
9316
9317 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009318 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009319 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009320 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009321 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9322 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009323 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009324 MemOps.push_back(Store);
9325
9326 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009327 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009328 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009329 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9330 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009331 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9332 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009333 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009334 MemOps.push_back(Store);
9335
9336 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009337 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009338 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009339 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9340 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009341 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9342 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009343 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009344 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009345 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009346}
9347
Dan Gohmand858e902010-04-17 15:26:15 +00009348SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009349 assert(Subtarget->is64Bit() &&
9350 "LowerVAARG only handles 64-bit va_arg!");
9351 assert((Subtarget->isTargetLinux() ||
9352 Subtarget->isTargetDarwin()) &&
9353 "Unhandled target in LowerVAARG");
9354 assert(Op.getNode()->getNumOperands() == 4);
9355 SDValue Chain = Op.getOperand(0);
9356 SDValue SrcPtr = Op.getOperand(1);
9357 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9358 unsigned Align = Op.getConstantOperandVal(3);
9359 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009360
Dan Gohman320afb82010-10-12 18:00:49 +00009361 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009362 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009363 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9364 uint8_t ArgMode;
9365
9366 // Decide which area this value should be read from.
9367 // TODO: Implement the AMD64 ABI in its entirety. This simple
9368 // selection mechanism works only for the basic types.
9369 if (ArgVT == MVT::f80) {
9370 llvm_unreachable("va_arg for f80 not yet implemented");
9371 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9372 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9373 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9374 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9375 } else {
9376 llvm_unreachable("Unhandled argument type in LowerVAARG");
9377 }
9378
9379 if (ArgMode == 2) {
9380 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009381 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009382 !(DAG.getMachineFunction()
9383 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009384 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009385 }
9386
9387 // Insert VAARG_64 node into the DAG
9388 // VAARG_64 returns two values: Variable Argument Address, Chain
9389 SmallVector<SDValue, 11> InstOps;
9390 InstOps.push_back(Chain);
9391 InstOps.push_back(SrcPtr);
9392 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9393 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9394 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9395 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9396 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9397 VTs, &InstOps[0], InstOps.size(),
9398 MVT::i64,
9399 MachinePointerInfo(SV),
9400 /*Align=*/0,
9401 /*Volatile=*/false,
9402 /*ReadMem=*/true,
9403 /*WriteMem=*/true);
9404 Chain = VAARG.getValue(1);
9405
9406 // Load the next argument and return it
9407 return DAG.getLoad(ArgVT, dl,
9408 Chain,
9409 VAARG,
9410 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009411 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009412}
9413
Dan Gohmand858e902010-04-17 15:26:15 +00009414SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009415 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009416 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009417 SDValue Chain = Op.getOperand(0);
9418 SDValue DstPtr = Op.getOperand(1);
9419 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009420 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9421 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009422 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009423
Chris Lattnere72f2022010-09-21 05:40:29 +00009424 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009425 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009426 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009427 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009428}
9429
Craig Topper80e46362012-01-23 06:16:53 +00009430// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9431// may or may not be a constant. Takes immediate version of shift as input.
9432static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9433 SDValue SrcOp, SDValue ShAmt,
9434 SelectionDAG &DAG) {
9435 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9436
9437 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009438 // Constant may be a TargetConstant. Use a regular constant.
9439 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009440 switch (Opc) {
9441 default: llvm_unreachable("Unknown target vector shift node");
9442 case X86ISD::VSHLI:
9443 case X86ISD::VSRLI:
9444 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009445 return DAG.getNode(Opc, dl, VT, SrcOp,
9446 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009447 }
9448 }
9449
9450 // Change opcode to non-immediate version
9451 switch (Opc) {
9452 default: llvm_unreachable("Unknown target vector shift node");
9453 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9454 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9455 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9456 }
9457
9458 // Need to build a vector containing shift amount
9459 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9460 SDValue ShOps[4];
9461 ShOps[0] = ShAmt;
9462 ShOps[1] = DAG.getConstant(0, MVT::i32);
9463 ShOps[2] = DAG.getUNDEF(MVT::i32);
9464 ShOps[3] = DAG.getUNDEF(MVT::i32);
9465 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009466
9467 // The return type has to be a 128-bit type with the same element
9468 // type as the input type.
9469 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9470 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9471
9472 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009473 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9474}
9475
Dan Gohman475871a2008-07-27 21:46:04 +00009476SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009477X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009478 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009479 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009480 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009481 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009482 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009483 case Intrinsic::x86_sse_comieq_ss:
9484 case Intrinsic::x86_sse_comilt_ss:
9485 case Intrinsic::x86_sse_comile_ss:
9486 case Intrinsic::x86_sse_comigt_ss:
9487 case Intrinsic::x86_sse_comige_ss:
9488 case Intrinsic::x86_sse_comineq_ss:
9489 case Intrinsic::x86_sse_ucomieq_ss:
9490 case Intrinsic::x86_sse_ucomilt_ss:
9491 case Intrinsic::x86_sse_ucomile_ss:
9492 case Intrinsic::x86_sse_ucomigt_ss:
9493 case Intrinsic::x86_sse_ucomige_ss:
9494 case Intrinsic::x86_sse_ucomineq_ss:
9495 case Intrinsic::x86_sse2_comieq_sd:
9496 case Intrinsic::x86_sse2_comilt_sd:
9497 case Intrinsic::x86_sse2_comile_sd:
9498 case Intrinsic::x86_sse2_comigt_sd:
9499 case Intrinsic::x86_sse2_comige_sd:
9500 case Intrinsic::x86_sse2_comineq_sd:
9501 case Intrinsic::x86_sse2_ucomieq_sd:
9502 case Intrinsic::x86_sse2_ucomilt_sd:
9503 case Intrinsic::x86_sse2_ucomile_sd:
9504 case Intrinsic::x86_sse2_ucomigt_sd:
9505 case Intrinsic::x86_sse2_ucomige_sd:
9506 case Intrinsic::x86_sse2_ucomineq_sd: {
9507 unsigned Opc = 0;
9508 ISD::CondCode CC = ISD::SETCC_INVALID;
9509 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009510 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009511 case Intrinsic::x86_sse_comieq_ss:
9512 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009513 Opc = X86ISD::COMI;
9514 CC = ISD::SETEQ;
9515 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009516 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009518 Opc = X86ISD::COMI;
9519 CC = ISD::SETLT;
9520 break;
9521 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009522 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009523 Opc = X86ISD::COMI;
9524 CC = ISD::SETLE;
9525 break;
9526 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009527 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009528 Opc = X86ISD::COMI;
9529 CC = ISD::SETGT;
9530 break;
9531 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009532 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009533 Opc = X86ISD::COMI;
9534 CC = ISD::SETGE;
9535 break;
9536 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009537 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 Opc = X86ISD::COMI;
9539 CC = ISD::SETNE;
9540 break;
9541 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009542 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009543 Opc = X86ISD::UCOMI;
9544 CC = ISD::SETEQ;
9545 break;
9546 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009547 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009548 Opc = X86ISD::UCOMI;
9549 CC = ISD::SETLT;
9550 break;
9551 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009552 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 Opc = X86ISD::UCOMI;
9554 CC = ISD::SETLE;
9555 break;
9556 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009557 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009558 Opc = X86ISD::UCOMI;
9559 CC = ISD::SETGT;
9560 break;
9561 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009562 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009563 Opc = X86ISD::UCOMI;
9564 CC = ISD::SETGE;
9565 break;
9566 case Intrinsic::x86_sse_ucomineq_ss:
9567 case Intrinsic::x86_sse2_ucomineq_sd:
9568 Opc = X86ISD::UCOMI;
9569 CC = ISD::SETNE;
9570 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009571 }
Evan Cheng734503b2006-09-11 02:19:56 +00009572
Dan Gohman475871a2008-07-27 21:46:04 +00009573 SDValue LHS = Op.getOperand(1);
9574 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009575 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009576 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009577 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9578 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9579 DAG.getConstant(X86CC, MVT::i8), Cond);
9580 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009581 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009582 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009583 case Intrinsic::x86_sse2_pmulu_dq:
9584 case Intrinsic::x86_avx2_pmulu_dq:
9585 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9586 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009587 case Intrinsic::x86_sse3_hadd_ps:
9588 case Intrinsic::x86_sse3_hadd_pd:
9589 case Intrinsic::x86_avx_hadd_ps_256:
9590 case Intrinsic::x86_avx_hadd_pd_256:
9591 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9592 Op.getOperand(1), Op.getOperand(2));
9593 case Intrinsic::x86_sse3_hsub_ps:
9594 case Intrinsic::x86_sse3_hsub_pd:
9595 case Intrinsic::x86_avx_hsub_ps_256:
9596 case Intrinsic::x86_avx_hsub_pd_256:
9597 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9598 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009599 case Intrinsic::x86_ssse3_phadd_w_128:
9600 case Intrinsic::x86_ssse3_phadd_d_128:
9601 case Intrinsic::x86_avx2_phadd_w:
9602 case Intrinsic::x86_avx2_phadd_d:
9603 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9604 Op.getOperand(1), Op.getOperand(2));
9605 case Intrinsic::x86_ssse3_phsub_w_128:
9606 case Intrinsic::x86_ssse3_phsub_d_128:
9607 case Intrinsic::x86_avx2_phsub_w:
9608 case Intrinsic::x86_avx2_phsub_d:
9609 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9610 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009611 case Intrinsic::x86_avx2_psllv_d:
9612 case Intrinsic::x86_avx2_psllv_q:
9613 case Intrinsic::x86_avx2_psllv_d_256:
9614 case Intrinsic::x86_avx2_psllv_q_256:
9615 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9616 Op.getOperand(1), Op.getOperand(2));
9617 case Intrinsic::x86_avx2_psrlv_d:
9618 case Intrinsic::x86_avx2_psrlv_q:
9619 case Intrinsic::x86_avx2_psrlv_d_256:
9620 case Intrinsic::x86_avx2_psrlv_q_256:
9621 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9622 Op.getOperand(1), Op.getOperand(2));
9623 case Intrinsic::x86_avx2_psrav_d:
9624 case Intrinsic::x86_avx2_psrav_d_256:
9625 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9626 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009627 case Intrinsic::x86_ssse3_pshuf_b_128:
9628 case Intrinsic::x86_avx2_pshuf_b:
9629 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9630 Op.getOperand(1), Op.getOperand(2));
9631 case Intrinsic::x86_ssse3_psign_b_128:
9632 case Intrinsic::x86_ssse3_psign_w_128:
9633 case Intrinsic::x86_ssse3_psign_d_128:
9634 case Intrinsic::x86_avx2_psign_b:
9635 case Intrinsic::x86_avx2_psign_w:
9636 case Intrinsic::x86_avx2_psign_d:
9637 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9638 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009639 case Intrinsic::x86_sse41_insertps:
9640 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9641 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9642 case Intrinsic::x86_avx_vperm2f128_ps_256:
9643 case Intrinsic::x86_avx_vperm2f128_pd_256:
9644 case Intrinsic::x86_avx_vperm2f128_si_256:
9645 case Intrinsic::x86_avx2_vperm2i128:
9646 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9647 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009648 case Intrinsic::x86_avx2_permd:
9649 case Intrinsic::x86_avx2_permps:
9650 // Operands intentionally swapped. Mask is last operand to intrinsic,
9651 // but second operand for node/intruction.
9652 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9653 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009654
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009655 // ptest and testp intrinsics. The intrinsic these come from are designed to
9656 // return an integer value, not just an instruction so lower it to the ptest
9657 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009658 case Intrinsic::x86_sse41_ptestz:
9659 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009660 case Intrinsic::x86_sse41_ptestnzc:
9661 case Intrinsic::x86_avx_ptestz_256:
9662 case Intrinsic::x86_avx_ptestc_256:
9663 case Intrinsic::x86_avx_ptestnzc_256:
9664 case Intrinsic::x86_avx_vtestz_ps:
9665 case Intrinsic::x86_avx_vtestc_ps:
9666 case Intrinsic::x86_avx_vtestnzc_ps:
9667 case Intrinsic::x86_avx_vtestz_pd:
9668 case Intrinsic::x86_avx_vtestc_pd:
9669 case Intrinsic::x86_avx_vtestnzc_pd:
9670 case Intrinsic::x86_avx_vtestz_ps_256:
9671 case Intrinsic::x86_avx_vtestc_ps_256:
9672 case Intrinsic::x86_avx_vtestnzc_ps_256:
9673 case Intrinsic::x86_avx_vtestz_pd_256:
9674 case Intrinsic::x86_avx_vtestc_pd_256:
9675 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9676 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009677 unsigned X86CC = 0;
9678 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009679 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009680 case Intrinsic::x86_avx_vtestz_ps:
9681 case Intrinsic::x86_avx_vtestz_pd:
9682 case Intrinsic::x86_avx_vtestz_ps_256:
9683 case Intrinsic::x86_avx_vtestz_pd_256:
9684 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009685 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009686 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009687 // ZF = 1
9688 X86CC = X86::COND_E;
9689 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009690 case Intrinsic::x86_avx_vtestc_ps:
9691 case Intrinsic::x86_avx_vtestc_pd:
9692 case Intrinsic::x86_avx_vtestc_ps_256:
9693 case Intrinsic::x86_avx_vtestc_pd_256:
9694 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009695 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009696 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009697 // CF = 1
9698 X86CC = X86::COND_B;
9699 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009700 case Intrinsic::x86_avx_vtestnzc_ps:
9701 case Intrinsic::x86_avx_vtestnzc_pd:
9702 case Intrinsic::x86_avx_vtestnzc_ps_256:
9703 case Intrinsic::x86_avx_vtestnzc_pd_256:
9704 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009705 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009706 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009707 // ZF and CF = 0
9708 X86CC = X86::COND_A;
9709 break;
9710 }
Eric Christopherfd179292009-08-27 18:07:15 +00009711
Eric Christopher71c67532009-07-29 00:28:05 +00009712 SDValue LHS = Op.getOperand(1);
9713 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009714 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9715 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9717 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9718 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009719 }
Evan Cheng5759f972008-05-04 09:15:50 +00009720
Craig Topper80e46362012-01-23 06:16:53 +00009721 // SSE/AVX shift intrinsics
9722 case Intrinsic::x86_sse2_psll_w:
9723 case Intrinsic::x86_sse2_psll_d:
9724 case Intrinsic::x86_sse2_psll_q:
9725 case Intrinsic::x86_avx2_psll_w:
9726 case Intrinsic::x86_avx2_psll_d:
9727 case Intrinsic::x86_avx2_psll_q:
9728 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9729 Op.getOperand(1), Op.getOperand(2));
9730 case Intrinsic::x86_sse2_psrl_w:
9731 case Intrinsic::x86_sse2_psrl_d:
9732 case Intrinsic::x86_sse2_psrl_q:
9733 case Intrinsic::x86_avx2_psrl_w:
9734 case Intrinsic::x86_avx2_psrl_d:
9735 case Intrinsic::x86_avx2_psrl_q:
9736 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9737 Op.getOperand(1), Op.getOperand(2));
9738 case Intrinsic::x86_sse2_psra_w:
9739 case Intrinsic::x86_sse2_psra_d:
9740 case Intrinsic::x86_avx2_psra_w:
9741 case Intrinsic::x86_avx2_psra_d:
9742 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9743 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009744 case Intrinsic::x86_sse2_pslli_w:
9745 case Intrinsic::x86_sse2_pslli_d:
9746 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009747 case Intrinsic::x86_avx2_pslli_w:
9748 case Intrinsic::x86_avx2_pslli_d:
9749 case Intrinsic::x86_avx2_pslli_q:
9750 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9751 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009752 case Intrinsic::x86_sse2_psrli_w:
9753 case Intrinsic::x86_sse2_psrli_d:
9754 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009755 case Intrinsic::x86_avx2_psrli_w:
9756 case Intrinsic::x86_avx2_psrli_d:
9757 case Intrinsic::x86_avx2_psrli_q:
9758 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9759 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009760 case Intrinsic::x86_sse2_psrai_w:
9761 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009762 case Intrinsic::x86_avx2_psrai_w:
9763 case Intrinsic::x86_avx2_psrai_d:
9764 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9765 Op.getOperand(1), Op.getOperand(2), DAG);
9766 // Fix vector shift instructions where the last operand is a non-immediate
9767 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009768 case Intrinsic::x86_mmx_pslli_w:
9769 case Intrinsic::x86_mmx_pslli_d:
9770 case Intrinsic::x86_mmx_pslli_q:
9771 case Intrinsic::x86_mmx_psrli_w:
9772 case Intrinsic::x86_mmx_psrli_d:
9773 case Intrinsic::x86_mmx_psrli_q:
9774 case Intrinsic::x86_mmx_psrai_w:
9775 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009776 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009777 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009778 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009779
9780 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009781 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009782 case Intrinsic::x86_mmx_pslli_w:
9783 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009784 break;
Craig Topper80e46362012-01-23 06:16:53 +00009785 case Intrinsic::x86_mmx_pslli_d:
9786 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009787 break;
Craig Topper80e46362012-01-23 06:16:53 +00009788 case Intrinsic::x86_mmx_pslli_q:
9789 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009790 break;
Craig Topper80e46362012-01-23 06:16:53 +00009791 case Intrinsic::x86_mmx_psrli_w:
9792 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009793 break;
Craig Topper80e46362012-01-23 06:16:53 +00009794 case Intrinsic::x86_mmx_psrli_d:
9795 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009796 break;
Craig Topper80e46362012-01-23 06:16:53 +00009797 case Intrinsic::x86_mmx_psrli_q:
9798 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009799 break;
Craig Topper80e46362012-01-23 06:16:53 +00009800 case Intrinsic::x86_mmx_psrai_w:
9801 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009802 break;
Craig Topper80e46362012-01-23 06:16:53 +00009803 case Intrinsic::x86_mmx_psrai_d:
9804 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009805 break;
Craig Topper80e46362012-01-23 06:16:53 +00009806 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009807 }
Mon P Wangefa42202009-09-03 19:56:25 +00009808
9809 // The vector shift intrinsics with scalars uses 32b shift amounts but
9810 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9811 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009812 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9813 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009814// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009815
Owen Andersone50ed302009-08-10 22:56:29 +00009816 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009817 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009818 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009820 Op.getOperand(1), ShAmt);
9821 }
Craig Topper4feb6472012-08-06 06:22:36 +00009822 case Intrinsic::x86_sse42_pcmpistria128:
9823 case Intrinsic::x86_sse42_pcmpestria128:
9824 case Intrinsic::x86_sse42_pcmpistric128:
9825 case Intrinsic::x86_sse42_pcmpestric128:
9826 case Intrinsic::x86_sse42_pcmpistrio128:
9827 case Intrinsic::x86_sse42_pcmpestrio128:
9828 case Intrinsic::x86_sse42_pcmpistris128:
9829 case Intrinsic::x86_sse42_pcmpestris128:
9830 case Intrinsic::x86_sse42_pcmpistriz128:
9831 case Intrinsic::x86_sse42_pcmpestriz128: {
9832 unsigned Opcode;
9833 unsigned X86CC;
9834 switch (IntNo) {
9835 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9836 case Intrinsic::x86_sse42_pcmpistria128:
9837 Opcode = X86ISD::PCMPISTRI;
9838 X86CC = X86::COND_A;
9839 break;
9840 case Intrinsic::x86_sse42_pcmpestria128:
9841 Opcode = X86ISD::PCMPESTRI;
9842 X86CC = X86::COND_A;
9843 break;
9844 case Intrinsic::x86_sse42_pcmpistric128:
9845 Opcode = X86ISD::PCMPISTRI;
9846 X86CC = X86::COND_B;
9847 break;
9848 case Intrinsic::x86_sse42_pcmpestric128:
9849 Opcode = X86ISD::PCMPESTRI;
9850 X86CC = X86::COND_B;
9851 break;
9852 case Intrinsic::x86_sse42_pcmpistrio128:
9853 Opcode = X86ISD::PCMPISTRI;
9854 X86CC = X86::COND_O;
9855 break;
9856 case Intrinsic::x86_sse42_pcmpestrio128:
9857 Opcode = X86ISD::PCMPESTRI;
9858 X86CC = X86::COND_O;
9859 break;
9860 case Intrinsic::x86_sse42_pcmpistris128:
9861 Opcode = X86ISD::PCMPISTRI;
9862 X86CC = X86::COND_S;
9863 break;
9864 case Intrinsic::x86_sse42_pcmpestris128:
9865 Opcode = X86ISD::PCMPESTRI;
9866 X86CC = X86::COND_S;
9867 break;
9868 case Intrinsic::x86_sse42_pcmpistriz128:
9869 Opcode = X86ISD::PCMPISTRI;
9870 X86CC = X86::COND_E;
9871 break;
9872 case Intrinsic::x86_sse42_pcmpestriz128:
9873 Opcode = X86ISD::PCMPESTRI;
9874 X86CC = X86::COND_E;
9875 break;
9876 }
9877 SmallVector<SDValue, 5> NewOps;
9878 NewOps.append(Op->op_begin()+1, Op->op_end());
9879 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9880 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9881 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9882 DAG.getConstant(X86CC, MVT::i8),
9883 SDValue(PCMP.getNode(), 1));
9884 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9885 }
9886 case Intrinsic::x86_sse42_pcmpistri128:
9887 case Intrinsic::x86_sse42_pcmpestri128: {
9888 unsigned Opcode;
9889 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
9890 Opcode = X86ISD::PCMPISTRI;
9891 else
9892 Opcode = X86ISD::PCMPESTRI;
9893
9894 SmallVector<SDValue, 5> NewOps;
9895 NewOps.append(Op->op_begin()+1, Op->op_end());
9896 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9897 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9898 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009899 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009900}
Evan Cheng72261582005-12-20 06:22:03 +00009901
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009902SDValue
9903X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9904 DebugLoc dl = Op.getDebugLoc();
9905 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9906 switch (IntNo) {
9907 default: return SDValue(); // Don't custom lower most intrinsics.
9908
9909 // RDRAND intrinsics.
9910 case Intrinsic::x86_rdrand_16:
9911 case Intrinsic::x86_rdrand_32:
9912 case Intrinsic::x86_rdrand_64: {
9913 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009914 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9915 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009916
9917 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9918 // return the value from Rand, which is always 0, casted to i32.
9919 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9920 DAG.getConstant(1, Op->getValueType(1)),
9921 DAG.getConstant(X86::COND_B, MVT::i32),
9922 SDValue(Result.getNode(), 1) };
9923 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9924 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9925 Ops, 4);
9926
9927 // Return { result, isValid, chain }.
9928 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009929 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009930 }
9931 }
9932}
9933
Dan Gohmand858e902010-04-17 15:26:15 +00009934SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9935 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009936 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9937 MFI->setReturnAddressIsTaken(true);
9938
Bill Wendling64e87322009-01-16 19:25:27 +00009939 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009940 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009941
9942 if (Depth > 0) {
9943 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9944 SDValue Offset =
9945 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009946 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009947 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009948 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009949 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009950 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009951 }
9952
9953 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009954 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009955 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009956 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009957}
9958
Dan Gohmand858e902010-04-17 15:26:15 +00009959SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009960 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9961 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009962
Owen Andersone50ed302009-08-10 22:56:29 +00009963 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009964 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009965 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9966 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009967 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009968 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009969 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9970 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009971 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009972 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009973}
9974
Dan Gohman475871a2008-07-27 21:46:04 +00009975SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009976 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009977 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009978}
9979
Dan Gohmand858e902010-04-17 15:26:15 +00009980SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009981 SDValue Chain = Op.getOperand(0);
9982 SDValue Offset = Op.getOperand(1);
9983 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009984 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009985
Dan Gohmand8816272010-08-11 18:14:00 +00009986 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9987 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9988 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009989 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009990
Dan Gohmand8816272010-08-11 18:14:00 +00009991 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9992 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009993 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009994 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9995 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009996 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009997
Dale Johannesene4d209d2009-02-03 20:21:25 +00009998 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010000 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010001}
10002
Duncan Sands4a544a72011-09-06 13:37:06 +000010003SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
10004 SelectionDAG &DAG) const {
10005 return Op.getOperand(0);
10006}
10007
10008SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10009 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010010 SDValue Root = Op.getOperand(0);
10011 SDValue Trmp = Op.getOperand(1); // trampoline
10012 SDValue FPtr = Op.getOperand(2); // nested function
10013 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010014 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010015
Dan Gohman69de1932008-02-06 22:27:42 +000010016 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010017
10018 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010019 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010020
10021 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010022 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10023 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010024
Evan Cheng0e6a0522011-07-18 20:57:22 +000010025 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10026 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010027
10028 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10029
10030 // Load the pointer to the nested function into R11.
10031 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010032 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010033 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010034 Addr, MachinePointerInfo(TrmpAddr),
10035 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010036
Owen Anderson825b72b2009-08-11 20:47:22 +000010037 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10038 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010039 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10040 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010041 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010042
10043 // Load the 'nest' parameter value into R10.
10044 // R10 is specified in X86CallingConv.td
10045 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10047 DAG.getConstant(10, MVT::i64));
10048 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010049 Addr, MachinePointerInfo(TrmpAddr, 10),
10050 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010051
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10053 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010054 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10055 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010056 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010057
10058 // Jump to the nested function.
10059 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10061 DAG.getConstant(20, MVT::i64));
10062 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010063 Addr, MachinePointerInfo(TrmpAddr, 20),
10064 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010065
10066 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010067 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10068 DAG.getConstant(22, MVT::i64));
10069 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010070 MachinePointerInfo(TrmpAddr, 22),
10071 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010072
Duncan Sands4a544a72011-09-06 13:37:06 +000010073 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010074 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010075 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010076 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010077 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010078 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010079
10080 switch (CC) {
10081 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010082 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010083 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010084 case CallingConv::X86_StdCall: {
10085 // Pass 'nest' parameter in ECX.
10086 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010087 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010088
10089 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010090 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010091 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010092
Chris Lattner58d74912008-03-12 17:45:29 +000010093 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010094 unsigned InRegCount = 0;
10095 unsigned Idx = 1;
10096
10097 for (FunctionType::param_iterator I = FTy->param_begin(),
10098 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010099 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010100 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010101 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010102
10103 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010104 report_fatal_error("Nest register in use - reduce number of inreg"
10105 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010106 }
10107 }
10108 break;
10109 }
10110 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010111 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010112 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010113 // Pass 'nest' parameter in EAX.
10114 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010115 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010116 break;
10117 }
10118
Dan Gohman475871a2008-07-27 21:46:04 +000010119 SDValue OutChains[4];
10120 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010121
Owen Anderson825b72b2009-08-11 20:47:22 +000010122 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10123 DAG.getConstant(10, MVT::i32));
10124 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010125
Chris Lattnera62fe662010-02-05 19:20:30 +000010126 // This is storing the opcode for MOV32ri.
10127 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010128 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010129 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010130 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010131 Trmp, MachinePointerInfo(TrmpAddr),
10132 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010133
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10135 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010136 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10137 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010138 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010139
Chris Lattnera62fe662010-02-05 19:20:30 +000010140 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010141 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10142 DAG.getConstant(5, MVT::i32));
10143 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010144 MachinePointerInfo(TrmpAddr, 5),
10145 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010146
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10148 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010149 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10150 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010151 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010152
Duncan Sands4a544a72011-09-06 13:37:06 +000010153 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010154 }
10155}
10156
Dan Gohmand858e902010-04-17 15:26:15 +000010157SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10158 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010159 /*
10160 The rounding mode is in bits 11:10 of FPSR, and has the following
10161 settings:
10162 00 Round to nearest
10163 01 Round to -inf
10164 10 Round to +inf
10165 11 Round to 0
10166
10167 FLT_ROUNDS, on the other hand, expects the following:
10168 -1 Undefined
10169 0 Round to 0
10170 1 Round to nearest
10171 2 Round to +inf
10172 3 Round to -inf
10173
10174 To perform the conversion, we do:
10175 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10176 */
10177
10178 MachineFunction &MF = DAG.getMachineFunction();
10179 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010180 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010181 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010182 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010183 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010184
10185 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010186 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010187 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010188
Michael J. Spencerec38de22010-10-10 22:04:20 +000010189
Chris Lattner2156b792010-09-22 01:11:26 +000010190 MachineMemOperand *MMO =
10191 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10192 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010193
Chris Lattner2156b792010-09-22 01:11:26 +000010194 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10195 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10196 DAG.getVTList(MVT::Other),
10197 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010198
10199 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010200 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010201 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010202
10203 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010204 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010205 DAG.getNode(ISD::SRL, DL, MVT::i16,
10206 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 CWD, DAG.getConstant(0x800, MVT::i16)),
10208 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010209 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010210 DAG.getNode(ISD::SRL, DL, MVT::i16,
10211 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010212 CWD, DAG.getConstant(0x400, MVT::i16)),
10213 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010214
Dan Gohman475871a2008-07-27 21:46:04 +000010215 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010216 DAG.getNode(ISD::AND, DL, MVT::i16,
10217 DAG.getNode(ISD::ADD, DL, MVT::i16,
10218 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 DAG.getConstant(1, MVT::i16)),
10220 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010221
10222
Duncan Sands83ec4b62008-06-06 12:08:01 +000010223 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010224 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010225}
10226
Dan Gohmand858e902010-04-17 15:26:15 +000010227SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010228 EVT VT = Op.getValueType();
10229 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010230 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010231 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010232
10233 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010235 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010237 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010238 }
Evan Cheng18efe262007-12-14 02:13:44 +000010239
Evan Cheng152804e2007-12-14 08:30:15 +000010240 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010242 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010243
10244 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010245 SDValue Ops[] = {
10246 Op,
10247 DAG.getConstant(NumBits+NumBits-1, OpVT),
10248 DAG.getConstant(X86::COND_E, MVT::i8),
10249 Op.getValue(1)
10250 };
10251 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010252
10253 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010254 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010255
Owen Anderson825b72b2009-08-11 20:47:22 +000010256 if (VT == MVT::i8)
10257 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010258 return Op;
10259}
10260
Chandler Carruthacc068e2011-12-24 10:55:54 +000010261SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10262 SelectionDAG &DAG) const {
10263 EVT VT = Op.getValueType();
10264 EVT OpVT = VT;
10265 unsigned NumBits = VT.getSizeInBits();
10266 DebugLoc dl = Op.getDebugLoc();
10267
10268 Op = Op.getOperand(0);
10269 if (VT == MVT::i8) {
10270 // Zero extend to i32 since there is not an i8 bsr.
10271 OpVT = MVT::i32;
10272 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10273 }
10274
10275 // Issue a bsr (scan bits in reverse).
10276 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10277 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10278
10279 // And xor with NumBits-1.
10280 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10281
10282 if (VT == MVT::i8)
10283 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10284 return Op;
10285}
10286
Dan Gohmand858e902010-04-17 15:26:15 +000010287SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010288 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010289 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010290 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010291 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010292
10293 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010294 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010295 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010296
10297 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010298 SDValue Ops[] = {
10299 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010300 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010301 DAG.getConstant(X86::COND_E, MVT::i8),
10302 Op.getValue(1)
10303 };
Chandler Carruth77821022011-12-24 12:12:34 +000010304 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010305}
10306
Craig Topper13894fa2011-08-24 06:14:18 +000010307// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10308// ones, and then concatenate the result back.
10309static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010310 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010311
10312 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10313 "Unsupported value type for operation");
10314
Craig Topper66ddd152012-04-27 22:54:43 +000010315 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010316 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010317
10318 // Extract the LHS vectors
10319 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010320 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10321 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010322
10323 // Extract the RHS vectors
10324 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010325 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10326 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010327
10328 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10329 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10330
10331 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10332 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10333 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10334}
10335
10336SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10337 assert(Op.getValueType().getSizeInBits() == 256 &&
10338 Op.getValueType().isInteger() &&
10339 "Only handle AVX 256-bit vector integer operation");
10340 return Lower256IntArith(Op, DAG);
10341}
10342
10343SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10344 assert(Op.getValueType().getSizeInBits() == 256 &&
10345 Op.getValueType().isInteger() &&
10346 "Only handle AVX 256-bit vector integer operation");
10347 return Lower256IntArith(Op, DAG);
10348}
10349
10350SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10351 EVT VT = Op.getValueType();
10352
10353 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010354 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010355 return Lower256IntArith(Op, DAG);
10356
Craig Topper5b209e82012-02-05 03:14:49 +000010357 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10358 "Only know how to lower V2I64/V4I64 multiply");
10359
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010360 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010361
Craig Topper5b209e82012-02-05 03:14:49 +000010362 // Ahi = psrlqi(a, 32);
10363 // Bhi = psrlqi(b, 32);
10364 //
10365 // AloBlo = pmuludq(a, b);
10366 // AloBhi = pmuludq(a, Bhi);
10367 // AhiBlo = pmuludq(Ahi, b);
10368
10369 // AloBhi = psllqi(AloBhi, 32);
10370 // AhiBlo = psllqi(AhiBlo, 32);
10371 // return AloBlo + AloBhi + AhiBlo;
10372
Craig Topperaaa643c2011-11-09 07:28:55 +000010373 SDValue A = Op.getOperand(0);
10374 SDValue B = Op.getOperand(1);
10375
Craig Topper5b209e82012-02-05 03:14:49 +000010376 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010377
Craig Topper5b209e82012-02-05 03:14:49 +000010378 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10379 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010380
Craig Topper5b209e82012-02-05 03:14:49 +000010381 // Bit cast to 32-bit vectors for MULUDQ
10382 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10383 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10384 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10385 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10386 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010387
Craig Topper5b209e82012-02-05 03:14:49 +000010388 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10389 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10390 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010391
Craig Topper5b209e82012-02-05 03:14:49 +000010392 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10393 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010394
Dale Johannesene4d209d2009-02-03 20:21:25 +000010395 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010396 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010397}
10398
Nadav Rotem43012222011-05-11 08:12:09 +000010399SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10400
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010401 EVT VT = Op.getValueType();
10402 DebugLoc dl = Op.getDebugLoc();
10403 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010404 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010405 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010406
Craig Topper1accb7e2012-01-10 06:54:16 +000010407 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010408 return SDValue();
10409
Nadav Rotem43012222011-05-11 08:12:09 +000010410 // Optimize shl/srl/sra with constant shift amount.
10411 if (isSplatVector(Amt.getNode())) {
10412 SDValue SclrAmt = Amt->getOperand(0);
10413 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10414 uint64_t ShiftAmt = C->getZExtValue();
10415
Craig Toppered2e13d2012-01-22 19:15:14 +000010416 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10417 (Subtarget->hasAVX2() &&
10418 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10419 if (Op.getOpcode() == ISD::SHL)
10420 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10421 DAG.getConstant(ShiftAmt, MVT::i32));
10422 if (Op.getOpcode() == ISD::SRL)
10423 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10424 DAG.getConstant(ShiftAmt, MVT::i32));
10425 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10426 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10427 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010428 }
10429
Craig Toppered2e13d2012-01-22 19:15:14 +000010430 if (VT == MVT::v16i8) {
10431 if (Op.getOpcode() == ISD::SHL) {
10432 // Make a large shift.
10433 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10434 DAG.getConstant(ShiftAmt, MVT::i32));
10435 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10436 // Zero out the rightmost bits.
10437 SmallVector<SDValue, 16> V(16,
10438 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10439 MVT::i8));
10440 return DAG.getNode(ISD::AND, dl, VT, SHL,
10441 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010442 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010443 if (Op.getOpcode() == ISD::SRL) {
10444 // Make a large shift.
10445 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10446 DAG.getConstant(ShiftAmt, MVT::i32));
10447 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10448 // Zero out the leftmost bits.
10449 SmallVector<SDValue, 16> V(16,
10450 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10451 MVT::i8));
10452 return DAG.getNode(ISD::AND, dl, VT, SRL,
10453 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10454 }
10455 if (Op.getOpcode() == ISD::SRA) {
10456 if (ShiftAmt == 7) {
10457 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010458 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010459 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010461
Craig Toppered2e13d2012-01-22 19:15:14 +000010462 // R s>> a === ((R u>> a) ^ m) - m
10463 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10464 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10465 MVT::i8));
10466 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10467 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10468 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10469 return Res;
10470 }
Craig Topper731dfd02012-04-23 03:42:40 +000010471 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010472 }
Craig Topper46154eb2011-11-11 07:39:23 +000010473
Craig Topper0d86d462011-11-20 00:12:05 +000010474 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10475 if (Op.getOpcode() == ISD::SHL) {
10476 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010477 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10478 DAG.getConstant(ShiftAmt, MVT::i32));
10479 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010480 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010481 SmallVector<SDValue, 32> V(32,
10482 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10483 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010484 return DAG.getNode(ISD::AND, dl, VT, SHL,
10485 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010486 }
Craig Topper0d86d462011-11-20 00:12:05 +000010487 if (Op.getOpcode() == ISD::SRL) {
10488 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010489 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10490 DAG.getConstant(ShiftAmt, MVT::i32));
10491 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010492 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010493 SmallVector<SDValue, 32> V(32,
10494 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10495 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010496 return DAG.getNode(ISD::AND, dl, VT, SRL,
10497 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10498 }
10499 if (Op.getOpcode() == ISD::SRA) {
10500 if (ShiftAmt == 7) {
10501 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010502 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010503 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010504 }
10505
10506 // R s>> a === ((R u>> a) ^ m) - m
10507 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10508 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10509 MVT::i8));
10510 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10511 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10512 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10513 return Res;
10514 }
Craig Topper731dfd02012-04-23 03:42:40 +000010515 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010516 }
Nadav Rotem43012222011-05-11 08:12:09 +000010517 }
10518 }
10519
10520 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010521 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010522 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10523 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010524
Chris Lattner7302d802012-02-06 21:56:39 +000010525 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10526 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010527 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10528 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010529 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010530 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010531
10532 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010533 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010534 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10535 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10536 }
Nadav Rotem43012222011-05-11 08:12:09 +000010537 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010538 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010539
Nate Begeman51409212010-07-28 00:21:48 +000010540 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010541 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10542 DAG.getConstant(5, MVT::i32));
10543 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010544
Lang Hames8b99c1e2011-12-17 01:08:46 +000010545 // Turn 'a' into a mask suitable for VSELECT
10546 SDValue VSelM = DAG.getConstant(0x80, VT);
10547 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010548 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010549
Lang Hames8b99c1e2011-12-17 01:08:46 +000010550 SDValue CM1 = DAG.getConstant(0x0f, VT);
10551 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010552
Lang Hames8b99c1e2011-12-17 01:08:46 +000010553 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10554 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010555 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10556 DAG.getConstant(4, MVT::i32), DAG);
10557 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010558 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10559
Nate Begeman51409212010-07-28 00:21:48 +000010560 // a += a
10561 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010562 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010563 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010564
Lang Hames8b99c1e2011-12-17 01:08:46 +000010565 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10566 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010567 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10568 DAG.getConstant(2, MVT::i32), DAG);
10569 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010570 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10571
Nate Begeman51409212010-07-28 00:21:48 +000010572 // a += a
10573 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010574 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010575 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010576
Lang Hames8b99c1e2011-12-17 01:08:46 +000010577 // return VSELECT(r, r+r, a);
10578 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010579 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010580 return R;
10581 }
Craig Topper46154eb2011-11-11 07:39:23 +000010582
10583 // Decompose 256-bit shifts into smaller 128-bit shifts.
10584 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010585 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010586 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10587 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10588
10589 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010590 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10591 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010592
10593 // Recreate the shift amount vectors
10594 SDValue Amt1, Amt2;
10595 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10596 // Constant shift amount
10597 SmallVector<SDValue, 4> Amt1Csts;
10598 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010599 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010600 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010601 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010602 Amt2Csts.push_back(Amt->getOperand(i));
10603
10604 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10605 &Amt1Csts[0], NumElems/2);
10606 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10607 &Amt2Csts[0], NumElems/2);
10608 } else {
10609 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010610 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10611 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010612 }
10613
10614 // Issue new vector shifts for the smaller types
10615 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10616 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10617
10618 // Concatenate the result back
10619 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10620 }
10621
Nate Begeman51409212010-07-28 00:21:48 +000010622 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010623}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010624
Dan Gohmand858e902010-04-17 15:26:15 +000010625SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010626 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10627 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010628 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10629 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010630 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010631 SDValue LHS = N->getOperand(0);
10632 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010633 unsigned BaseOp = 0;
10634 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010635 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010636 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010637 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010638 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010639 // A subtract of one will be selected as a INC. Note that INC doesn't
10640 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010641 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10642 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010643 BaseOp = X86ISD::INC;
10644 Cond = X86::COND_O;
10645 break;
10646 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010647 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010648 Cond = X86::COND_O;
10649 break;
10650 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010651 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010652 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010653 break;
10654 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010655 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10656 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010657 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10658 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010659 BaseOp = X86ISD::DEC;
10660 Cond = X86::COND_O;
10661 break;
10662 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010663 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010664 Cond = X86::COND_O;
10665 break;
10666 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010667 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010668 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010669 break;
10670 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010671 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010672 Cond = X86::COND_O;
10673 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010674 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10675 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10676 MVT::i32);
10677 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010678
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010679 SDValue SetCC =
10680 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10681 DAG.getConstant(X86::COND_O, MVT::i32),
10682 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010683
Dan Gohman6e5fda22011-07-22 18:45:15 +000010684 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010685 }
Bill Wendling74c37652008-12-09 22:08:41 +000010686 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010687
Bill Wendling61edeb52008-12-02 01:06:39 +000010688 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010689 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010690 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010691
Bill Wendling61edeb52008-12-02 01:06:39 +000010692 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010693 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10694 DAG.getConstant(Cond, MVT::i32),
10695 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010696
Dan Gohman6e5fda22011-07-22 18:45:15 +000010697 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010698}
10699
Chad Rosier30450e82011-12-22 22:35:21 +000010700SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10701 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010702 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010703 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10704 EVT VT = Op.getValueType();
10705
Craig Toppered2e13d2012-01-22 19:15:14 +000010706 if (!Subtarget->hasSSE2() || !VT.isVector())
10707 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010708
Craig Toppered2e13d2012-01-22 19:15:14 +000010709 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10710 ExtraVT.getScalarType().getSizeInBits();
10711 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10712
10713 switch (VT.getSimpleVT().SimpleTy) {
10714 default: return SDValue();
10715 case MVT::v8i32:
10716 case MVT::v16i16:
10717 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010718 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010719 if (!Subtarget->hasAVX2()) {
10720 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010721 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010722
Craig Toppered2e13d2012-01-22 19:15:14 +000010723 // Extract the LHS vectors
10724 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010725 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10726 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010727
Craig Toppered2e13d2012-01-22 19:15:14 +000010728 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10729 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010730
Craig Toppered2e13d2012-01-22 19:15:14 +000010731 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010732 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010733 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10734 ExtraNumElems/2);
10735 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010736
Craig Toppered2e13d2012-01-22 19:15:14 +000010737 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10738 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010739
Craig Toppered2e13d2012-01-22 19:15:14 +000010740 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10741 }
10742 // fall through
10743 case MVT::v4i32:
10744 case MVT::v8i16: {
10745 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10746 Op.getOperand(0), ShAmt, DAG);
10747 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010748 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010749 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010750}
10751
10752
Eric Christopher9a9d2752010-07-22 02:48:34 +000010753SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10754 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010755
Eric Christopher77ed1352011-07-08 00:04:56 +000010756 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10757 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010758 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010759 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010760 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010761 SDValue Ops[] = {
10762 DAG.getRegister(X86::ESP, MVT::i32), // Base
10763 DAG.getTargetConstant(1, MVT::i8), // Scale
10764 DAG.getRegister(0, MVT::i32), // Index
10765 DAG.getTargetConstant(0, MVT::i32), // Disp
10766 DAG.getRegister(0, MVT::i32), // Segment.
10767 Zero,
10768 Chain
10769 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010770 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010771 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10772 array_lengthof(Ops));
10773 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010774 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010775
Eric Christopher9a9d2752010-07-22 02:48:34 +000010776 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010777 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010778 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010779
Chris Lattner132929a2010-08-14 17:26:09 +000010780 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10781 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10782 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10783 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010784
Chris Lattner132929a2010-08-14 17:26:09 +000010785 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10786 if (!Op1 && !Op2 && !Op3 && Op4)
10787 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010788
Chris Lattner132929a2010-08-14 17:26:09 +000010789 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10790 if (Op1 && !Op2 && !Op3 && !Op4)
10791 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010792
10793 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010794 // (MFENCE)>;
10795 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010796}
10797
Eli Friedman14648462011-07-27 22:21:52 +000010798SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10799 SelectionDAG &DAG) const {
10800 DebugLoc dl = Op.getDebugLoc();
10801 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10802 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10803 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10804 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10805
10806 // The only fence that needs an instruction is a sequentially-consistent
10807 // cross-thread fence.
10808 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10809 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10810 // no-sse2). There isn't any reason to disable it if the target processor
10811 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010812 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010813 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10814
10815 SDValue Chain = Op.getOperand(0);
10816 SDValue Zero = DAG.getConstant(0, MVT::i32);
10817 SDValue Ops[] = {
10818 DAG.getRegister(X86::ESP, MVT::i32), // Base
10819 DAG.getTargetConstant(1, MVT::i8), // Scale
10820 DAG.getRegister(0, MVT::i32), // Index
10821 DAG.getTargetConstant(0, MVT::i32), // Disp
10822 DAG.getRegister(0, MVT::i32), // Segment.
10823 Zero,
10824 Chain
10825 };
10826 SDNode *Res =
10827 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10828 array_lengthof(Ops));
10829 return SDValue(Res, 0);
10830 }
10831
10832 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10833 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10834}
10835
10836
Dan Gohmand858e902010-04-17 15:26:15 +000010837SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010838 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010839 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010840 unsigned Reg = 0;
10841 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010842 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010843 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010844 case MVT::i8: Reg = X86::AL; size = 1; break;
10845 case MVT::i16: Reg = X86::AX; size = 2; break;
10846 case MVT::i32: Reg = X86::EAX; size = 4; break;
10847 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010848 assert(Subtarget->is64Bit() && "Node not type legal!");
10849 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010850 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010851 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010852 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010853 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010854 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010855 Op.getOperand(1),
10856 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010858 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010859 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010860 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10861 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10862 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010863 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010864 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010865 return cpOut;
10866}
10867
Duncan Sands1607f052008-12-01 11:39:25 +000010868SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010869 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010870 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010871 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010872 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010873 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010874 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010875 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10876 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010877 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010878 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10879 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010880 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010881 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010882 rdx.getValue(1)
10883 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010884 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010885}
10886
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010887SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010888 SelectionDAG &DAG) const {
10889 EVT SrcVT = Op.getOperand(0).getValueType();
10890 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010891 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010892 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010893 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010894 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010895 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010896 // i64 <=> MMX conversions are Legal.
10897 if (SrcVT==MVT::i64 && DstVT.isVector())
10898 return Op;
10899 if (DstVT==MVT::i64 && SrcVT.isVector())
10900 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010901 // MMX <=> MMX conversions are Legal.
10902 if (SrcVT.isVector() && DstVT.isVector())
10903 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010904 // All other conversions need to be expanded.
10905 return SDValue();
10906}
Chris Lattner5b856542010-12-20 00:59:46 +000010907
Dan Gohmand858e902010-04-17 15:26:15 +000010908SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010909 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010910 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010911 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010912 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010913 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010914 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010915 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010916 Node->getOperand(0),
10917 Node->getOperand(1), negOp,
10918 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010919 cast<AtomicSDNode>(Node)->getAlignment(),
10920 cast<AtomicSDNode>(Node)->getOrdering(),
10921 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010922}
10923
Eli Friedman327236c2011-08-24 20:50:09 +000010924static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10925 SDNode *Node = Op.getNode();
10926 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010927 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010928
10929 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010930 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10931 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10932 // (The only way to get a 16-byte store is cmpxchg16b)
10933 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10934 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10935 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010936 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10937 cast<AtomicSDNode>(Node)->getMemoryVT(),
10938 Node->getOperand(0),
10939 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010940 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010941 cast<AtomicSDNode>(Node)->getOrdering(),
10942 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010943 return Swap.getValue(1);
10944 }
10945 // Other atomic stores have a simple pattern.
10946 return Op;
10947}
10948
Chris Lattner5b856542010-12-20 00:59:46 +000010949static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10950 EVT VT = Op.getNode()->getValueType(0);
10951
10952 // Let legalize expand this if it isn't a legal type yet.
10953 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10954 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010955
Chris Lattner5b856542010-12-20 00:59:46 +000010956 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010957
Chris Lattner5b856542010-12-20 00:59:46 +000010958 unsigned Opc;
10959 bool ExtraOp = false;
10960 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010961 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010962 case ISD::ADDC: Opc = X86ISD::ADD; break;
10963 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10964 case ISD::SUBC: Opc = X86ISD::SUB; break;
10965 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10966 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010967
Chris Lattner5b856542010-12-20 00:59:46 +000010968 if (!ExtraOp)
10969 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10970 Op.getOperand(1));
10971 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10972 Op.getOperand(1), Op.getOperand(2));
10973}
10974
Evan Cheng0db9fe62006-04-25 20:13:52 +000010975/// LowerOperation - Provide custom lowering hooks for some operations.
10976///
Dan Gohmand858e902010-04-17 15:26:15 +000010977SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010978 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010979 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010980 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010981 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010982 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010983 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10984 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010985 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010986 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010987 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010988 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10989 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10990 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010991 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010992 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010993 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10994 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10995 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010996 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010997 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010998 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010999 case ISD::SHL_PARTS:
11000 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011001 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011002 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011003 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011004 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011005 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011006 case ISD::FABS: return LowerFABS(Op, DAG);
11007 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011008 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011009 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011010 case ISD::SETCC: return LowerSETCC(Op, DAG);
11011 case ISD::SELECT: return LowerSELECT(Op, DAG);
11012 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011013 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011014 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011015 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011016 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011017 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011018 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011019 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11020 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011021 case ISD::FRAME_TO_ARGS_OFFSET:
11022 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011023 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011024 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011025 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11026 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011027 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011028 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011029 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011030 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011031 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011032 case ISD::SRA:
11033 case ISD::SRL:
11034 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011035 case ISD::SADDO:
11036 case ISD::UADDO:
11037 case ISD::SSUBO:
11038 case ISD::USUBO:
11039 case ISD::SMULO:
11040 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011041 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011042 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011043 case ISD::ADDC:
11044 case ISD::ADDE:
11045 case ISD::SUBC:
11046 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011047 case ISD::ADD: return LowerADD(Op, DAG);
11048 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011049 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011050}
11051
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011052static void ReplaceATOMIC_LOAD(SDNode *Node,
11053 SmallVectorImpl<SDValue> &Results,
11054 SelectionDAG &DAG) {
11055 DebugLoc dl = Node->getDebugLoc();
11056 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11057
11058 // Convert wide load -> cmpxchg8b/cmpxchg16b
11059 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11060 // (The only way to get a 16-byte load is cmpxchg16b)
11061 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011062 SDValue Zero = DAG.getConstant(0, VT);
11063 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011064 Node->getOperand(0),
11065 Node->getOperand(1), Zero, Zero,
11066 cast<AtomicSDNode>(Node)->getMemOperand(),
11067 cast<AtomicSDNode>(Node)->getOrdering(),
11068 cast<AtomicSDNode>(Node)->getSynchScope());
11069 Results.push_back(Swap.getValue(0));
11070 Results.push_back(Swap.getValue(1));
11071}
11072
Duncan Sands1607f052008-12-01 11:39:25 +000011073void X86TargetLowering::
11074ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011075 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011076 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011077 assert (Node->getValueType(0) == MVT::i64 &&
11078 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011079
11080 SDValue Chain = Node->getOperand(0);
11081 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011083 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011084 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011085 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011086 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011088 SDValue Result =
11089 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11090 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011091 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011093 Results.push_back(Result.getValue(2));
11094}
11095
Duncan Sands126d9072008-07-04 11:47:58 +000011096/// ReplaceNodeResults - Replace a node with an illegal result type
11097/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011098void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11099 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011100 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011101 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011102 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011103 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011104 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011105 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011106 case ISD::ADDC:
11107 case ISD::ADDE:
11108 case ISD::SUBC:
11109 case ISD::SUBE:
11110 // We don't want to expand or promote these.
11111 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011112 case ISD::FP_TO_SINT:
11113 case ISD::FP_TO_UINT: {
11114 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11115
11116 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11117 return;
11118
Eli Friedman948e95a2009-05-23 09:59:16 +000011119 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011120 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011121 SDValue FIST = Vals.first, StackSlot = Vals.second;
11122 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011123 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011124 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011125 if (StackSlot.getNode() != 0)
11126 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11127 MachinePointerInfo(),
11128 false, false, false, 0));
11129 else
11130 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011131 }
11132 return;
11133 }
11134 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011135 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011136 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011137 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011138 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011139 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011140 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011141 eax.getValue(2));
11142 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11143 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011144 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011145 Results.push_back(edx.getValue(1));
11146 return;
11147 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011148 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011149 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011150 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011151 bool Regs64bit = T == MVT::i128;
11152 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011153 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011154 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11155 DAG.getConstant(0, HalfT));
11156 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11157 DAG.getConstant(1, HalfT));
11158 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11159 Regs64bit ? X86::RAX : X86::EAX,
11160 cpInL, SDValue());
11161 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11162 Regs64bit ? X86::RDX : X86::EDX,
11163 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011164 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011165 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11166 DAG.getConstant(0, HalfT));
11167 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11168 DAG.getConstant(1, HalfT));
11169 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11170 Regs64bit ? X86::RBX : X86::EBX,
11171 swapInL, cpInH.getValue(1));
11172 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011173 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011174 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011175 SDValue Ops[] = { swapInH.getValue(0),
11176 N->getOperand(1),
11177 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011178 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011179 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011180 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11181 X86ISD::LCMPXCHG8_DAG;
11182 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011183 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011184 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11185 Regs64bit ? X86::RAX : X86::EAX,
11186 HalfT, Result.getValue(1));
11187 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11188 Regs64bit ? X86::RDX : X86::EDX,
11189 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011190 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011191 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011192 Results.push_back(cpOutH.getValue(1));
11193 return;
11194 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011195 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011196 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11197 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011198 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011199 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11200 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011201 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011202 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11203 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011204 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011205 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11206 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011207 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011208 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11209 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011210 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011211 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11212 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011213 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011214 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11215 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011216 case ISD::ATOMIC_LOAD:
11217 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011218 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011219}
11220
Evan Cheng72261582005-12-20 06:22:03 +000011221const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11222 switch (Opcode) {
11223 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011224 case X86ISD::BSF: return "X86ISD::BSF";
11225 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011226 case X86ISD::SHLD: return "X86ISD::SHLD";
11227 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011228 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011229 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011230 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011231 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011232 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011233 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011234 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11235 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11236 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011237 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011238 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011239 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011240 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011241 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011242 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011243 case X86ISD::COMI: return "X86ISD::COMI";
11244 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011245 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011246 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011247 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11248 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011249 case X86ISD::CMOV: return "X86ISD::CMOV";
11250 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011251 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011252 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11253 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011254 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011255 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011256 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011257 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011258 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011259 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11260 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011261 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011262 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011263 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011264 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011265 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011266 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11267 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11268 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011269 case X86ISD::HADD: return "X86ISD::HADD";
11270 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011271 case X86ISD::FHADD: return "X86ISD::FHADD";
11272 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011273 case X86ISD::FMAX: return "X86ISD::FMAX";
11274 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011275 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11276 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011277 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011278 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011279 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011280 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011281 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011282 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011283 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011284 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11285 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011286 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11287 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11288 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11289 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11290 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11291 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011292 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11293 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011294 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11295 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011296 case X86ISD::VSHL: return "X86ISD::VSHL";
11297 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011298 case X86ISD::VSRA: return "X86ISD::VSRA";
11299 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11300 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11301 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011302 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011303 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11304 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011305 case X86ISD::ADD: return "X86ISD::ADD";
11306 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011307 case X86ISD::ADC: return "X86ISD::ADC";
11308 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011309 case X86ISD::SMUL: return "X86ISD::SMUL";
11310 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011311 case X86ISD::INC: return "X86ISD::INC";
11312 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011313 case X86ISD::OR: return "X86ISD::OR";
11314 case X86ISD::XOR: return "X86ISD::XOR";
11315 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011316 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011317 case X86ISD::BLSI: return "X86ISD::BLSI";
11318 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11319 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011320 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011321 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011322 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011323 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11324 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11325 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011326 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011327 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011328 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011329 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011330 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011331 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11332 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011333 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11334 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11335 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011336 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11337 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011338 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11339 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011340 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011341 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011342 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011343 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11344 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011345 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011346 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011347 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011348 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011349 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011350 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011351 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011352 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011353 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011354 case X86ISD::FMADD: return "X86ISD::FMADD";
11355 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11356 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11357 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11358 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11359 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011360 }
11361}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011362
Chris Lattnerc9addb72007-03-30 23:15:24 +000011363// isLegalAddressingMode - Return true if the addressing mode represented
11364// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011365bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011366 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011367 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011368 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011369 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011370
Chris Lattnerc9addb72007-03-30 23:15:24 +000011371 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011372 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011373 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Chris Lattnerc9addb72007-03-30 23:15:24 +000011375 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011376 unsigned GVFlags =
11377 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011378
Chris Lattnerdfed4132009-07-10 07:38:24 +000011379 // If a reference to this global requires an extra load, we can't fold it.
11380 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011381 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011382
Chris Lattnerdfed4132009-07-10 07:38:24 +000011383 // If BaseGV requires a register for the PIC base, we cannot also have a
11384 // BaseReg specified.
11385 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011386 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011387
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011388 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011389 if ((M != CodeModel::Small || R != Reloc::Static) &&
11390 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011391 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011392 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011393
Chris Lattnerc9addb72007-03-30 23:15:24 +000011394 switch (AM.Scale) {
11395 case 0:
11396 case 1:
11397 case 2:
11398 case 4:
11399 case 8:
11400 // These scales always work.
11401 break;
11402 case 3:
11403 case 5:
11404 case 9:
11405 // These scales are formed with basereg+scalereg. Only accept if there is
11406 // no basereg yet.
11407 if (AM.HasBaseReg)
11408 return false;
11409 break;
11410 default: // Other stuff never works.
11411 return false;
11412 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011413
Chris Lattnerc9addb72007-03-30 23:15:24 +000011414 return true;
11415}
11416
11417
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011418bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011419 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011420 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011421 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11422 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011423 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011424 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011425 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011426}
11427
Evan Cheng70e10d32012-07-17 06:53:39 +000011428bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11429 return Imm == (int32_t)Imm;
11430}
11431
11432bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011433 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011434 return Imm == (int32_t)Imm;
11435}
11436
Owen Andersone50ed302009-08-10 22:56:29 +000011437bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011438 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011439 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011440 unsigned NumBits1 = VT1.getSizeInBits();
11441 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011442 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011443 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011444 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011445}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011446
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011447bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011448 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011449 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011450}
11451
Owen Andersone50ed302009-08-10 22:56:29 +000011452bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011453 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011454 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011455}
11456
Owen Andersone50ed302009-08-10 22:56:29 +000011457bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011458 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011459 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011460}
11461
Evan Cheng60c07e12006-07-05 22:17:51 +000011462/// isShuffleMaskLegal - Targets can use this to indicate that they only
11463/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11464/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11465/// are assumed to be legal.
11466bool
Eric Christopherfd179292009-08-27 18:07:15 +000011467X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011468 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011469 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011470 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011471 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011472
Nate Begemana09008b2009-10-19 02:17:23 +000011473 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011474 return (VT.getVectorNumElements() == 2 ||
11475 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11476 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011477 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011478 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011479 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11480 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011481 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011482 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11483 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011484 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11485 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011486}
11487
Dan Gohman7d8143f2008-04-09 20:09:42 +000011488bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011489X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011490 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011491 unsigned NumElts = VT.getVectorNumElements();
11492 // FIXME: This collection of masks seems suspect.
11493 if (NumElts == 2)
11494 return true;
11495 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11496 return (isMOVLMask(Mask, VT) ||
11497 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011498 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11499 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011500 }
11501 return false;
11502}
11503
11504//===----------------------------------------------------------------------===//
11505// X86 Scheduler Hooks
11506//===----------------------------------------------------------------------===//
11507
Mon P Wang63307c32008-05-05 19:05:59 +000011508// private utility function
11509MachineBasicBlock *
11510X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11511 MachineBasicBlock *MBB,
11512 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011513 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011514 unsigned LoadOpc,
11515 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011516 unsigned notOpc,
11517 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011518 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011519 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011520 // For the atomic bitwise operator, we generate
11521 // thisMBB:
11522 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011523 // ld t1 = [bitinstr.addr]
11524 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011525 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011526 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011527 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // bz newMBB
11529 // fallthrough -->nextMBB
11530 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11531 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011532 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011533 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Mon P Wang63307c32008-05-05 19:05:59 +000011535 /// First build the CFG
11536 MachineFunction *F = MBB->getParent();
11537 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011538 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11539 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11540 F->insert(MBBIter, newMBB);
11541 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011542
Dan Gohman14152b42010-07-06 20:24:04 +000011543 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11544 nextMBB->splice(nextMBB->begin(), thisMBB,
11545 llvm::next(MachineBasicBlock::iterator(bInstr)),
11546 thisMBB->end());
11547 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011548
Mon P Wang63307c32008-05-05 19:05:59 +000011549 // Update thisMBB to fall through to newMBB
11550 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011551
Mon P Wang63307c32008-05-05 19:05:59 +000011552 // newMBB jumps to itself and fall through to nextMBB
11553 newMBB->addSuccessor(nextMBB);
11554 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011555
Mon P Wang63307c32008-05-05 19:05:59 +000011556 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011557 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011558 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011559 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011560 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011561 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011562 int numArgs = bInstr->getNumOperands() - 1;
11563 for (int i=0; i < numArgs; ++i)
11564 argOpers[i] = &bInstr->getOperand(i+1);
11565
11566 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011567 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011568 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011569
Dale Johannesen140be2d2008-08-19 18:47:28 +000011570 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011571 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011572 for (int i=0; i <= lastAddrIndx; ++i)
11573 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011574
Dale Johannesen140be2d2008-08-19 18:47:28 +000011575 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011576 assert((argOpers[valArgIndx]->isReg() ||
11577 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011578 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011579 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011580 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011581 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011582 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011583 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011584 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011585
Richard Smith42fc29e2012-04-13 22:47:00 +000011586 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11587 if (Invert) {
11588 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11589 }
11590 else
11591 t3 = t2;
11592
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011593 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011594 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Dale Johannesene4d209d2009-02-03 20:21:25 +000011596 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011597 for (int i=0; i <= lastAddrIndx; ++i)
11598 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011599 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011600 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011601 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11602 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011603
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011604 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011605 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011606
Mon P Wang63307c32008-05-05 19:05:59 +000011607 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011608 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011609
Dan Gohman14152b42010-07-06 20:24:04 +000011610 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011611 return nextMBB;
11612}
11613
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011614// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011615MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011616X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11617 MachineBasicBlock *MBB,
11618 unsigned regOpcL,
11619 unsigned regOpcH,
11620 unsigned immOpcL,
11621 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011622 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011623 // For the atomic bitwise operator, we generate
11624 // thisMBB (instructions are in pairs, except cmpxchg8b)
11625 // ld t1,t2 = [bitinstr.addr]
11626 // newMBB:
11627 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11628 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011629 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011630 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011631 // mov ECX, EBX <- t5, t6
11632 // mov EAX, EDX <- t1, t2
11633 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11634 // mov t3, t4 <- EAX, EDX
11635 // bz newMBB
11636 // result in out1, out2
11637 // fallthrough -->nextMBB
11638
Craig Topperc9099502012-04-20 06:31:50 +000011639 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011640 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641 const unsigned NotOpc = X86::NOT32r;
11642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11643 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11644 MachineFunction::iterator MBBIter = MBB;
11645 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011646
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011647 /// First build the CFG
11648 MachineFunction *F = MBB->getParent();
11649 MachineBasicBlock *thisMBB = MBB;
11650 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11651 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11652 F->insert(MBBIter, newMBB);
11653 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011654
Dan Gohman14152b42010-07-06 20:24:04 +000011655 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11656 nextMBB->splice(nextMBB->begin(), thisMBB,
11657 llvm::next(MachineBasicBlock::iterator(bInstr)),
11658 thisMBB->end());
11659 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011660
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011661 // Update thisMBB to fall through to newMBB
11662 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011663
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011664 // newMBB jumps to itself and fall through to nextMBB
11665 newMBB->addSuccessor(nextMBB);
11666 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011667
Dale Johannesene4d209d2009-02-03 20:21:25 +000011668 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 // Insert instructions into newMBB based on incoming instruction
11670 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011671 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011672 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011673 MachineOperand& dest1Oper = bInstr->getOperand(0);
11674 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011675 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11676 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011677 argOpers[i] = &bInstr->getOperand(i+2);
11678
Dan Gohman71ea4e52010-05-14 21:01:44 +000011679 // We use some of the operands multiple times, so conservatively just
11680 // clear any kill flags that might be present.
11681 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11682 argOpers[i]->setIsKill(false);
11683 }
11684
Evan Chengad5b52f2010-01-08 19:14:57 +000011685 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011686 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011687
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011688 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011689 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011690 for (int i=0; i <= lastAddrIndx; ++i)
11691 (*MIB).addOperand(*argOpers[i]);
11692 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011693 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011694 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011695 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011696 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011697 MachineOperand newOp3 = *(argOpers[3]);
11698 if (newOp3.isImm())
11699 newOp3.setImm(newOp3.getImm()+4);
11700 else
11701 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011702 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011703 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011704
11705 // t3/4 are defined later, at the bottom of the loop
11706 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11707 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011708 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011709 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011710 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011711 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11712
Evan Cheng306b4ca2010-01-08 23:41:50 +000011713 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011714 // the PHI instructions.
11715 t1 = dest1Oper.getReg();
11716 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011717
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011718 int valArgIndx = lastAddrIndx + 1;
11719 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011720 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011721 "invalid operand");
11722 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11723 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011724 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011725 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011726 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011727 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011728 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011729 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011730 (*MIB).addOperand(*argOpers[valArgIndx]);
11731 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011732 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011733 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011734 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011735 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011736 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011737 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011738 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011739 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011740 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011741 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011742
Richard Smith42fc29e2012-04-13 22:47:00 +000011743 unsigned t7, t8;
11744 if (Invert) {
11745 t7 = F->getRegInfo().createVirtualRegister(RC);
11746 t8 = F->getRegInfo().createVirtualRegister(RC);
11747 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11748 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11749 } else {
11750 t7 = t5;
11751 t8 = t6;
11752 }
11753
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011754 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011755 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011756 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011757 MIB.addReg(t2);
11758
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011759 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011760 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011761 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011762 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011763
Dale Johannesene4d209d2009-02-03 20:21:25 +000011764 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011765 for (int i=0; i <= lastAddrIndx; ++i)
11766 (*MIB).addOperand(*argOpers[i]);
11767
11768 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011769 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11770 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011771
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011772 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011773 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011774 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011775 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011776
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011777 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011778 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011779
Dan Gohman14152b42010-07-06 20:24:04 +000011780 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011781 return nextMBB;
11782}
11783
11784// private utility function
11785MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011786X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11787 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011788 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011789 // For the atomic min/max operator, we generate
11790 // thisMBB:
11791 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011792 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011793 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011794 // cmp t1, t2
11795 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011796 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011797 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11798 // bz newMBB
11799 // fallthrough -->nextMBB
11800 //
11801 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11802 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011803 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011804 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011805
Mon P Wang63307c32008-05-05 19:05:59 +000011806 /// First build the CFG
11807 MachineFunction *F = MBB->getParent();
11808 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011809 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11810 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11811 F->insert(MBBIter, newMBB);
11812 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011813
Dan Gohman14152b42010-07-06 20:24:04 +000011814 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11815 nextMBB->splice(nextMBB->begin(), thisMBB,
11816 llvm::next(MachineBasicBlock::iterator(mInstr)),
11817 thisMBB->end());
11818 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011819
Mon P Wang63307c32008-05-05 19:05:59 +000011820 // Update thisMBB to fall through to newMBB
11821 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011822
Mon P Wang63307c32008-05-05 19:05:59 +000011823 // newMBB jumps to newMBB and fall through to nextMBB
11824 newMBB->addSuccessor(nextMBB);
11825 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011826
Dale Johannesene4d209d2009-02-03 20:21:25 +000011827 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011828 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011829 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011830 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011831 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011832 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011833 int numArgs = mInstr->getNumOperands() - 1;
11834 for (int i=0; i < numArgs; ++i)
11835 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011836
Mon P Wang63307c32008-05-05 19:05:59 +000011837 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011838 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011839 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011840
Craig Topperc9099502012-04-20 06:31:50 +000011841 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011842 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011843 for (int i=0; i <= lastAddrIndx; ++i)
11844 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011845
Mon P Wang63307c32008-05-05 19:05:59 +000011846 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011847 assert((argOpers[valArgIndx]->isReg() ||
11848 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011849 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011850
Craig Topperc9099502012-04-20 06:31:50 +000011851 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011852 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011853 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011854 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011855 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011856 (*MIB).addOperand(*argOpers[valArgIndx]);
11857
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011858 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011859 MIB.addReg(t1);
11860
Dale Johannesene4d209d2009-02-03 20:21:25 +000011861 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011862 MIB.addReg(t1);
11863 MIB.addReg(t2);
11864
11865 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011866 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011867 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011868 MIB.addReg(t2);
11869 MIB.addReg(t1);
11870
11871 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011872 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011873 for (int i=0; i <= lastAddrIndx; ++i)
11874 (*MIB).addOperand(*argOpers[i]);
11875 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011876 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011877 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11878 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011879
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011880 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011881 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011882
Mon P Wang63307c32008-05-05 19:05:59 +000011883 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011884 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011885
Dan Gohman14152b42010-07-06 20:24:04 +000011886 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011887 return nextMBB;
11888}
11889
Eric Christopherf83a5de2009-08-27 18:08:16 +000011890// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011891// or XMM0_V32I8 in AVX all of this code can be replaced with that
11892// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011893MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011894X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011895 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011896 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011897 "Target must have SSE4.2 or AVX features enabled");
11898
Eric Christopherb120ab42009-08-18 22:50:32 +000011899 DebugLoc dl = MI->getDebugLoc();
11900 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011901 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011902 if (!Subtarget->hasAVX()) {
11903 if (memArg)
11904 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11905 else
11906 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11907 } else {
11908 if (memArg)
11909 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11910 else
11911 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11912 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011913
Eric Christopher41c902f2010-11-30 08:20:21 +000011914 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011915 for (unsigned i = 0; i < numArgs; ++i) {
11916 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011917 if (!(Op.isReg() && Op.isImplicit()))
11918 MIB.addOperand(Op);
11919 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011920 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000011921 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011922 .addReg(X86::XMM0);
11923
Dan Gohman14152b42010-07-06 20:24:04 +000011924 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011925 return BB;
11926}
11927
11928MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011929X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011930 DebugLoc dl = MI->getDebugLoc();
11931 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011932
Eric Christopher228232b2010-11-30 07:20:12 +000011933 // Address into RAX/EAX, other two args into ECX, EDX.
11934 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11935 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11936 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11937 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011938 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011939
Eric Christopher228232b2010-11-30 07:20:12 +000011940 unsigned ValOps = X86::AddrNumOperands;
11941 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11942 .addReg(MI->getOperand(ValOps).getReg());
11943 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11944 .addReg(MI->getOperand(ValOps+1).getReg());
11945
11946 // The instruction doesn't actually take any operands though.
11947 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011948
Eric Christopher228232b2010-11-30 07:20:12 +000011949 MI->eraseFromParent(); // The pseudo is gone now.
11950 return BB;
11951}
11952
11953MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011954X86TargetLowering::EmitVAARG64WithCustomInserter(
11955 MachineInstr *MI,
11956 MachineBasicBlock *MBB) const {
11957 // Emit va_arg instruction on X86-64.
11958
11959 // Operands to this pseudo-instruction:
11960 // 0 ) Output : destination address (reg)
11961 // 1-5) Input : va_list address (addr, i64mem)
11962 // 6 ) ArgSize : Size (in bytes) of vararg type
11963 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11964 // 8 ) Align : Alignment of type
11965 // 9 ) EFLAGS (implicit-def)
11966
11967 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11968 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11969
11970 unsigned DestReg = MI->getOperand(0).getReg();
11971 MachineOperand &Base = MI->getOperand(1);
11972 MachineOperand &Scale = MI->getOperand(2);
11973 MachineOperand &Index = MI->getOperand(3);
11974 MachineOperand &Disp = MI->getOperand(4);
11975 MachineOperand &Segment = MI->getOperand(5);
11976 unsigned ArgSize = MI->getOperand(6).getImm();
11977 unsigned ArgMode = MI->getOperand(7).getImm();
11978 unsigned Align = MI->getOperand(8).getImm();
11979
11980 // Memory Reference
11981 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11982 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11983 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11984
11985 // Machine Information
11986 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11987 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11988 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11989 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11990 DebugLoc DL = MI->getDebugLoc();
11991
11992 // struct va_list {
11993 // i32 gp_offset
11994 // i32 fp_offset
11995 // i64 overflow_area (address)
11996 // i64 reg_save_area (address)
11997 // }
11998 // sizeof(va_list) = 24
11999 // alignment(va_list) = 8
12000
12001 unsigned TotalNumIntRegs = 6;
12002 unsigned TotalNumXMMRegs = 8;
12003 bool UseGPOffset = (ArgMode == 1);
12004 bool UseFPOffset = (ArgMode == 2);
12005 unsigned MaxOffset = TotalNumIntRegs * 8 +
12006 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12007
12008 /* Align ArgSize to a multiple of 8 */
12009 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12010 bool NeedsAlign = (Align > 8);
12011
12012 MachineBasicBlock *thisMBB = MBB;
12013 MachineBasicBlock *overflowMBB;
12014 MachineBasicBlock *offsetMBB;
12015 MachineBasicBlock *endMBB;
12016
12017 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12018 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12019 unsigned OffsetReg = 0;
12020
12021 if (!UseGPOffset && !UseFPOffset) {
12022 // If we only pull from the overflow region, we don't create a branch.
12023 // We don't need to alter control flow.
12024 OffsetDestReg = 0; // unused
12025 OverflowDestReg = DestReg;
12026
12027 offsetMBB = NULL;
12028 overflowMBB = thisMBB;
12029 endMBB = thisMBB;
12030 } else {
12031 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12032 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12033 // If not, pull from overflow_area. (branch to overflowMBB)
12034 //
12035 // thisMBB
12036 // | .
12037 // | .
12038 // offsetMBB overflowMBB
12039 // | .
12040 // | .
12041 // endMBB
12042
12043 // Registers for the PHI in endMBB
12044 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12045 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12046
12047 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12048 MachineFunction *MF = MBB->getParent();
12049 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12050 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12051 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12052
12053 MachineFunction::iterator MBBIter = MBB;
12054 ++MBBIter;
12055
12056 // Insert the new basic blocks
12057 MF->insert(MBBIter, offsetMBB);
12058 MF->insert(MBBIter, overflowMBB);
12059 MF->insert(MBBIter, endMBB);
12060
12061 // Transfer the remainder of MBB and its successor edges to endMBB.
12062 endMBB->splice(endMBB->begin(), thisMBB,
12063 llvm::next(MachineBasicBlock::iterator(MI)),
12064 thisMBB->end());
12065 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12066
12067 // Make offsetMBB and overflowMBB successors of thisMBB
12068 thisMBB->addSuccessor(offsetMBB);
12069 thisMBB->addSuccessor(overflowMBB);
12070
12071 // endMBB is a successor of both offsetMBB and overflowMBB
12072 offsetMBB->addSuccessor(endMBB);
12073 overflowMBB->addSuccessor(endMBB);
12074
12075 // Load the offset value into a register
12076 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12077 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12078 .addOperand(Base)
12079 .addOperand(Scale)
12080 .addOperand(Index)
12081 .addDisp(Disp, UseFPOffset ? 4 : 0)
12082 .addOperand(Segment)
12083 .setMemRefs(MMOBegin, MMOEnd);
12084
12085 // Check if there is enough room left to pull this argument.
12086 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12087 .addReg(OffsetReg)
12088 .addImm(MaxOffset + 8 - ArgSizeA8);
12089
12090 // Branch to "overflowMBB" if offset >= max
12091 // Fall through to "offsetMBB" otherwise
12092 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12093 .addMBB(overflowMBB);
12094 }
12095
12096 // In offsetMBB, emit code to use the reg_save_area.
12097 if (offsetMBB) {
12098 assert(OffsetReg != 0);
12099
12100 // Read the reg_save_area address.
12101 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12102 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12103 .addOperand(Base)
12104 .addOperand(Scale)
12105 .addOperand(Index)
12106 .addDisp(Disp, 16)
12107 .addOperand(Segment)
12108 .setMemRefs(MMOBegin, MMOEnd);
12109
12110 // Zero-extend the offset
12111 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12112 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12113 .addImm(0)
12114 .addReg(OffsetReg)
12115 .addImm(X86::sub_32bit);
12116
12117 // Add the offset to the reg_save_area to get the final address.
12118 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12119 .addReg(OffsetReg64)
12120 .addReg(RegSaveReg);
12121
12122 // Compute the offset for the next argument
12123 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12124 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12125 .addReg(OffsetReg)
12126 .addImm(UseFPOffset ? 16 : 8);
12127
12128 // Store it back into the va_list.
12129 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12130 .addOperand(Base)
12131 .addOperand(Scale)
12132 .addOperand(Index)
12133 .addDisp(Disp, UseFPOffset ? 4 : 0)
12134 .addOperand(Segment)
12135 .addReg(NextOffsetReg)
12136 .setMemRefs(MMOBegin, MMOEnd);
12137
12138 // Jump to endMBB
12139 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12140 .addMBB(endMBB);
12141 }
12142
12143 //
12144 // Emit code to use overflow area
12145 //
12146
12147 // Load the overflow_area address into a register.
12148 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12149 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12150 .addOperand(Base)
12151 .addOperand(Scale)
12152 .addOperand(Index)
12153 .addDisp(Disp, 8)
12154 .addOperand(Segment)
12155 .setMemRefs(MMOBegin, MMOEnd);
12156
12157 // If we need to align it, do so. Otherwise, just copy the address
12158 // to OverflowDestReg.
12159 if (NeedsAlign) {
12160 // Align the overflow address
12161 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12162 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12163
12164 // aligned_addr = (addr + (align-1)) & ~(align-1)
12165 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12166 .addReg(OverflowAddrReg)
12167 .addImm(Align-1);
12168
12169 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12170 .addReg(TmpReg)
12171 .addImm(~(uint64_t)(Align-1));
12172 } else {
12173 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12174 .addReg(OverflowAddrReg);
12175 }
12176
12177 // Compute the next overflow address after this argument.
12178 // (the overflow address should be kept 8-byte aligned)
12179 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12180 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12181 .addReg(OverflowDestReg)
12182 .addImm(ArgSizeA8);
12183
12184 // Store the new overflow address.
12185 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12186 .addOperand(Base)
12187 .addOperand(Scale)
12188 .addOperand(Index)
12189 .addDisp(Disp, 8)
12190 .addOperand(Segment)
12191 .addReg(NextAddrReg)
12192 .setMemRefs(MMOBegin, MMOEnd);
12193
12194 // If we branched, emit the PHI to the front of endMBB.
12195 if (offsetMBB) {
12196 BuildMI(*endMBB, endMBB->begin(), DL,
12197 TII->get(X86::PHI), DestReg)
12198 .addReg(OffsetDestReg).addMBB(offsetMBB)
12199 .addReg(OverflowDestReg).addMBB(overflowMBB);
12200 }
12201
12202 // Erase the pseudo instruction
12203 MI->eraseFromParent();
12204
12205 return endMBB;
12206}
12207
12208MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012209X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12210 MachineInstr *MI,
12211 MachineBasicBlock *MBB) const {
12212 // Emit code to save XMM registers to the stack. The ABI says that the
12213 // number of registers to save is given in %al, so it's theoretically
12214 // possible to do an indirect jump trick to avoid saving all of them,
12215 // however this code takes a simpler approach and just executes all
12216 // of the stores if %al is non-zero. It's less code, and it's probably
12217 // easier on the hardware branch predictor, and stores aren't all that
12218 // expensive anyway.
12219
12220 // Create the new basic blocks. One block contains all the XMM stores,
12221 // and one block is the final destination regardless of whether any
12222 // stores were performed.
12223 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12224 MachineFunction *F = MBB->getParent();
12225 MachineFunction::iterator MBBIter = MBB;
12226 ++MBBIter;
12227 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12228 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12229 F->insert(MBBIter, XMMSaveMBB);
12230 F->insert(MBBIter, EndMBB);
12231
Dan Gohman14152b42010-07-06 20:24:04 +000012232 // Transfer the remainder of MBB and its successor edges to EndMBB.
12233 EndMBB->splice(EndMBB->begin(), MBB,
12234 llvm::next(MachineBasicBlock::iterator(MI)),
12235 MBB->end());
12236 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12237
Dan Gohmand6708ea2009-08-15 01:38:56 +000012238 // The original block will now fall through to the XMM save block.
12239 MBB->addSuccessor(XMMSaveMBB);
12240 // The XMMSaveMBB will fall through to the end block.
12241 XMMSaveMBB->addSuccessor(EndMBB);
12242
12243 // Now add the instructions.
12244 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12245 DebugLoc DL = MI->getDebugLoc();
12246
12247 unsigned CountReg = MI->getOperand(0).getReg();
12248 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12249 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12250
12251 if (!Subtarget->isTargetWin64()) {
12252 // If %al is 0, branch around the XMM save block.
12253 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012254 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012255 MBB->addSuccessor(EndMBB);
12256 }
12257
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012258 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012259 // In the XMM save block, save all the XMM argument registers.
12260 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12261 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012262 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012263 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012264 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012265 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012266 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012267 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012268 .addFrameIndex(RegSaveFrameIndex)
12269 .addImm(/*Scale=*/1)
12270 .addReg(/*IndexReg=*/0)
12271 .addImm(/*Disp=*/Offset)
12272 .addReg(/*Segment=*/0)
12273 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012274 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012275 }
12276
Dan Gohman14152b42010-07-06 20:24:04 +000012277 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012278
12279 return EndMBB;
12280}
Mon P Wang63307c32008-05-05 19:05:59 +000012281
Lang Hames6e3f7e42012-02-03 01:13:49 +000012282// The EFLAGS operand of SelectItr might be missing a kill marker
12283// because there were multiple uses of EFLAGS, and ISel didn't know
12284// which to mark. Figure out whether SelectItr should have had a
12285// kill marker, and set it if it should. Returns the correct kill
12286// marker value.
12287static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12288 MachineBasicBlock* BB,
12289 const TargetRegisterInfo* TRI) {
12290 // Scan forward through BB for a use/def of EFLAGS.
12291 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12292 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012293 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012294 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012295 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012296 if (mi.definesRegister(X86::EFLAGS))
12297 break; // Should have kill-flag - update below.
12298 }
12299
12300 // If we hit the end of the block, check whether EFLAGS is live into a
12301 // successor.
12302 if (miI == BB->end()) {
12303 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12304 sEnd = BB->succ_end();
12305 sItr != sEnd; ++sItr) {
12306 MachineBasicBlock* succ = *sItr;
12307 if (succ->isLiveIn(X86::EFLAGS))
12308 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012309 }
12310 }
12311
Lang Hames6e3f7e42012-02-03 01:13:49 +000012312 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12313 // out. SelectMI should have a kill flag on EFLAGS.
12314 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012315 return true;
12316}
12317
Evan Cheng60c07e12006-07-05 22:17:51 +000012318MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012319X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012320 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12322 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012323
Chris Lattner52600972009-09-02 05:57:00 +000012324 // To "insert" a SELECT_CC instruction, we actually have to insert the
12325 // diamond control-flow pattern. The incoming instruction knows the
12326 // destination vreg to set, the condition code register to branch on, the
12327 // true/false values to select between, and a branch opcode to use.
12328 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12329 MachineFunction::iterator It = BB;
12330 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012331
Chris Lattner52600972009-09-02 05:57:00 +000012332 // thisMBB:
12333 // ...
12334 // TrueVal = ...
12335 // cmpTY ccX, r1, r2
12336 // bCC copy1MBB
12337 // fallthrough --> copy0MBB
12338 MachineBasicBlock *thisMBB = BB;
12339 MachineFunction *F = BB->getParent();
12340 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12341 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012342 F->insert(It, copy0MBB);
12343 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012344
Bill Wendling730c07e2010-06-25 20:48:10 +000012345 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12346 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012347 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12348 if (!MI->killsRegister(X86::EFLAGS) &&
12349 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12350 copy0MBB->addLiveIn(X86::EFLAGS);
12351 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012352 }
12353
Dan Gohman14152b42010-07-06 20:24:04 +000012354 // Transfer the remainder of BB and its successor edges to sinkMBB.
12355 sinkMBB->splice(sinkMBB->begin(), BB,
12356 llvm::next(MachineBasicBlock::iterator(MI)),
12357 BB->end());
12358 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12359
12360 // Add the true and fallthrough blocks as its successors.
12361 BB->addSuccessor(copy0MBB);
12362 BB->addSuccessor(sinkMBB);
12363
12364 // Create the conditional branch instruction.
12365 unsigned Opc =
12366 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12367 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12368
Chris Lattner52600972009-09-02 05:57:00 +000012369 // copy0MBB:
12370 // %FalseValue = ...
12371 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012372 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012373
Chris Lattner52600972009-09-02 05:57:00 +000012374 // sinkMBB:
12375 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12376 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012377 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12378 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012379 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12380 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12381
Dan Gohman14152b42010-07-06 20:24:04 +000012382 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012383 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012384}
12385
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012386MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012387X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12388 bool Is64Bit) const {
12389 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12390 DebugLoc DL = MI->getDebugLoc();
12391 MachineFunction *MF = BB->getParent();
12392 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12393
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012394 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012395
12396 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12397 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12398
12399 // BB:
12400 // ... [Till the alloca]
12401 // If stacklet is not large enough, jump to mallocMBB
12402 //
12403 // bumpMBB:
12404 // Allocate by subtracting from RSP
12405 // Jump to continueMBB
12406 //
12407 // mallocMBB:
12408 // Allocate by call to runtime
12409 //
12410 // continueMBB:
12411 // ...
12412 // [rest of original BB]
12413 //
12414
12415 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12416 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12417 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12418
12419 MachineRegisterInfo &MRI = MF->getRegInfo();
12420 const TargetRegisterClass *AddrRegClass =
12421 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12422
12423 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12424 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12425 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012426 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012427 sizeVReg = MI->getOperand(1).getReg(),
12428 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12429
12430 MachineFunction::iterator MBBIter = BB;
12431 ++MBBIter;
12432
12433 MF->insert(MBBIter, bumpMBB);
12434 MF->insert(MBBIter, mallocMBB);
12435 MF->insert(MBBIter, continueMBB);
12436
12437 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12438 (MachineBasicBlock::iterator(MI)), BB->end());
12439 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12440
12441 // Add code to the main basic block to check if the stack limit has been hit,
12442 // and if so, jump to mallocMBB otherwise to bumpMBB.
12443 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012444 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012445 .addReg(tmpSPVReg).addReg(sizeVReg);
12446 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012447 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012448 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012449 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12450
12451 // bumpMBB simply decreases the stack pointer, since we know the current
12452 // stacklet has enough space.
12453 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012454 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012455 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012456 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012457 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12458
12459 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012460 const uint32_t *RegMask =
12461 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012462 if (Is64Bit) {
12463 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12464 .addReg(sizeVReg);
12465 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012466 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012467 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012468 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012469 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012470 } else {
12471 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12472 .addImm(12);
12473 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12474 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012475 .addExternalSymbol("__morestack_allocate_stack_space")
12476 .addRegMask(RegMask)
12477 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012478 }
12479
12480 if (!Is64Bit)
12481 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12482 .addImm(16);
12483
12484 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12485 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12486 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12487
12488 // Set up the CFG correctly.
12489 BB->addSuccessor(bumpMBB);
12490 BB->addSuccessor(mallocMBB);
12491 mallocMBB->addSuccessor(continueMBB);
12492 bumpMBB->addSuccessor(continueMBB);
12493
12494 // Take care of the PHI nodes.
12495 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12496 MI->getOperand(0).getReg())
12497 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12498 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12499
12500 // Delete the original pseudo instruction.
12501 MI->eraseFromParent();
12502
12503 // And we're done.
12504 return continueMBB;
12505}
12506
12507MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012508X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012509 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12511 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012512
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012513 assert(!Subtarget->isTargetEnvMacho());
12514
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012515 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12516 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012517
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012518 if (Subtarget->isTargetWin64()) {
12519 if (Subtarget->isTargetCygMing()) {
12520 // ___chkstk(Mingw64):
12521 // Clobbers R10, R11, RAX and EFLAGS.
12522 // Updates RSP.
12523 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12524 .addExternalSymbol("___chkstk")
12525 .addReg(X86::RAX, RegState::Implicit)
12526 .addReg(X86::RSP, RegState::Implicit)
12527 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12528 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12529 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12530 } else {
12531 // __chkstk(MSVCRT): does not update stack pointer.
12532 // Clobbers R10, R11 and EFLAGS.
12533 // FIXME: RAX(allocated size) might be reused and not killed.
12534 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12535 .addExternalSymbol("__chkstk")
12536 .addReg(X86::RAX, RegState::Implicit)
12537 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12538 // RAX has the offset to subtracted from RSP.
12539 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12540 .addReg(X86::RSP)
12541 .addReg(X86::RAX);
12542 }
12543 } else {
12544 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012545 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12546
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012547 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12548 .addExternalSymbol(StackProbeSymbol)
12549 .addReg(X86::EAX, RegState::Implicit)
12550 .addReg(X86::ESP, RegState::Implicit)
12551 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12552 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12553 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12554 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012555
Dan Gohman14152b42010-07-06 20:24:04 +000012556 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012557 return BB;
12558}
Chris Lattner52600972009-09-02 05:57:00 +000012559
12560MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012561X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12562 MachineBasicBlock *BB) const {
12563 // This is pretty easy. We're taking the value that we received from
12564 // our load from the relocation, sticking it in either RDI (x86-64)
12565 // or EAX and doing an indirect call. The return value will then
12566 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012567 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012568 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012569 DebugLoc DL = MI->getDebugLoc();
12570 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012571
12572 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012573 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012574
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012575 // Get a register mask for the lowered call.
12576 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12577 // proper register mask.
12578 const uint32_t *RegMask =
12579 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012580 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012581 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12582 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012583 .addReg(X86::RIP)
12584 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012585 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012586 MI->getOperand(3).getTargetFlags())
12587 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012588 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012589 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012590 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012591 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012592 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12593 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012594 .addReg(0)
12595 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012596 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012597 MI->getOperand(3).getTargetFlags())
12598 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012599 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012600 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012601 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012602 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012603 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12604 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012605 .addReg(TII->getGlobalBaseReg(F))
12606 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012607 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012608 MI->getOperand(3).getTargetFlags())
12609 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012610 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012611 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012612 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012613 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012614
Dan Gohman14152b42010-07-06 20:24:04 +000012615 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012616 return BB;
12617}
12618
12619MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012620X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012621 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012622 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012623 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012624 case X86::TAILJMPd64:
12625 case X86::TAILJMPr64:
12626 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012627 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012628 case X86::TCRETURNdi64:
12629 case X86::TCRETURNri64:
12630 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012631 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012632 case X86::WIN_ALLOCA:
12633 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012634 case X86::SEG_ALLOCA_32:
12635 return EmitLoweredSegAlloca(MI, BB, false);
12636 case X86::SEG_ALLOCA_64:
12637 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012638 case X86::TLSCall_32:
12639 case X86::TLSCall_64:
12640 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012641 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012642 case X86::CMOV_FR32:
12643 case X86::CMOV_FR64:
12644 case X86::CMOV_V4F32:
12645 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012646 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012647 case X86::CMOV_V8F32:
12648 case X86::CMOV_V4F64:
12649 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012650 case X86::CMOV_GR16:
12651 case X86::CMOV_GR32:
12652 case X86::CMOV_RFP32:
12653 case X86::CMOV_RFP64:
12654 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012655 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012656
Dale Johannesen849f2142007-07-03 00:53:03 +000012657 case X86::FP32_TO_INT16_IN_MEM:
12658 case X86::FP32_TO_INT32_IN_MEM:
12659 case X86::FP32_TO_INT64_IN_MEM:
12660 case X86::FP64_TO_INT16_IN_MEM:
12661 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012662 case X86::FP64_TO_INT64_IN_MEM:
12663 case X86::FP80_TO_INT16_IN_MEM:
12664 case X86::FP80_TO_INT32_IN_MEM:
12665 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12667 DebugLoc DL = MI->getDebugLoc();
12668
Evan Cheng60c07e12006-07-05 22:17:51 +000012669 // Change the floating point control register to use "round towards zero"
12670 // mode when truncating to an integer value.
12671 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012672 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012673 addFrameReference(BuildMI(*BB, MI, DL,
12674 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012675
12676 // Load the old value of the high byte of the control word...
12677 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012678 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012679 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012680 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012681
12682 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012683 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012684 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012685
12686 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012687 addFrameReference(BuildMI(*BB, MI, DL,
12688 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012689
12690 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012691 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012692 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012693
12694 // Get the X86 opcode to use.
12695 unsigned Opc;
12696 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012697 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012698 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12699 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12700 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12701 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12702 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12703 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012704 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12705 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12706 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012707 }
12708
12709 X86AddressMode AM;
12710 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012711 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012712 AM.BaseType = X86AddressMode::RegBase;
12713 AM.Base.Reg = Op.getReg();
12714 } else {
12715 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012716 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012717 }
12718 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012719 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012720 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012721 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012722 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012723 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012724 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012725 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012726 AM.GV = Op.getGlobal();
12727 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012728 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012729 }
Dan Gohman14152b42010-07-06 20:24:04 +000012730 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012731 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012732
12733 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012734 addFrameReference(BuildMI(*BB, MI, DL,
12735 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012736
Dan Gohman14152b42010-07-06 20:24:04 +000012737 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012738 return BB;
12739 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012740 // String/text processing lowering.
12741 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012742 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012743 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12744 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012745 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012746 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12747 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012748 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012749 return EmitPCMP(MI, BB, 5, false /* in mem */);
12750 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012751 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012752 return EmitPCMP(MI, BB, 5, true /* in mem */);
12753
Eric Christopher228232b2010-11-30 07:20:12 +000012754 // Thread synchronization.
12755 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012756 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012757
Eric Christopherb120ab42009-08-18 22:50:32 +000012758 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012759 case X86::ATOMAND32:
12760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012761 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012762 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012763 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012764 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012765 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012766 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12767 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012768 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012769 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012770 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012771 case X86::ATOMXOR32:
12772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012774 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012775 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012776 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012777 case X86::ATOMNAND32:
12778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012779 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012780 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012781 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012782 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012783 case X86::ATOMMIN32:
12784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12785 case X86::ATOMMAX32:
12786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12787 case X86::ATOMUMIN32:
12788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12789 case X86::ATOMUMAX32:
12790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012791
12792 case X86::ATOMAND16:
12793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12794 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012795 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012796 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012797 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012798 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012799 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012800 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012801 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012802 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012803 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012804 case X86::ATOMXOR16:
12805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12806 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012807 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012808 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012809 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012810 case X86::ATOMNAND16:
12811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12812 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012813 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012814 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012815 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012816 case X86::ATOMMIN16:
12817 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12818 case X86::ATOMMAX16:
12819 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12820 case X86::ATOMUMIN16:
12821 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12822 case X86::ATOMUMAX16:
12823 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12824
12825 case X86::ATOMAND8:
12826 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12827 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012828 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012829 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012830 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012831 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012832 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012833 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012834 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012835 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012836 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012837 case X86::ATOMXOR8:
12838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12839 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012840 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012841 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012842 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012843 case X86::ATOMNAND8:
12844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12845 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012846 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012847 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012848 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012849 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012850 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012851 case X86::ATOMAND64:
12852 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012853 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012854 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012855 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012856 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012857 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012858 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12859 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012860 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012861 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012862 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012863 case X86::ATOMXOR64:
12864 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012865 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012866 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012867 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012868 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012869 case X86::ATOMNAND64:
12870 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12871 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012872 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012873 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012874 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012875 case X86::ATOMMIN64:
12876 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12877 case X86::ATOMMAX64:
12878 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12879 case X86::ATOMUMIN64:
12880 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12881 case X86::ATOMUMAX64:
12882 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012883
12884 // This group does 64-bit operations on a 32-bit host.
12885 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012887 X86::AND32rr, X86::AND32rr,
12888 X86::AND32ri, X86::AND32ri,
12889 false);
12890 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012892 X86::OR32rr, X86::OR32rr,
12893 X86::OR32ri, X86::OR32ri,
12894 false);
12895 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012896 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012897 X86::XOR32rr, X86::XOR32rr,
12898 X86::XOR32ri, X86::XOR32ri,
12899 false);
12900 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012901 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012902 X86::AND32rr, X86::AND32rr,
12903 X86::AND32ri, X86::AND32ri,
12904 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012905 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012906 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012907 X86::ADD32rr, X86::ADC32rr,
12908 X86::ADD32ri, X86::ADC32ri,
12909 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012910 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012911 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012912 X86::SUB32rr, X86::SBB32rr,
12913 X86::SUB32ri, X86::SBB32ri,
12914 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012915 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012916 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012917 X86::MOV32rr, X86::MOV32rr,
12918 X86::MOV32ri, X86::MOV32ri,
12919 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012920 case X86::VASTART_SAVE_XMM_REGS:
12921 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012922
12923 case X86::VAARG_64:
12924 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012925 }
12926}
12927
12928//===----------------------------------------------------------------------===//
12929// X86 Optimization Hooks
12930//===----------------------------------------------------------------------===//
12931
Dan Gohman475871a2008-07-27 21:46:04 +000012932void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012933 APInt &KnownZero,
12934 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012935 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012936 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012937 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012938 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012939 assert((Opc >= ISD::BUILTIN_OP_END ||
12940 Opc == ISD::INTRINSIC_WO_CHAIN ||
12941 Opc == ISD::INTRINSIC_W_CHAIN ||
12942 Opc == ISD::INTRINSIC_VOID) &&
12943 "Should use MaskedValueIsZero if you don't know whether Op"
12944 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012945
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012946 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012947 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012948 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012949 case X86ISD::ADD:
12950 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012951 case X86ISD::ADC:
12952 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012953 case X86ISD::SMUL:
12954 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012955 case X86ISD::INC:
12956 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012957 case X86ISD::OR:
12958 case X86ISD::XOR:
12959 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012960 // These nodes' second result is a boolean.
12961 if (Op.getResNo() == 0)
12962 break;
12963 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012964 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012965 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012966 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012967 case ISD::INTRINSIC_WO_CHAIN: {
12968 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12969 unsigned NumLoBits = 0;
12970 switch (IntId) {
12971 default: break;
12972 case Intrinsic::x86_sse_movmsk_ps:
12973 case Intrinsic::x86_avx_movmsk_ps_256:
12974 case Intrinsic::x86_sse2_movmsk_pd:
12975 case Intrinsic::x86_avx_movmsk_pd_256:
12976 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012977 case Intrinsic::x86_sse2_pmovmskb_128:
12978 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012979 // High bits of movmskp{s|d}, pmovmskb are known zero.
12980 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012981 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012982 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12983 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12984 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12985 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12986 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12987 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012988 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012989 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012990 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012991 break;
12992 }
12993 }
12994 break;
12995 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012996 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012997}
Chris Lattner259e97c2006-01-31 19:43:35 +000012998
Owen Andersonbc146b02010-09-21 20:42:50 +000012999unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13000 unsigned Depth) const {
13001 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13002 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13003 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013004
Owen Andersonbc146b02010-09-21 20:42:50 +000013005 // Fallback case.
13006 return 1;
13007}
13008
Evan Cheng206ee9d2006-07-07 08:33:52 +000013009/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013010/// node is a GlobalAddress + offset.
13011bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013012 const GlobalValue* &GA,
13013 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013014 if (N->getOpcode() == X86ISD::Wrapper) {
13015 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013016 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013017 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013018 return true;
13019 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013020 }
Evan Chengad4196b2008-05-12 19:56:52 +000013021 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013022}
13023
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013024/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13025/// same as extracting the high 128-bit part of 256-bit vector and then
13026/// inserting the result into the low part of a new 256-bit vector
13027static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13028 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013029 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013030
13031 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013032 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013033 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13034 SVOp->getMaskElt(j) >= 0)
13035 return false;
13036
13037 return true;
13038}
13039
13040/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13041/// same as extracting the low 128-bit part of 256-bit vector and then
13042/// inserting the result into the high part of a new 256-bit vector
13043static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13044 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013045 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013046
13047 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013048 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013049 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13050 SVOp->getMaskElt(j) >= 0)
13051 return false;
13052
13053 return true;
13054}
13055
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013056/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13057static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013058 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013059 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013060 DebugLoc dl = N->getDebugLoc();
13061 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13062 SDValue V1 = SVOp->getOperand(0);
13063 SDValue V2 = SVOp->getOperand(1);
13064 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013065 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013066
13067 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13068 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13069 //
13070 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013071 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013072 // V UNDEF BUILD_VECTOR UNDEF
13073 // \ / \ /
13074 // CONCAT_VECTOR CONCAT_VECTOR
13075 // \ /
13076 // \ /
13077 // RESULT: V + zero extended
13078 //
13079 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13080 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13081 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13082 return SDValue();
13083
13084 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13085 return SDValue();
13086
13087 // To match the shuffle mask, the first half of the mask should
13088 // be exactly the first vector, and all the rest a splat with the
13089 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013090 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013091 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13092 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13093 return SDValue();
13094
Chad Rosier3d1161e2012-01-03 21:05:52 +000013095 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13096 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013097 if (Ld->hasNUsesOfValue(1, 0)) {
13098 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13099 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13100 SDValue ResNode =
13101 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13102 Ld->getMemoryVT(),
13103 Ld->getPointerInfo(),
13104 Ld->getAlignment(),
13105 false/*isVolatile*/, true/*ReadMem*/,
13106 false/*WriteMem*/);
13107 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13108 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013109 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013110
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013111 // Emit a zeroed vector and insert the desired subvector on its
13112 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013113 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013114 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013115 return DCI.CombineTo(N, InsV);
13116 }
13117
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013118 //===--------------------------------------------------------------------===//
13119 // Combine some shuffles into subvector extracts and inserts:
13120 //
13121
13122 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13123 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013124 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13125 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013126 return DCI.CombineTo(N, InsV);
13127 }
13128
13129 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13130 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013131 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13132 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013133 return DCI.CombineTo(N, InsV);
13134 }
13135
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013136 return SDValue();
13137}
13138
13139/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013140static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013141 TargetLowering::DAGCombinerInfo &DCI,
13142 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013143 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013144 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013145
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013146 // Don't create instructions with illegal types after legalize types has run.
13147 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13148 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13149 return SDValue();
13150
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013151 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13152 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13153 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013154 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013155
13156 // Only handle 128 wide vector from here on.
13157 if (VT.getSizeInBits() != 128)
13158 return SDValue();
13159
13160 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13161 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13162 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013163 SmallVector<SDValue, 16> Elts;
13164 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013165 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013166
Nate Begemanfdea31a2010-03-24 20:49:50 +000013167 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013168}
Evan Chengd880b972008-05-09 21:53:03 +000013169
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013170
Craig Topperc16f8512012-04-25 06:39:39 +000013171/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013172/// a sequence of vector shuffle operations.
13173/// It is possible when we truncate 256-bit vector to 128-bit vector
13174
Chad Rosiera20e1e72012-08-01 18:39:17 +000013175SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013176 DAGCombinerInfo &DCI) const {
13177 if (!DCI.isBeforeLegalizeOps())
13178 return SDValue();
13179
Craig Topper3ef43cf2012-04-24 06:36:35 +000013180 if (!Subtarget->hasAVX())
13181 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013182
13183 EVT VT = N->getValueType(0);
13184 SDValue Op = N->getOperand(0);
13185 EVT OpVT = Op.getValueType();
13186 DebugLoc dl = N->getDebugLoc();
13187
13188 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13189
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013190 if (Subtarget->hasAVX2()) {
13191 // AVX2: v4i64 -> v4i32
13192
13193 // VPERMD
13194 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13195
13196 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13197 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13198 ShufMask);
13199
Craig Topperd63fa652012-04-22 18:51:37 +000013200 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13201 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013202 }
13203
13204 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013205 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013206 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013207
13208 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013209 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013210
13211 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13212 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13213
13214 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013215 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013216
Craig Topperd63fa652012-04-22 18:51:37 +000013217 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13218 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013219
13220 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013221 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013222
Elena Demikhovsky73252572012-02-01 10:33:05 +000013223 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013224 }
Craig Topperd63fa652012-04-22 18:51:37 +000013225
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013226 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13227
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013228 if (Subtarget->hasAVX2()) {
13229 // AVX2: v8i32 -> v8i16
13230
13231 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013232
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013233 // PSHUFB
13234 SmallVector<SDValue,32> pshufbMask;
13235 for (unsigned i = 0; i < 2; ++i) {
13236 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13237 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13238 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13239 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13240 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13241 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13242 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13243 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13244 for (unsigned j = 0; j < 8; ++j)
13245 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13246 }
Craig Topperd63fa652012-04-22 18:51:37 +000013247 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13248 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013249 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13250
13251 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13252
13253 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013254 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013255 &ShufMask[0]);
13256
Craig Topperd63fa652012-04-22 18:51:37 +000013257 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13258 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013259
13260 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13261 }
13262
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013263 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013264 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013265
13266 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013267 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013268
13269 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13270 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13271
13272 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013273 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13274 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013275
Craig Topperd63fa652012-04-22 18:51:37 +000013276 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013277 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013278 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013279 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013280
13281 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13282 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13283
13284 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013285 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013286
Elena Demikhovsky73252572012-02-01 10:33:05 +000013287 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013288 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013289 }
13290
13291 return SDValue();
13292}
13293
Craig Topper89f4e662012-03-20 07:17:59 +000013294/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13295/// specific shuffle of a load can be folded into a single element load.
13296/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13297/// shuffles have been customed lowered so we need to handle those here.
13298static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13299 TargetLowering::DAGCombinerInfo &DCI) {
13300 if (DCI.isBeforeLegalizeOps())
13301 return SDValue();
13302
13303 SDValue InVec = N->getOperand(0);
13304 SDValue EltNo = N->getOperand(1);
13305
13306 if (!isa<ConstantSDNode>(EltNo))
13307 return SDValue();
13308
13309 EVT VT = InVec.getValueType();
13310
13311 bool HasShuffleIntoBitcast = false;
13312 if (InVec.getOpcode() == ISD::BITCAST) {
13313 // Don't duplicate a load with other uses.
13314 if (!InVec.hasOneUse())
13315 return SDValue();
13316 EVT BCVT = InVec.getOperand(0).getValueType();
13317 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13318 return SDValue();
13319 InVec = InVec.getOperand(0);
13320 HasShuffleIntoBitcast = true;
13321 }
13322
13323 if (!isTargetShuffle(InVec.getOpcode()))
13324 return SDValue();
13325
13326 // Don't duplicate a load with other uses.
13327 if (!InVec.hasOneUse())
13328 return SDValue();
13329
13330 SmallVector<int, 16> ShuffleMask;
13331 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013332 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13333 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013334 return SDValue();
13335
13336 // Select the input vector, guarding against out of range extract vector.
13337 unsigned NumElems = VT.getVectorNumElements();
13338 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13339 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13340 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13341 : InVec.getOperand(1);
13342
13343 // If inputs to shuffle are the same for both ops, then allow 2 uses
13344 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13345
13346 if (LdNode.getOpcode() == ISD::BITCAST) {
13347 // Don't duplicate a load with other uses.
13348 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13349 return SDValue();
13350
13351 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13352 LdNode = LdNode.getOperand(0);
13353 }
13354
13355 if (!ISD::isNormalLoad(LdNode.getNode()))
13356 return SDValue();
13357
13358 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13359
13360 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13361 return SDValue();
13362
13363 if (HasShuffleIntoBitcast) {
13364 // If there's a bitcast before the shuffle, check if the load type and
13365 // alignment is valid.
13366 unsigned Align = LN0->getAlignment();
13367 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13368 unsigned NewAlign = TLI.getTargetData()->
13369 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13370
13371 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13372 return SDValue();
13373 }
13374
13375 // All checks match so transform back to vector_shuffle so that DAG combiner
13376 // can finish the job
13377 DebugLoc dl = N->getDebugLoc();
13378
13379 // Create shuffle node taking into account the case that its a unary shuffle
13380 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13381 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13382 InVec.getOperand(0), Shuffle,
13383 &ShuffleMask[0]);
13384 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13385 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13386 EltNo);
13387}
13388
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013389/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13390/// generation and convert it from being a bunch of shuffles and extracts
13391/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013392static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013393 TargetLowering::DAGCombinerInfo &DCI) {
13394 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13395 if (NewOp.getNode())
13396 return NewOp;
13397
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013398 SDValue InputVector = N->getOperand(0);
13399
13400 // Only operate on vectors of 4 elements, where the alternative shuffling
13401 // gets to be more expensive.
13402 if (InputVector.getValueType() != MVT::v4i32)
13403 return SDValue();
13404
13405 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13406 // single use which is a sign-extend or zero-extend, and all elements are
13407 // used.
13408 SmallVector<SDNode *, 4> Uses;
13409 unsigned ExtractedElements = 0;
13410 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13411 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13412 if (UI.getUse().getResNo() != InputVector.getResNo())
13413 return SDValue();
13414
13415 SDNode *Extract = *UI;
13416 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13417 return SDValue();
13418
13419 if (Extract->getValueType(0) != MVT::i32)
13420 return SDValue();
13421 if (!Extract->hasOneUse())
13422 return SDValue();
13423 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13424 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13425 return SDValue();
13426 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13427 return SDValue();
13428
13429 // Record which element was extracted.
13430 ExtractedElements |=
13431 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13432
13433 Uses.push_back(Extract);
13434 }
13435
13436 // If not all the elements were used, this may not be worthwhile.
13437 if (ExtractedElements != 15)
13438 return SDValue();
13439
13440 // Ok, we've now decided to do the transformation.
13441 DebugLoc dl = InputVector.getDebugLoc();
13442
13443 // Store the value to a temporary stack slot.
13444 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013445 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13446 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013447
13448 // Replace each use (extract) with a load of the appropriate element.
13449 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13450 UE = Uses.end(); UI != UE; ++UI) {
13451 SDNode *Extract = *UI;
13452
Nadav Rotem86694292011-05-17 08:31:57 +000013453 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013454 SDValue Idx = Extract->getOperand(1);
13455 unsigned EltSize =
13456 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13457 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013458 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013459 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13460
Nadav Rotem86694292011-05-17 08:31:57 +000013461 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013462 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013463
13464 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013465 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013466 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013467 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013468
13469 // Replace the exact with the load.
13470 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13471 }
13472
13473 // The replacement was made in place; don't return anything.
13474 return SDValue();
13475}
13476
Duncan Sands6bcd2192011-09-17 16:49:39 +000013477/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13478/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013479static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013480 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013481 const X86Subtarget *Subtarget) {
13482 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013483 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013484 // Get the LHS/RHS of the select.
13485 SDValue LHS = N->getOperand(1);
13486 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013487 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013488
Dan Gohman670e5392009-09-21 18:03:22 +000013489 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013490 // instructions match the semantics of the common C idiom x<y?x:y but not
13491 // x<=y?x:y, because of how they handle negative zero (which can be
13492 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013493 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13494 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013495 (Subtarget->hasSSE2() ||
13496 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013497 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013498
Chris Lattner47b4ce82009-03-11 05:48:52 +000013499 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013500 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013501 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13502 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013503 switch (CC) {
13504 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013505 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013506 // Converting this to a min would handle NaNs incorrectly, and swapping
13507 // the operands would cause it to handle comparisons between positive
13508 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013509 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013510 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013511 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13512 break;
13513 std::swap(LHS, RHS);
13514 }
Dan Gohman670e5392009-09-21 18:03:22 +000013515 Opcode = X86ISD::FMIN;
13516 break;
13517 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013518 // Converting this to a min would handle comparisons between positive
13519 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013520 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013521 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13522 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013523 Opcode = X86ISD::FMIN;
13524 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013525 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013526 // Converting this to a min would handle both negative zeros and NaNs
13527 // incorrectly, but we can swap the operands to fix both.
13528 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013529 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013530 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013531 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013532 Opcode = X86ISD::FMIN;
13533 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013534
Dan Gohman670e5392009-09-21 18:03:22 +000013535 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013536 // Converting this to a max would handle comparisons between positive
13537 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013538 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013539 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013540 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013541 Opcode = X86ISD::FMAX;
13542 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013543 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013544 // Converting this to a max would handle NaNs incorrectly, and swapping
13545 // the operands would cause it to handle comparisons between positive
13546 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013547 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013548 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013549 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13550 break;
13551 std::swap(LHS, RHS);
13552 }
Dan Gohman670e5392009-09-21 18:03:22 +000013553 Opcode = X86ISD::FMAX;
13554 break;
13555 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013556 // Converting this to a max would handle both negative zeros and NaNs
13557 // incorrectly, but we can swap the operands to fix both.
13558 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013559 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013560 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013561 case ISD::SETGE:
13562 Opcode = X86ISD::FMAX;
13563 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013564 }
Dan Gohman670e5392009-09-21 18:03:22 +000013565 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013566 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13567 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013568 switch (CC) {
13569 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013570 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013571 // Converting this to a min would handle comparisons between positive
13572 // and negative zero incorrectly, and swapping the operands would
13573 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013574 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013575 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013576 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013577 break;
13578 std::swap(LHS, RHS);
13579 }
Dan Gohman670e5392009-09-21 18:03:22 +000013580 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013582 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013583 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013584 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013585 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13586 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013587 Opcode = X86ISD::FMIN;
13588 break;
13589 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013590 // Converting this to a min would handle both negative zeros and NaNs
13591 // incorrectly, but we can swap the operands to fix both.
13592 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013593 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013594 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013595 case ISD::SETGE:
13596 Opcode = X86ISD::FMIN;
13597 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013598
Dan Gohman670e5392009-09-21 18:03:22 +000013599 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013600 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013601 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013602 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013603 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013604 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013605 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013606 // Converting this to a max would handle comparisons between positive
13607 // and negative zero incorrectly, and swapping the operands would
13608 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013609 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013610 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013611 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013612 break;
13613 std::swap(LHS, RHS);
13614 }
Dan Gohman670e5392009-09-21 18:03:22 +000013615 Opcode = X86ISD::FMAX;
13616 break;
13617 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013618 // Converting this to a max would handle both negative zeros and NaNs
13619 // incorrectly, but we can swap the operands to fix both.
13620 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013621 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013622 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013623 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013624 Opcode = X86ISD::FMAX;
13625 break;
13626 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013627 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013628
Chris Lattner47b4ce82009-03-11 05:48:52 +000013629 if (Opcode)
13630 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013631 }
Eric Christopherfd179292009-08-27 18:07:15 +000013632
Chris Lattnerd1980a52009-03-12 06:52:53 +000013633 // If this is a select between two integer constants, try to do some
13634 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013635 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13636 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013637 // Don't do this for crazy integer types.
13638 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13639 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013640 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013641 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013642
Chris Lattnercee56e72009-03-13 05:53:31 +000013643 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013644 // Efficiently invertible.
13645 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13646 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13647 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13648 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013649 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013650 }
Eric Christopherfd179292009-08-27 18:07:15 +000013651
Chris Lattnerd1980a52009-03-12 06:52:53 +000013652 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013653 if (FalseC->getAPIntValue() == 0 &&
13654 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013655 if (NeedsCondInvert) // Invert the condition if needed.
13656 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13657 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013658
Chris Lattnerd1980a52009-03-12 06:52:53 +000013659 // Zero extend the condition if needed.
13660 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013661
Chris Lattnercee56e72009-03-13 05:53:31 +000013662 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013663 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013664 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013665 }
Eric Christopherfd179292009-08-27 18:07:15 +000013666
Chris Lattner97a29a52009-03-13 05:22:11 +000013667 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013668 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013669 if (NeedsCondInvert) // Invert the condition if needed.
13670 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13671 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013672
Chris Lattner97a29a52009-03-13 05:22:11 +000013673 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013674 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13675 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013676 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013677 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013678 }
Eric Christopherfd179292009-08-27 18:07:15 +000013679
Chris Lattnercee56e72009-03-13 05:53:31 +000013680 // Optimize cases that will turn into an LEA instruction. This requires
13681 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013682 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013683 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013684 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013685
Chris Lattnercee56e72009-03-13 05:53:31 +000013686 bool isFastMultiplier = false;
13687 if (Diff < 10) {
13688 switch ((unsigned char)Diff) {
13689 default: break;
13690 case 1: // result = add base, cond
13691 case 2: // result = lea base( , cond*2)
13692 case 3: // result = lea base(cond, cond*2)
13693 case 4: // result = lea base( , cond*4)
13694 case 5: // result = lea base(cond, cond*4)
13695 case 8: // result = lea base( , cond*8)
13696 case 9: // result = lea base(cond, cond*8)
13697 isFastMultiplier = true;
13698 break;
13699 }
13700 }
Eric Christopherfd179292009-08-27 18:07:15 +000013701
Chris Lattnercee56e72009-03-13 05:53:31 +000013702 if (isFastMultiplier) {
13703 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13704 if (NeedsCondInvert) // Invert the condition if needed.
13705 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13706 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013707
Chris Lattnercee56e72009-03-13 05:53:31 +000013708 // Zero extend the condition if needed.
13709 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13710 Cond);
13711 // Scale the condition by the difference.
13712 if (Diff != 1)
13713 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13714 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013715
Chris Lattnercee56e72009-03-13 05:53:31 +000013716 // Add the base if non-zero.
13717 if (FalseC->getAPIntValue() != 0)
13718 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13719 SDValue(FalseC, 0));
13720 return Cond;
13721 }
Eric Christopherfd179292009-08-27 18:07:15 +000013722 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013723 }
13724 }
Eric Christopherfd179292009-08-27 18:07:15 +000013725
Evan Cheng56f582d2012-01-04 01:41:39 +000013726 // Canonicalize max and min:
13727 // (x > y) ? x : y -> (x >= y) ? x : y
13728 // (x < y) ? x : y -> (x <= y) ? x : y
13729 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13730 // the need for an extra compare
13731 // against zero. e.g.
13732 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13733 // subl %esi, %edi
13734 // testl %edi, %edi
13735 // movl $0, %eax
13736 // cmovgl %edi, %eax
13737 // =>
13738 // xorl %eax, %eax
13739 // subl %esi, $edi
13740 // cmovsl %eax, %edi
13741 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13742 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13743 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13744 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13745 switch (CC) {
13746 default: break;
13747 case ISD::SETLT:
13748 case ISD::SETGT: {
13749 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13750 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13751 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13752 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13753 }
13754 }
13755 }
13756
Nadav Rotemcc616562012-01-15 19:27:55 +000013757 // If we know that this node is legal then we know that it is going to be
13758 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13759 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13760 // to simplify previous instructions.
13761 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13762 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013763 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013764 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013765
13766 // Don't optimize vector selects that map to mask-registers.
13767 if (BitWidth == 1)
13768 return SDValue();
13769
Nadav Rotemcc616562012-01-15 19:27:55 +000013770 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13771 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13772
13773 APInt KnownZero, KnownOne;
13774 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13775 DCI.isBeforeLegalizeOps());
13776 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13777 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13778 DCI.CommitTargetLoweringOpt(TLO);
13779 }
13780
Dan Gohman475871a2008-07-27 21:46:04 +000013781 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013782}
13783
Chris Lattnerd1980a52009-03-12 06:52:53 +000013784/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13785static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13786 TargetLowering::DAGCombinerInfo &DCI) {
13787 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013788
Chris Lattnerd1980a52009-03-12 06:52:53 +000013789 // If the flag operand isn't dead, don't touch this CMOV.
13790 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13791 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013792
Evan Chengb5a55d92011-05-24 01:48:22 +000013793 SDValue FalseOp = N->getOperand(0);
13794 SDValue TrueOp = N->getOperand(1);
13795 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13796 SDValue Cond = N->getOperand(3);
13797 if (CC == X86::COND_E || CC == X86::COND_NE) {
13798 switch (Cond.getOpcode()) {
13799 default: break;
13800 case X86ISD::BSR:
13801 case X86ISD::BSF:
13802 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13803 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13804 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13805 }
13806 }
13807
Chris Lattnerd1980a52009-03-12 06:52:53 +000013808 // If this is a select between two integer constants, try to do some
13809 // optimizations. Note that the operands are ordered the opposite of SELECT
13810 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013811 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13812 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013813 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13814 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013815 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13816 CC = X86::GetOppositeBranchCondition(CC);
13817 std::swap(TrueC, FalseC);
13818 }
Eric Christopherfd179292009-08-27 18:07:15 +000013819
Chris Lattnerd1980a52009-03-12 06:52:53 +000013820 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013821 // This is efficient for any integer data type (including i8/i16) and
13822 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013823 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013824 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13825 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013826
Chris Lattnerd1980a52009-03-12 06:52:53 +000013827 // Zero extend the condition if needed.
13828 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013829
Chris Lattnerd1980a52009-03-12 06:52:53 +000013830 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13831 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013832 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013833 if (N->getNumValues() == 2) // Dead flag value?
13834 return DCI.CombineTo(N, Cond, SDValue());
13835 return Cond;
13836 }
Eric Christopherfd179292009-08-27 18:07:15 +000013837
Chris Lattnercee56e72009-03-13 05:53:31 +000013838 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13839 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013840 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013841 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13842 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013843
Chris Lattner97a29a52009-03-13 05:22:11 +000013844 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013845 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13846 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013847 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13848 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013849
Chris Lattner97a29a52009-03-13 05:22:11 +000013850 if (N->getNumValues() == 2) // Dead flag value?
13851 return DCI.CombineTo(N, Cond, SDValue());
13852 return Cond;
13853 }
Eric Christopherfd179292009-08-27 18:07:15 +000013854
Chris Lattnercee56e72009-03-13 05:53:31 +000013855 // Optimize cases that will turn into an LEA instruction. This requires
13856 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013857 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013858 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013859 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013860
Chris Lattnercee56e72009-03-13 05:53:31 +000013861 bool isFastMultiplier = false;
13862 if (Diff < 10) {
13863 switch ((unsigned char)Diff) {
13864 default: break;
13865 case 1: // result = add base, cond
13866 case 2: // result = lea base( , cond*2)
13867 case 3: // result = lea base(cond, cond*2)
13868 case 4: // result = lea base( , cond*4)
13869 case 5: // result = lea base(cond, cond*4)
13870 case 8: // result = lea base( , cond*8)
13871 case 9: // result = lea base(cond, cond*8)
13872 isFastMultiplier = true;
13873 break;
13874 }
13875 }
Eric Christopherfd179292009-08-27 18:07:15 +000013876
Chris Lattnercee56e72009-03-13 05:53:31 +000013877 if (isFastMultiplier) {
13878 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013879 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13880 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013881 // Zero extend the condition if needed.
13882 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13883 Cond);
13884 // Scale the condition by the difference.
13885 if (Diff != 1)
13886 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13887 DAG.getConstant(Diff, Cond.getValueType()));
13888
13889 // Add the base if non-zero.
13890 if (FalseC->getAPIntValue() != 0)
13891 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13892 SDValue(FalseC, 0));
13893 if (N->getNumValues() == 2) // Dead flag value?
13894 return DCI.CombineTo(N, Cond, SDValue());
13895 return Cond;
13896 }
Eric Christopherfd179292009-08-27 18:07:15 +000013897 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013898 }
13899 }
13900 return SDValue();
13901}
13902
13903
Evan Cheng0b0cd912009-03-28 05:57:29 +000013904/// PerformMulCombine - Optimize a single multiply with constant into two
13905/// in order to implement it with two cheaper instructions, e.g.
13906/// LEA + SHL, LEA + LEA.
13907static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13908 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013909 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13910 return SDValue();
13911
Owen Andersone50ed302009-08-10 22:56:29 +000013912 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013913 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013914 return SDValue();
13915
13916 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13917 if (!C)
13918 return SDValue();
13919 uint64_t MulAmt = C->getZExtValue();
13920 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13921 return SDValue();
13922
13923 uint64_t MulAmt1 = 0;
13924 uint64_t MulAmt2 = 0;
13925 if ((MulAmt % 9) == 0) {
13926 MulAmt1 = 9;
13927 MulAmt2 = MulAmt / 9;
13928 } else if ((MulAmt % 5) == 0) {
13929 MulAmt1 = 5;
13930 MulAmt2 = MulAmt / 5;
13931 } else if ((MulAmt % 3) == 0) {
13932 MulAmt1 = 3;
13933 MulAmt2 = MulAmt / 3;
13934 }
13935 if (MulAmt2 &&
13936 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13937 DebugLoc DL = N->getDebugLoc();
13938
13939 if (isPowerOf2_64(MulAmt2) &&
13940 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13941 // If second multiplifer is pow2, issue it first. We want the multiply by
13942 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13943 // is an add.
13944 std::swap(MulAmt1, MulAmt2);
13945
13946 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013947 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013948 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013949 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013950 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013951 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013952 DAG.getConstant(MulAmt1, VT));
13953
Eric Christopherfd179292009-08-27 18:07:15 +000013954 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013955 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013956 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013957 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013958 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013959 DAG.getConstant(MulAmt2, VT));
13960
13961 // Do not add new nodes to DAG combiner worklist.
13962 DCI.CombineTo(N, NewMul, false);
13963 }
13964 return SDValue();
13965}
13966
Evan Chengad9c0a32009-12-15 00:53:42 +000013967static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13968 SDValue N0 = N->getOperand(0);
13969 SDValue N1 = N->getOperand(1);
13970 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13971 EVT VT = N0.getValueType();
13972
13973 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13974 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013975 if (VT.isInteger() && !VT.isVector() &&
13976 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013977 N0.getOperand(1).getOpcode() == ISD::Constant) {
13978 SDValue N00 = N0.getOperand(0);
13979 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13980 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13981 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13982 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13983 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13984 APInt ShAmt = N1C->getAPIntValue();
13985 Mask = Mask.shl(ShAmt);
13986 if (Mask != 0)
13987 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13988 N00, DAG.getConstant(Mask, VT));
13989 }
13990 }
13991
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013992
13993 // Hardware support for vector shifts is sparse which makes us scalarize the
13994 // vector operations in many cases. Also, on sandybridge ADD is faster than
13995 // shl.
13996 // (shl V, 1) -> add V,V
13997 if (isSplatVector(N1.getNode())) {
13998 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13999 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14000 // We shift all of the values by one. In many cases we do not have
14001 // hardware support for this operation. This is better expressed as an ADD
14002 // of two values.
14003 if (N1C && (1 == N1C->getZExtValue())) {
14004 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14005 }
14006 }
14007
Evan Chengad9c0a32009-12-15 00:53:42 +000014008 return SDValue();
14009}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014010
Nate Begeman740ab032009-01-26 00:52:55 +000014011/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14012/// when possible.
14013static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014014 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014015 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014016 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014017 if (N->getOpcode() == ISD::SHL) {
14018 SDValue V = PerformSHLCombine(N, DAG);
14019 if (V.getNode()) return V;
14020 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014021
Nate Begeman740ab032009-01-26 00:52:55 +000014022 // On X86 with SSE2 support, we can transform this to a vector shift if
14023 // all elements are shifted by the same amount. We can't do this in legalize
14024 // because the a constant vector is typically transformed to a constant pool
14025 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014026 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014027 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014028
Craig Topper7be5dfd2011-11-12 09:58:49 +000014029 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14030 (!Subtarget->hasAVX2() ||
14031 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014032 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014033
Mon P Wang3becd092009-01-28 08:12:05 +000014034 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014035 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014036 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014037 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014038 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14039 unsigned NumElts = VT.getVectorNumElements();
14040 unsigned i = 0;
14041 for (; i != NumElts; ++i) {
14042 SDValue Arg = ShAmtOp.getOperand(i);
14043 if (Arg.getOpcode() == ISD::UNDEF) continue;
14044 BaseShAmt = Arg;
14045 break;
14046 }
Craig Topper37c26772012-01-17 04:44:50 +000014047 // Handle the case where the build_vector is all undef
14048 // FIXME: Should DAG allow this?
14049 if (i == NumElts)
14050 return SDValue();
14051
Mon P Wang3becd092009-01-28 08:12:05 +000014052 for (; i != NumElts; ++i) {
14053 SDValue Arg = ShAmtOp.getOperand(i);
14054 if (Arg.getOpcode() == ISD::UNDEF) continue;
14055 if (Arg != BaseShAmt) {
14056 return SDValue();
14057 }
14058 }
14059 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014060 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014061 SDValue InVec = ShAmtOp.getOperand(0);
14062 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14063 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14064 unsigned i = 0;
14065 for (; i != NumElts; ++i) {
14066 SDValue Arg = InVec.getOperand(i);
14067 if (Arg.getOpcode() == ISD::UNDEF) continue;
14068 BaseShAmt = Arg;
14069 break;
14070 }
14071 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014073 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014074 if (C->getZExtValue() == SplatIdx)
14075 BaseShAmt = InVec.getOperand(1);
14076 }
14077 }
Mon P Wang845b1892012-02-01 22:15:20 +000014078 if (BaseShAmt.getNode() == 0) {
14079 // Don't create instructions with illegal types after legalize
14080 // types has run.
14081 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14082 !DCI.isBeforeLegalize())
14083 return SDValue();
14084
Mon P Wangefa42202009-09-03 19:56:25 +000014085 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14086 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014087 }
Mon P Wang3becd092009-01-28 08:12:05 +000014088 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014089 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014090
Mon P Wangefa42202009-09-03 19:56:25 +000014091 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014092 if (EltVT.bitsGT(MVT::i32))
14093 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14094 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014095 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014096
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014097 // The shift amount is identical so we can do a vector shift.
14098 SDValue ValOp = N->getOperand(0);
14099 switch (N->getOpcode()) {
14100 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014101 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014102 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014103 switch (VT.getSimpleVT().SimpleTy) {
14104 default: return SDValue();
14105 case MVT::v2i64:
14106 case MVT::v4i32:
14107 case MVT::v8i16:
14108 case MVT::v4i64:
14109 case MVT::v8i32:
14110 case MVT::v16i16:
14111 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14112 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014113 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014114 switch (VT.getSimpleVT().SimpleTy) {
14115 default: return SDValue();
14116 case MVT::v4i32:
14117 case MVT::v8i16:
14118 case MVT::v8i32:
14119 case MVT::v16i16:
14120 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14121 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014122 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014123 switch (VT.getSimpleVT().SimpleTy) {
14124 default: return SDValue();
14125 case MVT::v2i64:
14126 case MVT::v4i32:
14127 case MVT::v8i16:
14128 case MVT::v4i64:
14129 case MVT::v8i32:
14130 case MVT::v16i16:
14131 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14132 }
Nate Begeman740ab032009-01-26 00:52:55 +000014133 }
Nate Begeman740ab032009-01-26 00:52:55 +000014134}
14135
Nate Begemanb65c1752010-12-17 22:55:37 +000014136
Stuart Hastings865f0932011-06-03 23:53:54 +000014137// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14138// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14139// and friends. Likewise for OR -> CMPNEQSS.
14140static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14141 TargetLowering::DAGCombinerInfo &DCI,
14142 const X86Subtarget *Subtarget) {
14143 unsigned opcode;
14144
14145 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14146 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014147 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014148 SDValue N0 = N->getOperand(0);
14149 SDValue N1 = N->getOperand(1);
14150 SDValue CMP0 = N0->getOperand(1);
14151 SDValue CMP1 = N1->getOperand(1);
14152 DebugLoc DL = N->getDebugLoc();
14153
14154 // The SETCCs should both refer to the same CMP.
14155 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14156 return SDValue();
14157
14158 SDValue CMP00 = CMP0->getOperand(0);
14159 SDValue CMP01 = CMP0->getOperand(1);
14160 EVT VT = CMP00.getValueType();
14161
14162 if (VT == MVT::f32 || VT == MVT::f64) {
14163 bool ExpectingFlags = false;
14164 // Check for any users that want flags:
14165 for (SDNode::use_iterator UI = N->use_begin(),
14166 UE = N->use_end();
14167 !ExpectingFlags && UI != UE; ++UI)
14168 switch (UI->getOpcode()) {
14169 default:
14170 case ISD::BR_CC:
14171 case ISD::BRCOND:
14172 case ISD::SELECT:
14173 ExpectingFlags = true;
14174 break;
14175 case ISD::CopyToReg:
14176 case ISD::SIGN_EXTEND:
14177 case ISD::ZERO_EXTEND:
14178 case ISD::ANY_EXTEND:
14179 break;
14180 }
14181
14182 if (!ExpectingFlags) {
14183 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14184 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14185
14186 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14187 X86::CondCode tmp = cc0;
14188 cc0 = cc1;
14189 cc1 = tmp;
14190 }
14191
14192 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14193 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14194 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14195 X86ISD::NodeType NTOperator = is64BitFP ?
14196 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14197 // FIXME: need symbolic constants for these magic numbers.
14198 // See X86ATTInstPrinter.cpp:printSSECC().
14199 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14200 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14201 DAG.getConstant(x86cc, MVT::i8));
14202 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14203 OnesOrZeroesF);
14204 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14205 DAG.getConstant(1, MVT::i32));
14206 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14207 return OneBitOfTruth;
14208 }
14209 }
14210 }
14211 }
14212 return SDValue();
14213}
14214
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014215/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14216/// so it can be folded inside ANDNP.
14217static bool CanFoldXORWithAllOnes(const SDNode *N) {
14218 EVT VT = N->getValueType(0);
14219
14220 // Match direct AllOnes for 128 and 256-bit vectors
14221 if (ISD::isBuildVectorAllOnes(N))
14222 return true;
14223
14224 // Look through a bit convert.
14225 if (N->getOpcode() == ISD::BITCAST)
14226 N = N->getOperand(0).getNode();
14227
14228 // Sometimes the operand may come from a insert_subvector building a 256-bit
14229 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014230 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014231 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14232 SDValue V1 = N->getOperand(0);
14233 SDValue V2 = N->getOperand(1);
14234
14235 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14236 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14237 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14238 ISD::isBuildVectorAllOnes(V2.getNode()))
14239 return true;
14240 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014241
14242 return false;
14243}
14244
Nate Begemanb65c1752010-12-17 22:55:37 +000014245static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14246 TargetLowering::DAGCombinerInfo &DCI,
14247 const X86Subtarget *Subtarget) {
14248 if (DCI.isBeforeLegalizeOps())
14249 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014250
Stuart Hastings865f0932011-06-03 23:53:54 +000014251 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14252 if (R.getNode())
14253 return R;
14254
Craig Topper54a11172011-10-14 07:06:56 +000014255 EVT VT = N->getValueType(0);
14256
Craig Topperb4c94572011-10-21 06:55:01 +000014257 // Create ANDN, BLSI, and BLSR instructions
14258 // BLSI is X & (-X)
14259 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014260 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14261 SDValue N0 = N->getOperand(0);
14262 SDValue N1 = N->getOperand(1);
14263 DebugLoc DL = N->getDebugLoc();
14264
14265 // Check LHS for not
14266 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14267 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14268 // Check RHS for not
14269 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14270 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14271
Craig Topperb4c94572011-10-21 06:55:01 +000014272 // Check LHS for neg
14273 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14274 isZero(N0.getOperand(0)))
14275 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14276
14277 // Check RHS for neg
14278 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14279 isZero(N1.getOperand(0)))
14280 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14281
14282 // Check LHS for X-1
14283 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14284 isAllOnes(N0.getOperand(1)))
14285 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14286
14287 // Check RHS for X-1
14288 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14289 isAllOnes(N1.getOperand(1)))
14290 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14291
Craig Topper54a11172011-10-14 07:06:56 +000014292 return SDValue();
14293 }
14294
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014295 // Want to form ANDNP nodes:
14296 // 1) In the hopes of then easily combining them with OR and AND nodes
14297 // to form PBLEND/PSIGN.
14298 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014299 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014300 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014301
Nate Begemanb65c1752010-12-17 22:55:37 +000014302 SDValue N0 = N->getOperand(0);
14303 SDValue N1 = N->getOperand(1);
14304 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014305
Nate Begemanb65c1752010-12-17 22:55:37 +000014306 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014307 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014308 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14309 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014310 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014311
14312 // Check RHS for vnot
14313 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014314 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14315 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014316 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014317
Nate Begemanb65c1752010-12-17 22:55:37 +000014318 return SDValue();
14319}
14320
Evan Cheng760d1942010-01-04 21:22:48 +000014321static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014322 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014323 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014324 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014325 return SDValue();
14326
Stuart Hastings865f0932011-06-03 23:53:54 +000014327 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14328 if (R.getNode())
14329 return R;
14330
Evan Cheng760d1942010-01-04 21:22:48 +000014331 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014332
Evan Cheng760d1942010-01-04 21:22:48 +000014333 SDValue N0 = N->getOperand(0);
14334 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014335
Nate Begemanb65c1752010-12-17 22:55:37 +000014336 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014337 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014338 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014339 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14340 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014341
Craig Topper1666cb62011-11-19 07:07:26 +000014342 // Canonicalize pandn to RHS
14343 if (N0.getOpcode() == X86ISD::ANDNP)
14344 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014345 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014346 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14347 SDValue Mask = N1.getOperand(0);
14348 SDValue X = N1.getOperand(1);
14349 SDValue Y;
14350 if (N0.getOperand(0) == Mask)
14351 Y = N0.getOperand(1);
14352 if (N0.getOperand(1) == Mask)
14353 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014354
Craig Topper1666cb62011-11-19 07:07:26 +000014355 // Check to see if the mask appeared in both the AND and ANDNP and
14356 if (!Y.getNode())
14357 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014358
Craig Topper1666cb62011-11-19 07:07:26 +000014359 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014360 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014361 if (Mask.getOpcode() == ISD::BITCAST)
14362 Mask = Mask.getOperand(0);
14363 if (X.getOpcode() == ISD::BITCAST)
14364 X = X.getOperand(0);
14365 if (Y.getOpcode() == ISD::BITCAST)
14366 Y = Y.getOperand(0);
14367
Craig Topper1666cb62011-11-19 07:07:26 +000014368 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014369
Craig Toppered2e13d2012-01-22 19:15:14 +000014370 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014371 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14372 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014373 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014374 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014375
14376 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014377 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014378 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14379 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14380 if ((SraAmt + 1) != EltBits)
14381 return SDValue();
14382
14383 DebugLoc DL = N->getDebugLoc();
14384
14385 // Now we know we at least have a plendvb with the mask val. See if
14386 // we can form a psignb/w/d.
14387 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014388 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14389 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014390 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14391 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14392 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014393 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014394 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014395 }
14396 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014397 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014398 return SDValue();
14399
14400 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14401
14402 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14403 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14404 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014405 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014406 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014407 }
14408 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014409
Craig Topper1666cb62011-11-19 07:07:26 +000014410 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14411 return SDValue();
14412
Nate Begemanb65c1752010-12-17 22:55:37 +000014413 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014414 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14415 std::swap(N0, N1);
14416 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14417 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014418 if (!N0.hasOneUse() || !N1.hasOneUse())
14419 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014420
14421 SDValue ShAmt0 = N0.getOperand(1);
14422 if (ShAmt0.getValueType() != MVT::i8)
14423 return SDValue();
14424 SDValue ShAmt1 = N1.getOperand(1);
14425 if (ShAmt1.getValueType() != MVT::i8)
14426 return SDValue();
14427 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14428 ShAmt0 = ShAmt0.getOperand(0);
14429 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14430 ShAmt1 = ShAmt1.getOperand(0);
14431
14432 DebugLoc DL = N->getDebugLoc();
14433 unsigned Opc = X86ISD::SHLD;
14434 SDValue Op0 = N0.getOperand(0);
14435 SDValue Op1 = N1.getOperand(0);
14436 if (ShAmt0.getOpcode() == ISD::SUB) {
14437 Opc = X86ISD::SHRD;
14438 std::swap(Op0, Op1);
14439 std::swap(ShAmt0, ShAmt1);
14440 }
14441
Evan Cheng8b1190a2010-04-28 01:18:01 +000014442 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014443 if (ShAmt1.getOpcode() == ISD::SUB) {
14444 SDValue Sum = ShAmt1.getOperand(0);
14445 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014446 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14447 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14448 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14449 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014450 return DAG.getNode(Opc, DL, VT,
14451 Op0, Op1,
14452 DAG.getNode(ISD::TRUNCATE, DL,
14453 MVT::i8, ShAmt0));
14454 }
14455 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14456 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14457 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014458 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014459 return DAG.getNode(Opc, DL, VT,
14460 N0.getOperand(0), N1.getOperand(0),
14461 DAG.getNode(ISD::TRUNCATE, DL,
14462 MVT::i8, ShAmt0));
14463 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014464
Evan Cheng760d1942010-01-04 21:22:48 +000014465 return SDValue();
14466}
14467
Manman Ren92363622012-06-07 22:39:10 +000014468// Generate NEG and CMOV for integer abs.
14469static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14470 EVT VT = N->getValueType(0);
14471
14472 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14473 // 8-bit integer abs to NEG and CMOV.
14474 if (VT.isInteger() && VT.getSizeInBits() == 8)
14475 return SDValue();
14476
14477 SDValue N0 = N->getOperand(0);
14478 SDValue N1 = N->getOperand(1);
14479 DebugLoc DL = N->getDebugLoc();
14480
14481 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14482 // and change it to SUB and CMOV.
14483 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14484 N0.getOpcode() == ISD::ADD &&
14485 N0.getOperand(1) == N1 &&
14486 N1.getOpcode() == ISD::SRA &&
14487 N1.getOperand(0) == N0.getOperand(0))
14488 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14489 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14490 // Generate SUB & CMOV.
14491 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14492 DAG.getConstant(0, VT), N0.getOperand(0));
14493
14494 SDValue Ops[] = { N0.getOperand(0), Neg,
14495 DAG.getConstant(X86::COND_GE, MVT::i8),
14496 SDValue(Neg.getNode(), 1) };
14497 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14498 Ops, array_lengthof(Ops));
14499 }
14500 return SDValue();
14501}
14502
Craig Topper3738ccd2011-12-27 06:27:23 +000014503// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014504static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14505 TargetLowering::DAGCombinerInfo &DCI,
14506 const X86Subtarget *Subtarget) {
14507 if (DCI.isBeforeLegalizeOps())
14508 return SDValue();
14509
Manman Ren45d53b82012-06-08 18:58:26 +000014510 if (Subtarget->hasCMov()) {
14511 SDValue RV = performIntegerAbsCombine(N, DAG);
14512 if (RV.getNode())
14513 return RV;
14514 }
Manman Ren92363622012-06-07 22:39:10 +000014515
14516 // Try forming BMI if it is available.
14517 if (!Subtarget->hasBMI())
14518 return SDValue();
14519
Craig Topperb4c94572011-10-21 06:55:01 +000014520 EVT VT = N->getValueType(0);
14521
14522 if (VT != MVT::i32 && VT != MVT::i64)
14523 return SDValue();
14524
Craig Topper3738ccd2011-12-27 06:27:23 +000014525 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14526
Craig Topperb4c94572011-10-21 06:55:01 +000014527 // Create BLSMSK instructions by finding X ^ (X-1)
14528 SDValue N0 = N->getOperand(0);
14529 SDValue N1 = N->getOperand(1);
14530 DebugLoc DL = N->getDebugLoc();
14531
14532 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14533 isAllOnes(N0.getOperand(1)))
14534 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14535
14536 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14537 isAllOnes(N1.getOperand(1)))
14538 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14539
14540 return SDValue();
14541}
14542
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014543/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14544static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014545 TargetLowering::DAGCombinerInfo &DCI,
14546 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014547 LoadSDNode *Ld = cast<LoadSDNode>(N);
14548 EVT RegVT = Ld->getValueType(0);
14549 EVT MemVT = Ld->getMemoryVT();
14550 DebugLoc dl = Ld->getDebugLoc();
14551 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14552
14553 ISD::LoadExtType Ext = Ld->getExtensionType();
14554
Nadav Rotemca6f2962011-09-18 19:00:23 +000014555 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014556 // shuffle. We need SSE4 for the shuffles.
14557 // TODO: It is possible to support ZExt by zeroing the undef values
14558 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014559 if (RegVT.isVector() && RegVT.isInteger() &&
14560 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014561 assert(MemVT != RegVT && "Cannot extend to the same type");
14562 assert(MemVT.isVector() && "Must load a vector from memory");
14563
14564 unsigned NumElems = RegVT.getVectorNumElements();
14565 unsigned RegSz = RegVT.getSizeInBits();
14566 unsigned MemSz = MemVT.getSizeInBits();
14567 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014568
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014569 // All sizes must be a power of two.
14570 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14571 return SDValue();
14572
14573 // Attempt to load the original value using scalar loads.
14574 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014575 MVT SclrLoadTy = MVT::i8;
14576 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14577 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14578 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014579 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014580 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014581 }
14582 }
14583
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014584 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14585 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14586 (64 <= MemSz))
14587 SclrLoadTy = MVT::f64;
14588
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014589 // Calculate the number of scalar loads that we need to perform
14590 // in order to load our vector from memory.
14591 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014592
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014593 // Represent our vector as a sequence of elements which are the
14594 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014595 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14596 RegSz/SclrLoadTy.getSizeInBits());
14597
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014598 // Represent the data using the same element type that is stored in
14599 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014600 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14601 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014602
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014603 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14604 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014605
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014606 // We can't shuffle using an illegal type.
14607 if (!TLI.isTypeLegal(WideVecVT))
14608 return SDValue();
14609
14610 SmallVector<SDValue, 8> Chains;
14611 SDValue Ptr = Ld->getBasePtr();
14612 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14613 TLI.getPointerTy());
14614 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14615
14616 for (unsigned i = 0; i < NumLoads; ++i) {
14617 // Perform a single load.
14618 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14619 Ptr, Ld->getPointerInfo(),
14620 Ld->isVolatile(), Ld->isNonTemporal(),
14621 Ld->isInvariant(), Ld->getAlignment());
14622 Chains.push_back(ScalarLoad.getValue(1));
14623 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14624 // another round of DAGCombining.
14625 if (i == 0)
14626 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14627 else
14628 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14629 ScalarLoad, DAG.getIntPtrConstant(i));
14630
14631 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14632 }
14633
14634 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14635 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014636
14637 // Bitcast the loaded value to a vector of the original element type, in
14638 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014639 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014640 unsigned SizeRatio = RegSz/MemSz;
14641
14642 // Redistribute the loaded elements into the different locations.
14643 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014644 for (unsigned i = 0; i != NumElems; ++i)
14645 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014646
14647 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014648 DAG.getUNDEF(WideVecVT),
14649 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014650
14651 // Bitcast to the requested type.
14652 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14653 // Replace the original load with the new sequence
14654 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014655 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014656 }
14657
14658 return SDValue();
14659}
14660
Chris Lattner149a4e52008-02-22 02:09:43 +000014661/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014662static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014663 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014664 StoreSDNode *St = cast<StoreSDNode>(N);
14665 EVT VT = St->getValue().getValueType();
14666 EVT StVT = St->getMemoryVT();
14667 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014668 SDValue StoredVal = St->getOperand(1);
14669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14670
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014671 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014672 // On Sandy Bridge, 256-bit memory operations are executed by two
14673 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14674 // memory operation.
14675 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014676 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14677 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014678 SDValue Value0 = StoredVal.getOperand(0);
14679 SDValue Value1 = StoredVal.getOperand(1);
14680
14681 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14682 SDValue Ptr0 = St->getBasePtr();
14683 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14684
14685 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14686 St->getPointerInfo(), St->isVolatile(),
14687 St->isNonTemporal(), St->getAlignment());
14688 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14689 St->getPointerInfo(), St->isVolatile(),
14690 St->isNonTemporal(), St->getAlignment());
14691 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14692 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014693
14694 // Optimize trunc store (of multiple scalars) to shuffle and store.
14695 // First, pack all of the elements in one place. Next, store to memory
14696 // in fewer chunks.
14697 if (St->isTruncatingStore() && VT.isVector()) {
14698 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14699 unsigned NumElems = VT.getVectorNumElements();
14700 assert(StVT != VT && "Cannot truncate to the same type");
14701 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14702 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14703
14704 // From, To sizes and ElemCount must be pow of two
14705 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014706 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014707 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014708 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014709
Nadav Rotem614061b2011-08-10 19:30:14 +000014710 unsigned SizeRatio = FromSz / ToSz;
14711
14712 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14713
14714 // Create a type on which we perform the shuffle
14715 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14716 StVT.getScalarType(), NumElems*SizeRatio);
14717
14718 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14719
14720 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14721 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014722 for (unsigned i = 0; i != NumElems; ++i)
14723 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014724
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014725 // Can't shuffle using an illegal type.
14726 if (!TLI.isTypeLegal(WideVecVT))
14727 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014728
14729 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014730 DAG.getUNDEF(WideVecVT),
14731 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014732 // At this point all of the data is stored at the bottom of the
14733 // register. We now need to save it to mem.
14734
14735 // Find the largest store unit
14736 MVT StoreType = MVT::i8;
14737 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14738 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14739 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014740 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014741 StoreType = Tp;
14742 }
14743
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014744 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14745 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14746 (64 <= NumElems * ToSz))
14747 StoreType = MVT::f64;
14748
Nadav Rotem614061b2011-08-10 19:30:14 +000014749 // Bitcast the original vector into a vector of store-size units
14750 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014751 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014752 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14753 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14754 SmallVector<SDValue, 8> Chains;
14755 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14756 TLI.getPointerTy());
14757 SDValue Ptr = St->getBasePtr();
14758
14759 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014760 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014761 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14762 StoreType, ShuffWide,
14763 DAG.getIntPtrConstant(i));
14764 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14765 St->getPointerInfo(), St->isVolatile(),
14766 St->isNonTemporal(), St->getAlignment());
14767 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14768 Chains.push_back(Ch);
14769 }
14770
14771 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14772 Chains.size());
14773 }
14774
14775
Chris Lattner149a4e52008-02-22 02:09:43 +000014776 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14777 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014778 // A preferable solution to the general problem is to figure out the right
14779 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014780
14781 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014782 if (VT.getSizeInBits() != 64)
14783 return SDValue();
14784
Devang Patel578efa92009-06-05 21:57:13 +000014785 const Function *F = DAG.getMachineFunction().getFunction();
14786 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014787 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014788 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014789 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014790 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014791 isa<LoadSDNode>(St->getValue()) &&
14792 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14793 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014794 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014795 LoadSDNode *Ld = 0;
14796 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014797 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014798 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014799 // Must be a store of a load. We currently handle two cases: the load
14800 // is a direct child, and it's under an intervening TokenFactor. It is
14801 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014802 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014803 Ld = cast<LoadSDNode>(St->getChain());
14804 else if (St->getValue().hasOneUse() &&
14805 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014806 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014807 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014808 TokenFactorIndex = i;
14809 Ld = cast<LoadSDNode>(St->getValue());
14810 } else
14811 Ops.push_back(ChainVal->getOperand(i));
14812 }
14813 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014814
Evan Cheng536e6672009-03-12 05:59:15 +000014815 if (!Ld || !ISD::isNormalLoad(Ld))
14816 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014817
Evan Cheng536e6672009-03-12 05:59:15 +000014818 // If this is not the MMX case, i.e. we are just turning i64 load/store
14819 // into f64 load/store, avoid the transformation if there are multiple
14820 // uses of the loaded value.
14821 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14822 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014823
Evan Cheng536e6672009-03-12 05:59:15 +000014824 DebugLoc LdDL = Ld->getDebugLoc();
14825 DebugLoc StDL = N->getDebugLoc();
14826 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14827 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14828 // pair instead.
14829 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014830 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014831 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14832 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014833 Ld->isNonTemporal(), Ld->isInvariant(),
14834 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014835 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014836 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014837 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014838 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014839 Ops.size());
14840 }
Evan Cheng536e6672009-03-12 05:59:15 +000014841 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014842 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014843 St->isVolatile(), St->isNonTemporal(),
14844 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014845 }
Evan Cheng536e6672009-03-12 05:59:15 +000014846
14847 // Otherwise, lower to two pairs of 32-bit loads / stores.
14848 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014849 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14850 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014851
Owen Anderson825b72b2009-08-11 20:47:22 +000014852 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014853 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014854 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014855 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014856 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014857 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014858 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014859 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014860 MinAlign(Ld->getAlignment(), 4));
14861
14862 SDValue NewChain = LoLd.getValue(1);
14863 if (TokenFactorIndex != -1) {
14864 Ops.push_back(LoLd);
14865 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014866 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014867 Ops.size());
14868 }
14869
14870 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014871 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14872 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014873
14874 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014875 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014876 St->isVolatile(), St->isNonTemporal(),
14877 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014878 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014879 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014880 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014881 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014882 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014883 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014884 }
Dan Gohman475871a2008-07-27 21:46:04 +000014885 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014886}
14887
Duncan Sands17470be2011-09-22 20:15:48 +000014888/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14889/// and return the operands for the horizontal operation in LHS and RHS. A
14890/// horizontal operation performs the binary operation on successive elements
14891/// of its first operand, then on successive elements of its second operand,
14892/// returning the resulting values in a vector. For example, if
14893/// A = < float a0, float a1, float a2, float a3 >
14894/// and
14895/// B = < float b0, float b1, float b2, float b3 >
14896/// then the result of doing a horizontal operation on A and B is
14897/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14898/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14899/// A horizontal-op B, for some already available A and B, and if so then LHS is
14900/// set to A, RHS to B, and the routine returns 'true'.
14901/// Note that the binary operation should have the property that if one of the
14902/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014903static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014904 // Look for the following pattern: if
14905 // A = < float a0, float a1, float a2, float a3 >
14906 // B = < float b0, float b1, float b2, float b3 >
14907 // and
14908 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14909 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14910 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14911 // which is A horizontal-op B.
14912
14913 // At least one of the operands should be a vector shuffle.
14914 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14915 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14916 return false;
14917
14918 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014919
14920 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14921 "Unsupported vector type for horizontal add/sub");
14922
14923 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14924 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014925 unsigned NumElts = VT.getVectorNumElements();
14926 unsigned NumLanes = VT.getSizeInBits()/128;
14927 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014928 assert((NumLaneElts % 2 == 0) &&
14929 "Vector type should have an even number of elements in each lane");
14930 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014931
14932 // View LHS in the form
14933 // LHS = VECTOR_SHUFFLE A, B, LMask
14934 // If LHS is not a shuffle then pretend it is the shuffle
14935 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14936 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14937 // type VT.
14938 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014939 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014940 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14941 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14942 A = LHS.getOperand(0);
14943 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14944 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014945 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14946 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014947 } else {
14948 if (LHS.getOpcode() != ISD::UNDEF)
14949 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014950 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014951 LMask[i] = i;
14952 }
14953
14954 // Likewise, view RHS in the form
14955 // RHS = VECTOR_SHUFFLE C, D, RMask
14956 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014957 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014958 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14959 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14960 C = RHS.getOperand(0);
14961 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14962 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014963 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14964 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014965 } else {
14966 if (RHS.getOpcode() != ISD::UNDEF)
14967 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014968 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014969 RMask[i] = i;
14970 }
14971
14972 // Check that the shuffles are both shuffling the same vectors.
14973 if (!(A == C && B == D) && !(A == D && B == C))
14974 return false;
14975
14976 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14977 if (!A.getNode() && !B.getNode())
14978 return false;
14979
14980 // If A and B occur in reverse order in RHS, then "swap" them (which means
14981 // rewriting the mask).
14982 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014983 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014984
14985 // At this point LHS and RHS are equivalent to
14986 // LHS = VECTOR_SHUFFLE A, B, LMask
14987 // RHS = VECTOR_SHUFFLE A, B, RMask
14988 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014989 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014990 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014991
Craig Topperf8363302011-12-02 08:18:41 +000014992 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014993 if (LIdx < 0 || RIdx < 0 ||
14994 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14995 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014996 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014997
Craig Topperf8363302011-12-02 08:18:41 +000014998 // Check that successive elements are being operated on. If not, this is
14999 // not a horizontal operation.
15000 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15001 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015002 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015003 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015004 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015005 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015006 }
15007
15008 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15009 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15010 return true;
15011}
15012
15013/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15014static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15015 const X86Subtarget *Subtarget) {
15016 EVT VT = N->getValueType(0);
15017 SDValue LHS = N->getOperand(0);
15018 SDValue RHS = N->getOperand(1);
15019
15020 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015021 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015022 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015023 isHorizontalBinOp(LHS, RHS, true))
15024 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15025 return SDValue();
15026}
15027
15028/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15029static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15030 const X86Subtarget *Subtarget) {
15031 EVT VT = N->getValueType(0);
15032 SDValue LHS = N->getOperand(0);
15033 SDValue RHS = N->getOperand(1);
15034
15035 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015036 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015037 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015038 isHorizontalBinOp(LHS, RHS, false))
15039 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15040 return SDValue();
15041}
15042
Chris Lattner6cf73262008-01-25 06:14:17 +000015043/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15044/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015045static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015046 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15047 // F[X]OR(0.0, x) -> x
15048 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015049 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15050 if (C->getValueAPF().isPosZero())
15051 return N->getOperand(1);
15052 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15053 if (C->getValueAPF().isPosZero())
15054 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015055 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015056}
15057
15058/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015059static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015060 // FAND(0.0, x) -> 0.0
15061 // FAND(x, 0.0) -> 0.0
15062 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15063 if (C->getValueAPF().isPosZero())
15064 return N->getOperand(0);
15065 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15066 if (C->getValueAPF().isPosZero())
15067 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015068 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015069}
15070
Dan Gohmane5af2d32009-01-29 01:59:02 +000015071static SDValue PerformBTCombine(SDNode *N,
15072 SelectionDAG &DAG,
15073 TargetLowering::DAGCombinerInfo &DCI) {
15074 // BT ignores high bits in the bit index operand.
15075 SDValue Op1 = N->getOperand(1);
15076 if (Op1.hasOneUse()) {
15077 unsigned BitWidth = Op1.getValueSizeInBits();
15078 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15079 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015080 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15081 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015083 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15084 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15085 DCI.CommitTargetLoweringOpt(TLO);
15086 }
15087 return SDValue();
15088}
Chris Lattner83e6c992006-10-04 06:57:07 +000015089
Eli Friedman7a5e5552009-06-07 06:52:44 +000015090static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15091 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015092 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015093 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015094 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015095 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015096 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015097 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015098 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015099 }
15100 return SDValue();
15101}
15102
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015103static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15104 TargetLowering::DAGCombinerInfo &DCI,
15105 const X86Subtarget *Subtarget) {
15106 if (!DCI.isBeforeLegalizeOps())
15107 return SDValue();
15108
Craig Topper3ef43cf2012-04-24 06:36:35 +000015109 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015110 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015111
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015112 EVT VT = N->getValueType(0);
15113 SDValue Op = N->getOperand(0);
15114 EVT OpVT = Op.getValueType();
15115 DebugLoc dl = N->getDebugLoc();
15116
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015117 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15118 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015119
Craig Topper3ef43cf2012-04-24 06:36:35 +000015120 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015121 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015122
15123 // Optimize vectors in AVX mode
15124 // Sign extend v8i16 to v8i32 and
15125 // v4i32 to v4i64
15126 //
15127 // Divide input vector into two parts
15128 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15129 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15130 // concat the vectors to original VT
15131
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015132 unsigned NumElems = OpVT.getVectorNumElements();
15133 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015134 for (unsigned i = 0; i != NumElems/2; ++i)
15135 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015136
15137 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015138 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015139
15140 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015141 for (unsigned i = 0; i != NumElems/2; ++i)
15142 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015143
15144 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015145 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015146
Craig Topper3ef43cf2012-04-24 06:36:35 +000015147 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015148 VT.getVectorNumElements()/2);
15149
Craig Topper3ef43cf2012-04-24 06:36:35 +000015150 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015151 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15152
15153 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15154 }
15155 return SDValue();
15156}
15157
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015158static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
15159 const X86Subtarget* Subtarget) {
15160 DebugLoc dl = N->getDebugLoc();
15161 EVT VT = N->getValueType(0);
15162
15163 EVT ScalarVT = VT.getScalarType();
15164 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15165 return SDValue();
15166
15167 SDValue A = N->getOperand(0);
15168 SDValue B = N->getOperand(1);
15169 SDValue C = N->getOperand(2);
15170
15171 bool NegA = (A.getOpcode() == ISD::FNEG);
15172 bool NegB = (B.getOpcode() == ISD::FNEG);
15173 bool NegC = (C.getOpcode() == ISD::FNEG);
15174
15175 // Negative multiplication when NegA xor NegB
15176 bool NegMul = (NegA != NegB);
15177 if (NegA)
15178 A = A.getOperand(0);
15179 if (NegB)
15180 B = B.getOperand(0);
15181 if (NegC)
15182 C = C.getOperand(0);
15183
15184 unsigned Opcode;
15185 if (!NegMul)
15186 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15187 else
15188 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15189 return DAG.getNode(Opcode, dl, VT, A, B, C);
15190}
15191
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015192static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015193 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015194 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015195 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15196 // (and (i32 x86isd::setcc_carry), 1)
15197 // This eliminates the zext. This transformation is necessary because
15198 // ISD::SETCC is always legalized to i8.
15199 DebugLoc dl = N->getDebugLoc();
15200 SDValue N0 = N->getOperand(0);
15201 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015202 EVT OpVT = N0.getValueType();
15203
Evan Cheng2e489c42009-12-16 00:53:11 +000015204 if (N0.getOpcode() == ISD::AND &&
15205 N0.hasOneUse() &&
15206 N0.getOperand(0).hasOneUse()) {
15207 SDValue N00 = N0.getOperand(0);
15208 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15209 return SDValue();
15210 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15211 if (!C || C->getZExtValue() != 1)
15212 return SDValue();
15213 return DAG.getNode(ISD::AND, dl, VT,
15214 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15215 N00.getOperand(0), N00.getOperand(1)),
15216 DAG.getConstant(1, VT));
15217 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015218
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015219 // Optimize vectors in AVX mode:
15220 //
15221 // v8i16 -> v8i32
15222 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15223 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15224 // Concat upper and lower parts.
15225 //
15226 // v4i32 -> v4i64
15227 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15228 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15229 // Concat upper and lower parts.
15230 //
Craig Topperc16f8512012-04-25 06:39:39 +000015231 if (!DCI.isBeforeLegalizeOps())
15232 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015233
Craig Topperc16f8512012-04-25 06:39:39 +000015234 if (!Subtarget->hasAVX())
15235 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015236
Craig Topperc16f8512012-04-25 06:39:39 +000015237 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15238 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015239
Craig Topperc16f8512012-04-25 06:39:39 +000015240 if (Subtarget->hasAVX2())
15241 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015242
Craig Topperc16f8512012-04-25 06:39:39 +000015243 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15244 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15245 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015246
Craig Topperc16f8512012-04-25 06:39:39 +000015247 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15248 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015249
Craig Topperc16f8512012-04-25 06:39:39 +000015250 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15251 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15252
15253 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015254 }
15255
Evan Cheng2e489c42009-12-16 00:53:11 +000015256 return SDValue();
15257}
15258
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015259// Optimize x == -y --> x+y == 0
15260// x != -y --> x+y != 0
15261static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15262 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15263 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015264 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015265
15266 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15268 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15269 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15270 LHS.getValueType(), RHS, LHS.getOperand(1));
15271 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15272 addV, DAG.getConstant(0, addV.getValueType()), CC);
15273 }
15274 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15276 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15277 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15278 RHS.getValueType(), LHS, RHS.getOperand(1));
15279 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15280 addV, DAG.getConstant(0, addV.getValueType()), CC);
15281 }
15282 return SDValue();
15283}
15284
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015285// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15286static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15287 unsigned X86CC = N->getConstantOperandVal(0);
15288 SDValue EFLAG = N->getOperand(1);
15289 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015290
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015291 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15292 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15293 // cases.
15294 if (X86CC == X86::COND_B)
15295 return DAG.getNode(ISD::AND, DL, MVT::i8,
15296 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15297 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15298 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015299
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015300 return SDValue();
15301}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015302
Craig Topper7fd5e162012-04-24 06:02:29 +000015303static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015304 SDValue Op0 = N->getOperand(0);
15305 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015306
15307 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015308 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015309 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015310 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015311 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15312 // Notice that we use SINT_TO_FP because we know that the high bits
15313 // are zero and SINT_TO_FP is better supported by the hardware.
15314 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15315 }
15316
15317 return SDValue();
15318}
15319
Benjamin Kramer1396c402011-06-18 11:09:41 +000015320static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15321 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015322 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015323 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015324
15325 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015326 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015327 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015328 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015329 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15330 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15331 }
15332
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015333 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15334 // a 32-bit target where SSE doesn't support i64->FP operations.
15335 if (Op0.getOpcode() == ISD::LOAD) {
15336 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15337 EVT VT = Ld->getValueType(0);
15338 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15339 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15340 !XTLI->getSubtarget()->is64Bit() &&
15341 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015342 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15343 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015344 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15345 return FILDChain;
15346 }
15347 }
15348 return SDValue();
15349}
15350
Craig Topper7fd5e162012-04-24 06:02:29 +000015351static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15352 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015353
15354 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015355 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15356 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015357 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015358 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15359 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15360 }
15361
15362 return SDValue();
15363}
15364
Chris Lattner23a01992010-12-20 01:37:09 +000015365// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15366static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15367 X86TargetLowering::DAGCombinerInfo &DCI) {
15368 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15369 // the result is either zero or one (depending on the input carry bit).
15370 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15371 if (X86::isZeroNode(N->getOperand(0)) &&
15372 X86::isZeroNode(N->getOperand(1)) &&
15373 // We don't have a good way to replace an EFLAGS use, so only do this when
15374 // dead right now.
15375 SDValue(N, 1).use_empty()) {
15376 DebugLoc DL = N->getDebugLoc();
15377 EVT VT = N->getValueType(0);
15378 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15379 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15380 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15381 DAG.getConstant(X86::COND_B,MVT::i8),
15382 N->getOperand(2)),
15383 DAG.getConstant(1, VT));
15384 return DCI.CombineTo(N, Res1, CarryOut);
15385 }
15386
15387 return SDValue();
15388}
15389
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015390// fold (add Y, (sete X, 0)) -> adc 0, Y
15391// (add Y, (setne X, 0)) -> sbb -1, Y
15392// (sub (sete X, 0), Y) -> sbb 0, Y
15393// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015394static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015395 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015396
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015397 // Look through ZExts.
15398 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15399 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15400 return SDValue();
15401
15402 SDValue SetCC = Ext.getOperand(0);
15403 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15404 return SDValue();
15405
15406 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15407 if (CC != X86::COND_E && CC != X86::COND_NE)
15408 return SDValue();
15409
15410 SDValue Cmp = SetCC.getOperand(1);
15411 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015412 !X86::isZeroNode(Cmp.getOperand(1)) ||
15413 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015414 return SDValue();
15415
15416 SDValue CmpOp0 = Cmp.getOperand(0);
15417 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15418 DAG.getConstant(1, CmpOp0.getValueType()));
15419
15420 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15421 if (CC == X86::COND_NE)
15422 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15423 DL, OtherVal.getValueType(), OtherVal,
15424 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15425 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15426 DL, OtherVal.getValueType(), OtherVal,
15427 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15428}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015429
Craig Topper54f952a2011-11-19 09:02:40 +000015430/// PerformADDCombine - Do target-specific dag combines on integer adds.
15431static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15432 const X86Subtarget *Subtarget) {
15433 EVT VT = N->getValueType(0);
15434 SDValue Op0 = N->getOperand(0);
15435 SDValue Op1 = N->getOperand(1);
15436
15437 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015438 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015439 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015440 isHorizontalBinOp(Op0, Op1, true))
15441 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15442
15443 return OptimizeConditionalInDecrement(N, DAG);
15444}
15445
15446static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15447 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015448 SDValue Op0 = N->getOperand(0);
15449 SDValue Op1 = N->getOperand(1);
15450
15451 // X86 can't encode an immediate LHS of a sub. See if we can push the
15452 // negation into a preceding instruction.
15453 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015454 // If the RHS of the sub is a XOR with one use and a constant, invert the
15455 // immediate. Then add one to the LHS of the sub so we can turn
15456 // X-Y -> X+~Y+1, saving one register.
15457 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15458 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015459 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015460 EVT VT = Op0.getValueType();
15461 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15462 Op1.getOperand(0),
15463 DAG.getConstant(~XorC, VT));
15464 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015465 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015466 }
15467 }
15468
Craig Topper54f952a2011-11-19 09:02:40 +000015469 // Try to synthesize horizontal adds from adds of shuffles.
15470 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015471 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015472 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15473 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015474 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15475
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015476 return OptimizeConditionalInDecrement(N, DAG);
15477}
15478
Dan Gohman475871a2008-07-27 21:46:04 +000015479SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015480 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015481 SelectionDAG &DAG = DCI.DAG;
15482 switch (N->getOpcode()) {
15483 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015484 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015485 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015486 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015487 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015488 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015489 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15490 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015491 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015492 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015493 case ISD::SHL:
15494 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015495 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015496 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015497 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015498 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015499 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015500 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015501 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015502 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015503 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015504 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15505 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015506 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015507 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15508 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015509 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015510 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015511 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015512 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015513 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015514 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015515 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015516 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015517 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015518 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015519 case X86ISD::UNPCKH:
15520 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015521 case X86ISD::MOVHLPS:
15522 case X86ISD::MOVLHPS:
15523 case X86ISD::PSHUFD:
15524 case X86ISD::PSHUFHW:
15525 case X86ISD::PSHUFLW:
15526 case X86ISD::MOVSS:
15527 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015528 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015529 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015530 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015531 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015532 }
15533
Dan Gohman475871a2008-07-27 21:46:04 +000015534 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015535}
15536
Evan Chenge5b51ac2010-04-17 06:13:15 +000015537/// isTypeDesirableForOp - Return true if the target has native support for
15538/// the specified value type and it is 'desirable' to use the type for the
15539/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15540/// instruction encodings are longer and some i16 instructions are slow.
15541bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15542 if (!isTypeLegal(VT))
15543 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015544 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015545 return true;
15546
15547 switch (Opc) {
15548 default:
15549 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015550 case ISD::LOAD:
15551 case ISD::SIGN_EXTEND:
15552 case ISD::ZERO_EXTEND:
15553 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015554 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015555 case ISD::SRL:
15556 case ISD::SUB:
15557 case ISD::ADD:
15558 case ISD::MUL:
15559 case ISD::AND:
15560 case ISD::OR:
15561 case ISD::XOR:
15562 return false;
15563 }
15564}
15565
15566/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015567/// beneficial for dag combiner to promote the specified node. If true, it
15568/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015569bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015570 EVT VT = Op.getValueType();
15571 if (VT != MVT::i16)
15572 return false;
15573
Evan Cheng4c26e932010-04-19 19:29:22 +000015574 bool Promote = false;
15575 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015576 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015577 default: break;
15578 case ISD::LOAD: {
15579 LoadSDNode *LD = cast<LoadSDNode>(Op);
15580 // If the non-extending load has a single use and it's not live out, then it
15581 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015582 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15583 Op.hasOneUse()*/) {
15584 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15585 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15586 // The only case where we'd want to promote LOAD (rather then it being
15587 // promoted as an operand is when it's only use is liveout.
15588 if (UI->getOpcode() != ISD::CopyToReg)
15589 return false;
15590 }
15591 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015592 Promote = true;
15593 break;
15594 }
15595 case ISD::SIGN_EXTEND:
15596 case ISD::ZERO_EXTEND:
15597 case ISD::ANY_EXTEND:
15598 Promote = true;
15599 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015600 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015601 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015602 SDValue N0 = Op.getOperand(0);
15603 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015604 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015605 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015606 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015607 break;
15608 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015609 case ISD::ADD:
15610 case ISD::MUL:
15611 case ISD::AND:
15612 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015613 case ISD::XOR:
15614 Commute = true;
15615 // fallthrough
15616 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015617 SDValue N0 = Op.getOperand(0);
15618 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015619 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015620 return false;
15621 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015622 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015623 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015624 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015625 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015626 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015627 }
15628 }
15629
15630 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015631 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015632}
15633
Evan Cheng60c07e12006-07-05 22:17:51 +000015634//===----------------------------------------------------------------------===//
15635// X86 Inline Assembly Support
15636//===----------------------------------------------------------------------===//
15637
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015638namespace {
15639 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015640 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015641 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015642
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015643 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015644 StringRef piece(*args[i]);
15645 if (!s.startswith(piece)) // Check if the piece matches.
15646 return false;
15647
15648 s = s.substr(piece.size());
15649 StringRef::size_type pos = s.find_first_not_of(" \t");
15650 if (pos == 0) // We matched a prefix.
15651 return false;
15652
15653 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015654 }
15655
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015656 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015657 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015658 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015659}
15660
Chris Lattnerb8105652009-07-20 17:51:36 +000015661bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15662 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015663
15664 std::string AsmStr = IA->getAsmString();
15665
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015666 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15667 if (!Ty || Ty->getBitWidth() % 16 != 0)
15668 return false;
15669
Chris Lattnerb8105652009-07-20 17:51:36 +000015670 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015671 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015672 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015673
15674 switch (AsmPieces.size()) {
15675 default: return false;
15676 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015677 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015678 // we will turn this bswap into something that will be lowered to logical
15679 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15680 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015681 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015682 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15683 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15684 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15685 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15686 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15687 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015688 // No need to check constraints, nothing other than the equivalent of
15689 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015690 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015691 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015692
Chris Lattnerb8105652009-07-20 17:51:36 +000015693 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015694 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015695 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015696 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15697 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015698 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015699 const std::string &ConstraintsStr = IA->getConstraintString();
15700 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015701 std::sort(AsmPieces.begin(), AsmPieces.end());
15702 if (AsmPieces.size() == 4 &&
15703 AsmPieces[0] == "~{cc}" &&
15704 AsmPieces[1] == "~{dirflag}" &&
15705 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015706 AsmPieces[3] == "~{fpsr}")
15707 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015708 }
15709 break;
15710 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015711 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015712 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015713 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15714 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15715 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015716 AsmPieces.clear();
15717 const std::string &ConstraintsStr = IA->getConstraintString();
15718 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15719 std::sort(AsmPieces.begin(), AsmPieces.end());
15720 if (AsmPieces.size() == 4 &&
15721 AsmPieces[0] == "~{cc}" &&
15722 AsmPieces[1] == "~{dirflag}" &&
15723 AsmPieces[2] == "~{flags}" &&
15724 AsmPieces[3] == "~{fpsr}")
15725 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015726 }
Evan Cheng55d42002011-01-08 01:24:27 +000015727
15728 if (CI->getType()->isIntegerTy(64)) {
15729 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15730 if (Constraints.size() >= 2 &&
15731 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15732 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15733 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015734 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15735 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15736 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015737 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015738 }
15739 }
15740 break;
15741 }
15742 return false;
15743}
15744
15745
15746
Chris Lattnerf4dff842006-07-11 02:54:03 +000015747/// getConstraintType - Given a constraint letter, return the type of
15748/// constraint it is for this target.
15749X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015750X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15751 if (Constraint.size() == 1) {
15752 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015753 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015754 case 'q':
15755 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015756 case 'f':
15757 case 't':
15758 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015759 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015760 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015761 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015762 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015763 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015764 case 'a':
15765 case 'b':
15766 case 'c':
15767 case 'd':
15768 case 'S':
15769 case 'D':
15770 case 'A':
15771 return C_Register;
15772 case 'I':
15773 case 'J':
15774 case 'K':
15775 case 'L':
15776 case 'M':
15777 case 'N':
15778 case 'G':
15779 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015780 case 'e':
15781 case 'Z':
15782 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015783 default:
15784 break;
15785 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015786 }
Chris Lattner4234f572007-03-25 02:14:49 +000015787 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015788}
15789
John Thompson44ab89e2010-10-29 17:29:13 +000015790/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015791/// This object must already have been set up with the operand type
15792/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015793TargetLowering::ConstraintWeight
15794 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015795 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015796 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015797 Value *CallOperandVal = info.CallOperandVal;
15798 // If we don't have a value, we can't do a match,
15799 // but allow it at the lowest weight.
15800 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015801 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015802 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015803 // Look at the constraint type.
15804 switch (*constraint) {
15805 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015806 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15807 case 'R':
15808 case 'q':
15809 case 'Q':
15810 case 'a':
15811 case 'b':
15812 case 'c':
15813 case 'd':
15814 case 'S':
15815 case 'D':
15816 case 'A':
15817 if (CallOperandVal->getType()->isIntegerTy())
15818 weight = CW_SpecificReg;
15819 break;
15820 case 'f':
15821 case 't':
15822 case 'u':
15823 if (type->isFloatingPointTy())
15824 weight = CW_SpecificReg;
15825 break;
15826 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015827 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015828 weight = CW_SpecificReg;
15829 break;
15830 case 'x':
15831 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015832 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015833 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015834 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015835 break;
15836 case 'I':
15837 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15838 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015839 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015840 }
15841 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015842 case 'J':
15843 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15844 if (C->getZExtValue() <= 63)
15845 weight = CW_Constant;
15846 }
15847 break;
15848 case 'K':
15849 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15850 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15851 weight = CW_Constant;
15852 }
15853 break;
15854 case 'L':
15855 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15856 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15857 weight = CW_Constant;
15858 }
15859 break;
15860 case 'M':
15861 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15862 if (C->getZExtValue() <= 3)
15863 weight = CW_Constant;
15864 }
15865 break;
15866 case 'N':
15867 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15868 if (C->getZExtValue() <= 0xff)
15869 weight = CW_Constant;
15870 }
15871 break;
15872 case 'G':
15873 case 'C':
15874 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15875 weight = CW_Constant;
15876 }
15877 break;
15878 case 'e':
15879 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15880 if ((C->getSExtValue() >= -0x80000000LL) &&
15881 (C->getSExtValue() <= 0x7fffffffLL))
15882 weight = CW_Constant;
15883 }
15884 break;
15885 case 'Z':
15886 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15887 if (C->getZExtValue() <= 0xffffffff)
15888 weight = CW_Constant;
15889 }
15890 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015891 }
15892 return weight;
15893}
15894
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015895/// LowerXConstraint - try to replace an X constraint, which matches anything,
15896/// with another that has more specific requirements based on the type of the
15897/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015898const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015899LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015900 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15901 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015902 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015903 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015904 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015905 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015906 return "x";
15907 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015908
Chris Lattner5e764232008-04-26 23:02:14 +000015909 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015910}
15911
Chris Lattner48884cd2007-08-25 00:47:38 +000015912/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15913/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015914void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015915 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015916 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015917 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015918 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015919
Eric Christopher100c8332011-06-02 23:16:42 +000015920 // Only support length 1 constraints for now.
15921 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015922
Eric Christopher100c8332011-06-02 23:16:42 +000015923 char ConstraintLetter = Constraint[0];
15924 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015925 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015926 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015928 if (C->getZExtValue() <= 31) {
15929 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015930 break;
15931 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015932 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015933 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015934 case 'J':
15935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015936 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015937 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15938 break;
15939 }
15940 }
15941 return;
15942 case 'K':
15943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015944 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015945 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15946 break;
15947 }
15948 }
15949 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015950 case 'N':
15951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015952 if (C->getZExtValue() <= 255) {
15953 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015954 break;
15955 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015956 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015957 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015958 case 'e': {
15959 // 32-bit signed value
15960 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015961 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15962 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015963 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015964 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015965 break;
15966 }
15967 // FIXME gcc accepts some relocatable values here too, but only in certain
15968 // memory models; it's complicated.
15969 }
15970 return;
15971 }
15972 case 'Z': {
15973 // 32-bit unsigned value
15974 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015975 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15976 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015977 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15978 break;
15979 }
15980 }
15981 // FIXME gcc accepts some relocatable values here too, but only in certain
15982 // memory models; it's complicated.
15983 return;
15984 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015985 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015986 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015987 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015988 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015989 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015990 break;
15991 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015992
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015993 // In any sort of PIC mode addresses need to be computed at runtime by
15994 // adding in a register or some sort of table lookup. These can't
15995 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015996 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015997 return;
15998
Chris Lattnerdc43a882007-05-03 16:52:29 +000015999 // If we are in non-pic codegen mode, we allow the address of a global (with
16000 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016001 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016002 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016003
Chris Lattner49921962009-05-08 18:23:14 +000016004 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16005 while (1) {
16006 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16007 Offset += GA->getOffset();
16008 break;
16009 } else if (Op.getOpcode() == ISD::ADD) {
16010 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16011 Offset += C->getZExtValue();
16012 Op = Op.getOperand(0);
16013 continue;
16014 }
16015 } else if (Op.getOpcode() == ISD::SUB) {
16016 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16017 Offset += -C->getZExtValue();
16018 Op = Op.getOperand(0);
16019 continue;
16020 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016021 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016022
Chris Lattner49921962009-05-08 18:23:14 +000016023 // Otherwise, this isn't something we can handle, reject it.
16024 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016025 }
Eric Christopherfd179292009-08-27 18:07:15 +000016026
Dan Gohman46510a72010-04-15 01:51:59 +000016027 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016028 // If we require an extra load to get this address, as in PIC mode, we
16029 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016030 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16031 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016032 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016033
Devang Patel0d881da2010-07-06 22:08:15 +000016034 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16035 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016036 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016037 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016038 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016039
Gabor Greifba36cb52008-08-28 21:40:38 +000016040 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016041 Ops.push_back(Result);
16042 return;
16043 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016044 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016045}
16046
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016047std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016048X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016049 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016050 // First, see if this is a constraint that directly corresponds to an LLVM
16051 // register class.
16052 if (Constraint.size() == 1) {
16053 // GCC Constraint Letters
16054 switch (Constraint[0]) {
16055 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016056 // TODO: Slight differences here in allocation order and leaving
16057 // RIP in the class. Do they matter any more here than they do
16058 // in the normal allocation?
16059 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16060 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016061 if (VT == MVT::i32 || VT == MVT::f32)
16062 return std::make_pair(0U, &X86::GR32RegClass);
16063 if (VT == MVT::i16)
16064 return std::make_pair(0U, &X86::GR16RegClass);
16065 if (VT == MVT::i8 || VT == MVT::i1)
16066 return std::make_pair(0U, &X86::GR8RegClass);
16067 if (VT == MVT::i64 || VT == MVT::f64)
16068 return std::make_pair(0U, &X86::GR64RegClass);
16069 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016070 }
16071 // 32-bit fallthrough
16072 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016073 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016074 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16075 if (VT == MVT::i16)
16076 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16077 if (VT == MVT::i8 || VT == MVT::i1)
16078 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16079 if (VT == MVT::i64)
16080 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016081 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016082 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016083 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016084 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016085 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016086 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016087 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016088 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016089 return std::make_pair(0U, &X86::GR32RegClass);
16090 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016091 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016092 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016093 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016094 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016095 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016096 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016097 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16098 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016099 case 'f': // FP Stack registers.
16100 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16101 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016102 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016103 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016104 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016105 return std::make_pair(0U, &X86::RFP64RegClass);
16106 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016107 case 'y': // MMX_REGS if MMX allowed.
16108 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016109 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016110 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016111 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016112 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016113 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016114 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016115
Owen Anderson825b72b2009-08-11 20:47:22 +000016116 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016117 default: break;
16118 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016119 case MVT::f32:
16120 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016121 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016122 case MVT::f64:
16123 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016124 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016125 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016126 case MVT::v16i8:
16127 case MVT::v8i16:
16128 case MVT::v4i32:
16129 case MVT::v2i64:
16130 case MVT::v4f32:
16131 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016132 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016133 // AVX types.
16134 case MVT::v32i8:
16135 case MVT::v16i16:
16136 case MVT::v8i32:
16137 case MVT::v4i64:
16138 case MVT::v8f32:
16139 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016140 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016141 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016142 break;
16143 }
16144 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016145
Chris Lattnerf76d1802006-07-31 23:26:50 +000016146 // Use the default implementation in TargetLowering to convert the register
16147 // constraint into a member of a register class.
16148 std::pair<unsigned, const TargetRegisterClass*> Res;
16149 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016150
16151 // Not found as a standard register?
16152 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016153 // Map st(0) -> st(7) -> ST0
16154 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16155 tolower(Constraint[1]) == 's' &&
16156 tolower(Constraint[2]) == 't' &&
16157 Constraint[3] == '(' &&
16158 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16159 Constraint[5] == ')' &&
16160 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016161
Chris Lattner56d77c72009-09-13 22:41:48 +000016162 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016163 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016164 return Res;
16165 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016166
Chris Lattner56d77c72009-09-13 22:41:48 +000016167 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016168 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016169 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016170 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016171 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016172 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016173
16174 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016175 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016176 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016177 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016178 return Res;
16179 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016180
Dale Johannesen330169f2008-11-13 21:52:36 +000016181 // 'A' means EAX + EDX.
16182 if (Constraint == "A") {
16183 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016184 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016185 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016186 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016187 return Res;
16188 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016189
Chris Lattnerf76d1802006-07-31 23:26:50 +000016190 // Otherwise, check to see if this is a register class of the wrong value
16191 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16192 // turn into {ax},{dx}.
16193 if (Res.second->hasType(VT))
16194 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016195
Chris Lattnerf76d1802006-07-31 23:26:50 +000016196 // All of the single-register GCC register classes map their values onto
16197 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16198 // really want an 8-bit or 32-bit register, map to the appropriate register
16199 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016200 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016201 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016202 unsigned DestReg = 0;
16203 switch (Res.first) {
16204 default: break;
16205 case X86::AX: DestReg = X86::AL; break;
16206 case X86::DX: DestReg = X86::DL; break;
16207 case X86::CX: DestReg = X86::CL; break;
16208 case X86::BX: DestReg = X86::BL; break;
16209 }
16210 if (DestReg) {
16211 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016212 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016213 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016214 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016215 unsigned DestReg = 0;
16216 switch (Res.first) {
16217 default: break;
16218 case X86::AX: DestReg = X86::EAX; break;
16219 case X86::DX: DestReg = X86::EDX; break;
16220 case X86::CX: DestReg = X86::ECX; break;
16221 case X86::BX: DestReg = X86::EBX; break;
16222 case X86::SI: DestReg = X86::ESI; break;
16223 case X86::DI: DestReg = X86::EDI; break;
16224 case X86::BP: DestReg = X86::EBP; break;
16225 case X86::SP: DestReg = X86::ESP; break;
16226 }
16227 if (DestReg) {
16228 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016229 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016230 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016231 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016232 unsigned DestReg = 0;
16233 switch (Res.first) {
16234 default: break;
16235 case X86::AX: DestReg = X86::RAX; break;
16236 case X86::DX: DestReg = X86::RDX; break;
16237 case X86::CX: DestReg = X86::RCX; break;
16238 case X86::BX: DestReg = X86::RBX; break;
16239 case X86::SI: DestReg = X86::RSI; break;
16240 case X86::DI: DestReg = X86::RDI; break;
16241 case X86::BP: DestReg = X86::RBP; break;
16242 case X86::SP: DestReg = X86::RSP; break;
16243 }
16244 if (DestReg) {
16245 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016246 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016247 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016248 }
Craig Topperc9099502012-04-20 06:31:50 +000016249 } else if (Res.second == &X86::FR32RegClass ||
16250 Res.second == &X86::FR64RegClass ||
16251 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016252 // Handle references to XMM physical registers that got mapped into the
16253 // wrong class. This can happen with constraints like {xmm0} where the
16254 // target independent register mapper will just pick the first match it can
16255 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016256
16257 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016258 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016259 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016260 Res.second = &X86::FR64RegClass;
16261 else if (X86::VR128RegClass.hasType(VT))
16262 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016263 else if (X86::VR256RegClass.hasType(VT))
16264 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016265 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016266
Chris Lattnerf76d1802006-07-31 23:26:50 +000016267 return Res;
16268}