blob: 776dbbd84704546f19ac57cacfb08e3dca33d466 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000133
Evan Chengf609bb82010-01-19 00:44:15 +0000134def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
135
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000136def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
138
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000139
140def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
141
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000142//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000143// ARM Instruction Predicate Definitions.
144//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000145def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
146def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
147def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
148def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
149def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
150def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
151def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
152def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
153def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
154def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
155def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
156def HasNEON : Predicate<"Subtarget->hasNEON()">;
157def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000158def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000159def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
160def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000161def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000162def IsThumb : Predicate<"Subtarget->isThumb()">;
163def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
164def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
165def IsARM : Predicate<"!Subtarget->isThumb()">;
166def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
167def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000168
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000169// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseMovt : Predicate<"Subtarget->useMovt()">;
171def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
172def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000173
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000174//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000175// ARM Flag Definitions.
176
177class RegConstraint<string C> {
178 string Constraints = C;
179}
180
181//===----------------------------------------------------------------------===//
182// ARM specific transformation functions and pattern fragments.
183//
184
Evan Chenga8e29892007-01-19 07:51:42 +0000185// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
186// so_imm_neg def below.
187def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000189}]>;
190
191// so_imm_not_XFORM - Return a so_imm value packed into the format described for
192// so_imm_not def below.
193def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
Evan Chenga8e29892007-01-19 07:51:42 +0000197/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
198def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
203def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Jim Grosbach64171712010-02-16 21:07:46 +0000207def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 PatLeaf<(imm), [{
209 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
210 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000211
Evan Chenga2515702007-03-19 07:09:02 +0000212def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
215 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
217// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
218def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000219 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000220}]>;
221
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000222/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
223/// e.g., 0xf000ffff
224def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000225 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000226 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000228 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229 let PrintMethod = "printBitfieldInvMaskImmOperand";
230}
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chenga8e29892007-01-19 07:51:42 +0000266//===----------------------------------------------------------------------===//
267// Operand Definitions.
268//
269
270// Branch target.
271def brtarget : Operand<OtherVT>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273// A list of registers separated by comma. Used by load/store multiple.
274def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000275 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000276 let PrintMethod = "printRegisterList";
277}
278
279// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
280def cpinst_operand : Operand<i32> {
281 let PrintMethod = "printCPInstOperand";
282}
283
284def jtblock_operand : Operand<i32> {
285 let PrintMethod = "printJTBlockOperand";
286}
Evan Cheng66ac5312009-07-25 00:33:29 +0000287def jt2block_operand : Operand<i32> {
288 let PrintMethod = "printJT2BlockOperand";
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// Local PC labels.
292def pclabel : Operand<i32> {
293 let PrintMethod = "printPCLabel";
294}
295
Owen Anderson498ec202010-10-27 22:49:00 +0000296def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000297 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000298}
299
Jim Grosbachb35ad412010-10-13 19:56:10 +0000300// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
301def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
302 int32_t v = (int32_t)N->getZExtValue();
303 return v == 8 || v == 16 || v == 24; }]> {
304 string EncoderMethod = "getRotImmOpValue";
305}
306
Bob Wilson22f5dc72010-08-16 18:27:34 +0000307// shift_imm: An integer that encodes a shift amount and the type of shift
308// (currently either asr or lsl) using the same encoding used for the
309// immediates in so_reg operands.
310def shift_imm : Operand<i32> {
311 let PrintMethod = "printShiftImmOperand";
312}
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314// shifter_operand operands: so_reg and so_imm.
315def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000316 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000317 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000318 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000319 let PrintMethod = "printSORegOperand";
320 let MIOperandInfo = (ops GPR, GPR, i32imm);
321}
Evan Chengf40deed2010-10-27 23:41:30 +0000322def shift_so_reg : Operand<i32>, // reg reg imm
323 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
324 [shl,srl,sra,rotr]> {
325 string EncoderMethod = "getSORegOpValue";
326 let PrintMethod = "printSORegOperand";
327 let MIOperandInfo = (ops GPR, GPR, i32imm);
328}
Evan Chenga8e29892007-01-19 07:51:42 +0000329
330// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
331// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
332// represented in the imm field in the same 12-bit form that they are encoded
333// into so_imm instructions: the 8-bit immediate is the least significant bits
334// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000335def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000336 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000337 let PrintMethod = "printSOImmOperand";
338}
339
Evan Chengc70d1842007-03-20 08:11:30 +0000340// Break so_imm's up into two pieces. This handles immediates with up to 16
341// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
342// get the first/second pieces.
343def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000344 PatLeaf<(imm), [{
345 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
346 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000347 let PrintMethod = "printSOImm2PartOperand";
348}
349
350def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000351 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000353}]>;
354
355def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000356 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000358}]>;
359
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000360def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
361 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
362 }]> {
363 let PrintMethod = "printSOImm2PartOperand";
364}
365
366def so_neg_imm2part_1 : SDNodeXForm<imm, [{
367 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
368 return CurDAG->getTargetConstant(V, MVT::i32);
369}]>;
370
371def so_neg_imm2part_2 : SDNodeXForm<imm, [{
372 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
373 return CurDAG->getTargetConstant(V, MVT::i32);
374}]>;
375
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000376/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
377def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
378 return (int32_t)N->getZExtValue() < 32;
379}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000380
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000381/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
382def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
383 return (int32_t)N->getZExtValue() < 32;
384}]> {
385 string EncoderMethod = "getImmMinusOneOpValue";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Define ARM specific addressing modes.
389
Jim Grosbach3e556122010-10-26 22:37:02 +0000390
391// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000392//
Jim Grosbach3e556122010-10-26 22:37:02 +0000393def addrmode_imm12 : Operand<i32>,
394 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000395 // 12-bit immediate operand. Note that instructions using this encode
396 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
397 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000398
399 string EncoderMethod = "getAddrModeImm12OpValue";
400 let PrintMethod = "printAddrModeImm12Operand";
401 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000402}
Jim Grosbach3e556122010-10-26 22:37:02 +0000403// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000404//
Jim Grosbach3e556122010-10-26 22:37:02 +0000405def ldst_so_reg : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
407 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000408 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000409 let PrintMethod = "printAddrMode2Operand";
410 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
411}
412
Jim Grosbach3e556122010-10-26 22:37:02 +0000413// addrmode2 := reg +/- imm12
414// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000415//
416def addrmode2 : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
418 let PrintMethod = "printAddrMode2Operand";
419 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
420}
421
422def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000423 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
424 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000425 let PrintMethod = "printAddrMode2OffsetOperand";
426 let MIOperandInfo = (ops GPR, i32imm);
427}
428
429// addrmode3 := reg +/- reg
430// addrmode3 := reg +/- imm8
431//
432def addrmode3 : Operand<i32>,
433 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
434 let PrintMethod = "printAddrMode3Operand";
435 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
436}
437
438def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000439 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
440 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000441 let PrintMethod = "printAddrMode3OffsetOperand";
442 let MIOperandInfo = (ops GPR, i32imm);
443}
444
445// addrmode4 := reg, <mode|W>
446//
447def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000448 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000450 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000451}
452
Chris Lattner14b93852010-10-29 00:27:31 +0000453def ARMMemMode5AsmOperand : AsmOperandClass {
454 let Name = "MemMode5";
455 let SuperClasses = [];
456}
457
Evan Chenga8e29892007-01-19 07:51:42 +0000458// addrmode5 := reg +/- imm8*4
459//
460def addrmode5 : Operand<i32>,
461 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
462 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000463 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000464 let ParserMatchClass = ARMMemMode5AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Bob Wilson8b024a52009-07-01 23:16:05 +0000467// addrmode6 := reg with optional writeback
468//
469def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000470 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000471 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000472 let MIOperandInfo = (ops GPR:$addr, i32imm);
473}
474
475def am6offset : Operand<i32> {
476 let PrintMethod = "printAddrMode6OffsetOperand";
477 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000478}
479
Evan Chenga8e29892007-01-19 07:51:42 +0000480// addrmodepc := pc + reg
481//
482def addrmodepc : Operand<i32>,
483 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
484 let PrintMethod = "printAddrModePCOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
Bob Wilson4f38b382009-08-21 21:58:55 +0000488def nohash_imm : Operand<i32> {
489 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493
Evan Cheng37f25d92008-08-28 23:39:26 +0000494include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000495
496//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000497// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000498//
499
Evan Cheng3924f782008-08-29 07:36:24 +0000500/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000501/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502multiclass AsI1_bin_irs<bits<4> opcod, string opc,
503 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
504 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000505 // The register-immediate version is re-materializable. This is useful
506 // in particular for taking the address of a local.
507 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000508 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
509 iii, opc, "\t$Rd, $Rn, $imm",
510 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
511 bits<4> Rd;
512 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000513 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000515 let Inst{15-12} = Rd;
516 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000517 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000519 }
Jim Grosbach62547262010-10-11 18:51:51 +0000520 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
521 iir, opc, "\t$Rd, $Rn, $Rm",
522 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000523 bits<4> Rd;
524 bits<4> Rn;
525 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000526 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000528 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000529 let Inst{3-0} = Rm;
530 let Inst{15-12} = Rd;
531 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000532 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000533 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
534 iis, opc, "\t$Rd, $Rn, $shift",
535 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000536 bits<4> Rd;
537 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000538 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000539 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000540 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000541 let Inst{15-12} = Rd;
542 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 }
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
Evan Cheng1e249e32009-06-25 20:59:23 +0000546/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000547/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000548let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000549multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
550 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
551 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000552 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
553 iii, opc, "\t$Rd, $Rn, $imm",
554 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
555 bits<4> Rd;
556 bits<4> Rn;
557 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000559 let Inst{15-12} = Rd;
560 let Inst{19-16} = Rn;
561 let Inst{11-0} = imm;
562 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
565 iir, opc, "\t$Rd, $Rn, $Rm",
566 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000570 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000571 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000572 let isCommutable = Commutable;
573 let Inst{3-0} = Rm;
574 let Inst{15-12} = Rd;
575 let Inst{19-16} = Rn;
576 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000578 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
579 iis, opc, "\t$Rd, $Rn, $shift",
580 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
581 bits<4> Rd;
582 bits<4> Rn;
583 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 let Inst{11-0} = shift;
586 let Inst{15-12} = Rd;
587 let Inst{19-16} = Rn;
588 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 }
Evan Cheng071a2792007-09-11 19:55:27 +0000590}
Evan Chengc85e8322007-07-05 07:13:32 +0000591}
592
593/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000594/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000595/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000596let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000597multiclass AI1_cmp_irs<bits<4> opcod, string opc,
598 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
599 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
601 opc, "\t$Rn, $imm",
602 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 bits<4> Rn;
604 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000606 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 let Inst{19-16} = Rn;
608 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000609 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 let Inst{20} = 1;
611 }
612 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
613 opc, "\t$Rn, $Rm",
614 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 bits<4> Rn;
616 bits<4> Rm;
617 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000620 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000621 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000623 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 }
625 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
626 opc, "\t$Rn, $shift",
627 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 bits<4> Rn;
629 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000630 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000632 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let Inst{19-16} = Rn;
634 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 }
Evan Cheng071a2792007-09-11 19:55:27 +0000636}
Evan Chenga8e29892007-01-19 07:51:42 +0000637}
638
Evan Cheng576a3962010-09-25 00:49:35 +0000639/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000640/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000641/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000642multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000643 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
644 IIC_iEXTr, opc, "\t$Rd, $Rm",
645 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000646 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000647 bits<4> Rd;
648 bits<4> Rm;
649 let Inst{15-12} = Rd;
650 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000651 let Inst{11-10} = 0b00;
652 let Inst{19-16} = 0b1111;
653 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
655 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
656 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000657 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 bits<4> Rd;
659 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000661 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000663 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000664 let Inst{19-16} = 0b1111;
665 }
Evan Chenga8e29892007-01-19 07:51:42 +0000666}
667
Evan Cheng576a3962010-09-25 00:49:35 +0000668multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
670 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000671 [/* For disassembly only; pattern left blank */]>,
672 Requires<[IsARM, HasV6]> {
673 let Inst{11-10} = 0b00;
674 let Inst{19-16} = 0b1111;
675 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
677 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 bits<2> rot;
681 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 let Inst{19-16} = 0b1111;
683 }
684}
685
Evan Cheng576a3962010-09-25 00:49:35 +0000686/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000687/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000688multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000689 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
690 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
691 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000692 Requires<[IsARM, HasV6]> {
693 let Inst{11-10} = 0b00;
694 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
696 rot_imm:$rot),
697 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
698 [(set GPR:$Rd, (opnode GPR:$Rn,
699 (rotr GPR:$Rm, rot_imm:$rot)))]>,
700 Requires<[IsARM, HasV6]> {
701 bits<4> Rn;
702 bits<2> rot;
703 let Inst{19-16} = Rn;
704 let Inst{11-10} = rot;
705 }
Evan Chenga8e29892007-01-19 07:51:42 +0000706}
707
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000709multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000710 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
711 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000712 [/* For disassembly only; pattern left blank */]>,
713 Requires<[IsARM, HasV6]> {
714 let Inst{11-10} = 0b00;
715 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
717 rot_imm:$rot),
718 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000720 Requires<[IsARM, HasV6]> {
721 bits<4> Rn;
722 bits<2> rot;
723 let Inst{19-16} = Rn;
724 let Inst{11-10} = rot;
725 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000726}
727
Evan Cheng62674222009-06-25 23:34:10 +0000728/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
729let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000730multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
731 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000732 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
733 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
734 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000735 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000740 let Inst{15-12} = Rd;
741 let Inst{19-16} = Rn;
742 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000743 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
745 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
746 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000747 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000751 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000752 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000753 let isCommutable = Commutable;
754 let Inst{3-0} = Rm;
755 let Inst{15-12} = Rd;
756 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000757 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
759 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
760 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000761 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 bits<4> Rd;
763 bits<4> Rn;
764 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 let Inst{11-0} = shift;
767 let Inst{15-12} = Rd;
768 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000769 }
Jim Grosbache5165492009-11-09 00:11:35 +0000770}
771// Carry setting variants
772let Defs = [CPSR] in {
773multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
774 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
776 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
777 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000778 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000779 bits<4> Rd;
780 bits<4> Rn;
781 bits<12> imm;
782 let Inst{15-12} = Rd;
783 let Inst{19-16} = Rn;
784 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000785 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000786 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000787 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
789 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
790 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000791 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 bits<4> Rd;
793 bits<4> Rn;
794 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000795 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 let isCommutable = Commutable;
797 let Inst{3-0} = Rm;
798 let Inst{15-12} = Rd;
799 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000800 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000802 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
804 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
805 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000806 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 bits<4> Rd;
808 bits<4> Rn;
809 bits<12> shift;
810 let Inst{11-0} = shift;
811 let Inst{15-12} = Rd;
812 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000813 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000815 }
Evan Cheng071a2792007-09-11 19:55:27 +0000816}
Evan Chengc85e8322007-07-05 07:13:32 +0000817}
Jim Grosbache5165492009-11-09 00:11:35 +0000818}
Evan Chengc85e8322007-07-05 07:13:32 +0000819
Jim Grosbach3e556122010-10-26 22:37:02 +0000820let canFoldAsLoad = 1, isReMaterializable = 1 in {
821multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
822 InstrItinClass iir, PatFrag opnode> {
823 // Note: We use the complex addrmode_imm12 rather than just an input
824 // GPR and a constrained immediate so that we can use this to match
825 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000826 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000827 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
828 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
829 bits<4> Rt;
830 bits<17> addr;
831 let Inst{23} = addr{12}; // U (add = ('U' == 1))
832 let Inst{19-16} = addr{16-13}; // Rn
833 let Inst{15-12} = Rt;
834 let Inst{11-0} = addr{11-0}; // imm12
835 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000836 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000837 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
838 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
839 bits<4> Rt;
840 bits<17> shift;
841 let Inst{23} = shift{12}; // U (add = ('U' == 1))
842 let Inst{19-16} = shift{16-13}; // Rn
843 let Inst{11-0} = shift{11-0};
844 }
845}
846}
847
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000848multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
849 InstrItinClass iir, PatFrag opnode> {
850 // Note: We use the complex addrmode_imm12 rather than just an input
851 // GPR and a constrained immediate so that we can use this to match
852 // frame index references and avoid matching constant pool references.
853 def i12 : AIldst1<0b010, opc22, 0, (outs),
854 (ins GPR:$Rt, addrmode_imm12:$addr),
855 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
856 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
857 bits<4> Rt;
858 bits<17> addr;
859 let Inst{23} = addr{12}; // U (add = ('U' == 1))
860 let Inst{19-16} = addr{16-13}; // Rn
861 let Inst{15-12} = Rt;
862 let Inst{11-0} = addr{11-0}; // imm12
863 }
864 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
865 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
866 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
867 bits<4> Rt;
868 bits<17> shift;
869 let Inst{23} = shift{12}; // U (add = ('U' == 1))
870 let Inst{19-16} = shift{16-13}; // Rn
871 let Inst{11-0} = shift{11-0};
872 }
873}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000874//===----------------------------------------------------------------------===//
875// Instructions
876//===----------------------------------------------------------------------===//
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878//===----------------------------------------------------------------------===//
879// Miscellaneous Instructions.
880//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000881
Evan Chenga8e29892007-01-19 07:51:42 +0000882/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
883/// the function. The first operand is the ID# for this instruction, the second
884/// is the index into the MachineConstantPool that this is, the third is the
885/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000886let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000887def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000888PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000889 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000890
Jim Grosbach4642ad32010-02-22 23:10:38 +0000891// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
892// from removing one half of the matched pairs. That breaks PEI, which assumes
893// these will always be in pairs, and asserts if it finds otherwise. Better way?
894let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000895def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000896PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000897 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000898
Jim Grosbach64171712010-02-16 21:07:46 +0000899def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000900PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000901 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000902}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000903
Johnny Chenf4d81052010-02-12 22:53:19 +0000904def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000905 [/* For disassembly only; pattern left blank */]>,
906 Requires<[IsARM, HasV6T2]> {
907 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000908 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000909 let Inst{7-0} = 0b00000000;
910}
911
Johnny Chenf4d81052010-02-12 22:53:19 +0000912def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
913 [/* For disassembly only; pattern left blank */]>,
914 Requires<[IsARM, HasV6T2]> {
915 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000916 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000917 let Inst{7-0} = 0b00000001;
918}
919
920def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
921 [/* For disassembly only; pattern left blank */]>,
922 Requires<[IsARM, HasV6T2]> {
923 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000924 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000925 let Inst{7-0} = 0b00000010;
926}
927
928def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
929 [/* For disassembly only; pattern left blank */]>,
930 Requires<[IsARM, HasV6T2]> {
931 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000932 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000933 let Inst{7-0} = 0b00000011;
934}
935
Johnny Chen2ec5e492010-02-22 21:50:40 +0000936def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
937 "\t$dst, $a, $b",
938 [/* For disassembly only; pattern left blank */]>,
939 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 bits<4> Rd;
941 bits<4> Rn;
942 bits<4> Rm;
943 let Inst{3-0} = Rm;
944 let Inst{15-12} = Rd;
945 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000946 let Inst{27-20} = 0b01101000;
947 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949}
950
Johnny Chenf4d81052010-02-12 22:53:19 +0000951def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
952 [/* For disassembly only; pattern left blank */]>,
953 Requires<[IsARM, HasV6T2]> {
954 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000955 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000956 let Inst{7-0} = 0b00000100;
957}
958
Johnny Chenc6f7b272010-02-11 18:12:29 +0000959// The i32imm operand $val can be used by a debugger to store more information
960// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000961def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000962 [/* For disassembly only; pattern left blank */]>,
963 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000964 bits<16> val;
965 let Inst{3-0} = val{3-0};
966 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000967 let Inst{27-20} = 0b00010010;
968 let Inst{7-4} = 0b0111;
969}
970
Johnny Chenb98e1602010-02-12 18:55:33 +0000971// Change Processor State is a system instruction -- for disassembly only.
972// The singleton $opt operand contains the following information:
973// opt{4-0} = mode from Inst{4-0}
974// opt{5} = changemode from Inst{17}
975// opt{8-6} = AIF from Inst{8-6}
976// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000977// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000978def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000979 [/* For disassembly only; pattern left blank */]>,
980 Requires<[IsARM]> {
981 let Inst{31-28} = 0b1111;
982 let Inst{27-20} = 0b00010000;
983 let Inst{16} = 0;
984 let Inst{5} = 0;
985}
986
Johnny Chenb92a23f2010-02-21 04:42:01 +0000987// Preload signals the memory system of possible future data/instruction access.
988// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000989//
990// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
991// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000992multiclass APreLoad<bit data, bit read, string opc> {
993
Jim Grosbachab682a22010-10-28 18:34:10 +0000994 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, NoItinerary,
995 !strconcat(opc, "\t$addr"), []> {
996 bits<4> Rt;
997 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998 let Inst{31-26} = 0b111101;
999 let Inst{25} = 0; // 0 for immediate form
1000 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001001 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001002 let Inst{22} = read;
1003 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001004 let Inst{19-16} = addr{16-13}; // Rn
1005 let Inst{15-12} = Rt;
1006 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001007 }
1008
Jim Grosbachab682a22010-10-28 18:34:10 +00001009 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, NoItinerary,
1010 !strconcat(opc, "\t$shift"), []> {
1011 bits<4> Rt;
1012 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001013 let Inst{31-26} = 0b111101;
1014 let Inst{25} = 1; // 1 for register form
1015 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001016 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Johnny Chenb92a23f2010-02-21 04:42:01 +00001017 let Inst{22} = read;
1018 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001019 let Inst{19-16} = shift{16-13}; // Rn
1020 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001021 }
1022}
1023
1024defm PLD : APreLoad<1, 1, "pld">;
1025defm PLDW : APreLoad<1, 0, "pldw">;
1026defm PLI : APreLoad<0, 1, "pli">;
1027
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001028def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1029 "setend\t$end",
1030 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001031 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001032 bits<1> end;
1033 let Inst{31-10} = 0b1111000100000001000000;
1034 let Inst{9} = end;
1035 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001036}
1037
Johnny Chenf4d81052010-02-12 22:53:19 +00001038def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001041 bits<4> opt;
1042 let Inst{27-4} = 0b001100100000111100001111;
1043 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001044}
1045
Johnny Chenba6e0332010-02-11 17:14:31 +00001046// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001047let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001048def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001049 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001050 Requires<[IsARM]> {
1051 let Inst{27-25} = 0b011;
1052 let Inst{24-20} = 0b11111;
1053 let Inst{7-5} = 0b111;
1054 let Inst{4} = 0b1;
1055}
1056
Evan Cheng12c3a532008-11-06 17:48:05 +00001057// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001058// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1059// classes (AXI1, et.al.) and so have encoding information and such,
1060// which is suboptimal. Once the rest of the code emitter (including
1061// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001062// pseudos. As is, the encoding information ends up being ignored,
1063// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001064let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001065def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001066 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001067 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001068
Evan Cheng325474e2008-01-07 23:56:57 +00001069let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001070def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001071 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001072 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001073
Evan Chengd87293c2008-11-06 08:47:38 +00001074def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001075 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001076 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1077
Evan Chengd87293c2008-11-06 08:47:38 +00001078def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001079 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001080 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1081
Evan Chengd87293c2008-11-06 08:47:38 +00001082def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001083 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001084 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1085
Evan Chengd87293c2008-11-06 08:47:38 +00001086def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001087 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001088 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1089}
Chris Lattner13c63102008-01-06 05:55:01 +00001090let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001091def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001092 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001093 [(store GPR:$src, addrmodepc:$addr)]>;
1094
Evan Chengd87293c2008-11-06 08:47:38 +00001095def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001096 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001097 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1098
Evan Chengd87293c2008-11-06 08:47:38 +00001099def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001100 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001101 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1102}
Evan Cheng12c3a532008-11-06 17:48:05 +00001103} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001104
Evan Chenge07715c2009-06-23 05:25:29 +00001105
1106// LEApcrel - Load a pc-relative address into a register without offending the
1107// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001108// FIXME: These are marked as pseudos, but they're really not(?). They're just
1109// the ADR instruction. Is this the right way to handle that? They need
1110// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001111let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001112let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001113def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001114 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001115 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001116
Jim Grosbacha967d112010-06-21 21:27:27 +00001117} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001118def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001119 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001120 Pseudo, IIC_iALUi,
1121 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001122 let Inst{25} = 1;
1123}
Evan Chenge07715c2009-06-23 05:25:29 +00001124
Evan Chenga8e29892007-01-19 07:51:42 +00001125//===----------------------------------------------------------------------===//
1126// Control Flow Instructions.
1127//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001128
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001129let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1130 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001131 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001132 "bx", "\tlr", [(ARMretflag)]>,
1133 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001134 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001135 }
1136
1137 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001138 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139 "mov", "\tpc, lr", [(ARMretflag)]>,
1140 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001141 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001143}
Rafael Espindola27185192006-09-29 21:20:16 +00001144
Bob Wilson04ea6e52009-10-28 00:37:03 +00001145// Indirect branches
1146let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001148 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 [(brind GPR:$dst)]>,
1150 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001151 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001152 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001153 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001154 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001155
1156 // ARMV4 only
1157 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1158 [(brind GPR:$dst)]>,
1159 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001160 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001161 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001162 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001164}
1165
Evan Chenga8e29892007-01-19 07:51:42 +00001166// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001167// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001168let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001169 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001170 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1171 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001172 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001173 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001174 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001175
Bob Wilson54fc1242009-06-22 21:01:46 +00001176// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001177let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001178 Defs = [R0, R1, R2, R3, R12, LR,
1179 D0, D1, D2, D3, D4, D5, D6, D7,
1180 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001181 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001182 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001183 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001184 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001185 Requires<[IsARM, IsNotDarwin]> {
1186 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001187 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001188 }
Evan Cheng277f0742007-06-19 21:05:09 +00001189
Evan Cheng12c3a532008-11-06 17:48:05 +00001190 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001191 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001192 [(ARMcall_pred tglobaladdr:$func)]>,
1193 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001194
Evan Chenga8e29892007-01-19 07:51:42 +00001195 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001196 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001197 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001198 [(ARMcall GPR:$func)]>,
1199 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001200 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001201 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001202 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001203 }
1204
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001205 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001206 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1207 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001208 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001209 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001211 bits<4> func;
1212 let Inst{27-4} = 0b000100101111111111110001;
1213 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001214 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215
1216 // ARMv4
1217 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1218 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1219 [(ARMcall_nolink tGPR:$func)]>,
1220 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001221 bits<4> func;
1222 let Inst{27-4} = 0b000110100000111100000000;
1223 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001225}
1226
1227// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001228let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001229 Defs = [R0, R1, R2, R3, R9, R12, LR,
1230 D0, D1, D2, D3, D4, D5, D6, D7,
1231 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001232 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001233 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001234 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001235 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1236 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001237 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001238 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001239
1240 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001241 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001242 [(ARMcall_pred tglobaladdr:$func)]>,
1243 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001244
1245 // ARMv5T and above
1246 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001247 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001248 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001249 bits<4> func;
1250 let Inst{27-4} = 0b000100101111111111110011;
1251 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001252 }
1253
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001254 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001255 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1256 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001257 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001258 [(ARMcall_nolink tGPR:$func)]>,
1259 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001260 bits<4> func;
1261 let Inst{27-4} = 0b000100101111111111110001;
1262 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001263 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001264
1265 // ARMv4
1266 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1267 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1268 [(ARMcall_nolink tGPR:$func)]>,
1269 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001270 bits<4> func;
1271 let Inst{27-4} = 0b000110100000111100000000;
1272 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001273 }
Rafael Espindola35574632006-07-18 17:00:30 +00001274}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001275
Dale Johannesen51e28e62010-06-03 21:09:53 +00001276// Tail calls.
1277
Jim Grosbach832859d2010-10-13 22:09:34 +00001278// FIXME: These should probably be xformed into the non-TC versions of the
1279// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001280let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1281 // Darwin versions.
1282 let Defs = [R0, R1, R2, R3, R9, R12,
1283 D0, D1, D2, D3, D4, D5, D6, D7,
1284 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1285 D27, D28, D29, D30, D31, PC],
1286 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001287 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1288 Pseudo, IIC_Br,
1289 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001290
Evan Cheng6523d2f2010-06-19 00:11:54 +00001291 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1292 Pseudo, IIC_Br,
1293 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001294
Evan Cheng6523d2f2010-06-19 00:11:54 +00001295 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001296 IIC_Br, "b\t$dst @ TAILCALL",
1297 []>, Requires<[IsDarwin]>;
1298
1299 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001300 IIC_Br, "b.w\t$dst @ TAILCALL",
1301 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302
Evan Cheng6523d2f2010-06-19 00:11:54 +00001303 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1304 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1305 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001306 bits<4> dst;
1307 let Inst{31-4} = 0b1110000100101111111111110001;
1308 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001309 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001310 }
1311
1312 // Non-Darwin versions (the difference is R9).
1313 let Defs = [R0, R1, R2, R3, R12,
1314 D0, D1, D2, D3, D4, D5, D6, D7,
1315 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1316 D27, D28, D29, D30, D31, PC],
1317 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001318 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1319 Pseudo, IIC_Br,
1320 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001321
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001322 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001323 Pseudo, IIC_Br,
1324 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001325
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1327 IIC_Br, "b\t$dst @ TAILCALL",
1328 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001329
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1331 IIC_Br, "b.w\t$dst @ TAILCALL",
1332 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001333
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001334 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1336 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001337 bits<4> dst;
1338 let Inst{31-4} = 0b1110000100101111111111110001;
1339 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341 }
1342}
1343
David Goodwin1a8f36e2009-08-12 18:31:53 +00001344let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001345 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001346 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001347 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001348 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001349 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001350
Owen Anderson20ab2902007-11-12 07:39:39 +00001351 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001352 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001353 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001354 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001355 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001356 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001357 let Inst{20} = 0; // S Bit
1358 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001359 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001360 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001361 def BR_JTm : JTI<(outs),
1362 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001363 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001364 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1365 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001366 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001367 let Inst{20} = 1; // L bit
1368 let Inst{21} = 0; // W bit
1369 let Inst{22} = 0; // B bit
1370 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001371 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001372 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001373 def BR_JTadd : JTI<(outs),
1374 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001375 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001376 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1377 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001378 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001379 let Inst{20} = 0; // S bit
1380 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001381 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 }
1383 } // isNotDuplicable = 1, isIndirectBranch = 1
1384 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001385
Evan Chengc85e8322007-07-05 07:13:32 +00001386 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001387 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001388 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001389 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001390 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001391}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001392
Johnny Chena1e76212010-02-13 02:51:09 +00001393// Branch and Exchange Jazelle -- for disassembly only
1394def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1395 [/* For disassembly only; pattern left blank */]> {
1396 let Inst{23-20} = 0b0010;
1397 //let Inst{19-8} = 0xfff;
1398 let Inst{7-4} = 0b0010;
1399}
1400
Johnny Chen0296f3e2010-02-16 21:59:54 +00001401// Secure Monitor Call is a system instruction -- for disassembly only
1402def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1403 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001404 bits<4> opt;
1405 let Inst{23-4} = 0b01100000000000000111;
1406 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001407}
1408
Johnny Chen64dfb782010-02-16 20:04:27 +00001409// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001410let isCall = 1 in {
1411def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001412 [/* For disassembly only; pattern left blank */]> {
1413 bits<24> svc;
1414 let Inst{23-0} = svc;
1415}
Johnny Chen85d5a892010-02-10 18:02:25 +00001416}
1417
Johnny Chenfb566792010-02-17 21:39:10 +00001418// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001419let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Johnny Chen0296f3e2010-02-16 21:59:54 +00001420def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1421 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001422 [/* For disassembly only; pattern left blank */]> {
1423 let Inst{31-28} = 0b1111;
1424 let Inst{22-20} = 0b110; // W = 1
1425}
1426
1427def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1428 NoItinerary, "srs${addr:submode}\tsp, $mode",
1429 [/* For disassembly only; pattern left blank */]> {
1430 let Inst{31-28} = 0b1111;
1431 let Inst{22-20} = 0b100; // W = 0
1432}
1433
Johnny Chenfb566792010-02-17 21:39:10 +00001434// Return From Exception is a system instruction -- for disassembly only
1435def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1436 NoItinerary, "rfe${addr:submode}\t$base!",
1437 [/* For disassembly only; pattern left blank */]> {
1438 let Inst{31-28} = 0b1111;
1439 let Inst{22-20} = 0b011; // W = 1
1440}
1441
1442def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1443 NoItinerary, "rfe${addr:submode}\t$base",
1444 [/* For disassembly only; pattern left blank */]> {
1445 let Inst{31-28} = 0b1111;
1446 let Inst{22-20} = 0b001; // W = 0
1447}
Chris Lattner39ee0362010-10-31 19:10:56 +00001448} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001449
Evan Chenga8e29892007-01-19 07:51:42 +00001450//===----------------------------------------------------------------------===//
1451// Load / store Instructions.
1452//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001453
Evan Chenga8e29892007-01-19 07:51:42 +00001454// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001455
1456
Evan Cheng7e2fe912010-10-28 06:47:08 +00001457defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001458 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001459defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001460 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001461defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001462 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001463defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001464 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001465
Evan Chengfa775d02007-03-19 07:20:03 +00001466// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001467let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1468 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001470 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1471 bits<4> Rt;
1472 bits<17> addr;
1473 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1474 let Inst{19-16} = 0b1111;
1475 let Inst{15-12} = Rt;
1476 let Inst{11-0} = addr{11-0}; // imm12
1477}
Evan Chengfa775d02007-03-19 07:20:03 +00001478
Evan Chenga8e29892007-01-19 07:51:42 +00001479// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001480def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001481 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001482 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001483
Evan Chenga8e29892007-01-19 07:51:42 +00001484// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001485def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001487 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001488
David Goodwin5d598aa2009-08-19 18:00:44 +00001489def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001491 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001492
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001493let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001494// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001495def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001496 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001497 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001498
Evan Chenga8e29892007-01-19 07:51:42 +00001499// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001500def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001502 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001503
Evan Chengd87293c2008-11-06 08:47:38 +00001504def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001506 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001507
Evan Chengd87293c2008-11-06 08:47:38 +00001508def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001510 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001514 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001515
Evan Chengd87293c2008-11-06 08:47:38 +00001516def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001518 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001519
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001526 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001538 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001539
1540// For disassembly only
1541def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001543 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1544 Requires<[IsARM, HasV5TE]>;
1545
1546// For disassembly only
1547def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001548 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001549 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1550 Requires<[IsARM, HasV5TE]>;
1551
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001552} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001553
Johnny Chenadb561d2010-02-18 03:27:42 +00001554// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001555
1556def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001558 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1559 let Inst{21} = 1; // overwrite
1560}
1561
1562def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001563 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001564 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1565 let Inst{21} = 1; // overwrite
1566}
1567
1568def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001569 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001570 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1571 let Inst{21} = 1; // overwrite
1572}
1573
1574def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001575 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001576 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1577 let Inst{21} = 1; // overwrite
1578}
1579
1580def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001581 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001582 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001583 let Inst{21} = 1; // overwrite
1584}
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001587
1588// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001589def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001590 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001591 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1592
Evan Chenga8e29892007-01-19 07:51:42 +00001593// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001594let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001595def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001596 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001597 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001598
1599// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001600def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001601 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001602 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001603 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001604 [(set GPR:$base_wb,
1605 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1606
Evan Chengd87293c2008-11-06 08:47:38 +00001607def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001608 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001609 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001610 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001611 [(set GPR:$base_wb,
1612 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1613
Evan Chengd87293c2008-11-06 08:47:38 +00001614def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001615 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001616 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001617 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001618 [(set GPR:$base_wb,
1619 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1620
Evan Chengd87293c2008-11-06 08:47:38 +00001621def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001622 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001623 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001624 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001625 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1626 GPR:$base, am3offset:$offset))]>;
1627
Evan Chengd87293c2008-11-06 08:47:38 +00001628def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001629 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001631 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1633 GPR:$base, am2offset:$offset))]>;
1634
Evan Chengd87293c2008-11-06 08:47:38 +00001635def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001636 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001638 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1640 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001641
Johnny Chen39a4bb32010-02-18 22:31:18 +00001642// For disassembly only
1643def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1644 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001645 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001646 "strd", "\t$src1, $src2, [$base, $offset]!",
1647 "$base = $base_wb", []>;
1648
1649// For disassembly only
1650def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1651 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001652 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001653 "strd", "\t$src1, $src2, [$base], $offset",
1654 "$base = $base_wb", []>;
1655
Johnny Chenad4df4c2010-03-01 19:22:00 +00001656// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001657
1658def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001659 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001660 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001661 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1662 [/* For disassembly only; pattern left blank */]> {
1663 let Inst{21} = 1; // overwrite
1664}
1665
1666def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001667 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001668 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001669 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1670 [/* For disassembly only; pattern left blank */]> {
1671 let Inst{21} = 1; // overwrite
1672}
1673
Johnny Chenad4df4c2010-03-01 19:22:00 +00001674def STRHT: AI3sthpo<(outs GPR:$base_wb),
1675 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1678 [/* For disassembly only; pattern left blank */]> {
1679 let Inst{21} = 1; // overwrite
1680}
1681
Evan Chenga8e29892007-01-19 07:51:42 +00001682//===----------------------------------------------------------------------===//
1683// Load / store multiple Instructions.
1684//
1685
Chris Lattner39ee0362010-10-31 19:10:56 +00001686let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1687 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001688def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001689 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001690 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001691 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Bob Wilson815baeb2010-03-13 01:08:20 +00001693def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1694 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001695 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001696 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001697 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001698} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001699
Chris Lattner39ee0362010-10-31 19:10:56 +00001700let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1701 isCodeGenOnly = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001702def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001703 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001704 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001705 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1706
1707def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1708 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001709 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001710 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001711 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001712} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001713
1714//===----------------------------------------------------------------------===//
1715// Move Instructions.
1716//
1717
Evan Chengcd799b92009-06-12 20:46:18 +00001718let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001719def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1720 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1721 bits<4> Rd;
1722 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001723
Johnny Chen04301522009-11-07 00:54:36 +00001724 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001725 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001726 let Inst{3-0} = Rm;
1727 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001728}
1729
Dale Johannesen38d5f042010-06-15 22:24:08 +00001730// A version for the smaller set of tail call registers.
1731let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001732def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001733 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1734 bits<4> Rd;
1735 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001736
Dale Johannesen38d5f042010-06-15 22:24:08 +00001737 let Inst{11-4} = 0b00000000;
1738 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001739 let Inst{3-0} = Rm;
1740 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001741}
1742
Evan Chengf40deed2010-10-27 23:41:30 +00001743def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001744 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001745 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1746 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001747 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001748 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001749 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001750 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001751 let Inst{25} = 0;
1752}
Evan Chenga2515702007-03-19 07:09:02 +00001753
Evan Chengb3379fb2009-02-05 08:42:55 +00001754let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001755def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1756 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001757 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001758 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001759 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001760 let Inst{15-12} = Rd;
1761 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001762 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001763}
1764
1765let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001766def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001767 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001768 "movw", "\t$Rd, $imm",
1769 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001770 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001771 bits<4> Rd;
1772 bits<16> imm;
1773 let Inst{15-12} = Rd;
1774 let Inst{11-0} = imm{11-0};
1775 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001776 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001777 let Inst{25} = 1;
1778}
1779
Jim Grosbach1de588d2010-10-14 18:54:27 +00001780let Constraints = "$src = $Rd" in
1781def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001782 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001783 "movt", "\t$Rd, $imm",
1784 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001785 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001786 lo16AllZero:$imm))]>, UnaryDP,
1787 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001788 bits<4> Rd;
1789 bits<16> imm;
1790 let Inst{15-12} = Rd;
1791 let Inst{11-0} = imm{11-0};
1792 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001793 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001794 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001795}
Evan Cheng13ab0202007-07-10 18:08:01 +00001796
Evan Cheng20956592009-10-21 08:15:52 +00001797def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1798 Requires<[IsARM, HasV6T2]>;
1799
David Goodwinca01a8d2009-09-01 18:32:09 +00001800let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001801def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1802 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1803 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
1805// These aren't really mov instructions, but we have to define them this way
1806// due to flag operands.
1807
Evan Cheng071a2792007-09-11 19:55:27 +00001808let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001809def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1810 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1811 Requires<[IsARM]>;
1812def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1813 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1814 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001815}
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Evan Chenga8e29892007-01-19 07:51:42 +00001817//===----------------------------------------------------------------------===//
1818// Extend Instructions.
1819//
1820
1821// Sign extenders
1822
Evan Cheng576a3962010-09-25 00:49:35 +00001823defm SXTB : AI_ext_rrot<0b01101010,
1824 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1825defm SXTH : AI_ext_rrot<0b01101011,
1826 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001827
Evan Cheng576a3962010-09-25 00:49:35 +00001828defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001829 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001830defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001831 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001832
Johnny Chen2ec5e492010-02-22 21:50:40 +00001833// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001834defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001835
1836// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
1839// Zero extenders
1840
1841let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001842defm UXTB : AI_ext_rrot<0b01101110,
1843 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1844defm UXTH : AI_ext_rrot<0b01101111,
1845 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1846defm UXTB16 : AI_ext_rrot<0b01101100,
1847 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001848
Jim Grosbach542f6422010-07-28 23:25:44 +00001849// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1850// The transformation should probably be done as a combiner action
1851// instead so we can include a check for masking back in the upper
1852// eight bits of the source into the lower eight bits of the result.
1853//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1854// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001855def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001856 (UXTB16r_rot GPR:$Src, 8)>;
1857
Evan Cheng576a3962010-09-25 00:49:35 +00001858defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001859 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001860defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001861 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001862}
1863
Evan Chenga8e29892007-01-19 07:51:42 +00001864// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001865// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001866defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001867
Evan Chenga8e29892007-01-19 07:51:42 +00001868
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001869def SBFX : I<(outs GPR:$Rd),
1870 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001871 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001872 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001873 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001874 bits<4> Rd;
1875 bits<4> Rn;
1876 bits<5> lsb;
1877 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001878 let Inst{27-21} = 0b0111101;
1879 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001880 let Inst{20-16} = width;
1881 let Inst{15-12} = Rd;
1882 let Inst{11-7} = lsb;
1883 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001884}
1885
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001886def UBFX : I<(outs GPR:$Rd),
1887 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001888 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001889 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001890 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001891 bits<4> Rd;
1892 bits<4> Rn;
1893 bits<5> lsb;
1894 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001895 let Inst{27-21} = 0b0111111;
1896 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001897 let Inst{20-16} = width;
1898 let Inst{15-12} = Rd;
1899 let Inst{11-7} = lsb;
1900 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001901}
1902
Evan Chenga8e29892007-01-19 07:51:42 +00001903//===----------------------------------------------------------------------===//
1904// Arithmetic Instructions.
1905//
1906
Jim Grosbach26421962008-10-14 20:36:24 +00001907defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001908 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001909 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001910defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001911 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001912 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001913
Evan Chengc85e8322007-07-05 07:13:32 +00001914// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001915defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001916 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001917 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1918defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001919 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001920 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001921
Evan Cheng62674222009-06-25 23:34:10 +00001922defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001923 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001924defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001925 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001926defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001927 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001928defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001929 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001930
Jim Grosbach84760882010-10-15 18:42:41 +00001931def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1932 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1933 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1934 bits<4> Rd;
1935 bits<4> Rn;
1936 bits<12> imm;
1937 let Inst{25} = 1;
1938 let Inst{15-12} = Rd;
1939 let Inst{19-16} = Rn;
1940 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001941}
Evan Cheng13ab0202007-07-10 18:08:01 +00001942
Bob Wilsoncff71782010-08-05 18:23:43 +00001943// The reg/reg form is only defined for the disassembler; for codegen it is
1944// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001945def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1946 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001947 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001948 bits<4> Rd;
1949 bits<4> Rn;
1950 bits<4> Rm;
1951 let Inst{11-4} = 0b00000000;
1952 let Inst{25} = 0;
1953 let Inst{3-0} = Rm;
1954 let Inst{15-12} = Rd;
1955 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001956}
1957
Jim Grosbach84760882010-10-15 18:42:41 +00001958def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1959 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1960 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1961 bits<4> Rd;
1962 bits<4> Rn;
1963 bits<12> shift;
1964 let Inst{25} = 0;
1965 let Inst{11-0} = shift;
1966 let Inst{15-12} = Rd;
1967 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001968}
Evan Chengc85e8322007-07-05 07:13:32 +00001969
1970// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001971let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001972def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1973 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1974 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1975 bits<4> Rd;
1976 bits<4> Rn;
1977 bits<12> imm;
1978 let Inst{25} = 1;
1979 let Inst{20} = 1;
1980 let Inst{15-12} = Rd;
1981 let Inst{19-16} = Rn;
1982 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001983}
Jim Grosbach84760882010-10-15 18:42:41 +00001984def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1985 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1986 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1987 bits<4> Rd;
1988 bits<4> Rn;
1989 bits<12> shift;
1990 let Inst{25} = 0;
1991 let Inst{20} = 1;
1992 let Inst{11-0} = shift;
1993 let Inst{15-12} = Rd;
1994 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001995}
Evan Cheng071a2792007-09-11 19:55:27 +00001996}
Evan Chengc85e8322007-07-05 07:13:32 +00001997
Evan Cheng62674222009-06-25 23:34:10 +00001998let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001999def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2000 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2001 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002002 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002003 bits<4> Rd;
2004 bits<4> Rn;
2005 bits<12> imm;
2006 let Inst{25} = 1;
2007 let Inst{15-12} = Rd;
2008 let Inst{19-16} = Rn;
2009 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002010}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002011// The reg/reg form is only defined for the disassembler; for codegen it is
2012// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002013def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2014 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002015 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002016 bits<4> Rd;
2017 bits<4> Rn;
2018 bits<4> Rm;
2019 let Inst{11-4} = 0b00000000;
2020 let Inst{25} = 0;
2021 let Inst{3-0} = Rm;
2022 let Inst{15-12} = Rd;
2023 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002024}
Jim Grosbach84760882010-10-15 18:42:41 +00002025def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2026 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2027 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002028 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002029 bits<4> Rd;
2030 bits<4> Rn;
2031 bits<12> shift;
2032 let Inst{25} = 0;
2033 let Inst{11-0} = shift;
2034 let Inst{15-12} = Rd;
2035 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002036}
Evan Cheng62674222009-06-25 23:34:10 +00002037}
2038
2039// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002040let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002041def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2042 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2043 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002044 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002045 bits<4> Rd;
2046 bits<4> Rn;
2047 bits<12> imm;
2048 let Inst{25} = 1;
2049 let Inst{20} = 1;
2050 let Inst{15-12} = Rd;
2051 let Inst{19-16} = Rn;
2052 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002053}
Jim Grosbach84760882010-10-15 18:42:41 +00002054def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2055 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2056 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002057 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002058 bits<4> Rd;
2059 bits<4> Rn;
2060 bits<12> shift;
2061 let Inst{25} = 0;
2062 let Inst{20} = 1;
2063 let Inst{11-0} = shift;
2064 let Inst{15-12} = Rd;
2065 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002066}
Evan Cheng071a2792007-09-11 19:55:27 +00002067}
Evan Cheng2c614c52007-06-06 10:17:05 +00002068
Evan Chenga8e29892007-01-19 07:51:42 +00002069// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002070// The assume-no-carry-in form uses the negation of the input since add/sub
2071// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2072// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2073// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002074def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2075 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002076def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2077 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2078// The with-carry-in form matches bitwise not instead of the negation.
2079// Effectively, the inverse interpretation of the carry flag already accounts
2080// for part of the negation.
2081def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2082 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002083
2084// Note: These are implemented in C++ code, because they have to generate
2085// ADD/SUBrs instructions, which use a complex pattern that a xform function
2086// cannot produce.
2087// (mul X, 2^n+1) -> (add (X << n), X)
2088// (mul X, 2^n-1) -> (rsb X, (X << n))
2089
Johnny Chen667d1272010-02-22 18:50:54 +00002090// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002091// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002092class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002093 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002094 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2095 opc, "\t$Rd, $Rn, $Rm", pattern> {
2096 bits<4> Rd;
2097 bits<4> Rn;
2098 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002099 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002100 let Inst{11-4} = op11_4;
2101 let Inst{19-16} = Rn;
2102 let Inst{15-12} = Rd;
2103 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002104}
2105
Johnny Chen667d1272010-02-22 18:50:54 +00002106// Saturating add/subtract -- for disassembly only
2107
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002108def QADD : AAI<0b00010000, 0b00000101, "qadd",
2109 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2110def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2111 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2112def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2113def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2114
2115def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2116def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2117def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2118def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2119def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2120def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2121def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2122def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2123def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2124def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2125def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2126def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002127
2128// Signed/Unsigned add/subtract -- for disassembly only
2129
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002130def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2131def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2132def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2133def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2134def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2135def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2136def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2137def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2138def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2139def USAX : AAI<0b01100101, 0b11110101, "usax">;
2140def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2141def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002142
2143// Signed/Unsigned halving add/subtract -- for disassembly only
2144
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002145def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2146def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2147def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2148def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2149def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2150def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2151def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2152def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2153def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2154def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2155def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2156def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002157
Johnny Chenadc77332010-02-26 22:04:29 +00002158// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002159
Jim Grosbach70987fb2010-10-18 23:35:38 +00002160def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002161 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002162 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002163 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002164 bits<4> Rd;
2165 bits<4> Rn;
2166 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002167 let Inst{27-20} = 0b01111000;
2168 let Inst{15-12} = 0b1111;
2169 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002170 let Inst{19-16} = Rd;
2171 let Inst{11-8} = Rm;
2172 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002173}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002174def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002175 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002177 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002178 bits<4> Rd;
2179 bits<4> Rn;
2180 bits<4> Rm;
2181 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002182 let Inst{27-20} = 0b01111000;
2183 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002184 let Inst{19-16} = Rd;
2185 let Inst{15-12} = Ra;
2186 let Inst{11-8} = Rm;
2187 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002188}
2189
2190// Signed/Unsigned saturate -- for disassembly only
2191
Jim Grosbach70987fb2010-10-18 23:35:38 +00002192def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2193 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002194 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195 bits<4> Rd;
2196 bits<5> sat_imm;
2197 bits<4> Rn;
2198 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002199 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002200 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002201 let Inst{20-16} = sat_imm;
2202 let Inst{15-12} = Rd;
2203 let Inst{11-7} = sh{7-3};
2204 let Inst{6} = sh{0};
2205 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002206}
2207
Jim Grosbach70987fb2010-10-18 23:35:38 +00002208def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2209 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002210 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002211 bits<4> Rd;
2212 bits<4> sat_imm;
2213 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002214 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002215 let Inst{11-4} = 0b11110011;
2216 let Inst{15-12} = Rd;
2217 let Inst{19-16} = sat_imm;
2218 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002219}
2220
Jim Grosbach70987fb2010-10-18 23:35:38 +00002221def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2222 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002223 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224 bits<4> Rd;
2225 bits<5> sat_imm;
2226 bits<4> Rn;
2227 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002228 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002229 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002230 let Inst{15-12} = Rd;
2231 let Inst{11-7} = sh{7-3};
2232 let Inst{6} = sh{0};
2233 let Inst{20-16} = sat_imm;
2234 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002235}
2236
Jim Grosbach70987fb2010-10-18 23:35:38 +00002237def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2238 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002239 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240 bits<4> Rd;
2241 bits<4> sat_imm;
2242 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002243 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002244 let Inst{11-4} = 0b11110011;
2245 let Inst{15-12} = Rd;
2246 let Inst{19-16} = sat_imm;
2247 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002248}
Evan Chenga8e29892007-01-19 07:51:42 +00002249
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002250def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2251def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002252
Evan Chenga8e29892007-01-19 07:51:42 +00002253//===----------------------------------------------------------------------===//
2254// Bitwise Instructions.
2255//
2256
Jim Grosbach26421962008-10-14 20:36:24 +00002257defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002258 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002259 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002260defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002261 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002262 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002263defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002265 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002266defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002268 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002269
Jim Grosbach3fea191052010-10-21 22:03:21 +00002270def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002271 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002272 "bfc", "\t$Rd, $imm", "$src = $Rd",
2273 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002274 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002275 bits<4> Rd;
2276 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002277 let Inst{27-21} = 0b0111110;
2278 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002279 let Inst{15-12} = Rd;
2280 let Inst{11-7} = imm{4-0}; // lsb
2281 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002282}
2283
Johnny Chenb2503c02010-02-17 06:31:48 +00002284// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002285def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002286 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002287 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2288 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002289 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002290 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002294 let Inst{27-21} = 0b0111110;
2295 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002296 let Inst{15-12} = Rd;
2297 let Inst{11-7} = imm{4-0}; // lsb
2298 let Inst{20-16} = imm{9-5}; // width
2299 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002300}
2301
Jim Grosbach36860462010-10-21 22:19:32 +00002302def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2303 "mvn", "\t$Rd, $Rm",
2304 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2305 bits<4> Rd;
2306 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002307 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002308 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002309 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002310 let Inst{15-12} = Rd;
2311 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002312}
Jim Grosbach36860462010-10-21 22:19:32 +00002313def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2314 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2315 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2316 bits<4> Rd;
2317 bits<4> Rm;
2318 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002319 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002320 let Inst{19-16} = 0b0000;
2321 let Inst{15-12} = Rd;
2322 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002323}
Evan Chengb3379fb2009-02-05 08:42:55 +00002324let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002325def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2326 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2327 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2328 bits<4> Rd;
2329 bits<4> Rm;
2330 bits<12> imm;
2331 let Inst{25} = 1;
2332 let Inst{19-16} = 0b0000;
2333 let Inst{15-12} = Rd;
2334 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002335}
Evan Chenga8e29892007-01-19 07:51:42 +00002336
2337def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2338 (BICri GPR:$src, so_imm_not:$imm)>;
2339
2340//===----------------------------------------------------------------------===//
2341// Multiply Instructions.
2342//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002343class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2344 string opc, string asm, list<dag> pattern>
2345 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2346 bits<4> Rd;
2347 bits<4> Rm;
2348 bits<4> Rn;
2349 let Inst{19-16} = Rd;
2350 let Inst{11-8} = Rm;
2351 let Inst{3-0} = Rn;
2352}
2353class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2354 string opc, string asm, list<dag> pattern>
2355 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2356 bits<4> RdLo;
2357 bits<4> RdHi;
2358 bits<4> Rm;
2359 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002360 let Inst{19-16} = RdHi;
2361 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002362 let Inst{11-8} = Rm;
2363 let Inst{3-0} = Rn;
2364}
Evan Chenga8e29892007-01-19 07:51:42 +00002365
Evan Cheng8de898a2009-06-26 00:19:44 +00002366let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002367def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2368 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2369 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002370
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002371def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2372 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2373 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2374 bits<4> Ra;
2375 let Inst{15-12} = Ra;
2376}
Evan Chenga8e29892007-01-19 07:51:42 +00002377
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002378def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002379 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002380 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002381 Requires<[IsARM, HasV6T2]> {
2382 bits<4> Rd;
2383 bits<4> Rm;
2384 bits<4> Rn;
2385 let Inst{19-16} = Rd;
2386 let Inst{11-8} = Rm;
2387 let Inst{3-0} = Rn;
2388}
Evan Chengedcbada2009-07-06 22:05:45 +00002389
Evan Chenga8e29892007-01-19 07:51:42 +00002390// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002391
Evan Chengcd799b92009-06-12 20:46:18 +00002392let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002393let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002394def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2395 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2396 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002397
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002398def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2399 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2400 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002401}
Evan Chenga8e29892007-01-19 07:51:42 +00002402
2403// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002404def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2405 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2406 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002408def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2409 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2410 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002411
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002412def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2413 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2414 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2415 Requires<[IsARM, HasV6]> {
2416 bits<4> RdLo;
2417 bits<4> RdHi;
2418 bits<4> Rm;
2419 bits<4> Rn;
2420 let Inst{19-16} = RdLo;
2421 let Inst{15-12} = RdHi;
2422 let Inst{11-8} = Rm;
2423 let Inst{3-0} = Rn;
2424}
Evan Chengcd799b92009-06-12 20:46:18 +00002425} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002426
2427// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002428def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2429 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2430 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002431 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002432 let Inst{15-12} = 0b1111;
2433}
Evan Cheng13ab0202007-07-10 18:08:01 +00002434
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002435def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2436 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002437 [/* For disassembly only; pattern left blank */]>,
2438 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002439 let Inst{15-12} = 0b1111;
2440}
2441
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002442def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2443 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2444 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2445 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2446 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002447
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002448def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2449 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2450 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002451 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002452 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002453
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002454def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2455 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2456 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2457 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2458 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002460def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2461 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2462 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002463 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002464 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002465
Raul Herbster37fb5b12007-08-30 23:25:47 +00002466multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002467 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2468 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2469 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2470 (sext_inreg GPR:$Rm, i16)))]>,
2471 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002472
Jim Grosbach3870b752010-10-22 18:35:16 +00002473 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2474 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2475 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2476 (sra GPR:$Rm, (i32 16))))]>,
2477 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002478
Jim Grosbach3870b752010-10-22 18:35:16 +00002479 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2480 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2481 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2482 (sext_inreg GPR:$Rm, i16)))]>,
2483 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002484
Jim Grosbach3870b752010-10-22 18:35:16 +00002485 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2486 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2487 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2488 (sra GPR:$Rm, (i32 16))))]>,
2489 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002490
Jim Grosbach3870b752010-10-22 18:35:16 +00002491 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2492 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2493 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2494 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2495 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002496
Jim Grosbach3870b752010-10-22 18:35:16 +00002497 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2498 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2499 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2500 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2501 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002502}
2503
Raul Herbster37fb5b12007-08-30 23:25:47 +00002504
2505multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002506 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2507 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2508 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2509 [(set GPR:$Rd, (add GPR:$Ra,
2510 (opnode (sext_inreg GPR:$Rn, i16),
2511 (sext_inreg GPR:$Rm, i16))))]>,
2512 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002513
Jim Grosbach3870b752010-10-22 18:35:16 +00002514 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2515 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2516 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2517 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2518 (sra GPR:$Rm, (i32 16)))))]>,
2519 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002520
Jim Grosbach3870b752010-10-22 18:35:16 +00002521 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2522 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2523 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2524 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2525 (sext_inreg GPR:$Rm, i16))))]>,
2526 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002527
Jim Grosbach3870b752010-10-22 18:35:16 +00002528 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2529 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2530 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2531 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2532 (sra GPR:$Rm, (i32 16)))))]>,
2533 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Jim Grosbach3870b752010-10-22 18:35:16 +00002535 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2537 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2539 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2540 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002541
Jim Grosbach3870b752010-10-22 18:35:16 +00002542 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2543 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2544 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2545 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2546 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2547 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002548}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002549
Raul Herbster37fb5b12007-08-30 23:25:47 +00002550defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2551defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002552
Johnny Chen83498e52010-02-12 21:59:23 +00002553// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002554def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2555 (ins GPR:$Rn, GPR:$Rm),
2556 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002557 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002558 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002559
Jim Grosbach3870b752010-10-22 18:35:16 +00002560def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2561 (ins GPR:$Rn, GPR:$Rm),
2562 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002563 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002564 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002565
Jim Grosbach3870b752010-10-22 18:35:16 +00002566def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2567 (ins GPR:$Rn, GPR:$Rm),
2568 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002569 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002570 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002571
Jim Grosbach3870b752010-10-22 18:35:16 +00002572def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2573 (ins GPR:$Rn, GPR:$Rm),
2574 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002575 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002576 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002577
Johnny Chen667d1272010-02-22 18:50:54 +00002578// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002579class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2580 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002581 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002582 bits<4> Rn;
2583 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002584 let Inst{4} = 1;
2585 let Inst{5} = swap;
2586 let Inst{6} = sub;
2587 let Inst{7} = 0;
2588 let Inst{21-20} = 0b00;
2589 let Inst{22} = long;
2590 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002591 let Inst{11-8} = Rm;
2592 let Inst{3-0} = Rn;
2593}
2594class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2595 InstrItinClass itin, string opc, string asm>
2596 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2597 bits<4> Rd;
2598 let Inst{15-12} = 0b1111;
2599 let Inst{19-16} = Rd;
2600}
2601class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2602 InstrItinClass itin, string opc, string asm>
2603 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2604 bits<4> Ra;
2605 let Inst{15-12} = Ra;
2606}
2607class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2608 InstrItinClass itin, string opc, string asm>
2609 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2610 bits<4> RdLo;
2611 bits<4> RdHi;
2612 let Inst{19-16} = RdHi;
2613 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002614}
2615
2616multiclass AI_smld<bit sub, string opc> {
2617
Jim Grosbach385e1362010-10-22 19:15:30 +00002618 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2619 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002620
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2622 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002623
Jim Grosbach385e1362010-10-22 19:15:30 +00002624 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2625 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2626 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002627
Jim Grosbach385e1362010-10-22 19:15:30 +00002628 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2629 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2630 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002631
2632}
2633
2634defm SMLA : AI_smld<0, "smla">;
2635defm SMLS : AI_smld<1, "smls">;
2636
Johnny Chen2ec5e492010-02-22 21:50:40 +00002637multiclass AI_sdml<bit sub, string opc> {
2638
Jim Grosbach385e1362010-10-22 19:15:30 +00002639 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2640 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2641 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2642 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002643}
2644
2645defm SMUA : AI_sdml<0, "smua">;
2646defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002647
Evan Chenga8e29892007-01-19 07:51:42 +00002648//===----------------------------------------------------------------------===//
2649// Misc. Arithmetic Instructions.
2650//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002651
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002652def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2653 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2654 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002655
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002656def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2657 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2658 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2659 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002660
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002661def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2662 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2663 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002664
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002665def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2666 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2667 [(set GPR:$Rd,
2668 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2669 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2670 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2671 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2672 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002673
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002674def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2675 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2676 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002677 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002678 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2679 (shl GPR:$Rm, (i32 8))), i16))]>,
2680 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002681
Bob Wilsonf955f292010-08-17 17:23:19 +00002682def lsl_shift_imm : SDNodeXForm<imm, [{
2683 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2684 return CurDAG->getTargetConstant(Sh, MVT::i32);
2685}]>;
2686
2687def lsl_amt : PatLeaf<(i32 imm), [{
2688 return (N->getZExtValue() < 32);
2689}], lsl_shift_imm>;
2690
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002691def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2692 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2693 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2694 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2695 (and (shl GPR:$Rm, lsl_amt:$sh),
2696 0xFFFF0000)))]>,
2697 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002698
Evan Chenga8e29892007-01-19 07:51:42 +00002699// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002700def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2701 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2702def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2703 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002704
Bob Wilsonf955f292010-08-17 17:23:19 +00002705def asr_shift_imm : SDNodeXForm<imm, [{
2706 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2707 return CurDAG->getTargetConstant(Sh, MVT::i32);
2708}]>;
2709
2710def asr_amt : PatLeaf<(i32 imm), [{
2711 return (N->getZExtValue() <= 32);
2712}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002713
Bob Wilsondc66eda2010-08-16 22:26:55 +00002714// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2715// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002716def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2717 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2718 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2719 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2720 (and (sra GPR:$Rm, asr_amt:$sh),
2721 0xFFFF)))]>,
2722 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002723
Evan Chenga8e29892007-01-19 07:51:42 +00002724// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2725// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002726def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002727 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002728def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002729 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2730 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002731
Evan Chenga8e29892007-01-19 07:51:42 +00002732//===----------------------------------------------------------------------===//
2733// Comparison Instructions...
2734//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002735
Jim Grosbach26421962008-10-14 20:36:24 +00002736defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002737 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002738 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002739
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002740// FIXME: We have to be careful when using the CMN instruction and comparison
2741// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002742// results:
2743//
2744// rsbs r1, r1, 0
2745// cmp r0, r1
2746// mov r0, #0
2747// it ls
2748// mov r0, #1
2749//
2750// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002751//
Bill Wendling6165e872010-08-26 18:33:51 +00002752// cmn r0, r1
2753// mov r0, #0
2754// it ls
2755// mov r0, #1
2756//
2757// However, the CMN gives the *opposite* result when r1 is 0. This is because
2758// the carry flag is set in the CMP case but not in the CMN case. In short, the
2759// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2760// value of r0 and the carry bit (because the "carry bit" parameter to
2761// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2762// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2763// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2764// parameter to AddWithCarry is defined as 0).
2765//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002766// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002767//
2768// x = 0
2769// ~x = 0xFFFF FFFF
2770// ~x + 1 = 0x1 0000 0000
2771// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2772//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002773// Therefore, we should disable CMN when comparing against zero, until we can
2774// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2775// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002776//
2777// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2778//
2779// This is related to <rdar://problem/7569620>.
2780//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002781//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2782// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002783
Evan Chenga8e29892007-01-19 07:51:42 +00002784// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002785defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002786 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002787 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002788defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002789 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002790 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002791
David Goodwinc0309b42009-06-29 15:33:01 +00002792defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002793 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002794 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2795defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002796 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002797 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002798
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002799//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2800// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002801
David Goodwinc0309b42009-06-29 15:33:01 +00002802def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002803 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002804
Evan Cheng218977b2010-07-13 19:27:42 +00002805// Pseudo i64 compares for some floating point compares.
2806let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2807 Defs = [CPSR] in {
2808def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002809 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002810 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002811 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2812
2813def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002814 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002815 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2816} // usesCustomInserter
2817
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002818
Evan Chenga8e29892007-01-19 07:51:42 +00002819// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002820// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002821// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002822// FIXME: These should all be pseudo-instructions that get expanded to
2823// the normal MOV instructions. That would fix the dependency on
2824// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002825let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002826def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2827 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2828 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2829 RegConstraint<"$false = $Rd">, UnaryDP {
2830 bits<4> Rd;
2831 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002832 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002833 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002834 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002835 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002836 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002837}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002838
Jim Grosbach27e90082010-10-29 19:28:17 +00002839def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2840 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2841 "mov", "\t$Rd, $shift",
2842 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2843 RegConstraint<"$false = $Rd">, UnaryDP {
2844 bits<4> Rd;
2845 bits<4> Rn;
2846 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002847 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002848 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002849 let Inst{19-16} = Rn;
2850 let Inst{15-12} = Rd;
2851 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002852}
2853
Jim Grosbach27e90082010-10-29 19:28:17 +00002854def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2855 DPFrm, IIC_iMOVi,
2856 "movw", "\t$Rd, $imm",
2857 []>,
2858 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2859 UnaryDP {
2860 bits<4> Rd;
2861 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002862 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002863 let Inst{20} = 0;
2864 let Inst{19-16} = imm{15-12};
2865 let Inst{15-12} = Rd;
2866 let Inst{11-0} = imm{11-0};
2867}
2868
2869def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2870 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2871 "mov", "\t$Rd, $imm",
2872 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2873 RegConstraint<"$false = $Rd">, UnaryDP {
2874 bits<4> Rd;
2875 bits<12> imm;
2876 let Inst{25} = 1;
2877 let Inst{20} = 0;
2878 let Inst{19-16} = 0b0000;
2879 let Inst{15-12} = Rd;
2880 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002881}
Owen Andersonf523e472010-09-23 23:45:25 +00002882} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002883
Jim Grosbach3728e962009-12-10 00:11:09 +00002884//===----------------------------------------------------------------------===//
2885// Atomic operations intrinsics
2886//
2887
Bob Wilsonf74a4292010-10-30 00:54:37 +00002888def memb_opt : Operand<i32> {
2889 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002890}
Jim Grosbach3728e962009-12-10 00:11:09 +00002891
Bob Wilsonf74a4292010-10-30 00:54:37 +00002892// memory barriers protect the atomic sequences
2893let hasSideEffects = 1 in {
2894def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2895 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2896 Requires<[IsARM, HasDB]> {
2897 bits<4> opt;
2898 let Inst{31-4} = 0xf57ff05;
2899 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002900}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002901
Johnny Chen7def14f2010-08-11 23:35:12 +00002902def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002903 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002904 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002905 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002906 // FIXME: add encoding
2907}
Jim Grosbach3728e962009-12-10 00:11:09 +00002908}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002909
Bob Wilsonf74a4292010-10-30 00:54:37 +00002910def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2911 "dsb", "\t$opt",
2912 [/* For disassembly only; pattern left blank */]>,
2913 Requires<[IsARM, HasDB]> {
2914 bits<4> opt;
2915 let Inst{31-4} = 0xf57ff04;
2916 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002917}
2918
Johnny Chenfd6037d2010-02-18 00:19:08 +00002919// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002920def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2921 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002922 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002923 let Inst{3-0} = 0b1111;
2924}
2925
Jim Grosbach66869102009-12-11 18:52:41 +00002926let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002927 let Uses = [CPSR] in {
2928 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002929 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002930 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2931 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002933 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2934 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2937 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2940 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2943 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2946 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2949 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2982
2983 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002985 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2986 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2989 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2992
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002994 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002995 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2996 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002997 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002998 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2999 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3002}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003003}
3004
3005let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003006def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3007 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003008 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003009def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3010 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003011 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003012def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3013 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003014 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003015def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003016 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003017 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003018 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003019}
3020
Jim Grosbach86875a22010-10-29 19:58:57 +00003021let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3022def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003023 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003024 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003025 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003026def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003027 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003028 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003029 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003030def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003031 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003032 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003033 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003034def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3035 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003036 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003037 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003038 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003039}
3040
Johnny Chenb9436272010-02-17 22:37:58 +00003041// Clear-Exclusive is for disassembly only.
3042def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3043 [/* For disassembly only; pattern left blank */]>,
3044 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003045 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003046}
3047
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003048// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3049let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003050def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3051 [/* For disassembly only; pattern left blank */]>;
3052def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3053 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003054}
3055
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003056//===----------------------------------------------------------------------===//
3057// TLS Instructions
3058//
3059
3060// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003061// FIXME: This needs to be a pseudo of some sort so that we can get the
3062// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003063let isCall = 1,
3064 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003065 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003066 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003067 [(set R0, ARMthread_pointer)]>;
3068}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003069
Evan Chenga8e29892007-01-19 07:51:42 +00003070//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003071// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003072// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003073// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003074// Since by its nature we may be coming from some other function to get
3075// here, and we're using the stack frame for the containing function to
3076// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003077// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003078// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003079// except for our own input by listing the relevant registers in Defs. By
3080// doing so, we also cause the prologue/epilogue code to actively preserve
3081// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003082// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003083//
3084// These are pseudo-instructions and are lowered to individual MC-insts, so
3085// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003086let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003087 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3088 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003089 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003090 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003091 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003092 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003093 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003094 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3095 Requires<[IsARM, HasVFP2]>;
3096}
3097
3098let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003099 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3100 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003101 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3102 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003103 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003104 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3105 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003106}
3107
Jim Grosbach5eb19512010-05-22 01:06:18 +00003108// FIXME: Non-Darwin version(s)
3109let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3110 Defs = [ R7, LR, SP ] in {
3111def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3112 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003113 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003114 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3115 Requires<[IsARM, IsDarwin]>;
3116}
3117
Jim Grosbache4ad3872010-10-19 23:27:08 +00003118// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003119// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003120// handled when the pseudo is expanded (which happens before any passes
3121// that need the instruction size).
3122let isBarrier = 1, hasSideEffects = 1 in
3123def Int_eh_sjlj_dispatchsetup :
3124 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3125 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3126 Requires<[IsDarwin]>;
3127
Jim Grosbach0e0da732009-05-12 23:59:14 +00003128//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003129// Non-Instruction Patterns
3130//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003131
Evan Chenga8e29892007-01-19 07:51:42 +00003132// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003133
Evan Chenga8e29892007-01-19 07:51:42 +00003134// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003135// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003136let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003137def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3138 IIC_iMOVix2, "",
3139 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003140 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003141
Evan Chenga8e29892007-01-19 07:51:42 +00003142def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003143 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3144 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003145def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003146 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3147 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003148def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3149 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3150 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003151def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3152 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3153 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003154
Evan Cheng5adb66a2009-09-28 09:14:39 +00003155// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003156// This is a single pseudo instruction, the benefit is that it can be remat'd
3157// as a single unit instead of having to handle reg inputs.
3158// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003159let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003160def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3161 [(set GPR:$dst, (i32 imm:$src))]>,
3162 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003163
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003164// ConstantPool, GlobalAddress, and JumpTable
3165def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3166 Requires<[IsARM, DontUseMovt]>;
3167def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3168def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3169 Requires<[IsARM, UseMovt]>;
3170def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3171 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3172
Evan Chenga8e29892007-01-19 07:51:42 +00003173// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003174
Dale Johannesen51e28e62010-06-03 21:09:53 +00003175// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003176def : ARMPat<(ARMtcret tcGPR:$dst),
3177 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003178
3179def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3180 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3181
3182def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3183 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3184
Dale Johannesen38d5f042010-06-15 22:24:08 +00003185def : ARMPat<(ARMtcret tcGPR:$dst),
3186 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003187
3188def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3189 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3190
3191def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3192 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003193
Evan Chenga8e29892007-01-19 07:51:42 +00003194// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003195def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003196 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003197def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003198 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003199
Evan Chenga8e29892007-01-19 07:51:42 +00003200// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003201def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3202def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003203
Evan Chenga8e29892007-01-19 07:51:42 +00003204// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003205def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3206def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3207def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3208def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3209
Evan Chenga8e29892007-01-19 07:51:42 +00003210def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003211
Evan Cheng83b5cf02008-11-05 23:22:34 +00003212def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3213def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3214
Evan Cheng34b12d22007-01-19 20:27:35 +00003215// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003216def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3217 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003218 (SMULBB GPR:$a, GPR:$b)>;
3219def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3220 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003221def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3222 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003223 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003224def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003225 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003226def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3227 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003228 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003229def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003230 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003231def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3232 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003233 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003234def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003235 (SMULWB GPR:$a, GPR:$b)>;
3236
3237def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003238 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3239 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003240 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3241def : ARMV5TEPat<(add GPR:$acc,
3242 (mul sext_16_node:$a, sext_16_node:$b)),
3243 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3244def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3246 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003247 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3248def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003249 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003250 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3251def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252 (mul (sra GPR:$a, (i32 16)),
3253 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3255def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003256 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003257 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3258def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3260 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3262def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3265
Evan Chenga8e29892007-01-19 07:51:42 +00003266//===----------------------------------------------------------------------===//
3267// Thumb Support
3268//
3269
3270include "ARMInstrThumb.td"
3271
3272//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003273// Thumb2 Support
3274//
3275
3276include "ARMInstrThumb2.td"
3277
3278//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003279// Floating Point Support
3280//
3281
3282include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003283
3284//===----------------------------------------------------------------------===//
3285// Advanced SIMD (NEON) Support
3286//
3287
3288include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003289
3290//===----------------------------------------------------------------------===//
3291// Coprocessor Instructions. For disassembly only.
3292//
3293
3294def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3295 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3296 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3297 [/* For disassembly only; pattern left blank */]> {
3298 let Inst{4} = 0;
3299}
3300
3301def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3302 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3303 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3304 [/* For disassembly only; pattern left blank */]> {
3305 let Inst{31-28} = 0b1111;
3306 let Inst{4} = 0;
3307}
3308
Johnny Chen64dfb782010-02-16 20:04:27 +00003309class ACI<dag oops, dag iops, string opc, string asm>
3310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3311 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3312 let Inst{27-25} = 0b110;
3313}
3314
3315multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3316
3317 def _OFFSET : ACI<(outs),
3318 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3319 opc, "\tp$cop, cr$CRd, $addr"> {
3320 let Inst{31-28} = op31_28;
3321 let Inst{24} = 1; // P = 1
3322 let Inst{21} = 0; // W = 0
3323 let Inst{22} = 0; // D = 0
3324 let Inst{20} = load;
3325 }
3326
3327 def _PRE : ACI<(outs),
3328 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3329 opc, "\tp$cop, cr$CRd, $addr!"> {
3330 let Inst{31-28} = op31_28;
3331 let Inst{24} = 1; // P = 1
3332 let Inst{21} = 1; // W = 1
3333 let Inst{22} = 0; // D = 0
3334 let Inst{20} = load;
3335 }
3336
3337 def _POST : ACI<(outs),
3338 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3339 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3340 let Inst{31-28} = op31_28;
3341 let Inst{24} = 0; // P = 0
3342 let Inst{21} = 1; // W = 1
3343 let Inst{22} = 0; // D = 0
3344 let Inst{20} = load;
3345 }
3346
3347 def _OPTION : ACI<(outs),
3348 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3349 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3350 let Inst{31-28} = op31_28;
3351 let Inst{24} = 0; // P = 0
3352 let Inst{23} = 1; // U = 1
3353 let Inst{21} = 0; // W = 0
3354 let Inst{22} = 0; // D = 0
3355 let Inst{20} = load;
3356 }
3357
3358 def L_OFFSET : ACI<(outs),
3359 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003360 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003361 let Inst{31-28} = op31_28;
3362 let Inst{24} = 1; // P = 1
3363 let Inst{21} = 0; // W = 0
3364 let Inst{22} = 1; // D = 1
3365 let Inst{20} = load;
3366 }
3367
3368 def L_PRE : ACI<(outs),
3369 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003370 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003371 let Inst{31-28} = op31_28;
3372 let Inst{24} = 1; // P = 1
3373 let Inst{21} = 1; // W = 1
3374 let Inst{22} = 1; // D = 1
3375 let Inst{20} = load;
3376 }
3377
3378 def L_POST : ACI<(outs),
3379 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003380 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003381 let Inst{31-28} = op31_28;
3382 let Inst{24} = 0; // P = 0
3383 let Inst{21} = 1; // W = 1
3384 let Inst{22} = 1; // D = 1
3385 let Inst{20} = load;
3386 }
3387
3388 def L_OPTION : ACI<(outs),
3389 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003390 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003391 let Inst{31-28} = op31_28;
3392 let Inst{24} = 0; // P = 0
3393 let Inst{23} = 1; // U = 1
3394 let Inst{21} = 0; // W = 0
3395 let Inst{22} = 1; // D = 1
3396 let Inst{20} = load;
3397 }
3398}
3399
3400defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3401defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3402defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3403defm STC2 : LdStCop<0b1111, 0, "stc2">;
3404
Johnny Chen906d57f2010-02-12 01:44:23 +00003405def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3406 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3407 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3408 [/* For disassembly only; pattern left blank */]> {
3409 let Inst{20} = 0;
3410 let Inst{4} = 1;
3411}
3412
3413def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3414 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3415 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3416 [/* For disassembly only; pattern left blank */]> {
3417 let Inst{31-28} = 0b1111;
3418 let Inst{20} = 0;
3419 let Inst{4} = 1;
3420}
3421
3422def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3423 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3424 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3425 [/* For disassembly only; pattern left blank */]> {
3426 let Inst{20} = 1;
3427 let Inst{4} = 1;
3428}
3429
3430def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3431 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3432 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3433 [/* For disassembly only; pattern left blank */]> {
3434 let Inst{31-28} = 0b1111;
3435 let Inst{20} = 1;
3436 let Inst{4} = 1;
3437}
3438
3439def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3440 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3441 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3442 [/* For disassembly only; pattern left blank */]> {
3443 let Inst{23-20} = 0b0100;
3444}
3445
3446def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3447 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3448 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3449 [/* For disassembly only; pattern left blank */]> {
3450 let Inst{31-28} = 0b1111;
3451 let Inst{23-20} = 0b0100;
3452}
3453
3454def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3455 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3456 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3457 [/* For disassembly only; pattern left blank */]> {
3458 let Inst{23-20} = 0b0101;
3459}
3460
3461def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3462 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3463 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3464 [/* For disassembly only; pattern left blank */]> {
3465 let Inst{31-28} = 0b1111;
3466 let Inst{23-20} = 0b0101;
3467}
3468
Johnny Chenb98e1602010-02-12 18:55:33 +00003469//===----------------------------------------------------------------------===//
3470// Move between special register and ARM core register -- for disassembly only
3471//
3472
3473def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3474 [/* For disassembly only; pattern left blank */]> {
3475 let Inst{23-20} = 0b0000;
3476 let Inst{7-4} = 0b0000;
3477}
3478
3479def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3480 [/* For disassembly only; pattern left blank */]> {
3481 let Inst{23-20} = 0b0100;
3482 let Inst{7-4} = 0b0000;
3483}
3484
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003485def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3486 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003487 [/* For disassembly only; pattern left blank */]> {
3488 let Inst{23-20} = 0b0010;
3489 let Inst{7-4} = 0b0000;
3490}
3491
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003492def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3493 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003494 [/* For disassembly only; pattern left blank */]> {
3495 let Inst{23-20} = 0b0010;
3496 let Inst{7-4} = 0b0000;
3497}
3498
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003499def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3500 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003501 [/* For disassembly only; pattern left blank */]> {
3502 let Inst{23-20} = 0b0110;
3503 let Inst{7-4} = 0b0000;
3504}
3505
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003506def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3507 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003508 [/* For disassembly only; pattern left blank */]> {
3509 let Inst{23-20} = 0b0110;
3510 let Inst{7-4} = 0b0000;
3511}