blob: 870e3439a3d3667b4fa2ed4fe5d5ede814bf489a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Owen Andersone50ed302009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +000062 return new TargetLoweringObjectFileMachO();
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000098
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
187 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
188 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
190
191 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000192 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000195 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
197 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
199 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000200 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Nate Begeman1db3c922008-08-11 17:36:31 +0000204 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000206
207 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000209
Nate Begemanacc398c2006-01-25 18:21:52 +0000210 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000213 // VAARG is custom lowered with the 32-bit SVR4 ABI.
214 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
215 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000220 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
222 setOperationAction(ISD::VAEND , MVT::Other, Expand);
223 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
224 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
225 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000227
Chris Lattner6d92cad2006-03-26 10:06:40 +0000228 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Dale Johannesen53e4e442008-11-07 22:54:33 +0000231 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnera7a58542006-06-16 17:34:12 +0000245 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000246 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
248 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
249 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000251 // This is just the low 32 bits of a (signed) fp->i64 conversion.
252 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000254
Chris Lattner7fbcef72006-03-24 07:53:47 +0000255 // FIXME: disable this lowered code. This generates 64-bit register values,
256 // and we don't model the fact that the top part is clobbered by calls. We
257 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000259 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000260 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000262 }
263
Chris Lattnera7a58542006-06-16 17:34:12 +0000264 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000265 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000267 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000269 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
271 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
272 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000273 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000274 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000278 }
Evan Chengd30bf012006-03-01 01:11:20 +0000279
Nate Begeman425a9692005-11-29 08:17:20 +0000280 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000281 // First set operation action for all vector types to expand. Then we
282 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
284 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
285 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000287 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000288 setOperationAction(ISD::ADD , VT, Legal);
289 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000290
Chris Lattner7ff7e672006-04-04 17:25:31 +0000291 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294
295 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000298 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000308
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000309 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::MUL , VT, Expand);
311 setOperationAction(ISD::SDIV, VT, Expand);
312 setOperationAction(ISD::SREM, VT, Expand);
313 setOperationAction(ISD::UDIV, VT, Expand);
314 setOperationAction(ISD::UREM, VT, Expand);
315 setOperationAction(ISD::FDIV, VT, Expand);
316 setOperationAction(ISD::FNEG, VT, Expand);
317 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
318 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
319 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
320 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
321 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
322 setOperationAction(ISD::UDIVREM, VT, Expand);
323 setOperationAction(ISD::SDIVREM, VT, Expand);
324 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
325 setOperationAction(ISD::FPOW, VT, Expand);
326 setOperationAction(ISD::CTPOP, VT, Expand);
327 setOperationAction(ISD::CTLZ, VT, Expand);
328 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 }
330
Chris Lattner7ff7e672006-04-04 17:25:31 +0000331 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
332 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::AND , MVT::v4i32, Legal);
336 setOperationAction(ISD::OR , MVT::v4i32, Legal);
337 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
338 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
340 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
343 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
344 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
345 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
348 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
349 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
350 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000351
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
357 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
358 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000359 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000362 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000363
Jim Laskey2ad9f172007-02-22 14:56:36 +0000364 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000365 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000366 setExceptionPointerRegister(PPC::X3);
367 setExceptionSelectorRegister(PPC::X4);
368 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::R3);
371 setExceptionSelectorRegister(PPC::R4);
372 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000374 // We have target-specific dag combine patterns for the following nodes:
375 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000376 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000377 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000378 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000380 // Darwin long double math library functions have $LDBL128 appended.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000382 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
384 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
386 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000387 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
388 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
389 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
390 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
391 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000392 }
393
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000394 computeRegisterProperties();
395}
396
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000397/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
398/// function arguments in the caller parameter area.
399unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
400 TargetMachine &TM = getTargetMachine();
401 // Darwin passes everything on 4 byte boundary.
402 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
403 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000404 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 return 4;
406}
407
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000408const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
409 switch (Opcode) {
410 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000411 case PPCISD::FSEL: return "PPCISD::FSEL";
412 case PPCISD::FCFID: return "PPCISD::FCFID";
413 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
414 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
415 case PPCISD::STFIWX: return "PPCISD::STFIWX";
416 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
417 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
418 case PPCISD::VPERM: return "PPCISD::VPERM";
419 case PPCISD::Hi: return "PPCISD::Hi";
420 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000421 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000422 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
423 case PPCISD::LOAD: return "PPCISD::LOAD";
424 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000425 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
426 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
427 case PPCISD::SRL: return "PPCISD::SRL";
428 case PPCISD::SRA: return "PPCISD::SRA";
429 case PPCISD::SHL: return "PPCISD::SHL";
430 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
431 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000432 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
433 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000434 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000435 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
437 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000438 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
439 case PPCISD::MFCR: return "PPCISD::MFCR";
440 case PPCISD::VCMP: return "PPCISD::VCMP";
441 case PPCISD::VCMPo: return "PPCISD::VCMPo";
442 case PPCISD::LBRX: return "PPCISD::LBRX";
443 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000444 case PPCISD::LARX: return "PPCISD::LARX";
445 case PPCISD::STCX: return "PPCISD::STCX";
446 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
447 case PPCISD::MFFS: return "PPCISD::MFFS";
448 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
449 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
450 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
451 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000453 }
454}
455
Owen Anderson825b72b2009-08-11 20:47:22 +0000456MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
457 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000458}
459
Bill Wendlingb4202b82009-07-01 18:50:55 +0000460/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000461unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
462 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
463 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
464 else
465 return 2;
466}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000467
Chris Lattner1a635d62006-04-14 06:01:58 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000479 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 }
482 return false;
483}
484
Chris Lattnerddb739e2006-04-06 17:23:16 +0000485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 return false;
503 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000504 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000523 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
Chris Lattnercaad1632006-04-06 22:02:42 +0000526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman9008ca62009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner116cc482006-04-06 21:11:54 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000541 return false;
542 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
549 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000577
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000588 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return -1;
591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 return -1;
596 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 return ShiftAmt;
598}
Chris Lattneref819f82006-03-20 06:33:01 +0000599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000606
Chris Lattner88a99ef2006-03-20 06:37:44 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
610
611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000619 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000620
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000626 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000628}
629
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
638
Dale Johannesen1e608812009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000642
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000643 return false;
644}
645
Chris Lattneref819f82006-03-20 06:33:01 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000652}
653
Chris Lattnere87192a2006-04-12 17:37:20 +0000654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
706 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Gabor Greifba36cb52008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Eli Friedman1a8229b2009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000729 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760
Chris Lattner140a58f2006-04-08 06:46:53 +0000761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765}
766
Chris Lattner1a635d62006-04-14 06:01:58 +0000767//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
Dan Gohman475871a2008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000882
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
899 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
900 return true;
901 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000902
903 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000913 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 return true;
915 }
916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
947 Base = DAG.getRegister(PPC::R0, N.getValueType());
948 Index = N;
949 return true;
950}
951
952/// SelectAddressRegImmShift - Returns true if the address N can be
953/// represented by a base register plus a signed 14-bit displacement
954/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
956 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000957 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000958 // FIXME dl should come from the parent load or store, not the address
959 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
980 Disp.getOpcode() == ISD::TargetConstantPool ||
981 Disp.getOpcode() == ISD::TargetJumpTable);
982 Base = N.getOperand(0);
983 return true; // [&g+r]
984 }
985 } else if (N.getOpcode() == ISD::OR) {
986 short imm = 0;
987 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
988 // If this is an or of disjoint bitfields, we can codegen this as an add
989 // (for better address arithmetic) if the LHS and RHS of the OR are
990 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000991 APInt LHSKnownZero, LHSKnownOne;
992 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000993 APInt::getAllOnesValue(N.getOperand(0)
994 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 LHSKnownZero, LHSKnownOne);
996 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 // If all of the bits are known zero on the LHS or RHS, the add won't
998 // carry.
999 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001000 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 return true;
1002 }
1003 }
1004 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001005 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001006 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001007 // If this address fits entirely in a 14-bit sext immediate field, codegen
1008 // this as "d, 0"
1009 short Imm;
1010 if (isIntS16Immediate(CN, Imm)) {
1011 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1012 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1013 return true;
1014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001021 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1023 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1024 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001025 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 return true;
1027 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039
1040/// getPreIndexedAddressParts - returns true by value, base pointer and
1041/// offset pointer and addressing mode by reference if the node's address
1042/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001043bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1044 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001045 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001047 // Disabled by default for now.
1048 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001051 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1053 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001057 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001058 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001059 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else
1061 return false;
1062
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001063 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001064 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattner0851b4f2006-11-15 19:55:13 +00001067 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // reg + imm
1072 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1073 return false;
1074 } else {
1075 // reg + imm * 4.
1076 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1077 return false;
1078 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001079
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001081 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1082 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 LD->getExtensionType() == ISD::SEXTLOAD &&
1085 isa<ConstantSDNode>(Offset))
1086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 }
1088
Chris Lattner4eab7142006-11-10 02:08:47 +00001089 AM = ISD::PRE_INC;
1090 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091}
1092
1093//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001094// LowerOperation implementation
1095//===----------------------------------------------------------------------===//
1096
Scott Michelfdc40a02009-02-17 22:15:04 +00001097SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001098 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001099 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001101 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1103 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001104 // FIXME there isn't really any debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001106
1107 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Dale Johannesende064702009-02-06 21:50:26 +00001109 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1110 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 // If this is a non-darwin platform, we don't support non-static relo models
1113 // yet.
1114 if (TM.getRelocationModel() == Reloc::Static ||
1115 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1116 // Generate non-pic code that has direct accesses to the constant pool.
1117 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001118 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattner35d86fe2006-07-26 21:12:04 +00001121 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001122 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001123 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001124 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001125 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Dale Johannesende064702009-02-06 21:50:26 +00001128 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001129 return Lo;
1130}
1131
Dan Gohman475871a2008-07-27 21:46:04 +00001132SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001133 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001134 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001135 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1136 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001137 // FIXME there isn't really any debug loc here
1138 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Nate Begeman37efe672006-04-22 18:53:45 +00001140 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001141
Dale Johannesende064702009-02-06 21:50:26 +00001142 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1143 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001144
Nate Begeman37efe672006-04-22 18:53:45 +00001145 // If this is a non-darwin platform, we don't support non-static relo models
1146 // yet.
1147 if (TM.getRelocationModel() == Reloc::Static ||
1148 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1149 // Generate non-pic code that has direct accesses to the constant pool.
1150 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001151 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner35d86fe2006-07-26 21:12:04 +00001154 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001155 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001156 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001157 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001158 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Dale Johannesende064702009-02-06 21:50:26 +00001161 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001162 return Lo;
1163}
1164
Scott Michelfdc40a02009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001166 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001167 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001168 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001169}
1170
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001171SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1172 EVT PtrVT = Op.getValueType();
1173 DebugLoc DL = Op.getDebugLoc();
1174
1175 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001176 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 SDValue Zero = DAG.getConstant(0, PtrVT);
1178 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1179 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1180
1181 // If this is a non-darwin platform, we don't support non-static relo models
1182 // yet.
1183 const TargetMachine &TM = DAG.getTarget();
1184 if (TM.getRelocationModel() == Reloc::Static ||
1185 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1186 // Generate non-pic code that has direct accesses to globals.
1187 // The address of the global is just (hi(&g)+lo(&g)).
1188 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1189 }
1190
1191 if (TM.getRelocationModel() == Reloc::PIC_) {
1192 // With PIC, the first instruction is actually "GR+hi(&G)".
1193 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1194 DAG.getNode(PPCISD::GlobalBaseReg,
1195 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1196 }
1197
1198 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1199}
1200
Scott Michelfdc40a02009-02-17 22:15:04 +00001201SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001202 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001204 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1205 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001208 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner1a635d62006-04-14 06:01:58 +00001211 const TargetMachine &TM = DAG.getTarget();
1212
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001213 // 64-bit SVR4 ABI code is always position-independent.
1214 // The actual address of the GlobalValue is stored in the TOC.
1215 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1216 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1217 DAG.getRegister(PPC::X2, MVT::i64));
1218 }
1219
Dale Johannesen33c960f2009-02-04 20:06:27 +00001220 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1221 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001222
Chris Lattner1a635d62006-04-14 06:01:58 +00001223 // If this is a non-darwin platform, we don't support non-static relo models
1224 // yet.
1225 if (TM.getRelocationModel() == Reloc::Static ||
1226 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1227 // Generate non-pic code that has direct accesses to globals.
1228 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner35d86fe2006-07-26 21:12:04 +00001232 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001233 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001236 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Daniel Dunbar3be03402009-08-02 22:11:08 +00001241 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001242 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Chris Lattner1a635d62006-04-14 06:01:58 +00001244 // If the global is weak or external, we have to go through the lazy
1245 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001246 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001247}
1248
Dan Gohman475871a2008-07-27 21:46:04 +00001249SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001251 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner1a635d62006-04-14 06:01:58 +00001253 // If we're comparing for equality to zero, expose the fact that this is
1254 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1255 // fold the new nodes.
1256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1257 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 if (VT.bitsLT(MVT::i32)) {
1261 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001262 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001263 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001265 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1266 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 DAG.getConstant(Log2b, MVT::i32));
1268 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001270 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001271 // optimized. FIXME: revisit this when we can custom lower all setcc
1272 // optimizations.
1273 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001274 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001275 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001276
Chris Lattner1a635d62006-04-14 06:01:58 +00001277 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001278 // by xor'ing the rhs with the lhs, which is faster than setting a
1279 // condition register, reading it back out, and masking the correct bit. The
1280 // normal approach here uses sub to do this instead of xor. Using xor exposes
1281 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001283 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001284 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001285 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001286 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001287 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001288 }
Dan Gohman475871a2008-07-27 21:46:04 +00001289 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001290}
1291
Dan Gohman475871a2008-07-27 21:46:04 +00001292SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001293 int VarArgsFrameIndex,
1294 int VarArgsStackOffset,
1295 unsigned VarArgsNumGPR,
1296 unsigned VarArgsNumFPR,
1297 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Torok Edwinc23197a2009-07-14 16:55:14 +00001299 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001300 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001301}
1302
Bill Wendling77959322008-09-17 00:30:57 +00001303SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1304 SDValue Chain = Op.getOperand(0);
1305 SDValue Trmp = Op.getOperand(1); // trampoline
1306 SDValue FPtr = Op.getOperand(2); // nested function
1307 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001308 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001309
Owen Andersone50ed302009-08-10 22:56:29 +00001310 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001312 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001313 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1314 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001315
Scott Michelfdc40a02009-02-17 22:15:04 +00001316 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001317 TargetLowering::ArgListEntry Entry;
1318
1319 Entry.Ty = IntPtrTy;
1320 Entry.Node = Trmp; Args.push_back(Entry);
1321
1322 // TrampSize == (isPPC64 ? 48 : 40);
1323 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001325 Args.push_back(Entry);
1326
1327 Entry.Node = FPtr; Args.push_back(Entry);
1328 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Bill Wendling77959322008-09-17 00:30:57 +00001330 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1331 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001332 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001333 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001335 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001336 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001337
1338 SDValue Ops[] =
1339 { CallResult.first, CallResult.second };
1340
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001341 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001342}
1343
Dan Gohman475871a2008-07-27 21:46:04 +00001344SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001345 int VarArgsFrameIndex,
1346 int VarArgsStackOffset,
1347 unsigned VarArgsNumGPR,
1348 unsigned VarArgsNumFPR,
1349 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001350 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001351
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001352 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001353 // vastart just stores the address of the VarArgsFrameIndex slot into the
1354 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001355 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001357 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359 }
1360
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001361 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001362 // We suppose the given va_list is already allocated.
1363 //
1364 // typedef struct {
1365 // char gpr; /* index into the array of 8 GPRs
1366 // * stored in the register save area
1367 // * gpr=0 corresponds to r3,
1368 // * gpr=1 to r4, etc.
1369 // */
1370 // char fpr; /* index into the array of 8 FPRs
1371 // * stored in the register save area
1372 // * fpr=0 corresponds to f1,
1373 // * fpr=1 to f2, etc.
1374 // */
1375 // char *overflow_arg_area;
1376 // /* location on stack that holds
1377 // * the next overflow argument
1378 // */
1379 // char *reg_save_area;
1380 // /* where r3:r10 and f1:f8 (if saved)
1381 // * are stored
1382 // */
1383 // } va_list[1];
1384
1385
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1387 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Nicolas Geoffray01119992007-04-03 13:59:52 +00001389
Owen Andersone50ed302009-08-10 22:56:29 +00001390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001391
Dan Gohman475871a2008-07-27 21:46:04 +00001392 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1393 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Duncan Sands83ec4b62008-06-06 12:08:01 +00001395 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001397
Duncan Sands83ec4b62008-06-06 12:08:01 +00001398 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001399 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001400
1401 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Dan Gohman69de1932008-02-06 22:27:42 +00001404 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001405
Nicolas Geoffray01119992007-04-03 13:59:52 +00001406 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001407 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001409 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001410 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001411 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Nicolas Geoffray01119992007-04-03 13:59:52 +00001413 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SDValue secondStore =
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001416 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001417 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001418
Nicolas Geoffray01119992007-04-03 13:59:52 +00001419 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001420 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001421 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001422 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001423 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001424
1425 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001426 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001427
Chris Lattner1a635d62006-04-14 06:01:58 +00001428}
1429
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001430#include "PPCGenCallingConv.inc"
1431
Owen Andersone50ed302009-08-10 22:56:29 +00001432static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001433 CCValAssign::LocInfo &LocInfo,
1434 ISD::ArgFlagsTy &ArgFlags,
1435 CCState &State) {
1436 return true;
1437}
1438
Owen Andersone50ed302009-08-10 22:56:29 +00001439static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1440 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001441 CCValAssign::LocInfo &LocInfo,
1442 ISD::ArgFlagsTy &ArgFlags,
1443 CCState &State) {
1444 static const unsigned ArgRegs[] = {
1445 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1446 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1447 };
1448 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1449
1450 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1451
1452 // Skip one register if the first unallocated register has an even register
1453 // number and there are still argument registers available which have not been
1454 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1455 // need to skip a register if RegNum is odd.
1456 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1457 State.AllocateReg(ArgRegs[RegNum]);
1458 }
1459
1460 // Always return false here, as this function only makes sure that the first
1461 // unallocated register has an odd register number and does not actually
1462 // allocate a register for the current argument.
1463 return false;
1464}
1465
Owen Andersone50ed302009-08-10 22:56:29 +00001466static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1467 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001468 CCValAssign::LocInfo &LocInfo,
1469 ISD::ArgFlagsTy &ArgFlags,
1470 CCState &State) {
1471 static const unsigned ArgRegs[] = {
1472 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1473 PPC::F8
1474 };
1475
1476 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1477
1478 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1479
1480 // If there is only one Floating-point register left we need to put both f64
1481 // values of a split ppc_fp128 value on the stack.
1482 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1483 State.AllocateReg(ArgRegs[RegNum]);
1484 }
1485
1486 // Always return false here, as this function only makes sure that the two f64
1487 // values a ppc_fp128 value is split into are both passed in registers or both
1488 // passed on the stack and does not actually allocate a register for the
1489 // current argument.
1490 return false;
1491}
1492
Chris Lattner9f0bc652007-02-25 05:34:32 +00001493/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001494/// on Darwin.
1495static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001496 static const unsigned FPR[] = {
1497 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001498 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001499 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001500
Chris Lattner9f0bc652007-02-25 05:34:32 +00001501 return FPR;
1502}
1503
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001504/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1505/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001506static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001507 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001508 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001509 if (Flags.isByVal())
1510 ArgSize = Flags.getByValSize();
1511 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1512
1513 return ArgSize;
1514}
1515
Dan Gohman475871a2008-07-27 21:46:04 +00001516SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001518 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 const SmallVectorImpl<ISD::InputArg>
1520 &Ins,
1521 DebugLoc dl, SelectionDAG &DAG,
1522 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001523 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1525 dl, DAG, InVals);
1526 } else {
1527 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1528 dl, DAG, InVals);
1529 }
1530}
1531
1532SDValue
1533PPCTargetLowering::LowerFormalArguments_SVR4(
1534 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001535 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 const SmallVectorImpl<ISD::InputArg>
1537 &Ins,
1538 DebugLoc dl, SelectionDAG &DAG,
1539 SmallVectorImpl<SDValue> &InVals) {
1540
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001541 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001542 // +-----------------------------------+
1543 // +--> | Back chain |
1544 // | +-----------------------------------+
1545 // | | Floating-point register save area |
1546 // | +-----------------------------------+
1547 // | | General register save area |
1548 // | +-----------------------------------+
1549 // | | CR save word |
1550 // | +-----------------------------------+
1551 // | | VRSAVE save word |
1552 // | +-----------------------------------+
1553 // | | Alignment padding |
1554 // | +-----------------------------------+
1555 // | | Vector register save area |
1556 // | +-----------------------------------+
1557 // | | Local variable space |
1558 // | +-----------------------------------+
1559 // | | Parameter list area |
1560 // | +-----------------------------------+
1561 // | | LR save word |
1562 // | +-----------------------------------+
1563 // SP--> +--- | Back chain |
1564 // +-----------------------------------+
1565 //
1566 // Specifications:
1567 // System V Application Binary Interface PowerPC Processor Supplement
1568 // AltiVec Technology Programming Interface Manual
1569
1570 MachineFunction &MF = DAG.getMachineFunction();
1571 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572
Owen Andersone50ed302009-08-10 22:56:29 +00001573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001574 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001576 unsigned PtrByteSize = 4;
1577
1578 // Assign locations to all of the incoming arguments.
1579 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1581 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582
1583 // Reserve space for the linkage area on the stack.
1584 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1585
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587
1588 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1589 CCValAssign &VA = ArgLocs[i];
1590
1591 // Arguments stored in registers.
1592 if (VA.isRegLoc()) {
1593 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001594 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001595
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 RC = PPC::GPRCRegisterClass;
1601 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603 RC = PPC::F4RCRegisterClass;
1604 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001606 RC = PPC::F8RCRegisterClass;
1607 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 case MVT::v16i8:
1609 case MVT::v8i16:
1610 case MVT::v4i32:
1611 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001612 RC = PPC::VRRCRegisterClass;
1613 break;
1614 }
1615
1616 // Transform the arguments stored in physical registers into virtual ones.
1617 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001621 } else {
1622 // Argument stored in memory.
1623 assert(VA.isMemLoc());
1624
1625 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1626 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene3f2bf852009-11-12 20:49:22 +00001627 isImmutable, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628
1629 // Create load nodes to retrieve arguments from the stack.
1630 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632 }
1633 }
1634
1635 // Assign locations to all of the incoming aggregate by value arguments.
1636 // Aggregates passed by value are stored in the local variable space of the
1637 // caller's stack frame, right above the parameter list area.
1638 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001640 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001641
1642 // Reserve stack space for the allocations in CCInfo.
1643 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001646
1647 // Area that is at least reserved in the caller of this function.
1648 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1649
1650 // Set the size that is at least reserved in caller of this function. Tail
1651 // call optimized function's reserved stack space needs to be aligned so that
1652 // taking the difference between two stack areas will result in an aligned
1653 // stack.
1654 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1655
1656 MinReservedArea =
1657 std::max(MinReservedArea,
1658 PPCFrameInfo::getMinCallFrameSize(false, false));
1659
1660 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1661 getStackAlignment();
1662 unsigned AlignMask = TargetAlign-1;
1663 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1664
1665 FI->setMinReservedArea(MinReservedArea);
1666
1667 SmallVector<SDValue, 8> MemOps;
1668
1669 // If the function takes variable number of arguments, make a frame index for
1670 // the start of the first vararg value... for expansion of llvm.va_start.
1671 if (isVarArg) {
1672 static const unsigned GPArgRegs[] = {
1673 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1674 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1675 };
1676 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1677
1678 static const unsigned FPArgRegs[] = {
1679 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1680 PPC::F8
1681 };
1682 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1683
1684 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1685 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1686
1687 // Make room for NumGPArgRegs and NumFPArgRegs.
1688 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690
1691 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001692 CCInfo.getNextStackOffset(),
1693 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694
David Greene3f2bf852009-11-12 20:49:22 +00001695 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1697
1698 // The fixed integer arguments of a variadic function are
1699 // stored to the VarArgsFrameIndex on the stack.
1700 unsigned GPRIndex = 0;
1701 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1702 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 MemOps.push_back(Store);
1705 // Increment the address by four for the next argument to store
1706 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1707 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1708 }
1709
1710 // If this function is vararg, store any remaining integer argument regs
1711 // to their spots on the stack so that they may be loaded by deferencing the
1712 // result of va_next.
1713 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1714 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1718 MemOps.push_back(Store);
1719 // Increment the address by four for the next argument to store
1720 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1721 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001724 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1725 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
1727 // The double arguments are stored to the VarArgsFrameIndex
1728 // on the stack.
1729 unsigned FPRIndex = 0;
1730 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733 MemOps.push_back(Store);
1734 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736 PtrVT);
1737 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1738 }
1739
1740 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1741 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1742
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1745 MemOps.push_back(Store);
1746 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001748 PtrVT);
1749 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1750 }
1751 }
1752
1753 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758}
1759
1760SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761PPCTargetLowering::LowerFormalArguments_Darwin(
1762 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001763 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 const SmallVectorImpl<ISD::InputArg>
1765 &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001768 // TODO: add description of PPC stack frame format, or at least some docs.
1769 //
1770 MachineFunction &MF = DAG.getMachineFunction();
1771 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001775 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001777 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001778
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001779 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001780 // Area that is at least reserved in caller of this function.
1781 unsigned MinReservedArea = ArgOffset;
1782
Chris Lattnerc91a4752006-06-26 22:48:35 +00001783 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001784 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1785 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1786 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001787 static const unsigned GPR_64[] = { // 64-bit registers.
1788 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1789 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1790 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001792 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001793
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001794 static const unsigned VR[] = {
1795 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1796 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1797 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001798
Owen Anderson718cb662007-09-07 04:06:50 +00001799 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001800 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001801 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001802
1803 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Chris Lattnerc91a4752006-06-26 22:48:35 +00001805 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001806
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001807 // In 32-bit non-varargs functions, the stack space for vectors is after the
1808 // stack space for non-vectors. We do not use this space unless we have
1809 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001810 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001811 // that out...for the pathological case, compute VecArgOffset as the
1812 // start of the vector parameter area. Computing VecArgOffset is the
1813 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001814 unsigned VecArgOffset = ArgOffset;
1815 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001817 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001819 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001821
Duncan Sands276dcbd2008-03-21 09:14:45 +00001822 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001823 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001824 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001825 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001826 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1827 VecArgOffset += ArgSize;
1828 continue;
1829 }
1830
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001832 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 case MVT::i32:
1834 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001835 VecArgOffset += isPPC64 ? 8 : 4;
1836 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 case MVT::i64: // PPC64
1838 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001839 VecArgOffset += 8;
1840 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 case MVT::v4f32:
1842 case MVT::v4i32:
1843 case MVT::v8i16:
1844 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001845 // Nothing to do, we're only looking at Nonvector args here.
1846 break;
1847 }
1848 }
1849 }
1850 // We've found where the vector parameter area in memory is. Skip the
1851 // first 12 parameters; these don't use that memory.
1852 VecArgOffset = ((VecArgOffset+15)/16)*16;
1853 VecArgOffset += 12*16;
1854
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001855 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001856 // entry to a function on PPC, the arguments start after the linkage area,
1857 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001858
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001860 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001862 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001863 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001866 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001868
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001869 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001870
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001871 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1873 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001874 if (isVarArg || isPPC64) {
1875 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001877 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001878 PtrByteSize);
1879 } else nAltivecParamsAtEnd++;
1880 } else
1881 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001883 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 PtrByteSize);
1885
Dale Johannesen8419dd62008-03-07 20:27:40 +00001886 // FIXME the codegen can be much improved in some cases.
1887 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001889 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001890 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001892 // Objects of size 1 and 2 are right justified, everything else is
1893 // left justified. This means the memory address is adjusted forwards.
1894 if (ObjSize==1 || ObjSize==2) {
1895 CurArgOffset = CurArgOffset + (4 - ObjSize);
1896 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001897 // The value of the object is its address.
David Greene3f2bf852009-11-12 20:49:22 +00001898 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001901 if (ObjSize==1 || ObjSize==2) {
1902 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001903 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
Dale Johannesen7f96f392008-03-08 01:41:42 +00001907 MemOps.push_back(Store);
1908 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001909 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001910
1911 ArgOffset += PtrByteSize;
1912
Dale Johannesen7f96f392008-03-08 01:41:42 +00001913 continue;
1914 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001915 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1916 // Store whatever pieces of the object are in registers
1917 // to memory. ArgVal will be address of the beginning of
1918 // the object.
1919 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001920 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene3f2bf852009-11-12 20:49:22 +00001921 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001924 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001925 MemOps.push_back(Store);
1926 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001927 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001928 } else {
1929 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1930 break;
1931 }
1932 }
1933 continue;
1934 }
1935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001937 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001939 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001941 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001943 ++GPR_idx;
1944 } else {
1945 needsLoad = true;
1946 ArgSize = PtrByteSize;
1947 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001948 // All int arguments reserve stack space in the Darwin ABI.
1949 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001950 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001951 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001952 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001954 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001955 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001957
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001959 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001961 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001963 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001964 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001966 DAG.getValueType(ObjectVT));
1967
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001969 }
1970
Chris Lattnerc91a4752006-06-26 22:48:35 +00001971 ++GPR_idx;
1972 } else {
1973 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001974 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001975 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001976 // All int arguments reserve stack space in the Darwin ABI.
1977 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001978 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 case MVT::f32:
1981 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001982 // Every 4 bytes of argument space consumes one of the GPRs available for
1983 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001984 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001985 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001986 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001987 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001988 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001989 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001990 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001991
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001993 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001994 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001995 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1996
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001998 ++FPR_idx;
1999 } else {
2000 needsLoad = true;
2001 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002003 // All FP arguments reserve stack space in the Darwin ABI.
2004 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002005 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 case MVT::v4f32:
2007 case MVT::v4i32:
2008 case MVT::v8i16:
2009 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002010 // Note that vector arguments in registers don't reserve stack space,
2011 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002012 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002013 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002015 if (isVarArg) {
2016 while ((ArgOffset % 16) != 0) {
2017 ArgOffset += PtrByteSize;
2018 if (GPR_idx != Num_GPR_Regs)
2019 GPR_idx++;
2020 }
2021 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002022 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002023 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002024 ++VR_idx;
2025 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002026 if (!isVarArg && !isPPC64) {
2027 // Vectors go after all the nonvectors.
2028 CurArgOffset = VecArgOffset;
2029 VecArgOffset += 16;
2030 } else {
2031 // Vectors are aligned.
2032 ArgOffset = ((ArgOffset+15)/16)*16;
2033 CurArgOffset = ArgOffset;
2034 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002035 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002036 needsLoad = true;
2037 }
2038 break;
2039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002040
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002041 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002042 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002043 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002044 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 CurArgOffset + (ArgSize - ObjSize),
David Greene3f2bf852009-11-12 20:49:22 +00002046 isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002047 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002050
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002052 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002053
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 // Set the size that is at least reserved in caller of this function. Tail
2055 // call optimized function's reserved stack space needs to be aligned so that
2056 // taking the difference between two stack areas will result in an aligned
2057 // stack.
2058 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2059 // Add the Altivec parameters at the end, if needed.
2060 if (nAltivecParamsAtEnd) {
2061 MinReservedArea = ((MinReservedArea+15)/16)*16;
2062 MinReservedArea += 16*nAltivecParamsAtEnd;
2063 }
2064 MinReservedArea =
2065 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002066 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002067 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2068 getStackAlignment();
2069 unsigned AlignMask = TargetAlign-1;
2070 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2071 FI->setMinReservedArea(MinReservedArea);
2072
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002073 // If the function takes variable number of arguments, make a frame index for
2074 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002076 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002077
Duncan Sands83ec4b62008-06-06 12:08:01 +00002078 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00002079 Depth, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002081
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 // If this function is vararg, store any remaining integer argument regs
2083 // to their spots on the stack so that they may be loaded by deferencing the
2084 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002085 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002086 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002087
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002088 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002089 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002090 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002091 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002094 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002095 MemOps.push_back(Store);
2096 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002098 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002099 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Dale Johannesen8419dd62008-03-07 20:27:40 +00002102 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002107}
2108
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002109/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111static unsigned
2112CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2113 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 bool isVarArg,
2115 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 const SmallVectorImpl<ISD::OutputArg>
2117 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 unsigned &nAltivecParamsAtEnd) {
2119 // Count how many bytes are to be pushed on the stack, including the linkage
2120 // area, and parameter passing area. We start with 24/48 bytes, which is
2121 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002122 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2125
2126 // Add up all the space actually used.
2127 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2128 // they all go in registers, but we must reserve stack space for them for
2129 // possible use by the caller. In varargs or 64-bit calls, parameters are
2130 // assigned stack space in order, with padding so Altivec parameters are
2131 // 16-byte aligned.
2132 nAltivecParamsAtEnd = 0;
2133 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 SDValue Arg = Outs[i].Val;
2135 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002136 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2139 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002140 if (!isVarArg && !isPPC64) {
2141 // Non-varargs Altivec parameters go after all the non-Altivec
2142 // parameters; handle those later so we know how much padding we need.
2143 nAltivecParamsAtEnd++;
2144 continue;
2145 }
2146 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2147 NumBytes = ((NumBytes+15)/16)*16;
2148 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 }
2151
2152 // Allow for Altivec parameters at the end, if needed.
2153 if (nAltivecParamsAtEnd) {
2154 NumBytes = ((NumBytes+15)/16)*16;
2155 NumBytes += 16*nAltivecParamsAtEnd;
2156 }
2157
2158 // The prolog code of the callee may store up to 8 GPR argument registers to
2159 // the stack, allowing va_start to index over them in memory if its varargs.
2160 // Because we cannot tell if this is needed on the caller side, we have to
2161 // conservatively assume that it is needed. As such, make sure we have at
2162 // least enough stack space for the caller to store the 8 GPRs.
2163 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002164 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165
2166 // Tail call needs the stack to be aligned.
2167 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2168 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2169 getStackAlignment();
2170 unsigned AlignMask = TargetAlign-1;
2171 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2172 }
2173
2174 return NumBytes;
2175}
2176
2177/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2178/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002179static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 unsigned ParamSize) {
2181
Dale Johannesenb60d5192009-11-24 01:09:07 +00002182 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002183
2184 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2185 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2186 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2187 // Remember only if the new adjustement is bigger.
2188 if (SPDiff < FI->getTailCallSPDelta())
2189 FI->setTailCallSPDelta(SPDiff);
2190
2191 return SPDiff;
2192}
2193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2195/// for tail call optimization. Targets which want to do tail call
2196/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002199 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 bool isVarArg,
2201 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 SelectionDAG& DAG) const {
2203 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002205 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002208 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2210 // Functions containing by val parameters are not supported.
2211 for (unsigned i = 0; i != Ins.size(); i++) {
2212 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2213 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215
2216 // Non PIC/GOT tail calls are supported.
2217 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2218 return true;
2219
2220 // At the moment we can only do local tail calls (in same module, hidden
2221 // or protected) if we are generating PIC.
2222 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2223 return G->getGlobal()->hasHiddenVisibility()
2224 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225 }
2226
2227 return false;
2228}
2229
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002230/// isCallCompatibleAddress - Return the immediate to use if the specified
2231/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002232static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002233 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2234 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002236 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002237 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2238 (Addr << 6 >> 6) != Addr)
2239 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002241 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002242 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002243}
2244
Dan Gohman844731a2008-05-13 00:00:25 +00002245namespace {
2246
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002248 SDValue Arg;
2249 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 int FrameIdx;
2251
2252 TailCallArgumentInfo() : FrameIdx(0) {}
2253};
2254
Dan Gohman844731a2008-05-13 00:00:25 +00002255}
2256
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2258static void
2259StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002260 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002262 SmallVector<SDValue, 8> &MemOpChains,
2263 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue Arg = TailCallArgs[i].Arg;
2266 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 int FI = TailCallArgs[i].FrameIdx;
2268 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002269 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002270 PseudoSourceValue::getFixedStack(FI),
Dan Gohmana54cf172008-07-11 22:44:52 +00002271 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 }
2273}
2274
2275/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2276/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002277static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue Chain,
2280 SDValue OldRetAddr,
2281 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 int SPDiff,
2283 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002284 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002285 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 if (SPDiff) {
2287 // Calculate the new stack slot for the return address.
2288 int SlotSize = isPPC64 ? 8 : 4;
2289 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002290 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene3f2bf852009-11-12 20:49:22 +00002292 NewRetAddrLoc,
2293 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002296 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002297 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002298
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002299 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2300 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002301 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002302 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002303 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002304 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2305 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002306 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2307 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002308 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002309 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 }
2311 return Chain;
2312}
2313
2314/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2315/// the position of the argument.
2316static void
2317CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002318 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2320 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002321 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002322 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002325 TailCallArgumentInfo Info;
2326 Info.Arg = Arg;
2327 Info.FrameIdxOp = FIN;
2328 Info.FrameIdx = FI;
2329 TailCallArguments.push_back(Info);
2330}
2331
2332/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2333/// stack slot. Returns the chain as result and the loaded frame pointers in
2334/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002335SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002336 int SPDiff,
2337 SDValue Chain,
2338 SDValue &LROpOut,
2339 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002340 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002341 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 if (SPDiff) {
2343 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002346 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002347 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002348
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002349 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2350 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002351 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002352 FPOpOut = getFramePointerFrameIndex(DAG);
2353 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2354 Chain = SDValue(FPOpOut.getNode(), 1);
2355 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 }
2357 return Chain;
2358}
2359
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002360/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002361/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002362/// specified by the specific parameter attribute. The copy will be passed as
2363/// a byval function parameter.
2364/// Sometimes what we are copying is the end of a larger object, the part that
2365/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002366static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002367CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002368 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002369 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002371 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2372 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002373}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002374
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2376/// tail calls.
2377static void
Dan Gohman475871a2008-07-27 21:46:04 +00002378LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2379 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002381 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002382 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2383 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 if (!isTailCall) {
2386 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002387 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002392 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 DAG.getConstant(ArgOffset, PtrVT));
2394 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002395 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 // Calculate and remember argument location.
2397 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2398 TailCallArguments);
2399}
2400
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002401static
2402void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2403 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2404 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2405 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2406 MachineFunction &MF = DAG.getMachineFunction();
2407
2408 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2409 // might overwrite each other in case of tail call optimization.
2410 SmallVector<SDValue, 8> MemOpChains2;
2411 // Do not flag preceeding copytoreg stuff together with the following stuff.
2412 InFlag = SDValue();
2413 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2414 MemOpChains2, dl);
2415 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002417 &MemOpChains2[0], MemOpChains2.size());
2418
2419 // Store the return address to the appropriate stack slot.
2420 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2421 isPPC64, isDarwinABI, dl);
2422
2423 // Emit callseq_end just before tailcall node.
2424 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2425 DAG.getIntPtrConstant(0, true), InFlag);
2426 InFlag = Chain.getValue(1);
2427}
2428
2429static
2430unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2431 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2432 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002433 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002434 bool isPPC64, bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002435 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 NodeTys.push_back(MVT::Other); // Returns a chain
2437 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002438
2439 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2440
2441 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2442 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2443 // node so that legalize doesn't hack it.
2444 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2445 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2446 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2447 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2448 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2449 // If this is an absolute destination address, use the munged value.
2450 Callee = SDValue(Dest, 0);
2451 else {
2452 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2453 // to do the call, we can't use PPCISD::CALL.
2454 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002455
2456 if (isSVR4ABI && isPPC64) {
2457 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2458 // entry point, but to the function descriptor (the function entry point
2459 // address is part of the function descriptor though).
2460 // The function descriptor is a three doubleword structure with the
2461 // following fields: function entry point, TOC base address and
2462 // environment pointer.
2463 // Thus for a call through a function pointer, the following actions need
2464 // to be performed:
2465 // 1. Save the TOC of the caller in the TOC save area of its stack
2466 // frame (this is done in LowerCall_Darwin()).
2467 // 2. Load the address of the function entry point from the function
2468 // descriptor.
2469 // 3. Load the TOC of the callee from the function descriptor into r2.
2470 // 4. Load the environment pointer from the function descriptor into
2471 // r11.
2472 // 5. Branch to the function entry point address.
2473 // 6. On return of the callee, the TOC of the caller needs to be
2474 // restored (this is done in FinishCall()).
2475 //
2476 // All those operations are flagged together to ensure that no other
2477 // operations can be scheduled in between. E.g. without flagging the
2478 // operations together, a TOC access in the caller could be scheduled
2479 // between the load of the callee TOC and the branch to the callee, which
2480 // results in the TOC access going through the TOC of the callee instead
2481 // of going through the TOC of the caller, which leads to incorrect code.
2482
2483 // Load the address of the function entry point from the function
2484 // descriptor.
2485 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2486 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2487 InFlag.getNode() ? 3 : 2);
2488 Chain = LoadFuncPtr.getValue(1);
2489 InFlag = LoadFuncPtr.getValue(2);
2490
2491 // Load environment pointer into r11.
2492 // Offset of the environment pointer within the function descriptor.
2493 SDValue PtrOff = DAG.getIntPtrConstant(16);
2494
2495 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2496 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2497 InFlag);
2498 Chain = LoadEnvPtr.getValue(1);
2499 InFlag = LoadEnvPtr.getValue(2);
2500
2501 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2502 InFlag);
2503 Chain = EnvVal.getValue(0);
2504 InFlag = EnvVal.getValue(1);
2505
2506 // Load TOC of the callee into r2. We are using a target-specific load
2507 // with r2 hard coded, because the result of a target-independent load
2508 // would never go directly into r2, since r2 is a reserved register (which
2509 // prevents the register allocator from allocating it), resulting in an
2510 // additional register being allocated and an unnecessary move instruction
2511 // being generated.
2512 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2513 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2514 Callee, InFlag);
2515 Chain = LoadTOCPtr.getValue(0);
2516 InFlag = LoadTOCPtr.getValue(1);
2517
2518 MTCTROps[0] = Chain;
2519 MTCTROps[1] = LoadFuncPtr;
2520 MTCTROps[2] = InFlag;
2521 }
2522
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002523 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2524 2 + (InFlag.getNode() != 0));
2525 InFlag = Chain.getValue(1);
2526
2527 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 NodeTys.push_back(MVT::Other);
2529 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002530 Ops.push_back(Chain);
2531 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2532 Callee.setNode(0);
2533 // Add CTR register as callee so a bctr can be emitted later.
2534 if (isTailCall)
2535 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2536 }
2537
2538 // If this is a direct call, pass the chain and the callee.
2539 if (Callee.getNode()) {
2540 Ops.push_back(Chain);
2541 Ops.push_back(Callee);
2542 }
2543 // If this is a tail call add stack pointer delta.
2544 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546
2547 // Add argument registers to the end of the list so that they are known live
2548 // into the call.
2549 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2550 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2551 RegsToPass[i].second.getValueType()));
2552
2553 return CallOpc;
2554}
2555
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556SDValue
2557PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002558 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 const SmallVectorImpl<ISD::InputArg> &Ins,
2560 DebugLoc dl, SelectionDAG &DAG,
2561 SmallVectorImpl<SDValue> &InVals) {
2562
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002564 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2565 RVLocs, *DAG.getContext());
2566 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002567
2568 // Copy all of the result registers out of their specified physreg.
2569 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2570 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002572 assert(VA.isRegLoc() && "Can only return in registers!");
2573 Chain = DAG.getCopyFromReg(Chain, dl,
2574 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002576 InFlag = Chain.getValue(2);
2577 }
2578
Dan Gohman98ca4f22009-08-05 01:29:28 +00002579 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580}
2581
Dan Gohman98ca4f22009-08-05 01:29:28 +00002582SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002583PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2584 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002585 SelectionDAG &DAG,
2586 SmallVector<std::pair<unsigned, SDValue>, 8>
2587 &RegsToPass,
2588 SDValue InFlag, SDValue Chain,
2589 SDValue &Callee,
2590 int SPDiff, unsigned NumBytes,
2591 const SmallVectorImpl<ISD::InputArg> &Ins,
2592 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002593 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002594 SmallVector<SDValue, 8> Ops;
2595 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2596 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002597 PPCSubTarget.isPPC64(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002598 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002599
2600 // When performing tail call optimization the callee pops its arguments off
2601 // the stack. Account for this here so these bytes can be pushed back on in
2602 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2603 int BytesCalleePops =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 (CallConv==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605
2606 if (InFlag.getNode())
2607 Ops.push_back(InFlag);
2608
2609 // Emit tail call.
2610 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611 // If this is the first return lowered for this function, add the regs
2612 // to the liveout set for the function.
2613 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2614 SmallVector<CCValAssign, 16> RVLocs;
2615 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2616 *DAG.getContext());
2617 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2618 for (unsigned i = 0; i != RVLocs.size(); ++i)
2619 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2620 }
2621
2622 assert(((Callee.getOpcode() == ISD::Register &&
2623 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2624 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2625 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2626 isa<ConstantSDNode>(Callee)) &&
2627 "Expecting an global address, external symbol, absolute value or register");
2628
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 }
2631
2632 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2633 InFlag = Chain.getValue(1);
2634
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002635 // Add a NOP immediately after the branch instruction when using the 64-bit
2636 // SVR4 ABI. At link time, if caller and callee are in a different module and
2637 // thus have a different TOC, the call will be replaced with a call to a stub
2638 // function which saves the current TOC, loads the TOC of the callee and
2639 // branches to the callee. The NOP will be replaced with a load instruction
2640 // which restores the TOC of the caller from the TOC save slot of the current
2641 // stack frame. If caller and callee belong to the same module (and have the
2642 // same TOC), the NOP will remain unchanged.
2643 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002644 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2645 if (CallOpc == PPCISD::BCTRL_SVR4) {
2646 // This is a call through a function pointer.
2647 // Restore the caller TOC from the save area into R2.
2648 // See PrepareCall() for more information about calls through function
2649 // pointers in the 64-bit SVR4 ABI.
2650 // We are using a target-specific load with r2 hard coded, because the
2651 // result of a target-independent load would never go directly into r2,
2652 // since r2 is a reserved register (which prevents the register allocator
2653 // from allocating it), resulting in an additional register being
2654 // allocated and an unnecessary move instruction being generated.
2655 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2656 InFlag = Chain.getValue(1);
2657 } else {
2658 // Otherwise insert NOP.
2659 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2660 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002661 }
2662
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002663 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2664 DAG.getIntPtrConstant(BytesCalleePops, true),
2665 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002666 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002667 InFlag = Chain.getValue(1);
2668
Dan Gohman98ca4f22009-08-05 01:29:28 +00002669 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2670 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671}
2672
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673SDValue
2674PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002675 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 bool isTailCall,
2677 const SmallVectorImpl<ISD::OutputArg> &Outs,
2678 const SmallVectorImpl<ISD::InputArg> &Ins,
2679 DebugLoc dl, SelectionDAG &DAG,
2680 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002681 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2683 isTailCall, Outs, Ins,
2684 dl, DAG, InVals);
2685 } else {
2686 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2687 isTailCall, Outs, Ins,
2688 dl, DAG, InVals);
2689 }
2690}
2691
2692SDValue
2693PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002694 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 bool isTailCall,
2696 const SmallVectorImpl<ISD::OutputArg> &Outs,
2697 const SmallVectorImpl<ISD::InputArg> &Ins,
2698 DebugLoc dl, SelectionDAG &DAG,
2699 SmallVectorImpl<SDValue> &InVals) {
2700 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002701 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702
2703 assert((!isTailCall ||
2704 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
2705 "IsEligibleForTailCallOptimization missed a case!");
2706
2707 assert((CallConv == CallingConv::C ||
2708 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002709
Owen Andersone50ed302009-08-10 22:56:29 +00002710 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002711 unsigned PtrByteSize = 4;
2712
2713 MachineFunction &MF = DAG.getMachineFunction();
2714
2715 // Mark this function as potentially containing a function that contains a
2716 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2717 // and restoring the callers stack pointer in this functions epilog. This is
2718 // done because by tail calling the called function might overwrite the value
2719 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002720 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002721 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2722
2723 // Count how many bytes are to be pushed on the stack, including the linkage
2724 // area, parameter list area and the part of the local variable space which
2725 // contains copies of aggregates which are passed by value.
2726
2727 // Assign locations to all of the outgoing arguments.
2728 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2730 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002731
2732 // Reserve space for the linkage area on the stack.
2733 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2734
2735 if (isVarArg) {
2736 // Handle fixed and variable vector arguments differently.
2737 // Fixed vector arguments go into registers as long as registers are
2738 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002740
2741 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002742 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002744 bool Result;
2745
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002747 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2748 CCInfo);
2749 } else {
2750 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2751 ArgFlags, CCInfo);
2752 }
2753
2754 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002755#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002756 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002757 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002758#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002759 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002760 }
2761 }
2762 } else {
2763 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002765 }
2766
2767 // Assign locations to all of the outgoing aggregate by value arguments.
2768 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002769 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002770 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002771
2772 // Reserve stack space for the allocations in CCInfo.
2773 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2774
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002776
2777 // Size of the linkage area, parameter list area and the part of the local
2778 // space variable where copies of aggregates which are passed by value are
2779 // stored.
2780 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2781
2782 // Calculate by how many bytes the stack has to be adjusted in case of tail
2783 // call optimization.
2784 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2785
2786 // Adjust the stack pointer for the new arguments...
2787 // These operations are automatically eliminated by the prolog/epilog pass
2788 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2789 SDValue CallSeqStart = Chain;
2790
2791 // Load the return address and frame pointer so it can be moved somewhere else
2792 // later.
2793 SDValue LROp, FPOp;
2794 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2795 dl);
2796
2797 // Set up a copy of the stack pointer for use loading and storing any
2798 // arguments that may not fit in the registers available for argument
2799 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002800 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002801
2802 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2803 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2804 SmallVector<SDValue, 8> MemOpChains;
2805
2806 // Walk the register/memloc assignments, inserting copies/loads.
2807 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2808 i != e;
2809 ++i) {
2810 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811 SDValue Arg = Outs[i].Val;
2812 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002813
2814 if (Flags.isByVal()) {
2815 // Argument is an aggregate which is passed by value, thus we need to
2816 // create a copy of it in the local variable space of the current stack
2817 // frame (which is the stack frame of the caller) and pass the address of
2818 // this copy to the callee.
2819 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2820 CCValAssign &ByValVA = ByValArgLocs[j++];
2821 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2822
2823 // Memory reserved in the local variable space of the callers stack frame.
2824 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2825
2826 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2827 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2828
2829 // Create a copy of the argument in the local area of the current
2830 // stack frame.
2831 SDValue MemcpyCall =
2832 CreateCopyOfByValArgument(Arg, PtrOff,
2833 CallSeqStart.getNode()->getOperand(0),
2834 Flags, DAG, dl);
2835
2836 // This must go outside the CALLSEQ_START..END.
2837 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2838 CallSeqStart.getNode()->getOperand(1));
2839 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2840 NewCallSeqStart.getNode());
2841 Chain = CallSeqStart = NewCallSeqStart;
2842
2843 // Pass the address of the aggregate copy on the stack either in a
2844 // physical register or in the parameter list area of the current stack
2845 // frame to the callee.
2846 Arg = PtrOff;
2847 }
2848
2849 if (VA.isRegLoc()) {
2850 // Put argument in a physical register.
2851 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2852 } else {
2853 // Put argument in the parameter list area of the current stack frame.
2854 assert(VA.isMemLoc());
2855 unsigned LocMemOffset = VA.getLocMemOffset();
2856
2857 if (!isTailCall) {
2858 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2859 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2860
2861 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2862 PseudoSourceValue::getStack(), LocMemOffset));
2863 } else {
2864 // Calculate and remember argument location.
2865 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2866 TailCallArguments);
2867 }
2868 }
2869 }
2870
2871 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002872 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873 &MemOpChains[0], MemOpChains.size());
2874
2875 // Build a sequence of copy-to-reg nodes chained together with token chain
2876 // and flag operands which copy the outgoing args into the appropriate regs.
2877 SDValue InFlag;
2878 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2879 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2880 RegsToPass[i].second, InFlag);
2881 InFlag = Chain.getValue(1);
2882 }
2883
2884 // Set CR6 to true if this is a vararg call.
2885 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002886 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002887 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2888 InFlag = Chain.getValue(1);
2889 }
2890
Tilmann Schellerffd02002009-07-03 06:45:56 +00002891 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002892 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2893 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 }
2895
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2897 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2898 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002899}
2900
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901SDValue
2902PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002903 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002904 bool isTailCall,
2905 const SmallVectorImpl<ISD::OutputArg> &Outs,
2906 const SmallVectorImpl<ISD::InputArg> &Ins,
2907 DebugLoc dl, SelectionDAG &DAG,
2908 SmallVectorImpl<SDValue> &InVals) {
2909
2910 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002911
Owen Andersone50ed302009-08-10 22:56:29 +00002912 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002914 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002915
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002916 MachineFunction &MF = DAG.getMachineFunction();
2917
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 // Mark this function as potentially containing a function that contains a
2919 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2920 // and restoring the callers stack pointer in this functions epilog. This is
2921 // done because by tail calling the called function might overwrite the value
2922 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2925
2926 unsigned nAltivecParamsAtEnd = 0;
2927
Chris Lattnerabde4602006-05-16 22:56:08 +00002928 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002929 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002930 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002931 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2933 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002934 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002935
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 // Calculate by how many bytes the stack has to be adjusted in case of tail
2937 // call optimization.
2938 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002939
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 // To protect arguments on the stack from being clobbered in a tail call,
2941 // force all the loads to happen before doing any other lowering.
2942 if (isTailCall)
2943 Chain = DAG.getStackArgumentTokenFactor(Chain);
2944
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002945 // Adjust the stack pointer for the new arguments...
2946 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002947 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002949
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 // Load the return address and frame pointer so it can be move somewhere else
2951 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002952 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002953 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2954 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002956 // Set up a copy of the stack pointer for use loading and storing any
2957 // arguments that may not fit in the registers available for argument
2958 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002959 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002960 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002962 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002963 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002964
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002965 // Figure out which arguments are going to go in registers, and which in
2966 // memory. Also, if this is a vararg function, floating point operations
2967 // must be stored to our stack, and loaded into integer regs as well, if
2968 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002969 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002970 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002971
Chris Lattnerc91a4752006-06-26 22:48:35 +00002972 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002973 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2974 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2975 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002976 static const unsigned GPR_64[] = { // 64-bit registers.
2977 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2978 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2979 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002980 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002981
Chris Lattner9a2a4972006-05-17 06:01:33 +00002982 static const unsigned VR[] = {
2983 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2984 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2985 };
Owen Anderson718cb662007-09-07 04:06:50 +00002986 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002987 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002988 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002989
Chris Lattnerc91a4752006-06-26 22:48:35 +00002990 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2991
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002992 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2994
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002996 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002997 SDValue Arg = Outs[i].Val;
2998 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002999
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003000 // PtrOff will be used to store the current argument to the stack if a
3001 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003003
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003004 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003005
Dale Johannesen39355f92009-02-04 02:34:38 +00003006 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003007
3008 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003010 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3011 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003013 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003014
Dale Johannesen8419dd62008-03-07 20:27:40 +00003015 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003016 if (Flags.isByVal()) {
3017 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003018 if (Size==1 || Size==2) {
3019 // Very small objects are passed right-justified.
3020 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003022 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003023 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00003024 NULL, 0, VT);
3025 MemOpChains.push_back(Load.getValue(1));
3026 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003027
3028 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003029 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003031 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003033 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003034 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003035 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003037 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003038 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3039 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003040 Chain = CallSeqStart = NewCallSeqStart;
3041 ArgOffset += PtrByteSize;
3042 }
3043 continue;
3044 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003045 // Copy entire object into memory. There are cases where gcc-generated
3046 // code assumes it is there, even if it could be put entirely into
3047 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003049 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003050 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003051 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003052 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003053 CallSeqStart.getNode()->getOperand(1));
3054 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003055 Chain = CallSeqStart = NewCallSeqStart;
3056 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003057 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003058 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003059 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003060 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003061 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003062 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003063 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003064 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003065 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003066 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003067 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003068 }
3069 }
3070 continue;
3071 }
3072
Owen Anderson825b72b2009-08-11 20:47:22 +00003073 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003074 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 case MVT::i32:
3076 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003077 if (GPR_idx != NumGPRs) {
3078 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003079 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003080 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3081 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003082 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003083 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003084 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003085 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 case MVT::f32:
3087 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003088 if (FPR_idx != NumFPRs) {
3089 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3090
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003091 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003092 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003093 MemOpChains.push_back(Store);
3094
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003095 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003096 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003097 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003098 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003099 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003100 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003103 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3104 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003105 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003106 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003107 }
3108 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003109 // If we have any FPRs remaining, we may also have GPRs remaining.
3110 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3111 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003112 if (GPR_idx != NumGPRs)
3113 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003115 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3116 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003117 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003118 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003119 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3120 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003121 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003122 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003123 if (isPPC64)
3124 ArgOffset += 8;
3125 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003127 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 case MVT::v4f32:
3129 case MVT::v4i32:
3130 case MVT::v8i16:
3131 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003132 if (isVarArg) {
3133 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003135 // V registers; in fact gcc does this only for arguments that are
3136 // prototyped, not for those that match the ... We do it for all
3137 // arguments, seems to work.
3138 while (ArgOffset % 16 !=0) {
3139 ArgOffset += PtrByteSize;
3140 if (GPR_idx != NumGPRs)
3141 GPR_idx++;
3142 }
3143 // We could elide this store in the case where the object fits
3144 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003146 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003147 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003148 MemOpChains.push_back(Store);
3149 if (VR_idx != NumVRs) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003151 MemOpChains.push_back(Load.getValue(1));
3152 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3153 }
3154 ArgOffset += 16;
3155 for (unsigned i=0; i<16; i+=PtrByteSize) {
3156 if (GPR_idx == NumGPRs)
3157 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003158 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003159 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003160 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003161 MemOpChains.push_back(Load.getValue(1));
3162 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3163 }
3164 break;
3165 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003166
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003167 // Non-varargs Altivec params generally go in registers, but have
3168 // stack space allocated at the end.
3169 if (VR_idx != NumVRs) {
3170 // Doesn't have GPR space allocated.
3171 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3172 } else if (nAltivecParamsAtEnd==0) {
3173 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003174 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3175 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003176 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003177 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003178 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003179 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003180 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003181 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003182 // If all Altivec parameters fit in registers, as they usually do,
3183 // they get stack space following the non-Altivec parameters. We
3184 // don't track this here because nobody below needs it.
3185 // If there are more Altivec parameters than fit in registers emit
3186 // the stores here.
3187 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3188 unsigned j = 0;
3189 // Offset is aligned; skip 1st 12 params which go in V registers.
3190 ArgOffset = ((ArgOffset+15)/16)*16;
3191 ArgOffset += 12*16;
3192 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003193 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003194 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3196 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003197 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003199 // We are emitting Altivec params in order.
3200 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3201 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003202 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003203 ArgOffset += 16;
3204 }
3205 }
3206 }
3207 }
3208
Chris Lattner9a2a4972006-05-17 06:01:33 +00003209 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003211 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003212
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003213 // Check if this is an indirect call (MTCTR/BCTRL).
3214 // See PrepareCall() for more information about calls through function
3215 // pointers in the 64-bit SVR4 ABI.
3216 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3217 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3218 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3219 !isBLACompatibleAddress(Callee, DAG)) {
3220 // Load r2 into a virtual register and store it to the TOC save area.
3221 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3222 // TOC save area offset.
3223 SDValue PtrOff = DAG.getIntPtrConstant(40);
3224 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3225 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, NULL, 0);
3226 }
3227
Chris Lattner9a2a4972006-05-17 06:01:33 +00003228 // Build a sequence of copy-to-reg nodes chained together with token chain
3229 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003231 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003232 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003233 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003234 InFlag = Chain.getValue(1);
3235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003237 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3239 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003240 }
3241
Dan Gohman98ca4f22009-08-05 01:29:28 +00003242 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3243 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3244 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003245}
3246
Dan Gohman98ca4f22009-08-05 01:29:28 +00003247SDValue
3248PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003249 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250 const SmallVectorImpl<ISD::OutputArg> &Outs,
3251 DebugLoc dl, SelectionDAG &DAG) {
3252
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003253 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003254 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3255 RVLocs, *DAG.getContext());
3256 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003257
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003258 // If this is the first return lowered for this function, add the regs to the
3259 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003260 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003261 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003262 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003263 }
3264
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003266
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003267 // Copy the result values into the output registers.
3268 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3269 CCValAssign &VA = RVLocs[i];
3270 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003271 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003272 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003273 Flag = Chain.getValue(1);
3274 }
3275
Gabor Greifba36cb52008-08-28 21:40:38 +00003276 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003278 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003280}
3281
Dan Gohman475871a2008-07-27 21:46:04 +00003282SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003283 const PPCSubtarget &Subtarget) {
3284 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003285 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003286
Jim Laskeyefc7e522006-12-04 22:04:42 +00003287 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003288 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003289
3290 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003291 bool isPPC64 = Subtarget.isPPC64();
3292 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003294
3295 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue Chain = Op.getOperand(0);
3297 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003298
Jim Laskeyefc7e522006-12-04 22:04:42 +00003299 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003300 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003301
Jim Laskeyefc7e522006-12-04 22:04:42 +00003302 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003303 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003304
Jim Laskeyefc7e522006-12-04 22:04:42 +00003305 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003306 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003307}
3308
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003309
3310
Dan Gohman475871a2008-07-27 21:46:04 +00003311SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003312PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003313 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003314 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003315 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003316 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003317
3318 // Get current frame pointer save index. The users of this index will be
3319 // primarily DYNALLOC instructions.
3320 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3321 int RASI = FI->getReturnAddrSaveIndex();
3322
3323 // If the frame pointer save index hasn't been defined yet.
3324 if (!RASI) {
3325 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003326 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003327 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003328 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset,
David Greene3f2bf852009-11-12 20:49:22 +00003329 true, false);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003330 // Save the result.
3331 FI->setReturnAddrSaveIndex(RASI);
3332 }
3333 return DAG.getFrameIndex(RASI, PtrVT);
3334}
3335
Dan Gohman475871a2008-07-27 21:46:04 +00003336SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003337PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3338 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003339 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003340 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003341 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003342
3343 // Get current frame pointer save index. The users of this index will be
3344 // primarily DYNALLOC instructions.
3345 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3346 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003347
Jim Laskey2f616bf2006-11-16 22:43:37 +00003348 // If the frame pointer save index hasn't been defined yet.
3349 if (!FPSI) {
3350 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003351 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003352 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003353
Jim Laskey2f616bf2006-11-16 22:43:37 +00003354 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003355 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset,
David Greene3f2bf852009-11-12 20:49:22 +00003356 true, false);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003357 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003358 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003359 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003360 return DAG.getFrameIndex(FPSI, PtrVT);
3361}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003362
Dan Gohman475871a2008-07-27 21:46:04 +00003363SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003364 SelectionDAG &DAG,
3365 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003366 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue Chain = Op.getOperand(0);
3368 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003369 DebugLoc dl = Op.getDebugLoc();
3370
Jim Laskey2f616bf2006-11-16 22:43:37 +00003371 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003373 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003374 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003375 DAG.getConstant(0, PtrVT), Size);
3376 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003377 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003378 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003379 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003381 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003382}
3383
Chris Lattner1a635d62006-04-14 06:01:58 +00003384/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3385/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003386SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003387 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003388 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3389 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003390 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003391
Chris Lattner1a635d62006-04-14 06:01:58 +00003392 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003393
Chris Lattner1a635d62006-04-14 06:01:58 +00003394 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003395 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003396
Owen Andersone50ed302009-08-10 22:56:29 +00003397 EVT ResVT = Op.getValueType();
3398 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003399 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3400 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003401 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003402
Chris Lattner1a635d62006-04-14 06:01:58 +00003403 // If the RHS of the comparison is a 0.0, we don't need to do the
3404 // subtraction at all.
3405 if (isFloatingPointZero(RHS))
3406 switch (CC) {
3407 default: break; // SETUO etc aren't handled by fsel.
3408 case ISD::SETULT:
3409 case ISD::SETLT:
3410 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003411 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003412 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3414 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003415 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003416 case ISD::SETUGT:
3417 case ISD::SETGT:
3418 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003419 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003420 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3422 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003423 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003426
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003428 switch (CC) {
3429 default: break; // SETUO etc aren't handled by fsel.
3430 case ISD::SETULT:
3431 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003432 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3434 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003435 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003436 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003437 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003438 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3440 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003441 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003442 case ISD::SETUGT:
3443 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003444 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3446 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003447 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003448 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003449 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003450 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3452 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003453 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003454 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003455 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003456}
3457
Chris Lattner1f873002007-11-28 18:44:47 +00003458// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003459SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003460 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003461 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 if (Src.getValueType() == MVT::f32)
3464 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003465
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003468 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003470 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3471 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003473 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 case MVT::i64:
3475 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 break;
3477 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003478
Chris Lattner1a635d62006-04-14 06:01:58 +00003479 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003481
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003482 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003483 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003484
3485 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3486 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003488 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003489 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003490 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003491}
3492
Dan Gohman475871a2008-07-27 21:46:04 +00003493SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003494 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003495 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003497 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003498
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003500 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 MVT::f64, Op.getOperand(0));
3502 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3503 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003504 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003506 return FP;
3507 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003510 "Unhandled SINT_TO_FP type in custom expander!");
3511 // Since we only generate this in 64-bit mode, we can take advantage of
3512 // 64-bit registers. In particular, sign extend the input value into the
3513 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3514 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003515 MachineFunction &MF = DAG.getMachineFunction();
3516 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003517 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003518 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003519 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003522 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003523
Chris Lattner1a635d62006-04-14 06:01:58 +00003524 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003525 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003526 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003527 MachineMemOperand::MOStore, 0, 8, 8);
3528 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3529 SDValue Store =
3530 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3531 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003532 // Load the value as a double.
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003534
Chris Lattner1a635d62006-04-14 06:01:58 +00003535 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3537 if (Op.getValueType() == MVT::f32)
3538 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003539 return FP;
3540}
3541
Dan Gohman475871a2008-07-27 21:46:04 +00003542SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003543 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003544 /*
3545 The rounding mode is in bits 30:31 of FPSR, and has the following
3546 settings:
3547 00 Round to nearest
3548 01 Round to 0
3549 10 Round to +inf
3550 11 Round to -inf
3551
3552 FLT_ROUNDS, on the other hand, expects the following:
3553 -1 Undefined
3554 0 Round to 0
3555 1 Round to nearest
3556 2 Round to +inf
3557 3 Round to -inf
3558
3559 To perform the conversion, we do:
3560 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3561 */
3562
3563 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003564 EVT VT = Op.getValueType();
3565 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3566 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003567 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003568
3569 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 NodeTys.push_back(MVT::f64); // return register
3571 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003572 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003573
3574 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003575 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003576 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003577 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003578 StackSlot, NULL, 0);
3579
3580 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003581 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003582 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003584
3585 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003586 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 DAG.getNode(ISD::AND, dl, MVT::i32,
3588 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 DAG.getNode(ISD::SRL, dl, MVT::i32,
3591 DAG.getNode(ISD::AND, dl, MVT::i32,
3592 DAG.getNode(ISD::XOR, dl, MVT::i32,
3593 CWD, DAG.getConstant(3, MVT::i32)),
3594 DAG.getConstant(3, MVT::i32)),
3595 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003596
Dan Gohman475871a2008-07-27 21:46:04 +00003597 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003599
Duncan Sands83ec4b62008-06-06 12:08:01 +00003600 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003601 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003602}
3603
Dan Gohman475871a2008-07-27 21:46:04 +00003604SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003605 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003606 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003607 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003608 assert(Op.getNumOperands() == 3 &&
3609 VT == Op.getOperand(1).getValueType() &&
3610 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003611
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003612 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003613 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003614 SDValue Lo = Op.getOperand(0);
3615 SDValue Hi = Op.getOperand(1);
3616 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003617 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003618
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003619 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003620 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003621 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3622 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3623 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3624 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003625 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003626 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3627 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3628 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003630 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003631}
3632
Dan Gohman475871a2008-07-27 21:46:04 +00003633SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003634 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003635 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003636 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003637 assert(Op.getNumOperands() == 3 &&
3638 VT == Op.getOperand(1).getValueType() &&
3639 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003640
Dan Gohman9ed06db2008-03-07 20:36:53 +00003641 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003642 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue Lo = Op.getOperand(0);
3644 SDValue Hi = Op.getOperand(1);
3645 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003646 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003647
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003648 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003649 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003650 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3651 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3652 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3653 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003654 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003655 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3656 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3657 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003659 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003660}
3661
Dan Gohman475871a2008-07-27 21:46:04 +00003662SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003663 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003664 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003665 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003666 assert(Op.getNumOperands() == 3 &&
3667 VT == Op.getOperand(1).getValueType() &&
3668 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Dan Gohman9ed06db2008-03-07 20:36:53 +00003670 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue Lo = Op.getOperand(0);
3672 SDValue Hi = Op.getOperand(1);
3673 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003674 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003675
Dale Johannesenf5d97892009-02-04 01:48:28 +00003676 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003677 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003678 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3679 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3680 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3681 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003682 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003683 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3684 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3685 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003686 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003688 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003689}
3690
3691//===----------------------------------------------------------------------===//
3692// Vector related lowering.
3693//
3694
Chris Lattner4a998b92006-04-17 06:00:21 +00003695/// BuildSplatI - Build a canonical splati of Val with an element size of
3696/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003697static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003698 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003699 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003700
Owen Andersone50ed302009-08-10 22:56:29 +00003701 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003703 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003704
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003706
Chris Lattner70fa4932006-12-01 01:45:39 +00003707 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3708 if (Val == -1)
3709 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003710
Owen Andersone50ed302009-08-10 22:56:29 +00003711 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003712
Chris Lattner4a998b92006-04-17 06:00:21 +00003713 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003715 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003716 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003717 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3718 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003719 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003720}
3721
Chris Lattnere7c768e2006-04-18 03:24:30 +00003722/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003723/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003724static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003725 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 EVT DestVT = MVT::Other) {
3727 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003728 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003730}
3731
Chris Lattnere7c768e2006-04-18 03:24:30 +00003732/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3733/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003734static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003735 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 DebugLoc dl, EVT DestVT = MVT::Other) {
3737 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003738 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003740}
3741
3742
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003743/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3744/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003745static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003746 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003747 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3749 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003750
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003752 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003755 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003756}
3757
Chris Lattnerf1b47082006-04-14 05:19:18 +00003758// If this is a case we can't handle, return null and let the default
3759// expansion code take care of it. If we CAN select this case, and if it
3760// selects to a single instruction, return Op. Otherwise, if we can codegen
3761// this case more efficiently than a constant pool load, lower it to the
3762// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003763SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003764 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003765 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3766 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003767
Bob Wilson24e338e2009-03-02 23:24:16 +00003768 // Check if this is a splat of a constant value.
3769 APInt APSplatBits, APSplatUndef;
3770 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003771 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003772 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003773 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003774 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003775
Bob Wilsonf2950b02009-03-03 19:26:27 +00003776 unsigned SplatBits = APSplatBits.getZExtValue();
3777 unsigned SplatUndef = APSplatUndef.getZExtValue();
3778 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003779
Bob Wilsonf2950b02009-03-03 19:26:27 +00003780 // First, handle single instruction cases.
3781
3782 // All zeros?
3783 if (SplatBits == 0) {
3784 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3786 SDValue Z = DAG.getConstant(0, MVT::i32);
3787 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003788 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003789 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003790 return Op;
3791 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003792
Bob Wilsonf2950b02009-03-03 19:26:27 +00003793 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3794 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3795 (32-SplatBitSize));
3796 if (SextVal >= -16 && SextVal <= 15)
3797 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003798
3799
Bob Wilsonf2950b02009-03-03 19:26:27 +00003800 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003801
Bob Wilsonf2950b02009-03-03 19:26:27 +00003802 // If this value is in the range [-32,30] and is even, use:
3803 // tmp = VSPLTI[bhw], result = add tmp, tmp
3804 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003806 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3807 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3808 }
3809
3810 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3811 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3812 // for fneg/fabs.
3813 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3814 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003816
3817 // Make the VSLW intrinsic, computing 0x8000_0000.
3818 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3819 OnesV, DAG, dl);
3820
3821 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003823 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3824 }
3825
3826 // Check to see if this is a wide variety of vsplti*, binop self cases.
3827 static const signed char SplatCsts[] = {
3828 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3829 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3830 };
3831
3832 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3833 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3834 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3835 int i = SplatCsts[idx];
3836
3837 // Figure out what shift amount will be used by altivec if shifted by i in
3838 // this splat size.
3839 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3840
3841 // vsplti + shl self.
3842 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003844 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3845 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3846 Intrinsic::ppc_altivec_vslw
3847 };
3848 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003849 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003850 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003851
Bob Wilsonf2950b02009-03-03 19:26:27 +00003852 // vsplti + srl self.
3853 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003855 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3856 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3857 Intrinsic::ppc_altivec_vsrw
3858 };
3859 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003860 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003861 }
3862
Bob Wilsonf2950b02009-03-03 19:26:27 +00003863 // vsplti + sra self.
3864 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003866 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3867 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3868 Intrinsic::ppc_altivec_vsraw
3869 };
3870 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3871 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003872 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003873
Bob Wilsonf2950b02009-03-03 19:26:27 +00003874 // vsplti + rol self.
3875 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3876 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003878 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3879 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3880 Intrinsic::ppc_altivec_vrlw
3881 };
3882 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3883 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Bob Wilsonf2950b02009-03-03 19:26:27 +00003886 // t = vsplti c, result = vsldoi t, t, 1
3887 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003889 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003890 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003891 // t = vsplti c, result = vsldoi t, t, 2
3892 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003894 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003895 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003896 // t = vsplti c, result = vsldoi t, t, 3
3897 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003899 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3900 }
3901 }
3902
3903 // Three instruction sequences.
3904
3905 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3906 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3908 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003909 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3910 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3911 }
3912 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3913 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3915 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003916 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3917 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Dan Gohman475871a2008-07-27 21:46:04 +00003920 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003921}
3922
Chris Lattner59138102006-04-17 05:28:54 +00003923/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3924/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003925static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003926 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003927 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003928 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003929 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003930 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Chris Lattner59138102006-04-17 05:28:54 +00003932 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003933 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003934 OP_VMRGHW,
3935 OP_VMRGLW,
3936 OP_VSPLTISW0,
3937 OP_VSPLTISW1,
3938 OP_VSPLTISW2,
3939 OP_VSPLTISW3,
3940 OP_VSLDOI4,
3941 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003942 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003943 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003944
Chris Lattner59138102006-04-17 05:28:54 +00003945 if (OpNum == OP_COPY) {
3946 if (LHSID == (1*9+2)*9+3) return LHS;
3947 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3948 return RHS;
3949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003950
Dan Gohman475871a2008-07-27 21:46:04 +00003951 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003952 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3953 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003954
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003956 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003957 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00003958 case OP_VMRGHW:
3959 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3960 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3961 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3962 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3963 break;
3964 case OP_VMRGLW:
3965 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3966 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3967 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3968 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3969 break;
3970 case OP_VSPLTISW0:
3971 for (unsigned i = 0; i != 16; ++i)
3972 ShufIdxs[i] = (i&3)+0;
3973 break;
3974 case OP_VSPLTISW1:
3975 for (unsigned i = 0; i != 16; ++i)
3976 ShufIdxs[i] = (i&3)+4;
3977 break;
3978 case OP_VSPLTISW2:
3979 for (unsigned i = 0; i != 16; ++i)
3980 ShufIdxs[i] = (i&3)+8;
3981 break;
3982 case OP_VSPLTISW3:
3983 for (unsigned i = 0; i != 16; ++i)
3984 ShufIdxs[i] = (i&3)+12;
3985 break;
3986 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003987 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003988 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003989 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003990 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003991 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003992 }
Owen Andersone50ed302009-08-10 22:56:29 +00003993 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3995 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3996 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003998}
3999
Chris Lattnerf1b47082006-04-14 05:19:18 +00004000/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4001/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4002/// return the code it can be lowered into. Worst case, it can always be
4003/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004004SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004006 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004007 SDValue V1 = Op.getOperand(0);
4008 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004010 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Chris Lattnerf1b47082006-04-14 05:19:18 +00004012 // Cases that are handled by instructions that take permute immediates
4013 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4014 // selected by the instruction selector.
4015 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4017 PPC::isSplatShuffleMask(SVOp, 2) ||
4018 PPC::isSplatShuffleMask(SVOp, 4) ||
4019 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4020 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4021 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4022 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4023 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4024 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4025 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4026 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4027 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004028 return Op;
4029 }
4030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004031
Chris Lattnerf1b47082006-04-14 05:19:18 +00004032 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4033 // and produce a fixed permutation. If any of these match, do not lower to
4034 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4036 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4037 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4038 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4039 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4040 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4041 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4042 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4043 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004044 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004045
Chris Lattner59138102006-04-17 05:28:54 +00004046 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4047 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 SmallVector<int, 16> PermMask;
4049 SVOp->getMask(PermMask);
4050
Chris Lattner59138102006-04-17 05:28:54 +00004051 unsigned PFIndexes[4];
4052 bool isFourElementShuffle = true;
4053 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4054 unsigned EltNo = 8; // Start out undef.
4055 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004057 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004058
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004060 if ((ByteSource & 3) != j) {
4061 isFourElementShuffle = false;
4062 break;
4063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004064
Chris Lattner59138102006-04-17 05:28:54 +00004065 if (EltNo == 8) {
4066 EltNo = ByteSource/4;
4067 } else if (EltNo != ByteSource/4) {
4068 isFourElementShuffle = false;
4069 break;
4070 }
4071 }
4072 PFIndexes[i] = EltNo;
4073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004074
4075 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004076 // perfect shuffle vector to determine if it is cost effective to do this as
4077 // discrete instructions, or whether we should use a vperm.
4078 if (isFourElementShuffle) {
4079 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004080 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004081 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004082
Chris Lattner59138102006-04-17 05:28:54 +00004083 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4084 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004085
Chris Lattner59138102006-04-17 05:28:54 +00004086 // Determining when to avoid vperm is tricky. Many things affect the cost
4087 // of vperm, particularly how many times the perm mask needs to be computed.
4088 // For example, if the perm mask can be hoisted out of a loop or is already
4089 // used (perhaps because there are multiple permutes with the same shuffle
4090 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4091 // the loop requires an extra register.
4092 //
4093 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004094 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004095 // available, if this block is within a loop, we should avoid using vperm
4096 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004097 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004098 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
Chris Lattnerf1b47082006-04-14 05:19:18 +00004101 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4102 // vector that will get spilled to the constant pool.
4103 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Chris Lattnerf1b47082006-04-14 05:19:18 +00004105 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4106 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004107 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004108 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Dan Gohman475871a2008-07-27 21:46:04 +00004110 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4112 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattnerf1b47082006-04-14 05:19:18 +00004114 for (unsigned j = 0; j != BytesPerElement; ++j)
4115 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004118
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004120 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004121 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004122}
4123
Chris Lattner90564f22006-04-18 17:59:36 +00004124/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4125/// altivec comparison. If it is, return true and fill in Opc/isDot with
4126/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004127static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004128 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004129 unsigned IntrinsicID =
4130 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004131 CompareOpc = -1;
4132 isDot = false;
4133 switch (IntrinsicID) {
4134 default: return false;
4135 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004136 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4137 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4138 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4139 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4140 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4141 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4142 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4143 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4144 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4145 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4146 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4147 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4148 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Chris Lattner1a635d62006-04-14 06:01:58 +00004150 // Normal Comparisons.
4151 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4152 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4153 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4154 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4155 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4156 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4157 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4158 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4159 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4160 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4161 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4162 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4163 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4164 }
Chris Lattner90564f22006-04-18 17:59:36 +00004165 return true;
4166}
4167
4168/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4169/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004170SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004171 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004172 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4173 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004174 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004175 int CompareOpc;
4176 bool isDot;
4177 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004178 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004179
Chris Lattner90564f22006-04-18 17:59:36 +00004180 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004181 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004182 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004183 Op.getOperand(1), Op.getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004185 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Chris Lattner1a635d62006-04-14 06:01:58 +00004188 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004190 Op.getOperand(2), // LHS
4191 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004193 };
Owen Andersone50ed302009-08-10 22:56:29 +00004194 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004195 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004197 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Chris Lattner1a635d62006-04-14 06:01:58 +00004199 // Now that we have the comparison, emit a copy from the CR to a GPR.
4200 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4202 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004203 CompNode.getValue(1));
4204
Chris Lattner1a635d62006-04-14 06:01:58 +00004205 // Unpack the result based on how the target uses it.
4206 unsigned BitNo; // Bit # of CR6.
4207 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004208 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004209 default: // Can't happen, don't crash on invalid number though.
4210 case 0: // Return the value of the EQ bit of CR6.
4211 BitNo = 0; InvertBit = false;
4212 break;
4213 case 1: // Return the inverted value of the EQ bit of CR6.
4214 BitNo = 0; InvertBit = true;
4215 break;
4216 case 2: // Return the value of the LT bit of CR6.
4217 BitNo = 2; InvertBit = false;
4218 break;
4219 case 3: // Return the inverted value of the LT bit of CR6.
4220 BitNo = 2; InvertBit = true;
4221 break;
4222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Chris Lattner1a635d62006-04-14 06:01:58 +00004224 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4226 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004227 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4229 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Chris Lattner1a635d62006-04-14 06:01:58 +00004231 // If we are supposed to, toggle the bit.
4232 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4234 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004235 return Flags;
4236}
4237
Scott Michelfdc40a02009-02-17 22:15:04 +00004238SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004239 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004240 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004241 // Create a stack slot that is 16-byte aligned.
4242 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004243 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004244 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004245 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Chris Lattner1a635d62006-04-14 06:01:58 +00004247 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004248 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004249 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004250 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004251 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004252}
4253
Dan Gohman475871a2008-07-27 21:46:04 +00004254SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004255 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004257 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004258
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4260 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Dan Gohman475871a2008-07-27 21:46:04 +00004262 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004263 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004264
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004265 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4267 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4268 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004269
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004270 // Low parts multiplied together, generating 32-bit results (we ignore the
4271 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004272 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004277 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004278 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004279 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4281 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004285
Chris Lattnercea2aa72006-04-18 04:28:57 +00004286 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004287 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004290
Chris Lattner19a81522006-04-18 03:57:35 +00004291 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 LHS, RHS, DAG, dl, MVT::v8i16);
4294 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattner19a81522006-04-18 03:57:35 +00004296 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004297 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 LHS, RHS, DAG, dl, MVT::v8i16);
4299 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Chris Lattner19a81522006-04-18 03:57:35 +00004301 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004303 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 Ops[i*2 ] = 2*i+1;
4305 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004306 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004308 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004309 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004310 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004311}
4312
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004313/// LowerOperation - Provide custom lowering hooks for some operations.
4314///
Dan Gohman475871a2008-07-27 21:46:04 +00004315SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004316 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004317 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004318 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004319 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004320 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004321 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004322 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004323 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004324 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004325 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004326 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4327 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
4329 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004330 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4331 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4332
Jim Laskeyefc7e522006-12-04 22:04:42 +00004333 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004334 case ISD::DYNAMIC_STACKALLOC:
4335 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004336
Chris Lattner1a635d62006-04-14 06:01:58 +00004337 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004338 case ISD::FP_TO_UINT:
4339 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004340 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004341 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004342 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004343
Chris Lattner1a635d62006-04-14 06:01:58 +00004344 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004345 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4346 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4347 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004348
Chris Lattner1a635d62006-04-14 06:01:58 +00004349 // Vector-related lowering.
4350 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4351 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4352 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4353 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004354 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner3fc027d2007-12-08 06:59:59 +00004356 // Frame & Return address.
4357 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004358 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004359 }
Dan Gohman475871a2008-07-27 21:46:04 +00004360 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004361}
4362
Duncan Sands1607f052008-12-01 11:39:25 +00004363void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4364 SmallVectorImpl<SDValue>&Results,
4365 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004366 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004367 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004368 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004369 assert(false && "Do not know how to custom type legalize this operation!");
4370 return;
4371 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 assert(N->getValueType(0) == MVT::ppcf128);
4373 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004374 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004376 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004377 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004379 DAG.getIntPtrConstant(1));
4380
4381 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4382 // of the long double, and puts FPSCR back the way it was. We do not
4383 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004384 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004385 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4386
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 NodeTys.push_back(MVT::f64); // Return register
4388 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004389 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004390 MFFSreg = Result.getValue(0);
4391 InFlag = Result.getValue(1);
4392
4393 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004394 NodeTys.push_back(MVT::Flag); // Returns a flag
4395 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004396 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004397 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004398 InFlag = Result.getValue(0);
4399
4400 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 NodeTys.push_back(MVT::Flag); // Returns a flag
4402 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004403 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004404 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004405 InFlag = Result.getValue(0);
4406
4407 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 NodeTys.push_back(MVT::f64); // result of add
4409 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004410 Ops[0] = Lo;
4411 Ops[1] = Hi;
4412 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004413 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004414 FPreg = Result.getValue(0);
4415 InFlag = Result.getValue(1);
4416
4417 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 NodeTys.push_back(MVT::f64);
4419 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004420 Ops[1] = MFFSreg;
4421 Ops[2] = FPreg;
4422 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004423 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004424 FPreg = Result.getValue(0);
4425
4426 // We know the low half is about to be thrown away, so just use something
4427 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004429 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004430 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004431 }
Duncan Sands1607f052008-12-01 11:39:25 +00004432 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004433 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004434 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004435 }
4436}
4437
4438
Chris Lattner1a635d62006-04-14 06:01:58 +00004439//===----------------------------------------------------------------------===//
4440// Other Lowering Code
4441//===----------------------------------------------------------------------===//
4442
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004443MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004444PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004445 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004446 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004447 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4448
4449 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4450 MachineFunction *F = BB->getParent();
4451 MachineFunction::iterator It = BB;
4452 ++It;
4453
4454 unsigned dest = MI->getOperand(0).getReg();
4455 unsigned ptrA = MI->getOperand(1).getReg();
4456 unsigned ptrB = MI->getOperand(2).getReg();
4457 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004458 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004459
4460 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4461 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4462 F->insert(It, loopMBB);
4463 F->insert(It, exitMBB);
4464 exitMBB->transferSuccessors(BB);
4465
4466 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004467 unsigned TmpReg = (!BinOpcode) ? incr :
4468 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004469 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4470 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004471
4472 // thisMBB:
4473 // ...
4474 // fallthrough --> loopMBB
4475 BB->addSuccessor(loopMBB);
4476
4477 // loopMBB:
4478 // l[wd]arx dest, ptr
4479 // add r0, dest, incr
4480 // st[wd]cx. r0, ptr
4481 // bne- loopMBB
4482 // fallthrough --> exitMBB
4483 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004484 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004485 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004486 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004487 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4488 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004489 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004490 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004491 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004492 BB->addSuccessor(loopMBB);
4493 BB->addSuccessor(exitMBB);
4494
4495 // exitMBB:
4496 // ...
4497 BB = exitMBB;
4498 return BB;
4499}
4500
4501MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004502PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004503 MachineBasicBlock *BB,
4504 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004505 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004506 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4508 // In 64 bit mode we have to use 64 bits for addresses, even though the
4509 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4510 // registers without caring whether they're 32 or 64, but here we're
4511 // doing actual arithmetic on the addresses.
4512 bool is64bit = PPCSubTarget.isPPC64();
4513
4514 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4515 MachineFunction *F = BB->getParent();
4516 MachineFunction::iterator It = BB;
4517 ++It;
4518
4519 unsigned dest = MI->getOperand(0).getReg();
4520 unsigned ptrA = MI->getOperand(1).getReg();
4521 unsigned ptrB = MI->getOperand(2).getReg();
4522 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004523 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004524
4525 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4526 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4527 F->insert(It, loopMBB);
4528 F->insert(It, exitMBB);
4529 exitMBB->transferSuccessors(BB);
4530
4531 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004532 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004533 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4534 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004535 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4536 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4537 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4538 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4539 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4540 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4541 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4542 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4543 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4544 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004545 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004546 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004547 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004548
4549 // thisMBB:
4550 // ...
4551 // fallthrough --> loopMBB
4552 BB->addSuccessor(loopMBB);
4553
4554 // The 4-byte load must be aligned, while a char or short may be
4555 // anywhere in the word. Hence all this nasty bookkeeping code.
4556 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4557 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004558 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004559 // rlwinm ptr, ptr1, 0, 0, 29
4560 // slw incr2, incr, shift
4561 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4562 // slw mask, mask2, shift
4563 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004564 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004565 // add tmp, tmpDest, incr2
4566 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004567 // and tmp3, tmp, mask
4568 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004569 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004570 // bne- loopMBB
4571 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004572 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004573
4574 if (ptrA!=PPC::R0) {
4575 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004576 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004577 .addReg(ptrA).addReg(ptrB);
4578 } else {
4579 Ptr1Reg = ptrB;
4580 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004581 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004582 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004583 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004584 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4585 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004586 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004587 .addReg(Ptr1Reg).addImm(0).addImm(61);
4588 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004589 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004590 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004591 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004592 .addReg(incr).addReg(ShiftReg);
4593 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004594 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004595 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004596 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4597 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004598 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004599 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004600 .addReg(Mask2Reg).addReg(ShiftReg);
4601
4602 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004603 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004604 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004605 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004606 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004607 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004608 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004609 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004610 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004611 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004612 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004613 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004614 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004615 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004616 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004617 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004618 BB->addSuccessor(loopMBB);
4619 BB->addSuccessor(exitMBB);
4620
4621 // exitMBB:
4622 // ...
4623 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004624 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004625 return BB;
4626}
4627
4628MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004629PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004630 MachineBasicBlock *BB,
4631 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004632 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004633
4634 // To "insert" these instructions we actually have to insert their
4635 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004636 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004637 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004638 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004639
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004640 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004641
4642 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4643 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4644 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4645 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4646 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4647
4648 // The incoming instruction knows the destination vreg to set, the
4649 // condition code register to branch on, the true/false values to
4650 // select between, and a branch opcode to use.
4651
4652 // thisMBB:
4653 // ...
4654 // TrueVal = ...
4655 // cmpTY ccX, r1, r2
4656 // bCC copy1MBB
4657 // fallthrough --> copy0MBB
4658 MachineBasicBlock *thisMBB = BB;
4659 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4660 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4661 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004662 DebugLoc dl = MI->getDebugLoc();
4663 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004664 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4665 F->insert(It, copy0MBB);
4666 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004667 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004668 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004669 // Also inform sdisel of the edge changes.
4670 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4671 E = BB->succ_end(); I != E; ++I) {
4672 EM->insert(std::make_pair(*I, sinkMBB));
4673 sinkMBB->addSuccessor(*I);
4674 }
4675 // Next, remove all successors of the current block, and add the true
4676 // and fallthrough blocks as its successors.
4677 while (!BB->succ_empty())
4678 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004679 // Next, add the true and fallthrough blocks as its successors.
4680 BB->addSuccessor(copy0MBB);
4681 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004682
Evan Cheng53301922008-07-12 02:23:19 +00004683 // copy0MBB:
4684 // %FalseValue = ...
4685 // # fallthrough to sinkMBB
4686 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004687
Evan Cheng53301922008-07-12 02:23:19 +00004688 // Update machine-CFG edges
4689 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004690
Evan Cheng53301922008-07-12 02:23:19 +00004691 // sinkMBB:
4692 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4693 // ...
4694 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004695 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004696 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4697 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4698 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004699 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4700 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4701 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4702 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004703 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4704 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4705 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4706 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004707
4708 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4709 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4710 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4711 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004712 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4713 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4714 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4715 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004716
4717 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4718 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4719 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4720 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004721 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4722 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4723 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4724 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004725
4726 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4727 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4728 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4729 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004730 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4731 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4732 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4733 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004734
4735 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004736 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004737 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004738 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004739 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004740 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004741 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004742 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004743
4744 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4745 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4746 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4747 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004748 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4749 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4750 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4751 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004752
Dale Johannesen0e55f062008-08-29 18:29:46 +00004753 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4754 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4755 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4756 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4757 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4758 BB = EmitAtomicBinary(MI, BB, false, 0);
4759 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4760 BB = EmitAtomicBinary(MI, BB, true, 0);
4761
Evan Cheng53301922008-07-12 02:23:19 +00004762 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4763 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4764 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4765
4766 unsigned dest = MI->getOperand(0).getReg();
4767 unsigned ptrA = MI->getOperand(1).getReg();
4768 unsigned ptrB = MI->getOperand(2).getReg();
4769 unsigned oldval = MI->getOperand(3).getReg();
4770 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004771 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004772
Dale Johannesen65e39732008-08-25 18:53:26 +00004773 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4774 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4775 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004776 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004777 F->insert(It, loop1MBB);
4778 F->insert(It, loop2MBB);
4779 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004780 F->insert(It, exitMBB);
4781 exitMBB->transferSuccessors(BB);
4782
4783 // thisMBB:
4784 // ...
4785 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004786 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004787
Dale Johannesen65e39732008-08-25 18:53:26 +00004788 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004789 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004790 // cmp[wd] dest, oldval
4791 // bne- midMBB
4792 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004793 // st[wd]cx. newval, ptr
4794 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004795 // b exitBB
4796 // midMBB:
4797 // st[wd]cx. dest, ptr
4798 // exitBB:
4799 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004801 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004803 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004804 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004805 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4806 BB->addSuccessor(loop2MBB);
4807 BB->addSuccessor(midMBB);
4808
4809 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004811 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004813 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004814 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004815 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004816 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Dale Johannesen65e39732008-08-25 18:53:26 +00004818 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004819 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004820 .addReg(dest).addReg(ptrA).addReg(ptrB);
4821 BB->addSuccessor(exitMBB);
4822
Evan Cheng53301922008-07-12 02:23:19 +00004823 // exitMBB:
4824 // ...
4825 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004826 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4827 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4828 // We must use 64-bit registers for addresses when targeting 64-bit,
4829 // since we're actually doing arithmetic on them. Other registers
4830 // can be 32-bit.
4831 bool is64bit = PPCSubTarget.isPPC64();
4832 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4833
4834 unsigned dest = MI->getOperand(0).getReg();
4835 unsigned ptrA = MI->getOperand(1).getReg();
4836 unsigned ptrB = MI->getOperand(2).getReg();
4837 unsigned oldval = MI->getOperand(3).getReg();
4838 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004839 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004840
4841 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4842 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4843 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4844 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4845 F->insert(It, loop1MBB);
4846 F->insert(It, loop2MBB);
4847 F->insert(It, midMBB);
4848 F->insert(It, exitMBB);
4849 exitMBB->transferSuccessors(BB);
4850
4851 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004852 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004853 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4854 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004855 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4856 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4857 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4858 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4859 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4860 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4861 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4862 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4863 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4864 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4865 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4866 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4867 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4868 unsigned Ptr1Reg;
4869 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4870 // thisMBB:
4871 // ...
4872 // fallthrough --> loopMBB
4873 BB->addSuccessor(loop1MBB);
4874
4875 // The 4-byte load must be aligned, while a char or short may be
4876 // anywhere in the word. Hence all this nasty bookkeeping code.
4877 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4878 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004879 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004880 // rlwinm ptr, ptr1, 0, 0, 29
4881 // slw newval2, newval, shift
4882 // slw oldval2, oldval,shift
4883 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4884 // slw mask, mask2, shift
4885 // and newval3, newval2, mask
4886 // and oldval3, oldval2, mask
4887 // loop1MBB:
4888 // lwarx tmpDest, ptr
4889 // and tmp, tmpDest, mask
4890 // cmpw tmp, oldval3
4891 // bne- midMBB
4892 // loop2MBB:
4893 // andc tmp2, tmpDest, mask
4894 // or tmp4, tmp2, newval3
4895 // stwcx. tmp4, ptr
4896 // bne- loop1MBB
4897 // b exitBB
4898 // midMBB:
4899 // stwcx. tmpDest, ptr
4900 // exitBB:
4901 // srw dest, tmpDest, shift
4902 if (ptrA!=PPC::R0) {
4903 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004905 .addReg(ptrA).addReg(ptrB);
4906 } else {
4907 Ptr1Reg = ptrB;
4908 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004909 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004910 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004911 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004912 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4913 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004914 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004915 .addReg(Ptr1Reg).addImm(0).addImm(61);
4916 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004917 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004918 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004919 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004920 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004921 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004922 .addReg(oldval).addReg(ShiftReg);
4923 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004924 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004925 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004926 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4927 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4928 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004929 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004930 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004931 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004932 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004933 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004934 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004935 .addReg(OldVal2Reg).addReg(MaskReg);
4936
4937 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004938 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004939 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004940 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4941 .addReg(TmpDestReg).addReg(MaskReg);
4942 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004943 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004944 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004945 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4946 BB->addSuccessor(loop2MBB);
4947 BB->addSuccessor(midMBB);
4948
4949 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004950 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4951 .addReg(TmpDestReg).addReg(MaskReg);
4952 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4953 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4954 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004955 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004956 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004957 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004958 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004959 BB->addSuccessor(loop1MBB);
4960 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004961
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004962 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004963 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004964 .addReg(PPC::R0).addReg(PtrReg);
4965 BB->addSuccessor(exitMBB);
4966
4967 // exitMBB:
4968 // ...
4969 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004970 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004971 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004972 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00004973 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004974
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004975 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004976 return BB;
4977}
4978
Chris Lattner1a635d62006-04-14 06:01:58 +00004979//===----------------------------------------------------------------------===//
4980// Target Optimization Hooks
4981//===----------------------------------------------------------------------===//
4982
Duncan Sands25cf2272008-11-24 14:53:14 +00004983SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4984 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004985 TargetMachine &TM = getTargetMachine();
4986 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004987 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004988 switch (N->getOpcode()) {
4989 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004990 case PPCISD::SHL:
4991 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004992 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004993 return N->getOperand(0);
4994 }
4995 break;
4996 case PPCISD::SRL:
4997 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004998 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004999 return N->getOperand(0);
5000 }
5001 break;
5002 case PPCISD::SRA:
5003 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005004 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005005 C->isAllOnesValue()) // -1 >>s V -> -1.
5006 return N->getOperand(0);
5007 }
5008 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005009
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005010 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005011 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005012 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5013 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5014 // We allow the src/dst to be either f32/f64, but the intermediate
5015 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 if (N->getOperand(0).getValueType() == MVT::i64 &&
5017 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005018 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 if (Val.getValueType() == MVT::f32) {
5020 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005021 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005022 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005025 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005027 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 if (N->getValueType(0) == MVT::f32) {
5029 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005030 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005031 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005032 }
5033 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005035 // If the intermediate type is i32, we can avoid the load/store here
5036 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005037 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005038 }
5039 }
5040 break;
Chris Lattner51269842006-03-01 05:50:56 +00005041 case ISD::STORE:
5042 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5043 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005044 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005045 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 N->getOperand(1).getValueType() == MVT::i32 &&
5047 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005048 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 if (Val.getValueType() == MVT::f32) {
5050 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005051 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005052 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005054 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005055
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005057 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005058 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005059 return Val;
5060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005061
Chris Lattnerd9989382006-07-10 20:56:58 +00005062 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005063 if (cast<StoreSDNode>(N)->isUnindexed() &&
5064 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005065 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 (N->getOperand(1).getValueType() == MVT::i32 ||
5067 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005068 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005069 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (BSwapOp.getValueType() == MVT::i16)
5071 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005072
Dan Gohmanc76909a2009-09-25 20:36:54 +00005073 SDValue Ops[] = {
5074 N->getOperand(0), BSwapOp, N->getOperand(2),
5075 DAG.getValueType(N->getOperand(1).getValueType())
5076 };
5077 return
5078 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5079 Ops, array_lengthof(Ops),
5080 cast<StoreSDNode>(N)->getMemoryVT(),
5081 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005082 }
5083 break;
5084 case ISD::BSWAP:
5085 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005086 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005087 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005089 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005090 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005091 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005093 LD->getChain(), // Chain
5094 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005095 DAG.getValueType(N->getValueType(0)) // VT
5096 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005097 SDValue BSLoad =
5098 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5099 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5100 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005101
Scott Michelfdc40a02009-02-17 22:15:04 +00005102 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 if (N->getValueType(0) == MVT::i16)
5105 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005106
Chris Lattnerd9989382006-07-10 20:56:58 +00005107 // First, combine the bswap away. This makes the value produced by the
5108 // load dead.
5109 DCI.CombineTo(N, ResVal);
5110
5111 // Next, combine the load away, we give it a bogus result value but a real
5112 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005113 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005114
Chris Lattnerd9989382006-07-10 20:56:58 +00005115 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005116 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005118
Chris Lattner51269842006-03-01 05:50:56 +00005119 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005120 case PPCISD::VCMP: {
5121 // If a VCMPo node already exists with exactly the same operands as this
5122 // node, use its result instead of this node (VCMPo computes both a CR6 and
5123 // a normal output).
5124 //
5125 if (!N->getOperand(0).hasOneUse() &&
5126 !N->getOperand(1).hasOneUse() &&
5127 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner4468c222006-03-31 06:02:07 +00005129 // Scan all of the users of the LHS, looking for VCMPo's that match.
5130 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Gabor Greifba36cb52008-08-28 21:40:38 +00005132 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005133 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5134 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005135 if (UI->getOpcode() == PPCISD::VCMPo &&
5136 UI->getOperand(1) == N->getOperand(1) &&
5137 UI->getOperand(2) == N->getOperand(2) &&
5138 UI->getOperand(0) == N->getOperand(0)) {
5139 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005140 break;
5141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005142
Chris Lattner00901202006-04-18 18:28:22 +00005143 // If there is no VCMPo node, or if the flag value has a single use, don't
5144 // transform this.
5145 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5146 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
5148 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005149 // chain, this transformation is more complex. Note that multiple things
5150 // could use the value result, which we should ignore.
5151 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005152 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005153 FlagUser == 0; ++UI) {
5154 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005155 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005156 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005157 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005158 FlagUser = User;
5159 break;
5160 }
5161 }
5162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005163
Chris Lattner00901202006-04-18 18:28:22 +00005164 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5165 // give up for right now.
5166 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005168 }
5169 break;
5170 }
Chris Lattner90564f22006-04-18 17:59:36 +00005171 case ISD::BR_CC: {
5172 // If this is a branch on an altivec predicate comparison, lower this so
5173 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5174 // lowering is done pre-legalize, because the legalizer lowers the predicate
5175 // compare down to code that is difficult to reassemble.
5176 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005177 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005178 int CompareOpc;
5179 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattner90564f22006-04-18 17:59:36 +00005181 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5182 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5183 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5184 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattner90564f22006-04-18 17:59:36 +00005186 // If this is a comparison against something other than 0/1, then we know
5187 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005188 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005189 if (Val != 0 && Val != 1) {
5190 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5191 return N->getOperand(0);
5192 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005194 N->getOperand(0), N->getOperand(4));
5195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner90564f22006-04-18 17:59:36 +00005197 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Chris Lattner90564f22006-04-18 17:59:36 +00005199 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005200 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005201 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005202 LHS.getOperand(2), // LHS of compare
5203 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005205 };
Chris Lattner90564f22006-04-18 17:59:36 +00005206 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005208 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Chris Lattner90564f22006-04-18 17:59:36 +00005210 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005211 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005212 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005213 default: // Can't happen, don't crash on invalid number though.
5214 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005215 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005216 break;
5217 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005218 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005219 break;
5220 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005221 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005222 break;
5223 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005224 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005225 break;
5226 }
5227
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5229 DAG.getConstant(CompOpc, MVT::i32),
5230 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005231 N->getOperand(4), CompNode.getValue(1));
5232 }
5233 break;
5234 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Dan Gohman475871a2008-07-27 21:46:04 +00005237 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005238}
5239
Chris Lattner1a635d62006-04-14 06:01:58 +00005240//===----------------------------------------------------------------------===//
5241// Inline Assembly Support
5242//===----------------------------------------------------------------------===//
5243
Dan Gohman475871a2008-07-27 21:46:04 +00005244void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005245 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005246 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005247 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005248 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005249 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005250 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005251 switch (Op.getOpcode()) {
5252 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005253 case PPCISD::LBRX: {
5254 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005255 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005256 KnownZero = 0xFFFF0000;
5257 break;
5258 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005259 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005260 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005261 default: break;
5262 case Intrinsic::ppc_altivec_vcmpbfp_p:
5263 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5264 case Intrinsic::ppc_altivec_vcmpequb_p:
5265 case Intrinsic::ppc_altivec_vcmpequh_p:
5266 case Intrinsic::ppc_altivec_vcmpequw_p:
5267 case Intrinsic::ppc_altivec_vcmpgefp_p:
5268 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5269 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5270 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5271 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5272 case Intrinsic::ppc_altivec_vcmpgtub_p:
5273 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5274 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5275 KnownZero = ~1U; // All bits but the low one are known to be zero.
5276 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005277 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005278 }
5279 }
5280}
5281
5282
Chris Lattner4234f572007-03-25 02:14:49 +00005283/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005284/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005285PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005286PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5287 if (Constraint.size() == 1) {
5288 switch (Constraint[0]) {
5289 default: break;
5290 case 'b':
5291 case 'r':
5292 case 'f':
5293 case 'v':
5294 case 'y':
5295 return C_RegisterClass;
5296 }
5297 }
5298 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005299}
5300
Scott Michelfdc40a02009-02-17 22:15:04 +00005301std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005302PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005303 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005304 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005305 // GCC RS6000 Constraint Letters
5306 switch (Constraint[0]) {
5307 case 'b': // R1-R31
5308 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005310 return std::make_pair(0U, PPC::G8RCRegisterClass);
5311 return std::make_pair(0U, PPC::GPRCRegisterClass);
5312 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005313 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005314 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005316 return std::make_pair(0U, PPC::F8RCRegisterClass);
5317 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005318 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005319 return std::make_pair(0U, PPC::VRRCRegisterClass);
5320 case 'y': // crrc
5321 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005322 }
5323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Chris Lattner331d1bc2006-11-02 01:44:04 +00005325 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005326}
Chris Lattner763317d2006-02-07 00:47:13 +00005327
Chris Lattner331d1bc2006-11-02 01:44:04 +00005328
Chris Lattner48884cd2007-08-25 00:47:38 +00005329/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005330/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5331/// it means one of the asm constraint of the inline asm instruction being
5332/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005333void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005334 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005335 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005336 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005337 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005338 switch (Letter) {
5339 default: break;
5340 case 'I':
5341 case 'J':
5342 case 'K':
5343 case 'L':
5344 case 'M':
5345 case 'N':
5346 case 'O':
5347 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005348 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005349 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005350 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005351 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005352 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005353 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005354 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005355 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005356 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005357 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5358 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005359 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005360 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005361 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005362 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005363 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005364 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005365 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005366 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005367 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005368 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005369 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005370 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005371 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005372 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005373 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005374 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005375 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005376 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005377 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005378 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005379 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005380 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005381 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005382 }
5383 break;
5384 }
5385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Gabor Greifba36cb52008-08-28 21:40:38 +00005387 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005388 Ops.push_back(Result);
5389 return;
5390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner763317d2006-02-07 00:47:13 +00005392 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005393 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005394}
Evan Chengc4c62572006-03-13 23:20:37 +00005395
Chris Lattnerc9addb72007-03-30 23:15:24 +00005396// isLegalAddressingMode - Return true if the addressing mode represented
5397// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005398bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005399 const Type *Ty) const {
5400 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Chris Lattnerc9addb72007-03-30 23:15:24 +00005402 // PPC allows a sign-extended 16-bit immediate field.
5403 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5404 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattnerc9addb72007-03-30 23:15:24 +00005406 // No global is ever allowed as a base.
5407 if (AM.BaseGV)
5408 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005409
5410 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005411 switch (AM.Scale) {
5412 case 0: // "r+i" or just "i", depending on HasBaseReg.
5413 break;
5414 case 1:
5415 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5416 return false;
5417 // Otherwise we have r+r or r+i.
5418 break;
5419 case 2:
5420 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5421 return false;
5422 // Allow 2*r as r+r.
5423 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005424 default:
5425 // No other scales are supported.
5426 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattnerc9addb72007-03-30 23:15:24 +00005429 return true;
5430}
5431
Evan Chengc4c62572006-03-13 23:20:37 +00005432/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005433/// as the offset of the target addressing mode for load / store of the
5434/// given type.
5435bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005436 // PPC allows a sign-extended 16-bit immediate field.
5437 return (V > -(1 << 16) && V < (1 << 16)-1);
5438}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005439
5440bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005441 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005442}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005443
Dan Gohman475871a2008-07-27 21:46:04 +00005444SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005445 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005446 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005447 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005448 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005449
5450 MachineFunction &MF = DAG.getMachineFunction();
5451 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005452
Chris Lattner3fc027d2007-12-08 06:59:59 +00005453 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005454 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005455
5456 // Make sure the function really does not optimize away the store of the RA
5457 // to the stack.
5458 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005459 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005460 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005461}
5462
Dan Gohman475871a2008-07-27 21:46:04 +00005463SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005464 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005465 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005466 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005467 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005468
Owen Andersone50ed302009-08-10 22:56:29 +00005469 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005472 MachineFunction &MF = DAG.getMachineFunction();
5473 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005474 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005475 && MFI->getStackSize();
5476
5477 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005478 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005480 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005481 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005483}
Dan Gohman54aeea32008-10-21 03:41:46 +00005484
5485bool
5486PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5487 // The PowerPC target isn't yet aware of offsets.
5488 return false;
5489}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005490
Owen Andersone50ed302009-08-10 22:56:29 +00005491EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Schellerffd02002009-07-03 06:45:56 +00005492 bool isSrcConst, bool isSrcStr,
5493 SelectionDAG &DAG) const {
5494 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005496 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005498 }
5499}