blob: 1462472ea4aa49b7088568b254a58eca7ab82cfe [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman6f2766d2008-08-19 22:31:46 +000014#include "llvm/Instructions.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000015#include "llvm/CodeGen/FastISel.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000018#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000019#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000020#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000021#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000022using namespace llvm;
23
Dan Gohmanbdedd442008-08-20 00:11:48 +000024/// SelectBinaryOp - Select and emit code for a binary operator instruction,
25/// which has an opcode which directly corresponds to the given ISD opcode.
26///
27bool FastISel::SelectBinaryOp(Instruction *I, ISD::NodeType ISDOpcode,
28 DenseMap<const Value*, unsigned> &ValueMap) {
Dan Gohmanbdedd442008-08-20 00:11:48 +000029 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
30 if (VT == MVT::Other || !VT.isSimple())
31 // Unhandled type. Halt "fast" selection and bail.
32 return false;
33
Dan Gohmand5fe57d2008-08-21 01:41:07 +000034 unsigned Op0 = ValueMap[I->getOperand(0)];
35 if (Op0 == 0)
36 // Unhandled operand. Halt "fast" selection and bail.
37 return false;
38
39 // Check if the second operand is a constant and handle it appropriately.
40 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
41 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
42 CI->getZExtValue(), VT.getSimpleVT());
43 if (ResultReg == 0)
44 // Target-specific code wasn't able to find a machine opcode for
45 // the given ISD opcode and type. Halt "fast" selection and bail.
46 return false;
47
48 // We successfully emitted code for the given LLVM Instruction.
49 ValueMap[I] = ResultReg;
50 return true;
51 }
52
53 unsigned Op1 = ValueMap[I->getOperand(1)];
54 if (Op1 == 0)
55 // Unhandled operand. Halt "fast" selection and bail.
56 return false;
57
Dan Gohmanbdedd442008-08-20 00:11:48 +000058 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), ISDOpcode, Op0, Op1);
59 if (ResultReg == 0)
60 // Target-specific code wasn't able to find a machine opcode for
61 // the given ISD opcode and type. Halt "fast" selection and bail.
62 return false;
63
Dan Gohman8014e862008-08-20 00:23:20 +000064 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanbdedd442008-08-20 00:11:48 +000065 ValueMap[I] = ResultReg;
66 return true;
67}
68
69bool FastISel::SelectGetElementPtr(Instruction *I,
70 DenseMap<const Value*, unsigned> &ValueMap) {
Evan Cheng83785c82008-08-20 22:45:34 +000071 unsigned N = ValueMap[I->getOperand(0)];
72 if (N == 0)
73 // Unhandled operand. Halt "fast" selection and bail.
74 return false;
75
76 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +000077 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +000078 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
79 OI != E; ++OI) {
80 Value *Idx = *OI;
81 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
82 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
83 if (Field) {
84 // N = N + Offset
85 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
86 // FIXME: This can be optimized by combining the add with a
87 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +000088 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +000089 if (N == 0)
90 // Unhandled operand. Halt "fast" selection and bail.
91 return false;
92 }
93 Ty = StTy->getElementType(Field);
94 } else {
95 Ty = cast<SequentialType>(Ty)->getElementType();
96
97 // If this is a constant subscript, handle it quickly.
98 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
99 if (CI->getZExtValue() == 0) continue;
100 uint64_t Offs =
101 TD.getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000102 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000103 if (N == 0)
104 // Unhandled operand. Halt "fast" selection and bail.
105 return false;
106 continue;
107 }
108
109 // N = N + Idx * ElementSize;
110 uint64_t ElementSize = TD.getABITypeSize(Ty);
111 unsigned IdxN = ValueMap[Idx];
112 if (IdxN == 0)
113 // Unhandled operand. Halt "fast" selection and bail.
114 return false;
115
116 // If the index is smaller or larger than intptr_t, truncate or extend
117 // it.
Evan Cheng2076aa82008-08-21 01:19:11 +0000118 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
Evan Cheng83785c82008-08-20 22:45:34 +0000119 if (IdxVT.bitsLT(VT))
Dan Gohman7a0e6592008-08-21 17:25:26 +0000120 IdxN = FastEmit_r(VT, ISD::SIGN_EXTEND, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000121 else if (IdxVT.bitsGT(VT))
Dan Gohman7a0e6592008-08-21 17:25:26 +0000122 IdxN = FastEmit_r(VT, ISD::TRUNCATE, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000123 if (IdxN == 0)
124 // Unhandled operand. Halt "fast" selection and bail.
125 return false;
126
Dan Gohmanf93cf792008-08-21 17:37:05 +0000127 if (ElementSize != 1)
128 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000129 if (IdxN == 0)
130 // Unhandled operand. Halt "fast" selection and bail.
131 return false;
Dan Gohman7a0e6592008-08-21 17:25:26 +0000132 N = FastEmit_rr(VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000133 if (N == 0)
134 // Unhandled operand. Halt "fast" selection and bail.
135 return false;
136 }
137 }
138
139 // We successfully emitted code for the given LLVM Instruction.
140 ValueMap[I] = N;
141 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000142}
143
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000144BasicBlock::iterator
Dan Gohmanb7864a92008-08-20 18:09:02 +0000145FastISel::SelectInstructions(BasicBlock::iterator Begin,
146 BasicBlock::iterator End,
Dan Gohmanbb466332008-08-20 21:05:57 +0000147 DenseMap<const Value*, unsigned> &ValueMap,
148 MachineBasicBlock *mbb) {
149 MBB = mbb;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000150 BasicBlock::iterator I = Begin;
151
152 for (; I != End; ++I) {
153 switch (I->getOpcode()) {
Dan Gohman8014e862008-08-20 00:23:20 +0000154 case Instruction::Add: {
155 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
156 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
157 }
158 case Instruction::Sub: {
159 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
160 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
161 }
162 case Instruction::Mul: {
163 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
164 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
165 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000166 case Instruction::SDiv:
167 if (!SelectBinaryOp(I, ISD::SDIV, ValueMap)) return I; break;
168 case Instruction::UDiv:
169 if (!SelectBinaryOp(I, ISD::UDIV, ValueMap)) return I; break;
170 case Instruction::FDiv:
171 if (!SelectBinaryOp(I, ISD::FDIV, ValueMap)) return I; break;
172 case Instruction::SRem:
173 if (!SelectBinaryOp(I, ISD::SREM, ValueMap)) return I; break;
174 case Instruction::URem:
175 if (!SelectBinaryOp(I, ISD::UREM, ValueMap)) return I; break;
176 case Instruction::FRem:
177 if (!SelectBinaryOp(I, ISD::FREM, ValueMap)) return I; break;
178 case Instruction::Shl:
179 if (!SelectBinaryOp(I, ISD::SHL, ValueMap)) return I; break;
180 case Instruction::LShr:
181 if (!SelectBinaryOp(I, ISD::SRL, ValueMap)) return I; break;
182 case Instruction::AShr:
183 if (!SelectBinaryOp(I, ISD::SRA, ValueMap)) return I; break;
184 case Instruction::And:
185 if (!SelectBinaryOp(I, ISD::AND, ValueMap)) return I; break;
186 case Instruction::Or:
187 if (!SelectBinaryOp(I, ISD::OR, ValueMap)) return I; break;
188 case Instruction::Xor:
189 if (!SelectBinaryOp(I, ISD::XOR, ValueMap)) return I; break;
190
191 case Instruction::GetElementPtr:
192 if (!SelectGetElementPtr(I, ValueMap)) return I;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000193 break;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000194
Dan Gohman6f2766d2008-08-19 22:31:46 +0000195 case Instruction::Br: {
196 BranchInst *BI = cast<BranchInst>(I);
197
198 // For now, check for and handle just the most trivial case: an
199 // unconditional fall-through branch.
Dan Gohmane6798b72008-08-20 01:17:01 +0000200 if (BI->isUnconditional()) {
201 MachineFunction::iterator NextMBB =
202 next(MachineFunction::iterator(MBB));
Dan Gohmanbb466332008-08-20 21:05:57 +0000203 if (NextMBB != MF.end() &&
Dan Gohmane6798b72008-08-20 01:17:01 +0000204 NextMBB->getBasicBlock() == BI->getSuccessor(0)) {
205 MBB->addSuccessor(NextMBB);
206 break;
207 }
Dan Gohman6f2766d2008-08-19 22:31:46 +0000208 }
209
210 // Something more complicated. Halt "fast" selection and bail.
211 return I;
212 }
Dan Gohman3b7753b2008-08-22 17:37:48 +0000213
214 case Instruction::PHI:
215 // PHI nodes are already emitted.
216 break;
217
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000218 default:
219 // Unhandled instruction. Halt "fast" selection and bail.
220 return I;
221 }
222 }
223
224 return I;
225}
226
Dan Gohmanbb466332008-08-20 21:05:57 +0000227FastISel::FastISel(MachineFunction &mf)
Dan Gohman22bb3112008-08-22 00:20:26 +0000228 : MF(mf),
229 MRI(mf.getRegInfo()),
230 TM(mf.getTarget()),
231 TD(*TM.getTargetData()),
232 TII(*TM.getInstrInfo()),
233 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000234}
235
Dan Gohmane285a742008-08-14 21:51:29 +0000236FastISel::~FastISel() {}
237
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000238unsigned FastISel::FastEmit_(MVT::SimpleValueType, ISD::NodeType) {
239 return 0;
240}
241
242unsigned FastISel::FastEmit_r(MVT::SimpleValueType, ISD::NodeType,
243 unsigned /*Op0*/) {
244 return 0;
245}
246
247unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, ISD::NodeType,
248 unsigned /*Op0*/, unsigned /*Op0*/) {
249 return 0;
250}
251
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000252unsigned FastISel::FastEmit_i(MVT::SimpleValueType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000253 return 0;
254}
255
256unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000257 unsigned /*Op0*/, uint64_t /*Imm*/) {
258 return 0;
259}
260
261unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, ISD::NodeType,
262 unsigned /*Op0*/, unsigned /*Op1*/,
263 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000264 return 0;
265}
266
267/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
268/// to emit an instruction with an immediate operand using FastEmit_ri.
269/// If that fails, it materializes the immediate into a register and try
270/// FastEmit_rr instead.
271unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000272 unsigned Op0, uint64_t Imm,
273 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000274 unsigned ResultReg = 0;
275 // First check if immediate type is legal. If not, we can't use the ri form.
276 if (TLI.getOperationAction(ISD::Constant, ImmType) == TargetLowering::Legal)
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000277 ResultReg = FastEmit_ri(VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000278 if (ResultReg != 0)
279 return ResultReg;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000280 unsigned MaterialReg = FastEmit_i(ImmType, Imm);
281 if (MaterialReg == 0)
282 return 0;
283 return FastEmit_rr(VT, Opcode, Op0, MaterialReg);
284}
285
286unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
287 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000288}
289
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000290unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000291 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000292 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000293 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000294
Dan Gohmanfd903942008-08-20 23:53:10 +0000295 BuildMI(MBB, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000296 return ResultReg;
297}
298
299unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
300 const TargetRegisterClass *RC,
301 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000302 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000303 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000304
Dan Gohmanfd903942008-08-20 23:53:10 +0000305 BuildMI(MBB, II, ResultReg).addReg(Op0);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000306 return ResultReg;
307}
308
309unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
310 const TargetRegisterClass *RC,
311 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000312 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000313 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000314
Dan Gohmanfd903942008-08-20 23:53:10 +0000315 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000316 return ResultReg;
317}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000318
319unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
320 const TargetRegisterClass *RC,
321 unsigned Op0, uint64_t Imm) {
322 unsigned ResultReg = createResultReg(RC);
323 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
324
325 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
326 return ResultReg;
327}
328
329unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
330 const TargetRegisterClass *RC,
331 unsigned Op0, unsigned Op1, uint64_t Imm) {
332 unsigned ResultReg = createResultReg(RC);
333 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
334
335 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
336 return ResultReg;
337}