blob: 1242854fa9b63f8cbe40a8ca89d73b6695ae0ba5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
182def HasNEON : Predicate<"Subtarget->hasNEON()">,
183 AssemblerPredicate<"FeatureNEON">;
184def HasFP16 : Predicate<"Subtarget->hasFP16()">,
185 AssemblerPredicate<"FeatureFP16">;
186def HasDivide : Predicate<"Subtarget->hasDivide()">,
187 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000188def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000189 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000190def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000192def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000194def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000197def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000198def IsThumb : Predicate<"Subtarget->isThumb()">,
199 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000200def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
202 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000203def IsMClass : Predicate<"Subtarget->isMClass()">,
204 AssemblerPredicate<"FeatureMClass">;
205def IsARClass : Predicate<"!Subtarget->isMClass()">,
206 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def IsARM : Predicate<"!Subtarget->isThumb()">,
208 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000209def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
210def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000211def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000212
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000213// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def UseMovt : Predicate<"Subtarget->useMovt()">;
215def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000216def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000217
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000218//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000219// ARM Flag Definitions.
220
221class RegConstraint<string C> {
222 string Constraints = C;
223}
224
225//===----------------------------------------------------------------------===//
226// ARM specific transformation functions and pattern fragments.
227//
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
230// so_imm_neg def below.
231def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
235// so_imm_not_XFORM - Return a so_imm value packed into the format described for
236// so_imm_not def below.
237def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm16_31 : ImmLeaf<i32, [{
243 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Jim Grosbach64171712010-02-16 21:07:46 +0000246def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000248 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000249 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbache70ec842011-10-28 22:50:54 +0000251// Note: this pattern doesn't require an encoder method and such, as it's
252// only used on aliases (Pat<> and InstAlias<>). The actual encoding
253// is handled by the destination instructions, which use t2_so_imm.
254def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000255def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000256 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000257 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000258 }], so_imm_not_XFORM> {
259 let ParserMatchClass = so_imm_not_asmoperand;
260}
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
263def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000264 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000265}]>;
266
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000267/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268def hi16 : SDNodeXForm<imm, [{
269 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
270}]>;
271
272def lo16AllZero : PatLeaf<(i32 imm), [{
273 // Returns true if all low 16-bits are 0.
274 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000275}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000276
Evan Cheng342e3162011-08-30 01:34:54 +0000277class BinOpWithFlagFrag<dag res> :
278 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000279class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
280class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
Jim Grosbach9588c102011-11-12 00:58:43 +0000311// Immediate operands with a shared generic asm render method.
312class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
313
Evan Chenga8e29892007-01-19 07:51:42 +0000314// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000315// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000316def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000317 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000318 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000320}
Evan Chenga8e29892007-01-19 07:51:42 +0000321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000323def uncondbrtarget : Operand<OtherVT> {
324 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000325 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000326}
327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// Branch target for ARM. Handles conditional/unconditional
329def br_target : Operand<OtherVT> {
330 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000332}
333
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000335// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000336def bltarget : Operand<i32> {
337 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000338 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000339 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340}
341
Jason W Kim685c3502011-02-04 19:47:15 +0000342// Call target for ARM. Handles conditional/unconditional
343// FIXME: rename bl_target to t2_bltarget?
344def bl_target : Operand<i32> {
345 // Encoded the same as branch targets.
346 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000347 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
Owen Andersonf1eab592011-08-26 23:32:08 +0000350def blx_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBLXTargetOpValue";
353 let OperandType = "OPERAND_PCREL";
354}
Jason W Kim685c3502011-02-04 19:47:15 +0000355
Evan Chenga8e29892007-01-19 07:51:42 +0000356// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000362 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000363}
364
Jim Grosbach1610a702011-07-25 20:06:30 +0000365def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000366def dpr_reglist : Operand<i32> {
367 let EncoderMethod = "getRegisterListOpValue";
368 let ParserMatchClass = DPRRegListAsmOperand;
369 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000370 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000371}
372
Jim Grosbach1610a702011-07-25 20:06:30 +0000373def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000374def spr_reglist : Operand<i32> {
375 let EncoderMethod = "getRegisterListOpValue";
376 let ParserMatchClass = SPRRegListAsmOperand;
377 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000378 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
382def cpinst_operand : Operand<i32> {
383 let PrintMethod = "printCPInstOperand";
384}
385
Evan Chenga8e29892007-01-19 07:51:42 +0000386// Local PC labels.
387def pclabel : Operand<i32> {
388 let PrintMethod = "printPCLabel";
389}
390
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000391// ADR instruction labels.
392def adrlabel : Operand<i32> {
393 let EncoderMethod = "getAdrLabelOpValue";
394}
395
Owen Anderson498ec202010-10-27 22:49:00 +0000396def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000398 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000399}
400
Jim Grosbachb35ad412010-10-13 19:56:10 +0000401// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000402def rot_imm_XFORM: SDNodeXForm<imm, [{
403 switch (N->getZExtValue()){
404 default: assert(0);
405 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
406 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
407 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
408 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
409 }
410}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000411def RotImmAsmOperand : AsmOperandClass {
412 let Name = "RotImm";
413 let ParserMethod = "parseRotImm";
414}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000415def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
416 int32_t v = N->getZExtValue();
417 return v == 8 || v == 16 || v == 24; }],
418 rot_imm_XFORM> {
419 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000420 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000421}
422
Bob Wilson22f5dc72010-08-16 18:27:34 +0000423// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424// (asr or lsl). The 6-bit immediate encodes as:
425// {5} 0 ==> lsl
426// 1 asr
427// {4-0} imm5 shift amount.
428// asr #32 encoded as imm5 == 0.
429def ShifterImmAsmOperand : AsmOperandClass {
430 let Name = "ShifterImm";
431 let ParserMethod = "parseShifterImm";
432}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433def shift_imm : Operand<i32> {
434 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000435 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000436}
437
Owen Anderson92a20222011-07-21 18:54:16 +0000438// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000439def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000440def so_reg_reg : Operand<i32>, // reg reg imm
441 ComplexPattern<i32, 3, "SelectRegShifterOperand",
442 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000443 let EncoderMethod = "getSORegRegOpValue";
444 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000445 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000446 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000447 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000448}
Owen Anderson92a20222011-07-21 18:54:16 +0000449
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000450def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000451def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000452 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000453 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000454 let EncoderMethod = "getSORegImmOpValue";
455 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000457 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000458 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000459}
460
461// FIXME: Does this need to be distinct from so_reg?
462def shift_so_reg_reg : Operand<i32>, // reg reg imm
463 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
464 [shl,srl,sra,rotr]> {
465 let EncoderMethod = "getSORegRegOpValue";
466 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000467 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000468 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000469 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000470}
471
Jim Grosbache8606dc2011-07-13 17:50:29 +0000472// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000473def shift_so_reg_imm : Operand<i32>, // reg reg imm
474 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000475 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000476 let EncoderMethod = "getSORegImmOpValue";
477 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000478 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000479 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000480 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000481}
Evan Chenga8e29892007-01-19 07:51:42 +0000482
Owen Anderson152d4a42011-07-21 23:38:37 +0000483
Evan Chenga8e29892007-01-19 07:51:42 +0000484// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000485// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000486def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000487def so_imm : Operand<i32>, ImmLeaf<i32, [{
488 return ARM_AM::getSOImmVal(Imm) != -1;
489 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000490 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000491 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000492 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000493}
494
Evan Chengc70d1842007-03-20 08:11:30 +0000495// Break so_imm's up into two pieces. This handles immediates with up to 16
496// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
497// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000498def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000499 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000500}]>;
501
502/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
503///
504def arm_i32imm : PatLeaf<(imm), [{
505 if (Subtarget->hasV6T2Ops())
506 return true;
507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
508}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000509
Jim Grosbach587f5062011-12-02 23:34:39 +0000510/// imm0_1 predicate - Immediate in the range [0,1].
511def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
512def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
513
514/// imm0_3 predicate - Immediate in the range [0,3].
515def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
516def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000519def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000526/// imm8 predicate - Immediate is exactly 8.
527def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
528def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
529 let ParserMatchClass = Imm8AsmOperand;
530}
531
532/// imm16 predicate - Immediate is exactly 16.
533def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
534def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
535 let ParserMatchClass = Imm16AsmOperand;
536}
537
538/// imm32 predicate - Immediate is exactly 32.
539def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
540def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
541 let ParserMatchClass = Imm32AsmOperand;
542}
543
544/// imm1_7 predicate - Immediate in the range [1,7].
545def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
546def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
547 let ParserMatchClass = Imm1_7AsmOperand;
548}
549
550/// imm1_15 predicate - Immediate in the range [1,15].
551def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
552def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
553 let ParserMatchClass = Imm1_15AsmOperand;
554}
555
556/// imm1_31 predicate - Immediate in the range [1,31].
557def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
558def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
559 let ParserMatchClass = Imm1_31AsmOperand;
560}
561
Jim Grosbachb2756af2011-08-01 21:55:12 +0000562/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000563def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000564def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
565 return Imm >= 0 && Imm < 16;
566}]> {
567 let ParserMatchClass = Imm0_15AsmOperand;
568}
569
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000570/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000571def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000572def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
573 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000574}]> {
575 let ParserMatchClass = Imm0_31AsmOperand;
576}
Evan Chenga8e29892007-01-19 07:51:42 +0000577
Jim Grosbachee10ff82011-11-10 19:18:01 +0000578/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000579def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000580def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
581 return Imm >= 0 && Imm < 32;
582}]> {
583 let ParserMatchClass = Imm0_32AsmOperand;
584}
585
Jim Grosbach02c84602011-08-01 22:02:20 +0000586/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000587def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000588def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
589 let ParserMatchClass = Imm0_255AsmOperand;
590}
591
Jim Grosbach9588c102011-11-12 00:58:43 +0000592/// imm0_65535 - An immediate is in the range [0.65535].
593def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
594def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
595 return Imm >= 0 && Imm < 65536;
596}]> {
597 let ParserMatchClass = Imm0_65535AsmOperand;
598}
599
Jim Grosbachffa32252011-07-19 19:13:28 +0000600// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
601// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000602//
Jim Grosbachffa32252011-07-19 19:13:28 +0000603// FIXME: This really needs a Thumb version separate from the ARM version.
604// While the range is the same, and can thus use the same match class,
605// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000606def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000607def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000608 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000609 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000610}
611
Jim Grosbached838482011-07-26 16:24:27 +0000612/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000613def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000614def imm24b : Operand<i32>, ImmLeaf<i32, [{
615 return Imm >= 0 && Imm <= 0xffffff;
616}]> {
617 let ParserMatchClass = Imm24bitAsmOperand;
618}
619
620
Evan Chenga9688c42010-12-11 04:11:38 +0000621/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
622/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000623def BitfieldAsmOperand : AsmOperandClass {
624 let Name = "Bitfield";
625 let ParserMethod = "parseBitfield";
626}
Evan Chenga9688c42010-12-11 04:11:38 +0000627def bf_inv_mask_imm : Operand<i32>,
628 PatLeaf<(imm), [{
629 return ARM::isBitFieldInvertedMask(N->getZExtValue());
630}] > {
631 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
632 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000634 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000635}
636
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000637def imm1_32_XFORM: SDNodeXForm<imm, [{
638 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
639}]>;
640def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000641def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
642 uint64_t Imm = N->getZExtValue();
643 return Imm > 0 && Imm <= 32;
644 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000645 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000646 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000647 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000648}
649
Jim Grosbachf4943352011-07-25 23:09:14 +0000650def imm1_16_XFORM: SDNodeXForm<imm, [{
651 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
652}]>;
653def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
654def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
655 imm1_16_XFORM> {
656 let PrintMethod = "printImmPlusOneOperand";
657 let ParserMatchClass = Imm1_16AsmOperand;
658}
659
Evan Chenga8e29892007-01-19 07:51:42 +0000660// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000661// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000662//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000663def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000664def addrmode_imm12 : Operand<i32>,
665 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000666 // 12-bit immediate operand. Note that instructions using this encode
667 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
668 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000669
Chris Lattner2ac19022010-11-15 05:19:05 +0000670 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000671 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000672 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000673 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000674 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000675}
Jim Grosbach3e556122010-10-26 22:37:02 +0000676// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000677//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000679def ldst_so_reg : Operand<i32>,
680 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000681 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000682 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000683 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000684 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000685 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000686 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000687}
688
Jim Grosbach7ce05792011-08-03 23:50:40 +0000689// postidx_imm8 := +/- [0,255]
690//
691// 9 bit value:
692// {8} 1 is imm8 is non-negative. 0 otherwise.
693// {7-0} [0,255] imm8 value.
694def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
695def postidx_imm8 : Operand<i32> {
696 let PrintMethod = "printPostIdxImm8Operand";
697 let ParserMatchClass = PostIdxImm8AsmOperand;
698 let MIOperandInfo = (ops i32imm);
699}
700
Owen Anderson154c41d2011-08-04 18:24:14 +0000701// postidx_imm8s4 := +/- [0,1020]
702//
703// 9 bit value:
704// {8} 1 is imm8 is non-negative. 0 otherwise.
705// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000706def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000707def postidx_imm8s4 : Operand<i32> {
708 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000709 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000710 let MIOperandInfo = (ops i32imm);
711}
712
713
Jim Grosbach7ce05792011-08-03 23:50:40 +0000714// postidx_reg := +/- reg
715//
716def PostIdxRegAsmOperand : AsmOperandClass {
717 let Name = "PostIdxReg";
718 let ParserMethod = "parsePostIdxReg";
719}
720def postidx_reg : Operand<i32> {
721 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000722 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000723 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000724 let ParserMatchClass = PostIdxRegAsmOperand;
725 let MIOperandInfo = (ops GPR, i32imm);
726}
727
728
Jim Grosbach3e556122010-10-26 22:37:02 +0000729// addrmode2 := reg +/- imm12
730// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000731//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000732// FIXME: addrmode2 should be refactored the rest of the way to always
733// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
734def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000735def addrmode2 : Operand<i32>,
736 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000737 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000738 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000739 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000740 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
741}
742
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000743def PostIdxRegShiftedAsmOperand : AsmOperandClass {
744 let Name = "PostIdxRegShifted";
745 let ParserMethod = "parsePostIdxReg";
746}
Owen Anderson793e7962011-07-26 20:54:26 +0000747def am2offset_reg : Operand<i32>,
748 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000749 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000750 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000751 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000752 // When using this for assembly, it's always as a post-index offset.
753 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000754 let MIOperandInfo = (ops GPR, i32imm);
755}
756
Jim Grosbach039c2e12011-08-04 23:01:30 +0000757// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
758// the GPR is purely vestigal at this point.
759def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000760def am2offset_imm : Operand<i32>,
761 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
762 [], [SDNPWantRoot]> {
763 let EncoderMethod = "getAddrMode2OffsetOpValue";
764 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000765 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000766 let MIOperandInfo = (ops GPR, i32imm);
767}
768
769
Evan Chenga8e29892007-01-19 07:51:42 +0000770// addrmode3 := reg +/- reg
771// addrmode3 := reg +/- imm8
772//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000773// FIXME: split into imm vs. reg versions.
774def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000775def addrmode3 : Operand<i32>,
776 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000778 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000779 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000780 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
781}
782
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000783// FIXME: split into imm vs. reg versions.
784// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000785def AM3OffsetAsmOperand : AsmOperandClass {
786 let Name = "AM3Offset";
787 let ParserMethod = "parseAM3Offset";
788}
Evan Chenga8e29892007-01-19 07:51:42 +0000789def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000790 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
791 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000792 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000793 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000794 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000795 let MIOperandInfo = (ops GPR, i32imm);
796}
797
Jim Grosbache6913602010-11-03 01:01:43 +0000798// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000799//
Jim Grosbache6913602010-11-03 01:01:43 +0000800def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000801 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000802 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000803}
804
805// addrmode5 := reg +/- imm8*4
806//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000807def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000808def addrmode5 : Operand<i32>,
809 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
810 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000811 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000812 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000813 let ParserMatchClass = AddrMode5AsmOperand;
814 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000815}
816
Bob Wilsond3a07652011-02-07 17:43:09 +0000817// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000818//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000819def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000820def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000821 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000822 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000823 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000824 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000825 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000826 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000827}
828
Bob Wilsonda525062011-02-25 06:42:42 +0000829def am6offset : Operand<i32>,
830 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
831 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000832 let PrintMethod = "printAddrMode6OffsetOperand";
833 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000834 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000835 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000836}
837
Mon P Wang183c6272011-05-09 17:47:27 +0000838// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
839// (single element from one lane) for size 32.
840def addrmode6oneL32 : Operand<i32>,
841 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
842 let PrintMethod = "printAddrMode6Operand";
843 let MIOperandInfo = (ops GPR:$addr, i32imm);
844 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
845}
846
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000847// Special version of addrmode6 to handle alignment encoding for VLD-dup
848// instructions, specifically VLD4-dup.
849def addrmode6dup : Operand<i32>,
850 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
851 let PrintMethod = "printAddrMode6Operand";
852 let MIOperandInfo = (ops GPR:$addr, i32imm);
853 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000854 // FIXME: This is close, but not quite right. The alignment specifier is
855 // different.
856 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000857}
858
Evan Chenga8e29892007-01-19 07:51:42 +0000859// addrmodepc := pc + reg
860//
861def addrmodepc : Operand<i32>,
862 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
863 let PrintMethod = "printAddrModePCOperand";
864 let MIOperandInfo = (ops GPR, i32imm);
865}
866
Jim Grosbache39389a2011-08-02 18:07:32 +0000867// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000868//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000869def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000870def addr_offset_none : Operand<i32>,
871 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000872 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000874 let ParserMatchClass = MemNoOffsetAsmOperand;
875 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000876}
877
Bob Wilson4f38b382009-08-21 21:58:55 +0000878def nohash_imm : Operand<i32> {
879 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000880}
881
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000882def CoprocNumAsmOperand : AsmOperandClass {
883 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000884 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000885}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000886def p_imm : Operand<i32> {
887 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000888 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000889 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000890}
891
Jim Grosbach1610a702011-07-25 20:06:30 +0000892def CoprocRegAsmOperand : AsmOperandClass {
893 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000894 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000895}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000896def c_imm : Operand<i32> {
897 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000898 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000899}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000900def CoprocOptionAsmOperand : AsmOperandClass {
901 let Name = "CoprocOption";
902 let ParserMethod = "parseCoprocOptionOperand";
903}
904def coproc_option_imm : Operand<i32> {
905 let PrintMethod = "printCoprocOptionImm";
906 let ParserMatchClass = CoprocOptionAsmOperand;
907}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000908
Evan Chenga8e29892007-01-19 07:51:42 +0000909//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000910
Evan Cheng37f25d92008-08-28 23:39:26 +0000911include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000912
913//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000914// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000915//
916
Evan Cheng3924f782008-08-29 07:36:24 +0000917/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000918/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000919multiclass AsI1_bin_irs<bits<4> opcod, string opc,
920 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000921 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000922 // The register-immediate version is re-materializable. This is useful
923 // in particular for taking the address of a local.
924 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000925 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
926 iii, opc, "\t$Rd, $Rn, $imm",
927 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
928 bits<4> Rd;
929 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000930 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000932 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000933 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000934 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000936 }
Jim Grosbach62547262010-10-11 18:51:51 +0000937 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
938 iir, opc, "\t$Rd, $Rn, $Rm",
939 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000940 bits<4> Rd;
941 bits<4> Rn;
942 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000943 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000944 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000945 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000946 let Inst{15-12} = Rd;
947 let Inst{11-4} = 0b00000000;
948 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000949 }
Owen Anderson92a20222011-07-21 18:54:16 +0000950
951 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000952 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000953 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000954 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000955 bits<4> Rd;
956 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000957 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000959 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000961 let Inst{11-5} = shift{11-5};
962 let Inst{4} = 0;
963 let Inst{3-0} = shift{3-0};
964 }
965
966 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000967 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000968 iis, opc, "\t$Rd, $Rn, $shift",
969 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
970 bits<4> Rd;
971 bits<4> Rn;
972 bits<12> shift;
973 let Inst{25} = 0;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = Rd;
976 let Inst{11-8} = shift{11-8};
977 let Inst{7} = 0;
978 let Inst{6-5} = shift{6-5};
979 let Inst{4} = 1;
980 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000981 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000982
983 // Assembly aliases for optional destination operand when it's the same
984 // as the source operand.
985 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
986 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
987 so_imm:$imm, pred:$p,
988 cc_out:$s)>,
989 Requires<[IsARM]>;
990 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
991 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
992 GPR:$Rm, pred:$p,
993 cc_out:$s)>,
994 Requires<[IsARM]>;
995 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000996 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
997 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000998 cc_out:$s)>,
999 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001000 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1001 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1002 so_reg_reg:$shift, pred:$p,
1003 cc_out:$s)>,
1004 Requires<[IsARM]>;
1005
Evan Chenga8e29892007-01-19 07:51:42 +00001006}
1007
Evan Cheng342e3162011-08-30 01:34:54 +00001008/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1009/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1010/// it is equivalent to the AsI1_bin_irs counterpart.
1011multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1012 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1013 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1014 // The register-immediate version is re-materializable. This is useful
1015 // in particular for taking the address of a local.
1016 let isReMaterializable = 1 in {
1017 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1018 iii, opc, "\t$Rd, $Rn, $imm",
1019 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1020 bits<4> Rd;
1021 bits<4> Rn;
1022 bits<12> imm;
1023 let Inst{25} = 1;
1024 let Inst{19-16} = Rn;
1025 let Inst{15-12} = Rd;
1026 let Inst{11-0} = imm;
1027 }
1028 }
1029 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1030 iir, opc, "\t$Rd, $Rn, $Rm",
1031 [/* pattern left blank */]> {
1032 bits<4> Rd;
1033 bits<4> Rn;
1034 bits<4> Rm;
1035 let Inst{11-4} = 0b00000000;
1036 let Inst{25} = 0;
1037 let Inst{3-0} = Rm;
1038 let Inst{15-12} = Rd;
1039 let Inst{19-16} = Rn;
1040 }
1041
1042 def rsi : AsI1<opcod, (outs GPR:$Rd),
1043 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1044 iis, opc, "\t$Rd, $Rn, $shift",
1045 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1046 bits<4> Rd;
1047 bits<4> Rn;
1048 bits<12> shift;
1049 let Inst{25} = 0;
1050 let Inst{19-16} = Rn;
1051 let Inst{15-12} = Rd;
1052 let Inst{11-5} = shift{11-5};
1053 let Inst{4} = 0;
1054 let Inst{3-0} = shift{3-0};
1055 }
1056
1057 def rsr : AsI1<opcod, (outs GPR:$Rd),
1058 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1059 iis, opc, "\t$Rd, $Rn, $shift",
1060 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<12> shift;
1064 let Inst{25} = 0;
1065 let Inst{19-16} = Rn;
1066 let Inst{15-12} = Rd;
1067 let Inst{11-8} = shift{11-8};
1068 let Inst{7} = 0;
1069 let Inst{6-5} = shift{6-5};
1070 let Inst{4} = 1;
1071 let Inst{3-0} = shift{3-0};
1072 }
1073
1074 // Assembly aliases for optional destination operand when it's the same
1075 // as the source operand.
1076 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1077 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1078 so_imm:$imm, pred:$p,
1079 cc_out:$s)>,
1080 Requires<[IsARM]>;
1081 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1082 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1083 GPR:$Rm, pred:$p,
1084 cc_out:$s)>,
1085 Requires<[IsARM]>;
1086 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1087 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1088 so_reg_imm:$shift, pred:$p,
1089 cc_out:$s)>,
1090 Requires<[IsARM]>;
1091 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1092 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1093 so_reg_reg:$shift, pred:$p,
1094 cc_out:$s)>,
1095 Requires<[IsARM]>;
1096
1097}
1098
Evan Cheng4a517082011-09-06 18:52:20 +00001099/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001100///
1101/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001102/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1103let hasPostISelHook = 1, Defs = [CPSR] in {
1104multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1105 InstrItinClass iis, PatFrag opnode,
1106 bit Commutable = 0> {
1107 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1108 4, iii,
1109 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001110
Andrew Trick90b7b122011-10-18 19:18:52 +00001111 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1112 4, iir,
1113 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1114 let isCommutable = Commutable;
1115 }
1116 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1117 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1118 4, iis,
1119 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1120 so_reg_imm:$shift))]>;
1121
1122 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1123 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1124 4, iis,
1125 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1126 so_reg_reg:$shift))]>;
1127}
1128}
1129
1130/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1131/// operands are reversed.
1132let hasPostISelHook = 1, Defs = [CPSR] in {
1133multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1134 InstrItinClass iis, PatFrag opnode,
1135 bit Commutable = 0> {
1136 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1137 4, iii,
1138 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1139
1140 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1141 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1142 4, iis,
1143 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1144 GPR:$Rn))]>;
1145
1146 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1147 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1148 4, iis,
1149 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1150 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001151}
Evan Chengc85e8322007-07-05 07:13:32 +00001152}
1153
1154/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001155/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001156/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001157let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001158multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1159 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1160 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001161 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1162 opc, "\t$Rn, $imm",
1163 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001164 bits<4> Rn;
1165 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001166 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001167 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001168 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001169 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001170 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 }
1172 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1173 opc, "\t$Rn, $Rm",
1174 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001175 bits<4> Rn;
1176 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001177 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001178 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001179 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001180 let Inst{19-16} = Rn;
1181 let Inst{15-12} = 0b0000;
1182 let Inst{11-4} = 0b00000000;
1183 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001184 }
Owen Anderson92a20222011-07-21 18:54:16 +00001185 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001186 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001187 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001188 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001189 bits<4> Rn;
1190 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001191 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001192 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001193 let Inst{19-16} = Rn;
1194 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001195 let Inst{11-5} = shift{11-5};
1196 let Inst{4} = 0;
1197 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001198 }
Owen Anderson92a20222011-07-21 18:54:16 +00001199 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001200 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001201 opc, "\t$Rn, $shift",
1202 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1203 bits<4> Rn;
1204 bits<12> shift;
1205 let Inst{25} = 0;
1206 let Inst{20} = 1;
1207 let Inst{19-16} = Rn;
1208 let Inst{15-12} = 0b0000;
1209 let Inst{11-8} = shift{11-8};
1210 let Inst{7} = 0;
1211 let Inst{6-5} = shift{6-5};
1212 let Inst{4} = 1;
1213 let Inst{3-0} = shift{3-0};
1214 }
1215
Evan Cheng071a2792007-09-11 19:55:27 +00001216}
Evan Chenga8e29892007-01-19 07:51:42 +00001217}
1218
Evan Cheng576a3962010-09-25 00:49:35 +00001219/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001220/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001221/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001222class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001223 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001224 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001225 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001226 Requires<[IsARM, HasV6]> {
1227 bits<4> Rd;
1228 bits<4> Rm;
1229 bits<2> rot;
1230 let Inst{19-16} = 0b1111;
1231 let Inst{15-12} = Rd;
1232 let Inst{11-10} = rot;
1233 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001234}
1235
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001236class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001237 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001238 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1239 Requires<[IsARM, HasV6]> {
1240 bits<2> rot;
1241 let Inst{19-16} = 0b1111;
1242 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001243}
1244
Evan Cheng576a3962010-09-25 00:49:35 +00001245/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001246/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001247class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001248 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001249 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001250 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1251 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001252 Requires<[IsARM, HasV6]> {
1253 bits<4> Rd;
1254 bits<4> Rm;
1255 bits<4> Rn;
1256 bits<2> rot;
1257 let Inst{19-16} = Rn;
1258 let Inst{15-12} = Rd;
1259 let Inst{11-10} = rot;
1260 let Inst{9-4} = 0b000111;
1261 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001262}
1263
Jim Grosbach70327412011-07-27 17:48:13 +00001264class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001265 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001266 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1267 Requires<[IsARM, HasV6]> {
1268 bits<4> Rn;
1269 bits<2> rot;
1270 let Inst{19-16} = Rn;
1271 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001272}
1273
Evan Cheng62674222009-06-25 23:34:10 +00001274/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001275multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001276 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001277 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001278 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1279 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001280 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001281 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001282 bits<4> Rd;
1283 bits<4> Rn;
1284 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001285 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001286 let Inst{15-12} = Rd;
1287 let Inst{19-16} = Rn;
1288 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001289 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001290 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1291 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001292 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001293 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001294 bits<4> Rd;
1295 bits<4> Rn;
1296 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001297 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001298 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001299 let isCommutable = Commutable;
1300 let Inst{3-0} = Rm;
1301 let Inst{15-12} = Rd;
1302 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001303 }
Owen Anderson92a20222011-07-21 18:54:16 +00001304 def rsi : AsI1<opcod, (outs GPR:$Rd),
1305 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001306 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001307 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001308 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001309 bits<4> Rd;
1310 bits<4> Rn;
1311 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001312 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001313 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001314 let Inst{15-12} = Rd;
1315 let Inst{11-5} = shift{11-5};
1316 let Inst{4} = 0;
1317 let Inst{3-0} = shift{3-0};
1318 }
1319 def rsr : AsI1<opcod, (outs GPR:$Rd),
1320 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001321 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001322 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001323 Requires<[IsARM]> {
1324 bits<4> Rd;
1325 bits<4> Rn;
1326 bits<12> shift;
1327 let Inst{25} = 0;
1328 let Inst{19-16} = Rn;
1329 let Inst{15-12} = Rd;
1330 let Inst{11-8} = shift{11-8};
1331 let Inst{7} = 0;
1332 let Inst{6-5} = shift{6-5};
1333 let Inst{4} = 1;
1334 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001335 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001336 }
Evan Cheng342e3162011-08-30 01:34:54 +00001337
Jim Grosbach37ee4642011-07-13 17:57:17 +00001338 // Assembly aliases for optional destination operand when it's the same
1339 // as the source operand.
1340 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1341 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1342 so_imm:$imm, pred:$p,
1343 cc_out:$s)>,
1344 Requires<[IsARM]>;
1345 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1346 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1347 GPR:$Rm, pred:$p,
1348 cc_out:$s)>,
1349 Requires<[IsARM]>;
1350 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001351 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1352 so_reg_imm:$shift, pred:$p,
1353 cc_out:$s)>,
1354 Requires<[IsARM]>;
1355 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1356 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1357 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001358 cc_out:$s)>,
1359 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001360}
1361
Evan Cheng342e3162011-08-30 01:34:54 +00001362/// AI1_rsc_irs - Define instructions and patterns for rsc
1363multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1364 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001365 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001366 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1367 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1368 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1369 Requires<[IsARM]> {
1370 bits<4> Rd;
1371 bits<4> Rn;
1372 bits<12> imm;
1373 let Inst{25} = 1;
1374 let Inst{15-12} = Rd;
1375 let Inst{19-16} = Rn;
1376 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001377 }
Evan Cheng342e3162011-08-30 01:34:54 +00001378 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1379 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1380 [/* pattern left blank */]> {
1381 bits<4> Rd;
1382 bits<4> Rn;
1383 bits<4> Rm;
1384 let Inst{11-4} = 0b00000000;
1385 let Inst{25} = 0;
1386 let Inst{3-0} = Rm;
1387 let Inst{15-12} = Rd;
1388 let Inst{19-16} = Rn;
1389 }
1390 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1391 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1392 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1393 Requires<[IsARM]> {
1394 bits<4> Rd;
1395 bits<4> Rn;
1396 bits<12> shift;
1397 let Inst{25} = 0;
1398 let Inst{19-16} = Rn;
1399 let Inst{15-12} = Rd;
1400 let Inst{11-5} = shift{11-5};
1401 let Inst{4} = 0;
1402 let Inst{3-0} = shift{3-0};
1403 }
1404 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1405 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1406 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1407 Requires<[IsARM]> {
1408 bits<4> Rd;
1409 bits<4> Rn;
1410 bits<12> shift;
1411 let Inst{25} = 0;
1412 let Inst{19-16} = Rn;
1413 let Inst{15-12} = Rd;
1414 let Inst{11-8} = shift{11-8};
1415 let Inst{7} = 0;
1416 let Inst{6-5} = shift{6-5};
1417 let Inst{4} = 1;
1418 let Inst{3-0} = shift{3-0};
1419 }
1420 }
1421
1422 // Assembly aliases for optional destination operand when it's the same
1423 // as the source operand.
1424 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1425 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1426 so_imm:$imm, pred:$p,
1427 cc_out:$s)>,
1428 Requires<[IsARM]>;
1429 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1430 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1431 GPR:$Rm, pred:$p,
1432 cc_out:$s)>,
1433 Requires<[IsARM]>;
1434 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1435 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1436 so_reg_imm:$shift, pred:$p,
1437 cc_out:$s)>,
1438 Requires<[IsARM]>;
1439 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1440 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1441 so_reg_reg:$shift, pred:$p,
1442 cc_out:$s)>,
1443 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001444}
1445
Jim Grosbach3e556122010-10-26 22:37:02 +00001446let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001447multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001448 InstrItinClass iir, PatFrag opnode> {
1449 // Note: We use the complex addrmode_imm12 rather than just an input
1450 // GPR and a constrained immediate so that we can use this to match
1451 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001452 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001453 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1454 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001455 bits<4> Rt;
1456 bits<17> addr;
1457 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1458 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001459 let Inst{15-12} = Rt;
1460 let Inst{11-0} = addr{11-0}; // imm12
1461 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001462 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001463 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1464 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001465 bits<4> Rt;
1466 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001467 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001468 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1469 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001470 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001471 let Inst{11-0} = shift{11-0};
1472 }
1473}
1474}
1475
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001476let canFoldAsLoad = 1, isReMaterializable = 1 in {
1477multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1478 InstrItinClass iir, PatFrag opnode> {
1479 // Note: We use the complex addrmode_imm12 rather than just an input
1480 // GPR and a constrained immediate so that we can use this to match
1481 // frame index references and avoid matching constant pool references.
1482 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1483 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1484 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1485 bits<4> Rt;
1486 bits<17> addr;
1487 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = addr{16-13}; // Rn
1489 let Inst{15-12} = Rt;
1490 let Inst{11-0} = addr{11-0}; // imm12
1491 }
1492 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1493 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1494 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1495 bits<4> Rt;
1496 bits<17> shift;
1497 let shift{4} = 0; // Inst{4} = 0
1498 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1499 let Inst{19-16} = shift{16-13}; // Rn
1500 let Inst{15-12} = Rt;
1501 let Inst{11-0} = shift{11-0};
1502 }
1503}
1504}
1505
1506
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001507multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001508 InstrItinClass iir, PatFrag opnode> {
1509 // Note: We use the complex addrmode_imm12 rather than just an input
1510 // GPR and a constrained immediate so that we can use this to match
1511 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001512 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001513 (ins GPR:$Rt, addrmode_imm12:$addr),
1514 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1515 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1516 bits<4> Rt;
1517 bits<17> addr;
1518 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1519 let Inst{19-16} = addr{16-13}; // Rn
1520 let Inst{15-12} = Rt;
1521 let Inst{11-0} = addr{11-0}; // imm12
1522 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001523 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1525 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1526 bits<4> Rt;
1527 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001528 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1530 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001531 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001532 let Inst{11-0} = shift{11-0};
1533 }
1534}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001535
1536multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1537 InstrItinClass iir, PatFrag opnode> {
1538 // Note: We use the complex addrmode_imm12 rather than just an input
1539 // GPR and a constrained immediate so that we can use this to match
1540 // frame index references and avoid matching constant pool references.
1541 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1542 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1543 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1544 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1545 bits<4> Rt;
1546 bits<17> addr;
1547 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1548 let Inst{19-16} = addr{16-13}; // Rn
1549 let Inst{15-12} = Rt;
1550 let Inst{11-0} = addr{11-0}; // imm12
1551 }
1552 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1553 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1554 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1555 bits<4> Rt;
1556 bits<17> shift;
1557 let shift{4} = 0; // Inst{4} = 0
1558 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1559 let Inst{19-16} = shift{16-13}; // Rn
1560 let Inst{15-12} = Rt;
1561 let Inst{11-0} = shift{11-0};
1562 }
1563}
1564
1565
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001566//===----------------------------------------------------------------------===//
1567// Instructions
1568//===----------------------------------------------------------------------===//
1569
Evan Chenga8e29892007-01-19 07:51:42 +00001570//===----------------------------------------------------------------------===//
1571// Miscellaneous Instructions.
1572//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001573
Evan Chenga8e29892007-01-19 07:51:42 +00001574/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1575/// the function. The first operand is the ID# for this instruction, the second
1576/// is the index into the MachineConstantPool that this is, the third is the
1577/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001578let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001579def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001580PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001581 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001582
Jim Grosbach4642ad32010-02-22 23:10:38 +00001583// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1584// from removing one half of the matched pairs. That breaks PEI, which assumes
1585// these will always be in pairs, and asserts if it finds otherwise. Better way?
1586let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001587def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001588PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001589 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001590
Jim Grosbach64171712010-02-16 21:07:46 +00001591def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001592PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001593 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001594}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001595
Eli Friedman2bdffe42011-08-31 00:31:29 +00001596// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001597// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001598let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001599def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1600 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1601 NoItinerary, []>;
1602def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1603 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1604 NoItinerary, []>;
1605def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1606 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1607 NoItinerary, []>;
1608def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1609 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1610 NoItinerary, []>;
1611def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1612 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1613 NoItinerary, []>;
1614def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1615 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1616 NoItinerary, []>;
1617def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1618 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1619 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001620def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1621 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1622 GPR:$set1, GPR:$set2),
1623 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001624}
1625
Jim Grosbachd30970f2011-08-11 22:30:30 +00001626def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001627 Requires<[IsARM, HasV6T2]> {
1628 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001629 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001630 let Inst{7-0} = 0b00000000;
1631}
1632
Jim Grosbachd30970f2011-08-11 22:30:30 +00001633def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001634 Requires<[IsARM, HasV6T2]> {
1635 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001636 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001637 let Inst{7-0} = 0b00000001;
1638}
1639
Jim Grosbachd30970f2011-08-11 22:30:30 +00001640def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001641 Requires<[IsARM, HasV6T2]> {
1642 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001643 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001644 let Inst{7-0} = 0b00000010;
1645}
1646
Jim Grosbachd30970f2011-08-11 22:30:30 +00001647def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001648 Requires<[IsARM, HasV6T2]> {
1649 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001650 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001651 let Inst{7-0} = 0b00000011;
1652}
1653
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001654def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1655 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001656 bits<4> Rd;
1657 bits<4> Rn;
1658 bits<4> Rm;
1659 let Inst{3-0} = Rm;
1660 let Inst{15-12} = Rd;
1661 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001662 let Inst{27-20} = 0b01101000;
1663 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001664 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001665}
1666
Johnny Chenf4d81052010-02-12 22:53:19 +00001667def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001668 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001669 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001670 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001671 let Inst{7-0} = 0b00000100;
1672}
1673
Johnny Chenc6f7b272010-02-11 18:12:29 +00001674// The i32imm operand $val can be used by a debugger to store more information
1675// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001676def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1677 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001678 bits<16> val;
1679 let Inst{3-0} = val{3-0};
1680 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001681 let Inst{27-20} = 0b00010010;
1682 let Inst{7-4} = 0b0111;
1683}
1684
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001685// Change Processor State
1686// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001687class CPS<dag iops, string asm_ops>
1688 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001689 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001690 bits<2> imod;
1691 bits<3> iflags;
1692 bits<5> mode;
1693 bit M;
1694
Johnny Chenb98e1602010-02-12 18:55:33 +00001695 let Inst{31-28} = 0b1111;
1696 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001697 let Inst{19-18} = imod;
1698 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001699 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001700 let Inst{8-6} = iflags;
1701 let Inst{5} = 0;
1702 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001703}
1704
Owen Anderson35008c22011-08-09 23:05:39 +00001705let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001706let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001707 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001708 "$imod\t$iflags, $mode">;
1709let mode = 0, M = 0 in
1710 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1711
1712let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001713 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001714}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001715
Johnny Chenb92a23f2010-02-21 04:42:01 +00001716// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001717multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001718
Evan Chengdfed19f2010-11-03 06:34:55 +00001719 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001720 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001721 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001722 bits<4> Rt;
1723 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001724 let Inst{31-26} = 0b111101;
1725 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001726 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001727 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001728 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001729 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001730 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001731 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001732 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001733 }
1734
Evan Chengdfed19f2010-11-03 06:34:55 +00001735 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001736 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001737 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001738 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001739 let Inst{31-26} = 0b111101;
1740 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001741 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001742 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001743 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001744 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001745 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001746 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001747 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001748 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001749 }
1750}
1751
Evan Cheng416941d2010-11-04 05:19:35 +00001752defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1753defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1754defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001755
Jim Grosbach53a89d62011-07-22 17:46:13 +00001756def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001757 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001758 bits<1> end;
1759 let Inst{31-10} = 0b1111000100000001000000;
1760 let Inst{9} = end;
1761 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001762}
1763
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001764def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1765 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001766 bits<4> opt;
1767 let Inst{27-4} = 0b001100100000111100001111;
1768 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001769}
1770
Johnny Chenba6e0332010-02-11 17:14:31 +00001771// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001772let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001773def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001774 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001775 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001776 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001777}
1778
Evan Cheng12c3a532008-11-06 17:48:05 +00001779// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001780let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001781def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001782 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001783 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001784
Evan Cheng325474e2008-01-07 23:56:57 +00001785let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001786def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001787 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001788 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001789
Jim Grosbach53694262010-11-18 01:15:56 +00001790def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001791 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001792 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001793
Jim Grosbach53694262010-11-18 01:15:56 +00001794def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001795 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001796 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001797
Jim Grosbach53694262010-11-18 01:15:56 +00001798def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001799 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001800 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001801
Jim Grosbach53694262010-11-18 01:15:56 +00001802def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001803 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001804 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001805}
Chris Lattner13c63102008-01-06 05:55:01 +00001806let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001807def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001808 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001809
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001810def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001811 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001812 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001813
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001814def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001815 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001816}
Evan Cheng12c3a532008-11-06 17:48:05 +00001817} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001818
Evan Chenge07715c2009-06-23 05:25:29 +00001819
1820// LEApcrel - Load a pc-relative address into a register without offending the
1821// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001822let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001823// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001824// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1825// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001826def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001827 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001828 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001829 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001830 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001831 let Inst{24} = 0;
1832 let Inst{23-22} = label{13-12};
1833 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001834 let Inst{20} = 0;
1835 let Inst{19-16} = 0b1111;
1836 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001837 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001838}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001839def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001840 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001841
1842def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1843 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001844 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001845
Evan Chenga8e29892007-01-19 07:51:42 +00001846//===----------------------------------------------------------------------===//
1847// Control Flow Instructions.
1848//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001849
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001850let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1851 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001852 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001853 "bx", "\tlr", [(ARMretflag)]>,
1854 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001855 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001856 }
1857
1858 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001859 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001860 "mov", "\tpc, lr", [(ARMretflag)]>,
1861 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001862 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001863 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001864}
Rafael Espindola27185192006-09-29 21:20:16 +00001865
Bob Wilson04ea6e52009-10-28 00:37:03 +00001866// Indirect branches
1867let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001868 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001869 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001870 [(brind GPR:$dst)]>,
1871 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001872 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001873 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001874 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001875 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001876
Jim Grosbachd447ac62011-07-13 20:21:31 +00001877 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1878 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001879 Requires<[IsARM, HasV4T]> {
1880 bits<4> dst;
1881 let Inst{27-4} = 0b000100101111111111110001;
1882 let Inst{3-0} = dst;
1883 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001884}
1885
Evan Cheng1e0eab12010-11-29 22:43:27 +00001886// All calls clobber the non-callee saved registers. SP is marked as
1887// a use to prevent stack-pointer assignments that appear immediately
1888// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001889let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001890 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001891 // FIXME: Do we really need a non-predicated version? If so, it should
1892 // at least be a pseudo instruction expanding to the predicated version
1893 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001894 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001895 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001896 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001897 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001898 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001899 Requires<[IsARM, IsNotDarwin]> {
1900 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001901 bits<24> func;
1902 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001903 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001904 }
Evan Cheng277f0742007-06-19 21:05:09 +00001905
Jason W Kim685c3502011-02-04 19:47:15 +00001906 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001907 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001908 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001909 Requires<[IsARM, IsNotDarwin]> {
1910 bits<24> func;
1911 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001912 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001913 }
Evan Cheng277f0742007-06-19 21:05:09 +00001914
Evan Chenga8e29892007-01-19 07:51:42 +00001915 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001916 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001917 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001918 [(ARMcall GPR:$func)]>,
1919 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001920 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001921 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001922 let Inst{3-0} = func;
1923 }
1924
1925 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1926 IIC_Br, "blx", "\t$func",
1927 [(ARMcall_pred GPR:$func)]>,
1928 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1929 bits<4> func;
1930 let Inst{27-4} = 0b000100101111111111110011;
1931 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001932 }
1933
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001934 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001935 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001936 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001937 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001938 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001939
1940 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001941 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001942 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001943 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001944}
1945
David Goodwin1a8f36e2009-08-12 18:31:53 +00001946let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001947 // On Darwin R9 is call-clobbered.
1948 // R7 is marked as a use to prevent frame-pointer assignments from being
1949 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001950 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001951 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001952 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001953 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001954 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1955 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001956
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001957 def BLr9_pred : ARMPseudoExpand<(outs),
1958 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001959 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001960 [(ARMcall_pred tglobaladdr:$func)],
1961 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001962 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001963
1964 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001965 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001966 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001967 [(ARMcall GPR:$func)],
1968 (BLX GPR:$func)>,
1969 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001970
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001971 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001972 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001973 [(ARMcall_pred GPR:$func)],
1974 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001975 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001976
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001977 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001978 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001979 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001980 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001981 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001982
1983 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001984 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001985 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001986 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001987}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001988
David Goodwin1a8f36e2009-08-12 18:31:53 +00001989let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001990 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1991 // a two-value operand where a dag node expects two operands. :(
1992 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1993 IIC_Br, "b", "\t$target",
1994 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1995 bits<24> target;
1996 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001997 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001998 }
1999
Evan Chengaeafca02007-05-16 07:45:54 +00002000 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002001 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002002 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002003 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2004 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002005 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002006 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002007 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002008
Jim Grosbach2dc77682010-11-29 18:37:44 +00002009 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2010 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002011 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002012 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002013 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002014 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2015 // into i12 and rs suffixed versions.
2016 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002017 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002018 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002019 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002020 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002021 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002022 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002023 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002024 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002025 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002026 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002027 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002028
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002029}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002030
Jim Grosbachcf121c32011-07-28 21:57:55 +00002031// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002032def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002033 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002034 Requires<[IsARM, HasV5T]> {
2035 let Inst{31-25} = 0b1111101;
2036 bits<25> target;
2037 let Inst{23-0} = target{24-1};
2038 let Inst{24} = target{0};
2039}
2040
Jim Grosbach898e7e22011-07-13 20:25:01 +00002041// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002042def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002043 [/* pattern left blank */]> {
2044 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002045 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002046 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002047 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002048 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002049}
2050
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002051// Tail calls.
2052
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002053let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2054 // Darwin versions.
2055 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2056 Uses = [SP] in {
2057 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2058 IIC_Br, []>, Requires<[IsDarwin]>;
2059
2060 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2061 IIC_Br, []>, Requires<[IsDarwin]>;
2062
Jim Grosbach245f5e82011-07-08 18:50:22 +00002063 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002064 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002065 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2066 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002067
Jim Grosbach245f5e82011-07-08 18:50:22 +00002068 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002069 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002070 (BX GPR:$dst)>,
2071 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002072
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002073 }
2074
2075 // Non-Darwin versions (the difference is R9).
2076 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2077 Uses = [SP] in {
2078 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2079 IIC_Br, []>, Requires<[IsNotDarwin]>;
2080
2081 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2082 IIC_Br, []>, Requires<[IsNotDarwin]>;
2083
Jim Grosbach245f5e82011-07-08 18:50:22 +00002084 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002085 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002086 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2087 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002088
Jim Grosbach245f5e82011-07-08 18:50:22 +00002089 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002090 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002091 (BX GPR:$dst)>,
2092 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002093 }
2094}
2095
Jim Grosbachd30970f2011-08-11 22:30:30 +00002096// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002097def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2098 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002099 bits<4> opt;
2100 let Inst{23-4} = 0b01100000000000000111;
2101 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002102}
2103
Jim Grosbached838482011-07-26 16:24:27 +00002104// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002105let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002106def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002107 bits<24> svc;
2108 let Inst{23-0} = svc;
2109}
Johnny Chen85d5a892010-02-10 18:02:25 +00002110}
2111
Jim Grosbach5a287482011-07-29 17:51:39 +00002112// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002113class SRSI<bit wb, string asm>
2114 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2115 NoItinerary, asm, "", []> {
2116 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002117 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002118 let Inst{27-25} = 0b100;
2119 let Inst{22} = 1;
2120 let Inst{21} = wb;
2121 let Inst{20} = 0;
2122 let Inst{19-16} = 0b1101; // SP
2123 let Inst{15-5} = 0b00000101000;
2124 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002125}
2126
Jim Grosbache1cf5902011-07-29 20:26:09 +00002127def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2128 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002129}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002130def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2131 let Inst{24-23} = 0;
2132}
2133def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2134 let Inst{24-23} = 0b10;
2135}
2136def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2137 let Inst{24-23} = 0b10;
2138}
2139def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2140 let Inst{24-23} = 0b01;
2141}
2142def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2143 let Inst{24-23} = 0b01;
2144}
2145def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2146 let Inst{24-23} = 0b11;
2147}
2148def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2149 let Inst{24-23} = 0b11;
2150}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002151
Jim Grosbach5a287482011-07-29 17:51:39 +00002152// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002153class RFEI<bit wb, string asm>
2154 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2155 NoItinerary, asm, "", []> {
2156 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002157 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002158 let Inst{27-25} = 0b100;
2159 let Inst{22} = 0;
2160 let Inst{21} = wb;
2161 let Inst{20} = 1;
2162 let Inst{19-16} = Rn;
2163 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002164}
2165
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002166def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2167 let Inst{24-23} = 0;
2168}
2169def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2170 let Inst{24-23} = 0;
2171}
2172def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2173 let Inst{24-23} = 0b10;
2174}
2175def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2176 let Inst{24-23} = 0b10;
2177}
2178def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2179 let Inst{24-23} = 0b01;
2180}
2181def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2182 let Inst{24-23} = 0b01;
2183}
2184def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2185 let Inst{24-23} = 0b11;
2186}
2187def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2188 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002189}
2190
Evan Chenga8e29892007-01-19 07:51:42 +00002191//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002192// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002193//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002194
Evan Chenga8e29892007-01-19 07:51:42 +00002195// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002196
2197
Evan Cheng7e2fe912010-10-28 06:47:08 +00002198defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002199 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002200defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002201 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002202defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002203 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002204defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002205 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002206
Evan Chengfa775d02007-03-19 07:20:03 +00002207// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002208let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002209 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002210def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002211 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2212 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002213 bits<4> Rt;
2214 bits<17> addr;
2215 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2216 let Inst{19-16} = 0b1111;
2217 let Inst{15-12} = Rt;
2218 let Inst{11-0} = addr{11-0}; // imm12
2219}
Evan Chengfa775d02007-03-19 07:20:03 +00002220
Evan Chenga8e29892007-01-19 07:51:42 +00002221// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002222def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002223 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2224 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002225
Evan Chenga8e29892007-01-19 07:51:42 +00002226// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002227def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002228 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2229 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002230
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002231def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002232 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2233 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002234
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002235let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002236// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002237def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2238 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002239 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002240 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002241}
Rafael Espindolac391d162006-10-23 20:34:27 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002244multiclass AI2_ldridx<bit isByte, string opc,
2245 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002246 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002247 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002248 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002249 bits<17> addr;
2250 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002251 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002252 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002253 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002254 let DecoderMethod = "DecodeLDRPreImm";
2255 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2256 }
2257
2258 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002259 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002260 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2261 bits<17> addr;
2262 let Inst{25} = 1;
2263 let Inst{23} = addr{12};
2264 let Inst{19-16} = addr{16-13};
2265 let Inst{11-0} = addr{11-0};
2266 let Inst{4} = 0;
2267 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002268 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002269 }
Owen Anderson793e7962011-07-26 20:54:26 +00002270
2271 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002272 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002273 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002274 opc, "\t$Rt, $addr, $offset",
2275 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002276 // {12} isAdd
2277 // {11-0} imm12/Rm
2278 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002279 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002280 let Inst{25} = 1;
2281 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002282 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002283 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284
2285 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002286 }
2287
2288 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002289 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002290 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002291 opc, "\t$Rt, $addr, $offset",
2292 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002293 // {12} isAdd
2294 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002295 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002296 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002297 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002298 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002299 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002300 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301
2302 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002303 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002305}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002306
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002307let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002308// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2309// IIC_iLoad_siu depending on whether it the offset register is shifted.
2310defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2311defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002312}
Rafael Espindola450856d2006-12-12 00:37:38 +00002313
Jim Grosbach45251b32011-08-11 20:41:13 +00002314multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2315 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002316 (ins addrmode3:$addr), IndexModePre,
2317 LdMiscFrm, itin,
2318 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2319 bits<14> addr;
2320 let Inst{23} = addr{8}; // U bit
2321 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2322 let Inst{19-16} = addr{12-9}; // Rn
2323 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2324 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002325 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002326 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002327 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002328 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002329 (ins addr_offset_none:$addr, am3offset:$offset),
2330 IndexModePost, LdMiscFrm, itin,
2331 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2332 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002333 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002334 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002335 let Inst{23} = offset{8}; // U bit
2336 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002337 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002338 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2339 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002340 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002341 }
2342}
Rafael Espindola4e307642006-09-08 16:59:47 +00002343
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002344let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002345defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2346defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2347defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002348let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002349def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002350 (ins addrmode3:$addr), IndexModePre,
2351 LdMiscFrm, IIC_iLoad_d_ru,
2352 "ldrd", "\t$Rt, $Rt2, $addr!",
2353 "$addr.base = $Rn_wb", []> {
2354 bits<14> addr;
2355 let Inst{23} = addr{8}; // U bit
2356 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2357 let Inst{19-16} = addr{12-9}; // Rn
2358 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2359 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002360 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002361 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002362}
Jim Grosbach45251b32011-08-11 20:41:13 +00002363def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002364 (ins addr_offset_none:$addr, am3offset:$offset),
2365 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2366 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2367 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002368 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002369 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002370 let Inst{23} = offset{8}; // U bit
2371 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002372 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002373 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2374 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002375 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002376}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002377} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002378} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Jim Grosbach89958d52011-08-11 21:41:59 +00002380// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002381let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002382def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2383 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2384 IndexModePost, LdFrm, IIC_iLoad_ru,
2385 "ldrt", "\t$Rt, $addr, $offset",
2386 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002387 // {12} isAdd
2388 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002389 bits<14> offset;
2390 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002391 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002392 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002393 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002394 let Inst{19-16} = addr;
2395 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002396 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002397 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002398 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2399}
Jim Grosbach59999262011-08-10 23:43:54 +00002400
2401def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2402 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002403 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002404 "ldrt", "\t$Rt, $addr, $offset",
2405 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 // {12} isAdd
2407 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002408 bits<14> offset;
2409 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002410 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002411 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002412 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002413 let Inst{19-16} = addr;
2414 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002416}
Jim Grosbach3148a652011-08-08 23:28:47 +00002417
2418def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2419 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2420 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2421 "ldrbt", "\t$Rt, $addr, $offset",
2422 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002423 // {12} isAdd
2424 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002425 bits<14> offset;
2426 bits<4> addr;
2427 let Inst{25} = 1;
2428 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002429 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002430 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002431 let Inst{11-5} = offset{11-5};
2432 let Inst{4} = 0;
2433 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002435}
2436
2437def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2438 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2439 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2440 "ldrbt", "\t$Rt, $addr, $offset",
2441 "$addr.base = $Rn_wb", []> {
2442 // {12} isAdd
2443 // {11-0} imm12/Rm
2444 bits<14> offset;
2445 bits<4> addr;
2446 let Inst{25} = 0;
2447 let Inst{23} = offset{12};
2448 let Inst{21} = 1; // overwrite
2449 let Inst{19-16} = addr;
2450 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002452}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002453
2454multiclass AI3ldrT<bits<4> op, string opc> {
2455 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2456 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2457 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2458 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2459 bits<9> offset;
2460 let Inst{23} = offset{8};
2461 let Inst{22} = 1;
2462 let Inst{11-8} = offset{7-4};
2463 let Inst{3-0} = offset{3-0};
2464 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2465 }
2466 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2467 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2468 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2469 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2470 bits<5> Rm;
2471 let Inst{23} = Rm{4};
2472 let Inst{22} = 0;
2473 let Inst{11-8} = 0;
2474 let Inst{3-0} = Rm{3-0};
2475 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2476 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002477}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002478
2479defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2480defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2481defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002482}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002483
Evan Chenga8e29892007-01-19 07:51:42 +00002484// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002485
2486// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002487def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002488 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2489 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002490
Evan Chenga8e29892007-01-19 07:51:42 +00002491// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002492let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2493def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002494 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002495 "strd", "\t$Rt, $src2, $addr", []>,
2496 Requires<[IsARM, HasV5TE]> {
2497 let Inst{21} = 0;
2498}
Evan Chenga8e29892007-01-19 07:51:42 +00002499
2500// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002501multiclass AI2_stridx<bit isByte, string opc,
2502 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002503 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2504 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002505 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002506 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2507 bits<17> addr;
2508 let Inst{25} = 0;
2509 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2510 let Inst{19-16} = addr{16-13}; // Rn
2511 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002512 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002513 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002514 }
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Jim Grosbach19dec202011-08-05 20:35:44 +00002516 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002517 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002518 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002519 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2520 bits<17> addr;
2521 let Inst{25} = 1;
2522 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2523 let Inst{19-16} = addr{16-13}; // Rn
2524 let Inst{11-0} = addr{11-0};
2525 let Inst{4} = 0; // Inst{4} = 0
2526 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002527 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002528 }
2529 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2530 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002531 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002532 opc, "\t$Rt, $addr, $offset",
2533 "$addr.base = $Rn_wb", []> {
2534 // {12} isAdd
2535 // {11-0} imm12/Rm
2536 bits<14> offset;
2537 bits<4> addr;
2538 let Inst{25} = 1;
2539 let Inst{23} = offset{12};
2540 let Inst{19-16} = addr;
2541 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002542
2543 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002544 }
Owen Anderson793e7962011-07-26 20:54:26 +00002545
Jim Grosbach19dec202011-08-05 20:35:44 +00002546 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2547 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002548 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002549 opc, "\t$Rt, $addr, $offset",
2550 "$addr.base = $Rn_wb", []> {
2551 // {12} isAdd
2552 // {11-0} imm12/Rm
2553 bits<14> offset;
2554 bits<4> addr;
2555 let Inst{25} = 0;
2556 let Inst{23} = offset{12};
2557 let Inst{19-16} = addr;
2558 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002559
2560 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002561 }
2562}
Owen Anderson793e7962011-07-26 20:54:26 +00002563
Jim Grosbach19dec202011-08-05 20:35:44 +00002564let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002565// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2566// IIC_iStore_siu depending on whether it the offset register is shifted.
2567defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2568defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002569}
Evan Chenga8e29892007-01-19 07:51:42 +00002570
Jim Grosbach19dec202011-08-05 20:35:44 +00002571def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2572 am2offset_reg:$offset),
2573 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2574 am2offset_reg:$offset)>;
2575def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2576 am2offset_imm:$offset),
2577 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2578 am2offset_imm:$offset)>;
2579def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2580 am2offset_reg:$offset),
2581 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2582 am2offset_reg:$offset)>;
2583def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2584 am2offset_imm:$offset),
2585 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2586 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002587
Jim Grosbach19dec202011-08-05 20:35:44 +00002588// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2589// put the patterns on the instruction definitions directly as ISel wants
2590// the address base and offset to be separate operands, not a single
2591// complex operand like we represent the instructions themselves. The
2592// pseudos map between the two.
2593let usesCustomInserter = 1,
2594 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2595def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2596 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2597 4, IIC_iStore_ru,
2598 [(set GPR:$Rn_wb,
2599 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2600def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2601 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2602 4, IIC_iStore_ru,
2603 [(set GPR:$Rn_wb,
2604 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2605def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2606 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2607 4, IIC_iStore_ru,
2608 [(set GPR:$Rn_wb,
2609 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2610def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2611 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2612 4, IIC_iStore_ru,
2613 [(set GPR:$Rn_wb,
2614 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002615def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2616 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2617 4, IIC_iStore_ru,
2618 [(set GPR:$Rn_wb,
2619 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002620}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002621
Evan Chenga8e29892007-01-19 07:51:42 +00002622
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002623
2624def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2625 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2626 StMiscFrm, IIC_iStore_bh_ru,
2627 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2628 bits<14> addr;
2629 let Inst{23} = addr{8}; // U bit
2630 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2631 let Inst{19-16} = addr{12-9}; // Rn
2632 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2633 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2634 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002635 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002636}
2637
2638def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2639 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2640 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2641 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2642 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2643 addr_offset_none:$addr,
2644 am3offset:$offset))]> {
2645 bits<10> offset;
2646 bits<4> addr;
2647 let Inst{23} = offset{8}; // U bit
2648 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2649 let Inst{19-16} = addr;
2650 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2651 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002652 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002653}
Evan Chenga8e29892007-01-19 07:51:42 +00002654
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002655let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002656def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002657 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2658 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2659 "strd", "\t$Rt, $Rt2, $addr!",
2660 "$addr.base = $Rn_wb", []> {
2661 bits<14> addr;
2662 let Inst{23} = addr{8}; // U bit
2663 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2664 let Inst{19-16} = addr{12-9}; // Rn
2665 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2666 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002667 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002668 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002669}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002670
Jim Grosbach45251b32011-08-11 20:41:13 +00002671def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002672 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2673 am3offset:$offset),
2674 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2675 "strd", "\t$Rt, $Rt2, $addr, $offset",
2676 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002677 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002678 bits<4> addr;
2679 let Inst{23} = offset{8}; // U bit
2680 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2681 let Inst{19-16} = addr;
2682 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2683 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002684 let DecoderMethod = "DecodeAddrMode3Instruction";
2685}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002686} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002687
Jim Grosbach7ce05792011-08-03 23:50:40 +00002688// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002689
Jim Grosbach10348e72011-08-11 20:04:56 +00002690def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2691 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2692 IndexModePost, StFrm, IIC_iStore_bh_ru,
2693 "strbt", "\t$Rt, $addr, $offset",
2694 "$addr.base = $Rn_wb", []> {
2695 // {12} isAdd
2696 // {11-0} imm12/Rm
2697 bits<14> offset;
2698 bits<4> addr;
2699 let Inst{25} = 1;
2700 let Inst{23} = offset{12};
2701 let Inst{21} = 1; // overwrite
2702 let Inst{19-16} = addr;
2703 let Inst{11-5} = offset{11-5};
2704 let Inst{4} = 0;
2705 let Inst{3-0} = offset{3-0};
2706 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2707}
2708
2709def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2710 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2711 IndexModePost, StFrm, IIC_iStore_bh_ru,
2712 "strbt", "\t$Rt, $addr, $offset",
2713 "$addr.base = $Rn_wb", []> {
2714 // {12} isAdd
2715 // {11-0} imm12/Rm
2716 bits<14> offset;
2717 bits<4> addr;
2718 let Inst{25} = 0;
2719 let Inst{23} = offset{12};
2720 let Inst{21} = 1; // overwrite
2721 let Inst{19-16} = addr;
2722 let Inst{11-0} = offset{11-0};
2723 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2724}
2725
Jim Grosbach342ebd52011-08-11 22:18:00 +00002726let mayStore = 1, neverHasSideEffects = 1 in {
2727def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2728 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2729 IndexModePost, StFrm, IIC_iStore_ru,
2730 "strt", "\t$Rt, $addr, $offset",
2731 "$addr.base = $Rn_wb", []> {
2732 // {12} isAdd
2733 // {11-0} imm12/Rm
2734 bits<14> offset;
2735 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002736 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002737 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002738 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002739 let Inst{19-16} = addr;
2740 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002741 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002742 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002743 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002744}
2745
Jim Grosbach342ebd52011-08-11 22:18:00 +00002746def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2747 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2748 IndexModePost, StFrm, IIC_iStore_ru,
2749 "strt", "\t$Rt, $addr, $offset",
2750 "$addr.base = $Rn_wb", []> {
2751 // {12} isAdd
2752 // {11-0} imm12/Rm
2753 bits<14> offset;
2754 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002755 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002756 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002757 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002758 let Inst{19-16} = addr;
2759 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002760 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002761}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002762}
2763
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002764
Jim Grosbach7ce05792011-08-03 23:50:40 +00002765multiclass AI3strT<bits<4> op, string opc> {
2766 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2767 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2768 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2769 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2770 bits<9> offset;
2771 let Inst{23} = offset{8};
2772 let Inst{22} = 1;
2773 let Inst{11-8} = offset{7-4};
2774 let Inst{3-0} = offset{3-0};
2775 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2776 }
2777 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2778 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2779 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2780 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2781 bits<5> Rm;
2782 let Inst{23} = Rm{4};
2783 let Inst{22} = 0;
2784 let Inst{11-8} = 0;
2785 let Inst{3-0} = Rm{3-0};
2786 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2787 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002788}
2789
Jim Grosbach7ce05792011-08-03 23:50:40 +00002790
2791defm STRHT : AI3strT<0b1011, "strht">;
2792
2793
Evan Chenga8e29892007-01-19 07:51:42 +00002794//===----------------------------------------------------------------------===//
2795// Load / store multiple Instructions.
2796//
2797
Bill Wendling6c470b82010-11-13 09:09:38 +00002798multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2799 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002800 // IA is the default, so no need for an explicit suffix on the
2801 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002802 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002803 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2804 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002805 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002806 let Inst{24-23} = 0b01; // Increment After
2807 let Inst{21} = 0; // No writeback
2808 let Inst{20} = L_bit;
2809 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002810 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2812 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002813 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002814 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002815 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002816 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002817
2818 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002820 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2822 IndexModeNone, f, itin,
2823 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2824 let Inst{24-23} = 0b00; // Decrement After
2825 let Inst{21} = 0; // No writeback
2826 let Inst{20} = L_bit;
2827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002828 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2830 IndexModeUpd, f, itin_upd,
2831 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2832 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002834 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002835
2836 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002837 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002838 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002839 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2840 IndexModeNone, f, itin,
2841 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2842 let Inst{24-23} = 0b10; // Decrement Before
2843 let Inst{21} = 0; // No writeback
2844 let Inst{20} = L_bit;
2845 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002846 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002847 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2848 IndexModeUpd, f, itin_upd,
2849 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2850 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002851 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002852 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002853
2854 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002855 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002856 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002857 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2858 IndexModeNone, f, itin,
2859 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2860 let Inst{24-23} = 0b11; // Increment Before
2861 let Inst{21} = 0; // No writeback
2862 let Inst{20} = L_bit;
2863 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002864 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002865 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2866 IndexModeUpd, f, itin_upd,
2867 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2868 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002869 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002870 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002871
2872 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002873 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002874}
Bill Wendling6c470b82010-11-13 09:09:38 +00002875
Bill Wendlingc93989a2010-11-13 11:20:05 +00002876let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002877
2878let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2879defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2880
2881let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2882defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2883
2884} // neverHasSideEffects
2885
Bill Wendling73fe34a2010-11-16 01:16:36 +00002886// FIXME: remove when we have a way to marking a MI with these properties.
2887// FIXME: Should pc be an implicit operand like PICADD, etc?
2888let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2889 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002890def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2891 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002892 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002893 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002894 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002895
Evan Chenga8e29892007-01-19 07:51:42 +00002896//===----------------------------------------------------------------------===//
2897// Move Instructions.
2898//
2899
Evan Chengcd799b92009-06-12 20:46:18 +00002900let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002901def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2902 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2903 bits<4> Rd;
2904 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002905
Johnny Chen103bf952011-04-01 23:30:25 +00002906 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002907 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002908 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002909 let Inst{3-0} = Rm;
2910 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002911}
2912
Andrew Trick90b7b122011-10-18 19:18:52 +00002913def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002914 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2915
Dale Johannesen38d5f042010-06-15 22:24:08 +00002916// A version for the smaller set of tail call registers.
2917let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002918def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002919 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2920 bits<4> Rd;
2921 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002922
Dale Johannesen38d5f042010-06-15 22:24:08 +00002923 let Inst{11-4} = 0b00000000;
2924 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002925 let Inst{3-0} = Rm;
2926 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002927}
2928
Owen Andersonde317f42011-08-09 23:33:27 +00002929def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002930 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002931 "mov", "\t$Rd, $src",
2932 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002933 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002934 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002935 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002936 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002937 let Inst{11-8} = src{11-8};
2938 let Inst{7} = 0;
2939 let Inst{6-5} = src{6-5};
2940 let Inst{4} = 1;
2941 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002942 let Inst{25} = 0;
2943}
Evan Chenga2515702007-03-19 07:09:02 +00002944
Owen Anderson152d4a42011-07-21 23:38:37 +00002945def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2946 DPSoRegImmFrm, IIC_iMOVsr,
2947 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2948 UnaryDP {
2949 bits<4> Rd;
2950 bits<12> src;
2951 let Inst{15-12} = Rd;
2952 let Inst{19-16} = 0b0000;
2953 let Inst{11-5} = src{11-5};
2954 let Inst{4} = 0;
2955 let Inst{3-0} = src{3-0};
2956 let Inst{25} = 0;
2957}
2958
Evan Chengc4af4632010-11-17 20:13:28 +00002959let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002960def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2961 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002962 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002963 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002964 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002965 let Inst{15-12} = Rd;
2966 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002967 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002968}
2969
Evan Chengc4af4632010-11-17 20:13:28 +00002970let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002971def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002972 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002973 "movw", "\t$Rd, $imm",
2974 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002975 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002976 bits<4> Rd;
2977 bits<16> imm;
2978 let Inst{15-12} = Rd;
2979 let Inst{11-0} = imm{11-0};
2980 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002981 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002982 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002983 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002984}
2985
Jim Grosbachffa32252011-07-19 19:13:28 +00002986def : InstAlias<"mov${p} $Rd, $imm",
2987 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2988 Requires<[IsARM]>;
2989
Evan Cheng53519f02011-01-21 18:55:51 +00002990def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2991 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002992
2993let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002994def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2995 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002996 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002997 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002998 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002999 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003000 lo16AllZero:$imm))]>, UnaryDP,
3001 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003002 bits<4> Rd;
3003 bits<16> imm;
3004 let Inst{15-12} = Rd;
3005 let Inst{11-0} = imm{11-0};
3006 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003007 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003008 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003009 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003010}
Evan Cheng13ab0202007-07-10 18:08:01 +00003011
Evan Cheng53519f02011-01-21 18:55:51 +00003012def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3013 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003014
3015} // Constraints
3016
Evan Cheng20956592009-10-21 08:15:52 +00003017def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3018 Requires<[IsARM, HasV6T2]>;
3019
David Goodwinca01a8d2009-09-01 18:32:09 +00003020let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003021def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003022 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3023 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003024
3025// These aren't really mov instructions, but we have to define them this way
3026// due to flag operands.
3027
Evan Cheng071a2792007-09-11 19:55:27 +00003028let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003029def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003030 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3031 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003032def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003033 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3034 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003035}
Evan Chenga8e29892007-01-19 07:51:42 +00003036
Evan Chenga8e29892007-01-19 07:51:42 +00003037//===----------------------------------------------------------------------===//
3038// Extend Instructions.
3039//
3040
3041// Sign extenders
3042
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003043def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003044 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003045def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003046 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003047
Jim Grosbach70327412011-07-27 17:48:13 +00003048def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003049 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003050def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003051 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003052
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003053def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003054
Jim Grosbach70327412011-07-27 17:48:13 +00003055def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003056
3057// Zero extenders
3058
3059let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003060def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003061 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003062def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003063 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003064def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003065 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003066
Jim Grosbach542f6422010-07-28 23:25:44 +00003067// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3068// The transformation should probably be done as a combiner action
3069// instead so we can include a check for masking back in the upper
3070// eight bits of the source into the lower eight bits of the result.
3071//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003072// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003073def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003074 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003075
Jim Grosbach70327412011-07-27 17:48:13 +00003076def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003077 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003078def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003079 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003080}
3081
Evan Chenga8e29892007-01-19 07:51:42 +00003082// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003083def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003084
Evan Chenga8e29892007-01-19 07:51:42 +00003085
Owen Anderson33e57512011-08-10 00:03:03 +00003086def SBFX : I<(outs GPRnopc:$Rd),
3087 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003088 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003089 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003090 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003091 bits<4> Rd;
3092 bits<4> Rn;
3093 bits<5> lsb;
3094 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003095 let Inst{27-21} = 0b0111101;
3096 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003097 let Inst{20-16} = width;
3098 let Inst{15-12} = Rd;
3099 let Inst{11-7} = lsb;
3100 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003101}
3102
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003103def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003104 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003105 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003106 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003107 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003108 bits<4> Rd;
3109 bits<4> Rn;
3110 bits<5> lsb;
3111 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003112 let Inst{27-21} = 0b0111111;
3113 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003114 let Inst{20-16} = width;
3115 let Inst{15-12} = Rd;
3116 let Inst{11-7} = lsb;
3117 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003118}
3119
Evan Chenga8e29892007-01-19 07:51:42 +00003120//===----------------------------------------------------------------------===//
3121// Arithmetic Instructions.
3122//
3123
Jim Grosbach26421962008-10-14 20:36:24 +00003124defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003125 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003126 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003127defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003128 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003129 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003130
Evan Chengc85e8322007-07-05 07:13:32 +00003131// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003132//
Andrew Trick90b7b122011-10-18 19:18:52 +00003133// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3134// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003135// AdjustInstrPostInstrSelection where we determine whether or not to
3136// set the "s" bit based on CPSR liveness.
3137//
Andrew Trick90b7b122011-10-18 19:18:52 +00003138// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003139// support for an optional CPSR definition that corresponds to the DAG
3140// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003141defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3142 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3143defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3144 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003145
Evan Cheng62674222009-06-25 23:34:10 +00003146defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003147 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003148 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003149defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003150 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003151 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003152
Evan Cheng342e3162011-08-30 01:34:54 +00003153defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3154 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3155 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003156
3157// FIXME: Eliminate them if we can write def : Pat patterns which defines
3158// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003159defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3160 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003161
Evan Cheng342e3162011-08-30 01:34:54 +00003162defm RSC : AI1_rsc_irs<0b0111, "rsc",
3163 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3164 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003165
Evan Chenga8e29892007-01-19 07:51:42 +00003166// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003167// The assume-no-carry-in form uses the negation of the input since add/sub
3168// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3169// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3170// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003171def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3172 (SUBri GPR:$src, so_imm_neg:$imm)>;
3173def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3174 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3175
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003176// The with-carry-in form matches bitwise not instead of the negation.
3177// Effectively, the inverse interpretation of the carry flag already accounts
3178// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003179def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3180 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003181
3182// Note: These are implemented in C++ code, because they have to generate
3183// ADD/SUBrs instructions, which use a complex pattern that a xform function
3184// cannot produce.
3185// (mul X, 2^n+1) -> (add (X << n), X)
3186// (mul X, 2^n-1) -> (rsb X, (X << n))
3187
Jim Grosbach7931df32011-07-22 18:06:01 +00003188// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003189// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003190class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003191 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003192 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3193 string asm = "\t$Rd, $Rn, $Rm">
3194 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003195 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003196 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003197 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003198 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003199 let Inst{11-4} = op11_4;
3200 let Inst{19-16} = Rn;
3201 let Inst{15-12} = Rd;
3202 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003203}
3204
Jim Grosbach7931df32011-07-22 18:06:01 +00003205// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003206
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003207def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003208 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3209 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003210def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003211 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3212 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3213def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3214 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003215 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003216def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3217 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003218 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003219
3220def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3221def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3222def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3223def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3224def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3225def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3226def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3227def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3228def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3229def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3230def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3231def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003232
Jim Grosbach7931df32011-07-22 18:06:01 +00003233// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003234
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003235def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3236def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3237def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3238def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3239def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3240def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3241def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3242def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3243def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3244def USAX : AAI<0b01100101, 0b11110101, "usax">;
3245def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3246def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003247
Jim Grosbach7931df32011-07-22 18:06:01 +00003248// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003249
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003250def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3251def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3252def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3253def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3254def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3255def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3256def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3257def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3258def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3259def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3260def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3261def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003262
Jim Grosbachd30970f2011-08-11 22:30:30 +00003263// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003264
Jim Grosbach70987fb2010-10-18 23:35:38 +00003265def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003266 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003268 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003269 bits<4> Rd;
3270 bits<4> Rn;
3271 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003272 let Inst{27-20} = 0b01111000;
3273 let Inst{15-12} = 0b1111;
3274 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003275 let Inst{19-16} = Rd;
3276 let Inst{11-8} = Rm;
3277 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003278}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003279def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003280 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003282 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003283 bits<4> Rd;
3284 bits<4> Rn;
3285 bits<4> Rm;
3286 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003287 let Inst{27-20} = 0b01111000;
3288 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003289 let Inst{19-16} = Rd;
3290 let Inst{15-12} = Ra;
3291 let Inst{11-8} = Rm;
3292 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003293}
3294
Jim Grosbachd30970f2011-08-11 22:30:30 +00003295// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003296
Owen Anderson33e57512011-08-10 00:03:03 +00003297def SSAT : AI<(outs GPRnopc:$Rd),
3298 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003299 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003300 bits<4> Rd;
3301 bits<5> sat_imm;
3302 bits<4> Rn;
3303 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003304 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003305 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003306 let Inst{20-16} = sat_imm;
3307 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003308 let Inst{11-7} = sh{4-0};
3309 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003310 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003311}
3312
Owen Anderson33e57512011-08-10 00:03:03 +00003313def SSAT16 : AI<(outs GPRnopc:$Rd),
3314 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003315 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003316 bits<4> Rd;
3317 bits<4> sat_imm;
3318 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003319 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003320 let Inst{11-4} = 0b11110011;
3321 let Inst{15-12} = Rd;
3322 let Inst{19-16} = sat_imm;
3323 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003324}
3325
Owen Anderson33e57512011-08-10 00:03:03 +00003326def USAT : AI<(outs GPRnopc:$Rd),
3327 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003328 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003329 bits<4> Rd;
3330 bits<5> sat_imm;
3331 bits<4> Rn;
3332 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003333 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003334 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003335 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003336 let Inst{11-7} = sh{4-0};
3337 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003338 let Inst{20-16} = sat_imm;
3339 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003340}
3341
Owen Anderson33e57512011-08-10 00:03:03 +00003342def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003343 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003344 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003345 bits<4> Rd;
3346 bits<4> sat_imm;
3347 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003348 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003349 let Inst{11-4} = 0b11110011;
3350 let Inst{15-12} = Rd;
3351 let Inst{19-16} = sat_imm;
3352 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003353}
Evan Chenga8e29892007-01-19 07:51:42 +00003354
Owen Anderson33e57512011-08-10 00:03:03 +00003355def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3356 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3357def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3358 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003359
Evan Chenga8e29892007-01-19 07:51:42 +00003360//===----------------------------------------------------------------------===//
3361// Bitwise Instructions.
3362//
3363
Jim Grosbach26421962008-10-14 20:36:24 +00003364defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003365 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003366 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003367defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003368 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003369 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003370defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003371 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003372 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003373defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003374 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003375 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003376
Jim Grosbachc29769b2011-07-28 19:46:12 +00003377// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3378// like in the actual instruction encoding. The complexity of mapping the mask
3379// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3380// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003381def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003382 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003383 "bfc", "\t$Rd, $imm", "$src = $Rd",
3384 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003385 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003386 bits<4> Rd;
3387 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003388 let Inst{27-21} = 0b0111110;
3389 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003390 let Inst{15-12} = Rd;
3391 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003392 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003393}
3394
Johnny Chenb2503c02010-02-17 06:31:48 +00003395// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003396def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3397 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3398 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3399 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3400 bf_inv_mask_imm:$imm))]>,
3401 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003402 bits<4> Rd;
3403 bits<4> Rn;
3404 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003405 let Inst{27-21} = 0b0111110;
3406 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003407 let Inst{15-12} = Rd;
3408 let Inst{11-7} = imm{4-0}; // lsb
3409 let Inst{20-16} = imm{9-5}; // width
3410 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003411}
3412
Jim Grosbach36860462010-10-21 22:19:32 +00003413def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3414 "mvn", "\t$Rd, $Rm",
3415 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3416 bits<4> Rd;
3417 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003418 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003419 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003420 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003421 let Inst{15-12} = Rd;
3422 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003423}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003424def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3425 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003426 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003427 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003428 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003429 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003430 let Inst{19-16} = 0b0000;
3431 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003432 let Inst{11-5} = shift{11-5};
3433 let Inst{4} = 0;
3434 let Inst{3-0} = shift{3-0};
3435}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003436def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3437 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003438 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3439 bits<4> Rd;
3440 bits<12> shift;
3441 let Inst{25} = 0;
3442 let Inst{19-16} = 0b0000;
3443 let Inst{15-12} = Rd;
3444 let Inst{11-8} = shift{11-8};
3445 let Inst{7} = 0;
3446 let Inst{6-5} = shift{6-5};
3447 let Inst{4} = 1;
3448 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003449}
Evan Chengc4af4632010-11-17 20:13:28 +00003450let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003451def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3452 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3453 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3454 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003455 bits<12> imm;
3456 let Inst{25} = 1;
3457 let Inst{19-16} = 0b0000;
3458 let Inst{15-12} = Rd;
3459 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003460}
Evan Chenga8e29892007-01-19 07:51:42 +00003461
3462def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3463 (BICri GPR:$src, so_imm_not:$imm)>;
3464
3465//===----------------------------------------------------------------------===//
3466// Multiply Instructions.
3467//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003468class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3469 string opc, string asm, list<dag> pattern>
3470 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3471 bits<4> Rd;
3472 bits<4> Rm;
3473 bits<4> Rn;
3474 let Inst{19-16} = Rd;
3475 let Inst{11-8} = Rm;
3476 let Inst{3-0} = Rn;
3477}
3478class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3479 string opc, string asm, list<dag> pattern>
3480 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3481 bits<4> RdLo;
3482 bits<4> RdHi;
3483 bits<4> Rm;
3484 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003485 let Inst{19-16} = RdHi;
3486 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487 let Inst{11-8} = Rm;
3488 let Inst{3-0} = Rn;
3489}
Evan Chenga8e29892007-01-19 07:51:42 +00003490
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003491// FIXME: The v5 pseudos are only necessary for the additional Constraint
3492// property. Remove them when it's possible to add those properties
3493// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003494let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003495def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3496 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003497 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003498 Requires<[IsARM, HasV6]> {
3499 let Inst{15-12} = 0b0000;
3500}
Evan Chenga8e29892007-01-19 07:51:42 +00003501
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003502let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003503def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3504 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003505 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3507 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003508 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003509}
3510
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003511def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3512 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003513 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3514 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003515 bits<4> Ra;
3516 let Inst{15-12} = Ra;
3517}
Evan Chenga8e29892007-01-19 07:51:42 +00003518
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003519let Constraints = "@earlyclobber $Rd" in
3520def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3521 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003522 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003523 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3524 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3525 Requires<[IsARM, NoV6]>;
3526
Jim Grosbach65711012010-11-19 22:22:37 +00003527def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3528 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3529 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003530 Requires<[IsARM, HasV6T2]> {
3531 bits<4> Rd;
3532 bits<4> Rm;
3533 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003534 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003535 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003536 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003537 let Inst{11-8} = Rm;
3538 let Inst{3-0} = Rn;
3539}
Evan Chengedcbada2009-07-06 22:05:45 +00003540
Evan Chenga8e29892007-01-19 07:51:42 +00003541// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003542let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003543let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003544def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003545 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003546 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3547 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003548
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003549def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003550 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003551 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3552 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003553
3554let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3555def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3556 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003557 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003558 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3559 Requires<[IsARM, NoV6]>;
3560
3561def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3562 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003563 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003564 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3565 Requires<[IsARM, NoV6]>;
3566}
Evan Cheng8de898a2009-06-26 00:19:44 +00003567}
Evan Chenga8e29892007-01-19 07:51:42 +00003568
3569// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003570def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3571 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003572 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3573 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003574def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3575 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003576 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3577 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003578
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003579def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3580 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3581 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3582 Requires<[IsARM, HasV6]> {
3583 bits<4> RdLo;
3584 bits<4> RdHi;
3585 bits<4> Rm;
3586 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003587 let Inst{19-16} = RdHi;
3588 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003589 let Inst{11-8} = Rm;
3590 let Inst{3-0} = Rn;
3591}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003592
3593let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3594def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3595 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003596 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003597 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3598 Requires<[IsARM, NoV6]>;
3599def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3600 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003601 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003602 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3603 Requires<[IsARM, NoV6]>;
3604def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3605 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003606 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003607 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3608 Requires<[IsARM, NoV6]>;
3609}
3610
Evan Chengcd799b92009-06-12 20:46:18 +00003611} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003612
3613// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003614def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3615 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3616 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003617 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003618 let Inst{15-12} = 0b1111;
3619}
Evan Cheng13ab0202007-07-10 18:08:01 +00003620
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003621def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003622 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003623 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003624 let Inst{15-12} = 0b1111;
3625}
3626
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003627def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3628 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3629 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3630 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3631 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003632
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003633def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3634 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003635 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003636 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003637
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003638def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3639 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3640 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3641 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3642 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003643
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003644def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3645 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003646 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003647 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003648
Raul Herbster37fb5b12007-08-30 23:25:47 +00003649multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3651 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3652 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3653 (sext_inreg GPR:$Rm, i16)))]>,
3654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003655
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3657 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3658 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3659 (sra GPR:$Rm, (i32 16))))]>,
3660 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003661
Jim Grosbach3870b752010-10-22 18:35:16 +00003662 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3663 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3664 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3665 (sext_inreg GPR:$Rm, i16)))]>,
3666 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003667
Jim Grosbach3870b752010-10-22 18:35:16 +00003668 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3669 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3670 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3671 (sra GPR:$Rm, (i32 16))))]>,
3672 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003673
Jim Grosbach3870b752010-10-22 18:35:16 +00003674 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3675 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3676 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3677 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3678 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003679
Jim Grosbach3870b752010-10-22 18:35:16 +00003680 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3681 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3682 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3683 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3684 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003685}
3686
Raul Herbster37fb5b12007-08-30 23:25:47 +00003687
3688multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003689 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003690 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3691 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003692 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003693 [(set GPRnopc:$Rd, (add GPR:$Ra,
3694 (opnode (sext_inreg GPRnopc:$Rn, i16),
3695 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003696 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003697
Owen Anderson33e57512011-08-10 00:03:03 +00003698 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3699 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003700 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003701 [(set GPRnopc:$Rd,
3702 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3703 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003704 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003705
Owen Anderson33e57512011-08-10 00:03:03 +00003706 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3707 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003709 [(set GPRnopc:$Rd,
3710 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3711 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003712 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003713
Owen Anderson33e57512011-08-10 00:03:03 +00003714 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3715 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003716 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003717 [(set GPRnopc:$Rd,
3718 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3719 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003720 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003721
Owen Anderson33e57512011-08-10 00:03:03 +00003722 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3723 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003724 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003725 [(set GPRnopc:$Rd,
3726 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3727 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003728 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003729
Owen Anderson33e57512011-08-10 00:03:03 +00003730 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3731 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003732 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003733 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003734 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3735 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003736 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003737 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003738}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003739
Raul Herbster37fb5b12007-08-30 23:25:47 +00003740defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3741defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003742
Jim Grosbachd30970f2011-08-11 22:30:30 +00003743// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003744def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3745 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003746 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003747 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003748
Owen Anderson33e57512011-08-10 00:03:03 +00003749def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3750 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003751 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003752 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003753
Owen Anderson33e57512011-08-10 00:03:03 +00003754def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3755 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003756 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003757 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003758
Owen Anderson33e57512011-08-10 00:03:03 +00003759def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3760 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003761 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003762 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003763
Jim Grosbachd30970f2011-08-11 22:30:30 +00003764// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003765class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3766 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003767 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003768 bits<4> Rn;
3769 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003770 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003771 let Inst{22} = long;
3772 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003773 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003774 let Inst{7} = 0;
3775 let Inst{6} = sub;
3776 let Inst{5} = swap;
3777 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003778 let Inst{3-0} = Rn;
3779}
3780class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3781 InstrItinClass itin, string opc, string asm>
3782 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3783 bits<4> Rd;
3784 let Inst{15-12} = 0b1111;
3785 let Inst{19-16} = Rd;
3786}
3787class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3788 InstrItinClass itin, string opc, string asm>
3789 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3790 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003791 bits<4> Rd;
3792 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003793 let Inst{15-12} = Ra;
3794}
3795class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3796 InstrItinClass itin, string opc, string asm>
3797 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3798 bits<4> RdLo;
3799 bits<4> RdHi;
3800 let Inst{19-16} = RdHi;
3801 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003802}
3803
3804multiclass AI_smld<bit sub, string opc> {
3805
Owen Anderson33e57512011-08-10 00:03:03 +00003806 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3807 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003808 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003809
Owen Anderson33e57512011-08-10 00:03:03 +00003810 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3811 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003812 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003813
Owen Anderson33e57512011-08-10 00:03:03 +00003814 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3815 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003816 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003817
Owen Anderson33e57512011-08-10 00:03:03 +00003818 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3819 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003820 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003821
3822}
3823
3824defm SMLA : AI_smld<0, "smla">;
3825defm SMLS : AI_smld<1, "smls">;
3826
Johnny Chen2ec5e492010-02-22 21:50:40 +00003827multiclass AI_sdml<bit sub, string opc> {
3828
Jim Grosbache15defc2011-08-10 23:23:47 +00003829 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3830 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3831 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3832 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003833}
3834
3835defm SMUA : AI_sdml<0, "smua">;
3836defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003837
Evan Chenga8e29892007-01-19 07:51:42 +00003838//===----------------------------------------------------------------------===//
3839// Misc. Arithmetic Instructions.
3840//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003841
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003842def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3843 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3844 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003845
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003846def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3847 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3848 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3849 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003850
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003851def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3852 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3853 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003854
Evan Cheng9568e5c2011-06-21 06:01:08 +00003855let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003856def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3857 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003858 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003859 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003860
Evan Cheng9568e5c2011-06-21 06:01:08 +00003861let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003862def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3863 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003864 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003865 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003866
Evan Chengf60ceac2011-06-15 17:17:48 +00003867def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3868 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3869 (REVSH GPR:$Rm)>;
3870
Jim Grosbache1d58a62011-09-14 22:52:14 +00003871def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3872 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003873 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003874 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3875 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3876 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003877 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003878
Evan Chenga8e29892007-01-19 07:51:42 +00003879// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003880def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3881 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3882def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3883 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003884
Bob Wilsondc66eda2010-08-16 22:26:55 +00003885// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3886// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003887def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3888 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003889 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003890 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3891 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3892 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003893 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003894
Evan Chenga8e29892007-01-19 07:51:42 +00003895// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3896// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003897def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3898 (srl GPRnopc:$src2, imm16_31:$sh)),
3899 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3900def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3901 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3902 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003903
Evan Chenga8e29892007-01-19 07:51:42 +00003904//===----------------------------------------------------------------------===//
3905// Comparison Instructions...
3906//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003907
Jim Grosbach26421962008-10-14 20:36:24 +00003908defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003909 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003910 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003911
Jim Grosbach97a884d2010-12-07 20:41:06 +00003912// ARMcmpZ can re-use the above instruction definitions.
3913def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3914 (CMPri GPR:$src, so_imm:$imm)>;
3915def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3916 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003917def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3918 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3919def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3920 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003921
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003922// FIXME: We have to be careful when using the CMN instruction and comparison
3923// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003924// results:
3925//
3926// rsbs r1, r1, 0
3927// cmp r0, r1
3928// mov r0, #0
3929// it ls
3930// mov r0, #1
3931//
3932// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003933//
Bill Wendling6165e872010-08-26 18:33:51 +00003934// cmn r0, r1
3935// mov r0, #0
3936// it ls
3937// mov r0, #1
3938//
3939// However, the CMN gives the *opposite* result when r1 is 0. This is because
3940// the carry flag is set in the CMP case but not in the CMN case. In short, the
3941// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3942// value of r0 and the carry bit (because the "carry bit" parameter to
3943// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3944// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3945// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3946// parameter to AddWithCarry is defined as 0).
3947//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003948// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003949//
3950// x = 0
3951// ~x = 0xFFFF FFFF
3952// ~x + 1 = 0x1 0000 0000
3953// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3954//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003955// Therefore, we should disable CMN when comparing against zero, until we can
3956// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3957// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003958//
3959// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3960//
3961// This is related to <rdar://problem/7569620>.
3962//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003963//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3964// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003965
Evan Chenga8e29892007-01-19 07:51:42 +00003966// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003967defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003968 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003969 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003970defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003971 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003972 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003973
David Goodwinc0309b42009-06-29 15:33:01 +00003974defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003975 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003976 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003977
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003978//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3979// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003980
David Goodwinc0309b42009-06-29 15:33:01 +00003981def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003982 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003983
Evan Cheng218977b2010-07-13 19:27:42 +00003984// Pseudo i64 compares for some floating point compares.
3985let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3986 Defs = [CPSR] in {
3987def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003988 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003989 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003990 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3991
3992def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003993 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003994 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3995} // usesCustomInserter
3996
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003997
Evan Chenga8e29892007-01-19 07:51:42 +00003998// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003999// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004000// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004001let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004002def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004003 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004004 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4005 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004006def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4007 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004008 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004009 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4010 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004011 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004012def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4013 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4014 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004015 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4016 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004017 RegConstraint<"$false = $Rd">;
4018
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004019
Evan Chengc4af4632010-11-17 20:13:28 +00004020let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004021def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004022 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004023 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004024 []>,
4025 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004026
Evan Chengc4af4632010-11-17 20:13:28 +00004027let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004028def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4029 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004030 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004031 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004032 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004033
Evan Cheng63f35442010-11-13 02:25:14 +00004034// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004035let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004036def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4037 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004038 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004039
Evan Chengc4af4632010-11-17 20:13:28 +00004040let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004041def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4042 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004043 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004044 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004045 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004046} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004047
Jim Grosbach3728e962009-12-10 00:11:09 +00004048//===----------------------------------------------------------------------===//
4049// Atomic operations intrinsics
4050//
4051
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004052def MemBarrierOptOperand : AsmOperandClass {
4053 let Name = "MemBarrierOpt";
4054 let ParserMethod = "parseMemBarrierOptOperand";
4055}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004056def memb_opt : Operand<i32> {
4057 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004058 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004059 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004060}
Jim Grosbach3728e962009-12-10 00:11:09 +00004061
Bob Wilsonf74a4292010-10-30 00:54:37 +00004062// memory barriers protect the atomic sequences
4063let hasSideEffects = 1 in {
4064def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4065 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4066 Requires<[IsARM, HasDB]> {
4067 bits<4> opt;
4068 let Inst{31-4} = 0xf57ff05;
4069 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004070}
Jim Grosbach3728e962009-12-10 00:11:09 +00004071}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004072
Bob Wilsonf74a4292010-10-30 00:54:37 +00004073def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004074 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004075 Requires<[IsARM, HasDB]> {
4076 bits<4> opt;
4077 let Inst{31-4} = 0xf57ff04;
4078 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004079}
4080
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004081// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004082def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4083 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004084 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004085 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004086 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004087 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004088}
4089
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004090// Pseudo isntruction that combines movs + predicated rsbmi
4091// to implement integer ABS
4092let usesCustomInserter = 1, Defs = [CPSR] in {
4093def ABS : ARMPseudoInst<
4094 (outs GPR:$dst), (ins GPR:$src),
4095 8, NoItinerary, []>;
4096}
4097
Jim Grosbach66869102009-12-11 18:52:41 +00004098let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004099 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004100 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004102 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4103 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004105 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4106 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004108 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4109 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004111 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4112 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004114 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4115 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004118 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4120 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4121 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4123 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4124 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4126 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4127 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4129 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4133 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004135 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4136 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4139 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004141 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4142 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004144 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4145 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004147 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004148 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4150 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4151 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4153 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4154 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4156 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4157 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4159 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004160 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4163 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004165 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4166 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004168 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4169 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004171 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4172 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004174 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4175 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004177 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004178 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4180 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4181 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4183 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4184 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4186 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4187 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4189 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004190
4191 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004193 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4194 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004196 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4197 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004198 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004199 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4200
Jim Grosbache801dc42009-12-12 01:40:06 +00004201 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004203 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4204 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004206 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4207 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004209 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4210}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004211}
4212
4213let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004214def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4215 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004216 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004217def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4218 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004219def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4220 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004221let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004222def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004223 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004224 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004225}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004226}
4227
Jim Grosbach86875a22010-10-29 19:58:57 +00004228let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004229def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004230 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004231def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004232 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004233def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004234 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004235}
4236
4237let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004238def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004239 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004240 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004241 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004242}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004243
Jim Grosbachd30970f2011-08-11 22:30:30 +00004244def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004245 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004246 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004247}
4248
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004249// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004250let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004251def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4252 "swp", []>;
4253def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4254 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004255}
4256
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004257//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004258// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004259//
4260
Jim Grosbach83ab0702011-07-13 22:01:08 +00004261def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4262 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004263 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004264 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4265 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004266 bits<4> opc1;
4267 bits<4> CRn;
4268 bits<4> CRd;
4269 bits<4> cop;
4270 bits<3> opc2;
4271 bits<4> CRm;
4272
4273 let Inst{3-0} = CRm;
4274 let Inst{4} = 0;
4275 let Inst{7-5} = opc2;
4276 let Inst{11-8} = cop;
4277 let Inst{15-12} = CRd;
4278 let Inst{19-16} = CRn;
4279 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004280}
4281
Jim Grosbach83ab0702011-07-13 22:01:08 +00004282def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4283 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004284 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004285 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4286 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004287 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004288 bits<4> opc1;
4289 bits<4> CRn;
4290 bits<4> CRd;
4291 bits<4> cop;
4292 bits<3> opc2;
4293 bits<4> CRm;
4294
4295 let Inst{3-0} = CRm;
4296 let Inst{4} = 0;
4297 let Inst{7-5} = opc2;
4298 let Inst{11-8} = cop;
4299 let Inst{15-12} = CRd;
4300 let Inst{19-16} = CRn;
4301 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004302}
4303
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004304class ACI<dag oops, dag iops, string opc, string asm,
4305 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004306 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4307 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004308 let Inst{27-25} = 0b110;
4309}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004310class ACInoP<dag oops, dag iops, string opc, string asm,
4311 IndexMode im = IndexModeNone>
4312 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4313 opc, asm, "", []> {
4314 let Inst{31-28} = 0b1111;
4315 let Inst{27-25} = 0b110;
4316}
4317multiclass LdStCop<bit load, bit Dbit, string asm> {
4318 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4319 asm, "\t$cop, $CRd, $addr"> {
4320 bits<13> addr;
4321 bits<4> cop;
4322 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004323 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004324 let Inst{23} = addr{8};
4325 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004327 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004328 let Inst{19-16} = addr{12-9};
4329 let Inst{15-12} = CRd;
4330 let Inst{11-8} = cop;
4331 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004332 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4335 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4336 bits<13> addr;
4337 bits<4> cop;
4338 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004340 let Inst{23} = addr{8};
4341 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004343 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004344 let Inst{19-16} = addr{12-9};
4345 let Inst{15-12} = CRd;
4346 let Inst{11-8} = cop;
4347 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004348 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004349 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004350 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4351 postidx_imm8s4:$offset),
4352 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4353 bits<9> offset;
4354 bits<4> addr;
4355 bits<4> cop;
4356 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 let Inst{23} = offset{8};
4359 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004362 let Inst{19-16} = addr;
4363 let Inst{15-12} = CRd;
4364 let Inst{11-8} = cop;
4365 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004366 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004368 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004369 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004370 coproc_option_imm:$option),
4371 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004372 bits<8> option;
4373 bits<4> addr;
4374 bits<4> cop;
4375 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{24} = 0; // P = 0
4377 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004378 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004380 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004381 let Inst{19-16} = addr;
4382 let Inst{15-12} = CRd;
4383 let Inst{11-8} = cop;
4384 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004385 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004386 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004387}
4388multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4389 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4390 asm, "\t$cop, $CRd, $addr"> {
4391 bits<13> addr;
4392 bits<4> cop;
4393 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004395 let Inst{23} = addr{8};
4396 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 let Inst{19-16} = addr{12-9};
4400 let Inst{15-12} = CRd;
4401 let Inst{11-8} = cop;
4402 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004403 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004404 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004405 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4406 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4407 bits<13> addr;
4408 bits<4> cop;
4409 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004410 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004411 let Inst{23} = addr{8};
4412 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004414 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004415 let Inst{19-16} = addr{12-9};
4416 let Inst{15-12} = CRd;
4417 let Inst{11-8} = cop;
4418 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004419 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004420 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004421 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4422 postidx_imm8s4:$offset),
4423 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4424 bits<9> offset;
4425 bits<4> addr;
4426 bits<4> cop;
4427 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004428 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004429 let Inst{23} = offset{8};
4430 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004431 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004432 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004433 let Inst{19-16} = addr;
4434 let Inst{15-12} = CRd;
4435 let Inst{11-8} = cop;
4436 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004437 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004438 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004439 def _OPTION : ACInoP<(outs),
4440 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004441 coproc_option_imm:$option),
4442 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004443 bits<8> option;
4444 bits<4> addr;
4445 bits<4> cop;
4446 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004447 let Inst{24} = 0; // P = 0
4448 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004449 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004450 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004451 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004452 let Inst{19-16} = addr;
4453 let Inst{15-12} = CRd;
4454 let Inst{11-8} = cop;
4455 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004456 let DecoderMethod = "DecodeCopMemInstruction";
4457 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004458}
4459
Jim Grosbach2bd01182011-10-11 21:55:36 +00004460defm LDC : LdStCop <1, 0, "ldc">;
4461defm LDCL : LdStCop <1, 1, "ldcl">;
4462defm STC : LdStCop <0, 0, "stc">;
4463defm STCL : LdStCop <0, 1, "stcl">;
4464defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4465defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4466defm STC2 : LdSt2Cop<0, 0, "stc2">;
4467defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004468
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004469//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004470// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004471//
4472
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004473class MovRCopro<string opc, bit direction, dag oops, dag iops,
4474 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004475 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004476 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004477 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004478 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004479
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004480 bits<4> Rt;
4481 bits<4> cop;
4482 bits<3> opc1;
4483 bits<3> opc2;
4484 bits<4> CRm;
4485 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004486
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004487 let Inst{15-12} = Rt;
4488 let Inst{11-8} = cop;
4489 let Inst{23-21} = opc1;
4490 let Inst{7-5} = opc2;
4491 let Inst{3-0} = CRm;
4492 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004493}
4494
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004495def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004496 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004497 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4498 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004499 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4500 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004501def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004502 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004503 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4504 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004505
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004506def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4507 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4508
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004509class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4510 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004511 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004512 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004513 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004515 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004517 bits<4> Rt;
4518 bits<4> cop;
4519 bits<3> opc1;
4520 bits<3> opc2;
4521 bits<4> CRm;
4522 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004523
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004524 let Inst{15-12} = Rt;
4525 let Inst{11-8} = cop;
4526 let Inst{23-21} = opc1;
4527 let Inst{7-5} = opc2;
4528 let Inst{3-0} = CRm;
4529 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004530}
4531
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004532def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004533 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004534 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4535 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004536 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4537 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004538def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004539 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004540 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4541 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004542
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004543def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4544 imm:$CRm, imm:$opc2),
4545 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4546
Jim Grosbachd30970f2011-08-11 22:30:30 +00004547class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004548 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004549 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004550 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004551 let Inst{23-21} = 0b010;
4552 let Inst{20} = direction;
4553
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004554 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004555 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004556 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004557 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004558 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004559
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004560 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004561 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004562 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004563 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004564 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004565}
4566
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004567def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4568 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4569 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004570def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4571
Jim Grosbachd30970f2011-08-11 22:30:30 +00004572class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004573 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004574 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4575 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004576 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004577 let Inst{23-21} = 0b010;
4578 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004579
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004580 bits<4> Rt;
4581 bits<4> Rt2;
4582 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004583 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004584 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004585
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004586 let Inst{15-12} = Rt;
4587 let Inst{19-16} = Rt2;
4588 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004589 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004590 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004591}
4592
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004593def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4594 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4595 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004596def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004597
Johnny Chenb98e1602010-02-12 18:55:33 +00004598//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004599// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004600//
4601
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004602// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004603def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4604 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004605 bits<4> Rd;
4606 let Inst{23-16} = 0b00001111;
4607 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004608 let Inst{7-4} = 0b0000;
4609}
4610
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004611def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4612
4613def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4614 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004615 bits<4> Rd;
4616 let Inst{23-16} = 0b01001111;
4617 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004618 let Inst{7-4} = 0b0000;
4619}
4620
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004621// Move from ARM core register to Special Register
4622//
4623// No need to have both system and application versions, the encodings are the
4624// same and the assembly parser has no way to distinguish between them. The mask
4625// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4626// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004627def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4628 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004629 bits<5> mask;
4630 bits<4> Rn;
4631
4632 let Inst{23} = 0;
4633 let Inst{22} = mask{4}; // R bit
4634 let Inst{21-20} = 0b10;
4635 let Inst{19-16} = mask{3-0};
4636 let Inst{15-12} = 0b1111;
4637 let Inst{11-4} = 0b00000000;
4638 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004639}
4640
Owen Andersoncd20c582011-10-20 22:23:58 +00004641def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4642 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004643 bits<5> mask;
4644 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004645
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004646 let Inst{23} = 0;
4647 let Inst{22} = mask{4}; // R bit
4648 let Inst{21-20} = 0b10;
4649 let Inst{19-16} = mask{3-0};
4650 let Inst{15-12} = 0b1111;
4651 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004652}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004653
4654//===----------------------------------------------------------------------===//
4655// TLS Instructions
4656//
4657
4658// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004659// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004660// complete with fixup for the aeabi_read_tp function.
4661let isCall = 1,
4662 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4663 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4664 [(set R0, ARMthread_pointer)]>;
4665}
4666
4667//===----------------------------------------------------------------------===//
4668// SJLJ Exception handling intrinsics
4669// eh_sjlj_setjmp() is an instruction sequence to store the return
4670// address and save #0 in R0 for the non-longjmp case.
4671// Since by its nature we may be coming from some other function to get
4672// here, and we're using the stack frame for the containing function to
4673// save/restore registers, we can't keep anything live in regs across
4674// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004675// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004676// except for our own input by listing the relevant registers in Defs. By
4677// doing so, we also cause the prologue/epilogue code to actively preserve
4678// all of the callee-saved resgisters, which is exactly what we want.
4679// A constant value is passed in $val, and we use the location as a scratch.
4680//
4681// These are pseudo-instructions and are lowered to individual MC-insts, so
4682// no encoding information is necessary.
4683let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004684 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004685 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4686 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004687 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4688 NoItinerary,
4689 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4690 Requires<[IsARM, HasVFP2]>;
4691}
4692
4693let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004694 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004695 hasSideEffects = 1, isBarrier = 1 in {
4696 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4697 NoItinerary,
4698 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4699 Requires<[IsARM, NoVFP]>;
4700}
4701
4702// FIXME: Non-Darwin version(s)
4703let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4704 Defs = [ R7, LR, SP ] in {
4705def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4706 NoItinerary,
4707 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4708 Requires<[IsARM, IsDarwin]>;
4709}
4710
4711// eh.sjlj.dispatchsetup pseudo-instruction.
4712// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4713// handled when the pseudo is expanded (which happens before any passes
4714// that need the instruction size).
Bob Wilsond0405aa2011-11-16 17:09:59 +00004715let isBarrier = 1 in
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00004716def eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004717
4718//===----------------------------------------------------------------------===//
4719// Non-Instruction Patterns
4720//
4721
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004722// ARMv4 indirect branch using (MOVr PC, dst)
4723let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4724 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004725 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004726 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4727 Requires<[IsARM, NoV4T]>;
4728
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004729// Large immediate handling.
4730
4731// 32-bit immediate using two piece so_imms or movw + movt.
4732// This is a single pseudo instruction, the benefit is that it can be remat'd
4733// as a single unit instead of having to handle reg inputs.
4734// FIXME: Remove this when we can do generalized remat.
4735let isReMaterializable = 1, isMoveImm = 1 in
4736def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4737 [(set GPR:$dst, (arm_i32imm:$src))]>,
4738 Requires<[IsARM]>;
4739
4740// Pseudo instruction that combines movw + movt + add pc (if PIC).
4741// It also makes it possible to rematerialize the instructions.
4742// FIXME: Remove this when we can do generalized remat and when machine licm
4743// can properly the instructions.
4744let isReMaterializable = 1 in {
4745def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4746 IIC_iMOVix2addpc,
4747 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4748 Requires<[IsARM, UseMovt]>;
4749
4750def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4751 IIC_iMOVix2,
4752 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4753 Requires<[IsARM, UseMovt]>;
4754
4755let AddedComplexity = 10 in
4756def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4757 IIC_iMOVix2ld,
4758 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4759 Requires<[IsARM, UseMovt]>;
4760} // isReMaterializable
4761
4762// ConstantPool, GlobalAddress, and JumpTable
4763def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4764 Requires<[IsARM, DontUseMovt]>;
4765def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4766def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4767 Requires<[IsARM, UseMovt]>;
4768def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4769 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4770
4771// TODO: add,sub,and, 3-instr forms?
4772
4773// Tail calls
4774def : ARMPat<(ARMtcret tcGPR:$dst),
4775 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4776
4777def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4778 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4779
4780def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4781 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4782
4783def : ARMPat<(ARMtcret tcGPR:$dst),
4784 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4785
4786def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4787 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4788
4789def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4790 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4791
4792// Direct calls
4793def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4794 Requires<[IsARM, IsNotDarwin]>;
4795def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4796 Requires<[IsARM, IsDarwin]>;
4797
4798// zextload i1 -> zextload i8
4799def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4800def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4801
4802// extload -> zextload
4803def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4804def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4805def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4806def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4807
4808def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4809
4810def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4811def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4812
4813// smul* and smla*
4814def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4815 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4816 (SMULBB GPR:$a, GPR:$b)>;
4817def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4818 (SMULBB GPR:$a, GPR:$b)>;
4819def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4820 (sra GPR:$b, (i32 16))),
4821 (SMULBT GPR:$a, GPR:$b)>;
4822def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4823 (SMULBT GPR:$a, GPR:$b)>;
4824def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4825 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4826 (SMULTB GPR:$a, GPR:$b)>;
4827def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4828 (SMULTB GPR:$a, GPR:$b)>;
4829def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4830 (i32 16)),
4831 (SMULWB GPR:$a, GPR:$b)>;
4832def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4833 (SMULWB GPR:$a, GPR:$b)>;
4834
4835def : ARMV5TEPat<(add GPR:$acc,
4836 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4837 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4838 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4839def : ARMV5TEPat<(add GPR:$acc,
4840 (mul sext_16_node:$a, sext_16_node:$b)),
4841 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4842def : ARMV5TEPat<(add GPR:$acc,
4843 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4844 (sra GPR:$b, (i32 16)))),
4845 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4846def : ARMV5TEPat<(add GPR:$acc,
4847 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4848 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4849def : ARMV5TEPat<(add GPR:$acc,
4850 (mul (sra GPR:$a, (i32 16)),
4851 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4852 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4853def : ARMV5TEPat<(add GPR:$acc,
4854 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4855 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4856def : ARMV5TEPat<(add GPR:$acc,
4857 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4858 (i32 16))),
4859 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4860def : ARMV5TEPat<(add GPR:$acc,
4861 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4862 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4863
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004864
4865// Pre-v7 uses MCR for synchronization barriers.
4866def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4867 Requires<[IsARM, HasV6]>;
4868
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004869// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004870let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004871def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4872def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004873def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004874def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4875 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4876def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4877 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4878}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004879
4880def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4881def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004882
Owen Anderson33e57512011-08-10 00:03:03 +00004883def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4884 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4885def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4886 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004887
Eli Friedman069e2ed2011-08-26 02:59:24 +00004888// Atomic load/store patterns
4889def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4890 (LDRBrs ldst_so_reg:$src)>;
4891def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4892 (LDRBi12 addrmode_imm12:$src)>;
4893def : ARMPat<(atomic_load_16 addrmode3:$src),
4894 (LDRH addrmode3:$src)>;
4895def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4896 (LDRrs ldst_so_reg:$src)>;
4897def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4898 (LDRi12 addrmode_imm12:$src)>;
4899def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4900 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4901def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4902 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4903def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4904 (STRH GPR:$val, addrmode3:$ptr)>;
4905def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4906 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4907def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4908 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4909
4910
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004911//===----------------------------------------------------------------------===//
4912// Thumb Support
4913//
4914
4915include "ARMInstrThumb.td"
4916
4917//===----------------------------------------------------------------------===//
4918// Thumb2 Support
4919//
4920
4921include "ARMInstrThumb2.td"
4922
4923//===----------------------------------------------------------------------===//
4924// Floating Point Support
4925//
4926
4927include "ARMInstrVFP.td"
4928
4929//===----------------------------------------------------------------------===//
4930// Advanced SIMD (NEON) Support
4931//
4932
4933include "ARMInstrNEON.td"
4934
Jim Grosbachc83d5042011-07-14 19:47:47 +00004935//===----------------------------------------------------------------------===//
4936// Assembler aliases
4937//
4938
4939// Memory barriers
4940def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4941def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4942def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4943
4944// System instructions
4945def : MnemonicAlias<"swi", "svc">;
4946
4947// Load / Store Multiple
4948def : MnemonicAlias<"ldmfd", "ldm">;
4949def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004950def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004951def : MnemonicAlias<"stmfd", "stmdb">;
4952def : MnemonicAlias<"stmia", "stm">;
4953def : MnemonicAlias<"stmea", "stm">;
4954
Jim Grosbachf6c05252011-07-21 17:23:04 +00004955// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4956// shift amount is zero (i.e., unspecified).
4957def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004958 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004959 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004960def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004961 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004962 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004963
4964// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004965def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4966def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004967
Jim Grosbachaddec772011-07-27 22:34:17 +00004968// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004969def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004970 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004971def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004972 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004973
4974
4975// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004976def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004977 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004978def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004979 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004980def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004981 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004982def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004983 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004984def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004985 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004986def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004987 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004988
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004989def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004990 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004991def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004992 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004993def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004994 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004995def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004996 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004997def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004998 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004999def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005000 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005001
5002
5003// RFE aliases
5004def : MnemonicAlias<"rfefa", "rfeda">;
5005def : MnemonicAlias<"rfeea", "rfedb">;
5006def : MnemonicAlias<"rfefd", "rfeia">;
5007def : MnemonicAlias<"rfeed", "rfeib">;
5008def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005009
5010// SRS aliases
5011def : MnemonicAlias<"srsfa", "srsda">;
5012def : MnemonicAlias<"srsea", "srsdb">;
5013def : MnemonicAlias<"srsfd", "srsia">;
5014def : MnemonicAlias<"srsed", "srsib">;
5015def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005016
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005017// QSAX == QSUBADDX
5018def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005019// SASX == SADDSUBX
5020def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005021// SHASX == SHADDSUBX
5022def : MnemonicAlias<"shaddsubx", "shasx">;
5023// SHSAX == SHSUBADDX
5024def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005025// SSAX == SSUBADDX
5026def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005027// UASX == UADDSUBX
5028def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005029// UHASX == UHADDSUBX
5030def : MnemonicAlias<"uhaddsubx", "uhasx">;
5031// UHSAX == UHSUBADDX
5032def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005033// UQASX == UQADDSUBX
5034def : MnemonicAlias<"uqaddsubx", "uqasx">;
5035// UQSAX == UQSUBADDX
5036def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005037// USAX == USUBADDX
5038def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005039
Jim Grosbache70ec842011-10-28 22:50:54 +00005040// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5041// for isel.
5042def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5043 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005044
5045// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5046// LSR, ROR, and RRX instructions.
5047// FIXME: We need C++ parser hooks to map the alias to the MOV
5048// encoding. It seems we should be able to do that sort of thing
5049// in tblgen, but it could get ugly.
5050def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005051 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5052 cc_out:$s)>;
5053def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5054 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5055 cc_out:$s)>;
5056def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5057 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5058 cc_out:$s)>;
5059def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5060 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005061 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005062def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5063 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005064def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5065 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5066 cc_out:$s)>;
5067def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5068 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5069 cc_out:$s)>;
5070def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5071 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5072 cc_out:$s)>;
5073def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5074 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5075 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005076// shifter instructions also support a two-operand form.
5077def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5078 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5079def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5080 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5081def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5082 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5083def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5084 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005085def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5086 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5087 cc_out:$s)>;
5088def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5089 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5090 cc_out:$s)>;
5091def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5092 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5093 cc_out:$s)>;
5094def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5095 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5096 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005097
Jim Grosbachd2586da2011-11-15 20:02:06 +00005098
5099// 'mul' instruction can be specified with only two operands.
5100def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005101 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;