blob: 09102ece4b282cec5d7b5572980c1695566d7cc5 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000046#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000047#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000049#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000051#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000053#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000054#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000057#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000058#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000059#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000060#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000061using namespace llvm;
62
Dan Gohman84023e02010-07-10 09:00:22 +000063/// startNewBlock - Set the current block to which generated machine
64/// instructions will be appended, and clear the local CSE map.
65///
66void FastISel::startNewBlock() {
67 LocalValueMap.clear();
68
69 // Start out as null, meaining no local-value instructions have
70 // been emitted.
71 LastLocalValue = 0;
72
73 // Advance the last local value past any EH_LABEL instructions.
74 MachineBasicBlock::iterator
75 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
76 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
77 LastLocalValue = I;
78 ++I;
79 }
80}
81
Dan Gohmana6cb6412010-05-11 23:54:07 +000082bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000083 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000084 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000085 if (!I)
86 return false;
87
88 // No-op casts are trivially coalesced by fast-isel.
89 if (const CastInst *Cast = dyn_cast<CastInst>(I))
90 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
91 !hasTrivialKill(Cast->getOperand(0)))
92 return false;
93
94 // Only instructions with a single use in the same basic block are considered
95 // to have trivial kills.
96 return I->hasOneUse() &&
97 !(I->getOpcode() == Instruction::BitCast ||
98 I->getOpcode() == Instruction::PtrToInt ||
99 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000100 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000101}
102
Dan Gohman46510a72010-04-15 01:51:59 +0000103unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000105 // Don't handle non-simple values in FastISel.
106 if (!RealVT.isSimple())
107 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000108
109 // Ignore illegal types. We must do this before looking up the value
110 // in ValueMap because Arguments are given virtual registers regardless
111 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000113 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000114 // Handle integer promotions, though, because they're common and easy.
115 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000116 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000117 else
118 return 0;
119 }
120
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 // Look up the value to see if we already have a register for it. We
122 // cache values defined by Instructions across blocks, and other values
123 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000124 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000125 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Chris Lattnerfff65b32011-04-17 01:16:47 +0000126 if (I != FuncInfo.ValueMap.end())
127 return I->second;
128
Dan Gohman104e4ce2008-09-03 23:32:19 +0000129 unsigned Reg = LocalValueMap[V];
130 if (Reg != 0)
131 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000132
Dan Gohman97c94b82010-05-06 00:02:14 +0000133 // In bottom-up mode, just create the virtual register which will be used
134 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000135 if (isa<Instruction>(V) &&
136 (!isa<AllocaInst>(V) ||
137 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
138 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000139
Dan Gohmana10b8492010-07-14 01:07:44 +0000140 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000141
142 // Materialize the value in a register. Emit any instructions in the
143 // local value area.
144 Reg = materializeRegForValue(V, VT);
145
146 leaveLocalValueArea(SaveInsertPt);
147
148 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000149}
150
Eric Christopher44a2c342010-08-17 01:30:33 +0000151/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000152/// called when the value isn't already available in a register and must
153/// be materialized with new instructions.
154unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
155 unsigned Reg = 0;
156
Dan Gohman46510a72010-04-15 01:51:59 +0000157 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000158 if (CI->getValue().getActiveBits() <= 64)
159 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000160 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000161 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000162 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000163 // Translate this as an integer zero so that it can be
164 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000165 Reg =
166 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000167 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000168 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000169 Reg = TargetMaterializeFloatZero(CF);
170 } else {
171 // Try to emit the constant directly.
172 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
173 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000174
175 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000176 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000177 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000178 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000179
180 uint64_t x[2];
181 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000182 bool isExact;
183 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
184 APFloat::rmTowardZero, &isExact);
185 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000186 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000187
Owen Andersone922c022009-07-22 00:24:57 +0000188 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000189 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000190 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000191 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
192 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000193 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000194 }
Dan Gohman46510a72010-04-15 01:51:59 +0000195 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000196 if (!SelectOperator(Op, Op->getOpcode()))
197 if (!isa<Instruction>(Op) ||
198 !TargetSelectInstruction(cast<Instruction>(Op)))
199 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000200 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000201 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000202 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000203 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
204 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000205 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206
Dan Gohmandceffe62008-09-25 01:28:51 +0000207 // If target-independent code couldn't handle the value, give target-specific
208 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000209 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000210 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000211
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000212 // Don't cache constant materializations in the general ValueMap.
213 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000214 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000215 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000216 LastLocalValue = MRI.getVRegDef(Reg);
217 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000218 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219}
220
Dan Gohman46510a72010-04-15 01:51:59 +0000221unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000222 // Look up the value to see if we already have a register for it. We
223 // cache values defined by Instructions across blocks, and other values
224 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000225 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000226 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
227 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000228 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000229 return LocalValueMap[V];
230}
231
Owen Andersoncc54e762008-08-30 00:38:46 +0000232/// UpdateValueMap - Update the value map to include the new mapping for this
233/// instruction, or insert an extra copy to get the result in a previous
234/// determined register.
235/// NOTE: This is only necessary because we might select a block that uses
236/// a value before we select the block that defines the value. It might be
237/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000238void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000239 if (!isa<Instruction>(I)) {
240 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000241 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000243
Dan Gohmana4160c32010-07-07 16:29:44 +0000244 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000245 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000246 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000247 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000248 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000249 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000250 for (unsigned i = 0; i < NumRegs; i++)
251 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000252
253 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000254 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000255}
256
Dan Gohmana6cb6412010-05-11 23:54:07 +0000257std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000258 unsigned IdxN = getRegForValue(Idx);
259 if (IdxN == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000261 return std::pair<unsigned, bool>(0, false);
262
263 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000264
265 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000266 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000267 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000268 if (IdxVT.bitsLT(PtrVT)) {
269 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
270 IdxN, IdxNIsKill);
271 IdxNIsKill = true;
272 }
273 else if (IdxVT.bitsGT(PtrVT)) {
274 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
275 IdxN, IdxNIsKill);
276 IdxNIsKill = true;
277 }
278 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000279}
280
Dan Gohman84023e02010-07-10 09:00:22 +0000281void FastISel::recomputeInsertPt() {
282 if (getLastLocalValue()) {
283 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000284 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000285 ++FuncInfo.InsertPt;
286 } else
287 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
288
289 // Now skip past any EH_LABELs, which must remain at the beginning.
290 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
291 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
292 ++FuncInfo.InsertPt;
293}
294
Devang Patel1360bc82011-07-18 20:55:23 +0000295/// recomputeDebugLocForMaterializedRegs - Recompute debug location for
296/// very first instruction in a basic block. All instructions emitted
297/// to materialize registers do not have location information, see
298/// enterLocalValueArea(), becase they may not be emited at the right
299/// location.
300void FastISel::recomputeDebugLocForMaterializedRegs() {
301 if (!getLastLocalValue())
302 return;
303 MachineInstr *First = FuncInfo.MBB->getFirstNonPHI();
304 if (!First->getDebugLoc().isUnknown())
305 return;
306
307 for (MachineBasicBlock::iterator I = FuncInfo.MBB->begin(),
308 E = FuncInfo.MBB->end(); I != E; ++I) {
309 DebugLoc DL = I->getDebugLoc();
310 if (!DL.isUnknown()) {
311 First->setDebugLoc(DL);
312 return;
313 }
314 }
315}
316
Dan Gohmana10b8492010-07-14 01:07:44 +0000317FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000318 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000319 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000320 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000321 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000322 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000323 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000324}
325
Dan Gohmana10b8492010-07-14 01:07:44 +0000326void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000327 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
328 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
329
330 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000331 FuncInfo.InsertPt = OldInsertPt.InsertPt;
332 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000333}
334
Dan Gohmanbdedd442008-08-20 00:11:48 +0000335/// SelectBinaryOp - Select and emit code for a binary operator instruction,
336/// which has an opcode which directly corresponds to the given ISD opcode.
337///
Dan Gohman46510a72010-04-15 01:51:59 +0000338bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000339 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000341 // Unhandled type. Halt "fast" selection and bail.
342 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000343
Dan Gohmanb71fea22008-08-26 20:52:40 +0000344 // We only handle legal types. For example, on x86-32 the instruction
345 // selector contains all of the 64-bit instructions from x86-64,
346 // under the assumption that i64 won't be used if the target doesn't
347 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000348 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000350 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000352 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
353 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000354 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000355 else
356 return false;
357 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000358
Chris Lattnerfff65b32011-04-17 01:16:47 +0000359 // Check if the first operand is a constant, and handle it as "ri". At -O0,
360 // we don't have anything that canonicalizes operand order.
361 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
362 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
363 unsigned Op1 = getRegForValue(I->getOperand(1));
364 if (Op1 == 0) return false;
365
366 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000367
Chris Lattner602fc062011-04-17 20:23:29 +0000368 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
369 Op1IsKill, CI->getZExtValue(),
370 VT.getSimpleVT());
371 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000372
Chris Lattner602fc062011-04-17 20:23:29 +0000373 // We successfully emitted code for the given LLVM Instruction.
374 UpdateValueMap(I, ResultReg);
375 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000376 }
Owen Andersond74ea772011-04-22 23:38:06 +0000377
378
Dan Gohman3df24e62008-09-03 23:12:08 +0000379 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000380 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000381 return false;
382
Dan Gohmana6cb6412010-05-11 23:54:07 +0000383 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
384
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000385 // Check if the second operand is a constant and handle it appropriately.
386 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000387 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000388
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000389 // Transform "sdiv exact X, 8" -> "sra X, 3".
390 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
391 cast<BinaryOperator>(I)->isExact() &&
392 isPowerOf2_64(Imm)) {
393 Imm = Log2_64(Imm);
394 ISDOpcode = ISD::SRA;
395 }
Owen Andersond74ea772011-04-22 23:38:06 +0000396
Chris Lattner602fc062011-04-17 20:23:29 +0000397 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
398 Op0IsKill, Imm, VT.getSimpleVT());
399 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000400
Chris Lattner602fc062011-04-17 20:23:29 +0000401 // We successfully emitted code for the given LLVM Instruction.
402 UpdateValueMap(I, ResultReg);
403 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000404 }
405
Dan Gohman10df0fa2008-08-27 01:09:54 +0000406 // Check if the second operand is a constant float.
407 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000408 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000409 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000410 if (ResultReg != 0) {
411 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000412 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000413 return true;
414 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000415 }
416
Dan Gohman3df24e62008-09-03 23:12:08 +0000417 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000418 if (Op1 == 0)
419 // Unhandled operand. Halt "fast" selection and bail.
420 return false;
421
Dan Gohmana6cb6412010-05-11 23:54:07 +0000422 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
423
Dan Gohmanad368ac2008-08-27 18:10:19 +0000424 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000425 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000426 ISDOpcode,
427 Op0, Op0IsKill,
428 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000429 if (ResultReg == 0)
430 // Target-specific code wasn't able to find a machine opcode for
431 // the given ISD opcode and type. Halt "fast" selection and bail.
432 return false;
433
Dan Gohman8014e862008-08-20 00:23:20 +0000434 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000435 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000436 return true;
437}
438
Dan Gohman46510a72010-04-15 01:51:59 +0000439bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000440 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000441 if (N == 0)
442 // Unhandled operand. Halt "fast" selection and bail.
443 return false;
444
Dan Gohmana6cb6412010-05-11 23:54:07 +0000445 bool NIsKill = hasTrivialKill(I->getOperand(0));
446
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000447 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000449 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
450 E = I->op_end(); OI != E; ++OI) {
451 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000452 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000453 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
454 if (Field) {
455 // N = N + Offset
456 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
457 // FIXME: This can be optimized by combining the add with a
458 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000459 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000460 if (N == 0)
461 // Unhandled operand. Halt "fast" selection and bail.
462 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000463 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000464 }
465 Ty = StTy->getElementType(Field);
466 } else {
467 Ty = cast<SequentialType>(Ty)->getElementType();
468
469 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000470 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000471 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000472 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000473 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000474 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000475 if (N == 0)
476 // Unhandled operand. Halt "fast" selection and bail.
477 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000478 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000479 continue;
480 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000481
Evan Cheng83785c82008-08-20 22:45:34 +0000482 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000483 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000484 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
485 unsigned IdxN = Pair.first;
486 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000487 if (IdxN == 0)
488 // Unhandled operand. Halt "fast" selection and bail.
489 return false;
490
Dan Gohman80bc6e22008-08-26 20:57:08 +0000491 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000492 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000493 if (IdxN == 0)
494 // Unhandled operand. Halt "fast" selection and bail.
495 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000496 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000497 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000498 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000499 if (N == 0)
500 // Unhandled operand. Halt "fast" selection and bail.
501 return false;
502 }
503 }
504
505 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000506 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000507 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000508}
509
Dan Gohman46510a72010-04-15 01:51:59 +0000510bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000511 const CallInst *Call = cast<CallInst>(I);
512
513 // Handle simple inline asms.
514 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getArgOperand(0))) {
515 // Don't attempt to handle constraints.
516 if (!IA->getConstraintString().empty())
517 return false;
518
519 unsigned ExtraInfo = 0;
520 if (IA->hasSideEffects())
521 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
522 if (IA->isAlignStack())
523 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
524
525 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
526 TII.get(TargetOpcode::INLINEASM))
527 .addExternalSymbol(IA->getAsmString().c_str())
528 .addImm(ExtraInfo);
529 return true;
530 }
531
532 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000533 if (!F) return false;
534
Dan Gohman4183e312010-04-13 17:07:06 +0000535 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000536 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000537 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000538 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000539 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000540 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000541 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000542 return true;
543
Dan Gohman46510a72010-04-15 01:51:59 +0000544 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000545 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000546 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000547
548 unsigned Reg = 0;
549 unsigned Offset = 0;
550 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
551 if (Arg->hasByValAttr()) {
552 // Byval arguments' frame index is recorded during argument lowering.
553 // Use this info directly.
554 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
555 if (Offset)
556 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557 }
Devang Patel4bafda92010-09-10 20:32:09 +0000558 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000559 if (!Reg)
560 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561
Devang Patel6fe75aa2010-09-14 20:29:31 +0000562 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000564 TII.get(TargetOpcode::DBG_VALUE))
565 .addReg(Reg, RegState::Debug).addImm(Offset)
566 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000567 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000568 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000569 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000570 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000571 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000572 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000573 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000574 if (!V) {
575 // Currently the optimizer can produce this; insert an undef to
576 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000577 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
578 .addReg(0U).addImm(DI->getOffset())
579 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000580 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000581 if (CI->getBitWidth() > 64)
582 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
583 .addCImm(CI).addImm(DI->getOffset())
584 .addMetadata(DI->getVariable());
585 else
586 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
587 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
588 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000589 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000590 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
591 .addFPImm(CF).addImm(DI->getOffset())
592 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000593 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000594 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
595 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
596 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000597 } else {
598 // We can't yet handle anything else here because it would require
599 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000600 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000601 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000602 return true;
603 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000604 case Intrinsic::eh_exception: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000605 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000606 if (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)!=TargetLowering::Expand)
607 break;
Owen Andersond74ea772011-04-22 23:38:06 +0000608
Chris Lattner832e4942011-04-19 05:52:03 +0000609 assert(FuncInfo.MBB->isLandingPad() &&
610 "Call to eh.exception not in landing pad!");
611 unsigned Reg = TLI.getExceptionAddressRegister();
612 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
613 unsigned ResultReg = createResultReg(RC);
614 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
615 ResultReg).addReg(Reg);
Dan Gohmana61e73b2011-04-26 17:18:34 +0000616 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000617 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000618 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000619 case Intrinsic::eh_selector: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000620 EVT VT = TLI.getValueType(Call->getType());
Chris Lattner832e4942011-04-19 05:52:03 +0000621 if (TLI.getOperationAction(ISD::EHSELECTION, VT) != TargetLowering::Expand)
622 break;
623 if (FuncInfo.MBB->isLandingPad())
Dan Gohmana61e73b2011-04-26 17:18:34 +0000624 AddCatchInfo(*Call, &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattner832e4942011-04-19 05:52:03 +0000625 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000626#ifndef NDEBUG
Dan Gohmana61e73b2011-04-26 17:18:34 +0000627 FuncInfo.CatchInfoLost.insert(Call);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000628#endif
Chris Lattner832e4942011-04-19 05:52:03 +0000629 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Chris Lattnered3a8062010-04-05 06:05:26 +0000630 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattner832e4942011-04-19 05:52:03 +0000631 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000632 }
Chris Lattner832e4942011-04-19 05:52:03 +0000633
634 unsigned Reg = TLI.getExceptionSelectorRegister();
635 EVT SrcVT = TLI.getPointerTy();
636 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
637 unsigned ResultReg = createResultReg(RC);
638 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
639 ResultReg).addReg(Reg);
640
Dan Gohmana61e73b2011-04-26 17:18:34 +0000641 bool ResultRegIsKill = hasTrivialKill(Call);
Chris Lattner832e4942011-04-19 05:52:03 +0000642
643 // Cast the register to the type of the selector.
644 if (SrcVT.bitsGT(MVT::i32))
645 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
646 ResultReg, ResultRegIsKill);
647 else if (SrcVT.bitsLT(MVT::i32))
648 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
649 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
650 if (ResultReg == 0)
651 // Unhandled operand. Halt "fast" selection and bail.
652 return false;
653
Dan Gohmana61e73b2011-04-26 17:18:34 +0000654 UpdateValueMap(Call, ResultReg);
Chris Lattner832e4942011-04-19 05:52:03 +0000655
656 return true;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000657 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000658 case Intrinsic::objectsize: {
659 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
660 unsigned long long Res = CI->isZero() ? -1ULL : 0;
661 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
662 unsigned ResultReg = getRegForValue(ResCI);
663 if (ResultReg == 0)
664 return false;
665 UpdateValueMap(Call, ResultReg);
666 return true;
667 }
Dan Gohman33134c42008-09-25 17:05:24 +0000668 }
Dan Gohman4183e312010-04-13 17:07:06 +0000669
670 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000671 return false;
672}
673
Dan Gohman46510a72010-04-15 01:51:59 +0000674bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000675 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
676 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
679 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000680 // Unhandled type. Halt "fast" selection and bail.
681 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000682
Eli Friedman76927d732011-05-25 23:49:02 +0000683 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000684 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000685 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000686
Eli Friedman76927d732011-05-25 23:49:02 +0000687 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000688 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000689 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000690
Dan Gohman3df24e62008-09-03 23:12:08 +0000691 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000692 if (!InputReg)
693 // Unhandled operand. Halt "fast" selection and bail.
694 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000695
Dan Gohmana6cb6412010-05-11 23:54:07 +0000696 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
697
Owen Andersond0533c92008-08-26 23:46:32 +0000698 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
699 DstVT.getSimpleVT(),
700 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000701 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000702 if (!ResultReg)
703 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704
Dan Gohman3df24e62008-09-03 23:12:08 +0000705 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000706 return true;
707}
708
Dan Gohman46510a72010-04-15 01:51:59 +0000709bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000710 // If the bitcast doesn't change the type, just use the operand value.
711 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000712 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000713 if (Reg == 0)
714 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000715 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000716 return true;
717 }
718
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000720 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
721 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
724 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000725 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
726 // Unhandled type. Halt "fast" selection and bail.
727 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000728
Dan Gohman3df24e62008-09-03 23:12:08 +0000729 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000730 if (Op0 == 0)
731 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000732 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000733
734 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000735
Dan Gohmanad368ac2008-08-27 18:10:19 +0000736 // First, try to perform the bitcast by inserting a reg-reg copy.
737 unsigned ResultReg = 0;
738 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
739 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
740 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000741 // Don't attempt a cross-class copy. It will likely fail.
742 if (SrcClass == DstClass) {
743 ResultReg = createResultReg(DstClass);
744 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
745 ResultReg).addReg(Op0);
746 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000747 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000748
749 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000750 if (!ResultReg)
751 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000752 ISD::BITCAST, Op0, Op0IsKill);
753
Dan Gohmanad368ac2008-08-27 18:10:19 +0000754 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000755 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000756
Dan Gohman3df24e62008-09-03 23:12:08 +0000757 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000758 return true;
759}
760
Dan Gohman3df24e62008-09-03 23:12:08 +0000761bool
Dan Gohman46510a72010-04-15 01:51:59 +0000762FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000763 // Just before the terminator instruction, insert instructions to
764 // feed PHI nodes in successor blocks.
765 if (isa<TerminatorInst>(I))
766 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
767 return false;
768
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000769 DL = I->getDebugLoc();
770
Dan Gohman6e3ff372009-12-05 01:27:58 +0000771 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000772 if (SelectOperator(I, I->getOpcode())) {
773 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000774 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000775 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000776
777 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000778 if (TargetSelectInstruction(I)) {
779 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000780 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000781 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000784 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000785}
786
Dan Gohmand98d6202008-10-02 22:15:21 +0000787/// FastEmitBranch - Emit an unconditional branch to the given block,
788/// unless it is the immediate (fall-through) successor, and update
789/// the CFG.
790void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000791FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000792 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000793 // The unconditional fall-through case, which needs no instructions.
794 } else {
795 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000796 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
797 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000798 }
Dan Gohman84023e02010-07-10 09:00:22 +0000799 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000800}
801
Dan Gohman3d45a852009-09-03 22:53:57 +0000802/// SelectFNeg - Emit an FNeg operation.
803///
804bool
Dan Gohman46510a72010-04-15 01:51:59 +0000805FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000806 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
807 if (OpReg == 0) return false;
808
Dan Gohmana6cb6412010-05-11 23:54:07 +0000809 bool OpRegIsKill = hasTrivialKill(I);
810
Dan Gohman4a215a12009-09-11 00:36:43 +0000811 // If the target has ISD::FNEG, use it.
812 EVT VT = TLI.getValueType(I->getType());
813 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000814 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000815 if (ResultReg != 0) {
816 UpdateValueMap(I, ResultReg);
817 return true;
818 }
819
Dan Gohman5e5abb72009-09-11 00:34:46 +0000820 // Bitcast the value to integer, twiddle the sign bit with xor,
821 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000822 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000823 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
824 if (!TLI.isTypeLegal(IntVT))
825 return false;
826
827 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000828 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000829 if (IntReg == 0)
830 return false;
831
Dan Gohmana6cb6412010-05-11 23:54:07 +0000832 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
833 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000834 UINT64_C(1) << (VT.getSizeInBits()-1),
835 IntVT.getSimpleVT());
836 if (IntResultReg == 0)
837 return false;
838
839 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000840 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000841 if (ResultReg == 0)
842 return false;
843
844 UpdateValueMap(I, ResultReg);
845 return true;
846}
847
Dan Gohman40b189e2008-09-05 18:18:20 +0000848bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000849FastISel::SelectExtractValue(const User *U) {
850 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000851 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000852 return false;
853
Eli Friedman482feb32011-05-16 21:06:17 +0000854 // Make sure we only try to handle extracts with a legal result. But also
855 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000856 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
857 if (!RealVT.isSimple())
858 return false;
859 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000860 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000861 return false;
862
863 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000864 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000865
866 // Get the base result register.
867 unsigned ResultReg;
868 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
869 if (I != FuncInfo.ValueMap.end())
870 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000871 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000872 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000873 else
874 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000875
876 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000877 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000878
879 SmallVector<EVT, 4> AggValueVTs;
880 ComputeValueVTs(TLI, AggTy, AggValueVTs);
881
882 for (unsigned i = 0; i < VTIndex; i++)
883 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
884
885 UpdateValueMap(EVI, ResultReg);
886 return true;
887}
888
889bool
Dan Gohman46510a72010-04-15 01:51:59 +0000890FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000891 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000892 case Instruction::Add:
893 return SelectBinaryOp(I, ISD::ADD);
894 case Instruction::FAdd:
895 return SelectBinaryOp(I, ISD::FADD);
896 case Instruction::Sub:
897 return SelectBinaryOp(I, ISD::SUB);
898 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000899 // FNeg is currently represented in LLVM IR as a special case of FSub.
900 if (BinaryOperator::isFNeg(I))
901 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000902 return SelectBinaryOp(I, ISD::FSUB);
903 case Instruction::Mul:
904 return SelectBinaryOp(I, ISD::MUL);
905 case Instruction::FMul:
906 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000907 case Instruction::SDiv:
908 return SelectBinaryOp(I, ISD::SDIV);
909 case Instruction::UDiv:
910 return SelectBinaryOp(I, ISD::UDIV);
911 case Instruction::FDiv:
912 return SelectBinaryOp(I, ISD::FDIV);
913 case Instruction::SRem:
914 return SelectBinaryOp(I, ISD::SREM);
915 case Instruction::URem:
916 return SelectBinaryOp(I, ISD::UREM);
917 case Instruction::FRem:
918 return SelectBinaryOp(I, ISD::FREM);
919 case Instruction::Shl:
920 return SelectBinaryOp(I, ISD::SHL);
921 case Instruction::LShr:
922 return SelectBinaryOp(I, ISD::SRL);
923 case Instruction::AShr:
924 return SelectBinaryOp(I, ISD::SRA);
925 case Instruction::And:
926 return SelectBinaryOp(I, ISD::AND);
927 case Instruction::Or:
928 return SelectBinaryOp(I, ISD::OR);
929 case Instruction::Xor:
930 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000931
Dan Gohman3df24e62008-09-03 23:12:08 +0000932 case Instruction::GetElementPtr:
933 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000934
Dan Gohman3df24e62008-09-03 23:12:08 +0000935 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000936 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000937
Dan Gohman3df24e62008-09-03 23:12:08 +0000938 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000939 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000940 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000941 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000942 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000943 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000944
945 // Conditional branches are not handed yet.
946 // Halt "fast" selection and bail.
947 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000948 }
949
Dan Gohman087c8502008-09-05 01:08:41 +0000950 case Instruction::Unreachable:
951 // Nothing to emit.
952 return true;
953
Dan Gohman0586d912008-09-10 20:11:02 +0000954 case Instruction::Alloca:
955 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000956 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000957 return true;
958
959 // Dynamic-sized alloca is not handled yet.
960 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000961
Dan Gohman33134c42008-09-25 17:05:24 +0000962 case Instruction::Call:
963 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964
Dan Gohman3df24e62008-09-03 23:12:08 +0000965 case Instruction::BitCast:
966 return SelectBitCast(I);
967
968 case Instruction::FPToSI:
969 return SelectCast(I, ISD::FP_TO_SINT);
970 case Instruction::ZExt:
971 return SelectCast(I, ISD::ZERO_EXTEND);
972 case Instruction::SExt:
973 return SelectCast(I, ISD::SIGN_EXTEND);
974 case Instruction::Trunc:
975 return SelectCast(I, ISD::TRUNCATE);
976 case Instruction::SIToFP:
977 return SelectCast(I, ISD::SINT_TO_FP);
978
979 case Instruction::IntToPtr: // Deliberate fall-through.
980 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000981 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
982 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000983 if (DstVT.bitsGT(SrcVT))
984 return SelectCast(I, ISD::ZERO_EXTEND);
985 if (DstVT.bitsLT(SrcVT))
986 return SelectCast(I, ISD::TRUNCATE);
987 unsigned Reg = getRegForValue(I->getOperand(0));
988 if (Reg == 0) return false;
989 UpdateValueMap(I, Reg);
990 return true;
991 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000992
Eli Friedman2586b8f2011-05-16 20:27:46 +0000993 case Instruction::ExtractValue:
994 return SelectExtractValue(I);
995
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000996 case Instruction::PHI:
997 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
998
Dan Gohman3df24e62008-09-03 23:12:08 +0000999 default:
1000 // Unhandled instruction. Halt "fast" selection and bail.
1001 return false;
1002 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001003}
1004
Dan Gohmana4160c32010-07-07 16:29:44 +00001005FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001006 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001007 MRI(FuncInfo.MF->getRegInfo()),
1008 MFI(*FuncInfo.MF->getFrameInfo()),
1009 MCP(*FuncInfo.MF->getConstantPool()),
1010 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001011 TD(*TM.getTargetData()),
1012 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001013 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +00001014 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001015}
1016
Dan Gohmane285a742008-08-14 21:51:29 +00001017FastISel::~FastISel() {}
1018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001020 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001021 return 0;
1022}
1023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001025 unsigned,
1026 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001027 return 0;
1028}
1029
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001030unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001031 unsigned,
1032 unsigned /*Op0*/, bool /*Op0IsKill*/,
1033 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001034 return 0;
1035}
1036
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001037unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001038 return 0;
1039}
1040
Owen Anderson825b72b2009-08-11 20:47:22 +00001041unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001042 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001043 return 0;
1044}
1045
Owen Anderson825b72b2009-08-11 20:47:22 +00001046unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001047 unsigned,
1048 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001049 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001050 return 0;
1051}
1052
Owen Anderson825b72b2009-08-11 20:47:22 +00001053unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001054 unsigned,
1055 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001056 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001057 return 0;
1058}
1059
Owen Anderson825b72b2009-08-11 20:47:22 +00001060unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001061 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001062 unsigned /*Op0*/, bool /*Op0IsKill*/,
1063 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001064 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001065 return 0;
1066}
1067
1068/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1069/// to emit an instruction with an immediate operand using FastEmit_ri.
1070/// If that fails, it materializes the immediate into a register and try
1071/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001072unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001073 unsigned Op0, bool Op0IsKill,
1074 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001075 // If this is a multiply by a power of two, emit this as a shift left.
1076 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1077 Opcode = ISD::SHL;
1078 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001079 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1080 // div x, 8 -> srl x, 3
1081 Opcode = ISD::SRL;
1082 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001083 }
Owen Andersond74ea772011-04-22 23:38:06 +00001084
Chris Lattner602fc062011-04-17 20:23:29 +00001085 // Horrible hack (to be removed), check to make sure shift amounts are
1086 // in-range.
1087 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1088 Imm >= VT.getSizeInBits())
1089 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001090
Evan Cheng83785c82008-08-20 22:45:34 +00001091 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001092 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001093 if (ResultReg != 0)
1094 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001095 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001096 if (MaterialReg == 0) {
1097 // This is a bit ugly/slow, but failing here means falling out of
1098 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001099 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001100 VT.getSizeInBits());
1101 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1102 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001103 return FastEmit_rr(VT, VT, Opcode,
1104 Op0, Op0IsKill,
1105 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001106}
1107
1108unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1109 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001110}
1111
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001112unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001113 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001114 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001115 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001116
Dan Gohman84023e02010-07-10 09:00:22 +00001117 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001118 return ResultReg;
1119}
1120
1121unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1122 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001123 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001124 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001125 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001126
Evan Cheng5960e4e2008-09-08 08:38:20 +00001127 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001128 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1129 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001130 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001131 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1132 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001133 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1134 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001135 }
1136
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001137 return ResultReg;
1138}
1139
1140unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1141 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001142 unsigned Op0, bool Op0IsKill,
1143 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001144 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001145 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001146
Evan Cheng5960e4e2008-09-08 08:38:20 +00001147 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001148 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001149 .addReg(Op0, Op0IsKill * RegState::Kill)
1150 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001151 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001152 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001153 .addReg(Op0, Op0IsKill * RegState::Kill)
1154 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001155 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1156 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001157 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001158 return ResultReg;
1159}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001160
Owen Andersond71867a2011-05-05 17:59:04 +00001161unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1162 const TargetRegisterClass *RC,
1163 unsigned Op0, bool Op0IsKill,
1164 unsigned Op1, bool Op1IsKill,
1165 unsigned Op2, bool Op2IsKill) {
1166 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001167 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001168
1169 if (II.getNumDefs() >= 1)
1170 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1171 .addReg(Op0, Op0IsKill * RegState::Kill)
1172 .addReg(Op1, Op1IsKill * RegState::Kill)
1173 .addReg(Op2, Op2IsKill * RegState::Kill);
1174 else {
1175 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1176 .addReg(Op0, Op0IsKill * RegState::Kill)
1177 .addReg(Op1, Op1IsKill * RegState::Kill)
1178 .addReg(Op2, Op2IsKill * RegState::Kill);
1179 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1180 ResultReg).addReg(II.ImplicitDefs[0]);
1181 }
1182 return ResultReg;
1183}
1184
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001185unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1186 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001187 unsigned Op0, bool Op0IsKill,
1188 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001189 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001190 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001191
Evan Cheng5960e4e2008-09-08 08:38:20 +00001192 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001193 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001194 .addReg(Op0, Op0IsKill * RegState::Kill)
1195 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001196 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001197 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001198 .addReg(Op0, Op0IsKill * RegState::Kill)
1199 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001200 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1201 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001202 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001203 return ResultReg;
1204}
1205
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001206unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1207 const TargetRegisterClass *RC,
1208 unsigned Op0, bool Op0IsKill,
1209 uint64_t Imm1, uint64_t Imm2) {
1210 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001211 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001212
1213 if (II.getNumDefs() >= 1)
1214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1215 .addReg(Op0, Op0IsKill * RegState::Kill)
1216 .addImm(Imm1)
1217 .addImm(Imm2);
1218 else {
1219 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1220 .addReg(Op0, Op0IsKill * RegState::Kill)
1221 .addImm(Imm1)
1222 .addImm(Imm2);
1223 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1224 ResultReg).addReg(II.ImplicitDefs[0]);
1225 }
1226 return ResultReg;
1227}
1228
Dan Gohman10df0fa2008-08-27 01:09:54 +00001229unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1230 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001231 unsigned Op0, bool Op0IsKill,
1232 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001233 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001234 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001235
Evan Cheng5960e4e2008-09-08 08:38:20 +00001236 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001237 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001238 .addReg(Op0, Op0IsKill * RegState::Kill)
1239 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001240 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001241 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001242 .addReg(Op0, Op0IsKill * RegState::Kill)
1243 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001244 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1245 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001246 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001247 return ResultReg;
1248}
1249
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001250unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1251 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001252 unsigned Op0, bool Op0IsKill,
1253 unsigned Op1, bool Op1IsKill,
1254 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001255 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001256 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001257
Evan Cheng5960e4e2008-09-08 08:38:20 +00001258 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001259 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001260 .addReg(Op0, Op0IsKill * RegState::Kill)
1261 .addReg(Op1, Op1IsKill * RegState::Kill)
1262 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001263 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001264 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001265 .addReg(Op0, Op0IsKill * RegState::Kill)
1266 .addReg(Op1, Op1IsKill * RegState::Kill)
1267 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001268 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1269 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001270 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001271 return ResultReg;
1272}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001273
1274unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1275 const TargetRegisterClass *RC,
1276 uint64_t Imm) {
1277 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001278 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001279
Evan Cheng5960e4e2008-09-08 08:38:20 +00001280 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001281 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001282 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001283 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001284 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1285 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001286 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001287 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001288}
Owen Anderson8970f002008-08-27 22:30:02 +00001289
Owen Andersond74ea772011-04-22 23:38:06 +00001290unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1291 const TargetRegisterClass *RC,
1292 uint64_t Imm1, uint64_t Imm2) {
1293 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001294 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001295
1296 if (II.getNumDefs() >= 1)
1297 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1298 .addImm(Imm1).addImm(Imm2);
1299 else {
1300 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1301 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1302 ResultReg).addReg(II.ImplicitDefs[0]);
1303 }
1304 return ResultReg;
1305}
1306
Owen Anderson825b72b2009-08-11 20:47:22 +00001307unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001308 unsigned Op0, bool Op0IsKill,
1309 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001310 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001311 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1312 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001313 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1314 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001315 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001316 return ResultReg;
1317}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001318
1319/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1320/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001321unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1322 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001323}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001324
1325/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1326/// Emit code to ensure constants are copied into registers when needed.
1327/// Remember the virtual registers that need to be added to the Machine PHI
1328/// nodes as input. We cannot just directly add them, because expansion
1329/// might result in multiple MBB's for one BB. As such, the start of the
1330/// BB might correspond to a different MBB than the end.
1331bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1332 const TerminatorInst *TI = LLVMBB->getTerminator();
1333
1334 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001335 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001336
1337 // Check successor nodes' PHI nodes that expect a constant to be available
1338 // from this block.
1339 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1340 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1341 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001342 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001343
1344 // If this terminator has multiple identical successors (common for
1345 // switches), only handle each succ once.
1346 if (!SuccsHandled.insert(SuccMBB)) continue;
1347
1348 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1349
1350 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1351 // nodes and Machine PHI nodes, but the incoming operands have not been
1352 // emitted yet.
1353 for (BasicBlock::const_iterator I = SuccBB->begin();
1354 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001355
Dan Gohmanf81eca02010-04-22 20:46:50 +00001356 // Ignore dead phi's.
1357 if (PN->use_empty()) continue;
1358
1359 // Only handle legal types. Two interesting things to note here. First,
1360 // by bailing out early, we may leave behind some dead instructions,
1361 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001362 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001363 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001364 // exactly one register for each non-void instruction.
1365 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1366 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1367 // Promote MVT::i1.
1368 if (VT == MVT::i1)
1369 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1370 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001371 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001372 return false;
1373 }
1374 }
1375
1376 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1377
Dan Gohmanfb95f892010-05-07 01:10:20 +00001378 // Set the DebugLoc for the copy. Prefer the location of the operand
1379 // if there is one; use the location of the PHI otherwise.
1380 DL = PN->getDebugLoc();
1381 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1382 DL = Inst->getDebugLoc();
1383
Dan Gohmanf81eca02010-04-22 20:46:50 +00001384 unsigned Reg = getRegForValue(PHIOp);
1385 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001386 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001387 return false;
1388 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001389 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001390 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001391 }
1392 }
1393
1394 return true;
1395}